blob: e2d85f01b16657ed2ef374e2dca010a2a8b834c3 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Dan Gohman4fd55282009-04-07 20:40:11 +000060 MVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
61 // Don't handle non-simple values in FastISel.
62 if (!RealVT.isSimple())
63 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000064
65 // Ignore illegal types. We must do this before looking up the value
66 // in ValueMap because Arguments are given virtual registers regardless
67 // of whether FastISel can handle them.
Dan Gohman4fd55282009-04-07 20:40:11 +000068 MVT::SimpleValueType VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000069 if (!TLI.isTypeLegal(VT)) {
70 // Promote MVT::i1 to a legal type though, because it's common and easy.
71 if (VT == MVT::i1)
72 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
73 else
74 return 0;
75 }
76
Dan Gohman104e4ce2008-09-03 23:32:19 +000077 // Look up the value to see if we already have a register for it. We
78 // cache values defined by Instructions across blocks, and other values
79 // only locally. This is because Instructions already have the SSA
80 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000081 if (ValueMap.count(V))
82 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000083 unsigned Reg = LocalValueMap[V];
84 if (Reg != 0)
85 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000086
Dan Gohmanad368ac2008-08-27 18:10:19 +000087 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 if (CI->getValue().getActiveBits() <= 64)
89 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000090 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000091 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000092 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000093 // Translate this as an integer zero so that it can be
94 // local-CSE'd with actual integer zeros.
95 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000096 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000097 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000098
99 if (!Reg) {
100 const APFloat &Flt = CF->getValueAPF();
101 MVT IntVT = TLI.getPointerTy();
102
103 uint64_t x[2];
104 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000105 bool isExact;
106 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
107 APFloat::rmTowardZero, &isExact);
108 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000109 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000110
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000111 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000112 if (IntegerReg != 0)
113 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
114 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000115 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000116 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
117 if (!SelectOperator(CE, CE->getOpcode())) return 0;
118 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000119 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000120 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000121 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000122 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000123
Dan Gohmandceffe62008-09-25 01:28:51 +0000124 // If target-independent code couldn't handle the value, give target-specific
125 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000126 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000127 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000128
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000129 // Don't cache constant materializations in the general ValueMap.
130 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000131 if (Reg != 0)
132 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000133 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000134}
135
Evan Cheng59fbc802008-09-09 01:26:59 +0000136unsigned FastISel::lookUpRegForValue(Value *V) {
137 // Look up the value to see if we already have a register for it. We
138 // cache values defined by Instructions across blocks, and other values
139 // only locally. This is because Instructions already have the SSA
140 // def-dominatess-use requirement enforced.
141 if (ValueMap.count(V))
142 return ValueMap[V];
143 return LocalValueMap[V];
144}
145
Owen Andersoncc54e762008-08-30 00:38:46 +0000146/// UpdateValueMap - Update the value map to include the new mapping for this
147/// instruction, or insert an extra copy to get the result in a previous
148/// determined register.
149/// NOTE: This is only necessary because we might select a block that uses
150/// a value before we select the block that defines the value. It might be
151/// possible to fix this by selecting blocks in reverse postorder.
Owen Anderson95267a12008-09-05 00:06:23 +0000152void FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000153 if (!isa<Instruction>(I)) {
154 LocalValueMap[I] = Reg;
155 return;
156 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000157 if (!ValueMap.count(I))
158 ValueMap[I] = Reg;
159 else
Evan Chengf0991782008-09-07 09:04:52 +0000160 TII.copyRegToReg(*MBB, MBB->end(), ValueMap[I],
161 Reg, MRI.getRegClass(Reg), MRI.getRegClass(Reg));
Owen Andersoncc54e762008-08-30 00:38:46 +0000162}
163
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000164unsigned FastISel::getRegForGEPIndex(Value *Idx) {
165 unsigned IdxN = getRegForValue(Idx);
166 if (IdxN == 0)
167 // Unhandled operand. Halt "fast" selection and bail.
168 return 0;
169
170 // If the index is smaller or larger than intptr_t, truncate or extend it.
171 MVT PtrVT = TLI.getPointerTy();
172 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
173 if (IdxVT.bitsLT(PtrVT))
174 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
175 ISD::SIGN_EXTEND, IdxN);
176 else if (IdxVT.bitsGT(PtrVT))
177 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
178 ISD::TRUNCATE, IdxN);
179 return IdxN;
180}
181
Dan Gohmanbdedd442008-08-20 00:11:48 +0000182/// SelectBinaryOp - Select and emit code for a binary operator instruction,
183/// which has an opcode which directly corresponds to the given ISD opcode.
184///
Dan Gohman40b189e2008-09-05 18:18:20 +0000185bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000186 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
187 if (VT == MVT::Other || !VT.isSimple())
188 // Unhandled type. Halt "fast" selection and bail.
189 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000190
Dan Gohmanb71fea22008-08-26 20:52:40 +0000191 // We only handle legal types. For example, on x86-32 the instruction
192 // selector contains all of the 64-bit instructions from x86-64,
193 // under the assumption that i64 won't be used if the target doesn't
194 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000195 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000196 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000197 // don't require additional zeroing, which makes them easy.
198 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000199 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
200 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000201 VT = TLI.getTypeToTransformTo(VT);
202 else
203 return false;
204 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000205
Dan Gohman3df24e62008-09-03 23:12:08 +0000206 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000207 if (Op0 == 0)
208 // Unhandled operand. Halt "fast" selection and bail.
209 return false;
210
211 // Check if the second operand is a constant and handle it appropriately.
212 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000213 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
214 ISDOpcode, Op0, CI->getZExtValue());
215 if (ResultReg != 0) {
216 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000217 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000218 return true;
219 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000220 }
221
Dan Gohman10df0fa2008-08-27 01:09:54 +0000222 // Check if the second operand is a constant float.
223 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000224 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
225 ISDOpcode, Op0, CF);
226 if (ResultReg != 0) {
227 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000228 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000229 return true;
230 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000231 }
232
Dan Gohman3df24e62008-09-03 23:12:08 +0000233 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000234 if (Op1 == 0)
235 // Unhandled operand. Halt "fast" selection and bail.
236 return false;
237
Dan Gohmanad368ac2008-08-27 18:10:19 +0000238 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000239 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
240 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000241 if (ResultReg == 0)
242 // Target-specific code wasn't able to find a machine opcode for
243 // the given ISD opcode and type. Halt "fast" selection and bail.
244 return false;
245
Dan Gohman8014e862008-08-20 00:23:20 +0000246 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000247 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000248 return true;
249}
250
Dan Gohman40b189e2008-09-05 18:18:20 +0000251bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000252 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000253 if (N == 0)
254 // Unhandled operand. Halt "fast" selection and bail.
255 return false;
256
257 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000258 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000259 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
260 OI != E; ++OI) {
261 Value *Idx = *OI;
262 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
263 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
264 if (Field) {
265 // N = N + Offset
266 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
267 // FIXME: This can be optimized by combining the add with a
268 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000269 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000270 if (N == 0)
271 // Unhandled operand. Halt "fast" selection and bail.
272 return false;
273 }
274 Ty = StTy->getElementType(Field);
275 } else {
276 Ty = cast<SequentialType>(Ty)->getElementType();
277
278 // If this is a constant subscript, handle it quickly.
279 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
280 if (CI->getZExtValue() == 0) continue;
281 uint64_t Offs =
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000282 TD.getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000283 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000284 if (N == 0)
285 // Unhandled operand. Halt "fast" selection and bail.
286 return false;
287 continue;
288 }
289
290 // N = N + Idx * ElementSize;
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000291 uint64_t ElementSize = TD.getTypePaddedSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000292 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000293 if (IdxN == 0)
294 // Unhandled operand. Halt "fast" selection and bail.
295 return false;
296
Dan Gohman80bc6e22008-08-26 20:57:08 +0000297 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000298 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000299 if (IdxN == 0)
300 // Unhandled operand. Halt "fast" selection and bail.
301 return false;
302 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000303 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000304 if (N == 0)
305 // Unhandled operand. Halt "fast" selection and bail.
306 return false;
307 }
308 }
309
310 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000311 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000312 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000313}
314
Dan Gohman33134c42008-09-25 17:05:24 +0000315bool FastISel::SelectCall(User *I) {
316 Function *F = cast<CallInst>(I)->getCalledFunction();
317 if (!F) return false;
318
319 unsigned IID = F->getIntrinsicID();
320 switch (IID) {
321 default: break;
322 case Intrinsic::dbg_stoppoint: {
323 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patelb79b5352009-01-19 23:21:49 +0000324 if (DW && DW->ValidDebugInfo(SPI->getContext())) {
Devang Patel83489bb2009-01-13 00:35:13 +0000325 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
Bill Wendling0582ae92009-03-13 04:39:26 +0000326 std::string Dir, FN;
327 unsigned SrcFile = DW->getOrCreateSourceID(CU.getDirectory(Dir),
328 CU.getFilename(FN));
Dan Gohman33134c42008-09-25 17:05:24 +0000329 unsigned Line = SPI->getLine();
330 unsigned Col = SPI->getColumn();
Bill Wendling92c1e122009-02-13 02:16:35 +0000331 unsigned ID = DW->RecordSourceLine(Line, Col, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000332 unsigned Idx = MF.getOrCreateDebugLocID(SrcFile, Line, Col);
333 setCurDebugLoc(DebugLoc::get(Idx));
Bill Wendling92c1e122009-02-13 02:16:35 +0000334 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
335 BuildMI(MBB, DL, II).addImm(ID);
Dan Gohman33134c42008-09-25 17:05:24 +0000336 }
337 return true;
338 }
339 case Intrinsic::dbg_region_start: {
340 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Bill Wendling92c1e122009-02-13 02:16:35 +0000341 if (DW && DW->ValidDebugInfo(RSI->getContext())) {
342 unsigned ID =
343 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
344 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
345 BuildMI(MBB, DL, II).addImm(ID);
346 }
Dan Gohman33134c42008-09-25 17:05:24 +0000347 return true;
348 }
349 case Intrinsic::dbg_region_end: {
350 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Bill Wendling92c1e122009-02-13 02:16:35 +0000351 if (DW && DW->ValidDebugInfo(REI->getContext())) {
352 unsigned ID =
353 DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
354 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
355 BuildMI(MBB, DL, II).addImm(ID);
356 }
Dan Gohman33134c42008-09-25 17:05:24 +0000357 return true;
358 }
359 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +0000360 if (!DW) return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000361 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
362 Value *SP = FSI->getSubprogram();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000363
Devang Patelb79b5352009-01-19 23:21:49 +0000364 if (DW->ValidDebugInfo(SP)) {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000365 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is what
366 // (most?) gdb expects.
Devang Patel83489bb2009-01-13 00:35:13 +0000367 DISubprogram Subprogram(cast<GlobalVariable>(SP));
368 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
Bill Wendling0582ae92009-03-13 04:39:26 +0000369 std::string Dir, FN;
370 unsigned SrcFile = DW->getOrCreateSourceID(CompileUnit.getDirectory(Dir),
371 CompileUnit.getFilename(FN));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000372
Devang Patelb3969922009-04-09 21:42:11 +0000373 // Record the source line.
Bill Wendling9bc96a52009-02-03 00:55:04 +0000374 unsigned Line = Subprogram.getLineNumber();
Bill Wendling92c1e122009-02-13 02:16:35 +0000375 unsigned LabelID = DW->RecordSourceLine(Line, 0, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000376 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(SrcFile, Line, 0)));
Bill Wendling92c1e122009-02-13 02:16:35 +0000377
Devang Patelb3969922009-04-09 21:42:11 +0000378 // llvm.dbg.func_start also defines beginning of function scope.
379 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()));
Dan Gohman33134c42008-09-25 17:05:24 +0000380 }
Bill Wendling9bc96a52009-02-03 00:55:04 +0000381
Dan Gohman33134c42008-09-25 17:05:24 +0000382 return true;
383 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000384 case Intrinsic::dbg_declare: {
385 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
386 Value *Variable = DI->getVariable();
387 if (DW && DW->ValidDebugInfo(Variable)) {
388 // Determine the address of the declared object.
389 Value *Address = DI->getAddress();
390 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
391 Address = BCI->getOperand(0);
392 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
393 // Don't handle byval struct arguments or VLAs, for example.
394 if (!AI) break;
395 DenseMap<const AllocaInst*, int>::iterator SI =
396 StaticAllocaMap.find(AI);
397 if (SI == StaticAllocaMap.end()) break; // VLAs.
398 int FI = SI->second;
399
400 // Determine the debug globalvariable.
401 GlobalValue *GV = cast<GlobalVariable>(Variable);
402
403 // Build the DECLARE instruction.
404 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
405 BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
406 }
Dan Gohman33134c42008-09-25 17:05:24 +0000407 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000408 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000409 case Intrinsic::eh_exception: {
410 MVT VT = TLI.getValueType(I->getType());
411 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
412 default: break;
413 case TargetLowering::Expand: {
414 if (!MBB->isLandingPad()) {
415 // FIXME: Mark exception register as live in. Hack for PR1508.
416 unsigned Reg = TLI.getExceptionAddressRegister();
417 if (Reg) MBB->addLiveIn(Reg);
418 }
419 unsigned Reg = TLI.getExceptionAddressRegister();
420 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
421 unsigned ResultReg = createResultReg(RC);
422 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
423 Reg, RC, RC);
424 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000425 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000426 UpdateValueMap(I, ResultReg);
427 return true;
428 }
429 }
430 break;
431 }
432 case Intrinsic::eh_selector_i32:
433 case Intrinsic::eh_selector_i64: {
434 MVT VT = TLI.getValueType(I->getType());
435 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
436 default: break;
437 case TargetLowering::Expand: {
438 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
439 MVT::i32 : MVT::i64);
440
441 if (MMI) {
442 if (MBB->isLandingPad())
443 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
444 else {
445#ifndef NDEBUG
446 CatchInfoLost.insert(cast<CallInst>(I));
447#endif
448 // FIXME: Mark exception selector register as live in. Hack for PR1508.
449 unsigned Reg = TLI.getExceptionSelectorRegister();
450 if (Reg) MBB->addLiveIn(Reg);
451 }
452
453 unsigned Reg = TLI.getExceptionSelectorRegister();
454 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
455 unsigned ResultReg = createResultReg(RC);
456 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
457 Reg, RC, RC);
458 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000459 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000460 UpdateValueMap(I, ResultReg);
461 } else {
462 unsigned ResultReg =
463 getRegForValue(Constant::getNullValue(I->getType()));
464 UpdateValueMap(I, ResultReg);
465 }
466 return true;
467 }
468 }
469 break;
470 }
Dan Gohman33134c42008-09-25 17:05:24 +0000471 }
472 return false;
473}
474
Dan Gohman40b189e2008-09-05 18:18:20 +0000475bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000476 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
477 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000478
479 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
Dan Gohman474d3b32009-03-13 23:53:06 +0000480 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000481 // Unhandled type. Halt "fast" selection and bail.
482 return false;
483
Dan Gohman474d3b32009-03-13 23:53:06 +0000484 // Check if the destination type is legal. Or as a special case,
485 // it may be i1 if we're doing a truncate because that's
486 // easy and somewhat common.
487 if (!TLI.isTypeLegal(DstVT))
488 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000489 // Unhandled type. Halt "fast" selection and bail.
490 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000491
492 // Check if the source operand is legal. Or as a special case,
493 // it may be i1 if we're doing zero-extension because that's
494 // easy and somewhat common.
495 if (!TLI.isTypeLegal(SrcVT))
496 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
497 // Unhandled type. Halt "fast" selection and bail.
498 return false;
499
Dan Gohman3df24e62008-09-03 23:12:08 +0000500 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000501 if (!InputReg)
502 // Unhandled operand. Halt "fast" selection and bail.
503 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000504
505 // If the operand is i1, arrange for the high bits in the register to be zero.
Dan Gohman474d3b32009-03-13 23:53:06 +0000506 if (SrcVT == MVT::i1) {
507 SrcVT = TLI.getTypeToTransformTo(SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000508 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
509 if (!InputReg)
510 return false;
511 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000512 // If the result is i1, truncate to the target's type for i1 first.
513 if (DstVT == MVT::i1)
514 DstVT = TLI.getTypeToTransformTo(DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000515
Owen Andersond0533c92008-08-26 23:46:32 +0000516 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
517 DstVT.getSimpleVT(),
518 Opcode,
519 InputReg);
520 if (!ResultReg)
521 return false;
522
Dan Gohman3df24e62008-09-03 23:12:08 +0000523 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000524 return true;
525}
526
Dan Gohman40b189e2008-09-05 18:18:20 +0000527bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000528 // If the bitcast doesn't change the type, just use the operand value.
529 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000530 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000531 if (Reg == 0)
532 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000533 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000534 return true;
535 }
536
537 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000538 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
539 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000540
541 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
542 DstVT == MVT::Other || !DstVT.isSimple() ||
543 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
544 // Unhandled type. Halt "fast" selection and bail.
545 return false;
546
Dan Gohman3df24e62008-09-03 23:12:08 +0000547 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000548 if (Op0 == 0)
549 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000550 return false;
551
Dan Gohmanad368ac2008-08-27 18:10:19 +0000552 // First, try to perform the bitcast by inserting a reg-reg copy.
553 unsigned ResultReg = 0;
554 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
555 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
556 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
557 ResultReg = createResultReg(DstClass);
558
559 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
560 Op0, DstClass, SrcClass);
561 if (!InsertedCopy)
562 ResultReg = 0;
563 }
564
565 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
566 if (!ResultReg)
567 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
568 ISD::BIT_CONVERT, Op0);
569
570 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000571 return false;
572
Dan Gohman3df24e62008-09-03 23:12:08 +0000573 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000574 return true;
575}
576
Dan Gohman3df24e62008-09-03 23:12:08 +0000577bool
578FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000579 return SelectOperator(I, I->getOpcode());
580}
581
Dan Gohmand98d6202008-10-02 22:15:21 +0000582/// FastEmitBranch - Emit an unconditional branch to the given block,
583/// unless it is the immediate (fall-through) successor, and update
584/// the CFG.
585void
586FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
587 MachineFunction::iterator NextMBB =
588 next(MachineFunction::iterator(MBB));
589
590 if (MBB->isLayoutSuccessor(MSucc)) {
591 // The unconditional fall-through case, which needs no instructions.
592 } else {
593 // The unconditional branch case.
594 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
595 }
596 MBB->addSuccessor(MSucc);
597}
598
Dan Gohman40b189e2008-09-05 18:18:20 +0000599bool
600FastISel::SelectOperator(User *I, unsigned Opcode) {
601 switch (Opcode) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000602 case Instruction::Add: {
603 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
604 return SelectBinaryOp(I, Opc);
605 }
606 case Instruction::Sub: {
607 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
608 return SelectBinaryOp(I, Opc);
609 }
610 case Instruction::Mul: {
611 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
612 return SelectBinaryOp(I, Opc);
613 }
614 case Instruction::SDiv:
615 return SelectBinaryOp(I, ISD::SDIV);
616 case Instruction::UDiv:
617 return SelectBinaryOp(I, ISD::UDIV);
618 case Instruction::FDiv:
619 return SelectBinaryOp(I, ISD::FDIV);
620 case Instruction::SRem:
621 return SelectBinaryOp(I, ISD::SREM);
622 case Instruction::URem:
623 return SelectBinaryOp(I, ISD::UREM);
624 case Instruction::FRem:
625 return SelectBinaryOp(I, ISD::FREM);
626 case Instruction::Shl:
627 return SelectBinaryOp(I, ISD::SHL);
628 case Instruction::LShr:
629 return SelectBinaryOp(I, ISD::SRL);
630 case Instruction::AShr:
631 return SelectBinaryOp(I, ISD::SRA);
632 case Instruction::And:
633 return SelectBinaryOp(I, ISD::AND);
634 case Instruction::Or:
635 return SelectBinaryOp(I, ISD::OR);
636 case Instruction::Xor:
637 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000638
Dan Gohman3df24e62008-09-03 23:12:08 +0000639 case Instruction::GetElementPtr:
640 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000641
Dan Gohman3df24e62008-09-03 23:12:08 +0000642 case Instruction::Br: {
643 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000644
Dan Gohman3df24e62008-09-03 23:12:08 +0000645 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000646 BasicBlock *LLVMSucc = BI->getSuccessor(0);
647 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000648 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000649 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000650 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000651
652 // Conditional branches are not handed yet.
653 // Halt "fast" selection and bail.
654 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000655 }
656
Dan Gohman087c8502008-09-05 01:08:41 +0000657 case Instruction::Unreachable:
658 // Nothing to emit.
659 return true;
660
Dan Gohman3df24e62008-09-03 23:12:08 +0000661 case Instruction::PHI:
662 // PHI nodes are already emitted.
663 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000664
665 case Instruction::Alloca:
666 // FunctionLowering has the static-sized case covered.
667 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
668 return true;
669
670 // Dynamic-sized alloca is not handled yet.
671 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000672
Dan Gohman33134c42008-09-25 17:05:24 +0000673 case Instruction::Call:
674 return SelectCall(I);
675
Dan Gohman3df24e62008-09-03 23:12:08 +0000676 case Instruction::BitCast:
677 return SelectBitCast(I);
678
679 case Instruction::FPToSI:
680 return SelectCast(I, ISD::FP_TO_SINT);
681 case Instruction::ZExt:
682 return SelectCast(I, ISD::ZERO_EXTEND);
683 case Instruction::SExt:
684 return SelectCast(I, ISD::SIGN_EXTEND);
685 case Instruction::Trunc:
686 return SelectCast(I, ISD::TRUNCATE);
687 case Instruction::SIToFP:
688 return SelectCast(I, ISD::SINT_TO_FP);
689
690 case Instruction::IntToPtr: // Deliberate fall-through.
691 case Instruction::PtrToInt: {
692 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
693 MVT DstVT = TLI.getValueType(I->getType());
694 if (DstVT.bitsGT(SrcVT))
695 return SelectCast(I, ISD::ZERO_EXTEND);
696 if (DstVT.bitsLT(SrcVT))
697 return SelectCast(I, ISD::TRUNCATE);
698 unsigned Reg = getRegForValue(I->getOperand(0));
699 if (Reg == 0) return false;
700 UpdateValueMap(I, Reg);
701 return true;
702 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000703
Dan Gohman3df24e62008-09-03 23:12:08 +0000704 default:
705 // Unhandled instruction. Halt "fast" selection and bail.
706 return false;
707 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000708}
709
Dan Gohman3df24e62008-09-03 23:12:08 +0000710FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000711 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000712 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000713 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000714 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000715 DenseMap<const AllocaInst *, int> &am
716#ifndef NDEBUG
717 , SmallSet<Instruction*, 8> &cil
718#endif
719 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000720 : MBB(0),
721 ValueMap(vm),
722 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000723 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000724#ifndef NDEBUG
725 CatchInfoLost(cil),
726#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000727 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000728 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000729 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000730 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000731 MFI(*MF.getFrameInfo()),
732 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000733 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000734 TD(*TM.getTargetData()),
735 TII(*TM.getInstrInfo()),
736 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000737}
738
Dan Gohmane285a742008-08-14 21:51:29 +0000739FastISel::~FastISel() {}
740
Evan Cheng36fd9412008-09-02 21:59:13 +0000741unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
742 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000743 return 0;
744}
745
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000746unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
747 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000748 return 0;
749}
750
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000751unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
752 ISD::NodeType, unsigned /*Op0*/,
753 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000754 return 0;
755}
756
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000757unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
758 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000759 return 0;
760}
761
Dan Gohman10df0fa2008-08-27 01:09:54 +0000762unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
763 ISD::NodeType, ConstantFP * /*FPImm*/) {
764 return 0;
765}
766
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000767unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
768 ISD::NodeType, unsigned /*Op0*/,
769 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000770 return 0;
771}
772
Dan Gohman10df0fa2008-08-27 01:09:54 +0000773unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
774 ISD::NodeType, unsigned /*Op0*/,
775 ConstantFP * /*FPImm*/) {
776 return 0;
777}
778
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000779unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
780 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000781 unsigned /*Op0*/, unsigned /*Op1*/,
782 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000783 return 0;
784}
785
786/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
787/// to emit an instruction with an immediate operand using FastEmit_ri.
788/// If that fails, it materializes the immediate into a register and try
789/// FastEmit_rr instead.
790unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000791 unsigned Op0, uint64_t Imm,
792 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000793 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000794 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000795 if (ResultReg != 0)
796 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000797 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000798 if (MaterialReg == 0)
799 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000800 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000801}
802
Dan Gohman10df0fa2008-08-27 01:09:54 +0000803/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
804/// to emit an instruction with a floating-point immediate operand using
805/// FastEmit_rf. If that fails, it materializes the immediate into a register
806/// and try FastEmit_rr instead.
807unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
808 unsigned Op0, ConstantFP *FPImm,
809 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000810 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000811 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000812 if (ResultReg != 0)
813 return ResultReg;
814
815 // Materialize the constant in a register.
816 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
817 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000818 // If the target doesn't have a way to directly enter a floating-point
819 // value into a register, use an alternate approach.
820 // TODO: The current approach only supports floating-point constants
821 // that can be constructed by conversion from integer values. This should
822 // be replaced by code that creates a load from a constant-pool entry,
823 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000824 const APFloat &Flt = FPImm->getValueAPF();
825 MVT IntVT = TLI.getPointerTy();
826
827 uint64_t x[2];
828 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000829 bool isExact;
830 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
831 APFloat::rmTowardZero, &isExact);
832 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000833 return 0;
834 APInt IntVal(IntBitWidth, 2, x);
835
836 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
837 ISD::Constant, IntVal.getZExtValue());
838 if (IntegerReg == 0)
839 return 0;
840 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
841 ISD::SINT_TO_FP, IntegerReg);
842 if (MaterialReg == 0)
843 return 0;
844 }
845 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
846}
847
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000848unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
849 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000850}
851
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000852unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000853 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000854 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000855 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000856
Bill Wendling9bc96a52009-02-03 00:55:04 +0000857 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000858 return ResultReg;
859}
860
861unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
862 const TargetRegisterClass *RC,
863 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000864 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000865 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000866
Evan Cheng5960e4e2008-09-08 08:38:20 +0000867 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000868 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000869 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000870 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000871 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
872 II.ImplicitDefs[0], RC, RC);
873 if (!InsertedCopy)
874 ResultReg = 0;
875 }
876
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000877 return ResultReg;
878}
879
880unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
881 const TargetRegisterClass *RC,
882 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000883 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000884 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000885
Evan Cheng5960e4e2008-09-08 08:38:20 +0000886 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000887 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000888 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000889 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000890 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
891 II.ImplicitDefs[0], RC, RC);
892 if (!InsertedCopy)
893 ResultReg = 0;
894 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000895 return ResultReg;
896}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000897
898unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
899 const TargetRegisterClass *RC,
900 unsigned Op0, uint64_t Imm) {
901 unsigned ResultReg = createResultReg(RC);
902 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
903
Evan Cheng5960e4e2008-09-08 08:38:20 +0000904 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000905 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000906 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000907 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000908 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
909 II.ImplicitDefs[0], RC, RC);
910 if (!InsertedCopy)
911 ResultReg = 0;
912 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000913 return ResultReg;
914}
915
Dan Gohman10df0fa2008-08-27 01:09:54 +0000916unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
917 const TargetRegisterClass *RC,
918 unsigned Op0, ConstantFP *FPImm) {
919 unsigned ResultReg = createResultReg(RC);
920 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
921
Evan Cheng5960e4e2008-09-08 08:38:20 +0000922 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000923 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000924 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000925 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000926 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
927 II.ImplicitDefs[0], RC, RC);
928 if (!InsertedCopy)
929 ResultReg = 0;
930 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000931 return ResultReg;
932}
933
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000934unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
935 const TargetRegisterClass *RC,
936 unsigned Op0, unsigned Op1, uint64_t Imm) {
937 unsigned ResultReg = createResultReg(RC);
938 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
939
Evan Cheng5960e4e2008-09-08 08:38:20 +0000940 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000941 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000942 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000943 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000944 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
945 II.ImplicitDefs[0], RC, RC);
946 if (!InsertedCopy)
947 ResultReg = 0;
948 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000949 return ResultReg;
950}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000951
952unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
953 const TargetRegisterClass *RC,
954 uint64_t Imm) {
955 unsigned ResultReg = createResultReg(RC);
956 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
957
Evan Cheng5960e4e2008-09-08 08:38:20 +0000958 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000959 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000960 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000961 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000962 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
963 II.ImplicitDefs[0], RC, RC);
964 if (!InsertedCopy)
965 ResultReg = 0;
966 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000967 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000968}
Owen Anderson8970f002008-08-27 22:30:02 +0000969
Evan Cheng536ab132009-01-22 09:10:11 +0000970unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
971 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000972 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000973
Evan Cheng536ab132009-01-22 09:10:11 +0000974 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +0000975 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
976
Evan Cheng5960e4e2008-09-08 08:38:20 +0000977 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000978 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000979 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000980 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000981 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
982 II.ImplicitDefs[0], RC, RC);
983 if (!InsertedCopy)
984 ResultReg = 0;
985 }
Owen Anderson8970f002008-08-27 22:30:02 +0000986 return ResultReg;
987}
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000988
989/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
990/// with all but the least significant bit set to zero.
991unsigned FastISel::FastEmitZExtFromI1(MVT::SimpleValueType VT, unsigned Op) {
992 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
993}