Arnold Schwaighofer | 92226dd | 2007-10-12 21:53:12 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===// |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "X86.h" |
Evan Cheng | 0cc3945 | 2006-01-16 21:21:29 +0000 | [diff] [blame] | 16 | #include "X86InstrBuilder.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 17 | #include "X86ISelLowering.h" |
| 18 | #include "X86TargetMachine.h" |
| 19 | #include "llvm/CallingConv.h" |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 20 | #include "llvm/Constants.h" |
Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 21 | #include "llvm/DerivedTypes.h" |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 22 | #include "llvm/GlobalAlias.h" |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 23 | #include "llvm/GlobalVariable.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 24 | #include "llvm/Function.h" |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 25 | #include "llvm/Intrinsics.h" |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/BitVector.h" |
Evan Cheng | 30b37b5 | 2006-03-13 23:18:16 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/VectorExtras.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineFunction.h" |
| 30 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | a844bde | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Evan Cheng | ef6ffb1 | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 34 | #include "llvm/Support/MathExtras.h" |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Debug.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 36 | #include "llvm/Target/TargetOptions.h" |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/SmallSet.h" |
Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 38 | #include "llvm/ADT/StringExtras.h" |
Mon P Wang | 3c81d35 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 39 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 40 | using namespace llvm; |
| 41 | |
Mon P Wang | 3c81d35 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 42 | static cl::opt<bool> |
Mon P Wang | 9f22a4a | 2008-11-24 02:10:43 +0000 | [diff] [blame] | 43 | DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX")); |
Mon P Wang | 3c81d35 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 44 | |
Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 45 | // Forward declarations. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 46 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, |
| 47 | SDValue V2); |
Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 48 | |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 49 | X86TargetLowering::X86TargetLowering(X86TargetMachine &TM) |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 50 | : TargetLowering(TM) { |
Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 51 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 52 | X86ScalarSSEf64 = Subtarget->hasSSE2(); |
| 53 | X86ScalarSSEf32 = Subtarget->hasSSE1(); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 54 | X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 55 | |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 56 | RegInfo = TM.getRegisterInfo(); |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 57 | TD = getTargetData(); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 58 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 59 | // Set up the TargetLowering object. |
| 60 | |
| 61 | // X86 is weird, it always uses i8 for shift amounts and setcc results. |
| 62 | setShiftAmountType(MVT::i8); |
Duncan Sands | 0322808 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 63 | setBooleanContents(ZeroOrOneBooleanContent); |
Evan Cheng | 0b2afbd | 2006-01-25 09:15:17 +0000 | [diff] [blame] | 64 | setSchedulingPreference(SchedulingForRegPressure); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 65 | setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0 |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 66 | setStackPointerRegisterToSaveRestore(X86StackPtr); |
Evan Cheng | 714554d | 2006-03-16 21:47:42 +0000 | [diff] [blame] | 67 | |
Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 68 | if (Subtarget->isTargetDarwin()) { |
Evan Cheng | df57fa0 | 2006-03-17 20:31:41 +0000 | [diff] [blame] | 69 | // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp. |
Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 70 | setUseUnderscoreSetJmp(false); |
| 71 | setUseUnderscoreLongJmp(false); |
Anton Korobeynikov | 317848f | 2007-01-03 11:43:14 +0000 | [diff] [blame] | 72 | } else if (Subtarget->isTargetMingw()) { |
Anton Korobeynikov | d27a258 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 73 | // MS runtime is weird: it exports _setjmp, but longjmp! |
| 74 | setUseUnderscoreSetJmp(true); |
| 75 | setUseUnderscoreLongJmp(false); |
| 76 | } else { |
| 77 | setUseUnderscoreSetJmp(true); |
| 78 | setUseUnderscoreLongJmp(true); |
| 79 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 80 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 81 | // Set up the register classes. |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 82 | addRegisterClass(MVT::i8, X86::GR8RegisterClass); |
| 83 | addRegisterClass(MVT::i16, X86::GR16RegisterClass); |
| 84 | addRegisterClass(MVT::i32, X86::GR32RegisterClass); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 85 | if (Subtarget->is64Bit()) |
| 86 | addRegisterClass(MVT::i64, X86::GR64RegisterClass); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 87 | |
Evan Cheng | 0329466 | 2008-10-14 21:26:46 +0000 | [diff] [blame] | 88 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
Evan Cheng | c548428 | 2006-10-04 00:56:09 +0000 | [diff] [blame] | 89 | |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 90 | // We don't accept any truncstore of integer registers. |
Chris Lattner | ddf8956 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 91 | setTruncStoreAction(MVT::i64, MVT::i32, Expand); |
| 92 | setTruncStoreAction(MVT::i64, MVT::i16, Expand); |
| 93 | setTruncStoreAction(MVT::i64, MVT::i8 , Expand); |
| 94 | setTruncStoreAction(MVT::i32, MVT::i16, Expand); |
| 95 | setTruncStoreAction(MVT::i32, MVT::i8 , Expand); |
Evan Cheng | 7f04268 | 2008-10-15 02:05:31 +0000 | [diff] [blame] | 96 | setTruncStoreAction(MVT::i16, MVT::i8, Expand); |
| 97 | |
| 98 | // SETOEQ and SETUNE require checking two conditions. |
| 99 | setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand); |
| 100 | setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand); |
| 101 | setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand); |
| 102 | setCondCodeAction(ISD::SETUNE, MVT::f32, Expand); |
| 103 | setCondCodeAction(ISD::SETUNE, MVT::f64, Expand); |
| 104 | setCondCodeAction(ISD::SETUNE, MVT::f80, Expand); |
Chris Lattner | ddf8956 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 105 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 106 | // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this |
| 107 | // operation. |
| 108 | setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote); |
| 109 | setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote); |
| 110 | setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote); |
Evan Cheng | 6892f28 | 2006-01-17 02:32:49 +0000 | [diff] [blame] | 111 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 112 | if (Subtarget->is64Bit()) { |
Evan Cheng | 6892f28 | 2006-01-17 02:32:49 +0000 | [diff] [blame] | 113 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote); |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 114 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 115 | } else if (!UseSoftFloat) { |
| 116 | if (X86ScalarSSEf64) { |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 117 | // We have an impenetrably clever algorithm for ui64->double only. |
| 118 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom); |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 119 | } |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 120 | // We have an algorithm for SSE2, and we turn this into a 64-bit |
| 121 | // FILD for other targets. |
| 122 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 123 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 124 | |
| 125 | // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have |
| 126 | // this operation. |
| 127 | setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote); |
| 128 | setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote); |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 129 | |
Devang Patel | 6a78489 | 2009-06-05 18:48:29 +0000 | [diff] [blame] | 130 | if (!UseSoftFloat) { |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 131 | // SSE has no i16 to fp conversion, only i32 |
| 132 | if (X86ScalarSSEf32) { |
| 133 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); |
| 134 | // f32 and f64 cases are Legal, f80 case is not |
| 135 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); |
| 136 | } else { |
| 137 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom); |
| 138 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); |
| 139 | } |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 140 | } else { |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 141 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); |
| 142 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote); |
Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 143 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 144 | |
Dale Johannesen | 73328d1 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 145 | // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64 |
| 146 | // are Legal, f80 is custom lowered. |
| 147 | setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom); |
| 148 | setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom); |
Evan Cheng | 6dab053 | 2006-01-30 08:02:57 +0000 | [diff] [blame] | 149 | |
Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 150 | // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have |
| 151 | // this operation. |
| 152 | setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote); |
| 153 | setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote); |
| 154 | |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 155 | if (X86ScalarSSEf32) { |
Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 156 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote); |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 157 | // f32 and f64 cases are Legal, f80 case is not |
| 158 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); |
Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 159 | } else { |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 160 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom); |
Evan Cheng | 02568ff | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 161 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 162 | } |
| 163 | |
| 164 | // Handle FP_TO_UINT by promoting the destination to a larger signed |
| 165 | // conversion. |
| 166 | setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote); |
| 167 | setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote); |
| 168 | setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote); |
| 169 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 170 | if (Subtarget->is64Bit()) { |
| 171 | setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 172 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 173 | } else if (!UseSoftFloat) { |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 174 | if (X86ScalarSSEf32 && !Subtarget->hasSSE3()) |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 175 | // Expand FP_TO_UINT into a select. |
| 176 | // FIXME: We would like to use a Custom expander here eventually to do |
| 177 | // the optimal thing for SSE vs. the default expansion in the legalizer. |
| 178 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand); |
| 179 | else |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 180 | // With SSE3 we can use fisttpll to convert to a signed i64; without |
| 181 | // SSE, we're stuck with a fistpll. |
| 182 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 183 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 184 | |
Chris Lattner | 399610a | 2006-12-05 18:22:22 +0000 | [diff] [blame] | 185 | // TODO: when we have SSE, these could be more efficient, by using movd/movq. |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 186 | if (!X86ScalarSSEf64) { |
Chris Lattner | f3597a1 | 2006-12-05 18:45:06 +0000 | [diff] [blame] | 187 | setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand); |
| 188 | setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand); |
| 189 | } |
Chris Lattner | 21f6685 | 2005-12-23 05:15:23 +0000 | [diff] [blame] | 190 | |
Dan Gohman | b00ee21 | 2008-02-18 19:34:53 +0000 | [diff] [blame] | 191 | // Scalar integer divide and remainder are lowered to use operations that |
| 192 | // produce two results, to match the available instructions. This exposes |
| 193 | // the two-result form to trivial CSE, which is able to combine x/y and x%y |
| 194 | // into a single instruction. |
| 195 | // |
| 196 | // Scalar integer multiply-high is also lowered to use two-result |
| 197 | // operations, to match the available instructions. However, plain multiply |
| 198 | // (low) operations are left as Legal, as there are single-result |
| 199 | // instructions for this in x86. Using the two-result multiply instructions |
| 200 | // when both high and low results are needed must be arranged by dagcombine. |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 201 | setOperationAction(ISD::MULHS , MVT::i8 , Expand); |
| 202 | setOperationAction(ISD::MULHU , MVT::i8 , Expand); |
| 203 | setOperationAction(ISD::SDIV , MVT::i8 , Expand); |
| 204 | setOperationAction(ISD::UDIV , MVT::i8 , Expand); |
| 205 | setOperationAction(ISD::SREM , MVT::i8 , Expand); |
| 206 | setOperationAction(ISD::UREM , MVT::i8 , Expand); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 207 | setOperationAction(ISD::MULHS , MVT::i16 , Expand); |
| 208 | setOperationAction(ISD::MULHU , MVT::i16 , Expand); |
| 209 | setOperationAction(ISD::SDIV , MVT::i16 , Expand); |
| 210 | setOperationAction(ISD::UDIV , MVT::i16 , Expand); |
| 211 | setOperationAction(ISD::SREM , MVT::i16 , Expand); |
| 212 | setOperationAction(ISD::UREM , MVT::i16 , Expand); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 213 | setOperationAction(ISD::MULHS , MVT::i32 , Expand); |
| 214 | setOperationAction(ISD::MULHU , MVT::i32 , Expand); |
| 215 | setOperationAction(ISD::SDIV , MVT::i32 , Expand); |
| 216 | setOperationAction(ISD::UDIV , MVT::i32 , Expand); |
| 217 | setOperationAction(ISD::SREM , MVT::i32 , Expand); |
| 218 | setOperationAction(ISD::UREM , MVT::i32 , Expand); |
Dan Gohman | 525178c | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 219 | setOperationAction(ISD::MULHS , MVT::i64 , Expand); |
| 220 | setOperationAction(ISD::MULHU , MVT::i64 , Expand); |
| 221 | setOperationAction(ISD::SDIV , MVT::i64 , Expand); |
| 222 | setOperationAction(ISD::UDIV , MVT::i64 , Expand); |
| 223 | setOperationAction(ISD::SREM , MVT::i64 , Expand); |
| 224 | setOperationAction(ISD::UREM , MVT::i64 , Expand); |
Dan Gohman | a37c9f7 | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 225 | |
Evan Cheng | c35497f | 2006-10-30 08:02:39 +0000 | [diff] [blame] | 226 | setOperationAction(ISD::BR_JT , MVT::Other, Expand); |
Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 227 | setOperationAction(ISD::BRCOND , MVT::Other, Custom); |
Nate Begeman | 750ac1b | 2006-02-01 07:19:44 +0000 | [diff] [blame] | 228 | setOperationAction(ISD::BR_CC , MVT::Other, Expand); |
| 229 | setOperationAction(ISD::SELECT_CC , MVT::Other, Expand); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 230 | if (Subtarget->is64Bit()) |
Christopher Lamb | c59e521 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 231 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal); |
| 232 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal); |
| 233 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 234 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand); |
| 235 | setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand); |
Chris Lattner | d110822 | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 236 | setOperationAction(ISD::FREM , MVT::f32 , Expand); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 237 | setOperationAction(ISD::FREM , MVT::f64 , Expand); |
Chris Lattner | d110822 | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 238 | setOperationAction(ISD::FREM , MVT::f80 , Expand); |
Dan Gohman | 1a02486 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 239 | setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 240 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 241 | setOperationAction(ISD::CTPOP , MVT::i8 , Expand); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 242 | setOperationAction(ISD::CTTZ , MVT::i8 , Custom); |
| 243 | setOperationAction(ISD::CTLZ , MVT::i8 , Custom); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 244 | setOperationAction(ISD::CTPOP , MVT::i16 , Expand); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 245 | setOperationAction(ISD::CTTZ , MVT::i16 , Custom); |
| 246 | setOperationAction(ISD::CTLZ , MVT::i16 , Custom); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 247 | setOperationAction(ISD::CTPOP , MVT::i32 , Expand); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 248 | setOperationAction(ISD::CTTZ , MVT::i32 , Custom); |
| 249 | setOperationAction(ISD::CTLZ , MVT::i32 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 250 | if (Subtarget->is64Bit()) { |
| 251 | setOperationAction(ISD::CTPOP , MVT::i64 , Expand); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 252 | setOperationAction(ISD::CTTZ , MVT::i64 , Custom); |
| 253 | setOperationAction(ISD::CTLZ , MVT::i64 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 254 | } |
| 255 | |
Andrew Lenharth | b873ff3 | 2005-11-20 21:41:10 +0000 | [diff] [blame] | 256 | setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom); |
Nate Begeman | d88fc03 | 2006-01-14 03:14:10 +0000 | [diff] [blame] | 257 | setOperationAction(ISD::BSWAP , MVT::i16 , Expand); |
Nate Begeman | 35ef913 | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 258 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 259 | // These should be promoted to a larger select which is supported. |
| 260 | setOperationAction(ISD::SELECT , MVT::i1 , Promote); |
| 261 | setOperationAction(ISD::SELECT , MVT::i8 , Promote); |
Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 262 | // X86 wants to expand cmov itself. |
Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 263 | setOperationAction(ISD::SELECT , MVT::i16 , Custom); |
| 264 | setOperationAction(ISD::SELECT , MVT::i32 , Custom); |
| 265 | setOperationAction(ISD::SELECT , MVT::f32 , Custom); |
| 266 | setOperationAction(ISD::SELECT , MVT::f64 , Custom); |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 267 | setOperationAction(ISD::SELECT , MVT::f80 , Custom); |
Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 268 | setOperationAction(ISD::SETCC , MVT::i8 , Custom); |
| 269 | setOperationAction(ISD::SETCC , MVT::i16 , Custom); |
| 270 | setOperationAction(ISD::SETCC , MVT::i32 , Custom); |
| 271 | setOperationAction(ISD::SETCC , MVT::f32 , Custom); |
| 272 | setOperationAction(ISD::SETCC , MVT::f64 , Custom); |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 273 | setOperationAction(ISD::SETCC , MVT::f80 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 274 | if (Subtarget->is64Bit()) { |
| 275 | setOperationAction(ISD::SELECT , MVT::i64 , Custom); |
| 276 | setOperationAction(ISD::SETCC , MVT::i64 , Custom); |
| 277 | } |
Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 278 | // X86 ret instruction may pop stack. |
Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 279 | setOperationAction(ISD::RET , MVT::Other, Custom); |
Anton Korobeynikov | 260a6b8 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 280 | setOperationAction(ISD::EH_RETURN , MVT::Other, Custom); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 281 | |
Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 282 | // Darwin ABI issue. |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 283 | setOperationAction(ISD::ConstantPool , MVT::i32 , Custom); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 284 | setOperationAction(ISD::JumpTable , MVT::i32 , Custom); |
Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 285 | setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 286 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom); |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 287 | if (Subtarget->is64Bit()) |
| 288 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 289 | setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 290 | if (Subtarget->is64Bit()) { |
| 291 | setOperationAction(ISD::ConstantPool , MVT::i64 , Custom); |
| 292 | setOperationAction(ISD::JumpTable , MVT::i64 , Custom); |
| 293 | setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom); |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 294 | setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 295 | } |
Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 296 | // 64-bit addm sub, shl, sra, srl (iff 32-bit x86) |
Evan Cheng | 5298bcc | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 297 | setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom); |
| 298 | setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom); |
| 299 | setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom); |
Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 300 | if (Subtarget->is64Bit()) { |
| 301 | setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom); |
| 302 | setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom); |
| 303 | setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom); |
| 304 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 305 | |
Evan Cheng | d2cde68 | 2008-03-10 19:38:10 +0000 | [diff] [blame] | 306 | if (Subtarget->hasSSE1()) |
| 307 | setOperationAction(ISD::PREFETCH , MVT::Other, Legal); |
Evan Cheng | 27b7db5 | 2008-03-08 00:58:38 +0000 | [diff] [blame] | 308 | |
Andrew Lenharth | d497d9f | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 309 | if (!Subtarget->hasSSE2()) |
| 310 | setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand); |
| 311 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 312 | // Expand certain atomics |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 313 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom); |
| 314 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom); |
| 315 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom); |
| 316 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom); |
Bill Wendling | 5bf1b4e | 2008-08-20 00:28:16 +0000 | [diff] [blame] | 317 | |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 318 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom); |
| 319 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom); |
| 320 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom); |
| 321 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); |
Andrew Lenharth | d497d9f | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 322 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 323 | if (!Subtarget->is64Bit()) { |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 324 | setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom); |
| 325 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); |
| 326 | setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom); |
| 327 | setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom); |
| 328 | setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom); |
| 329 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom); |
| 330 | setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 331 | } |
| 332 | |
Dan Gohman | 7f46020 | 2008-06-30 20:59:49 +0000 | [diff] [blame] | 333 | // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion. |
| 334 | setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand); |
Evan Cheng | 3c992d2 | 2006-03-07 02:02:57 +0000 | [diff] [blame] | 335 | // FIXME - use subtarget debug flags |
Anton Korobeynikov | ab4022f | 2006-10-31 08:31:24 +0000 | [diff] [blame] | 336 | if (!Subtarget->isTargetDarwin() && |
| 337 | !Subtarget->isTargetELF() && |
Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 338 | !Subtarget->isTargetCygMing()) { |
| 339 | setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand); |
| 340 | setOperationAction(ISD::EH_LABEL, MVT::Other, Expand); |
| 341 | } |
Chris Lattner | f73bae1 | 2005-11-29 06:16:21 +0000 | [diff] [blame] | 342 | |
Anton Korobeynikov | ce3b465 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 343 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand); |
| 344 | setOperationAction(ISD::EHSELECTION, MVT::i64, Expand); |
| 345 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); |
| 346 | setOperationAction(ISD::EHSELECTION, MVT::i32, Expand); |
| 347 | if (Subtarget->is64Bit()) { |
Anton Korobeynikov | ce3b465 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 348 | setExceptionPointerRegister(X86::RAX); |
| 349 | setExceptionSelectorRegister(X86::RDX); |
| 350 | } else { |
| 351 | setExceptionPointerRegister(X86::EAX); |
| 352 | setExceptionSelectorRegister(X86::EDX); |
| 353 | } |
Anton Korobeynikov | 3825262 | 2007-09-03 00:36:06 +0000 | [diff] [blame] | 354 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom); |
Anton Korobeynikov | 260a6b8 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 355 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom); |
| 356 | |
Duncan Sands | f7331b3 | 2007-09-11 14:10:23 +0000 | [diff] [blame] | 357 | setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 358 | |
Chris Lattner | da68d30 | 2008-01-15 21:58:22 +0000 | [diff] [blame] | 359 | setOperationAction(ISD::TRAP, MVT::Other, Legal); |
Anton Korobeynikov | 66fac79 | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 360 | |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 361 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex |
| 362 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
Nate Begeman | acc398c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 363 | setOperationAction(ISD::VAEND , MVT::Other, Expand); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 364 | if (Subtarget->is64Bit()) { |
| 365 | setOperationAction(ISD::VAARG , MVT::Other, Custom); |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 366 | setOperationAction(ISD::VACOPY , MVT::Other, Custom); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 367 | } else { |
| 368 | setOperationAction(ISD::VAARG , MVT::Other, Expand); |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 369 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 370 | } |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 371 | |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 372 | setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); |
Chris Lattner | e112552 | 2006-01-15 09:00:21 +0000 | [diff] [blame] | 373 | setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 374 | if (Subtarget->is64Bit()) |
| 375 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 376 | if (Subtarget->isTargetCygMing()) |
| 377 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom); |
| 378 | else |
| 379 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); |
Chris Lattner | b99329e | 2006-01-13 02:42:53 +0000 | [diff] [blame] | 380 | |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 381 | if (!UseSoftFloat && X86ScalarSSEf64) { |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 382 | // f32 and f64 use SSE. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 383 | // Set up the FP register classes. |
Evan Cheng | 5ee4ccc | 2006-01-12 08:27:59 +0000 | [diff] [blame] | 384 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); |
| 385 | addRegisterClass(MVT::f64, X86::FR64RegisterClass); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 386 | |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 387 | // Use ANDPD to simulate FABS. |
| 388 | setOperationAction(ISD::FABS , MVT::f64, Custom); |
| 389 | setOperationAction(ISD::FABS , MVT::f32, Custom); |
| 390 | |
| 391 | // Use XORP to simulate FNEG. |
| 392 | setOperationAction(ISD::FNEG , MVT::f64, Custom); |
| 393 | setOperationAction(ISD::FNEG , MVT::f32, Custom); |
| 394 | |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 395 | // Use ANDPD and ORPD to simulate FCOPYSIGN. |
| 396 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); |
| 397 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); |
| 398 | |
Evan Cheng | d25e9e8 | 2006-02-02 00:28:23 +0000 | [diff] [blame] | 399 | // We don't support sin/cos/fmod |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 400 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
| 401 | setOperationAction(ISD::FCOS , MVT::f64, Expand); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 402 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 403 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 404 | |
Chris Lattner | a54aa94 | 2006-01-29 06:26:08 +0000 | [diff] [blame] | 405 | // Expand FP immediates into loads from the stack, except for the special |
| 406 | // cases we handle. |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 407 | addLegalFPImmediate(APFloat(+0.0)); // xorpd |
| 408 | addLegalFPImmediate(APFloat(+0.0f)); // xorps |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 409 | } else if (!UseSoftFloat && X86ScalarSSEf32) { |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 410 | // Use SSE for f32, x87 for f64. |
| 411 | // Set up the FP register classes. |
| 412 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); |
| 413 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); |
| 414 | |
| 415 | // Use ANDPS to simulate FABS. |
| 416 | setOperationAction(ISD::FABS , MVT::f32, Custom); |
| 417 | |
| 418 | // Use XORP to simulate FNEG. |
| 419 | setOperationAction(ISD::FNEG , MVT::f32, Custom); |
| 420 | |
| 421 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); |
| 422 | |
| 423 | // Use ANDPS and ORPS to simulate FCOPYSIGN. |
| 424 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
| 425 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); |
| 426 | |
| 427 | // We don't support sin/cos/fmod |
| 428 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
| 429 | setOperationAction(ISD::FCOS , MVT::f32, Expand); |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 430 | |
Nate Begeman | e179584 | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 431 | // Special cases we handle for FP constants. |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 432 | addLegalFPImmediate(APFloat(+0.0f)); // xorps |
| 433 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 |
| 434 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 |
| 435 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS |
| 436 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS |
| 437 | |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 438 | if (!UnsafeFPMath) { |
| 439 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); |
| 440 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); |
| 441 | } |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 442 | } else if (!UseSoftFloat) { |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 443 | // f32 and f64 in x87. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 444 | // Set up the FP register classes. |
Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 445 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); |
| 446 | addRegisterClass(MVT::f32, X86::RFP32RegisterClass); |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 447 | |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 448 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); |
Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 449 | setOperationAction(ISD::UNDEF, MVT::f32, Expand); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 450 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
| 451 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); |
Dale Johannesen | 5411a39 | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 452 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 453 | if (!UnsafeFPMath) { |
| 454 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); |
| 455 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); |
| 456 | } |
Dale Johannesen | f04afdb | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 457 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 |
| 458 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 |
| 459 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS |
| 460 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS |
Dale Johannesen | f1fc3a8 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 461 | addLegalFPImmediate(APFloat(+0.0f)); // FLD0 |
| 462 | addLegalFPImmediate(APFloat(+1.0f)); // FLD1 |
| 463 | addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS |
| 464 | addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 465 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 466 | |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 467 | // Long double always uses X87. |
Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 468 | if (!UseSoftFloat) { |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 469 | addRegisterClass(MVT::f80, X86::RFP80RegisterClass); |
| 470 | setOperationAction(ISD::UNDEF, MVT::f80, Expand); |
| 471 | setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand); |
| 472 | { |
| 473 | bool ignored; |
| 474 | APFloat TmpFlt(+0.0); |
| 475 | TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, |
| 476 | &ignored); |
| 477 | addLegalFPImmediate(TmpFlt); // FLD0 |
| 478 | TmpFlt.changeSign(); |
| 479 | addLegalFPImmediate(TmpFlt); // FLD0/FCHS |
| 480 | APFloat TmpFlt2(+1.0); |
| 481 | TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, |
| 482 | &ignored); |
| 483 | addLegalFPImmediate(TmpFlt2); // FLD1 |
| 484 | TmpFlt2.changeSign(); |
| 485 | addLegalFPImmediate(TmpFlt2); // FLD1/FCHS |
| 486 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 487 | |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 488 | if (!UnsafeFPMath) { |
| 489 | setOperationAction(ISD::FSIN , MVT::f80 , Expand); |
| 490 | setOperationAction(ISD::FCOS , MVT::f80 , Expand); |
| 491 | } |
Dale Johannesen | 2f42901 | 2007-09-26 21:10:55 +0000 | [diff] [blame] | 492 | } |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 493 | |
Dan Gohman | f96e4de | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 494 | // Always use a library call for pow. |
| 495 | setOperationAction(ISD::FPOW , MVT::f32 , Expand); |
| 496 | setOperationAction(ISD::FPOW , MVT::f64 , Expand); |
| 497 | setOperationAction(ISD::FPOW , MVT::f80 , Expand); |
| 498 | |
Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 499 | setOperationAction(ISD::FLOG, MVT::f80, Expand); |
Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 500 | setOperationAction(ISD::FLOG2, MVT::f80, Expand); |
Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 501 | setOperationAction(ISD::FLOG10, MVT::f80, Expand); |
Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 502 | setOperationAction(ISD::FEXP, MVT::f80, Expand); |
Dale Johannesen | 7794f2a | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 503 | setOperationAction(ISD::FEXP2, MVT::f80, Expand); |
| 504 | |
Mon P Wang | f007a8b | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 505 | // First set operation action for all vector types to either promote |
Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 506 | // (for widening) or expand (for scalarization). Then we will selectively |
| 507 | // turn on ones that can be effectively codegen'd. |
Dan Gohman | fa0f77d | 2007-05-18 18:44:07 +0000 | [diff] [blame] | 508 | for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; |
| 509 | VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 510 | setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand); |
| 511 | setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand); |
| 512 | setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand); |
| 513 | setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand); |
| 514 | setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand); |
| 515 | setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand); |
| 516 | setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand); |
| 517 | setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand); |
| 518 | setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand); |
| 519 | setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand); |
| 520 | setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand); |
| 521 | setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand); |
| 522 | setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand); |
Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 523 | setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand); |
| 524 | setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand); |
Eli Friedman | 108b519 | 2009-05-23 22:44:52 +0000 | [diff] [blame] | 525 | setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand); |
Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 526 | setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 527 | setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand); |
| 528 | setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand); |
| 529 | setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand); |
| 530 | setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand); |
| 531 | setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand); |
| 532 | setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand); |
| 533 | setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand); |
| 534 | setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand); |
| 535 | setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand); |
| 536 | setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand); |
| 537 | setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand); |
| 538 | setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand); |
| 539 | setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand); |
| 540 | setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand); |
| 541 | setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand); |
| 542 | setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand); |
| 543 | setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand); |
| 544 | setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand); |
| 545 | setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand); |
| 546 | setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand); |
| 547 | setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand); |
| 548 | setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand); |
Dale Johannesen | fb0e132 | 2008-09-10 17:31:40 +0000 | [diff] [blame] | 549 | setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand); |
| 550 | setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand); |
| 551 | setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand); |
| 552 | setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand); |
| 553 | setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand); |
Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 554 | setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand); |
| 555 | setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand); |
| 556 | setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand); |
| 557 | setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand); |
Evan Cheng | d30bf01 | 2006-03-01 01:11:20 +0000 | [diff] [blame] | 558 | } |
| 559 | |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 560 | // FIXME: In order to prevent SSE instructions being expanded to MMX ones |
| 561 | // with -msoft-float, disable use of MMX as well. |
Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 562 | if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 563 | addRegisterClass(MVT::v8i8, X86::VR64RegisterClass); |
| 564 | addRegisterClass(MVT::v4i16, X86::VR64RegisterClass); |
| 565 | addRegisterClass(MVT::v2i32, X86::VR64RegisterClass); |
Dale Johannesen | a68f901 | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 566 | addRegisterClass(MVT::v2f32, X86::VR64RegisterClass); |
Bill Wendling | eebc8a1 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 567 | addRegisterClass(MVT::v1i64, X86::VR64RegisterClass); |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 568 | |
Bill Wendling | 2f88dcd | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 569 | setOperationAction(ISD::ADD, MVT::v8i8, Legal); |
| 570 | setOperationAction(ISD::ADD, MVT::v4i16, Legal); |
| 571 | setOperationAction(ISD::ADD, MVT::v2i32, Legal); |
Chris Lattner | 6c284d7 | 2007-04-12 04:14:49 +0000 | [diff] [blame] | 572 | setOperationAction(ISD::ADD, MVT::v1i64, Legal); |
Bill Wendling | 2f88dcd | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 573 | |
Bill Wendling | c1fb047 | 2007-03-10 09:57:05 +0000 | [diff] [blame] | 574 | setOperationAction(ISD::SUB, MVT::v8i8, Legal); |
| 575 | setOperationAction(ISD::SUB, MVT::v4i16, Legal); |
| 576 | setOperationAction(ISD::SUB, MVT::v2i32, Legal); |
Dale Johannesen | 8d26e59 | 2007-10-30 01:18:38 +0000 | [diff] [blame] | 577 | setOperationAction(ISD::SUB, MVT::v1i64, Legal); |
Bill Wendling | c1fb047 | 2007-03-10 09:57:05 +0000 | [diff] [blame] | 578 | |
Bill Wendling | 74027e9 | 2007-03-15 21:24:36 +0000 | [diff] [blame] | 579 | setOperationAction(ISD::MULHS, MVT::v4i16, Legal); |
| 580 | setOperationAction(ISD::MUL, MVT::v4i16, Legal); |
| 581 | |
Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 582 | setOperationAction(ISD::AND, MVT::v8i8, Promote); |
Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 583 | AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64); |
Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 584 | setOperationAction(ISD::AND, MVT::v4i16, Promote); |
Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 585 | AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64); |
| 586 | setOperationAction(ISD::AND, MVT::v2i32, Promote); |
| 587 | AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64); |
| 588 | setOperationAction(ISD::AND, MVT::v1i64, Legal); |
Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 589 | |
| 590 | setOperationAction(ISD::OR, MVT::v8i8, Promote); |
Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 591 | AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64); |
Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 592 | setOperationAction(ISD::OR, MVT::v4i16, Promote); |
Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 593 | AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64); |
| 594 | setOperationAction(ISD::OR, MVT::v2i32, Promote); |
| 595 | AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64); |
| 596 | setOperationAction(ISD::OR, MVT::v1i64, Legal); |
Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 597 | |
| 598 | setOperationAction(ISD::XOR, MVT::v8i8, Promote); |
Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 599 | AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64); |
Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 600 | setOperationAction(ISD::XOR, MVT::v4i16, Promote); |
Bill Wendling | ab5b49d | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 601 | AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64); |
| 602 | setOperationAction(ISD::XOR, MVT::v2i32, Promote); |
| 603 | AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64); |
| 604 | setOperationAction(ISD::XOR, MVT::v1i64, Legal); |
Bill Wendling | 1b7a81d | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 605 | |
Bill Wendling | 2f88dcd | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 606 | setOperationAction(ISD::LOAD, MVT::v8i8, Promote); |
Bill Wendling | eebc8a1 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 607 | AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64); |
Bill Wendling | 2f88dcd | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 608 | setOperationAction(ISD::LOAD, MVT::v4i16, Promote); |
Bill Wendling | eebc8a1 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 609 | AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64); |
| 610 | setOperationAction(ISD::LOAD, MVT::v2i32, Promote); |
| 611 | AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64); |
Dale Johannesen | a68f901 | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 612 | setOperationAction(ISD::LOAD, MVT::v2f32, Promote); |
| 613 | AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64); |
Bill Wendling | eebc8a1 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 614 | setOperationAction(ISD::LOAD, MVT::v1i64, Legal); |
Bill Wendling | 2f88dcd | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 615 | |
Bill Wendling | ccc44ad | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 616 | setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom); |
| 617 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom); |
| 618 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom); |
Dale Johannesen | a68f901 | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 619 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom); |
Bill Wendling | ccc44ad | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 620 | setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom); |
Bill Wendling | a348c56 | 2007-03-22 18:42:45 +0000 | [diff] [blame] | 621 | |
| 622 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom); |
| 623 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom); |
| 624 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom); |
Bill Wendling | ccc44ad | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 625 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom); |
Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 626 | |
Evan Cheng | 52672b8 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 627 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom); |
Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 628 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom); |
| 629 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom); |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 630 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom); |
Bill Wendling | 3180e20 | 2008-07-20 02:32:23 +0000 | [diff] [blame] | 631 | |
| 632 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom); |
Mon P Wang | 9e5ecb8 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 633 | |
Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 634 | setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand); |
Mon P Wang | 9e5ecb8 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 635 | setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand); |
| 636 | setOperationAction(ISD::SELECT, MVT::v8i8, Promote); |
| 637 | setOperationAction(ISD::SELECT, MVT::v4i16, Promote); |
| 638 | setOperationAction(ISD::SELECT, MVT::v2i32, Promote); |
| 639 | setOperationAction(ISD::SELECT, MVT::v1i64, Custom); |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 640 | } |
| 641 | |
Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 642 | if (!UseSoftFloat && Subtarget->hasSSE1()) { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 643 | addRegisterClass(MVT::v4f32, X86::VR128RegisterClass); |
| 644 | |
Evan Cheng | 6bdb3f6 | 2006-10-27 18:49:08 +0000 | [diff] [blame] | 645 | setOperationAction(ISD::FADD, MVT::v4f32, Legal); |
| 646 | setOperationAction(ISD::FSUB, MVT::v4f32, Legal); |
| 647 | setOperationAction(ISD::FMUL, MVT::v4f32, Legal); |
| 648 | setOperationAction(ISD::FDIV, MVT::v4f32, Legal); |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 649 | setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); |
| 650 | setOperationAction(ISD::FNEG, MVT::v4f32, Custom); |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 651 | setOperationAction(ISD::LOAD, MVT::v4f32, Legal); |
| 652 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); |
| 653 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom); |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 654 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 655 | setOperationAction(ISD::SELECT, MVT::v4f32, Custom); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 656 | setOperationAction(ISD::VSETCC, MVT::v4f32, Custom); |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 657 | } |
| 658 | |
Evan Cheng | 9272253 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 659 | if (!UseSoftFloat && Subtarget->hasSSE2()) { |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 660 | addRegisterClass(MVT::v2f64, X86::VR128RegisterClass); |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 661 | |
Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 662 | // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM |
| 663 | // registers cannot be used even for integer operations. |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 664 | addRegisterClass(MVT::v16i8, X86::VR128RegisterClass); |
| 665 | addRegisterClass(MVT::v8i16, X86::VR128RegisterClass); |
| 666 | addRegisterClass(MVT::v4i32, X86::VR128RegisterClass); |
| 667 | addRegisterClass(MVT::v2i64, X86::VR128RegisterClass); |
| 668 | |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 669 | setOperationAction(ISD::ADD, MVT::v16i8, Legal); |
| 670 | setOperationAction(ISD::ADD, MVT::v8i16, Legal); |
| 671 | setOperationAction(ISD::ADD, MVT::v4i32, Legal); |
Evan Cheng | 37e8856 | 2007-03-12 22:58:52 +0000 | [diff] [blame] | 672 | setOperationAction(ISD::ADD, MVT::v2i64, Legal); |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 673 | setOperationAction(ISD::MUL, MVT::v2i64, Custom); |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 674 | setOperationAction(ISD::SUB, MVT::v16i8, Legal); |
| 675 | setOperationAction(ISD::SUB, MVT::v8i16, Legal); |
| 676 | setOperationAction(ISD::SUB, MVT::v4i32, Legal); |
Evan Cheng | 37e8856 | 2007-03-12 22:58:52 +0000 | [diff] [blame] | 677 | setOperationAction(ISD::SUB, MVT::v2i64, Legal); |
Evan Cheng | f998984 | 2006-04-13 05:10:25 +0000 | [diff] [blame] | 678 | setOperationAction(ISD::MUL, MVT::v8i16, Legal); |
Evan Cheng | 6bdb3f6 | 2006-10-27 18:49:08 +0000 | [diff] [blame] | 679 | setOperationAction(ISD::FADD, MVT::v2f64, Legal); |
| 680 | setOperationAction(ISD::FSUB, MVT::v2f64, Legal); |
| 681 | setOperationAction(ISD::FMUL, MVT::v2f64, Legal); |
| 682 | setOperationAction(ISD::FDIV, MVT::v2f64, Legal); |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 683 | setOperationAction(ISD::FSQRT, MVT::v2f64, Legal); |
| 684 | setOperationAction(ISD::FNEG, MVT::v2f64, Custom); |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 685 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 686 | setOperationAction(ISD::VSETCC, MVT::v2f64, Custom); |
| 687 | setOperationAction(ISD::VSETCC, MVT::v16i8, Custom); |
| 688 | setOperationAction(ISD::VSETCC, MVT::v8i16, Custom); |
| 689 | setOperationAction(ISD::VSETCC, MVT::v4i32, Custom); |
Nate Begeman | c2616e4 | 2008-05-12 20:34:32 +0000 | [diff] [blame] | 690 | |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 691 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom); |
| 692 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom); |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 693 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); |
Evan Cheng | 5edb8d2 | 2006-04-17 22:04:06 +0000 | [diff] [blame] | 694 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); |
Evan Cheng | 5edb8d2 | 2006-04-17 22:04:06 +0000 | [diff] [blame] | 695 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 696 | |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 697 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 698 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) { |
| 699 | MVT VT = (MVT::SimpleValueType)i; |
Nate Begeman | 844e0f9 | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 700 | // Do not attempt to custom lower non-power-of-2 vectors |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 701 | if (!isPowerOf2_32(VT.getVectorNumElements())) |
Nate Begeman | 844e0f9 | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 702 | continue; |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 703 | // Do not attempt to custom lower non-128-bit vectors |
| 704 | if (!VT.is128BitVector()) |
| 705 | continue; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 706 | setOperationAction(ISD::BUILD_VECTOR, VT, Custom); |
| 707 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); |
| 708 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 709 | } |
Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 710 | |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 711 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom); |
| 712 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom); |
| 713 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom); |
| 714 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom); |
Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 715 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom); |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 716 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom); |
Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 717 | |
Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 718 | if (Subtarget->is64Bit()) { |
| 719 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom); |
Dale Johannesen | 25f1d08 | 2007-10-31 00:32:36 +0000 | [diff] [blame] | 720 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom); |
Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 721 | } |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 722 | |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 723 | // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64. |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 724 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) { |
| 725 | MVT VT = (MVT::SimpleValueType)i; |
| 726 | |
| 727 | // Do not attempt to promote non-128-bit vectors |
| 728 | if (!VT.is128BitVector()) { |
| 729 | continue; |
| 730 | } |
| 731 | setOperationAction(ISD::AND, VT, Promote); |
| 732 | AddPromotedToType (ISD::AND, VT, MVT::v2i64); |
| 733 | setOperationAction(ISD::OR, VT, Promote); |
| 734 | AddPromotedToType (ISD::OR, VT, MVT::v2i64); |
| 735 | setOperationAction(ISD::XOR, VT, Promote); |
| 736 | AddPromotedToType (ISD::XOR, VT, MVT::v2i64); |
| 737 | setOperationAction(ISD::LOAD, VT, Promote); |
| 738 | AddPromotedToType (ISD::LOAD, VT, MVT::v2i64); |
| 739 | setOperationAction(ISD::SELECT, VT, Promote); |
| 740 | AddPromotedToType (ISD::SELECT, VT, MVT::v2i64); |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 741 | } |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 742 | |
Chris Lattner | ddf8956 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 743 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Chris Lattner | d43d00c | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 744 | |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 745 | // Custom lower v2i64 and v2f64 selects. |
| 746 | setOperationAction(ISD::LOAD, MVT::v2f64, Legal); |
Evan Cheng | 91b740d | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 747 | setOperationAction(ISD::LOAD, MVT::v2i64, Legal); |
Evan Cheng | f7c378e | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 748 | setOperationAction(ISD::SELECT, MVT::v2f64, Custom); |
Evan Cheng | 2c3ae37 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 749 | setOperationAction(ISD::SELECT, MVT::v2i64, Custom); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 750 | |
Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 751 | setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal); |
| 752 | setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal); |
| 753 | if (!DisableMMX && Subtarget->hasMMX()) { |
| 754 | setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom); |
| 755 | setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom); |
| 756 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 757 | } |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 758 | |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 759 | if (Subtarget->hasSSE41()) { |
| 760 | // FIXME: Do we need to handle scalar-to-vector here? |
| 761 | setOperationAction(ISD::MUL, MVT::v4i32, Legal); |
| 762 | |
| 763 | // i8 and i16 vectors are custom , because the source register and source |
| 764 | // source memory operand types are not the same width. f32 vectors are |
| 765 | // custom since the immediate controlling the insert encodes additional |
| 766 | // information. |
| 767 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom); |
| 768 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); |
Mon P Wang | f0fcdd8 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 769 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 770 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); |
| 771 | |
| 772 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom); |
| 773 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom); |
Mon P Wang | f0fcdd8 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 774 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom); |
Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 775 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 776 | |
| 777 | if (Subtarget->is64Bit()) { |
Nate Begeman | cdd1eec | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 778 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal); |
| 779 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 780 | } |
| 781 | } |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 782 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 783 | if (Subtarget->hasSSE42()) { |
| 784 | setOperationAction(ISD::VSETCC, MVT::v2i64, Custom); |
| 785 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 786 | |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 787 | if (!UseSoftFloat && Subtarget->hasAVX()) { |
David Greene | d94c101 | 2009-06-29 22:50:51 +0000 | [diff] [blame] | 788 | addRegisterClass(MVT::v8f32, X86::VR256RegisterClass); |
| 789 | addRegisterClass(MVT::v4f64, X86::VR256RegisterClass); |
| 790 | addRegisterClass(MVT::v8i32, X86::VR256RegisterClass); |
| 791 | addRegisterClass(MVT::v4i64, X86::VR256RegisterClass); |
| 792 | |
David Greene | 9b9838d | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 793 | setOperationAction(ISD::LOAD, MVT::v8f32, Legal); |
| 794 | setOperationAction(ISD::LOAD, MVT::v8i32, Legal); |
| 795 | setOperationAction(ISD::LOAD, MVT::v4f64, Legal); |
| 796 | setOperationAction(ISD::LOAD, MVT::v4i64, Legal); |
| 797 | setOperationAction(ISD::FADD, MVT::v8f32, Legal); |
| 798 | setOperationAction(ISD::FSUB, MVT::v8f32, Legal); |
| 799 | setOperationAction(ISD::FMUL, MVT::v8f32, Legal); |
| 800 | setOperationAction(ISD::FDIV, MVT::v8f32, Legal); |
| 801 | setOperationAction(ISD::FSQRT, MVT::v8f32, Legal); |
| 802 | setOperationAction(ISD::FNEG, MVT::v8f32, Custom); |
| 803 | //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom); |
| 804 | //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom); |
| 805 | //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom); |
| 806 | //setOperationAction(ISD::SELECT, MVT::v8f32, Custom); |
| 807 | //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom); |
| 808 | |
| 809 | // Operations to consider commented out -v16i16 v32i8 |
| 810 | //setOperationAction(ISD::ADD, MVT::v16i16, Legal); |
| 811 | setOperationAction(ISD::ADD, MVT::v8i32, Custom); |
| 812 | setOperationAction(ISD::ADD, MVT::v4i64, Custom); |
| 813 | //setOperationAction(ISD::SUB, MVT::v32i8, Legal); |
| 814 | //setOperationAction(ISD::SUB, MVT::v16i16, Legal); |
| 815 | setOperationAction(ISD::SUB, MVT::v8i32, Custom); |
| 816 | setOperationAction(ISD::SUB, MVT::v4i64, Custom); |
| 817 | //setOperationAction(ISD::MUL, MVT::v16i16, Legal); |
| 818 | setOperationAction(ISD::FADD, MVT::v4f64, Legal); |
| 819 | setOperationAction(ISD::FSUB, MVT::v4f64, Legal); |
| 820 | setOperationAction(ISD::FMUL, MVT::v4f64, Legal); |
| 821 | setOperationAction(ISD::FDIV, MVT::v4f64, Legal); |
| 822 | setOperationAction(ISD::FSQRT, MVT::v4f64, Legal); |
| 823 | setOperationAction(ISD::FNEG, MVT::v4f64, Custom); |
| 824 | |
| 825 | setOperationAction(ISD::VSETCC, MVT::v4f64, Custom); |
| 826 | // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom); |
| 827 | // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom); |
| 828 | setOperationAction(ISD::VSETCC, MVT::v8i32, Custom); |
| 829 | |
| 830 | // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom); |
| 831 | // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom); |
| 832 | // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom); |
| 833 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom); |
| 834 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom); |
| 835 | |
| 836 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom); |
| 837 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom); |
| 838 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom); |
| 839 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom); |
| 840 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom); |
| 841 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom); |
| 842 | |
| 843 | #if 0 |
| 844 | // Not sure we want to do this since there are no 256-bit integer |
| 845 | // operations in AVX |
| 846 | |
| 847 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. |
| 848 | // This includes 256-bit vectors |
| 849 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) { |
| 850 | MVT VT = (MVT::SimpleValueType)i; |
| 851 | |
| 852 | // Do not attempt to custom lower non-power-of-2 vectors |
| 853 | if (!isPowerOf2_32(VT.getVectorNumElements())) |
| 854 | continue; |
| 855 | |
| 856 | setOperationAction(ISD::BUILD_VECTOR, VT, Custom); |
| 857 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); |
| 858 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); |
| 859 | } |
| 860 | |
| 861 | if (Subtarget->is64Bit()) { |
| 862 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom); |
| 863 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom); |
| 864 | } |
| 865 | #endif |
| 866 | |
| 867 | #if 0 |
| 868 | // Not sure we want to do this since there are no 256-bit integer |
| 869 | // operations in AVX |
| 870 | |
| 871 | // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64. |
| 872 | // Including 256-bit vectors |
| 873 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) { |
| 874 | MVT VT = (MVT::SimpleValueType)i; |
| 875 | |
| 876 | if (!VT.is256BitVector()) { |
| 877 | continue; |
| 878 | } |
| 879 | setOperationAction(ISD::AND, VT, Promote); |
| 880 | AddPromotedToType (ISD::AND, VT, MVT::v4i64); |
| 881 | setOperationAction(ISD::OR, VT, Promote); |
| 882 | AddPromotedToType (ISD::OR, VT, MVT::v4i64); |
| 883 | setOperationAction(ISD::XOR, VT, Promote); |
| 884 | AddPromotedToType (ISD::XOR, VT, MVT::v4i64); |
| 885 | setOperationAction(ISD::LOAD, VT, Promote); |
| 886 | AddPromotedToType (ISD::LOAD, VT, MVT::v4i64); |
| 887 | setOperationAction(ISD::SELECT, VT, Promote); |
| 888 | AddPromotedToType (ISD::SELECT, VT, MVT::v4i64); |
| 889 | } |
| 890 | |
| 891 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
| 892 | #endif |
| 893 | } |
| 894 | |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 895 | // We want to custom lower some of our intrinsics. |
| 896 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); |
| 897 | |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 898 | // Add/Sub/Mul with overflow operations are custom lowered. |
Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 899 | setOperationAction(ISD::SADDO, MVT::i32, Custom); |
| 900 | setOperationAction(ISD::SADDO, MVT::i64, Custom); |
| 901 | setOperationAction(ISD::UADDO, MVT::i32, Custom); |
| 902 | setOperationAction(ISD::UADDO, MVT::i64, Custom); |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 903 | setOperationAction(ISD::SSUBO, MVT::i32, Custom); |
| 904 | setOperationAction(ISD::SSUBO, MVT::i64, Custom); |
| 905 | setOperationAction(ISD::USUBO, MVT::i32, Custom); |
| 906 | setOperationAction(ISD::USUBO, MVT::i64, Custom); |
| 907 | setOperationAction(ISD::SMULO, MVT::i32, Custom); |
| 908 | setOperationAction(ISD::SMULO, MVT::i64, Custom); |
Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 909 | |
Evan Cheng | d54f2d5 | 2009-03-31 19:38:51 +0000 | [diff] [blame] | 910 | if (!Subtarget->is64Bit()) { |
| 911 | // These libcalls are not available in 32-bit. |
| 912 | setLibcallName(RTLIB::SHL_I128, 0); |
| 913 | setLibcallName(RTLIB::SRL_I128, 0); |
| 914 | setLibcallName(RTLIB::SRA_I128, 0); |
| 915 | } |
| 916 | |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 917 | // We have target-specific dag combine patterns for the following nodes: |
| 918 | setTargetDAGCombine(ISD::VECTOR_SHUFFLE); |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 919 | setTargetDAGCombine(ISD::BUILD_VECTOR); |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 920 | setTargetDAGCombine(ISD::SELECT); |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 921 | setTargetDAGCombine(ISD::SHL); |
| 922 | setTargetDAGCombine(ISD::SRA); |
| 923 | setTargetDAGCombine(ISD::SRL); |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 924 | setTargetDAGCombine(ISD::STORE); |
Owen Anderson | 9917700 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 925 | setTargetDAGCombine(ISD::MEMBARRIER); |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 926 | if (Subtarget->is64Bit()) |
| 927 | setTargetDAGCombine(ISD::MUL); |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 928 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 929 | computeRegisterProperties(); |
| 930 | |
Evan Cheng | 87ed716 | 2006-02-14 08:25:08 +0000 | [diff] [blame] | 931 | // FIXME: These should be based on subtarget info. Plus, the values should |
| 932 | // be smaller when we are in optimizing for size mode. |
Dan Gohman | 87060f5 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 933 | maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores |
| 934 | maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores |
| 935 | maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 936 | allowUnalignedMemoryAccesses = true; // x86 supports it! |
Evan Cheng | fb8075d | 2008-02-28 00:43:03 +0000 | [diff] [blame] | 937 | setPrefLoopAlignment(16); |
Evan Cheng | 6ebf7bc | 2009-05-13 21:42:09 +0000 | [diff] [blame] | 938 | benefitFromCodePlacementOpt = true; |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 939 | } |
| 940 | |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 941 | |
Duncan Sands | 5480c04 | 2009-01-01 15:52:00 +0000 | [diff] [blame] | 942 | MVT X86TargetLowering::getSetCCResultType(MVT VT) const { |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 943 | return MVT::i8; |
| 944 | } |
| 945 | |
| 946 | |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 947 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine |
| 948 | /// the desired ByVal argument alignment. |
| 949 | static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) { |
| 950 | if (MaxAlign == 16) |
| 951 | return; |
| 952 | if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) { |
| 953 | if (VTy->getBitWidth() == 128) |
| 954 | MaxAlign = 16; |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 955 | } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { |
| 956 | unsigned EltAlign = 0; |
| 957 | getMaxByValAlign(ATy->getElementType(), EltAlign); |
| 958 | if (EltAlign > MaxAlign) |
| 959 | MaxAlign = EltAlign; |
| 960 | } else if (const StructType *STy = dyn_cast<StructType>(Ty)) { |
| 961 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { |
| 962 | unsigned EltAlign = 0; |
| 963 | getMaxByValAlign(STy->getElementType(i), EltAlign); |
| 964 | if (EltAlign > MaxAlign) |
| 965 | MaxAlign = EltAlign; |
| 966 | if (MaxAlign == 16) |
| 967 | break; |
| 968 | } |
| 969 | } |
| 970 | return; |
| 971 | } |
| 972 | |
| 973 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate |
| 974 | /// function arguments in the caller parameter area. For X86, aggregates |
Dale Johannesen | 0c19187 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 975 | /// that contain SSE vectors are placed at 16-byte boundaries while the rest |
| 976 | /// are at 4-byte boundaries. |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 977 | unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const { |
Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 978 | if (Subtarget->is64Bit()) { |
| 979 | // Max of 8 and alignment of type. |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 980 | unsigned TyAlign = TD->getABITypeAlignment(Ty); |
Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 981 | if (TyAlign > 8) |
| 982 | return TyAlign; |
| 983 | return 8; |
| 984 | } |
| 985 | |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 986 | unsigned Align = 4; |
Dale Johannesen | 0c19187 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 987 | if (Subtarget->hasSSE1()) |
| 988 | getMaxByValAlign(Ty, Align); |
Evan Cheng | 2928650 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 989 | return Align; |
| 990 | } |
Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 991 | |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 992 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | 0ef8de3 | 2008-05-15 22:13:02 +0000 | [diff] [blame] | 993 | /// and store operations as a result of memset, memcpy, and memmove |
| 994 | /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 995 | /// determining it. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 996 | MVT |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 997 | X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align, |
Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 998 | bool isSrcConst, bool isSrcStr, |
| 999 | SelectionDAG &DAG) const { |
Chris Lattner | 4002a1b | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1000 | // FIXME: This turns off use of xmm stores for memset/memcpy on targets like |
| 1001 | // linux. This is because the stack realignment code can't handle certain |
| 1002 | // cases like PR2962. This should be removed when PR2962 is fixed. |
Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1003 | const Function *F = DAG.getMachineFunction().getFunction(); |
| 1004 | bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat); |
| 1005 | if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) { |
Chris Lattner | 4002a1b | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1006 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16) |
| 1007 | return MVT::v4i32; |
| 1008 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16) |
| 1009 | return MVT::v4f32; |
| 1010 | } |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1011 | if (Subtarget->is64Bit() && Size >= 8) |
| 1012 | return MVT::i64; |
| 1013 | return MVT::i32; |
| 1014 | } |
| 1015 | |
Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1016 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
| 1017 | /// jumptable. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1018 | SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table, |
Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1019 | SelectionDAG &DAG) const { |
| 1020 | if (usesGlobalOffsetTable()) |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1021 | return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy()); |
Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1022 | if (!Subtarget->isPICStyleRIPRel()) |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1023 | // This doesn't have DebugLoc associated with it, but is not really the |
| 1024 | // same as a Register. |
| 1025 | return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(), |
| 1026 | getPointerTy()); |
Evan Cheng | cc41586 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1027 | return Table; |
| 1028 | } |
| 1029 | |
Bill Wendling | b4202b8 | 2009-07-01 18:50:55 +0000 | [diff] [blame^] | 1030 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 20c568f | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 1031 | unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const { |
| 1032 | return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4; |
| 1033 | } |
| 1034 | |
Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1035 | //===----------------------------------------------------------------------===// |
| 1036 | // Return Value Calling Convention Implementation |
| 1037 | //===----------------------------------------------------------------------===// |
| 1038 | |
Chris Lattner | 59ed56b | 2007-02-28 04:55:35 +0000 | [diff] [blame] | 1039 | #include "X86GenCallingConv.inc" |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1040 | |
Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1041 | /// LowerRET - Lower an ISD::RET node. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1042 | SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1043 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1044 | assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1045 | |
Chris Lattner | 9774c91 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1046 | SmallVector<CCValAssign, 16> RVLocs; |
| 1047 | unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv(); |
Chris Lattner | 52387be | 2007-06-19 00:13:10 +0000 | [diff] [blame] | 1048 | bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); |
| 1049 | CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1050 | CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1051 | |
Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1052 | // If this is the first return lowered for this function, add the regs to the |
| 1053 | // liveout set for the function. |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1054 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { |
Chris Lattner | 9774c91 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1055 | for (unsigned i = 0; i != RVLocs.size(); ++i) |
| 1056 | if (RVLocs[i].isRegLoc()) |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1057 | DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg()); |
Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1058 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1059 | SDValue Chain = Op.getOperand(0); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1060 | |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1061 | // Handle tail call return. |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1062 | Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1063 | if (Chain.getOpcode() == X86ISD::TAILCALL) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1064 | SDValue TailCall = Chain; |
| 1065 | SDValue TargetAddress = TailCall.getOperand(1); |
| 1066 | SDValue StackAdjustment = TailCall.getOperand(2); |
Chris Lattner | b4a6eaa | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 1067 | assert(((TargetAddress.getOpcode() == ISD::Register && |
Arnold Schwaighofer | 290ae03 | 2008-09-22 14:50:07 +0000 | [diff] [blame] | 1068 | (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX || |
Arnold Schwaighofer | bbd8c33 | 2009-06-12 16:26:57 +0000 | [diff] [blame] | 1069 | cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) || |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1070 | TargetAddress.getOpcode() == ISD::TargetExternalSymbol || |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1071 | TargetAddress.getOpcode() == ISD::TargetGlobalAddress) && |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1072 | "Expecting an global address, external symbol, or register"); |
Chris Lattner | b4a6eaa | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 1073 | assert(StackAdjustment.getOpcode() == ISD::Constant && |
| 1074 | "Expecting a const value"); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1075 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1076 | SmallVector<SDValue,8> Operands; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1077 | Operands.push_back(Chain.getOperand(0)); |
| 1078 | Operands.push_back(TargetAddress); |
| 1079 | Operands.push_back(StackAdjustment); |
| 1080 | // Copy registers used by the call. Last operand is a flag so it is not |
| 1081 | // copied. |
Arnold Schwaighofer | 448175f | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 1082 | for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) { |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1083 | Operands.push_back(Chain.getOperand(i)); |
| 1084 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1085 | return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0], |
Arnold Schwaighofer | 448175f | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 1086 | Operands.size()); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1087 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1088 | |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1089 | // Regular return. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1090 | SDValue Flag; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1091 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1092 | SmallVector<SDValue, 6> RetOps; |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1093 | RetOps.push_back(Chain); // Operand #0 = Chain (updated below) |
| 1094 | // Operand #1 = Bytes To Pop |
| 1095 | RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16)); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1096 | |
Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1097 | // Copy the result values into the output registers. |
Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1098 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
| 1099 | CCValAssign &VA = RVLocs[i]; |
| 1100 | assert(VA.isRegLoc() && "Can only return in registers!"); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1101 | SDValue ValToCopy = Op.getOperand(i*2+1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1102 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1103 | // Returns in ST0/ST1 are handled specially: these are pushed as operands to |
| 1104 | // the RET instruction and handled by the FP Stackifier. |
Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1105 | if (VA.getLocReg() == X86::ST0 || |
| 1106 | VA.getLocReg() == X86::ST1) { |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1107 | // If this is a copy from an xmm register to ST(0), use an FPExtend to |
| 1108 | // change the value to the FP stack register class. |
Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1109 | if (isScalarFPTypeInSSEReg(VA.getValVT())) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1110 | ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy); |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1111 | RetOps.push_back(ValToCopy); |
| 1112 | // Don't emit a copytoreg. |
| 1113 | continue; |
| 1114 | } |
Dale Johannesen | a68f901 | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 1115 | |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1116 | // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64 |
| 1117 | // which is returned in RAX / RDX. |
Evan Cheng | 6140a8b | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1118 | if (Subtarget->is64Bit()) { |
| 1119 | MVT ValVT = ValToCopy.getValueType(); |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1120 | if (ValVT.isVector() && ValVT.getSizeInBits() == 64) { |
Evan Cheng | 6140a8b | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1121 | ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy); |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1122 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) |
| 1123 | ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy); |
| 1124 | } |
Evan Cheng | 6140a8b | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1125 | } |
| 1126 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1127 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag); |
Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1128 | Flag = Chain.getValue(1); |
| 1129 | } |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1130 | |
| 1131 | // The x86-64 ABI for returning structs by value requires that we copy |
| 1132 | // the sret argument into %rax for the return. We saved the argument into |
| 1133 | // a virtual register in the entry block, so now we copy the value out |
| 1134 | // and into %rax. |
| 1135 | if (Subtarget->is64Bit() && |
| 1136 | DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { |
| 1137 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1138 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
| 1139 | unsigned Reg = FuncInfo->getSRetReturnReg(); |
| 1140 | if (!Reg) { |
| 1141 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); |
| 1142 | FuncInfo->setSRetReturnReg(Reg); |
| 1143 | } |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1144 | SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy()); |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1145 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1146 | Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag); |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1147 | Flag = Chain.getValue(1); |
| 1148 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1149 | |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1150 | RetOps[0] = Chain; // Update chain. |
| 1151 | |
| 1152 | // Add the flag if we have it. |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1153 | if (Flag.getNode()) |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1154 | RetOps.push_back(Flag); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1155 | |
| 1156 | return DAG.getNode(X86ISD::RET_FLAG, dl, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1157 | MVT::Other, &RetOps[0], RetOps.size()); |
Chris Lattner | 2a9bdd7 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1158 | } |
| 1159 | |
| 1160 | |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1161 | /// LowerCallResult - Lower the result values of an ISD::CALL into the |
| 1162 | /// appropriate copies out of appropriate physical registers. This assumes that |
| 1163 | /// Chain/InFlag are the input chain/flag to use, and that TheCall is the call |
| 1164 | /// being lowered. The returns a SDNode with the same number of values as the |
| 1165 | /// ISD::CALL. |
| 1166 | SDNode *X86TargetLowering:: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1167 | LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall, |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1168 | unsigned CallingConv, SelectionDAG &DAG) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1169 | |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1170 | DebugLoc dl = TheCall->getDebugLoc(); |
Chris Lattner | e32bbf6 | 2007-02-28 07:09:55 +0000 | [diff] [blame] | 1171 | // Assign locations to each value returned by this call. |
Chris Lattner | 9774c91 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1172 | SmallVector<CCValAssign, 16> RVLocs; |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1173 | bool isVarArg = TheCall->isVarArg(); |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1174 | bool Is64Bit = Subtarget->is64Bit(); |
Chris Lattner | 52387be | 2007-06-19 00:13:10 +0000 | [diff] [blame] | 1175 | CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs); |
Chris Lattner | e32bbf6 | 2007-02-28 07:09:55 +0000 | [diff] [blame] | 1176 | CCInfo.AnalyzeCallResult(TheCall, RetCC_X86); |
| 1177 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1178 | SmallVector<SDValue, 8> ResultVals; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1179 | |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1180 | // Copy all of the result registers out of their specified physreg. |
Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1181 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1182 | CCValAssign &VA = RVLocs[i]; |
| 1183 | MVT CopyVT = VA.getValVT(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1184 | |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1185 | // If this is x86-64, and we disabled SSE, we can't return FP values |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1186 | if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) && |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1187 | ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) { |
| 1188 | cerr << "SSE register return with SSE disabled\n"; |
| 1189 | exit(1); |
| 1190 | } |
| 1191 | |
Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1192 | // If this is a call to a function that returns an fp value on the floating |
| 1193 | // point stack, but where we prefer to use the value in xmm registers, copy |
| 1194 | // it out as F80 and use a truncate to move it from fp stack reg to xmm reg. |
Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1195 | if ((VA.getLocReg() == X86::ST0 || |
| 1196 | VA.getLocReg() == X86::ST1) && |
| 1197 | isScalarFPTypeInSSEReg(VA.getValVT())) { |
Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1198 | CopyVT = MVT::f80; |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1199 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1200 | |
Evan Cheng | 79fb3b4 | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1201 | SDValue Val; |
| 1202 | if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) { |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1203 | // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64. |
| 1204 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) { |
| 1205 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), |
| 1206 | MVT::v2i64, InFlag).getValue(1); |
| 1207 | Val = Chain.getValue(0); |
| 1208 | Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, |
| 1209 | Val, DAG.getConstant(0, MVT::i64)); |
| 1210 | } else { |
| 1211 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), |
| 1212 | MVT::i64, InFlag).getValue(1); |
| 1213 | Val = Chain.getValue(0); |
| 1214 | } |
Evan Cheng | 79fb3b4 | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1215 | Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val); |
| 1216 | } else { |
| 1217 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), |
| 1218 | CopyVT, InFlag).getValue(1); |
| 1219 | Val = Chain.getValue(0); |
| 1220 | } |
Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1221 | InFlag = Chain.getValue(2); |
Chris Lattner | 112dedc | 2007-12-29 06:41:28 +0000 | [diff] [blame] | 1222 | |
Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1223 | if (CopyVT != VA.getValVT()) { |
Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1224 | // Round the F80 the right size, which also moves to the appropriate xmm |
| 1225 | // register. |
Dan Gohman | 37eed79 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1226 | Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val, |
Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1227 | // This truncation won't change the value. |
| 1228 | DAG.getIntPtrConstant(1)); |
| 1229 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1230 | |
Chris Lattner | 8e6da15 | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1231 | ResultVals.push_back(Val); |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1232 | } |
Duncan Sands | 4bdcb61 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1233 | |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1234 | // Merge everything together with a MERGE_VALUES node. |
| 1235 | ResultVals.push_back(Chain); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1236 | return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(), |
| 1237 | &ResultVals[0], ResultVals.size()).getNode(); |
Chris Lattner | 2b02a44 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1238 | } |
| 1239 | |
| 1240 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1241 | //===----------------------------------------------------------------------===// |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1242 | // C & StdCall & Fast Calling Convention implementation |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1243 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1244 | // StdCall calling convention seems to be standard for many Windows' API |
| 1245 | // routines and around. It differs from C calling convention just a little: |
| 1246 | // callee should clean up the stack, not caller. Symbols should be also |
| 1247 | // decorated in some fancy way :) It doesn't support any vector arguments. |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1248 | // For info on fast calling convention see Fast Calling Convention (tail call) |
| 1249 | // implementation LowerX86_32FastCCCallTo. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1250 | |
Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1251 | /// CallIsStructReturn - Determines whether a CALL node uses struct return |
| 1252 | /// semantics. |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1253 | static bool CallIsStructReturn(CallSDNode *TheCall) { |
| 1254 | unsigned NumOps = TheCall->getNumArgs(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1255 | if (!NumOps) |
| 1256 | return false; |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1257 | |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1258 | return TheCall->getArgFlags(0).isSRet(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1259 | } |
| 1260 | |
Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1261 | /// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct |
| 1262 | /// return semantics. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1263 | static bool ArgsAreStructReturn(SDValue Op) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1264 | unsigned NumArgs = Op.getNode()->getNumValues() - 1; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1265 | if (!NumArgs) |
| 1266 | return false; |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1267 | |
| 1268 | return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1269 | } |
| 1270 | |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1271 | /// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires |
| 1272 | /// the callee to pop its own arguments. Callee pop is necessary to support tail |
Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1273 | /// calls. |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1274 | bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) { |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1275 | if (IsVarArg) |
| 1276 | return false; |
| 1277 | |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1278 | switch (CallingConv) { |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1279 | default: |
| 1280 | return false; |
| 1281 | case CallingConv::X86_StdCall: |
| 1282 | return !Subtarget->is64Bit(); |
| 1283 | case CallingConv::X86_FastCall: |
| 1284 | return !Subtarget->is64Bit(); |
| 1285 | case CallingConv::Fast: |
| 1286 | return PerformTailCallOpt; |
| 1287 | } |
| 1288 | } |
| 1289 | |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1290 | /// CCAssignFnForNode - Selects the correct CCAssignFn for a the |
| 1291 | /// given CallingConvention value. |
| 1292 | CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const { |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1293 | if (Subtarget->is64Bit()) { |
Anton Korobeynikov | 1a979d9 | 2008-03-22 20:57:27 +0000 | [diff] [blame] | 1294 | if (Subtarget->isTargetWin64()) |
Anton Korobeynikov | 8f88cb0 | 2008-03-22 20:37:30 +0000 | [diff] [blame] | 1295 | return CC_X86_Win64_C; |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1296 | else |
| 1297 | return CC_X86_64_C; |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1298 | } |
| 1299 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1300 | if (CC == CallingConv::X86_FastCall) |
| 1301 | return CC_X86_32_FastCall; |
Evan Cheng | b188dd9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1302 | else if (CC == CallingConv::Fast) |
| 1303 | return CC_X86_32_FastCC; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1304 | else |
| 1305 | return CC_X86_32_C; |
| 1306 | } |
| 1307 | |
Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1308 | /// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to |
| 1309 | /// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node. |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1310 | NameDecorationStyle |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1311 | X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1312 | unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1313 | if (CC == CallingConv::X86_FastCall) |
| 1314 | return FastCall; |
| 1315 | else if (CC == CallingConv::X86_StdCall) |
| 1316 | return StdCall; |
| 1317 | return None; |
| 1318 | } |
| 1319 | |
Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1320 | |
Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1321 | /// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer |
| 1322 | /// in a register before calling. |
| 1323 | bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) { |
| 1324 | return !IsTailCall && !Is64Bit && |
| 1325 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 1326 | Subtarget->isPICStyleGOT(); |
| 1327 | } |
| 1328 | |
Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1329 | /// CallRequiresFnAddressInReg - Check whether the call requires the function |
| 1330 | /// address to be loaded in a register. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1331 | bool |
Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1332 | X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) { |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1333 | return !Is64Bit && IsTailCall && |
Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1334 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 1335 | Subtarget->isPICStyleGOT(); |
| 1336 | } |
| 1337 | |
Arnold Schwaighofer | 16a3e52 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1338 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified |
| 1339 | /// by "Src" to address "Dst" with size and alignment information specified by |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1340 | /// the specific parameter attribute. The copy will be passed as a byval |
| 1341 | /// function parameter. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1342 | static SDValue |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1343 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1344 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, |
| 1345 | DebugLoc dl) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1346 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1347 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1348 | /*AlwaysInline=*/true, NULL, 0, NULL, 0); |
Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1349 | } |
| 1350 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1351 | SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG, |
Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1352 | const CCValAssign &VA, |
| 1353 | MachineFrameInfo *MFI, |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1354 | unsigned CC, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1355 | SDValue Root, unsigned i) { |
Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1356 | // Create the nodes corresponding to a load from this parameter slot. |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1357 | ISD::ArgFlagsTy Flags = |
| 1358 | cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags(); |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1359 | bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt; |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1360 | bool isImmutable = !AlwaysUseMutable && !Flags.isByVal(); |
Evan Cheng | e70bb59 | 2008-01-10 02:24:25 +0000 | [diff] [blame] | 1361 | |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1362 | // FIXME: For now, all byval parameter objects are marked mutable. This can be |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1363 | // changed with more analysis. |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1364 | // In case of tail call optimization mark all arguments mutable. Since they |
| 1365 | // could be overwritten by lowering of arguments in case of a tail call. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1366 | int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8, |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1367 | VA.getLocMemOffset(), isImmutable); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1368 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1369 | if (Flags.isByVal()) |
Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1370 | return FIN; |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1371 | return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN, |
Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1372 | PseudoSourceValue::getFixedStack(FI), 0); |
Rafael Espindola | 7effac5 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1373 | } |
| 1374 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1375 | SDValue |
| 1376 | X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1377 | MachineFunction &MF = DAG.getMachineFunction(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1378 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1379 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1380 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1381 | const Function* Fn = MF.getFunction(); |
| 1382 | if (Fn->hasExternalLinkage() && |
| 1383 | Subtarget->isTargetCygMing() && |
| 1384 | Fn->getName() == "main") |
| 1385 | FuncInfo->setForceFramePointer(true); |
| 1386 | |
| 1387 | // Decorate the function name. |
| 1388 | FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op)); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1389 | |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1390 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1391 | SDValue Root = Op.getOperand(0); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1392 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1393 | unsigned CC = MF.getFunction()->getCallingConv(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1394 | bool Is64Bit = Subtarget->is64Bit(); |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1395 | bool IsWin64 = Subtarget->isTargetWin64(); |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1396 | |
| 1397 | assert(!(isVarArg && CC == CallingConv::Fast) && |
| 1398 | "Var args not supported with calling convention fastcc"); |
| 1399 | |
Chris Lattner | 638402b | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1400 | // Assign locations to all of the incoming arguments. |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1401 | SmallVector<CCValAssign, 16> ArgLocs; |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1402 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1403 | CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC)); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1404 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1405 | SmallVector<SDValue, 8> ArgValues; |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1406 | unsigned LastVal = ~0U; |
| 1407 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1408 | CCValAssign &VA = ArgLocs[i]; |
| 1409 | // TODO: If an arg is passed in two places (e.g. reg and stack), skip later |
| 1410 | // places. |
| 1411 | assert(VA.getValNo() != LastVal && |
| 1412 | "Don't support value assigned to multiple locs yet"); |
| 1413 | LastVal = VA.getValNo(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1414 | |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1415 | if (VA.isRegLoc()) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1416 | MVT RegVT = VA.getLocVT(); |
Devang Patel | 8a84e44 | 2009-01-05 17:31:22 +0000 | [diff] [blame] | 1417 | TargetRegisterClass *RC = NULL; |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1418 | if (RegVT == MVT::i32) |
| 1419 | RC = X86::GR32RegisterClass; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1420 | else if (Is64Bit && RegVT == MVT::i64) |
| 1421 | RC = X86::GR64RegisterClass; |
Dale Johannesen | e672af1 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1422 | else if (RegVT == MVT::f32) |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1423 | RC = X86::FR32RegisterClass; |
Dale Johannesen | e672af1 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1424 | else if (RegVT == MVT::f64) |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1425 | RC = X86::FR64RegisterClass; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1426 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 128) |
Evan Cheng | ee472b1 | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1427 | RC = X86::VR128RegisterClass; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1428 | else if (RegVT.isVector()) { |
| 1429 | assert(RegVT.getSizeInBits() == 64); |
Evan Cheng | ee472b1 | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1430 | if (!Is64Bit) |
| 1431 | RC = X86::VR64RegisterClass; // MMX values are passed in MMXs. |
| 1432 | else { |
| 1433 | // Darwin calling convention passes MMX values in either GPRs or |
| 1434 | // XMMs in x86-64. Other targets pass them in memory. |
| 1435 | if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) { |
| 1436 | RC = X86::VR128RegisterClass; // MMX values are passed in XMMs. |
| 1437 | RegVT = MVT::v2i64; |
| 1438 | } else { |
| 1439 | RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs. |
| 1440 | RegVT = MVT::i64; |
| 1441 | } |
| 1442 | } |
| 1443 | } else { |
| 1444 | assert(0 && "Unknown argument type!"); |
Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1445 | } |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1446 | |
Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1447 | unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1448 | SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1449 | |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1450 | // If this is an 8 or 16-bit value, it is really passed promoted to 32 |
| 1451 | // bits. Insert an assert[sz]ext to capture this, then truncate to the |
| 1452 | // right size. |
| 1453 | if (VA.getLocInfo() == CCValAssign::SExt) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1454 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1455 | DAG.getValueType(VA.getValVT())); |
| 1456 | else if (VA.getLocInfo() == CCValAssign::ZExt) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1457 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1458 | DAG.getValueType(VA.getValVT())); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1459 | |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1460 | if (VA.getLocInfo() != CCValAssign::Full) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1461 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1462 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1463 | // Handle MMX values passed in GPRs. |
Evan Cheng | 44c0fd1 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1464 | if (Is64Bit && RegVT != VA.getLocVT()) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1465 | if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1466 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue); |
Evan Cheng | 44c0fd1 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1467 | else if (RC == X86::VR128RegisterClass) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1468 | ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, |
| 1469 | ArgValue, DAG.getConstant(0, MVT::i64)); |
| 1470 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue); |
Evan Cheng | 44c0fd1 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1471 | } |
| 1472 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1473 | |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1474 | ArgValues.push_back(ArgValue); |
| 1475 | } else { |
| 1476 | assert(VA.isMemLoc()); |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1477 | ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i)); |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1478 | } |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1479 | } |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1480 | |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1481 | // The x86-64 ABI for returning structs by value requires that we copy |
| 1482 | // the sret argument into %rax for the return. Save the argument into |
| 1483 | // a virtual register so that we can access it from the return points. |
| 1484 | if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { |
| 1485 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1486 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
| 1487 | unsigned Reg = FuncInfo->getSRetReturnReg(); |
| 1488 | if (!Reg) { |
| 1489 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); |
| 1490 | FuncInfo->setSRetReturnReg(Reg); |
| 1491 | } |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1492 | SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1493 | Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root); |
Dan Gohman | 61a9213 | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1494 | } |
| 1495 | |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1496 | unsigned StackSize = CCInfo.getNextStackOffset(); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1497 | // align stack specially for tail calls |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1498 | if (PerformTailCallOpt && CC == CallingConv::Fast) |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1499 | StackSize = GetAlignedArgumentStackSize(StackSize, DAG); |
Evan Cheng | 25caf63 | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1500 | |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1501 | // If the function takes variable number of arguments, make a frame index for |
| 1502 | // the start of the first vararg value... for expansion of llvm.va_start. |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1503 | if (isVarArg) { |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1504 | if (Is64Bit || CC != CallingConv::X86_FastCall) { |
| 1505 | VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize); |
| 1506 | } |
| 1507 | if (Is64Bit) { |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1508 | unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0; |
| 1509 | |
| 1510 | // FIXME: We should really autogenerate these arrays |
| 1511 | static const unsigned GPR64ArgRegsWin64[] = { |
| 1512 | X86::RCX, X86::RDX, X86::R8, X86::R9 |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1513 | }; |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1514 | static const unsigned XMMArgRegsWin64[] = { |
| 1515 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3 |
| 1516 | }; |
| 1517 | static const unsigned GPR64ArgRegs64Bit[] = { |
| 1518 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9 |
| 1519 | }; |
| 1520 | static const unsigned XMMArgRegs64Bit[] = { |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1521 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
| 1522 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 |
| 1523 | }; |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1524 | const unsigned *GPR64ArgRegs, *XMMArgRegs; |
| 1525 | |
| 1526 | if (IsWin64) { |
| 1527 | TotalNumIntRegs = 4; TotalNumXMMRegs = 4; |
| 1528 | GPR64ArgRegs = GPR64ArgRegsWin64; |
| 1529 | XMMArgRegs = XMMArgRegsWin64; |
| 1530 | } else { |
| 1531 | TotalNumIntRegs = 6; TotalNumXMMRegs = 8; |
| 1532 | GPR64ArgRegs = GPR64ArgRegs64Bit; |
| 1533 | XMMArgRegs = XMMArgRegs64Bit; |
| 1534 | } |
| 1535 | unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, |
| 1536 | TotalNumIntRegs); |
| 1537 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, |
| 1538 | TotalNumXMMRegs); |
| 1539 | |
Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1540 | bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat); |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1541 | assert(!(NumXMMRegs && !Subtarget->hasSSE1()) && |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1542 | "SSE register cannot be used when SSE is disabled!"); |
Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1543 | assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) && |
Evan Cheng | c7ce29b | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1544 | "SSE register cannot be used when SSE is disabled!"); |
Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1545 | if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1()) |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1546 | // Kernel mode asks for SSE to be disabled, so don't push them |
| 1547 | // on the stack. |
| 1548 | TotalNumXMMRegs = 0; |
Bill Wendling | f9abd7e | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1549 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1550 | // For X86-64, if there are vararg parameters that are passed via |
| 1551 | // registers, then we must store them to their spots on the stack so they |
| 1552 | // may be loaded by deferencing the result of va_next. |
| 1553 | VarArgsGPOffset = NumIntRegs * 8; |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1554 | VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16; |
| 1555 | RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 + |
| 1556 | TotalNumXMMRegs * 16, 16); |
| 1557 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1558 | // Store the integer parameter registers. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1559 | SmallVector<SDValue, 8> MemOps; |
| 1560 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1561 | SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1562 | DAG.getIntPtrConstant(VarArgsGPOffset)); |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1563 | for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) { |
Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1564 | unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs], |
| 1565 | X86::GR64RegisterClass); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1566 | SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1567 | SDValue Store = |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1568 | DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1569 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1570 | MemOps.push_back(Store); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1571 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1572 | DAG.getIntPtrConstant(8)); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1573 | } |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1574 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1575 | // Now store the XMM (fp + vector) parameter registers. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1576 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1577 | DAG.getIntPtrConstant(VarArgsFPOffset)); |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1578 | for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) { |
Bob Wilson | 998e125 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1579 | unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs], |
| 1580 | X86::VR128RegisterClass); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1581 | SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1582 | SDValue Store = |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1583 | DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1584 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1585 | MemOps.push_back(Store); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1586 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1587 | DAG.getIntPtrConstant(16)); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1588 | } |
| 1589 | if (!MemOps.empty()) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1590 | Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1591 | &MemOps[0], MemOps.size()); |
| 1592 | } |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1593 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1594 | |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1595 | ArgValues.push_back(Root); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1596 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1597 | // Some CCs need callee pop. |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1598 | if (IsCalleePop(isVarArg, CC)) { |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1599 | BytesToPopOnReturn = StackSize; // Callee pops everything. |
Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1600 | BytesCallerReserves = 0; |
| 1601 | } else { |
Anton Korobeynikov | 1d9bacc | 2007-03-06 08:12:33 +0000 | [diff] [blame] | 1602 | BytesToPopOnReturn = 0; // Callee pops nothing. |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1603 | // If this is an sret function, the return should pop the hidden pointer. |
Evan Cheng | b188dd9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1604 | if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op)) |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1605 | BytesToPopOnReturn = 4; |
Chris Lattner | f39f771 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1606 | BytesCallerReserves = StackSize; |
Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1607 | } |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1608 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1609 | if (!Is64Bit) { |
| 1610 | RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only. |
| 1611 | if (CC == CallingConv::X86_FastCall) |
| 1612 | VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs. |
| 1613 | } |
Evan Cheng | 25caf63 | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1614 | |
Anton Korobeynikov | a2780e1 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 1615 | FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn); |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1616 | |
Evan Cheng | 25caf63 | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1617 | // Return the new list of results. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1618 | return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(), |
Duncan Sands | aaffa05 | 2008-12-01 11:41:29 +0000 | [diff] [blame] | 1619 | &ArgValues[0], ArgValues.size()).getValue(Op.getResNo()); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1620 | } |
| 1621 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1622 | SDValue |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1623 | X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1624 | const SDValue &StackPtr, |
Evan Cheng | dffbd83 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1625 | const CCValAssign &VA, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1626 | SDValue Chain, |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1627 | SDValue Arg, ISD::ArgFlagsTy Flags) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1628 | DebugLoc dl = TheCall->getDebugLoc(); |
Dan Gohman | 4fdad17 | 2008-02-07 16:28:05 +0000 | [diff] [blame] | 1629 | unsigned LocMemOffset = VA.getLocMemOffset(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1630 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1631 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1632 | if (Flags.isByVal()) { |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1633 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl); |
Evan Cheng | dffbd83 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1634 | } |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1635 | return DAG.getStore(Chain, dl, Arg, PtrOff, |
Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 1636 | PseudoSourceValue::getStack(), LocMemOffset); |
Evan Cheng | dffbd83 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1637 | } |
| 1638 | |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1639 | /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1640 | /// optimization is performed and it is required. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1641 | SDValue |
| 1642 | X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1643 | SDValue &OutRetAddr, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1644 | SDValue Chain, |
| 1645 | bool IsTailCall, |
| 1646 | bool Is64Bit, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1647 | int FPDiff, |
| 1648 | DebugLoc dl) { |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1649 | if (!IsTailCall || FPDiff==0) return Chain; |
| 1650 | |
| 1651 | // Adjust the Return address stack slot. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1652 | MVT VT = getPointerTy(); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1653 | OutRetAddr = getReturnAddressFrameIndex(DAG); |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1654 | |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1655 | // Load the "old" Return address. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1656 | OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1657 | return SDValue(OutRetAddr.getNode(), 1); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1658 | } |
| 1659 | |
| 1660 | /// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call |
| 1661 | /// optimization is performed and it is required (FPDiff!=0). |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1662 | static SDValue |
| 1663 | EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1664 | SDValue Chain, SDValue RetAddrFrIdx, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1665 | bool Is64Bit, int FPDiff, DebugLoc dl) { |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1666 | // Store the return address to the appropriate stack slot. |
| 1667 | if (!FPDiff) return Chain; |
| 1668 | // Calculate the new stack slot for the return address. |
| 1669 | int SlotSize = Is64Bit ? 8 : 4; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1670 | int NewReturnAddrFI = |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1671 | MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1672 | MVT VT = Is64Bit ? MVT::i64 : MVT::i32; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1673 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1674 | Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx, |
Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1675 | PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1676 | return Chain; |
| 1677 | } |
| 1678 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1679 | SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) { |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1680 | MachineFunction &MF = DAG.getMachineFunction(); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1681 | CallSDNode *TheCall = cast<CallSDNode>(Op.getNode()); |
| 1682 | SDValue Chain = TheCall->getChain(); |
| 1683 | unsigned CC = TheCall->getCallingConv(); |
| 1684 | bool isVarArg = TheCall->isVarArg(); |
| 1685 | bool IsTailCall = TheCall->isTailCall() && |
| 1686 | CC == CallingConv::Fast && PerformTailCallOpt; |
| 1687 | SDValue Callee = TheCall->getCallee(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1688 | bool Is64Bit = Subtarget->is64Bit(); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1689 | bool IsStructRet = CallIsStructReturn(TheCall); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1690 | DebugLoc dl = TheCall->getDebugLoc(); |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1691 | |
| 1692 | assert(!(isVarArg && CC == CallingConv::Fast) && |
| 1693 | "Var args not supported with calling convention fastcc"); |
| 1694 | |
Chris Lattner | 638402b | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1695 | // Analyze operands of the call, assigning locations to each operand. |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1696 | SmallVector<CCValAssign, 16> ArgLocs; |
Chris Lattner | 52387be | 2007-06-19 00:13:10 +0000 | [diff] [blame] | 1697 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1698 | CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC)); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1699 | |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1700 | // Get a count of how many bytes are to be pushed on the stack. |
| 1701 | unsigned NumBytes = CCInfo.getNextStackOffset(); |
Arnold Schwaighofer | 1fdc40f | 2008-09-11 20:28:43 +0000 | [diff] [blame] | 1702 | if (PerformTailCallOpt && CC == CallingConv::Fast) |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1703 | NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1704 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1705 | int FPDiff = 0; |
| 1706 | if (IsTailCall) { |
| 1707 | // Lower arguments at fp - stackoffset + fpdiff. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1708 | unsigned NumBytesCallerPushed = |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1709 | MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn(); |
| 1710 | FPDiff = NumBytesCallerPushed - NumBytes; |
| 1711 | |
| 1712 | // Set the delta of movement of the returnaddr stackslot. |
| 1713 | // But only set if delta is greater than previous delta. |
| 1714 | if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta())) |
| 1715 | MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff); |
| 1716 | } |
| 1717 | |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1718 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1719 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1720 | SDValue RetAddrFrIdx; |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1721 | // Load return adress for tail calls. |
| 1722 | Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1723 | FPDiff, dl); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1724 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1725 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
| 1726 | SmallVector<SDValue, 8> MemOpChains; |
| 1727 | SDValue StackPtr; |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1728 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1729 | // Walk the register/memloc assignments, inserting copies/loads. In the case |
| 1730 | // of tail call optimization arguments are handle later. |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1731 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1732 | CCValAssign &VA = ArgLocs[i]; |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1733 | SDValue Arg = TheCall->getArg(i); |
| 1734 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); |
| 1735 | bool isByVal = Flags.isByVal(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1736 | |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1737 | // Promote the value if needed. |
| 1738 | switch (VA.getLocInfo()) { |
| 1739 | default: assert(0 && "Unknown loc info!"); |
| 1740 | case CCValAssign::Full: break; |
| 1741 | case CCValAssign::SExt: |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1742 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1743 | break; |
| 1744 | case CCValAssign::ZExt: |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1745 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1746 | break; |
| 1747 | case CCValAssign::AExt: |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1748 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1749 | break; |
Evan Cheng | 6b5783d | 2006-05-25 18:56:34 +0000 | [diff] [blame] | 1750 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1751 | |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1752 | if (VA.isRegLoc()) { |
Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1753 | if (Is64Bit) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1754 | MVT RegVT = VA.getLocVT(); |
| 1755 | if (RegVT.isVector() && RegVT.getSizeInBits() == 64) |
Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1756 | switch (VA.getLocReg()) { |
| 1757 | default: |
| 1758 | break; |
| 1759 | case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX: |
| 1760 | case X86::R8: { |
| 1761 | // Special case: passing MMX values in GPR registers. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1762 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); |
Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1763 | break; |
| 1764 | } |
| 1765 | case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3: |
| 1766 | case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: { |
| 1767 | // Special case: passing MMX values in XMM registers. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1768 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); |
| 1769 | Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1770 | Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg); |
Evan Cheng | 10e8642 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1771 | break; |
| 1772 | } |
| 1773 | } |
| 1774 | } |
Chris Lattner | 423c5f4 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1775 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
| 1776 | } else { |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1777 | if (!IsTailCall || (IsTailCall && isByVal)) { |
Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1778 | assert(VA.isMemLoc()); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1779 | if (StackPtr.getNode() == 0) |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1780 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy()); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1781 | |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1782 | MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA, |
| 1783 | Chain, Arg, Flags)); |
Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1784 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1785 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1786 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1787 | |
Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 1788 | if (!MemOpChains.empty()) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1789 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Chris Lattner | bd564bf | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 1790 | &MemOpChains[0], MemOpChains.size()); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1791 | |
Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1792 | // Build a sequence of copy-to-reg nodes chained together with token chain |
| 1793 | // and flag operands which copy the outgoing args into registers. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1794 | SDValue InFlag; |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1795 | // Tail call byval lowering might overwrite argument registers so in case of |
| 1796 | // tail call optimization the copies to registers are lowered later. |
| 1797 | if (!IsTailCall) |
| 1798 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1799 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1800 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1801 | InFlag = Chain.getValue(1); |
| 1802 | } |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1803 | |
Evan Cheng | f468471 | 2007-02-21 21:18:14 +0000 | [diff] [blame] | 1804 | // ELF / PIC requires GOT in the EBX register before function calls via PLT |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1805 | // GOT pointer. |
Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1806 | if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) { |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1807 | Chain = DAG.getCopyToReg(Chain, dl, X86::EBX, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1808 | DAG.getNode(X86ISD::GlobalBaseReg, |
| 1809 | DebugLoc::getUnknownLoc(), |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1810 | getPointerTy()), |
Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1811 | InFlag); |
| 1812 | InFlag = Chain.getValue(1); |
| 1813 | } |
Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1814 | // If we are tail calling and generating PIC/GOT style code load the address |
| 1815 | // of the callee into ecx. The value in ecx is used as target of the tail |
| 1816 | // jump. This is done to circumvent the ebx/callee-saved problem for tail |
| 1817 | // calls on PIC/GOT architectures. Normally we would just put the address of |
| 1818 | // GOT into ebx and then call target@PLT. But for tail callss ebx would be |
| 1819 | // restored (since ebx is callee saved) before jumping to the target@PLT. |
Arnold Schwaighofer | 258bb1b | 2008-02-26 22:21:54 +0000 | [diff] [blame] | 1820 | if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) { |
Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1821 | // Note: The actual moving to ecx is done further down. |
| 1822 | GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 1823 | if (G && !G->getGlobal()->hasHiddenVisibility() && |
Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 1824 | !G->getGlobal()->hasProtectedVisibility()) |
| 1825 | Callee = LowerGlobalAddress(Callee, DAG); |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1826 | else if (isa<ExternalSymbolSDNode>(Callee)) |
| 1827 | Callee = LowerExternalSymbol(Callee,DAG); |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 1828 | } |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1829 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1830 | if (Is64Bit && isVarArg) { |
| 1831 | // From AMD64 ABI document: |
| 1832 | // For calls that may call functions that use varargs or stdargs |
| 1833 | // (prototype-less calls or calls to functions containing ellipsis (...) in |
| 1834 | // the declaration) %al is used as hidden argument to specify the number |
| 1835 | // of SSE registers used. The contents of %al do not need to match exactly |
| 1836 | // the number of registers, but must be an ubound on the number of SSE |
| 1837 | // registers used and is in the range 0 - 8 inclusive. |
Anton Korobeynikov | 998a5bc | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1838 | |
| 1839 | // FIXME: Verify this on Win64 |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1840 | // Count the number of XMM registers allocated. |
| 1841 | static const unsigned XMMArgRegs[] = { |
| 1842 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
| 1843 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 |
| 1844 | }; |
| 1845 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1846 | assert((Subtarget->hasSSE1() || !NumXMMRegs) |
Torok Edwin | 3f142c3 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1847 | && "SSE registers cannot be used when SSE is disabled"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1848 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1849 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1850 | DAG.getConstant(NumXMMRegs, MVT::i8), InFlag); |
| 1851 | InFlag = Chain.getValue(1); |
| 1852 | } |
| 1853 | |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1854 | |
Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1855 | // For tail calls lower the arguments to the 'real' stack slot. |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1856 | if (IsTailCall) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1857 | SmallVector<SDValue, 8> MemOpChains2; |
| 1858 | SDValue FIN; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1859 | int FI = 0; |
Arnold Schwaighofer | 865c681 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1860 | // Do not flag preceeding copytoreg stuff together with the following stuff. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1861 | InFlag = SDValue(); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1862 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1863 | CCValAssign &VA = ArgLocs[i]; |
| 1864 | if (!VA.isRegLoc()) { |
Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1865 | assert(VA.isMemLoc()); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1866 | SDValue Arg = TheCall->getArg(i); |
| 1867 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1868 | // Create frame index. |
| 1869 | int32_t Offset = VA.getLocMemOffset()+FPDiff; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1870 | uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1871 | FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1872 | FIN = DAG.getFrameIndex(FI, getPointerTy()); |
Arnold Schwaighofer | c8ab8cd | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1873 | |
Duncan Sands | 276dcbd | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1874 | if (Flags.isByVal()) { |
Evan Cheng | 8e5712b | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1875 | // Copy relative to framepointer. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1876 | SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset()); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1877 | if (StackPtr.getNode() == 0) |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1878 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1879 | getPointerTy()); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1880 | Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1881 | |
| 1882 | MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1883 | Flags, DAG, dl)); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1884 | } else { |
Evan Cheng | 8e5712b | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1885 | // Store relative to framepointer. |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1886 | MemOpChains2.push_back( |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1887 | DAG.getStore(Chain, dl, Arg, FIN, |
Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1888 | PseudoSourceValue::getFixedStack(FI), 0)); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1889 | } |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1890 | } |
| 1891 | } |
| 1892 | |
| 1893 | if (!MemOpChains2.empty()) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1894 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Arnold Schwaighofer | 719eb02 | 2008-01-11 14:34:56 +0000 | [diff] [blame] | 1895 | &MemOpChains2[0], MemOpChains2.size()); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1896 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1897 | // Copy arguments to their registers. |
| 1898 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1899 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1900 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1901 | InFlag = Chain.getValue(1); |
| 1902 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1903 | InFlag =SDValue(); |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1904 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1905 | // Store the return address to the appropriate stack slot. |
Arnold Schwaighofer | 4b5324a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1906 | Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1907 | FPDiff, dl); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1908 | } |
| 1909 | |
Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 1910 | // If the callee is a GlobalAddress node (quite common, every direct call is) |
| 1911 | // turn it into a TargetGlobalAddress node so that legalize doesn't hack it. |
Anton Korobeynikov | a598685 | 2006-11-20 10:46:14 +0000 | [diff] [blame] | 1912 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { |
Anton Korobeynikov | 2b2bc68 | 2006-12-22 22:29:05 +0000 | [diff] [blame] | 1913 | // We should use extra load for direct calls to dllimported functions in |
| 1914 | // non-JIT mode. |
Evan Cheng | 817a6a9 | 2008-07-16 01:34:02 +0000 | [diff] [blame] | 1915 | if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(), |
| 1916 | getTargetMachine(), true)) |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 1917 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(), |
| 1918 | G->getOffset()); |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1919 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
| 1920 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy()); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1921 | } else if (IsTailCall) { |
Arnold Schwaighofer | bbd8c33 | 2009-06-12 16:26:57 +0000 | [diff] [blame] | 1922 | unsigned Opc = Is64Bit ? X86::R11 : X86::EAX; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1923 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1924 | Chain = DAG.getCopyToReg(Chain, dl, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1925 | DAG.getRegister(Opc, getPointerTy()), |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1926 | Callee,InFlag); |
| 1927 | Callee = DAG.getRegister(Opc, getPointerTy()); |
| 1928 | // Add register as live out. |
| 1929 | DAG.getMachineFunction().getRegInfo().addLiveOut(Opc); |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1930 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1931 | |
Chris Lattner | d96d072 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 1932 | // Returns a chain & a flag for retval copy to use. |
| 1933 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1934 | SmallVector<SDValue, 8> Ops; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1935 | |
| 1936 | if (IsTailCall) { |
Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 1937 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
| 1938 | DAG.getIntPtrConstant(0, true), InFlag); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1939 | InFlag = Chain.getValue(1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1940 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1941 | // Returns a chain & a flag for retval copy to use. |
| 1942 | NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
| 1943 | Ops.clear(); |
| 1944 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1945 | |
Nate Begeman | 4c5dcf5 | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 1946 | Ops.push_back(Chain); |
| 1947 | Ops.push_back(Callee); |
Evan Cheng | b69d113 | 2006-06-14 18:17:40 +0000 | [diff] [blame] | 1948 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1949 | if (IsTailCall) |
| 1950 | Ops.push_back(DAG.getConstant(FPDiff, MVT::i32)); |
Evan Cheng | f468471 | 2007-02-21 21:18:14 +0000 | [diff] [blame] | 1951 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1952 | // Add argument registers to the end of the list so that they are known live |
| 1953 | // into the call. |
Evan Cheng | 9b44944 | 2008-01-07 23:08:23 +0000 | [diff] [blame] | 1954 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
| 1955 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
| 1956 | RegsToPass[i].second.getValueType())); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1957 | |
Evan Cheng | 586ccac | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 1958 | // Add an implicit use GOT pointer in EBX. |
| 1959 | if (!IsTailCall && !Is64Bit && |
| 1960 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 1961 | Subtarget->isPICStyleGOT()) |
| 1962 | Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy())); |
| 1963 | |
| 1964 | // Add an implicit use of AL for x86 vararg functions. |
| 1965 | if (Is64Bit && isVarArg) |
| 1966 | Ops.push_back(DAG.getRegister(X86::AL, MVT::i8)); |
| 1967 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1968 | if (InFlag.getNode()) |
Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1969 | Ops.push_back(InFlag); |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1970 | |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1971 | if (IsTailCall) { |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1972 | assert(InFlag.getNode() && |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1973 | "Flag must be set. Depend on flag being set in LowerRET"); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1974 | Chain = DAG.getNode(X86ISD::TAILCALL, dl, |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1975 | TheCall->getVTList(), &Ops[0], Ops.size()); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1976 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1977 | return SDValue(Chain.getNode(), Op.getResNo()); |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1978 | } |
| 1979 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1980 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size()); |
Evan Cheng | 347d5f7 | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1981 | InFlag = Chain.getValue(1); |
Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 1982 | |
Chris Lattner | 2d29709 | 2006-05-23 18:50:38 +0000 | [diff] [blame] | 1983 | // Create the CALLSEQ_END node. |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1984 | unsigned NumBytesForCalleeToPush; |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1985 | if (IsCalleePop(isVarArg, CC)) |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1986 | NumBytesForCalleeToPush = NumBytes; // Callee pops everything |
Evan Cheng | b188dd9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1987 | else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet) |
Anton Korobeynikov | b10308e | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1988 | // If this is is a call to a struct-return function, the callee |
| 1989 | // pops the hidden struct pointer, so we have to push it back. |
| 1990 | // This is common for Darwin/X86, Linux & Mingw32 targets. |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1991 | NumBytesForCalleeToPush = 4; |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1992 | else |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1993 | NumBytesForCalleeToPush = 0; // Callee pops nothing. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1994 | |
Gordon Henriksen | ae636f8 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1995 | // Returns a flag for retval copy to use. |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 1996 | Chain = DAG.getCALLSEQ_END(Chain, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1997 | DAG.getIntPtrConstant(NumBytes, true), |
| 1998 | DAG.getIntPtrConstant(NumBytesForCalleeToPush, |
| 1999 | true), |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 2000 | InFlag); |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 2001 | InFlag = Chain.getValue(1); |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2002 | |
Chris Lattner | 3085e15 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 2003 | // Handle result values, copying them out of physregs into vregs that we |
| 2004 | // return. |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2005 | return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG), |
Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 2006 | Op.getResNo()); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2007 | } |
| 2008 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2009 | |
| 2010 | //===----------------------------------------------------------------------===// |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2011 | // Fast Calling Convention (tail call) implementation |
| 2012 | //===----------------------------------------------------------------------===// |
| 2013 | |
| 2014 | // Like std call, callee cleans arguments, convention except that ECX is |
| 2015 | // reserved for storing the tail called function address. Only 2 registers are |
| 2016 | // free for argument passing (inreg). Tail call optimization is performed |
| 2017 | // provided: |
| 2018 | // * tailcallopt is enabled |
| 2019 | // * caller/callee are fastcc |
Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 2020 | // On X86_64 architecture with GOT-style position independent code only local |
| 2021 | // (within module) calls are supported at the moment. |
Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2022 | // To keep the stack aligned according to platform abi the function |
| 2023 | // GetAlignedArgumentStackSize ensures that argument delta is always multiples |
| 2024 | // of stack alignment. (Dynamic linkers need this - darwin's dyld for example) |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2025 | // If a tail called function callee has more arguments than the caller the |
| 2026 | // caller needs to make sure that there is room to move the RETADDR to. This is |
Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2027 | // achieved by reserving an area the size of the argument delta right after the |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2028 | // original REtADDR, but before the saved framepointer or the spilled registers |
| 2029 | // e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4) |
| 2030 | // stack layout: |
| 2031 | // arg1 |
| 2032 | // arg2 |
| 2033 | // RETADDR |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2034 | // [ new RETADDR |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2035 | // move area ] |
| 2036 | // (possible EBP) |
| 2037 | // ESI |
| 2038 | // EDI |
| 2039 | // local1 .. |
| 2040 | |
| 2041 | /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned |
| 2042 | /// for a 16 byte align requirement. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2043 | unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize, |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2044 | SelectionDAG& DAG) { |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2045 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2046 | const TargetMachine &TM = MF.getTarget(); |
| 2047 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); |
| 2048 | unsigned StackAlignment = TFI.getStackAlignment(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2049 | uint64_t AlignMask = StackAlignment - 1; |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2050 | int64_t Offset = StackSize; |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2051 | uint64_t SlotSize = TD->getPointerSize(); |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2052 | if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) { |
| 2053 | // Number smaller than 12 so just add the difference. |
| 2054 | Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask)); |
| 2055 | } else { |
| 2056 | // Mask out lower bits, add stackalignment once plus the 12 bytes. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2057 | Offset = ((~AlignMask) & Offset) + StackAlignment + |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2058 | (StackAlignment-SlotSize); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2059 | } |
Evan Cheng | e9ac9e6 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2060 | return Offset; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2061 | } |
| 2062 | |
| 2063 | /// IsEligibleForTailCallElimination - Check to see whether the next instruction |
Evan Cheng | 9df7dc5 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2064 | /// following the call is a return. A function is eligible if caller/callee |
| 2065 | /// calling conventions match, currently only fastcc supports tail calls, and |
| 2066 | /// the function CALL is immediatly followed by a RET. |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2067 | bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2068 | SDValue Ret, |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2069 | SelectionDAG& DAG) const { |
Evan Cheng | 9df7dc5 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2070 | if (!PerformTailCallOpt) |
| 2071 | return false; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2072 | |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2073 | if (CheckTailCallReturnConstraints(TheCall, Ret)) { |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2074 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2075 | unsigned CallerCC = MF.getFunction()->getCallingConv(); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2076 | unsigned CalleeCC= TheCall->getCallingConv(); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2077 | if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) { |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2078 | SDValue Callee = TheCall->getCallee(); |
Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 2079 | // On x86/32Bit PIC/GOT tail calls are supported. |
Evan Cheng | 9df7dc5 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2080 | if (getTargetMachine().getRelocationModel() != Reloc::PIC_ || |
Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 2081 | !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit()) |
Evan Cheng | 9df7dc5 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2082 | return true; |
| 2083 | |
Arnold Schwaighofer | a2a4b47 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 2084 | // Can only do local tail calls (in same module, hidden or protected) on |
| 2085 | // x86_64 PIC/GOT at the moment. |
Gordon Henriksen | 8673766 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2086 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
| 2087 | return G->getGlobal()->hasHiddenVisibility() |
| 2088 | || G->getGlobal()->hasProtectedVisibility(); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2089 | } |
| 2090 | } |
Evan Cheng | 9df7dc5 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2091 | |
| 2092 | return false; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2093 | } |
| 2094 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2095 | FastISel * |
| 2096 | X86TargetLowering::createFastISel(MachineFunction &mf, |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 2097 | MachineModuleInfo *mmo, |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 2098 | DwarfWriter *dw, |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2099 | DenseMap<const Value *, unsigned> &vm, |
| 2100 | DenseMap<const BasicBlock *, |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2101 | MachineBasicBlock *> &bm, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2102 | DenseMap<const AllocaInst *, int> &am |
| 2103 | #ifndef NDEBUG |
| 2104 | , SmallSet<Instruction*, 8> &cil |
| 2105 | #endif |
| 2106 | ) { |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 2107 | return X86::createFastISel(mf, mmo, dw, vm, bm, am |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2108 | #ifndef NDEBUG |
| 2109 | , cil |
| 2110 | #endif |
| 2111 | ); |
Dan Gohman | d9f3c48 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 2112 | } |
| 2113 | |
| 2114 | |
Chris Lattner | fcf1a3d | 2007-02-28 06:10:12 +0000 | [diff] [blame] | 2115 | //===----------------------------------------------------------------------===// |
| 2116 | // Other Lowering Hooks |
| 2117 | //===----------------------------------------------------------------------===// |
| 2118 | |
| 2119 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2120 | SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) { |
Anton Korobeynikov | a2780e1 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2121 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2122 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
| 2123 | int ReturnAddrIndex = FuncInfo->getRAIndex(); |
| 2124 | |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2125 | if (ReturnAddrIndex == 0) { |
| 2126 | // Set up a frame object for the return address. |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 2127 | uint64_t SlotSize = TD->getPointerSize(); |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2128 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize); |
Anton Korobeynikov | a2780e1 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2129 | FuncInfo->setRAIndex(ReturnAddrIndex); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2130 | } |
| 2131 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2132 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2133 | } |
| 2134 | |
| 2135 | |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2136 | /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86 |
| 2137 | /// specific condition code, returning the condition code and the LHS/RHS of the |
| 2138 | /// comparison to make. |
| 2139 | static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP, |
| 2140 | SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) { |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2141 | if (!isFP) { |
Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2142 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { |
| 2143 | if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) { |
| 2144 | // X > -1 -> X == 0, jump !sign. |
| 2145 | RHS = DAG.getConstant(0, RHS.getValueType()); |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2146 | return X86::COND_NS; |
Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2147 | } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) { |
| 2148 | // X < 0 -> X == 0, jump on sign. |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2149 | return X86::COND_S; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2150 | } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) { |
Dan Gohman | 5f6913c | 2007-09-17 14:49:27 +0000 | [diff] [blame] | 2151 | // X < 1 -> X <= 0 |
| 2152 | RHS = DAG.getConstant(0, RHS.getValueType()); |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2153 | return X86::COND_LE; |
Chris Lattner | bfd68a7 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2154 | } |
Chris Lattner | f957051 | 2006-09-13 03:22:10 +0000 | [diff] [blame] | 2155 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2156 | |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2157 | switch (SetCCOpcode) { |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2158 | default: assert(0 && "Invalid integer condition!"); |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2159 | case ISD::SETEQ: return X86::COND_E; |
| 2160 | case ISD::SETGT: return X86::COND_G; |
| 2161 | case ISD::SETGE: return X86::COND_GE; |
| 2162 | case ISD::SETLT: return X86::COND_L; |
| 2163 | case ISD::SETLE: return X86::COND_LE; |
| 2164 | case ISD::SETNE: return X86::COND_NE; |
| 2165 | case ISD::SETULT: return X86::COND_B; |
| 2166 | case ISD::SETUGT: return X86::COND_A; |
| 2167 | case ISD::SETULE: return X86::COND_BE; |
| 2168 | case ISD::SETUGE: return X86::COND_AE; |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2169 | } |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2170 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2171 | |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2172 | // First determine if it is required or is profitable to flip the operands. |
Duncan Sands | 4047f4a | 2008-10-24 13:03:10 +0000 | [diff] [blame] | 2173 | |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2174 | // If LHS is a foldable load, but RHS is not, flip the condition. |
| 2175 | if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) && |
| 2176 | !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) { |
| 2177 | SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode); |
| 2178 | std::swap(LHS, RHS); |
Evan Cheng | 4d46d0a | 2008-08-28 23:48:31 +0000 | [diff] [blame] | 2179 | } |
| 2180 | |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2181 | switch (SetCCOpcode) { |
| 2182 | default: break; |
| 2183 | case ISD::SETOLT: |
| 2184 | case ISD::SETOLE: |
| 2185 | case ISD::SETUGT: |
| 2186 | case ISD::SETUGE: |
| 2187 | std::swap(LHS, RHS); |
| 2188 | break; |
| 2189 | } |
| 2190 | |
| 2191 | // On a floating point condition, the flags are set as follows: |
| 2192 | // ZF PF CF op |
| 2193 | // 0 | 0 | 0 | X > Y |
| 2194 | // 0 | 0 | 1 | X < Y |
| 2195 | // 1 | 0 | 0 | X == Y |
| 2196 | // 1 | 1 | 1 | unordered |
| 2197 | switch (SetCCOpcode) { |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2198 | default: assert(0 && "Condcode should be pre-legalized away"); |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2199 | case ISD::SETUEQ: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2200 | case ISD::SETEQ: return X86::COND_E; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2201 | case ISD::SETOLT: // flipped |
| 2202 | case ISD::SETOGT: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2203 | case ISD::SETGT: return X86::COND_A; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2204 | case ISD::SETOLE: // flipped |
| 2205 | case ISD::SETOGE: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2206 | case ISD::SETGE: return X86::COND_AE; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2207 | case ISD::SETUGT: // flipped |
| 2208 | case ISD::SETULT: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2209 | case ISD::SETLT: return X86::COND_B; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2210 | case ISD::SETUGE: // flipped |
| 2211 | case ISD::SETULE: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2212 | case ISD::SETLE: return X86::COND_BE; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2213 | case ISD::SETONE: |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2214 | case ISD::SETNE: return X86::COND_NE; |
| 2215 | case ISD::SETUO: return X86::COND_P; |
| 2216 | case ISD::SETO: return X86::COND_NP; |
Chris Lattner | 4c78e02 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2217 | } |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2218 | } |
| 2219 | |
Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2220 | /// hasFPCMov - is there a floating point cmov for the specific X86 condition |
| 2221 | /// code. Current x86 isa includes the following FP cmov instructions: |
Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2222 | /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu. |
Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2223 | static bool hasFPCMov(unsigned X86CC) { |
Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2224 | switch (X86CC) { |
| 2225 | default: |
| 2226 | return false; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 2227 | case X86::COND_B: |
| 2228 | case X86::COND_BE: |
| 2229 | case X86::COND_E: |
| 2230 | case X86::COND_P: |
| 2231 | case X86::COND_A: |
| 2232 | case X86::COND_AE: |
| 2233 | case X86::COND_NE: |
| 2234 | case X86::COND_NP: |
Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2235 | return true; |
| 2236 | } |
| 2237 | } |
| 2238 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2239 | /// isUndefOrInRange - Return true if Val is undef or if its value falls within |
| 2240 | /// the specified range (L, H]. |
| 2241 | static bool isUndefOrInRange(int Val, int Low, int Hi) { |
| 2242 | return (Val < 0) || (Val >= Low && Val < Hi); |
| 2243 | } |
| 2244 | |
| 2245 | /// isUndefOrEqual - Val is either less than zero (undef) or equal to the |
| 2246 | /// specified value. |
| 2247 | static bool isUndefOrEqual(int Val, int CmpVal) { |
| 2248 | if (Val < 0 || Val == CmpVal) |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2249 | return true; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2250 | return false; |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2251 | } |
| 2252 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2253 | /// isPSHUFDMask - Return true if the node specifies a shuffle of elements that |
| 2254 | /// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference |
| 2255 | /// the second operand. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2256 | static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2257 | if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16) |
| 2258 | return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4); |
| 2259 | if (VT == MVT::v2f64 || VT == MVT::v2i64) |
| 2260 | return (Mask[0] < 2 && Mask[1] < 2); |
| 2261 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2262 | } |
| 2263 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2264 | bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) { |
| 2265 | SmallVector<int, 8> M; |
| 2266 | N->getMask(M); |
| 2267 | return ::isPSHUFDMask(M, N->getValueType(0)); |
| 2268 | } |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2269 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2270 | /// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that |
| 2271 | /// is suitable for input to PSHUFHW. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2272 | static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2273 | if (VT != MVT::v8i16) |
Evan Cheng | 0188ecb | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2274 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2275 | |
| 2276 | // Lower quadword copied in order or undef. |
| 2277 | for (int i = 0; i != 4; ++i) |
| 2278 | if (Mask[i] >= 0 && Mask[i] != i) |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2279 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2280 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2281 | // Upper quadword shuffled. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2282 | for (int i = 4; i != 8; ++i) |
| 2283 | if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7)) |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2284 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2285 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2286 | return true; |
| 2287 | } |
| 2288 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2289 | bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) { |
| 2290 | SmallVector<int, 8> M; |
| 2291 | N->getMask(M); |
| 2292 | return ::isPSHUFHWMask(M, N->getValueType(0)); |
| 2293 | } |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2294 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2295 | /// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that |
| 2296 | /// is suitable for input to PSHUFLW. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2297 | static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2298 | if (VT != MVT::v8i16) |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2299 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2300 | |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2301 | // Upper quadword copied in order. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2302 | for (int i = 4; i != 8; ++i) |
| 2303 | if (Mask[i] >= 0 && Mask[i] != i) |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2304 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2305 | |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2306 | // Lower quadword shuffled. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2307 | for (int i = 0; i != 4; ++i) |
| 2308 | if (Mask[i] >= 4) |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2309 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2310 | |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2311 | return true; |
Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2312 | } |
| 2313 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2314 | bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) { |
| 2315 | SmallVector<int, 8> M; |
| 2316 | N->getMask(M); |
| 2317 | return ::isPSHUFLWMask(M, N->getValueType(0)); |
| 2318 | } |
| 2319 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2320 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2321 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2322 | static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2323 | int NumElems = VT.getVectorNumElements(); |
| 2324 | if (NumElems != 2 && NumElems != 4) |
| 2325 | return false; |
| 2326 | |
| 2327 | int Half = NumElems / 2; |
| 2328 | for (int i = 0; i < Half; ++i) |
| 2329 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2330 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2331 | for (int i = Half; i < NumElems; ++i) |
| 2332 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2333 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2334 | |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2335 | return true; |
| 2336 | } |
| 2337 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2338 | bool X86::isSHUFPMask(ShuffleVectorSDNode *N) { |
| 2339 | SmallVector<int, 8> M; |
| 2340 | N->getMask(M); |
| 2341 | return ::isSHUFPMask(M, N->getValueType(0)); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2342 | } |
| 2343 | |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2344 | /// isCommutedSHUFP - Returns true if the shuffle mask is exactly |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2345 | /// the reverse of what x86 shuffles want. x86 shuffles requires the lower |
| 2346 | /// half elements to come from vector 1 (which would equal the dest.) and |
| 2347 | /// the upper half to come from vector 2. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2348 | static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2349 | int NumElems = VT.getVectorNumElements(); |
| 2350 | |
| 2351 | if (NumElems != 2 && NumElems != 4) |
| 2352 | return false; |
| 2353 | |
| 2354 | int Half = NumElems / 2; |
| 2355 | for (int i = 0; i < Half; ++i) |
| 2356 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2357 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2358 | for (int i = Half; i < NumElems; ++i) |
| 2359 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2360 | return false; |
| 2361 | return true; |
| 2362 | } |
| 2363 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2364 | static bool isCommutedSHUFP(ShuffleVectorSDNode *N) { |
| 2365 | SmallVector<int, 8> M; |
| 2366 | N->getMask(M); |
| 2367 | return isCommutedSHUFPMask(M, N->getValueType(0)); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2368 | } |
| 2369 | |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2370 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2371 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2372 | bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) { |
| 2373 | if (N->getValueType(0).getVectorNumElements() != 4) |
Evan Cheng | 2c0dbd0 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2374 | return false; |
| 2375 | |
Evan Cheng | 2064a2b | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 2376 | // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3 |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2377 | return isUndefOrEqual(N->getMaskElt(0), 6) && |
| 2378 | isUndefOrEqual(N->getMaskElt(1), 7) && |
| 2379 | isUndefOrEqual(N->getMaskElt(2), 2) && |
| 2380 | isUndefOrEqual(N->getMaskElt(3), 3); |
Evan Cheng | 6e56e2c | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 2381 | } |
| 2382 | |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2383 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2384 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2385 | bool X86::isMOVLPMask(ShuffleVectorSDNode *N) { |
| 2386 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2387 | |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2388 | if (NumElems != 2 && NumElems != 4) |
| 2389 | return false; |
| 2390 | |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2391 | for (unsigned i = 0; i < NumElems/2; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2392 | if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems)) |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2393 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2394 | |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2395 | for (unsigned i = NumElems/2; i < NumElems; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2396 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2397 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2398 | |
| 2399 | return true; |
| 2400 | } |
| 2401 | |
| 2402 | /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2403 | /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D} |
| 2404 | /// and MOVLHPS. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2405 | bool X86::isMOVHPMask(ShuffleVectorSDNode *N) { |
| 2406 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2407 | |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2408 | if (NumElems != 2 && NumElems != 4) |
| 2409 | return false; |
| 2410 | |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2411 | for (unsigned i = 0; i < NumElems/2; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2412 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2413 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2414 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2415 | for (unsigned i = 0; i < NumElems/2; ++i) |
| 2416 | if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems)) |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2417 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2418 | |
| 2419 | return true; |
| 2420 | } |
| 2421 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2422 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form |
| 2423 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, |
| 2424 | /// <2, 3, 2, 3> |
| 2425 | bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) { |
| 2426 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
| 2427 | |
| 2428 | if (NumElems != 4) |
| 2429 | return false; |
| 2430 | |
| 2431 | return isUndefOrEqual(N->getMaskElt(0), 2) && |
| 2432 | isUndefOrEqual(N->getMaskElt(1), 3) && |
| 2433 | isUndefOrEqual(N->getMaskElt(2), 2) && |
| 2434 | isUndefOrEqual(N->getMaskElt(3), 3); |
| 2435 | } |
| 2436 | |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2437 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2438 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2439 | static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT, |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2440 | bool V2IsSplat = false) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2441 | int NumElts = VT.getVectorNumElements(); |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2442 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2443 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2444 | |
| 2445 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { |
| 2446 | int BitI = Mask[i]; |
| 2447 | int BitI1 = Mask[i+1]; |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2448 | if (!isUndefOrEqual(BitI, j)) |
| 2449 | return false; |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2450 | if (V2IsSplat) { |
Mon P Wang | 7bcaefa | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2451 | if (!isUndefOrEqual(BitI1, NumElts)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2452 | return false; |
| 2453 | } else { |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2454 | if (!isUndefOrEqual(BitI1, j + NumElts)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2455 | return false; |
| 2456 | } |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2457 | } |
Evan Cheng | 0038e59 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2458 | return true; |
| 2459 | } |
| 2460 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2461 | bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) { |
| 2462 | SmallVector<int, 8> M; |
| 2463 | N->getMask(M); |
| 2464 | return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2465 | } |
| 2466 | |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2467 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2468 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2469 | static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT, |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2470 | bool V2IsSplat = false) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2471 | int NumElts = VT.getVectorNumElements(); |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2472 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2473 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2474 | |
| 2475 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { |
| 2476 | int BitI = Mask[i]; |
| 2477 | int BitI1 = Mask[i+1]; |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2478 | if (!isUndefOrEqual(BitI, j + NumElts/2)) |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2479 | return false; |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2480 | if (V2IsSplat) { |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2481 | if (isUndefOrEqual(BitI1, NumElts)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2482 | return false; |
| 2483 | } else { |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2484 | if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2485 | return false; |
| 2486 | } |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2487 | } |
Evan Cheng | 4fcb922 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2488 | return true; |
| 2489 | } |
| 2490 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2491 | bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) { |
| 2492 | SmallVector<int, 8> M; |
| 2493 | N->getMask(M); |
| 2494 | return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2495 | } |
| 2496 | |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2497 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form |
| 2498 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, |
| 2499 | /// <0, 0, 1, 1> |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2500 | static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2501 | int NumElems = VT.getVectorNumElements(); |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2502 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2503 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2504 | |
| 2505 | for (int i = 0, j = 0; i != NumElems; i += 2, ++j) { |
| 2506 | int BitI = Mask[i]; |
| 2507 | int BitI1 = Mask[i+1]; |
Evan Cheng | c5cdff2 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2508 | if (!isUndefOrEqual(BitI, j)) |
| 2509 | return false; |
| 2510 | if (!isUndefOrEqual(BitI1, j)) |
| 2511 | return false; |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2512 | } |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2513 | return true; |
Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2514 | } |
| 2515 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2516 | bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) { |
| 2517 | SmallVector<int, 8> M; |
| 2518 | N->getMask(M); |
| 2519 | return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0)); |
| 2520 | } |
| 2521 | |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2522 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form |
| 2523 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, |
| 2524 | /// <2, 2, 3, 3> |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2525 | static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2526 | int NumElems = VT.getVectorNumElements(); |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2527 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
| 2528 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2529 | |
| 2530 | for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) { |
| 2531 | int BitI = Mask[i]; |
| 2532 | int BitI1 = Mask[i+1]; |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2533 | if (!isUndefOrEqual(BitI, j)) |
| 2534 | return false; |
| 2535 | if (!isUndefOrEqual(BitI1, j)) |
| 2536 | return false; |
| 2537 | } |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2538 | return true; |
Nate Begeman | b706d29 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2539 | } |
| 2540 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2541 | bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) { |
| 2542 | SmallVector<int, 8> M; |
| 2543 | N->getMask(M); |
| 2544 | return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0)); |
| 2545 | } |
| 2546 | |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2547 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2548 | /// specifies a shuffle of elements that is suitable for input to MOVSS, |
| 2549 | /// MOVSD, and MOVD, i.e. setting the lowest element. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2550 | static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 2551 | if (VT.getVectorElementType().getSizeInBits() < 32) |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2552 | return false; |
Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 2553 | |
| 2554 | int NumElts = VT.getVectorNumElements(); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2555 | |
| 2556 | if (!isUndefOrEqual(Mask[0], NumElts)) |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2557 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2558 | |
| 2559 | for (int i = 1; i < NumElts; ++i) |
| 2560 | if (!isUndefOrEqual(Mask[i], i)) |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2561 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2562 | |
Evan Cheng | d6d1cbd | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2563 | return true; |
| 2564 | } |
Evan Cheng | 1d5a8cc | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2565 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2566 | bool X86::isMOVLMask(ShuffleVectorSDNode *N) { |
| 2567 | SmallVector<int, 8> M; |
| 2568 | N->getMask(M); |
| 2569 | return ::isMOVLMask(M, N->getValueType(0)); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2570 | } |
| 2571 | |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2572 | /// isCommutedMOVL - Returns true if the shuffle mask is except the reverse |
| 2573 | /// of what x86 movss want. X86 movs requires the lowest element to be lowest |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2574 | /// element of vector 2 and the other elements to come from vector 1 in order. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2575 | static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2576 | bool V2IsSplat = false, bool V2IsUndef = false) { |
| 2577 | int NumOps = VT.getVectorNumElements(); |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2578 | if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2579 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2580 | |
| 2581 | if (!isUndefOrEqual(Mask[0], 0)) |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2582 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2583 | |
| 2584 | for (int i = 1; i < NumOps; ++i) |
| 2585 | if (!(isUndefOrEqual(Mask[i], i+NumOps) || |
| 2586 | (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) || |
| 2587 | (V2IsSplat && isUndefOrEqual(Mask[i], NumOps)))) |
Evan Cheng | 8cf723d | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2588 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2589 | |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2590 | return true; |
| 2591 | } |
| 2592 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2593 | static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false, |
Evan Cheng | 8cf723d | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2594 | bool V2IsUndef = false) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2595 | SmallVector<int, 8> M; |
| 2596 | N->getMask(M); |
| 2597 | return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2598 | } |
| 2599 | |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2600 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2601 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2602 | bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) { |
| 2603 | if (N->getValueType(0).getVectorNumElements() != 4) |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2604 | return false; |
| 2605 | |
| 2606 | // Expect 1, 1, 3, 3 |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2607 | for (unsigned i = 0; i < 2; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2608 | int Elt = N->getMaskElt(i); |
| 2609 | if (Elt >= 0 && Elt != 1) |
| 2610 | return false; |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2611 | } |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2612 | |
| 2613 | bool HasHi = false; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2614 | for (unsigned i = 2; i < 4; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2615 | int Elt = N->getMaskElt(i); |
| 2616 | if (Elt >= 0 && Elt != 3) |
| 2617 | return false; |
| 2618 | if (Elt == 3) |
| 2619 | HasHi = true; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2620 | } |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2621 | // Don't use movshdup if it can be done with a shufps. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2622 | // FIXME: verify that matching u, u, 3, 3 is what we want. |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2623 | return HasHi; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2624 | } |
| 2625 | |
| 2626 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2627 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2628 | bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) { |
| 2629 | if (N->getValueType(0).getVectorNumElements() != 4) |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2630 | return false; |
| 2631 | |
| 2632 | // Expect 0, 0, 2, 2 |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2633 | for (unsigned i = 0; i < 2; ++i) |
| 2634 | if (N->getMaskElt(i) > 0) |
| 2635 | return false; |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2636 | |
| 2637 | bool HasHi = false; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2638 | for (unsigned i = 2; i < 4; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2639 | int Elt = N->getMaskElt(i); |
| 2640 | if (Elt >= 0 && Elt != 2) |
| 2641 | return false; |
| 2642 | if (Elt == 2) |
| 2643 | HasHi = true; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2644 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2645 | // Don't use movsldup if it can be done with a shufps. |
Evan Cheng | 57ebe9f | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2646 | return HasHi; |
Evan Cheng | d953947 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2647 | } |
| 2648 | |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2649 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
| 2650 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2651 | bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) { |
| 2652 | int e = N->getValueType(0).getVectorNumElements() / 2; |
| 2653 | |
| 2654 | for (int i = 0; i < e; ++i) |
| 2655 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2656 | return false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2657 | for (int i = 0; i < e; ++i) |
| 2658 | if (!isUndefOrEqual(N->getMaskElt(e+i), i)) |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2659 | return false; |
| 2660 | return true; |
| 2661 | } |
| 2662 | |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2663 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle |
| 2664 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP* |
| 2665 | /// instructions. |
| 2666 | unsigned X86::getShuffleSHUFImmediate(SDNode *N) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2667 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
| 2668 | int NumOperands = SVOp->getValueType(0).getVectorNumElements(); |
| 2669 | |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2670 | unsigned Shift = (NumOperands == 4) ? 2 : 1; |
| 2671 | unsigned Mask = 0; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2672 | for (int i = 0; i < NumOperands; ++i) { |
| 2673 | int Val = SVOp->getMaskElt(NumOperands-i-1); |
| 2674 | if (Val < 0) Val = 0; |
Evan Cheng | 14aed5e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2675 | if (Val >= NumOperands) Val -= NumOperands; |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2676 | Mask |= Val; |
Evan Cheng | 36b27f3 | 2006-03-28 23:41:33 +0000 | [diff] [blame] | 2677 | if (i != NumOperands - 1) |
| 2678 | Mask <<= Shift; |
| 2679 | } |
Evan Cheng | 63d3300 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2680 | return Mask; |
| 2681 | } |
| 2682 | |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2683 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle |
| 2684 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW |
| 2685 | /// instructions. |
| 2686 | unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2687 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2688 | unsigned Mask = 0; |
| 2689 | // 8 nodes, but we only care about the last 4. |
| 2690 | for (unsigned i = 7; i >= 4; --i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2691 | int Val = SVOp->getMaskElt(i); |
| 2692 | if (Val >= 0) |
Mon P Wang | 7bcaefa | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2693 | Mask |= (Val - 4); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2694 | if (i != 4) |
| 2695 | Mask <<= 2; |
| 2696 | } |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2697 | return Mask; |
| 2698 | } |
| 2699 | |
| 2700 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle |
| 2701 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW |
| 2702 | /// instructions. |
| 2703 | unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2704 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2705 | unsigned Mask = 0; |
| 2706 | // 8 nodes, but we only care about the first 4. |
| 2707 | for (int i = 3; i >= 0; --i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2708 | int Val = SVOp->getMaskElt(i); |
| 2709 | if (Val >= 0) |
| 2710 | Mask |= Val; |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2711 | if (i != 0) |
| 2712 | Mask <<= 2; |
| 2713 | } |
Evan Cheng | 506d3df | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2714 | return Mask; |
| 2715 | } |
| 2716 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2717 | /// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in |
| 2718 | /// their permute mask. |
| 2719 | static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp, |
| 2720 | SelectionDAG &DAG) { |
| 2721 | MVT VT = SVOp->getValueType(0); |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2722 | unsigned NumElems = VT.getVectorNumElements(); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2723 | SmallVector<int, 8> MaskVec; |
| 2724 | |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2725 | for (unsigned i = 0; i != NumElems; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2726 | int idx = SVOp->getMaskElt(i); |
| 2727 | if (idx < 0) |
| 2728 | MaskVec.push_back(idx); |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2729 | else if (idx < (int)NumElems) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2730 | MaskVec.push_back(idx + NumElems); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2731 | else |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2732 | MaskVec.push_back(idx - NumElems); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2733 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2734 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1), |
| 2735 | SVOp->getOperand(0), &MaskVec[0]); |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2736 | } |
| 2737 | |
Evan Cheng | 779ccea | 2007-12-07 21:30:01 +0000 | [diff] [blame] | 2738 | /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming |
| 2739 | /// the two vector operands have swapped position. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2740 | static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2741 | unsigned NumElems = VT.getVectorNumElements(); |
| 2742 | for (unsigned i = 0; i != NumElems; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2743 | int idx = Mask[i]; |
| 2744 | if (idx < 0) |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2745 | continue; |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2746 | else if (idx < (int)NumElems) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2747 | Mask[i] = idx + NumElems; |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2748 | else |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2749 | Mask[i] = idx - NumElems; |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2750 | } |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2751 | } |
| 2752 | |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2753 | /// ShouldXformToMOVHLPS - Return true if the node should be transformed to |
| 2754 | /// match movhlps. The lower half elements should come from upper half of |
| 2755 | /// V1 (and in order), and the upper half elements should come from the upper |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2756 | /// half of V2 (and in order). |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2757 | static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) { |
| 2758 | if (Op->getValueType(0).getVectorNumElements() != 4) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2759 | return false; |
| 2760 | for (unsigned i = 0, e = 2; i != e; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2761 | if (!isUndefOrEqual(Op->getMaskElt(i), i+2)) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2762 | return false; |
| 2763 | for (unsigned i = 2; i != 4; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2764 | if (!isUndefOrEqual(Op->getMaskElt(i), i+4)) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2765 | return false; |
| 2766 | return true; |
| 2767 | } |
| 2768 | |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2769 | /// isScalarLoadToVector - Returns true if the node is a scalar load that |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 2770 | /// is promoted to a vector. It also returns the LoadSDNode by reference if |
| 2771 | /// required. |
| 2772 | static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) { |
Evan Cheng | 0b457f0 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2773 | if (N->getOpcode() != ISD::SCALAR_TO_VECTOR) |
| 2774 | return false; |
| 2775 | N = N->getOperand(0).getNode(); |
| 2776 | if (!ISD::isNON_EXTLoad(N)) |
| 2777 | return false; |
| 2778 | if (LD) |
| 2779 | *LD = cast<LoadSDNode>(N); |
| 2780 | return true; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2781 | } |
| 2782 | |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2783 | /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to |
| 2784 | /// match movlp{s|d}. The lower half elements should come from lower half of |
| 2785 | /// V1 (and in order), and the upper half elements should come from the upper |
| 2786 | /// half of V2 (and in order). And since V1 will become the source of the |
| 2787 | /// MOVLP, it must be either a vector load or a scalar load to vector. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2788 | static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, |
| 2789 | ShuffleVectorSDNode *Op) { |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2790 | if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1)) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2791 | return false; |
Evan Cheng | 23425f5 | 2006-10-09 21:39:25 +0000 | [diff] [blame] | 2792 | // Is V2 is a vector load, don't do this transformation. We will try to use |
| 2793 | // load folding shufps op. |
| 2794 | if (ISD::isNON_EXTLoad(V2)) |
| 2795 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2796 | |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2797 | unsigned NumElems = Op->getValueType(0).getVectorNumElements(); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2798 | |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2799 | if (NumElems != 2 && NumElems != 4) |
| 2800 | return false; |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2801 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2802 | if (!isUndefOrEqual(Op->getMaskElt(i), i)) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2803 | return false; |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2804 | for (unsigned i = NumElems/2; i != NumElems; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2805 | if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems)) |
Evan Cheng | 533a0aa | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2806 | return false; |
| 2807 | return true; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2808 | } |
| 2809 | |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2810 | /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are |
| 2811 | /// all the same. |
| 2812 | static bool isSplatVector(SDNode *N) { |
| 2813 | if (N->getOpcode() != ISD::BUILD_VECTOR) |
| 2814 | return false; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2815 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2816 | SDValue SplatValue = N->getOperand(0); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2817 | for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) |
| 2818 | if (N->getOperand(i) != SplatValue) |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2819 | return false; |
| 2820 | return true; |
| 2821 | } |
| 2822 | |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2823 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
| 2824 | /// constant +0.0. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2825 | static inline bool isZeroNode(SDValue Elt) { |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2826 | return ((isa<ConstantSDNode>(Elt) && |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2827 | cast<ConstantSDNode>(Elt)->getZExtValue() == 0) || |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2828 | (isa<ConstantFPSDNode>(Elt) && |
Dale Johannesen | eaf0894 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 2829 | cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero())); |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2830 | } |
| 2831 | |
| 2832 | /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2833 | /// to an zero vector. |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2834 | /// FIXME: move to dag combiner / method on ShuffleVectorSDNode |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2835 | static bool isZeroShuffle(ShuffleVectorSDNode *N) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2836 | SDValue V1 = N->getOperand(0); |
| 2837 | SDValue V2 = N->getOperand(1); |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2838 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
| 2839 | for (unsigned i = 0; i != NumElems; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2840 | int Idx = N->getMaskElt(i); |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2841 | if (Idx >= (int)NumElems) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2842 | unsigned Opc = V2.getOpcode(); |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2843 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode())) |
| 2844 | continue; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2845 | if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems))) |
| 2846 | return false; |
| 2847 | } else if (Idx >= 0) { |
| 2848 | unsigned Opc = V1.getOpcode(); |
| 2849 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode())) |
| 2850 | continue; |
| 2851 | if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx))) |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2852 | return false; |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2853 | } |
| 2854 | } |
| 2855 | return true; |
| 2856 | } |
| 2857 | |
| 2858 | /// getZeroVector - Returns a vector of specified type with all zero elements. |
| 2859 | /// |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2860 | static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG, |
| 2861 | DebugLoc dl) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2862 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2863 | |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2864 | // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest |
| 2865 | // type. This ensures they get CSE'd. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2866 | SDValue Vec; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2867 | if (VT.getSizeInBits() == 64) { // MMX |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2868 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2869 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2870 | } else if (HasSSE2) { // SSE2 |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2871 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2872 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2873 | } else { // SSE1 |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2874 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2875 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst); |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2876 | } |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2877 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2878 | } |
| 2879 | |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2880 | /// getOnesVector - Returns a vector of specified type with all bits set. |
| 2881 | /// |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2882 | static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2883 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2884 | |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2885 | // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest |
| 2886 | // type. This ensures they get CSE'd. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2887 | SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32); |
| 2888 | SDValue Vec; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2889 | if (VT.getSizeInBits() == 64) // MMX |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2890 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2891 | else // SSE |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2892 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2893 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2894 | } |
| 2895 | |
| 2896 | |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2897 | /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements |
| 2898 | /// that point to V2 points to its first element. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2899 | static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { |
| 2900 | MVT VT = SVOp->getValueType(0); |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2901 | unsigned NumElems = VT.getVectorNumElements(); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2902 | |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2903 | bool Changed = false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2904 | SmallVector<int, 8> MaskVec; |
| 2905 | SVOp->getMask(MaskVec); |
| 2906 | |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2907 | for (unsigned i = 0; i != NumElems; ++i) { |
| 2908 | if (MaskVec[i] > (int)NumElems) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2909 | MaskVec[i] = NumElems; |
| 2910 | Changed = true; |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2911 | } |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2912 | } |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2913 | if (Changed) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2914 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0), |
| 2915 | SVOp->getOperand(1), &MaskVec[0]); |
| 2916 | return SDValue(SVOp, 0); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2917 | } |
| 2918 | |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2919 | /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd |
| 2920 | /// operation of specified width. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2921 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, |
| 2922 | SDValue V2) { |
| 2923 | unsigned NumElems = VT.getVectorNumElements(); |
| 2924 | SmallVector<int, 8> Mask; |
| 2925 | Mask.push_back(NumElems); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2926 | for (unsigned i = 1; i != NumElems; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2927 | Mask.push_back(i); |
| 2928 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2929 | } |
| 2930 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2931 | /// getUnpackl - Returns a vector_shuffle node for an unpackl operation. |
| 2932 | static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, |
| 2933 | SDValue V2) { |
| 2934 | unsigned NumElems = VT.getVectorNumElements(); |
| 2935 | SmallVector<int, 8> Mask; |
Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2936 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2937 | Mask.push_back(i); |
| 2938 | Mask.push_back(i + NumElems); |
Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2939 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2940 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2941 | } |
| 2942 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2943 | /// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation. |
| 2944 | static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, |
| 2945 | SDValue V2) { |
| 2946 | unsigned NumElems = VT.getVectorNumElements(); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2947 | unsigned Half = NumElems/2; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2948 | SmallVector<int, 8> Mask; |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2949 | for (unsigned i = 0; i != Half; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2950 | Mask.push_back(i + Half); |
| 2951 | Mask.push_back(i + NumElems + Half); |
Evan Cheng | 39623da | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2952 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2953 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 2954 | } |
| 2955 | |
Evan Cheng | 0c0f83f | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 2956 | /// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2957 | static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG, |
| 2958 | bool HasSSE2) { |
| 2959 | if (SV->getValueType(0).getVectorNumElements() <= 4) |
| 2960 | return SDValue(SV, 0); |
| 2961 | |
| 2962 | MVT PVT = MVT::v4f32; |
| 2963 | MVT VT = SV->getValueType(0); |
| 2964 | DebugLoc dl = SV->getDebugLoc(); |
| 2965 | SDValue V1 = SV->getOperand(0); |
| 2966 | int NumElems = VT.getVectorNumElements(); |
| 2967 | int EltNo = SV->getSplatIndex(); |
Rafael Espindola | 15684b2 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2968 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2969 | // unpack elements to the correct location |
| 2970 | while (NumElems > 4) { |
| 2971 | if (EltNo < NumElems/2) { |
| 2972 | V1 = getUnpackl(DAG, dl, VT, V1, V1); |
| 2973 | } else { |
| 2974 | V1 = getUnpackh(DAG, dl, VT, V1, V1); |
| 2975 | EltNo -= NumElems/2; |
| 2976 | } |
| 2977 | NumElems >>= 1; |
| 2978 | } |
| 2979 | |
| 2980 | // Perform the splat. |
| 2981 | int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo }; |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2982 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2983 | V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]); |
| 2984 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1); |
Evan Cheng | c575ca2 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2985 | } |
| 2986 | |
Evan Cheng | ba05f72 | 2006-04-21 23:03:30 +0000 | [diff] [blame] | 2987 | /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2988 | /// vector of zero or undef vector. This produces a shuffle where the low |
| 2989 | /// element of V2 is swizzled into the zero/undef vector, landing at element |
| 2990 | /// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3). |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2991 | static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx, |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2992 | bool isZero, bool HasSSE2, |
| 2993 | SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2994 | MVT VT = V2.getValueType(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2995 | SDValue V1 = isZero |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2996 | ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT); |
| 2997 | unsigned NumElems = VT.getVectorNumElements(); |
| 2998 | SmallVector<int, 16> MaskVec; |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2999 | for (unsigned i = 0; i != NumElems; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3000 | // If this is the insertion idx, put the low elt of V2 here. |
| 3001 | MaskVec.push_back(i == Idx ? NumElems : i); |
| 3002 | return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]); |
Evan Cheng | 017dcc6 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3003 | } |
| 3004 | |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3005 | /// getNumOfConsecutiveZeros - Return the number of elements in a result of |
| 3006 | /// a shuffle that is zero. |
| 3007 | static |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3008 | unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems, |
| 3009 | bool Low, SelectionDAG &DAG) { |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3010 | unsigned NumZeros = 0; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3011 | for (int i = 0; i < NumElems; ++i) { |
Evan Cheng | ab26227 | 2008-06-25 20:52:59 +0000 | [diff] [blame] | 3012 | unsigned Index = Low ? i : NumElems-i-1; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3013 | int Idx = SVOp->getMaskElt(Index); |
| 3014 | if (Idx < 0) { |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3015 | ++NumZeros; |
| 3016 | continue; |
| 3017 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3018 | SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3019 | if (Elt.getNode() && isZeroNode(Elt)) |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3020 | ++NumZeros; |
| 3021 | else |
| 3022 | break; |
| 3023 | } |
| 3024 | return NumZeros; |
| 3025 | } |
| 3026 | |
| 3027 | /// isVectorShift - Returns true if the shuffle can be implemented as a |
| 3028 | /// logical left or right shift of a vector. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3029 | /// FIXME: split into pslldqi, psrldqi, palignr variants. |
| 3030 | static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3031 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3032 | int NumElems = SVOp->getValueType(0).getVectorNumElements(); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3033 | |
| 3034 | isLeft = true; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3035 | unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3036 | if (!NumZeros) { |
| 3037 | isLeft = false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3038 | NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3039 | if (!NumZeros) |
| 3040 | return false; |
| 3041 | } |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3042 | bool SeenV1 = false; |
| 3043 | bool SeenV2 = false; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3044 | for (int i = NumZeros; i < NumElems; ++i) { |
| 3045 | int Val = isLeft ? (i - NumZeros) : i; |
| 3046 | int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros)); |
| 3047 | if (Idx < 0) |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3048 | continue; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3049 | if (Idx < NumElems) |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3050 | SeenV1 = true; |
| 3051 | else { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3052 | Idx -= NumElems; |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3053 | SeenV2 = true; |
| 3054 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3055 | if (Idx != Val) |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3056 | return false; |
| 3057 | } |
| 3058 | if (SeenV1 && SeenV2) |
| 3059 | return false; |
| 3060 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3061 | ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3062 | ShAmt = NumZeros; |
| 3063 | return true; |
| 3064 | } |
| 3065 | |
| 3066 | |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3067 | /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8. |
| 3068 | /// |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3069 | static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros, |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3070 | unsigned NumNonZero, unsigned NumZero, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3071 | SelectionDAG &DAG, TargetLowering &TLI) { |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3072 | if (NumNonZero > 8) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3073 | return SDValue(); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3074 | |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3075 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3076 | SDValue V(0, 0); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3077 | bool First = true; |
| 3078 | for (unsigned i = 0; i < 16; ++i) { |
| 3079 | bool ThisIsNonZero = (NonZeros & (1 << i)) != 0; |
| 3080 | if (ThisIsNonZero && First) { |
| 3081 | if (NumZero) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3082 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3083 | else |
Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3084 | V = DAG.getUNDEF(MVT::v8i16); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3085 | First = false; |
| 3086 | } |
| 3087 | |
| 3088 | if ((i & 1) != 0) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3089 | SDValue ThisElt(0, 0), LastElt(0, 0); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3090 | bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0; |
| 3091 | if (LastIsNonZero) { |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3092 | LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3093 | MVT::i16, Op.getOperand(i-1)); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3094 | } |
| 3095 | if (ThisIsNonZero) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3096 | ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i)); |
| 3097 | ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16, |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3098 | ThisElt, DAG.getConstant(8, MVT::i8)); |
| 3099 | if (LastIsNonZero) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3100 | ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3101 | } else |
| 3102 | ThisElt = LastElt; |
| 3103 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3104 | if (ThisElt.getNode()) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3105 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3106 | DAG.getIntPtrConstant(i/2)); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3107 | } |
| 3108 | } |
| 3109 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3110 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3111 | } |
| 3112 | |
Bill Wendling | a348c56 | 2007-03-22 18:42:45 +0000 | [diff] [blame] | 3113 | /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16. |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3114 | /// |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3115 | static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros, |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3116 | unsigned NumNonZero, unsigned NumZero, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3117 | SelectionDAG &DAG, TargetLowering &TLI) { |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3118 | if (NumNonZero > 4) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3119 | return SDValue(); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3120 | |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3121 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3122 | SDValue V(0, 0); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3123 | bool First = true; |
| 3124 | for (unsigned i = 0; i < 8; ++i) { |
| 3125 | bool isNonZero = (NonZeros & (1 << i)) != 0; |
| 3126 | if (isNonZero) { |
| 3127 | if (First) { |
| 3128 | if (NumZero) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3129 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3130 | else |
Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3131 | V = DAG.getUNDEF(MVT::v8i16); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3132 | First = false; |
| 3133 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3134 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3135 | MVT::v8i16, V, Op.getOperand(i), |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3136 | DAG.getIntPtrConstant(i)); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3137 | } |
| 3138 | } |
| 3139 | |
| 3140 | return V; |
| 3141 | } |
| 3142 | |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3143 | /// getVShift - Return a vector logical shift node. |
| 3144 | /// |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3145 | static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3146 | unsigned NumBits, SelectionDAG &DAG, |
| 3147 | const TargetLowering &TLI, DebugLoc dl) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3148 | bool isMMX = VT.getSizeInBits() == 64; |
| 3149 | MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64; |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3150 | unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL; |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3151 | SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp); |
| 3152 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
| 3153 | DAG.getNode(Opc, dl, ShVT, SrcOp, |
Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3154 | DAG.getConstant(NumBits, TLI.getShiftAmountTy()))); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3155 | } |
| 3156 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3157 | SDValue |
| 3158 | X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3159 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3160 | // All zero's are handled with pxor, all one's are handled with pcmpeqd. |
Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3161 | if (ISD::isBuildVectorAllZeros(Op.getNode()) |
| 3162 | || ISD::isBuildVectorAllOnes(Op.getNode())) { |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3163 | // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to |
| 3164 | // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are |
| 3165 | // eliminated on x86-32 hosts. |
| 3166 | if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32) |
| 3167 | return Op; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3168 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3169 | if (ISD::isBuildVectorAllOnes(Op.getNode())) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3170 | return getOnesVector(Op.getValueType(), DAG, dl); |
| 3171 | return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl); |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3172 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3173 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3174 | MVT VT = Op.getValueType(); |
| 3175 | MVT EVT = VT.getVectorElementType(); |
| 3176 | unsigned EVTBits = EVT.getSizeInBits(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3177 | |
| 3178 | unsigned NumElems = Op.getNumOperands(); |
| 3179 | unsigned NumZero = 0; |
| 3180 | unsigned NumNonZero = 0; |
| 3181 | unsigned NonZeros = 0; |
Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3182 | bool IsAllConstants = true; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3183 | SmallSet<SDValue, 8> Values; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3184 | for (unsigned i = 0; i < NumElems; ++i) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3185 | SDValue Elt = Op.getOperand(i); |
Evan Cheng | db2d524 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3186 | if (Elt.getOpcode() == ISD::UNDEF) |
| 3187 | continue; |
| 3188 | Values.insert(Elt); |
| 3189 | if (Elt.getOpcode() != ISD::Constant && |
| 3190 | Elt.getOpcode() != ISD::ConstantFP) |
Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3191 | IsAllConstants = false; |
Evan Cheng | db2d524 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3192 | if (isZeroNode(Elt)) |
| 3193 | NumZero++; |
| 3194 | else { |
| 3195 | NonZeros |= (1 << i); |
| 3196 | NumNonZero++; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3197 | } |
| 3198 | } |
| 3199 | |
Dan Gohman | 7f32156 | 2007-06-25 16:23:39 +0000 | [diff] [blame] | 3200 | if (NumNonZero == 0) { |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3201 | // All undef vector. Return an UNDEF. All zero vectors were handled above. |
Dale Johannesen | e8d7230 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3202 | return DAG.getUNDEF(VT); |
Dan Gohman | 7f32156 | 2007-06-25 16:23:39 +0000 | [diff] [blame] | 3203 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3204 | |
Chris Lattner | 67f453a | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3205 | // Special case for single non-zero, non-undef, element. |
Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3206 | if (NumNonZero == 1) { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3207 | unsigned Idx = CountTrailingZeros_32(NonZeros); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3208 | SDValue Item = Op.getOperand(Idx); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3209 | |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3210 | // If this is an insertion of an i64 value on x86-32, and if the top bits of |
| 3211 | // the value are obviously zero, truncate the value to i32 and do the |
| 3212 | // insertion that way. Only do this if the value is non-constant or if the |
| 3213 | // value is a constant being inserted into element 0. It is cheaper to do |
| 3214 | // a constant pool load than it is to do a movd + shuffle. |
| 3215 | if (EVT == MVT::i64 && !Subtarget->is64Bit() && |
| 3216 | (!IsAllConstants || Idx == 0)) { |
| 3217 | if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) { |
| 3218 | // Handle MMX and SSE both. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3219 | MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32; |
| 3220 | unsigned VecElts = VT == MVT::v2i64 ? 4 : 2; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3221 | |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3222 | // Truncate the value (which may itself be a constant) to i32, and |
| 3223 | // convert it to a vector with movd (S2V+shuffle to zero extend). |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3224 | Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item); |
| 3225 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item); |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3226 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, |
| 3227 | Subtarget->hasSSE2(), DAG); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3228 | |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3229 | // Now we have our 32-bit value zero extended in the low element of |
| 3230 | // a vector. If Idx != 0, swizzle it into place. |
| 3231 | if (Idx != 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3232 | SmallVector<int, 4> Mask; |
| 3233 | Mask.push_back(Idx); |
| 3234 | for (unsigned i = 1; i != VecElts; ++i) |
| 3235 | Mask.push_back(i); |
| 3236 | Item = DAG.getVectorShuffle(VecVT, dl, Item, |
| 3237 | DAG.getUNDEF(Item.getValueType()), |
| 3238 | &Mask[0]); |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3239 | } |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3240 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item); |
Chris Lattner | 6209804 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3241 | } |
| 3242 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3243 | |
Chris Lattner | 19f7969 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3244 | // If we have a constant or non-constant insertion into the low element of |
| 3245 | // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into |
| 3246 | // the rest of the elements. This will be matched as movd/movq/movss/movsd |
Eli Friedman | 1041553 | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3247 | // depending on what the source datatype is. |
| 3248 | if (Idx == 0) { |
| 3249 | if (NumZero == 0) { |
| 3250 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
| 3251 | } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 || |
| 3252 | (EVT == MVT::i64 && Subtarget->is64Bit())) { |
| 3253 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
| 3254 | // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector. |
| 3255 | return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(), |
| 3256 | DAG); |
| 3257 | } else if (EVT == MVT::i16 || EVT == MVT::i8) { |
| 3258 | Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item); |
| 3259 | MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32; |
| 3260 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item); |
| 3261 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, |
| 3262 | Subtarget->hasSSE2(), DAG); |
| 3263 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item); |
| 3264 | } |
Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3265 | } |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3266 | |
| 3267 | // Is it a vector logical left shift? |
| 3268 | if (NumElems == 2 && Idx == 1 && |
| 3269 | isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3270 | unsigned NumBits = VT.getSizeInBits(); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3271 | return getVShift(true, VT, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3272 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 3273 | VT, Op.getOperand(1)), |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3274 | NumBits/2, DAG, *this, dl); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3275 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3276 | |
Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3277 | if (IsAllConstants) // Otherwise, it's better to do a constpool load. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3278 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3279 | |
Chris Lattner | 19f7969 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3280 | // Otherwise, if this is a vector with i32 or f32 elements, and the element |
| 3281 | // is a non-constant being inserted into an element other than the low one, |
| 3282 | // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka |
| 3283 | // movd/movss) to move this into the low element, then shuffle it into |
| 3284 | // place. |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3285 | if (EVTBits == 32) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3286 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3287 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3288 | // Turn it into a shuffle of zero and zero-extended scalar to vector. |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3289 | Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, |
| 3290 | Subtarget->hasSSE2(), DAG); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3291 | SmallVector<int, 8> MaskVec; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3292 | for (unsigned i = 0; i < NumElems; i++) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3293 | MaskVec.push_back(i == Idx ? 0 : 1); |
| 3294 | return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3295 | } |
| 3296 | } |
| 3297 | |
Chris Lattner | 67f453a | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3298 | // Splat is obviously ok. Let legalizer expand it to a shuffle. |
| 3299 | if (Values.size() == 1) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3300 | return SDValue(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3301 | |
Dan Gohman | a394117 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3302 | // A vector full of immediates; various special cases are already |
| 3303 | // handled, so this is best done with a single constant-pool load. |
Chris Lattner | c9517fb | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3304 | if (IsAllConstants) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3305 | return SDValue(); |
Dan Gohman | a394117 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3306 | |
Bill Wendling | 2f9bb1a | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3307 | // Let legalizer expand 2-wide build_vectors. |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3308 | if (EVTBits == 64) { |
| 3309 | if (NumNonZero == 1) { |
| 3310 | // One half is zero or undef. |
| 3311 | unsigned Idx = CountTrailingZeros_32(NonZeros); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3312 | SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3313 | Op.getOperand(Idx)); |
Evan Cheng | f0df031 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3314 | return getShuffleVectorZeroOrUndef(V2, Idx, true, |
| 3315 | Subtarget->hasSSE2(), DAG); |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3316 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3317 | return SDValue(); |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3318 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3319 | |
| 3320 | // If element VT is < 32 bits, convert it to inserts into a zero vector. |
Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 3321 | if (EVTBits == 8 && NumElems == 16) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3322 | SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3323 | *this); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3324 | if (V.getNode()) return V; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3325 | } |
| 3326 | |
Bill Wendling | 826f36f | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 3327 | if (EVTBits == 16 && NumElems == 8) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3328 | SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3329 | *this); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3330 | if (V.getNode()) return V; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3331 | } |
| 3332 | |
| 3333 | // If element VT is == 32 bits, turn it into a number of shuffles. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3334 | SmallVector<SDValue, 8> V; |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3335 | V.resize(NumElems); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3336 | if (NumElems == 4 && NumZero > 0) { |
| 3337 | for (unsigned i = 0; i < 4; ++i) { |
| 3338 | bool isZero = !(NonZeros & (1 << i)); |
| 3339 | if (isZero) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3340 | V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3341 | else |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3342 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3343 | } |
| 3344 | |
| 3345 | for (unsigned i = 0; i < 2; ++i) { |
| 3346 | switch ((NonZeros & (0x3 << i*2)) >> (i*2)) { |
| 3347 | default: break; |
| 3348 | case 0: |
| 3349 | V[i] = V[i*2]; // Must be a zero vector. |
| 3350 | break; |
| 3351 | case 1: |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3352 | V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3353 | break; |
| 3354 | case 2: |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3355 | V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3356 | break; |
| 3357 | case 3: |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3358 | V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3359 | break; |
| 3360 | } |
| 3361 | } |
| 3362 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3363 | SmallVector<int, 8> MaskVec; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3364 | bool Reverse = (NonZeros & 0x3) == 2; |
| 3365 | for (unsigned i = 0; i < 2; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3366 | MaskVec.push_back(Reverse ? 1-i : i); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3367 | Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2; |
| 3368 | for (unsigned i = 0; i < 2; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3369 | MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems); |
| 3370 | return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3371 | } |
| 3372 | |
| 3373 | if (Values.size() > 2) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3374 | // If we have SSE 4.1, Expand into a number of inserts unless the number of |
| 3375 | // values to be inserted is equal to the number of elements, in which case |
| 3376 | // use the unpack code below in the hopes of matching the consecutive elts |
| 3377 | // load merge pattern for shuffles. |
| 3378 | // FIXME: We could probably just check that here directly. |
| 3379 | if (Values.size() < NumElems && VT.getSizeInBits() == 128 && |
| 3380 | getSubtarget()->hasSSE41()) { |
| 3381 | V[0] = DAG.getUNDEF(VT); |
| 3382 | for (unsigned i = 0; i < NumElems; ++i) |
| 3383 | if (Op.getOperand(i).getOpcode() != ISD::UNDEF) |
| 3384 | V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0], |
| 3385 | Op.getOperand(i), DAG.getIntPtrConstant(i)); |
| 3386 | return V[0]; |
| 3387 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3388 | // Expand into a number of unpckl*. |
| 3389 | // e.g. for v4f32 |
| 3390 | // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0> |
| 3391 | // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1> |
| 3392 | // Step 2: unpcklps X, Y ==> <3, 2, 1, 0> |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3393 | for (unsigned i = 0; i < NumElems; ++i) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3394 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3395 | NumElems >>= 1; |
| 3396 | while (NumElems != 0) { |
| 3397 | for (unsigned i = 0; i < NumElems; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3398 | V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3399 | NumElems >>= 1; |
| 3400 | } |
| 3401 | return V[0]; |
| 3402 | } |
| 3403 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3404 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3405 | } |
| 3406 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3407 | // v8i16 shuffles - Prefer shuffles in the following order: |
| 3408 | // 1. [all] pshuflw, pshufhw, optional move |
| 3409 | // 2. [ssse3] 1 x pshufb |
| 3410 | // 3. [ssse3] 2 x pshufb + 1 x por |
| 3411 | // 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw) |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3412 | static |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3413 | SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp, |
| 3414 | SelectionDAG &DAG, X86TargetLowering &TLI) { |
| 3415 | SDValue V1 = SVOp->getOperand(0); |
| 3416 | SDValue V2 = SVOp->getOperand(1); |
| 3417 | DebugLoc dl = SVOp->getDebugLoc(); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3418 | SmallVector<int, 8> MaskVals; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3419 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3420 | // Determine if more than 1 of the words in each of the low and high quadwords |
| 3421 | // of the result come from the same quadword of one of the two inputs. Undef |
| 3422 | // mask values count as coming from any quadword, for better codegen. |
| 3423 | SmallVector<unsigned, 4> LoQuad(4); |
| 3424 | SmallVector<unsigned, 4> HiQuad(4); |
| 3425 | BitVector InputQuads(4); |
| 3426 | for (unsigned i = 0; i < 8; ++i) { |
| 3427 | SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3428 | int EltIdx = SVOp->getMaskElt(i); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3429 | MaskVals.push_back(EltIdx); |
| 3430 | if (EltIdx < 0) { |
| 3431 | ++Quad[0]; |
| 3432 | ++Quad[1]; |
| 3433 | ++Quad[2]; |
| 3434 | ++Quad[3]; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3435 | continue; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3436 | } |
| 3437 | ++Quad[EltIdx / 4]; |
| 3438 | InputQuads.set(EltIdx / 4); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3439 | } |
Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3440 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3441 | int BestLoQuad = -1; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3442 | unsigned MaxQuad = 1; |
| 3443 | for (unsigned i = 0; i < 4; ++i) { |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3444 | if (LoQuad[i] > MaxQuad) { |
| 3445 | BestLoQuad = i; |
| 3446 | MaxQuad = LoQuad[i]; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3447 | } |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3448 | } |
| 3449 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3450 | int BestHiQuad = -1; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3451 | MaxQuad = 1; |
| 3452 | for (unsigned i = 0; i < 4; ++i) { |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3453 | if (HiQuad[i] > MaxQuad) { |
| 3454 | BestHiQuad = i; |
| 3455 | MaxQuad = HiQuad[i]; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3456 | } |
| 3457 | } |
| 3458 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3459 | // For SSSE3, If all 8 words of the result come from only 1 quadword of each |
| 3460 | // of the two input vectors, shuffle them into one input vector so only a |
| 3461 | // single pshufb instruction is necessary. If There are more than 2 input |
| 3462 | // quads, disable the next transformation since it does not help SSSE3. |
| 3463 | bool V1Used = InputQuads[0] || InputQuads[1]; |
| 3464 | bool V2Used = InputQuads[2] || InputQuads[3]; |
| 3465 | if (TLI.getSubtarget()->hasSSSE3()) { |
| 3466 | if (InputQuads.count() == 2 && V1Used && V2Used) { |
| 3467 | BestLoQuad = InputQuads.find_first(); |
| 3468 | BestHiQuad = InputQuads.find_next(BestLoQuad); |
| 3469 | } |
| 3470 | if (InputQuads.count() > 2) { |
| 3471 | BestLoQuad = -1; |
| 3472 | BestHiQuad = -1; |
| 3473 | } |
| 3474 | } |
Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3475 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3476 | // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update |
| 3477 | // the shuffle mask. If a quad is scored as -1, that means that it contains |
| 3478 | // words from all 4 input quadwords. |
| 3479 | SDValue NewV; |
| 3480 | if (BestLoQuad >= 0 || BestHiQuad >= 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3481 | SmallVector<int, 8> MaskV; |
| 3482 | MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad); |
| 3483 | MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad); |
| 3484 | NewV = DAG.getVectorShuffle(MVT::v2i64, dl, |
| 3485 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1), |
| 3486 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3487 | NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3488 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3489 | // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the |
| 3490 | // source words for the shuffle, to aid later transformations. |
| 3491 | bool AllWordsInNewV = true; |
Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3492 | bool InOrder[2] = { true, true }; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3493 | for (unsigned i = 0; i != 8; ++i) { |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3494 | int idx = MaskVals[i]; |
Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3495 | if (idx != (int)i) |
| 3496 | InOrder[i/4] = false; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3497 | if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad) |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3498 | continue; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3499 | AllWordsInNewV = false; |
| 3500 | break; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3501 | } |
Bill Wendling | e85dc49 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3502 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3503 | bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV; |
| 3504 | if (AllWordsInNewV) { |
| 3505 | for (int i = 0; i != 8; ++i) { |
| 3506 | int idx = MaskVals[i]; |
| 3507 | if (idx < 0) |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3508 | continue; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3509 | idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4; |
| 3510 | if ((idx != i) && idx < 4) |
| 3511 | pshufhw = false; |
| 3512 | if ((idx != i) && idx > 3) |
| 3513 | pshuflw = false; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3514 | } |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3515 | V1 = NewV; |
| 3516 | V2Used = false; |
| 3517 | BestLoQuad = 0; |
| 3518 | BestHiQuad = 1; |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3519 | } |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3520 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3521 | // If we've eliminated the use of V2, and the new mask is a pshuflw or |
| 3522 | // pshufhw, that's as cheap as it gets. Return the new shuffle. |
Mon P Wang | 37b9a19 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3523 | if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3524 | return DAG.getVectorShuffle(MVT::v8i16, dl, NewV, |
| 3525 | DAG.getUNDEF(MVT::v8i16), &MaskVals[0]); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3526 | } |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3527 | } |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3528 | |
| 3529 | // If we have SSSE3, and all words of the result are from 1 input vector, |
| 3530 | // case 2 is generated, otherwise case 3 is generated. If no SSSE3 |
| 3531 | // is present, fall back to case 4. |
| 3532 | if (TLI.getSubtarget()->hasSSSE3()) { |
| 3533 | SmallVector<SDValue,16> pshufbMask; |
| 3534 | |
| 3535 | // If we have elements from both input vectors, set the high bit of the |
| 3536 | // shuffle mask element to zero out elements that come from V2 in the V1 |
| 3537 | // mask, and elements that come from V1 in the V2 mask, so that the two |
| 3538 | // results can be OR'd together. |
| 3539 | bool TwoInputs = V1Used && V2Used; |
| 3540 | for (unsigned i = 0; i != 8; ++i) { |
| 3541 | int EltIdx = MaskVals[i] * 2; |
| 3542 | if (TwoInputs && (EltIdx >= 16)) { |
| 3543 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3544 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3545 | continue; |
| 3546 | } |
| 3547 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); |
| 3548 | pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8)); |
| 3549 | } |
| 3550 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1); |
| 3551 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3552 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 3553 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3554 | if (!TwoInputs) |
| 3555 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); |
| 3556 | |
| 3557 | // Calculate the shuffle mask for the second input, shuffle it, and |
| 3558 | // OR it with the first shuffled input. |
| 3559 | pshufbMask.clear(); |
| 3560 | for (unsigned i = 0; i != 8; ++i) { |
| 3561 | int EltIdx = MaskVals[i] * 2; |
| 3562 | if (EltIdx < 16) { |
| 3563 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3564 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3565 | continue; |
| 3566 | } |
| 3567 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); |
| 3568 | pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8)); |
| 3569 | } |
| 3570 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2); |
| 3571 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3572 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 3573 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3574 | V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); |
| 3575 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); |
| 3576 | } |
| 3577 | |
| 3578 | // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order, |
| 3579 | // and update MaskVals with new element order. |
| 3580 | BitVector InOrder(8); |
| 3581 | if (BestLoQuad >= 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3582 | SmallVector<int, 8> MaskV; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3583 | for (int i = 0; i != 4; ++i) { |
| 3584 | int idx = MaskVals[i]; |
| 3585 | if (idx < 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3586 | MaskV.push_back(-1); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3587 | InOrder.set(i); |
| 3588 | } else if ((idx / 4) == BestLoQuad) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3589 | MaskV.push_back(idx & 3); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3590 | InOrder.set(i); |
| 3591 | } else { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3592 | MaskV.push_back(-1); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3593 | } |
| 3594 | } |
| 3595 | for (unsigned i = 4; i != 8; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3596 | MaskV.push_back(i); |
| 3597 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), |
| 3598 | &MaskV[0]); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3599 | } |
| 3600 | |
| 3601 | // If BestHi >= 0, generate a pshufhw to put the high elements in order, |
| 3602 | // and update MaskVals with the new element order. |
| 3603 | if (BestHiQuad >= 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3604 | SmallVector<int, 8> MaskV; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3605 | for (unsigned i = 0; i != 4; ++i) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3606 | MaskV.push_back(i); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3607 | for (unsigned i = 4; i != 8; ++i) { |
| 3608 | int idx = MaskVals[i]; |
| 3609 | if (idx < 0) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3610 | MaskV.push_back(-1); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3611 | InOrder.set(i); |
| 3612 | } else if ((idx / 4) == BestHiQuad) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3613 | MaskV.push_back((idx & 3) + 4); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3614 | InOrder.set(i); |
| 3615 | } else { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3616 | MaskV.push_back(-1); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3617 | } |
| 3618 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3619 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), |
| 3620 | &MaskV[0]); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3621 | } |
| 3622 | |
| 3623 | // In case BestHi & BestLo were both -1, which means each quadword has a word |
| 3624 | // from each of the four input quadwords, calculate the InOrder bitvector now |
| 3625 | // before falling through to the insert/extract cleanup. |
| 3626 | if (BestLoQuad == -1 && BestHiQuad == -1) { |
| 3627 | NewV = V1; |
| 3628 | for (int i = 0; i != 8; ++i) |
| 3629 | if (MaskVals[i] < 0 || MaskVals[i] == i) |
| 3630 | InOrder.set(i); |
| 3631 | } |
| 3632 | |
| 3633 | // The other elements are put in the right place using pextrw and pinsrw. |
| 3634 | for (unsigned i = 0; i != 8; ++i) { |
| 3635 | if (InOrder[i]) |
| 3636 | continue; |
| 3637 | int EltIdx = MaskVals[i]; |
| 3638 | if (EltIdx < 0) |
| 3639 | continue; |
| 3640 | SDValue ExtOp = (EltIdx < 8) |
| 3641 | ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1, |
| 3642 | DAG.getIntPtrConstant(EltIdx)) |
| 3643 | : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2, |
| 3644 | DAG.getIntPtrConstant(EltIdx - 8)); |
| 3645 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp, |
| 3646 | DAG.getIntPtrConstant(i)); |
| 3647 | } |
| 3648 | return NewV; |
| 3649 | } |
| 3650 | |
| 3651 | // v16i8 shuffles - Prefer shuffles in the following order: |
| 3652 | // 1. [ssse3] 1 x pshufb |
| 3653 | // 2. [ssse3] 2 x pshufb + 1 x por |
| 3654 | // 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw |
| 3655 | static |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3656 | SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp, |
| 3657 | SelectionDAG &DAG, X86TargetLowering &TLI) { |
| 3658 | SDValue V1 = SVOp->getOperand(0); |
| 3659 | SDValue V2 = SVOp->getOperand(1); |
| 3660 | DebugLoc dl = SVOp->getDebugLoc(); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3661 | SmallVector<int, 16> MaskVals; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3662 | SVOp->getMask(MaskVals); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3663 | |
| 3664 | // If we have SSSE3, case 1 is generated when all result bytes come from |
| 3665 | // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is |
| 3666 | // present, fall back to case 3. |
| 3667 | // FIXME: kill V2Only once shuffles are canonizalized by getNode. |
| 3668 | bool V1Only = true; |
| 3669 | bool V2Only = true; |
| 3670 | for (unsigned i = 0; i < 16; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3671 | int EltIdx = MaskVals[i]; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3672 | if (EltIdx < 0) |
| 3673 | continue; |
| 3674 | if (EltIdx < 16) |
| 3675 | V2Only = false; |
| 3676 | else |
| 3677 | V1Only = false; |
| 3678 | } |
| 3679 | |
| 3680 | // If SSSE3, use 1 pshufb instruction per vector with elements in the result. |
| 3681 | if (TLI.getSubtarget()->hasSSSE3()) { |
| 3682 | SmallVector<SDValue,16> pshufbMask; |
| 3683 | |
| 3684 | // If all result elements are from one input vector, then only translate |
| 3685 | // undef mask values to 0x80 (zero out result) in the pshufb mask. |
| 3686 | // |
| 3687 | // Otherwise, we have elements from both input vectors, and must zero out |
| 3688 | // elements that come from V2 in the first mask, and V1 in the second mask |
| 3689 | // so that we can OR them together. |
| 3690 | bool TwoInputs = !(V1Only || V2Only); |
| 3691 | for (unsigned i = 0; i != 16; ++i) { |
| 3692 | int EltIdx = MaskVals[i]; |
| 3693 | if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) { |
| 3694 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3695 | continue; |
| 3696 | } |
| 3697 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); |
| 3698 | } |
| 3699 | // If all the elements are from V2, assign it to V1 and return after |
| 3700 | // building the first pshufb. |
| 3701 | if (V2Only) |
| 3702 | V1 = V2; |
| 3703 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3704 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 3705 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3706 | if (!TwoInputs) |
| 3707 | return V1; |
| 3708 | |
| 3709 | // Calculate the shuffle mask for the second input, shuffle it, and |
| 3710 | // OR it with the first shuffled input. |
| 3711 | pshufbMask.clear(); |
| 3712 | for (unsigned i = 0; i != 16; ++i) { |
| 3713 | int EltIdx = MaskVals[i]; |
| 3714 | if (EltIdx < 16) { |
| 3715 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
| 3716 | continue; |
| 3717 | } |
| 3718 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); |
| 3719 | } |
| 3720 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3721 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
| 3722 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3723 | return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); |
| 3724 | } |
| 3725 | |
| 3726 | // No SSSE3 - Calculate in place words and then fix all out of place words |
| 3727 | // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from |
| 3728 | // the 16 different words that comprise the two doublequadword input vectors. |
| 3729 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); |
| 3730 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2); |
| 3731 | SDValue NewV = V2Only ? V2 : V1; |
| 3732 | for (int i = 0; i != 8; ++i) { |
| 3733 | int Elt0 = MaskVals[i*2]; |
| 3734 | int Elt1 = MaskVals[i*2+1]; |
| 3735 | |
| 3736 | // This word of the result is all undef, skip it. |
| 3737 | if (Elt0 < 0 && Elt1 < 0) |
| 3738 | continue; |
| 3739 | |
| 3740 | // This word of the result is already in the correct place, skip it. |
| 3741 | if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1)) |
| 3742 | continue; |
| 3743 | if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17)) |
| 3744 | continue; |
| 3745 | |
| 3746 | SDValue Elt0Src = Elt0 < 16 ? V1 : V2; |
| 3747 | SDValue Elt1Src = Elt1 < 16 ? V1 : V2; |
| 3748 | SDValue InsElt; |
Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3749 | |
| 3750 | // If Elt0 and Elt1 are defined, are consecutive, and can be load |
| 3751 | // using a single extract together, load it and store it. |
| 3752 | if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) { |
| 3753 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, |
| 3754 | DAG.getIntPtrConstant(Elt1 / 2)); |
| 3755 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, |
| 3756 | DAG.getIntPtrConstant(i)); |
| 3757 | continue; |
| 3758 | } |
| 3759 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3760 | // If Elt1 is defined, extract it from the appropriate source. If the |
Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3761 | // source byte is not also odd, shift the extracted word left 8 bits |
| 3762 | // otherwise clear the bottom 8 bits if we need to do an or. |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3763 | if (Elt1 >= 0) { |
| 3764 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, |
| 3765 | DAG.getIntPtrConstant(Elt1 / 2)); |
| 3766 | if ((Elt1 & 1) == 0) |
| 3767 | InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt, |
| 3768 | DAG.getConstant(8, TLI.getShiftAmountTy())); |
Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3769 | else if (Elt0 >= 0) |
| 3770 | InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt, |
| 3771 | DAG.getConstant(0xFF00, MVT::i16)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3772 | } |
| 3773 | // If Elt0 is defined, extract it from the appropriate source. If the |
| 3774 | // source byte is not also even, shift the extracted word right 8 bits. If |
| 3775 | // Elt1 was also defined, OR the extracted values together before |
| 3776 | // inserting them in the result. |
| 3777 | if (Elt0 >= 0) { |
| 3778 | SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, |
| 3779 | Elt0Src, DAG.getIntPtrConstant(Elt0 / 2)); |
| 3780 | if ((Elt0 & 1) != 0) |
| 3781 | InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0, |
| 3782 | DAG.getConstant(8, TLI.getShiftAmountTy())); |
Mon P Wang | 6b3ef69 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3783 | else if (Elt1 >= 0) |
| 3784 | InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0, |
| 3785 | DAG.getConstant(0x00FF, MVT::i16)); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3786 | InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0) |
| 3787 | : InsElt0; |
| 3788 | } |
| 3789 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, |
| 3790 | DAG.getIntPtrConstant(i)); |
| 3791 | } |
| 3792 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3793 | } |
| 3794 | |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3795 | /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide |
| 3796 | /// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be |
| 3797 | /// done when every pair / quad of shuffle mask elements point to elements in |
| 3798 | /// the right sequence. e.g. |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3799 | /// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15> |
| 3800 | static |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3801 | SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp, |
| 3802 | SelectionDAG &DAG, |
| 3803 | TargetLowering &TLI, DebugLoc dl) { |
| 3804 | MVT VT = SVOp->getValueType(0); |
| 3805 | SDValue V1 = SVOp->getOperand(0); |
| 3806 | SDValue V2 = SVOp->getOperand(1); |
| 3807 | unsigned NumElems = VT.getVectorNumElements(); |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3808 | unsigned NewWidth = (NumElems == 4) ? 2 : 4; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3809 | MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth); |
Duncan Sands | d038e04 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 3810 | MVT MaskEltVT = MaskVT.getVectorElementType(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3811 | MVT NewVT = MaskVT; |
| 3812 | switch (VT.getSimpleVT()) { |
| 3813 | default: assert(false && "Unexpected!"); |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3814 | case MVT::v4f32: NewVT = MVT::v2f64; break; |
| 3815 | case MVT::v4i32: NewVT = MVT::v2i64; break; |
| 3816 | case MVT::v8i16: NewVT = MVT::v4i32; break; |
| 3817 | case MVT::v16i8: NewVT = MVT::v4i32; break; |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3818 | } |
| 3819 | |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3820 | if (NewWidth == 2) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3821 | if (VT.isInteger()) |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3822 | NewVT = MVT::v2i64; |
| 3823 | else |
| 3824 | NewVT = MVT::v2f64; |
Anton Korobeynikov | 7c1c261 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3825 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3826 | int Scale = NumElems / NewWidth; |
| 3827 | SmallVector<int, 8> MaskVec; |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3828 | for (unsigned i = 0; i < NumElems; i += Scale) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3829 | int StartIdx = -1; |
| 3830 | for (int j = 0; j < Scale; ++j) { |
| 3831 | int EltIdx = SVOp->getMaskElt(i+j); |
| 3832 | if (EltIdx < 0) |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3833 | continue; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3834 | if (StartIdx == -1) |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3835 | StartIdx = EltIdx - (EltIdx % Scale); |
| 3836 | if (EltIdx != StartIdx + j) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3837 | return SDValue(); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3838 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3839 | if (StartIdx == -1) |
| 3840 | MaskVec.push_back(-1); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3841 | else |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3842 | MaskVec.push_back(StartIdx / Scale); |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3843 | } |
| 3844 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3845 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1); |
| 3846 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3847 | return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]); |
Evan Cheng | 8a86c3f | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3848 | } |
| 3849 | |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3850 | /// getVZextMovL - Return a zero-extending vector move low node. |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3851 | /// |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3852 | static SDValue getVZextMovL(MVT VT, MVT OpVT, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3853 | SDValue SrcOp, SelectionDAG &DAG, |
| 3854 | const X86Subtarget *Subtarget, DebugLoc dl) { |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3855 | if (VT == MVT::v2f64 || VT == MVT::v4f32) { |
| 3856 | LoadSDNode *LD = NULL; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3857 | if (!isScalarLoadToVector(SrcOp.getNode(), &LD)) |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3858 | LD = dyn_cast<LoadSDNode>(SrcOp); |
| 3859 | if (!LD) { |
| 3860 | // movssrr and movsdrr do not clear top bits. Try to use movd, movq |
| 3861 | // instead. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3862 | MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32; |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3863 | if ((EVT != MVT::i64 || Subtarget->is64Bit()) && |
| 3864 | SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR && |
| 3865 | SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT && |
| 3866 | SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) { |
| 3867 | // PR2108 |
| 3868 | OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32; |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3869 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
| 3870 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, |
| 3871 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
| 3872 | OpVT, |
Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3873 | SrcOp.getOperand(0) |
| 3874 | .getOperand(0)))); |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3875 | } |
| 3876 | } |
| 3877 | } |
| 3878 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3879 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
| 3880 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3881 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3882 | OpVT, SrcOp))); |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3883 | } |
| 3884 | |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3885 | /// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of |
| 3886 | /// shuffles. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3887 | static SDValue |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3888 | LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { |
| 3889 | SDValue V1 = SVOp->getOperand(0); |
| 3890 | SDValue V2 = SVOp->getOperand(1); |
| 3891 | DebugLoc dl = SVOp->getDebugLoc(); |
| 3892 | MVT VT = SVOp->getValueType(0); |
| 3893 | |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3894 | SmallVector<std::pair<int, int>, 8> Locs; |
Rafael Espindola | 833a990 | 2008-08-28 18:32:53 +0000 | [diff] [blame] | 3895 | Locs.resize(4); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3896 | SmallVector<int, 8> Mask1(4U, -1); |
| 3897 | SmallVector<int, 8> PermMask; |
| 3898 | SVOp->getMask(PermMask); |
| 3899 | |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3900 | unsigned NumHi = 0; |
| 3901 | unsigned NumLo = 0; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3902 | for (unsigned i = 0; i != 4; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3903 | int Idx = PermMask[i]; |
| 3904 | if (Idx < 0) { |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3905 | Locs[i] = std::make_pair(-1, -1); |
| 3906 | } else { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3907 | assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!"); |
| 3908 | if (Idx < 4) { |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3909 | Locs[i] = std::make_pair(0, NumLo); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3910 | Mask1[NumLo] = Idx; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3911 | NumLo++; |
| 3912 | } else { |
| 3913 | Locs[i] = std::make_pair(1, NumHi); |
| 3914 | if (2+NumHi < 4) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3915 | Mask1[2+NumHi] = Idx; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3916 | NumHi++; |
| 3917 | } |
| 3918 | } |
| 3919 | } |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3920 | |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3921 | if (NumLo <= 2 && NumHi <= 2) { |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3922 | // If no more than two elements come from either vector. This can be |
| 3923 | // implemented with two shuffles. First shuffle gather the elements. |
| 3924 | // The second shuffle, which takes the first shuffle as both of its |
| 3925 | // vector operands, put the elements into the right order. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3926 | V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3927 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3928 | SmallVector<int, 8> Mask2(4U, -1); |
| 3929 | |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3930 | for (unsigned i = 0; i != 4; ++i) { |
| 3931 | if (Locs[i].first == -1) |
| 3932 | continue; |
| 3933 | else { |
| 3934 | unsigned Idx = (i < 2) ? 0 : 4; |
| 3935 | Idx += Locs[i].first * 2 + Locs[i].second; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3936 | Mask2[i] = Idx; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3937 | } |
| 3938 | } |
| 3939 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3940 | return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3941 | } else if (NumLo == 3 || NumHi == 3) { |
| 3942 | // Otherwise, we must have three elements from one vector, call it X, and |
| 3943 | // one element from the other, call it Y. First, use a shufps to build an |
| 3944 | // intermediate vector with the one element from Y and the element from X |
| 3945 | // that will be in the same half in the final destination (the indexes don't |
| 3946 | // matter). Then, use a shufps to build the final vector, taking the half |
| 3947 | // containing the element from Y from the intermediate, and the other half |
| 3948 | // from X. |
| 3949 | if (NumHi == 3) { |
| 3950 | // Normalize it so the 3 elements come from V1. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3951 | CommuteVectorShuffleMask(PermMask, VT); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3952 | std::swap(V1, V2); |
| 3953 | } |
| 3954 | |
| 3955 | // Find the element from V2. |
| 3956 | unsigned HiIndex; |
| 3957 | for (HiIndex = 0; HiIndex < 3; ++HiIndex) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3958 | int Val = PermMask[HiIndex]; |
| 3959 | if (Val < 0) |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3960 | continue; |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3961 | if (Val >= 4) |
| 3962 | break; |
| 3963 | } |
| 3964 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3965 | Mask1[0] = PermMask[HiIndex]; |
| 3966 | Mask1[1] = -1; |
| 3967 | Mask1[2] = PermMask[HiIndex^1]; |
| 3968 | Mask1[3] = -1; |
| 3969 | V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3970 | |
| 3971 | if (HiIndex >= 2) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3972 | Mask1[0] = PermMask[0]; |
| 3973 | Mask1[1] = PermMask[1]; |
| 3974 | Mask1[2] = HiIndex & 1 ? 6 : 4; |
| 3975 | Mask1[3] = HiIndex & 1 ? 4 : 6; |
| 3976 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3977 | } else { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3978 | Mask1[0] = HiIndex & 1 ? 2 : 0; |
| 3979 | Mask1[1] = HiIndex & 1 ? 0 : 2; |
| 3980 | Mask1[2] = PermMask[2]; |
| 3981 | Mask1[3] = PermMask[3]; |
| 3982 | if (Mask1[2] >= 0) |
| 3983 | Mask1[2] += 4; |
| 3984 | if (Mask1[3] >= 0) |
| 3985 | Mask1[3] += 4; |
| 3986 | return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]); |
Evan Cheng | 5e6ebaf | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3987 | } |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3988 | } |
| 3989 | |
| 3990 | // Break it into (shuffle shuffle_hi, shuffle_lo). |
| 3991 | Locs.clear(); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3992 | SmallVector<int,8> LoMask(4U, -1); |
| 3993 | SmallVector<int,8> HiMask(4U, -1); |
| 3994 | |
| 3995 | SmallVector<int,8> *MaskPtr = &LoMask; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3996 | unsigned MaskIdx = 0; |
| 3997 | unsigned LoIdx = 0; |
| 3998 | unsigned HiIdx = 2; |
| 3999 | for (unsigned i = 0; i != 4; ++i) { |
| 4000 | if (i == 2) { |
| 4001 | MaskPtr = &HiMask; |
| 4002 | MaskIdx = 1; |
| 4003 | LoIdx = 0; |
| 4004 | HiIdx = 2; |
| 4005 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4006 | int Idx = PermMask[i]; |
| 4007 | if (Idx < 0) { |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4008 | Locs[i] = std::make_pair(-1, -1); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4009 | } else if (Idx < 4) { |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4010 | Locs[i] = std::make_pair(MaskIdx, LoIdx); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4011 | (*MaskPtr)[LoIdx] = Idx; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4012 | LoIdx++; |
| 4013 | } else { |
| 4014 | Locs[i] = std::make_pair(MaskIdx, HiIdx); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4015 | (*MaskPtr)[HiIdx] = Idx; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4016 | HiIdx++; |
| 4017 | } |
| 4018 | } |
| 4019 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4020 | SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]); |
| 4021 | SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]); |
| 4022 | SmallVector<int, 8> MaskOps; |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4023 | for (unsigned i = 0; i != 4; ++i) { |
| 4024 | if (Locs[i].first == -1) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4025 | MaskOps.push_back(-1); |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4026 | } else { |
| 4027 | unsigned Idx = Locs[i].first * 4 + Locs[i].second; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4028 | MaskOps.push_back(Idx); |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4029 | } |
| 4030 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4031 | return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]); |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4032 | } |
| 4033 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4034 | SDValue |
| 4035 | X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4036 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4037 | SDValue V1 = Op.getOperand(0); |
| 4038 | SDValue V2 = Op.getOperand(1); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4039 | MVT VT = Op.getValueType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4040 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4041 | unsigned NumElems = VT.getVectorNumElements(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4042 | bool isMMX = VT.getSizeInBits() == 64; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4043 | bool V1IsUndef = V1.getOpcode() == ISD::UNDEF; |
| 4044 | bool V2IsUndef = V2.getOpcode() == ISD::UNDEF; |
Evan Cheng | d9b8e40 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 4045 | bool V1IsSplat = false; |
| 4046 | bool V2IsSplat = false; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4047 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4048 | if (isZeroShuffle(SVOp)) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4049 | return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
Evan Cheng | 213d2cf | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 4050 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4051 | // Promote splats to v4f32. |
| 4052 | if (SVOp->isSplat()) { |
| 4053 | if (isMMX || NumElems < 4) |
| 4054 | return Op; |
| 4055 | return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2()); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4056 | } |
| 4057 | |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4058 | // If the shuffle can be profitably rewritten as a narrower shuffle, then |
| 4059 | // do it! |
| 4060 | if (VT == MVT::v8i16 || VT == MVT::v16i8) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4061 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4062 | if (NewOp.getNode()) |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4063 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4064 | LowerVECTOR_SHUFFLE(NewOp, DAG)); |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4065 | } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) { |
| 4066 | // FIXME: Figure out a cleaner way to do this. |
| 4067 | // Try to make use of movq to zero out the top part. |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4068 | if (ISD::isBuildVectorAllZeros(V2.getNode())) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4069 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4070 | if (NewOp.getNode()) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4071 | if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false)) |
| 4072 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0), |
| 4073 | DAG, Subtarget, dl); |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4074 | } |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4075 | } else if (ISD::isBuildVectorAllZeros(V1.getNode())) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4076 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
| 4077 | if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp))) |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4078 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1), |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4079 | DAG, Subtarget, dl); |
Evan Cheng | 7a831ce | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4080 | } |
| 4081 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4082 | |
| 4083 | if (X86::isPSHUFDMask(SVOp)) |
| 4084 | return Op; |
| 4085 | |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4086 | // Check if this can be converted into a logical shift. |
| 4087 | bool isLeft = false; |
| 4088 | unsigned ShAmt = 0; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4089 | SDValue ShVal; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4090 | bool isShift = getSubtarget()->hasSSE2() && |
| 4091 | isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4092 | if (isShift && ShVal.hasOneUse()) { |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4093 | // If the shifted value has multiple uses, it may be cheaper to use |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4094 | // v_set0 + movlhps or movhlps, etc. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4095 | MVT EVT = VT.getVectorElementType(); |
| 4096 | ShAmt *= EVT.getSizeInBits(); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4097 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4098 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4099 | |
| 4100 | if (X86::isMOVLMask(SVOp)) { |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4101 | if (V1IsUndef) |
| 4102 | return V2; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4103 | if (ISD::isBuildVectorAllZeros(V1.getNode())) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4104 | return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl); |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 4105 | if (!isMMX) |
| 4106 | return Op; |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4107 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4108 | |
| 4109 | // FIXME: fold these into legal mask. |
| 4110 | if (!isMMX && (X86::isMOVSHDUPMask(SVOp) || |
| 4111 | X86::isMOVSLDUPMask(SVOp) || |
| 4112 | X86::isMOVHLPSMask(SVOp) || |
| 4113 | X86::isMOVHPMask(SVOp) || |
| 4114 | X86::isMOVLPMask(SVOp))) |
Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4115 | return Op; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4116 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4117 | if (ShouldXformToMOVHLPS(SVOp) || |
| 4118 | ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp)) |
| 4119 | return CommuteVectorShuffle(SVOp, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4120 | |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4121 | if (isShift) { |
| 4122 | // No better options. Use a vshl / vsrl. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4123 | MVT EVT = VT.getVectorElementType(); |
| 4124 | ShAmt *= EVT.getSizeInBits(); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4125 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4126 | } |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4127 | |
Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4128 | bool Commuted = false; |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4129 | // FIXME: This should also accept a bitcast of a splat? Be careful, not |
| 4130 | // 1,1,1,1 -> v8i16 though. |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4131 | V1IsSplat = isSplatVector(V1.getNode()); |
| 4132 | V2IsSplat = isSplatVector(V2.getNode()); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4133 | |
Chris Lattner | 8a59448 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4134 | // Canonicalize the splat or undef, if present, to be on the RHS. |
Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4135 | if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4136 | Op = CommuteVectorShuffle(SVOp, DAG); |
| 4137 | SVOp = cast<ShuffleVectorSDNode>(Op); |
| 4138 | V1 = SVOp->getOperand(0); |
| 4139 | V2 = SVOp->getOperand(1); |
Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4140 | std::swap(V1IsSplat, V2IsSplat); |
| 4141 | std::swap(V1IsUndef, V2IsUndef); |
Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4142 | Commuted = true; |
Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4143 | } |
| 4144 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4145 | if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) { |
| 4146 | // Shuffling low element of v1 into undef, just return v1. |
| 4147 | if (V2IsUndef) |
| 4148 | return V1; |
| 4149 | // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which |
| 4150 | // the instruction selector will not match, so get a canonical MOVL with |
| 4151 | // swapped operands to undo the commute. |
| 4152 | return getMOVL(DAG, dl, VT, V2, V1); |
Evan Cheng | d9b8e40 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 4153 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4154 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4155 | if (X86::isUNPCKL_v_undef_Mask(SVOp) || |
| 4156 | X86::isUNPCKH_v_undef_Mask(SVOp) || |
| 4157 | X86::isUNPCKLMask(SVOp) || |
| 4158 | X86::isUNPCKHMask(SVOp)) |
Evan Cheng | d9b8e40 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 4159 | return Op; |
Evan Cheng | e111303 | 2006-10-04 18:33:38 +0000 | [diff] [blame] | 4160 | |
Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4161 | if (V2IsSplat) { |
| 4162 | // Normalize mask so all entries that point to V2 points to its first |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 4163 | // element then try to match unpck{h|l} again. If match, return a |
Evan Cheng | 9bbbb98 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4164 | // new vector_shuffle with the corrected mask. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4165 | SDValue NewMask = NormalizeMask(SVOp, DAG); |
| 4166 | ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask); |
| 4167 | if (NSVOp != SVOp) { |
| 4168 | if (X86::isUNPCKLMask(NSVOp, true)) { |
| 4169 | return NewMask; |
| 4170 | } else if (X86::isUNPCKHMask(NSVOp, true)) { |
| 4171 | return NewMask; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4172 | } |
| 4173 | } |
| 4174 | } |
| 4175 | |
Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4176 | if (Commuted) { |
| 4177 | // Commute is back and try unpck* again. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4178 | // FIXME: this seems wrong. |
| 4179 | SDValue NewOp = CommuteVectorShuffle(SVOp, DAG); |
| 4180 | ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp); |
| 4181 | if (X86::isUNPCKL_v_undef_Mask(NewSVOp) || |
| 4182 | X86::isUNPCKH_v_undef_Mask(NewSVOp) || |
| 4183 | X86::isUNPCKLMask(NewSVOp) || |
| 4184 | X86::isUNPCKHMask(NewSVOp)) |
| 4185 | return NewOp; |
Evan Cheng | 9eca5e8 | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4186 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4187 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4188 | // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4189 | |
| 4190 | // Normalize the node to match x86 shuffle ops if needed |
| 4191 | if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp)) |
| 4192 | return CommuteVectorShuffle(SVOp, DAG); |
| 4193 | |
| 4194 | // Check for legal shuffle and return? |
| 4195 | SmallVector<int, 16> PermMask; |
| 4196 | SVOp->getMask(PermMask); |
| 4197 | if (isShuffleMaskLegal(PermMask, VT)) |
Evan Cheng | 0c0f83f | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4198 | return Op; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4199 | |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4200 | // Handle v8i16 specifically since SSE can do byte extraction and insertion. |
| 4201 | if (VT == MVT::v8i16) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4202 | SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4203 | if (NewOp.getNode()) |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4204 | return NewOp; |
| 4205 | } |
| 4206 | |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4207 | if (VT == MVT::v16i8) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4208 | SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this); |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4209 | if (NewOp.getNode()) |
| 4210 | return NewOp; |
| 4211 | } |
| 4212 | |
Evan Cheng | ace3c17 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4213 | // Handle all 4 wide cases with a number of shuffles except for MMX. |
| 4214 | if (NumElems == 4 && !isMMX) |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4215 | return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4216 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4217 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4218 | } |
| 4219 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4220 | SDValue |
| 4221 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4222 | SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4223 | MVT VT = Op.getValueType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4224 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4225 | if (VT.getSizeInBits() == 8) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4226 | SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32, |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4227 | Op.getOperand(0), Op.getOperand(1)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4228 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4229 | DAG.getValueType(VT)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4230 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4231 | } else if (VT.getSizeInBits() == 16) { |
Evan Cheng | 52ceafa | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4232 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
| 4233 | // If Idx is 0, it's cheaper to do a move instead of a pextrw. |
| 4234 | if (Idx == 0) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4235 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
| 4236 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
| 4237 | DAG.getNode(ISD::BIT_CONVERT, dl, |
| 4238 | MVT::v4i32, |
Evan Cheng | 52ceafa | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4239 | Op.getOperand(0)), |
| 4240 | Op.getOperand(1))); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4241 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32, |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4242 | Op.getOperand(0), Op.getOperand(1)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4243 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4244 | DAG.getValueType(VT)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4245 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4246 | } else if (VT == MVT::f32) { |
| 4247 | // EXTRACTPS outputs to a GPR32 register which will require a movd to copy |
| 4248 | // the result back to FR32 register. It's only worth matching if the |
Dan Gohman | d17cfbe | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4249 | // result has a single use which is a store or a bitcast to i32. And in |
| 4250 | // the case of a store, it's not worth it if the index is a constant 0, |
| 4251 | // because a MOVSSmr can be used instead, which is smaller and faster. |
Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4252 | if (!Op.hasOneUse()) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4253 | return SDValue(); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4254 | SDNode *User = *Op.getNode()->use_begin(); |
Dan Gohman | d17cfbe | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4255 | if ((User->getOpcode() != ISD::STORE || |
| 4256 | (isa<ConstantSDNode>(Op.getOperand(1)) && |
| 4257 | cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) && |
Dan Gohman | 171c11e | 2008-04-16 02:32:24 +0000 | [diff] [blame] | 4258 | (User->getOpcode() != ISD::BIT_CONVERT || |
| 4259 | User->getValueType(0) != MVT::i32)) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4260 | return SDValue(); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4261 | SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4262 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4263 | Op.getOperand(0)), |
| 4264 | Op.getOperand(1)); |
| 4265 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract); |
Mon P Wang | f0fcdd8 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4266 | } else if (VT == MVT::i32) { |
| 4267 | // ExtractPS works with constant index. |
| 4268 | if (isa<ConstantSDNode>(Op.getOperand(1))) |
| 4269 | return Op; |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4270 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4271 | return SDValue(); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4272 | } |
| 4273 | |
| 4274 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4275 | SDValue |
| 4276 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4277 | if (!isa<ConstantSDNode>(Op.getOperand(1))) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4278 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4279 | |
Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4280 | if (Subtarget->hasSSE41()) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4281 | SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4282 | if (Res.getNode()) |
Evan Cheng | 62a3f15 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4283 | return Res; |
| 4284 | } |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4285 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4286 | MVT VT = Op.getValueType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4287 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4288 | // TODO: handle v16i8. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4289 | if (VT.getSizeInBits() == 16) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4290 | SDValue Vec = Op.getOperand(0); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4291 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4292 | if (Idx == 0) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4293 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
| 4294 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4295 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4296 | MVT::v4i32, Vec), |
Evan Cheng | 14b32e1 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4297 | Op.getOperand(1))); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4298 | // Transform it so it match pextrw which produces a 32-bit result. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4299 | MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4300 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT, |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4301 | Op.getOperand(0), Op.getOperand(1)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4302 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract, |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4303 | DAG.getValueType(VT)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4304 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4305 | } else if (VT.getSizeInBits() == 32) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4306 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4307 | if (Idx == 0) |
| 4308 | return Op; |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4309 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4310 | // SHUFPS the element to the lowest double word, then movss. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4311 | int Mask[4] = { Idx, -1, -1, -1 }; |
| 4312 | MVT VVT = Op.getOperand(0).getValueType(); |
| 4313 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), |
| 4314 | DAG.getUNDEF(VVT), Mask); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4315 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4316 | DAG.getIntPtrConstant(0)); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4317 | } else if (VT.getSizeInBits() == 64) { |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4318 | // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b |
| 4319 | // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught |
| 4320 | // to match extract_elt for f64. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4321 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4322 | if (Idx == 0) |
| 4323 | return Op; |
| 4324 | |
| 4325 | // UNPCKHPD the element to the lowest double word, then movsd. |
| 4326 | // Note if the lower 64 bits of the result of the UNPCKHPD is then stored |
| 4327 | // to a f64mem, the whole operation is folded into a single MOVHPDmr. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4328 | int Mask[2] = { 1, -1 }; |
| 4329 | MVT VVT = Op.getOperand(0).getValueType(); |
| 4330 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), |
| 4331 | DAG.getUNDEF(VVT), Mask); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4332 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4333 | DAG.getIntPtrConstant(0)); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4334 | } |
| 4335 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4336 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4337 | } |
| 4338 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4339 | SDValue |
| 4340 | X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){ |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4341 | MVT VT = Op.getValueType(); |
| 4342 | MVT EVT = VT.getVectorElementType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4343 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4344 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4345 | SDValue N0 = Op.getOperand(0); |
| 4346 | SDValue N1 = Op.getOperand(1); |
| 4347 | SDValue N2 = Op.getOperand(2); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4348 | |
Dan Gohman | ef521f1 | 2008-08-14 22:53:18 +0000 | [diff] [blame] | 4349 | if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) && |
| 4350 | isa<ConstantSDNode>(N2)) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4351 | unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4352 | : X86ISD::PINSRW; |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4353 | // Transform it so it match pinsr{b,w} which expects a GR32 as its second |
| 4354 | // argument. |
| 4355 | if (N1.getValueType() != MVT::i32) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4356 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4357 | if (N2.getValueType() != MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4358 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4359 | return DAG.getNode(Opc, dl, VT, N0, N1, N2); |
Dan Gohman | c0573b1 | 2008-08-14 22:43:26 +0000 | [diff] [blame] | 4360 | } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) { |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4361 | // Bits [7:6] of the constant are the source select. This will always be |
| 4362 | // zero here. The DAG Combiner may combine an extract_elt index into these |
| 4363 | // bits. For example (insert (extract, 3), 2) could be matched by putting |
| 4364 | // the '3' into bits [7:6] of X86ISD::INSERTPS. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4365 | // Bits [5:4] of the constant are the destination select. This is the |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4366 | // value of the incoming immediate. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4367 | // Bits [3:0] of the constant are the zero mask. The DAG Combiner may |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4368 | // combine either bitwise AND or insert of float 0.0 to set these bits. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4369 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4370 | return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2); |
Mon P Wang | f0fcdd8 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4371 | } else if (EVT == MVT::i32) { |
| 4372 | // InsertPS works with constant index. |
| 4373 | if (isa<ConstantSDNode>(N2)) |
| 4374 | return Op; |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4375 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4376 | return SDValue(); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4377 | } |
| 4378 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4379 | SDValue |
| 4380 | X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4381 | MVT VT = Op.getValueType(); |
| 4382 | MVT EVT = VT.getVectorElementType(); |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4383 | |
| 4384 | if (Subtarget->hasSSE41()) |
| 4385 | return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG); |
| 4386 | |
Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4387 | if (EVT == MVT::i8) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4388 | return SDValue(); |
Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4389 | |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4390 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4391 | SDValue N0 = Op.getOperand(0); |
| 4392 | SDValue N1 = Op.getOperand(1); |
| 4393 | SDValue N2 = Op.getOperand(2); |
Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4394 | |
Eli Friedman | 30e71eb | 2009-06-06 06:32:50 +0000 | [diff] [blame] | 4395 | if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) { |
Evan Cheng | 794405e | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4396 | // Transform it so it match pinsrw which expects a 16-bit value in a GR32 |
| 4397 | // as its second argument. |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4398 | if (N1.getValueType() != MVT::i32) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4399 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4400 | if (N2.getValueType() != MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4401 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4402 | return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4403 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4404 | return SDValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4405 | } |
| 4406 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4407 | SDValue |
| 4408 | X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4409 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 52672b8 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 4410 | if (Op.getValueType() == MVT::v2f32) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4411 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32, |
| 4412 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32, |
| 4413 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, |
Evan Cheng | 52672b8 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 4414 | Op.getOperand(0)))); |
| 4415 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4416 | SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0)); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4417 | MVT VT = MVT::v2i32; |
| 4418 | switch (Op.getValueType().getSimpleVT()) { |
Evan Cheng | efec751 | 2008-02-18 23:04:32 +0000 | [diff] [blame] | 4419 | default: break; |
| 4420 | case MVT::v16i8: |
| 4421 | case MVT::v8i16: |
| 4422 | VT = MVT::v4i32; |
| 4423 | break; |
| 4424 | } |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4425 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), |
| 4426 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt)); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4427 | } |
| 4428 | |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4429 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as |
| 4430 | // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is |
| 4431 | // one of the above mentioned nodes. It has to be wrapped because otherwise |
| 4432 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only |
| 4433 | // be used to form addressing mode. These wrapped nodes will be selected |
| 4434 | // into MOV32ri. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4435 | SDValue |
| 4436 | X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4437 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4438 | |
| 4439 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
| 4440 | // global base reg. |
| 4441 | unsigned char OpFlag = 0; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4442 | unsigned WrapperKind = X86ISD::Wrapper; |
Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4443 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_) { |
| 4444 | if (Subtarget->isPICStyleStub()) |
| 4445 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
| 4446 | else if (Subtarget->isPICStyleGOT()) |
| 4447 | OpFlag = X86II::MO_GOTOFF; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4448 | else if (Subtarget->isPICStyleRIPRel() && |
| 4449 | getTargetMachine().getCodeModel() == CodeModel::Small) |
| 4450 | WrapperKind = X86ISD::WrapperRIP; |
Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4451 | } |
| 4452 | |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4453 | SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(), |
Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4454 | CP->getAlignment(), |
| 4455 | CP->getOffset(), OpFlag); |
| 4456 | DebugLoc DL = CP->getDebugLoc(); |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4457 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4458 | // With PIC, the address is actually $g + Offset. |
Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4459 | if (OpFlag) { |
| 4460 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4461 | DAG.getNode(X86ISD::GlobalBaseReg, |
Chris Lattner | 41621a2 | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4462 | DebugLoc::getUnknownLoc(), getPointerTy()), |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4463 | Result); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4464 | } |
| 4465 | |
| 4466 | return Result; |
| 4467 | } |
| 4468 | |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4469 | SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) { |
| 4470 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); |
| 4471 | |
| 4472 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
| 4473 | // global base reg. |
| 4474 | unsigned char OpFlag = 0; |
| 4475 | unsigned WrapperKind = X86ISD::Wrapper; |
| 4476 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_) { |
| 4477 | if (Subtarget->isPICStyleStub()) |
| 4478 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
| 4479 | else if (Subtarget->isPICStyleGOT()) |
| 4480 | OpFlag = X86II::MO_GOTOFF; |
| 4481 | else if (Subtarget->isPICStyleRIPRel()) |
| 4482 | WrapperKind = X86ISD::WrapperRIP; |
| 4483 | } |
| 4484 | |
| 4485 | SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(), |
| 4486 | OpFlag); |
| 4487 | DebugLoc DL = JT->getDebugLoc(); |
| 4488 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); |
| 4489 | |
| 4490 | // With PIC, the address is actually $g + Offset. |
| 4491 | if (OpFlag) { |
| 4492 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
| 4493 | DAG.getNode(X86ISD::GlobalBaseReg, |
| 4494 | DebugLoc::getUnknownLoc(), getPointerTy()), |
| 4495 | Result); |
| 4496 | } |
| 4497 | |
| 4498 | return Result; |
| 4499 | } |
| 4500 | |
| 4501 | SDValue |
| 4502 | X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) { |
| 4503 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); |
| 4504 | |
| 4505 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
| 4506 | // global base reg. |
| 4507 | unsigned char OpFlag = 0; |
| 4508 | unsigned WrapperKind = X86ISD::Wrapper; |
| 4509 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_) { |
| 4510 | if (Subtarget->isPICStyleStub()) |
| 4511 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
| 4512 | else if (Subtarget->isPICStyleGOT()) |
| 4513 | OpFlag = X86II::MO_GOTOFF; |
| 4514 | else if (Subtarget->isPICStyleRIPRel()) |
| 4515 | WrapperKind = X86ISD::WrapperRIP; |
| 4516 | } |
| 4517 | |
| 4518 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag); |
| 4519 | |
| 4520 | DebugLoc DL = Op.getDebugLoc(); |
| 4521 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); |
| 4522 | |
| 4523 | |
| 4524 | // With PIC, the address is actually $g + Offset. |
| 4525 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && |
| 4526 | !Subtarget->isPICStyleRIPRel()) { |
| 4527 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
| 4528 | DAG.getNode(X86ISD::GlobalBaseReg, |
| 4529 | DebugLoc::getUnknownLoc(), |
| 4530 | getPointerTy()), |
| 4531 | Result); |
| 4532 | } |
| 4533 | |
| 4534 | return Result; |
| 4535 | } |
| 4536 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4537 | SDValue |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4538 | X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4539 | int64_t Offset, |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4540 | SelectionDAG &DAG) const { |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4541 | bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_; |
| 4542 | bool ExtraLoadRequired = |
| 4543 | Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false); |
| 4544 | |
| 4545 | // Create the TargetGlobalAddress node, folding in the constant |
| 4546 | // offset if it is legal. |
| 4547 | SDValue Result; |
Dan Gohman | 4401361 | 2008-10-21 03:38:42 +0000 | [diff] [blame] | 4548 | if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) { |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4549 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset); |
| 4550 | Offset = 0; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4551 | } else { |
Chris Lattner | b1acd68 | 2009-06-27 05:39:56 +0000 | [diff] [blame] | 4552 | unsigned char OpFlags = 0; |
| 4553 | |
| 4554 | if (Subtarget->isPICStyleRIPRel() && |
| 4555 | getTargetMachine().getRelocationModel() != Reloc::Static) { |
| 4556 | if (ExtraLoadRequired) |
| 4557 | OpFlags = X86II::MO_GOTPCREL; |
| 4558 | } else if (Subtarget->isPICStyleGOT() && |
| 4559 | getTargetMachine().getRelocationModel() == Reloc::PIC_) { |
| 4560 | if (ExtraLoadRequired) |
| 4561 | OpFlags = X86II::MO_GOT; |
| 4562 | else |
| 4563 | OpFlags = X86II::MO_GOTOFF; |
| 4564 | } |
| 4565 | |
| 4566 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags); |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4567 | } |
| 4568 | |
| 4569 | if (Subtarget->isPICStyleRIPRel() && |
| 4570 | getTargetMachine().getCodeModel() == CodeModel::Small) |
| 4571 | Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result); |
| 4572 | else |
| 4573 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4574 | |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4575 | // With PIC, the address is actually $g + Offset. |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4576 | if (IsPic && !Subtarget->isPICStyleRIPRel()) { |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4577 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
| 4578 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4579 | Result); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4580 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4581 | |
Anton Korobeynikov | 2b2bc68 | 2006-12-22 22:29:05 +0000 | [diff] [blame] | 4582 | // For Darwin & Mingw32, external and weak symbols are indirect, so we want to |
| 4583 | // load the value at address GV, not the value of GV itself. This means that |
| 4584 | // the GlobalAddress must be in the base or index register of the address, not |
| 4585 | // the GV offset field. Platform check is inside GVRequiresExtraLoad() call |
Anton Korobeynikov | 7f70559 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4586 | // The same applies for external symbols during PIC codegen |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4587 | if (ExtraLoadRequired) |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4588 | Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result, |
Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4589 | PseudoSourceValue::getGOT(), 0); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4590 | |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4591 | // If there was a non-zero offset that we didn't fold, create an explicit |
| 4592 | // addition for it. |
| 4593 | if (Offset != 0) |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4594 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result, |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4595 | DAG.getConstant(Offset, getPointerTy())); |
| 4596 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4597 | return Result; |
| 4598 | } |
| 4599 | |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4600 | SDValue |
| 4601 | X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) { |
| 4602 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4603 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4604 | return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG); |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4605 | } |
| 4606 | |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4607 | static SDValue |
| 4608 | GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4609 | SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg, |
| 4610 | unsigned char OperandFlags) { |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4611 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
| 4612 | DebugLoc dl = GA->getDebugLoc(); |
| 4613 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), |
| 4614 | GA->getValueType(0), |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4615 | GA->getOffset(), |
| 4616 | OperandFlags); |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4617 | if (InFlag) { |
| 4618 | SDValue Ops[] = { Chain, TGA, *InFlag }; |
Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4619 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3); |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4620 | } else { |
| 4621 | SDValue Ops[] = { Chain, TGA }; |
Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4622 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2); |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4623 | } |
Rafael Espindola | 15f1b66 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4624 | SDValue Flag = Chain.getValue(1); |
| 4625 | return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag); |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4626 | } |
| 4627 | |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4628 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4629 | static SDValue |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4630 | LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4631 | const MVT PtrVT) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4632 | SDValue InFlag; |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 4633 | DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better |
| 4634 | SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX, |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4635 | DAG.getNode(X86ISD::GlobalBaseReg, |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4636 | DebugLoc::getUnknownLoc(), |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4637 | PtrVT), InFlag); |
| 4638 | InFlag = Chain.getValue(1); |
| 4639 | |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4640 | return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4641 | } |
| 4642 | |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4643 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4644 | static SDValue |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4645 | LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4646 | const MVT PtrVT) { |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4647 | return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, |
| 4648 | X86::RAX, X86II::MO_TLSGD); |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4649 | } |
| 4650 | |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4651 | // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or |
| 4652 | // "local exec" model. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4653 | static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Rafael Espindola | 7ff5bff | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 4654 | const MVT PtrVT, TLSModel::Model model, |
| 4655 | bool is64Bit) { |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4656 | DebugLoc dl = GA->getDebugLoc(); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4657 | // Get the Thread Pointer |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 4658 | SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress, |
| 4659 | DebugLoc::getUnknownLoc(), PtrVT, |
Rafael Espindola | 7ff5bff | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 4660 | DAG.getRegister(is64Bit? X86::FS : X86::GS, |
| 4661 | MVT::i32)); |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 4662 | |
| 4663 | SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base, |
| 4664 | NULL, 0); |
| 4665 | |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4666 | unsigned char OperandFlags = 0; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4667 | // Most TLS accesses are not RIP relative, even on x86-64. One exception is |
| 4668 | // initialexec. |
| 4669 | unsigned WrapperKind = X86ISD::Wrapper; |
| 4670 | if (model == TLSModel::LocalExec) { |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4671 | OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4672 | } else if (is64Bit) { |
| 4673 | assert(model == TLSModel::InitialExec); |
| 4674 | OperandFlags = X86II::MO_GOTTPOFF; |
| 4675 | WrapperKind = X86ISD::WrapperRIP; |
| 4676 | } else { |
| 4677 | assert(model == TLSModel::InitialExec); |
| 4678 | OperandFlags = X86II::MO_INDNTPOFF; |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4679 | } |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4680 | |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4681 | // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial |
| 4682 | // exec) |
Chris Lattner | 4150c08 | 2009-06-21 02:22:34 +0000 | [diff] [blame] | 4683 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0), |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4684 | GA->getOffset(), OperandFlags); |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4685 | SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA); |
Lauro Ramos Venancio | 7d2cc2b | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 4686 | |
Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4687 | if (model == TLSModel::InitialExec) |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4688 | Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset, |
Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4689 | PseudoSourceValue::getGOT(), 0); |
Lauro Ramos Venancio | 7d2cc2b | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 4690 | |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4691 | // The address of the thread local variable is the add of the thread |
| 4692 | // pointer with the offset of the variable. |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4693 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4694 | } |
| 4695 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4696 | SDValue |
| 4697 | X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) { |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4698 | // TODO: implement the "local dynamic" model |
Lauro Ramos Venancio | 2c5c111 | 2007-04-21 20:56:26 +0000 | [diff] [blame] | 4699 | // TODO: implement the "initial exec"model for pic executables |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4700 | assert(Subtarget->isTargetELF() && |
| 4701 | "TLS not implemented for non-ELF targets"); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4702 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4703 | const GlobalValue *GV = GA->getGlobal(); |
| 4704 | |
| 4705 | // If GV is an alias then use the aliasee for determining |
| 4706 | // thread-localness. |
| 4707 | if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV)) |
| 4708 | GV = GA->resolveAliasedGlobal(false); |
| 4709 | |
| 4710 | TLSModel::Model model = getTLSModel(GV, |
| 4711 | getTargetMachine().getRelocationModel()); |
| 4712 | |
| 4713 | switch (model) { |
| 4714 | case TLSModel::GeneralDynamic: |
| 4715 | case TLSModel::LocalDynamic: // not implemented |
| 4716 | if (Subtarget->is64Bit()) |
Rafael Espindola | 9a58023 | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4717 | return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy()); |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4718 | return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy()); |
| 4719 | |
| 4720 | case TLSModel::InitialExec: |
| 4721 | case TLSModel::LocalExec: |
| 4722 | return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, |
| 4723 | Subtarget->is64Bit()); |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4724 | } |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4725 | |
Chris Lattner | 5867de1 | 2009-04-01 22:14:45 +0000 | [diff] [blame] | 4726 | assert(0 && "Unreachable"); |
| 4727 | return SDValue(); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4728 | } |
| 4729 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4730 | |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4731 | /// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4732 | /// take a 2 x i32 value to shift plus a shift amount. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4733 | SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4734 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4735 | MVT VT = Op.getValueType(); |
| 4736 | unsigned VTBits = VT.getSizeInBits(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4737 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4738 | bool isSRA = Op.getOpcode() == ISD::SRA_PARTS; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4739 | SDValue ShOpLo = Op.getOperand(0); |
| 4740 | SDValue ShOpHi = Op.getOperand(1); |
| 4741 | SDValue ShAmt = Op.getOperand(2); |
| 4742 | SDValue Tmp1 = isSRA ? |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4743 | DAG.getNode(ISD::SRA, dl, VT, ShOpHi, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4744 | DAG.getConstant(VTBits - 1, MVT::i8)) : |
Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4745 | DAG.getConstant(0, VT); |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4746 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4747 | SDValue Tmp2, Tmp3; |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4748 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4749 | Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt); |
| 4750 | Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt); |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4751 | } else { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4752 | Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); |
| 4753 | Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt); |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4754 | } |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4755 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4756 | SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt, |
Dan Gohman | 4c1fa61 | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4757 | DAG.getConstant(VTBits, MVT::i8)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4758 | SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT, |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4759 | AndNode, DAG.getConstant(0, MVT::i8)); |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4760 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4761 | SDValue Hi, Lo; |
| 4762 | SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
| 4763 | SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond }; |
| 4764 | SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond }; |
Duncan Sands | f951620 | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 4765 | |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4766 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4767 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
| 4768 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4769 | } else { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4770 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
| 4771 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); |
Chris Lattner | 2ff75ee | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4772 | } |
| 4773 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4774 | SDValue Ops[2] = { Lo, Hi }; |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4775 | return DAG.getMergeValues(Ops, 2, dl); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4776 | } |
Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 4777 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4778 | SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4779 | MVT SrcVT = Op.getOperand(0).getValueType(); |
Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 4780 | |
| 4781 | if (SrcVT.isVector()) { |
| 4782 | if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) { |
| 4783 | return Op; |
| 4784 | } |
| 4785 | return SDValue(); |
| 4786 | } |
| 4787 | |
Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 4788 | assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 && |
Chris Lattner | b09916b | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4789 | "Unknown SINT_TO_FP to lower!"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4790 | |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 4791 | // These are really Legal; return the operand so the caller accepts it as |
| 4792 | // Legal. |
Chris Lattner | b09916b | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4793 | if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType())) |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 4794 | return Op; |
| 4795 | if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) && |
| 4796 | Subtarget->is64Bit()) { |
| 4797 | return Op; |
| 4798 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4799 | |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4800 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4801 | unsigned Size = SrcVT.getSizeInBits()/8; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4802 | MachineFunction &MF = DAG.getMachineFunction(); |
| 4803 | int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4804 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4805 | SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), |
Bill Wendling | 105be5a | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 4806 | StackSlot, |
| 4807 | PseudoSourceValue::getFixedStack(SSFI), 0); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4808 | return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG); |
| 4809 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4810 | |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4811 | SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain, |
| 4812 | SDValue StackSlot, |
| 4813 | SelectionDAG &DAG) { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4814 | // Build the FILD |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4815 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4816 | SDVTList Tys; |
Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 4817 | bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType()); |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4818 | if (useSSE) |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4819 | Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag); |
| 4820 | else |
Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 4821 | Tys = DAG.getVTList(Op.getValueType(), MVT::Other); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4822 | SmallVector<SDValue, 8> Ops; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4823 | Ops.push_back(Chain); |
| 4824 | Ops.push_back(StackSlot); |
| 4825 | Ops.push_back(DAG.getValueType(SrcVT)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4826 | SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl, |
Chris Lattner | b09916b | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4827 | Tys, &Ops[0], Ops.size()); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4828 | |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4829 | if (useSSE) { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4830 | Chain = Result.getValue(1); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4831 | SDValue InFlag = Result.getValue(2); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4832 | |
| 4833 | // FIXME: Currently the FST is flagged to the FILD_FLAG. This |
| 4834 | // shouldn't be necessary except that RFP cannot be live across |
| 4835 | // multiple blocks. When stackifier is fixed, they can be uncoupled. |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4836 | MachineFunction &MF = DAG.getMachineFunction(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4837 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4838 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4839 | Tys = DAG.getVTList(MVT::Other); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4840 | SmallVector<SDValue, 8> Ops; |
Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 4841 | Ops.push_back(Chain); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4842 | Ops.push_back(Result); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4843 | Ops.push_back(StackSlot); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4844 | Ops.push_back(DAG.getValueType(Op.getValueType())); |
| 4845 | Ops.push_back(InFlag); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4846 | Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size()); |
| 4847 | Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot, |
Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 4848 | PseudoSourceValue::getFixedStack(SSFI), 0); |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4849 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4850 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4851 | return Result; |
| 4852 | } |
| 4853 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4854 | // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion. |
| 4855 | SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) { |
| 4856 | // This algorithm is not obvious. Here it is in C code, more or less: |
| 4857 | /* |
| 4858 | double uint64_to_double( uint32_t hi, uint32_t lo ) { |
| 4859 | static const __m128i exp = { 0x4330000045300000ULL, 0 }; |
| 4860 | static const __m128d bias = { 0x1.0p84, 0x1.0p52 }; |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4861 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4862 | // Copy ints to xmm registers. |
| 4863 | __m128i xh = _mm_cvtsi32_si128( hi ); |
| 4864 | __m128i xl = _mm_cvtsi32_si128( lo ); |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4865 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4866 | // Combine into low half of a single xmm register. |
| 4867 | __m128i x = _mm_unpacklo_epi32( xh, xl ); |
| 4868 | __m128d d; |
| 4869 | double sd; |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4870 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4871 | // Merge in appropriate exponents to give the integer bits the right |
| 4872 | // magnitude. |
| 4873 | x = _mm_unpacklo_epi32( x, exp ); |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4874 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4875 | // Subtract away the biases to deal with the IEEE-754 double precision |
| 4876 | // implicit 1. |
| 4877 | d = _mm_sub_pd( (__m128d) x, bias ); |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4878 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4879 | // All conversions up to here are exact. The correctly rounded result is |
| 4880 | // calculated using the current rounding mode using the following |
| 4881 | // horizontal add. |
| 4882 | d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) ); |
| 4883 | _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this |
| 4884 | // store doesn't really need to be here (except |
| 4885 | // maybe to zero the other double) |
| 4886 | return sd; |
| 4887 | } |
| 4888 | */ |
Dale Johannesen | 040225f | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4889 | |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4890 | DebugLoc dl = Op.getDebugLoc(); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4891 | |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4892 | // Build some magic constants. |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4893 | std::vector<Constant*> CV0; |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4894 | CV0.push_back(ConstantInt::get(APInt(32, 0x45300000))); |
| 4895 | CV0.push_back(ConstantInt::get(APInt(32, 0x43300000))); |
| 4896 | CV0.push_back(ConstantInt::get(APInt(32, 0))); |
| 4897 | CV0.push_back(ConstantInt::get(APInt(32, 0))); |
| 4898 | Constant *C0 = ConstantVector::get(CV0); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4899 | SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16); |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4900 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4901 | std::vector<Constant*> CV1; |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4902 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL)))); |
| 4903 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL)))); |
| 4904 | Constant *C1 = ConstantVector::get(CV1); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4905 | SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16); |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4906 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4907 | SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
| 4908 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 6b6aeb3 | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 4909 | Op.getOperand(0), |
| 4910 | DAG.getIntPtrConstant(1))); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4911 | SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
| 4912 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 6b6aeb3 | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 4913 | Op.getOperand(0), |
| 4914 | DAG.getIntPtrConstant(0))); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4915 | SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4916 | SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0, |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4917 | PseudoSourceValue::getConstantPool(), 0, |
| 4918 | false, 16); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4919 | SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4920 | SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2); |
| 4921 | SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1, |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4922 | PseudoSourceValue::getConstantPool(), 0, |
| 4923 | false, 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4924 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4925 | |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4926 | // Add the halves; easiest way is to swap them into another reg first. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4927 | int ShufMask[2] = { 1, -1 }; |
| 4928 | SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub, |
| 4929 | DAG.getUNDEF(MVT::v2f64), ShufMask); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4930 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub); |
| 4931 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add, |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4932 | DAG.getIntPtrConstant(0)); |
| 4933 | } |
| 4934 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4935 | // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion. |
| 4936 | SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4937 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4938 | // FP constant to bias correct the final result. |
| 4939 | SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL), |
| 4940 | MVT::f64); |
| 4941 | |
| 4942 | // Load the 32-bit value into an XMM register. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4943 | SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
| 4944 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4945 | Op.getOperand(0), |
| 4946 | DAG.getIntPtrConstant(0))); |
| 4947 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4948 | Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, |
| 4949 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load), |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4950 | DAG.getIntPtrConstant(0)); |
| 4951 | |
| 4952 | // Or the load with the bias. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4953 | SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, |
| 4954 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, |
| 4955 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Evan Cheng | 50c3dfe | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 4956 | MVT::v2f64, Load)), |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4957 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, |
| 4958 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Evan Cheng | 50c3dfe | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 4959 | MVT::v2f64, Bias))); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4960 | Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, |
| 4961 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or), |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4962 | DAG.getIntPtrConstant(0)); |
| 4963 | |
| 4964 | // Subtract the bias. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4965 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4966 | |
| 4967 | // Handle final rounding. |
Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4968 | MVT DestVT = Op.getValueType(); |
| 4969 | |
| 4970 | if (DestVT.bitsLT(MVT::f64)) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4971 | return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub, |
Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4972 | DAG.getIntPtrConstant(0)); |
| 4973 | } else if (DestVT.bitsGT(MVT::f64)) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4974 | return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub); |
Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4975 | } |
| 4976 | |
| 4977 | // Handle final rounding. |
| 4978 | return Sub; |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4979 | } |
| 4980 | |
| 4981 | SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4982 | SDValue N0 = Op.getOperand(0); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4983 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4984 | |
Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4985 | // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't |
| 4986 | // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform |
| 4987 | // the optimization here. |
| 4988 | if (DAG.SignBitIsZero(N0)) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4989 | return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0); |
Evan Cheng | a06ec9e | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4990 | |
| 4991 | MVT SrcVT = N0.getValueType(); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4992 | if (SrcVT == MVT::i64) { |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 4993 | // We only handle SSE2 f64 target here; caller can expand the rest. |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4994 | if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64) |
Daniel Dunbar | 8220557 | 2009-05-26 21:27:02 +0000 | [diff] [blame] | 4995 | return SDValue(); |
Bill Wendling | 030939c | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4996 | |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4997 | return LowerUINT_TO_FP_i64(Op, DAG); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4998 | } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) { |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4999 | return LowerUINT_TO_FP_i32(Op, DAG); |
| 5000 | } |
| 5001 | |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5002 | assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!"); |
| 5003 | |
| 5004 | // Make a 64-bit buffer, and use it to build an FILD. |
| 5005 | SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64); |
| 5006 | SDValue WordOff = DAG.getConstant(4, getPointerTy()); |
| 5007 | SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl, |
| 5008 | getPointerTy(), StackSlot, WordOff); |
| 5009 | SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), |
| 5010 | StackSlot, NULL, 0); |
| 5011 | SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32), |
| 5012 | OffsetSlot, NULL, 0); |
| 5013 | return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG); |
Bill Wendling | 8b8a636 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5014 | } |
| 5015 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5016 | std::pair<SDValue,SDValue> X86TargetLowering:: |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5017 | FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5018 | DebugLoc dl = Op.getDebugLoc(); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5019 | |
| 5020 | MVT DstTy = Op.getValueType(); |
| 5021 | |
| 5022 | if (!IsSigned) { |
| 5023 | assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT"); |
| 5024 | DstTy = MVT::i64; |
| 5025 | } |
| 5026 | |
| 5027 | assert(DstTy.getSimpleVT() <= MVT::i64 && |
| 5028 | DstTy.getSimpleVT() >= MVT::i16 && |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5029 | "Unknown FP_TO_SINT to lower!"); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5030 | |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5031 | // These are really Legal. |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5032 | if (DstTy == MVT::i32 && |
Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5033 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5034 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 73328d1 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 5035 | if (Subtarget->is64Bit() && |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5036 | DstTy == MVT::i64 && |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5037 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5038 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 9e3d3ab | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5039 | |
Evan Cheng | 87c8935 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 5040 | // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary |
| 5041 | // stack slot. |
| 5042 | MachineFunction &MF = DAG.getMachineFunction(); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5043 | unsigned MemSize = DstTy.getSizeInBits()/8; |
Evan Cheng | 87c8935 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 5044 | int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5045 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5046 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5047 | unsigned Opc; |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5048 | switch (DstTy.getSimpleVT()) { |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5049 | default: assert(0 && "Invalid FP_TO_SINT to lower!"); |
| 5050 | case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break; |
| 5051 | case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break; |
| 5052 | case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5053 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 5054 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5055 | SDValue Chain = DAG.getEntryNode(); |
| 5056 | SDValue Value = Op.getOperand(0); |
Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5057 | if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) { |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5058 | assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!"); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5059 | Chain = DAG.getStore(Chain, dl, Value, StackSlot, |
Dan Gohman | a54cf17 | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 5060 | PseudoSourceValue::getFixedStack(SSFI), 0); |
Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 5061 | SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5062 | SDValue Ops[] = { |
Chris Lattner | 5a88b83 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 5063 | Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType()) |
| 5064 | }; |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5065 | Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5066 | Chain = Value.getValue(1); |
| 5067 | SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); |
| 5068 | StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
| 5069 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 5070 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5071 | // Build the FP_TO_INT*_IN_MEM |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5072 | SDValue Ops[] = { Chain, Value, StackSlot }; |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5073 | SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3); |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 5074 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5075 | return std::make_pair(FIST, StackSlot); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5076 | } |
| 5077 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5078 | SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) { |
Eli Friedman | 23ef105 | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 5079 | if (Op.getValueType().isVector()) { |
| 5080 | if (Op.getValueType() == MVT::v2i32 && |
| 5081 | Op.getOperand(0).getValueType() == MVT::v2f64) { |
| 5082 | return Op; |
| 5083 | } |
| 5084 | return SDValue(); |
| 5085 | } |
| 5086 | |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5087 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5088 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
Eli Friedman | 36df499 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5089 | // If FP_TO_INTHelper failed, the node is actually supposed to be Legal. |
| 5090 | if (FIST.getNode() == 0) return Op; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5091 | |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5092 | // Load the result. |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5093 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5094 | FIST, StackSlot, NULL, 0); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5095 | } |
| 5096 | |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5097 | SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) { |
| 5098 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false); |
| 5099 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
| 5100 | assert(FIST.getNode() && "Unexpected failure"); |
| 5101 | |
| 5102 | // Load the result. |
| 5103 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), |
| 5104 | FIST, StackSlot, NULL, 0); |
| 5105 | } |
| 5106 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5107 | SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5108 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5109 | MVT VT = Op.getValueType(); |
| 5110 | MVT EltVT = VT; |
| 5111 | if (VT.isVector()) |
| 5112 | EltVT = VT.getVectorElementType(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5113 | std::vector<Constant*> CV; |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5114 | if (EltVT == MVT::f64) { |
Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5115 | Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))); |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5116 | CV.push_back(C); |
| 5117 | CV.push_back(C); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5118 | } else { |
Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5119 | Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))); |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5120 | CV.push_back(C); |
| 5121 | CV.push_back(C); |
| 5122 | CV.push_back(C); |
| 5123 | CV.push_back(C); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5124 | } |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5125 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5126 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5127 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5128 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5129 | false, 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5130 | return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5131 | } |
| 5132 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5133 | SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5134 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5135 | MVT VT = Op.getValueType(); |
| 5136 | MVT EltVT = VT; |
Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5137 | unsigned EltNum = 1; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5138 | if (VT.isVector()) { |
| 5139 | EltVT = VT.getVectorElementType(); |
| 5140 | EltNum = VT.getVectorNumElements(); |
Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5141 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5142 | std::vector<Constant*> CV; |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5143 | if (EltVT == MVT::f64) { |
Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5144 | Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63))); |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5145 | CV.push_back(C); |
| 5146 | CV.push_back(C); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5147 | } else { |
Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5148 | Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31))); |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5149 | CV.push_back(C); |
| 5150 | CV.push_back(C); |
| 5151 | CV.push_back(C); |
| 5152 | CV.push_back(C); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5153 | } |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5154 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5155 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5156 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5157 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5158 | false, 16); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5159 | if (VT.isVector()) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5160 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
| 5161 | DAG.getNode(ISD::XOR, dl, MVT::v2i64, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5162 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5163 | Op.getOperand(0)), |
| 5164 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask))); |
Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5165 | } else { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5166 | return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask); |
Evan Cheng | d4d01b7 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5167 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5168 | } |
| 5169 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5170 | SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) { |
| 5171 | SDValue Op0 = Op.getOperand(0); |
| 5172 | SDValue Op1 = Op.getOperand(1); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5173 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5174 | MVT VT = Op.getValueType(); |
| 5175 | MVT SrcVT = Op1.getValueType(); |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5176 | |
| 5177 | // If second operand is smaller, extend it first. |
Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5178 | if (SrcVT.bitsLT(VT)) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5179 | Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1); |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5180 | SrcVT = VT; |
| 5181 | } |
Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5182 | // And if it is bigger, shrink it first. |
Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5183 | if (SrcVT.bitsGT(VT)) { |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5184 | Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1)); |
Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5185 | SrcVT = VT; |
Dale Johannesen | 61c7ef3 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5186 | } |
| 5187 | |
| 5188 | // At this point the operands and the result should have the same |
| 5189 | // type, and that won't be f80 since that is not custom lowered. |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5190 | |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5191 | // First get the sign bit of second operand. |
| 5192 | std::vector<Constant*> CV; |
| 5193 | if (SrcVT == MVT::f64) { |
Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5194 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63)))); |
| 5195 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5196 | } else { |
Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5197 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31)))); |
| 5198 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
| 5199 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
| 5200 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5201 | } |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5202 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5203 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5204 | SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5205 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5206 | false, 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5207 | SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5208 | |
| 5209 | // Shift sign bit right or left if the two operands have different types. |
Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5210 | if (SrcVT.bitsGT(VT)) { |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5211 | // Op0 is MVT::f32, Op1 is MVT::f64. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5212 | SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit); |
| 5213 | SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit, |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5214 | DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5215 | SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit); |
| 5216 | SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit, |
Chris Lattner | 0bd4893 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5217 | DAG.getIntPtrConstant(0)); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5218 | } |
| 5219 | |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5220 | // Clear first operand sign bit. |
| 5221 | CV.clear(); |
| 5222 | if (VT == MVT::f64) { |
Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5223 | CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))))); |
| 5224 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5225 | } else { |
Chris Lattner | 02a260a | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5226 | CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31))))); |
| 5227 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
| 5228 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
| 5229 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5230 | } |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5231 | C = ConstantVector::get(CV); |
Evan Cheng | 1606e8e | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5232 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5233 | SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | 3069b87 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5234 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | d300622 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5235 | false, 16); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5236 | SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2); |
Evan Cheng | 73d6cf1 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5237 | |
| 5238 | // Or the value with the sign bit. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5239 | return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5240 | } |
| 5241 | |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5242 | /// Emit nodes that will be selected as "test Op0,Op0", or something |
| 5243 | /// equivalent. |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5244 | SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC, |
| 5245 | SelectionDAG &DAG) { |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5246 | DebugLoc dl = Op.getDebugLoc(); |
| 5247 | |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5248 | // CF and OF aren't always set the way we want. Determine which |
| 5249 | // of these we need. |
| 5250 | bool NeedCF = false; |
| 5251 | bool NeedOF = false; |
| 5252 | switch (X86CC) { |
| 5253 | case X86::COND_A: case X86::COND_AE: |
| 5254 | case X86::COND_B: case X86::COND_BE: |
| 5255 | NeedCF = true; |
| 5256 | break; |
| 5257 | case X86::COND_G: case X86::COND_GE: |
| 5258 | case X86::COND_L: case X86::COND_LE: |
| 5259 | case X86::COND_O: case X86::COND_NO: |
| 5260 | NeedOF = true; |
| 5261 | break; |
| 5262 | default: break; |
| 5263 | } |
| 5264 | |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5265 | // See if we can use the EFLAGS value from the operand instead of |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5266 | // doing a separate TEST. TEST always sets OF and CF to 0, so unless |
| 5267 | // we prove that the arithmetic won't overflow, we can't use OF or CF. |
| 5268 | if (Op.getResNo() == 0 && !NeedOF && !NeedCF) { |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5269 | unsigned Opcode = 0; |
Dan Gohman | 51bb474 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5270 | unsigned NumOperands = 0; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5271 | switch (Op.getNode()->getOpcode()) { |
| 5272 | case ISD::ADD: |
| 5273 | // Due to an isel shortcoming, be conservative if this add is likely to |
| 5274 | // be selected as part of a load-modify-store instruction. When the root |
| 5275 | // node in a match is a store, isel doesn't know how to remap non-chain |
| 5276 | // non-flag uses of other nodes in the match, such as the ADD in this |
| 5277 | // case. This leads to the ADD being left around and reselected, with |
| 5278 | // the result being two adds in the output. |
| 5279 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), |
| 5280 | UE = Op.getNode()->use_end(); UI != UE; ++UI) |
| 5281 | if (UI->getOpcode() == ISD::STORE) |
| 5282 | goto default_case; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5283 | if (ConstantSDNode *C = |
Dan Gohman | 4bfcf2a | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5284 | dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) { |
| 5285 | // An add of one will be selected as an INC. |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5286 | if (C->getAPIntValue() == 1) { |
| 5287 | Opcode = X86ISD::INC; |
Dan Gohman | 51bb474 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5288 | NumOperands = 1; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5289 | break; |
| 5290 | } |
Dan Gohman | 4bfcf2a | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5291 | // An add of negative one (subtract of one) will be selected as a DEC. |
| 5292 | if (C->getAPIntValue().isAllOnesValue()) { |
| 5293 | Opcode = X86ISD::DEC; |
Dan Gohman | 51bb474 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5294 | NumOperands = 1; |
Dan Gohman | 4bfcf2a | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5295 | break; |
| 5296 | } |
| 5297 | } |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5298 | // Otherwise use a regular EFLAGS-setting add. |
| 5299 | Opcode = X86ISD::ADD; |
Dan Gohman | 51bb474 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5300 | NumOperands = 2; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5301 | break; |
| 5302 | case ISD::SUB: |
| 5303 | // Due to the ISEL shortcoming noted above, be conservative if this sub is |
| 5304 | // likely to be selected as part of a load-modify-store instruction. |
| 5305 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), |
| 5306 | UE = Op.getNode()->use_end(); UI != UE; ++UI) |
| 5307 | if (UI->getOpcode() == ISD::STORE) |
| 5308 | goto default_case; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5309 | // Otherwise use a regular EFLAGS-setting sub. |
| 5310 | Opcode = X86ISD::SUB; |
Dan Gohman | 51bb474 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5311 | NumOperands = 2; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5312 | break; |
| 5313 | case X86ISD::ADD: |
| 5314 | case X86ISD::SUB: |
| 5315 | case X86ISD::INC: |
| 5316 | case X86ISD::DEC: |
| 5317 | return SDValue(Op.getNode(), 1); |
| 5318 | default: |
| 5319 | default_case: |
| 5320 | break; |
| 5321 | } |
| 5322 | if (Opcode != 0) { |
Dan Gohman | fc16657 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5323 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32); |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5324 | SmallVector<SDValue, 4> Ops; |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5325 | for (unsigned i = 0; i != NumOperands; ++i) |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5326 | Ops.push_back(Op.getOperand(i)); |
Dan Gohman | fc16657 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5327 | SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands); |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5328 | DAG.ReplaceAllUsesWith(Op, New); |
| 5329 | return SDValue(New.getNode(), 1); |
| 5330 | } |
| 5331 | } |
| 5332 | |
| 5333 | // Otherwise just emit a CMP with 0, which is the TEST pattern. |
| 5334 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, |
| 5335 | DAG.getConstant(0, Op.getValueType())); |
| 5336 | } |
| 5337 | |
| 5338 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something |
| 5339 | /// equivalent. |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5340 | SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, |
| 5341 | SelectionDAG &DAG) { |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5342 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1)) |
| 5343 | if (C->getAPIntValue() == 0) |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5344 | return EmitTest(Op0, X86CC, DAG); |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5345 | |
| 5346 | DebugLoc dl = Op0.getDebugLoc(); |
| 5347 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1); |
| 5348 | } |
| 5349 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5350 | SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5351 | assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer"); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5352 | SDValue Op0 = Op.getOperand(0); |
| 5353 | SDValue Op1 = Op.getOperand(1); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5354 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5355 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5356 | |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5357 | // Lower (X & (1 << N)) == 0 to BT(X, N). |
| 5358 | // Lower ((X >>u N) & 1) != 0 to BT(X, N). |
| 5359 | // Lower ((X >>s N) & 1) != 0 to BT(X, N). |
Dan Gohman | 286575c | 2009-01-13 23:25:30 +0000 | [diff] [blame] | 5360 | if (Op0.getOpcode() == ISD::AND && |
| 5361 | Op0.hasOneUse() && |
| 5362 | Op1.getOpcode() == ISD::Constant && |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5363 | cast<ConstantSDNode>(Op1)->getZExtValue() == 0 && |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5364 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5365 | SDValue LHS, RHS; |
| 5366 | if (Op0.getOperand(1).getOpcode() == ISD::SHL) { |
| 5367 | if (ConstantSDNode *Op010C = |
| 5368 | dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0))) |
| 5369 | if (Op010C->getZExtValue() == 1) { |
| 5370 | LHS = Op0.getOperand(0); |
| 5371 | RHS = Op0.getOperand(1).getOperand(1); |
| 5372 | } |
| 5373 | } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) { |
| 5374 | if (ConstantSDNode *Op000C = |
| 5375 | dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0))) |
| 5376 | if (Op000C->getZExtValue() == 1) { |
| 5377 | LHS = Op0.getOperand(1); |
| 5378 | RHS = Op0.getOperand(0).getOperand(1); |
| 5379 | } |
| 5380 | } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) { |
| 5381 | ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1)); |
| 5382 | SDValue AndLHS = Op0.getOperand(0); |
| 5383 | if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) { |
| 5384 | LHS = AndLHS.getOperand(0); |
| 5385 | RHS = AndLHS.getOperand(1); |
| 5386 | } |
| 5387 | } |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5388 | |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5389 | if (LHS.getNode()) { |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5390 | // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT |
| 5391 | // instruction. Since the shift amount is in-range-or-undefined, we know |
| 5392 | // that doing a bittest on the i16 value is ok. We extend to i32 because |
| 5393 | // the encoding for the i16 version is larger than the i32 version. |
| 5394 | if (LHS.getValueType() == MVT::i8) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5395 | LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS); |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5396 | |
| 5397 | // If the operand types disagree, extend the shift amount to match. Since |
| 5398 | // BT ignores high bits (like shifts) we can use anyextend. |
| 5399 | if (LHS.getValueType() != RHS.getValueType()) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5400 | RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS); |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5401 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5402 | SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS); |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5403 | unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B; |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5404 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5405 | DAG.getConstant(Cond, MVT::i8), BT); |
| 5406 | } |
| 5407 | } |
| 5408 | |
| 5409 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); |
| 5410 | unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5411 | |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5412 | SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5413 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
Chris Lattner | 4328708 | 2008-12-24 00:11:37 +0000 | [diff] [blame] | 5414 | DAG.getConstant(X86CC, MVT::i8), Cond); |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5415 | } |
| 5416 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5417 | SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) { |
| 5418 | SDValue Cond; |
| 5419 | SDValue Op0 = Op.getOperand(0); |
| 5420 | SDValue Op1 = Op.getOperand(1); |
| 5421 | SDValue CC = Op.getOperand(2); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5422 | MVT VT = Op.getValueType(); |
| 5423 | ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get(); |
| 5424 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5425 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5426 | |
| 5427 | if (isFP) { |
| 5428 | unsigned SSECC = 8; |
Evan Cheng | e9d5035 | 2008-08-05 22:19:15 +0000 | [diff] [blame] | 5429 | MVT VT0 = Op0.getValueType(); |
| 5430 | assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64); |
| 5431 | unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5432 | bool Swap = false; |
| 5433 | |
| 5434 | switch (SetCCOpcode) { |
| 5435 | default: break; |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5436 | case ISD::SETOEQ: |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5437 | case ISD::SETEQ: SSECC = 0; break; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5438 | case ISD::SETOGT: |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5439 | case ISD::SETGT: Swap = true; // Fallthrough |
| 5440 | case ISD::SETLT: |
| 5441 | case ISD::SETOLT: SSECC = 1; break; |
| 5442 | case ISD::SETOGE: |
| 5443 | case ISD::SETGE: Swap = true; // Fallthrough |
| 5444 | case ISD::SETLE: |
| 5445 | case ISD::SETOLE: SSECC = 2; break; |
| 5446 | case ISD::SETUO: SSECC = 3; break; |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5447 | case ISD::SETUNE: |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5448 | case ISD::SETNE: SSECC = 4; break; |
| 5449 | case ISD::SETULE: Swap = true; |
| 5450 | case ISD::SETUGE: SSECC = 5; break; |
| 5451 | case ISD::SETULT: Swap = true; |
| 5452 | case ISD::SETUGT: SSECC = 6; break; |
| 5453 | case ISD::SETO: SSECC = 7; break; |
| 5454 | } |
| 5455 | if (Swap) |
| 5456 | std::swap(Op0, Op1); |
| 5457 | |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5458 | // In the two special cases we can't handle, emit two comparisons. |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5459 | if (SSECC == 8) { |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5460 | if (SetCCOpcode == ISD::SETUEQ) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5461 | SDValue UNORD, EQ; |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5462 | UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8)); |
| 5463 | EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8)); |
| 5464 | return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ); |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5465 | } |
| 5466 | else if (SetCCOpcode == ISD::SETONE) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5467 | SDValue ORD, NEQ; |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5468 | ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8)); |
| 5469 | NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8)); |
| 5470 | return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ); |
Nate Begeman | fb8ead0 | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5471 | } |
| 5472 | assert(0 && "Illegal FP comparison"); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5473 | } |
| 5474 | // Handle all other FP comparisons here. |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5475 | return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8)); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5476 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5477 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5478 | // We are handling one of the integer comparisons here. Since SSE only has |
| 5479 | // GT and EQ comparisons for integer, swapping operands and multiple |
| 5480 | // operations may be required for some comparisons. |
| 5481 | unsigned Opc = 0, EQOpc = 0, GTOpc = 0; |
| 5482 | bool Swap = false, Invert = false, FlipSigns = false; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5483 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5484 | switch (VT.getSimpleVT()) { |
| 5485 | default: break; |
| 5486 | case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break; |
| 5487 | case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break; |
| 5488 | case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break; |
| 5489 | case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break; |
| 5490 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5491 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5492 | switch (SetCCOpcode) { |
| 5493 | default: break; |
| 5494 | case ISD::SETNE: Invert = true; |
| 5495 | case ISD::SETEQ: Opc = EQOpc; break; |
| 5496 | case ISD::SETLT: Swap = true; |
| 5497 | case ISD::SETGT: Opc = GTOpc; break; |
| 5498 | case ISD::SETGE: Swap = true; |
| 5499 | case ISD::SETLE: Opc = GTOpc; Invert = true; break; |
| 5500 | case ISD::SETULT: Swap = true; |
| 5501 | case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break; |
| 5502 | case ISD::SETUGE: Swap = true; |
| 5503 | case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break; |
| 5504 | } |
| 5505 | if (Swap) |
| 5506 | std::swap(Op0, Op1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5507 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5508 | // Since SSE has no unsigned integer comparisons, we need to flip the sign |
| 5509 | // bits of the inputs before performing those operations. |
| 5510 | if (FlipSigns) { |
| 5511 | MVT EltVT = VT.getVectorElementType(); |
Duncan Sands | b0d5cdd | 2009-02-01 18:06:53 +0000 | [diff] [blame] | 5512 | SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), |
| 5513 | EltVT); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5514 | std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit); |
Evan Cheng | a87008d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 5515 | SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0], |
| 5516 | SignBits.size()); |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5517 | Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec); |
| 5518 | Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5519 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5520 | |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5521 | SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5522 | |
| 5523 | // If the logical-not of the result is required, perform that now. |
Bob Wilson | 4c24546 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5524 | if (Invert) |
Dale Johannesen | ace1610 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5525 | Result = DAG.getNOT(dl, Result, VT); |
Bob Wilson | 4c24546 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5526 | |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5527 | return Result; |
| 5528 | } |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5529 | |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5530 | // isX86LogicalCmp - Return true if opcode is a X86 logical comparison. |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5531 | static bool isX86LogicalCmp(SDValue Op) { |
| 5532 | unsigned Opc = Op.getNode()->getOpcode(); |
| 5533 | if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) |
| 5534 | return true; |
| 5535 | if (Op.getResNo() == 1 && |
| 5536 | (Opc == X86ISD::ADD || |
| 5537 | Opc == X86ISD::SUB || |
| 5538 | Opc == X86ISD::SMUL || |
| 5539 | Opc == X86ISD::UMUL || |
| 5540 | Opc == X86ISD::INC || |
| 5541 | Opc == X86ISD::DEC)) |
| 5542 | return true; |
| 5543 | |
| 5544 | return false; |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5545 | } |
| 5546 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5547 | SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5548 | bool addTest = true; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5549 | SDValue Cond = Op.getOperand(0); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5550 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5551 | SDValue CC; |
Evan Cheng | 9bba894 | 2006-01-26 02:13:10 +0000 | [diff] [blame] | 5552 | |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5553 | if (Cond.getOpcode() == ISD::SETCC) |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5554 | Cond = LowerSETCC(Cond, DAG); |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5555 | |
Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5556 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
| 5557 | // setting operand in place of the X86ISD::SETCC. |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5558 | if (Cond.getOpcode() == X86ISD::SETCC) { |
| 5559 | CC = Cond.getOperand(0); |
| 5560 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5561 | SDValue Cmp = Cond.getOperand(1); |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5562 | unsigned Opc = Cmp.getOpcode(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5563 | MVT VT = Op.getValueType(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5564 | |
Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5565 | bool IllegalFPCMov = false; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5566 | if (VT.isFloatingPoint() && !VT.isVector() && |
Chris Lattner | 7863116 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5567 | !isScalarFPTypeInSSEReg(VT)) // FPStack? |
Dan Gohman | 7810bfe | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 5568 | IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue()); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5569 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 5570 | if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) || |
| 5571 | Opc == X86ISD::BT) { // FIXME |
Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5572 | Cond = Cmp; |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5573 | addTest = false; |
| 5574 | } |
| 5575 | } |
| 5576 | |
| 5577 | if (addTest) { |
| 5578 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5579 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5580 | } |
| 5581 | |
Dan Gohman | fc16657 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5582 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5583 | SmallVector<SDValue, 4> Ops; |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5584 | // X86ISD::CMOV means set the result (which is operand 1) to the RHS if |
| 5585 | // condition is true. |
| 5586 | Ops.push_back(Op.getOperand(2)); |
| 5587 | Ops.push_back(Op.getOperand(1)); |
| 5588 | Ops.push_back(CC); |
| 5589 | Ops.push_back(Cond); |
Dan Gohman | fc16657 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5590 | return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size()); |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5591 | } |
| 5592 | |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5593 | // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or |
| 5594 | // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart |
| 5595 | // from the AND / OR. |
| 5596 | static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) { |
| 5597 | Opc = Op.getOpcode(); |
| 5598 | if (Opc != ISD::OR && Opc != ISD::AND) |
| 5599 | return false; |
| 5600 | return (Op.getOperand(0).getOpcode() == X86ISD::SETCC && |
| 5601 | Op.getOperand(0).hasOneUse() && |
| 5602 | Op.getOperand(1).getOpcode() == X86ISD::SETCC && |
| 5603 | Op.getOperand(1).hasOneUse()); |
| 5604 | } |
| 5605 | |
Evan Cheng | 961d6d4 | 2009-02-02 08:19:07 +0000 | [diff] [blame] | 5606 | // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and |
| 5607 | // 1 and that the SETCC node has a single use. |
Evan Cheng | 67ad9db | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5608 | static bool isXor1OfSetCC(SDValue Op) { |
| 5609 | if (Op.getOpcode() != ISD::XOR) |
| 5610 | return false; |
| 5611 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); |
| 5612 | if (N1C && N1C->getAPIntValue() == 1) { |
| 5613 | return Op.getOperand(0).getOpcode() == X86ISD::SETCC && |
| 5614 | Op.getOperand(0).hasOneUse(); |
| 5615 | } |
| 5616 | return false; |
| 5617 | } |
| 5618 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5619 | SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5620 | bool addTest = true; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5621 | SDValue Chain = Op.getOperand(0); |
| 5622 | SDValue Cond = Op.getOperand(1); |
| 5623 | SDValue Dest = Op.getOperand(2); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5624 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5625 | SDValue CC; |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5626 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5627 | if (Cond.getOpcode() == ISD::SETCC) |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5628 | Cond = LowerSETCC(Cond, DAG); |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5629 | #if 0 |
| 5630 | // FIXME: LowerXALUO doesn't handle these!! |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 5631 | else if (Cond.getOpcode() == X86ISD::ADD || |
| 5632 | Cond.getOpcode() == X86ISD::SUB || |
| 5633 | Cond.getOpcode() == X86ISD::SMUL || |
| 5634 | Cond.getOpcode() == X86ISD::UMUL) |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 5635 | Cond = LowerXALUO(Cond, DAG); |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5636 | #endif |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5637 | |
Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5638 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
| 5639 | // setting operand in place of the X86ISD::SETCC. |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5640 | if (Cond.getOpcode() == X86ISD::SETCC) { |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5641 | CC = Cond.getOperand(0); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5642 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5643 | SDValue Cmp = Cond.getOperand(1); |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5644 | unsigned Opc = Cmp.getOpcode(); |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5645 | // FIXME: WHY THE SPECIAL CASING OF LogicalCmp?? |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5646 | if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) { |
Evan Cheng | 3f41d66 | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5647 | Cond = Cmp; |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5648 | addTest = false; |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5649 | } else { |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5650 | switch (cast<ConstantSDNode>(CC)->getZExtValue()) { |
Bill Wendling | 0ea25cb | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5651 | default: break; |
| 5652 | case X86::COND_O: |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5653 | case X86::COND_B: |
Chris Lattner | e55484e | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5654 | // These can only come from an arithmetic instruction with overflow, |
| 5655 | // e.g. SADDO, UADDO. |
Bill Wendling | 0ea25cb | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5656 | Cond = Cond.getNode()->getOperand(1); |
| 5657 | addTest = false; |
| 5658 | break; |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5659 | } |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5660 | } |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5661 | } else { |
| 5662 | unsigned CondOpc; |
| 5663 | if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) { |
| 5664 | SDValue Cmp = Cond.getOperand(0).getOperand(1); |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5665 | if (CondOpc == ISD::OR) { |
| 5666 | // Also, recognize the pattern generated by an FCMP_UNE. We can emit |
| 5667 | // two branches instead of an explicit OR instruction with a |
| 5668 | // separate test. |
| 5669 | if (Cmp == Cond.getOperand(1).getOperand(1) && |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5670 | isX86LogicalCmp(Cmp)) { |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5671 | CC = Cond.getOperand(0).getOperand(0); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5672 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5673 | Chain, Dest, CC, Cmp); |
| 5674 | CC = Cond.getOperand(1).getOperand(0); |
| 5675 | Cond = Cmp; |
| 5676 | addTest = false; |
| 5677 | } |
| 5678 | } else { // ISD::AND |
| 5679 | // Also, recognize the pattern generated by an FCMP_OEQ. We can emit |
| 5680 | // two branches instead of an explicit AND instruction with a |
| 5681 | // separate test. However, we only do this if this block doesn't |
| 5682 | // have a fall-through edge, because this requires an explicit |
| 5683 | // jmp when the condition is false. |
| 5684 | if (Cmp == Cond.getOperand(1).getOperand(1) && |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5685 | isX86LogicalCmp(Cmp) && |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5686 | Op.getNode()->hasOneUse()) { |
| 5687 | X86::CondCode CCode = |
| 5688 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); |
| 5689 | CCode = X86::GetOppositeBranchCondition(CCode); |
| 5690 | CC = DAG.getConstant(CCode, MVT::i8); |
| 5691 | SDValue User = SDValue(*Op.getNode()->use_begin(), 0); |
| 5692 | // Look for an unconditional branch following this conditional branch. |
| 5693 | // We need this because we need to reverse the successors in order |
| 5694 | // to implement FCMP_OEQ. |
| 5695 | if (User.getOpcode() == ISD::BR) { |
| 5696 | SDValue FalseBB = User.getOperand(1); |
| 5697 | SDValue NewBR = |
| 5698 | DAG.UpdateNodeOperands(User, User.getOperand(0), Dest); |
| 5699 | assert(NewBR == User); |
| 5700 | Dest = FalseBB; |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5701 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5702 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | 370e534 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5703 | Chain, Dest, CC, Cmp); |
| 5704 | X86::CondCode CCode = |
| 5705 | (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0); |
| 5706 | CCode = X86::GetOppositeBranchCondition(CCode); |
| 5707 | CC = DAG.getConstant(CCode, MVT::i8); |
| 5708 | Cond = Cmp; |
| 5709 | addTest = false; |
| 5710 | } |
| 5711 | } |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5712 | } |
Evan Cheng | 67ad9db | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5713 | } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) { |
| 5714 | // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition. |
| 5715 | // It should be transformed during dag combiner except when the condition |
| 5716 | // is set by a arithmetics with overflow node. |
| 5717 | X86::CondCode CCode = |
| 5718 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); |
| 5719 | CCode = X86::GetOppositeBranchCondition(CCode); |
| 5720 | CC = DAG.getConstant(CCode, MVT::i8); |
| 5721 | Cond = Cond.getOperand(0).getOperand(1); |
| 5722 | addTest = false; |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5723 | } |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5724 | } |
| 5725 | |
| 5726 | if (addTest) { |
| 5727 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Dan Gohman | 3112581 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5728 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5729 | } |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5730 | return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5731 | Chain, Dest, CC, Cond); |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5732 | } |
| 5733 | |
Anton Korobeynikov | e060b53 | 2007-04-17 19:34:00 +0000 | [diff] [blame] | 5734 | |
| 5735 | // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets. |
| 5736 | // Calls to _alloca is needed to probe the stack when allocating more than 4k |
| 5737 | // bytes in one go. Touching the stack at 4K increments is necessary to ensure |
| 5738 | // that the guard pages used by the OS virtual memory manager are allocated in |
| 5739 | // correct sequence. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5740 | SDValue |
| 5741 | X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, |
Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5742 | SelectionDAG &DAG) { |
Anton Korobeynikov | e060b53 | 2007-04-17 19:34:00 +0000 | [diff] [blame] | 5743 | assert(Subtarget->isTargetCygMing() && |
| 5744 | "This should be used only on Cygwin/Mingw targets"); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5745 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5746 | |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5747 | // Get the inputs. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5748 | SDValue Chain = Op.getOperand(0); |
| 5749 | SDValue Size = Op.getOperand(1); |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5750 | // FIXME: Ensure alignment here |
| 5751 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5752 | SDValue Flag; |
Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5753 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5754 | MVT IntPtr = getPointerTy(); |
| 5755 | MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32; |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5756 | |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5757 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true)); |
Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5758 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5759 | Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag); |
Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5760 | Flag = Chain.getValue(1); |
| 5761 | |
| 5762 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5763 | SDValue Ops[] = { Chain, |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 5764 | DAG.getTargetExternalSymbol("_alloca", IntPtr), |
Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5765 | DAG.getRegister(X86::EAX, IntPtr), |
Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5766 | DAG.getRegister(X86StackPtr, SPTy), |
Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5767 | Flag }; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5768 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5); |
Anton Korobeynikov | 4304bcc | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5769 | Flag = Chain.getValue(1); |
| 5770 | |
Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5771 | Chain = DAG.getCALLSEQ_END(Chain, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5772 | DAG.getIntPtrConstant(0, true), |
| 5773 | DAG.getIntPtrConstant(0, true), |
Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5774 | Flag); |
| 5775 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5776 | Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1); |
Anton Korobeynikov | 096b461 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5777 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5778 | SDValue Ops1[2] = { Chain.getValue(0), Chain }; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5779 | return DAG.getMergeValues(Ops1, 2, dl); |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5780 | } |
| 5781 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5782 | SDValue |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5783 | X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl, |
Bill Wendling | 6f287b2 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5784 | SDValue Chain, |
| 5785 | SDValue Dst, SDValue Src, |
| 5786 | SDValue Size, unsigned Align, |
| 5787 | const Value *DstSV, |
Bill Wendling | 6158d84 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5788 | uint64_t DstSVOff) { |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5789 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5790 | |
Bill Wendling | 6f287b2 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5791 | // If not DWORD aligned or size is more than the threshold, call the library. |
| 5792 | // The libc version is likely to be faster for these cases. It can use the |
| 5793 | // address value and run time information about the CPU. |
Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5794 | if ((Align & 3) != 0 || |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5795 | !ConstantSize || |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5796 | ConstantSize->getZExtValue() > |
| 5797 | getSubtarget()->getMaxInlineSizeThreshold()) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5798 | SDValue InFlag(0, 0); |
Dan Gohman | 68d599d | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5799 | |
| 5800 | // Check to see if there is a specialized entry-point for memory zeroing. |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5801 | ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src); |
Bill Wendling | 6f287b2 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5802 | |
Bill Wendling | 6158d84 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5803 | if (const char *bzeroEntry = V && |
| 5804 | V->isNullValue() ? Subtarget->getBZeroEntry() : 0) { |
| 5805 | MVT IntPtr = getPointerTy(); |
| 5806 | const Type *IntPtrTy = TD->getIntPtrType(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5807 | TargetLowering::ArgListTy Args; |
Bill Wendling | 6158d84 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5808 | TargetLowering::ArgListEntry Entry; |
| 5809 | Entry.Node = Dst; |
| 5810 | Entry.Ty = IntPtrTy; |
| 5811 | Args.push_back(Entry); |
| 5812 | Entry.Node = Size; |
| 5813 | Args.push_back(Entry); |
| 5814 | std::pair<SDValue,SDValue> CallResult = |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5815 | LowerCallTo(Chain, Type::VoidTy, false, false, false, false, |
| 5816 | CallingConv::C, false, |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5817 | DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl); |
Bill Wendling | 6158d84 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5818 | return CallResult.second; |
Dan Gohman | 68d599d | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5819 | } |
| 5820 | |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5821 | // Otherwise have the target-independent code call memset. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5822 | return SDValue(); |
Evan Cheng | 48090aa | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 5823 | } |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 5824 | |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5825 | uint64_t SizeVal = ConstantSize->getZExtValue(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5826 | SDValue InFlag(0, 0); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5827 | MVT AVT; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5828 | SDValue Count; |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5829 | ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5830 | unsigned BytesLeft = 0; |
| 5831 | bool TwoRepStos = false; |
| 5832 | if (ValC) { |
| 5833 | unsigned ValReg; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5834 | uint64_t Val = ValC->getZExtValue() & 255; |
Evan Cheng | 5ced1d8 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 5835 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5836 | // If the value is a constant, then we can potentially use larger sets. |
| 5837 | switch (Align & 3) { |
Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5838 | case 2: // WORD aligned |
| 5839 | AVT = MVT::i16; |
| 5840 | ValReg = X86::AX; |
| 5841 | Val = (Val << 8) | Val; |
| 5842 | break; |
| 5843 | case 0: // DWORD aligned |
| 5844 | AVT = MVT::i32; |
| 5845 | ValReg = X86::EAX; |
| 5846 | Val = (Val << 8) | Val; |
| 5847 | Val = (Val << 16) | Val; |
| 5848 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned |
| 5849 | AVT = MVT::i64; |
| 5850 | ValReg = X86::RAX; |
| 5851 | Val = (Val << 32) | Val; |
| 5852 | } |
| 5853 | break; |
| 5854 | default: // Byte aligned |
| 5855 | AVT = MVT::i8; |
| 5856 | ValReg = X86::AL; |
| 5857 | Count = DAG.getIntPtrConstant(SizeVal); |
| 5858 | break; |
Evan Cheng | 80d428c | 2006-04-19 22:48:17 +0000 | [diff] [blame] | 5859 | } |
| 5860 | |
Duncan Sands | 8e4eb09 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5861 | if (AVT.bitsGT(MVT::i8)) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5862 | unsigned UBytes = AVT.getSizeInBits() / 8; |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5863 | Count = DAG.getIntPtrConstant(SizeVal / UBytes); |
| 5864 | BytesLeft = SizeVal % UBytes; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5865 | } |
| 5866 | |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5867 | Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT), |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5868 | InFlag); |
| 5869 | InFlag = Chain.getValue(1); |
| 5870 | } else { |
| 5871 | AVT = MVT::i8; |
Dan Gohman | bcda285 | 2008-04-16 01:32:32 +0000 | [diff] [blame] | 5872 | Count = DAG.getIntPtrConstant(SizeVal); |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5873 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5874 | InFlag = Chain.getValue(1); |
Evan Cheng | b9df0ca | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 5875 | } |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 5876 | |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5877 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX : |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5878 | X86::ECX, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5879 | Count, InFlag); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5880 | InFlag = Chain.getValue(1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5881 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI : |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5882 | X86::EDI, |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5883 | Dst, InFlag); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5884 | InFlag = Chain.getValue(1); |
Evan Cheng | a0b3afb | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 5885 | |
Chris Lattner | d96d072 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5886 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5887 | SmallVector<SDValue, 8> Ops; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5888 | Ops.push_back(Chain); |
| 5889 | Ops.push_back(DAG.getValueType(AVT)); |
| 5890 | Ops.push_back(InFlag); |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5891 | Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size()); |
Evan Cheng | c78d3b4 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 5892 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5893 | if (TwoRepStos) { |
| 5894 | InFlag = Chain.getValue(1); |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5895 | Count = Size; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5896 | MVT CVT = Count.getValueType(); |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5897 | SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5898 | DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT)); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5899 | Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX : |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5900 | X86::ECX, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5901 | Left, InFlag); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5902 | InFlag = Chain.getValue(1); |
Chris Lattner | d96d072 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5903 | Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5904 | Ops.clear(); |
| 5905 | Ops.push_back(Chain); |
| 5906 | Ops.push_back(DAG.getValueType(MVT::i8)); |
| 5907 | Ops.push_back(InFlag); |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5908 | Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size()); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5909 | } else if (BytesLeft) { |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5910 | // Handle the last 1 - 7 bytes. |
| 5911 | unsigned Offset = SizeVal - BytesLeft; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5912 | MVT AddrVT = Dst.getValueType(); |
| 5913 | MVT SizeVT = Size.getValueType(); |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5914 | |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5915 | Chain = DAG.getMemset(Chain, dl, |
| 5916 | DAG.getNode(ISD::ADD, dl, AddrVT, Dst, |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5917 | DAG.getConstant(Offset, AddrVT)), |
| 5918 | Src, |
| 5919 | DAG.getConstant(BytesLeft, SizeVT), |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 5920 | Align, DstSV, DstSVOff + Offset); |
Evan Cheng | 386031a | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 5921 | } |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 5922 | |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5923 | // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain. |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5924 | return Chain; |
| 5925 | } |
Evan Cheng | 11e15b3 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 5926 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5927 | SDValue |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5928 | X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl, |
Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5929 | SDValue Chain, SDValue Dst, SDValue Src, |
| 5930 | SDValue Size, unsigned Align, |
| 5931 | bool AlwaysInline, |
| 5932 | const Value *DstSV, uint64_t DstSVOff, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5933 | const Value *SrcSV, uint64_t SrcSVOff) { |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5934 | // This requires the copy size to be a constant, preferrably |
| 5935 | // within a subtarget-specific limit. |
| 5936 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); |
| 5937 | if (!ConstantSize) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5938 | return SDValue(); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5939 | uint64_t SizeVal = ConstantSize->getZExtValue(); |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5940 | if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold()) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5941 | return SDValue(); |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5942 | |
Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5943 | /// If not DWORD aligned, call the library. |
| 5944 | if ((Align & 3) != 0) |
| 5945 | return SDValue(); |
| 5946 | |
| 5947 | // DWORD aligned |
| 5948 | MVT AVT = MVT::i32; |
| 5949 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5950 | AVT = MVT::i64; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5951 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5952 | unsigned UBytes = AVT.getSizeInBits() / 8; |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5953 | unsigned CountVal = SizeVal / UBytes; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5954 | SDValue Count = DAG.getIntPtrConstant(CountVal); |
Evan Cheng | 1887c1c | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5955 | unsigned BytesLeft = SizeVal % UBytes; |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5956 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5957 | SDValue InFlag(0, 0); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5958 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX : |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5959 | X86::ECX, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5960 | Count, InFlag); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5961 | InFlag = Chain.getValue(1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5962 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI : |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5963 | X86::EDI, |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5964 | Dst, InFlag); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5965 | InFlag = Chain.getValue(1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5966 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI : |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5967 | X86::ESI, |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5968 | Src, InFlag); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5969 | InFlag = Chain.getValue(1); |
| 5970 | |
Chris Lattner | d96d072 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5971 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5972 | SmallVector<SDValue, 8> Ops; |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5973 | Ops.push_back(Chain); |
| 5974 | Ops.push_back(DAG.getValueType(AVT)); |
| 5975 | Ops.push_back(InFlag); |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5976 | SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size()); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5977 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5978 | SmallVector<SDValue, 4> Results; |
Evan Cheng | 2749c72 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5979 | Results.push_back(RepMovs); |
Rafael Espindola | 068317b | 2007-09-28 12:53:01 +0000 | [diff] [blame] | 5980 | if (BytesLeft) { |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5981 | // Handle the last 1 - 7 bytes. |
| 5982 | unsigned Offset = SizeVal - BytesLeft; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5983 | MVT DstVT = Dst.getValueType(); |
| 5984 | MVT SrcVT = Src.getValueType(); |
| 5985 | MVT SizeVT = Size.getValueType(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5986 | Results.push_back(DAG.getMemcpy(Chain, dl, |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5987 | DAG.getNode(ISD::ADD, dl, DstVT, Dst, |
Evan Cheng | 2749c72 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5988 | DAG.getConstant(Offset, DstVT)), |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5989 | DAG.getNode(ISD::ADD, dl, SrcVT, Src, |
Evan Cheng | 2749c72 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5990 | DAG.getConstant(Offset, SrcVT)), |
Dan Gohman | 707e018 | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5991 | DAG.getConstant(BytesLeft, SizeVT), |
| 5992 | Align, AlwaysInline, |
Dan Gohman | 1f13c68 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 5993 | DstSV, DstSVOff + Offset, |
| 5994 | SrcSV, SrcSVOff + Offset)); |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 5995 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5996 | |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5997 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dale Johannesen | 0f502f6 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5998 | &Results[0], Results.size()); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5999 | } |
| 6000 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6001 | SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6002 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6003 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 8b2794a | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 6004 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6005 | if (!Subtarget->is64Bit()) { |
| 6006 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 6007 | // memory location argument. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6008 | SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6009 | return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6010 | } |
| 6011 | |
| 6012 | // __va_list_tag: |
| 6013 | // gp_offset (0 - 6 * 8) |
| 6014 | // fp_offset (48 - 48 + 8 * 16) |
| 6015 | // overflow_arg_area (point to parameters coming in memory). |
| 6016 | // reg_save_area |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6017 | SmallVector<SDValue, 8> MemOps; |
| 6018 | SDValue FIN = Op.getOperand(1); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6019 | // Store gp_offset |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6020 | SDValue Store = DAG.getStore(Op.getOperand(0), dl, |
Evan Cheng | 786225a | 2006-10-05 23:01:46 +0000 | [diff] [blame] | 6021 | DAG.getConstant(VarArgsGPOffset, MVT::i32), |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6022 | FIN, SV, 0); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6023 | MemOps.push_back(Store); |
| 6024 | |
| 6025 | // Store fp_offset |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6026 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6027 | FIN, DAG.getIntPtrConstant(4)); |
| 6028 | Store = DAG.getStore(Op.getOperand(0), dl, |
Evan Cheng | 786225a | 2006-10-05 23:01:46 +0000 | [diff] [blame] | 6029 | DAG.getConstant(VarArgsFPOffset, MVT::i32), |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6030 | FIN, SV, 0); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6031 | MemOps.push_back(Store); |
| 6032 | |
| 6033 | // Store ptr to overflow_arg_area |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6034 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6035 | FIN, DAG.getIntPtrConstant(4)); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6036 | SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6037 | Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6038 | MemOps.push_back(Store); |
| 6039 | |
| 6040 | // Store ptr to reg_save_area. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6041 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6042 | FIN, DAG.getIntPtrConstant(8)); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6043 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6044 | Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0); |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6045 | MemOps.push_back(Store); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6046 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6047 | &MemOps[0], MemOps.size()); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6048 | } |
| 6049 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6050 | SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6051 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. |
| 6052 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!"); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6053 | SDValue Chain = Op.getOperand(0); |
| 6054 | SDValue SrcPtr = Op.getOperand(1); |
| 6055 | SDValue SrcSV = Op.getOperand(2); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6056 | |
| 6057 | assert(0 && "VAArgInst is not yet implemented for x86-64!"); |
| 6058 | abort(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6059 | return SDValue(); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6060 | } |
| 6061 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6062 | SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 6063 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. |
Dan Gohman | 2826913 | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 6064 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!"); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6065 | SDValue Chain = Op.getOperand(0); |
| 6066 | SDValue DstPtr = Op.getOperand(1); |
| 6067 | SDValue SrcPtr = Op.getOperand(2); |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6068 | const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); |
| 6069 | const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6070 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 6071 | |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6072 | return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr, |
Dan Gohman | 2826913 | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 6073 | DAG.getIntPtrConstant(24), 8, false, |
| 6074 | DstSV, 0, SrcSV, 0); |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 6075 | } |
| 6076 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6077 | SDValue |
| 6078 | X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6079 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 6080 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6081 | switch (IntNo) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6082 | default: return SDValue(); // Don't custom lower most intrinsics. |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6083 | // Comparison intrinsics. |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6084 | case Intrinsic::x86_sse_comieq_ss: |
| 6085 | case Intrinsic::x86_sse_comilt_ss: |
| 6086 | case Intrinsic::x86_sse_comile_ss: |
| 6087 | case Intrinsic::x86_sse_comigt_ss: |
| 6088 | case Intrinsic::x86_sse_comige_ss: |
| 6089 | case Intrinsic::x86_sse_comineq_ss: |
| 6090 | case Intrinsic::x86_sse_ucomieq_ss: |
| 6091 | case Intrinsic::x86_sse_ucomilt_ss: |
| 6092 | case Intrinsic::x86_sse_ucomile_ss: |
| 6093 | case Intrinsic::x86_sse_ucomigt_ss: |
| 6094 | case Intrinsic::x86_sse_ucomige_ss: |
| 6095 | case Intrinsic::x86_sse_ucomineq_ss: |
| 6096 | case Intrinsic::x86_sse2_comieq_sd: |
| 6097 | case Intrinsic::x86_sse2_comilt_sd: |
| 6098 | case Intrinsic::x86_sse2_comile_sd: |
| 6099 | case Intrinsic::x86_sse2_comigt_sd: |
| 6100 | case Intrinsic::x86_sse2_comige_sd: |
| 6101 | case Intrinsic::x86_sse2_comineq_sd: |
| 6102 | case Intrinsic::x86_sse2_ucomieq_sd: |
| 6103 | case Intrinsic::x86_sse2_ucomilt_sd: |
| 6104 | case Intrinsic::x86_sse2_ucomile_sd: |
| 6105 | case Intrinsic::x86_sse2_ucomigt_sd: |
| 6106 | case Intrinsic::x86_sse2_ucomige_sd: |
| 6107 | case Intrinsic::x86_sse2_ucomineq_sd: { |
| 6108 | unsigned Opc = 0; |
| 6109 | ISD::CondCode CC = ISD::SETCC_INVALID; |
| 6110 | switch (IntNo) { |
| 6111 | default: break; |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 6112 | case Intrinsic::x86_sse_comieq_ss: |
| 6113 | case Intrinsic::x86_sse2_comieq_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6114 | Opc = X86ISD::COMI; |
| 6115 | CC = ISD::SETEQ; |
| 6116 | break; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6117 | case Intrinsic::x86_sse_comilt_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6118 | case Intrinsic::x86_sse2_comilt_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6119 | Opc = X86ISD::COMI; |
| 6120 | CC = ISD::SETLT; |
| 6121 | break; |
| 6122 | case Intrinsic::x86_sse_comile_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6123 | case Intrinsic::x86_sse2_comile_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6124 | Opc = X86ISD::COMI; |
| 6125 | CC = ISD::SETLE; |
| 6126 | break; |
| 6127 | case Intrinsic::x86_sse_comigt_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6128 | case Intrinsic::x86_sse2_comigt_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6129 | Opc = X86ISD::COMI; |
| 6130 | CC = ISD::SETGT; |
| 6131 | break; |
| 6132 | case Intrinsic::x86_sse_comige_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6133 | case Intrinsic::x86_sse2_comige_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6134 | Opc = X86ISD::COMI; |
| 6135 | CC = ISD::SETGE; |
| 6136 | break; |
| 6137 | case Intrinsic::x86_sse_comineq_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6138 | case Intrinsic::x86_sse2_comineq_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6139 | Opc = X86ISD::COMI; |
| 6140 | CC = ISD::SETNE; |
| 6141 | break; |
| 6142 | case Intrinsic::x86_sse_ucomieq_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6143 | case Intrinsic::x86_sse2_ucomieq_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6144 | Opc = X86ISD::UCOMI; |
| 6145 | CC = ISD::SETEQ; |
| 6146 | break; |
| 6147 | case Intrinsic::x86_sse_ucomilt_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6148 | case Intrinsic::x86_sse2_ucomilt_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6149 | Opc = X86ISD::UCOMI; |
| 6150 | CC = ISD::SETLT; |
| 6151 | break; |
| 6152 | case Intrinsic::x86_sse_ucomile_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6153 | case Intrinsic::x86_sse2_ucomile_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6154 | Opc = X86ISD::UCOMI; |
| 6155 | CC = ISD::SETLE; |
| 6156 | break; |
| 6157 | case Intrinsic::x86_sse_ucomigt_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6158 | case Intrinsic::x86_sse2_ucomigt_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6159 | Opc = X86ISD::UCOMI; |
| 6160 | CC = ISD::SETGT; |
| 6161 | break; |
| 6162 | case Intrinsic::x86_sse_ucomige_ss: |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6163 | case Intrinsic::x86_sse2_ucomige_sd: |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6164 | Opc = X86ISD::UCOMI; |
| 6165 | CC = ISD::SETGE; |
| 6166 | break; |
| 6167 | case Intrinsic::x86_sse_ucomineq_ss: |
| 6168 | case Intrinsic::x86_sse2_ucomineq_sd: |
| 6169 | Opc = X86ISD::UCOMI; |
| 6170 | CC = ISD::SETNE; |
| 6171 | break; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6172 | } |
Evan Cheng | 734503b | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 6173 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6174 | SDValue LHS = Op.getOperand(1); |
| 6175 | SDValue RHS = Op.getOperand(2); |
Chris Lattner | 1c39d4c | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 6176 | unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6177 | SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS); |
| 6178 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
Evan Cheng | 0ac3fc2 | 2008-08-17 19:22:34 +0000 | [diff] [blame] | 6179 | DAG.getConstant(X86CC, MVT::i8), Cond); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6180 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6181 | } |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6182 | |
| 6183 | // Fix vector shift instructions where the last operand is a non-immediate |
| 6184 | // i32 value. |
| 6185 | case Intrinsic::x86_sse2_pslli_w: |
| 6186 | case Intrinsic::x86_sse2_pslli_d: |
| 6187 | case Intrinsic::x86_sse2_pslli_q: |
| 6188 | case Intrinsic::x86_sse2_psrli_w: |
| 6189 | case Intrinsic::x86_sse2_psrli_d: |
| 6190 | case Intrinsic::x86_sse2_psrli_q: |
| 6191 | case Intrinsic::x86_sse2_psrai_w: |
| 6192 | case Intrinsic::x86_sse2_psrai_d: |
| 6193 | case Intrinsic::x86_mmx_pslli_w: |
| 6194 | case Intrinsic::x86_mmx_pslli_d: |
| 6195 | case Intrinsic::x86_mmx_pslli_q: |
| 6196 | case Intrinsic::x86_mmx_psrli_w: |
| 6197 | case Intrinsic::x86_mmx_psrli_d: |
| 6198 | case Intrinsic::x86_mmx_psrli_q: |
| 6199 | case Intrinsic::x86_mmx_psrai_w: |
| 6200 | case Intrinsic::x86_mmx_psrai_d: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6201 | SDValue ShAmt = Op.getOperand(2); |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6202 | if (isa<ConstantSDNode>(ShAmt)) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6203 | return SDValue(); |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6204 | |
| 6205 | unsigned NewIntNo = 0; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6206 | MVT ShAmtVT = MVT::v4i32; |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6207 | switch (IntNo) { |
| 6208 | case Intrinsic::x86_sse2_pslli_w: |
| 6209 | NewIntNo = Intrinsic::x86_sse2_psll_w; |
| 6210 | break; |
| 6211 | case Intrinsic::x86_sse2_pslli_d: |
| 6212 | NewIntNo = Intrinsic::x86_sse2_psll_d; |
| 6213 | break; |
| 6214 | case Intrinsic::x86_sse2_pslli_q: |
| 6215 | NewIntNo = Intrinsic::x86_sse2_psll_q; |
| 6216 | break; |
| 6217 | case Intrinsic::x86_sse2_psrli_w: |
| 6218 | NewIntNo = Intrinsic::x86_sse2_psrl_w; |
| 6219 | break; |
| 6220 | case Intrinsic::x86_sse2_psrli_d: |
| 6221 | NewIntNo = Intrinsic::x86_sse2_psrl_d; |
| 6222 | break; |
| 6223 | case Intrinsic::x86_sse2_psrli_q: |
| 6224 | NewIntNo = Intrinsic::x86_sse2_psrl_q; |
| 6225 | break; |
| 6226 | case Intrinsic::x86_sse2_psrai_w: |
| 6227 | NewIntNo = Intrinsic::x86_sse2_psra_w; |
| 6228 | break; |
| 6229 | case Intrinsic::x86_sse2_psrai_d: |
| 6230 | NewIntNo = Intrinsic::x86_sse2_psra_d; |
| 6231 | break; |
| 6232 | default: { |
| 6233 | ShAmtVT = MVT::v2i32; |
| 6234 | switch (IntNo) { |
| 6235 | case Intrinsic::x86_mmx_pslli_w: |
| 6236 | NewIntNo = Intrinsic::x86_mmx_psll_w; |
| 6237 | break; |
| 6238 | case Intrinsic::x86_mmx_pslli_d: |
| 6239 | NewIntNo = Intrinsic::x86_mmx_psll_d; |
| 6240 | break; |
| 6241 | case Intrinsic::x86_mmx_pslli_q: |
| 6242 | NewIntNo = Intrinsic::x86_mmx_psll_q; |
| 6243 | break; |
| 6244 | case Intrinsic::x86_mmx_psrli_w: |
| 6245 | NewIntNo = Intrinsic::x86_mmx_psrl_w; |
| 6246 | break; |
| 6247 | case Intrinsic::x86_mmx_psrli_d: |
| 6248 | NewIntNo = Intrinsic::x86_mmx_psrl_d; |
| 6249 | break; |
| 6250 | case Intrinsic::x86_mmx_psrli_q: |
| 6251 | NewIntNo = Intrinsic::x86_mmx_psrl_q; |
| 6252 | break; |
| 6253 | case Intrinsic::x86_mmx_psrai_w: |
| 6254 | NewIntNo = Intrinsic::x86_mmx_psra_w; |
| 6255 | break; |
| 6256 | case Intrinsic::x86_mmx_psrai_d: |
| 6257 | NewIntNo = Intrinsic::x86_mmx_psra_d; |
| 6258 | break; |
| 6259 | default: abort(); // Can't reach here. |
| 6260 | } |
| 6261 | break; |
| 6262 | } |
| 6263 | } |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6264 | MVT VT = Op.getValueType(); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6265 | ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
| 6266 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt)); |
| 6267 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Evan Cheng | 5759f97 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6268 | DAG.getConstant(NewIntNo, MVT::i32), |
| 6269 | Op.getOperand(1), ShAmt); |
| 6270 | } |
Evan Cheng | 38bcbaf | 2005-12-23 07:31:11 +0000 | [diff] [blame] | 6271 | } |
Chris Lattner | dbdbf0c | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6272 | } |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6273 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6274 | SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) { |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6275 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6276 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6277 | |
| 6278 | if (Depth > 0) { |
| 6279 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); |
| 6280 | SDValue Offset = |
| 6281 | DAG.getConstant(TD->getPointerSize(), |
| 6282 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6283 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6284 | DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6285 | FrameAddr, Offset), |
Bill Wendling | 64e8732 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6286 | NULL, 0); |
| 6287 | } |
| 6288 | |
| 6289 | // Just load the return address. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6290 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6291 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6292 | RetAddrFI, NULL, 0); |
Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6293 | } |
| 6294 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6295 | SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6296 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 6297 | MFI->setFrameAddressIsTaken(true); |
| 6298 | MVT VT = Op.getValueType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6299 | DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful |
Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6300 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
| 6301 | unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP; |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6302 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT); |
Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6303 | while (Depth--) |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6304 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0); |
Evan Cheng | 184793f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6305 | return FrameAddr; |
Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6306 | } |
| 6307 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6308 | SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op, |
Anton Korobeynikov | 260a6b8 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 6309 | SelectionDAG &DAG) { |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6310 | return DAG.getIntPtrConstant(2*TD->getPointerSize()); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6311 | } |
| 6312 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6313 | SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6314 | { |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6315 | MachineFunction &MF = DAG.getMachineFunction(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6316 | SDValue Chain = Op.getOperand(0); |
| 6317 | SDValue Offset = Op.getOperand(1); |
| 6318 | SDValue Handler = Op.getOperand(2); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6319 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6320 | |
Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6321 | SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP, |
| 6322 | getPointerTy()); |
| 6323 | unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6324 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6325 | SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame, |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6326 | DAG.getIntPtrConstant(-TD->getPointerSize())); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6327 | StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset); |
| 6328 | Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6329 | Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr); |
Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6330 | MF.getRegInfo().addLiveOut(StoreAddrReg); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6331 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6332 | return DAG.getNode(X86ISD::EH_RETURN, dl, |
Anton Korobeynikov | b84c167 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6333 | MVT::Other, |
| 6334 | Chain, DAG.getRegister(StoreAddrReg, getPointerTy())); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6335 | } |
| 6336 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6337 | SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op, |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6338 | SelectionDAG &DAG) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6339 | SDValue Root = Op.getOperand(0); |
| 6340 | SDValue Trmp = Op.getOperand(1); // trampoline |
| 6341 | SDValue FPtr = Op.getOperand(2); // nested function |
| 6342 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6343 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6344 | |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6345 | const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6346 | |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6347 | const X86InstrInfo *TII = |
| 6348 | ((X86TargetMachine&)getTargetMachine()).getInstrInfo(); |
| 6349 | |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6350 | if (Subtarget->is64Bit()) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6351 | SDValue OutChains[6]; |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6352 | |
| 6353 | // Large code-model. |
| 6354 | |
| 6355 | const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r); |
| 6356 | const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri); |
| 6357 | |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6358 | const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10); |
| 6359 | const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6360 | |
| 6361 | const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix |
| 6362 | |
| 6363 | // Load the pointer to the nested function into R11. |
| 6364 | unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11 |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6365 | SDValue Addr = Trmp; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6366 | OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
| 6367 | Addr, TrmpAddr, 0); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6368 | |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6369 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6370 | DAG.getConstant(2, MVT::i64)); |
| 6371 | OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6372 | |
| 6373 | // Load the 'nest' parameter value into R10. |
| 6374 | // R10 is specified in X86CallingConv.td |
| 6375 | OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10 |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6376 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6377 | DAG.getConstant(10, MVT::i64)); |
| 6378 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
| 6379 | Addr, TrmpAddr, 10); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6380 | |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6381 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6382 | DAG.getConstant(12, MVT::i64)); |
| 6383 | OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6384 | |
| 6385 | // Jump to the nested function. |
| 6386 | OpCode = (JMP64r << 8) | REX_WB; // jmpq *... |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6387 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6388 | DAG.getConstant(20, MVT::i64)); |
| 6389 | OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
| 6390 | Addr, TrmpAddr, 20); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6391 | |
| 6392 | unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11 |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6393 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6394 | DAG.getConstant(22, MVT::i64)); |
| 6395 | OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr, |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6396 | TrmpAddr, 22); |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6397 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6398 | SDValue Ops[] = |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6399 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) }; |
| 6400 | return DAG.getMergeValues(Ops, 2, dl); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6401 | } else { |
Dan Gohman | bbfb9c5 | 2008-01-31 01:01:48 +0000 | [diff] [blame] | 6402 | const Function *Func = |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6403 | cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue()); |
| 6404 | unsigned CC = Func->getCallingConv(); |
Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6405 | unsigned NestReg; |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6406 | |
| 6407 | switch (CC) { |
| 6408 | default: |
| 6409 | assert(0 && "Unsupported calling convention"); |
| 6410 | case CallingConv::C: |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6411 | case CallingConv::X86_StdCall: { |
| 6412 | // Pass 'nest' parameter in ECX. |
| 6413 | // Must be kept in sync with X86CallingConv.td |
Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6414 | NestReg = X86::ECX; |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6415 | |
| 6416 | // Check that ECX wasn't needed by an 'inreg' parameter. |
| 6417 | const FunctionType *FTy = Func->getFunctionType(); |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6418 | const AttrListPtr &Attrs = Func->getAttributes(); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6419 | |
Chris Lattner | 58d7491 | 2008-03-12 17:45:29 +0000 | [diff] [blame] | 6420 | if (!Attrs.isEmpty() && !Func->isVarArg()) { |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6421 | unsigned InRegCount = 0; |
| 6422 | unsigned Idx = 1; |
| 6423 | |
| 6424 | for (FunctionType::param_iterator I = FTy->param_begin(), |
| 6425 | E = FTy->param_end(); I != E; ++I, ++Idx) |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6426 | if (Attrs.paramHasAttr(Idx, Attribute::InReg)) |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6427 | // FIXME: should only count parameters that are lowered to integers. |
Anton Korobeynikov | bff66b0 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6428 | InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32; |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6429 | |
| 6430 | if (InRegCount > 2) { |
| 6431 | cerr << "Nest register in use - reduce number of inreg parameters!\n"; |
| 6432 | abort(); |
| 6433 | } |
| 6434 | } |
| 6435 | break; |
| 6436 | } |
| 6437 | case CallingConv::X86_FastCall: |
Duncan Sands | bf53c29 | 2008-09-10 13:22:10 +0000 | [diff] [blame] | 6438 | case CallingConv::Fast: |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6439 | // Pass 'nest' parameter in EAX. |
| 6440 | // Must be kept in sync with X86CallingConv.td |
Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6441 | NestReg = X86::EAX; |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6442 | break; |
| 6443 | } |
| 6444 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6445 | SDValue OutChains[4]; |
| 6446 | SDValue Addr, Disp; |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6447 | |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6448 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6449 | DAG.getConstant(10, MVT::i32)); |
| 6450 | Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6451 | |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6452 | const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri); |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6453 | const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6454 | OutChains[0] = DAG.getStore(Root, dl, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6455 | DAG.getConstant(MOV32ri|N86Reg, MVT::i8), |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6456 | Trmp, TrmpAddr, 0); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6457 | |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6458 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6459 | DAG.getConstant(1, MVT::i32)); |
| 6460 | OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6461 | |
Duncan Sands | 339e14f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6462 | const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6463 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6464 | DAG.getConstant(5, MVT::i32)); |
| 6465 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr, |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6466 | TrmpAddr, 5, false, 1); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6467 | |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6468 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6469 | DAG.getConstant(6, MVT::i32)); |
| 6470 | OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6471 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6472 | SDValue Ops[] = |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6473 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) }; |
| 6474 | return DAG.getMergeValues(Ops, 2, dl); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6475 | } |
| 6476 | } |
| 6477 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6478 | SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) { |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6479 | /* |
| 6480 | The rounding mode is in bits 11:10 of FPSR, and has the following |
| 6481 | settings: |
| 6482 | 00 Round to nearest |
| 6483 | 01 Round to -inf |
| 6484 | 10 Round to +inf |
| 6485 | 11 Round to 0 |
| 6486 | |
| 6487 | FLT_ROUNDS, on the other hand, expects the following: |
| 6488 | -1 Undefined |
| 6489 | 0 Round to 0 |
| 6490 | 1 Round to nearest |
| 6491 | 2 Round to +inf |
| 6492 | 3 Round to -inf |
| 6493 | |
| 6494 | To perform the conversion, we do: |
| 6495 | (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3) |
| 6496 | */ |
| 6497 | |
| 6498 | MachineFunction &MF = DAG.getMachineFunction(); |
| 6499 | const TargetMachine &TM = MF.getTarget(); |
| 6500 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); |
| 6501 | unsigned StackAlignment = TFI.getStackAlignment(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6502 | MVT VT = Op.getValueType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6503 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6504 | |
| 6505 | // Save FP Control Word to stack slot |
| 6506 | int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6507 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6508 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6509 | SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other, |
Evan Cheng | 8a186ae | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6510 | DAG.getEntryNode(), StackSlot); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6511 | |
| 6512 | // Load FP Control Word from stack slot |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6513 | SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6514 | |
| 6515 | // Transform as necessary |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6516 | SDValue CWD1 = |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6517 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
| 6518 | DAG.getNode(ISD::AND, dl, MVT::i16, |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6519 | CWD, DAG.getConstant(0x800, MVT::i16)), |
| 6520 | DAG.getConstant(11, MVT::i8)); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6521 | SDValue CWD2 = |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6522 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
| 6523 | DAG.getNode(ISD::AND, dl, MVT::i16, |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6524 | CWD, DAG.getConstant(0x400, MVT::i16)), |
| 6525 | DAG.getConstant(9, MVT::i8)); |
| 6526 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6527 | SDValue RetVal = |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6528 | DAG.getNode(ISD::AND, dl, MVT::i16, |
| 6529 | DAG.getNode(ISD::ADD, dl, MVT::i16, |
| 6530 | DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2), |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6531 | DAG.getConstant(1, MVT::i16)), |
| 6532 | DAG.getConstant(3, MVT::i16)); |
| 6533 | |
| 6534 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6535 | return DAG.getNode((VT.getSizeInBits() < 16 ? |
Dale Johannesen | b300d2a | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 6536 | ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal); |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6537 | } |
| 6538 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6539 | SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6540 | MVT VT = Op.getValueType(); |
| 6541 | MVT OpVT = VT; |
| 6542 | unsigned NumBits = VT.getSizeInBits(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6543 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6544 | |
| 6545 | Op = Op.getOperand(0); |
| 6546 | if (VT == MVT::i8) { |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6547 | // Zero extend to i32 since there is not an i8 bsr. |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6548 | OpVT = MVT::i32; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6549 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6550 | } |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6551 | |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6552 | // Issue a bsr (scan bits in reverse) which also sets EFLAGS. |
| 6553 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6554 | Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op); |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6555 | |
| 6556 | // If src is zero (i.e. bsr sets ZF), returns NumBits. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6557 | SmallVector<SDValue, 4> Ops; |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6558 | Ops.push_back(Op); |
| 6559 | Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT)); |
| 6560 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); |
| 6561 | Ops.push_back(Op.getValue(1)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6562 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4); |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6563 | |
| 6564 | // Finally xor with NumBits-1. |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6565 | Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT)); |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6566 | |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6567 | if (VT == MVT::i8) |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6568 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6569 | return Op; |
| 6570 | } |
| 6571 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6572 | SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6573 | MVT VT = Op.getValueType(); |
| 6574 | MVT OpVT = VT; |
| 6575 | unsigned NumBits = VT.getSizeInBits(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6576 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6577 | |
| 6578 | Op = Op.getOperand(0); |
| 6579 | if (VT == MVT::i8) { |
| 6580 | OpVT = MVT::i32; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6581 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6582 | } |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6583 | |
| 6584 | // Issue a bsf (scan bits forward) which also sets EFLAGS. |
| 6585 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6586 | Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op); |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6587 | |
| 6588 | // If src is zero (i.e. bsf sets ZF), returns NumBits. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6589 | SmallVector<SDValue, 4> Ops; |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6590 | Ops.push_back(Op); |
| 6591 | Ops.push_back(DAG.getConstant(NumBits, OpVT)); |
| 6592 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); |
| 6593 | Ops.push_back(Op.getValue(1)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6594 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4); |
Evan Cheng | 152804e | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6595 | |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6596 | if (VT == MVT::i8) |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6597 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6598 | return Op; |
| 6599 | } |
| 6600 | |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6601 | SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) { |
| 6602 | MVT VT = Op.getValueType(); |
| 6603 | assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply"); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6604 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6605 | |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6606 | // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32); |
| 6607 | // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32); |
| 6608 | // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b ); |
| 6609 | // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi ); |
| 6610 | // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b ); |
| 6611 | // |
| 6612 | // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 ); |
| 6613 | // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 ); |
| 6614 | // return AloBlo + AloBhi + AhiBlo; |
| 6615 | |
| 6616 | SDValue A = Op.getOperand(0); |
| 6617 | SDValue B = Op.getOperand(1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6618 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6619 | SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6620 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
| 6621 | A, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6622 | SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6623 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
| 6624 | B, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6625 | SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6626 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
| 6627 | A, B); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6628 | SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6629 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
| 6630 | A, Bhi); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6631 | SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6632 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
| 6633 | Ahi, B); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6634 | AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6635 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
| 6636 | AloBhi, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6637 | AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6638 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
| 6639 | AhiBlo, DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6640 | SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi); |
| 6641 | Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo); |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6642 | return Res; |
| 6643 | } |
| 6644 | |
| 6645 | |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6646 | SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) { |
| 6647 | // Lower the "add/sub/mul with overflow" instruction into a regular ins plus |
| 6648 | // a "setcc" instruction that checks the overflow flag. The "brcond" lowering |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6649 | // looks for this combo and may remove the "setcc" instruction if the "setcc" |
| 6650 | // has only one use. |
Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6651 | SDNode *N = Op.getNode(); |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6652 | SDValue LHS = N->getOperand(0); |
| 6653 | SDValue RHS = N->getOperand(1); |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6654 | unsigned BaseOp = 0; |
| 6655 | unsigned Cond = 0; |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6656 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6657 | |
| 6658 | switch (Op.getOpcode()) { |
| 6659 | default: assert(0 && "Unknown ovf instruction!"); |
| 6660 | case ISD::SADDO: |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6661 | // A subtract of one will be selected as a INC. Note that INC doesn't |
| 6662 | // set CF, so we can't do this for UADDO. |
| 6663 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) |
| 6664 | if (C->getAPIntValue() == 1) { |
| 6665 | BaseOp = X86ISD::INC; |
| 6666 | Cond = X86::COND_O; |
| 6667 | break; |
| 6668 | } |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6669 | BaseOp = X86ISD::ADD; |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6670 | Cond = X86::COND_O; |
| 6671 | break; |
| 6672 | case ISD::UADDO: |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6673 | BaseOp = X86ISD::ADD; |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6674 | Cond = X86::COND_B; |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6675 | break; |
| 6676 | case ISD::SSUBO: |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6677 | // A subtract of one will be selected as a DEC. Note that DEC doesn't |
| 6678 | // set CF, so we can't do this for USUBO. |
| 6679 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) |
| 6680 | if (C->getAPIntValue() == 1) { |
| 6681 | BaseOp = X86ISD::DEC; |
| 6682 | Cond = X86::COND_O; |
| 6683 | break; |
| 6684 | } |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6685 | BaseOp = X86ISD::SUB; |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6686 | Cond = X86::COND_O; |
| 6687 | break; |
| 6688 | case ISD::USUBO: |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6689 | BaseOp = X86ISD::SUB; |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6690 | Cond = X86::COND_B; |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6691 | break; |
| 6692 | case ISD::SMULO: |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6693 | BaseOp = X86ISD::SMUL; |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6694 | Cond = X86::COND_O; |
| 6695 | break; |
| 6696 | case ISD::UMULO: |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6697 | BaseOp = X86ISD::UMUL; |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6698 | Cond = X86::COND_B; |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6699 | break; |
| 6700 | } |
Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6701 | |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6702 | // Also sets EFLAGS. |
| 6703 | SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6704 | SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS); |
Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6705 | |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6706 | SDValue SetCC = |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6707 | DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1), |
Bill Wendling | bc5e15e | 2008-12-10 02:01:32 +0000 | [diff] [blame] | 6708 | DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1)); |
Bill Wendling | 3fafd93 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6709 | |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6710 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC); |
| 6711 | return Sum; |
Bill Wendling | 41ea7e7 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 6712 | } |
| 6713 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6714 | SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | fd4418f | 2008-06-25 16:07:49 +0000 | [diff] [blame] | 6715 | MVT T = Op.getValueType(); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6716 | DebugLoc dl = Op.getDebugLoc(); |
Andrew Lenharth | a76e2f0 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 6717 | unsigned Reg = 0; |
| 6718 | unsigned size = 0; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6719 | switch(T.getSimpleVT()) { |
| 6720 | default: |
| 6721 | assert(false && "Invalid value type!"); |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6722 | case MVT::i8: Reg = X86::AL; size = 1; break; |
| 6723 | case MVT::i16: Reg = X86::AX; size = 2; break; |
| 6724 | case MVT::i32: Reg = X86::EAX; size = 4; break; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6725 | case MVT::i64: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6726 | assert(Subtarget->is64Bit() && "Node not type legal!"); |
| 6727 | Reg = X86::RAX; size = 8; |
Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6728 | break; |
Bill Wendling | 61edeb5 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6729 | } |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6730 | SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg, |
Dale Johannesen | d18a462 | 2008-09-11 03:12:59 +0000 | [diff] [blame] | 6731 | Op.getOperand(2), SDValue()); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6732 | SDValue Ops[] = { cpIn.getValue(0), |
Evan Cheng | 8a186ae | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6733 | Op.getOperand(1), |
| 6734 | Op.getOperand(3), |
| 6735 | DAG.getTargetConstant(size, MVT::i8), |
| 6736 | cpIn.getValue(1) }; |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6737 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6738 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6739 | SDValue cpOut = |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6740 | DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1)); |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6741 | return cpOut; |
| 6742 | } |
| 6743 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6744 | SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op, |
Gabor Greif | 327ef03 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 6745 | SelectionDAG &DAG) { |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6746 | assert(Subtarget->is64Bit() && "Result not type legalized?"); |
Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6747 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6748 | SDValue TheChain = Op.getOperand(0); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6749 | DebugLoc dl = Op.getDebugLoc(); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6750 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6751 | SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1)); |
| 6752 | SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6753 | rax.getValue(2)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6754 | SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6755 | DAG.getConstant(32, MVT::i8)); |
| 6756 | SDValue Ops[] = { |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6757 | DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp), |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6758 | rdx.getValue(1) |
| 6759 | }; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6760 | return DAG.getMergeValues(Ops, 2, dl); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6761 | } |
| 6762 | |
Dale Johannesen | 71d1bf5 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6763 | SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) { |
| 6764 | SDNode *Node = Op.getNode(); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6765 | DebugLoc dl = Node->getDebugLoc(); |
Dale Johannesen | 71d1bf5 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6766 | MVT T = Node->getValueType(0); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6767 | SDValue negOp = DAG.getNode(ISD::SUB, dl, T, |
Evan Cheng | 242b38b | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 6768 | DAG.getConstant(0, T), Node->getOperand(2)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6769 | return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl, |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6770 | cast<AtomicSDNode>(Node)->getMemoryVT(), |
Dale Johannesen | 71d1bf5 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6771 | Node->getOperand(0), |
| 6772 | Node->getOperand(1), negOp, |
| 6773 | cast<AtomicSDNode>(Node)->getSrcValue(), |
| 6774 | cast<AtomicSDNode>(Node)->getAlignment()); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6775 | } |
| 6776 | |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6777 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 6778 | /// |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6779 | SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6780 | switch (Op.getOpcode()) { |
| 6781 | default: assert(0 && "Should not custom lower this!"); |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6782 | case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG); |
| 6783 | case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6784 | case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); |
| 6785 | case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); |
| 6786 | case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); |
| 6787 | case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG); |
| 6788 | case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG); |
| 6789 | case ISD::ConstantPool: return LowerConstantPool(Op, DAG); |
| 6790 | case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6791 | case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 6792 | case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6793 | case ISD::SHL_PARTS: |
| 6794 | case ISD::SRA_PARTS: |
| 6795 | case ISD::SRL_PARTS: return LowerShift(Op, DAG); |
| 6796 | case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG); |
Dale Johannesen | 1c15bf5 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6797 | case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6798 | case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG); |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6799 | case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6800 | case ISD::FABS: return LowerFABS(Op, DAG); |
| 6801 | case ISD::FNEG: return LowerFNEG(Op, DAG); |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6802 | case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG); |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6803 | case ISD::SETCC: return LowerSETCC(Op, DAG); |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6804 | case ISD::VSETCC: return LowerVSETCC(Op, DAG); |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6805 | case ISD::SELECT: return LowerSELECT(Op, DAG); |
| 6806 | case ISD::BRCOND: return LowerBRCOND(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6807 | case ISD::JumpTable: return LowerJumpTable(Op, DAG); |
Evan Cheng | 32fe103 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 6808 | case ISD::CALL: return LowerCALL(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6809 | case ISD::RET: return LowerRET(Op, DAG); |
Evan Cheng | 1bc7804 | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 6810 | case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6811 | case ISD::VASTART: return LowerVASTART(Op, DAG); |
Dan Gohman | 9018e83 | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6812 | case ISD::VAARG: return LowerVAARG(Op, DAG); |
Evan Cheng | ae64219 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 6813 | case ISD::VACOPY: return LowerVACOPY(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6814 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); |
Nate Begeman | bcc5f36 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6815 | case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); |
| 6816 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6817 | case ISD::FRAME_TO_ARGS_OFFSET: |
| 6818 | return LowerFRAME_TO_ARGS_OFFSET(Op, DAG); |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 6819 | case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6820 | case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG); |
Duncan Sands | b116fac | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6821 | case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG); |
Dan Gohman | 1a02486 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 6822 | case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG); |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6823 | case ISD::CTLZ: return LowerCTLZ(Op, DAG); |
| 6824 | case ISD::CTTZ: return LowerCTTZ(Op, DAG); |
Mon P Wang | af9b952 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6825 | case ISD::MUL: return LowerMUL_V2I64(Op, DAG); |
Bill Wendling | 74c3765 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6826 | case ISD::SADDO: |
| 6827 | case ISD::UADDO: |
| 6828 | case ISD::SSUBO: |
| 6829 | case ISD::USUBO: |
| 6830 | case ISD::SMULO: |
| 6831 | case ISD::UMULO: return LowerXALUO(Op, DAG); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6832 | case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG); |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6833 | } |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6834 | } |
| 6835 | |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6836 | void X86TargetLowering:: |
| 6837 | ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results, |
| 6838 | SelectionDAG &DAG, unsigned NewOp) { |
| 6839 | MVT T = Node->getValueType(0); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6840 | DebugLoc dl = Node->getDebugLoc(); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6841 | assert (T == MVT::i64 && "Only know how to expand i64 atomics"); |
| 6842 | |
| 6843 | SDValue Chain = Node->getOperand(0); |
| 6844 | SDValue In1 = Node->getOperand(1); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6845 | SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6846 | Node->getOperand(2), DAG.getIntPtrConstant(0)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6847 | SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6848 | Node->getOperand(2), DAG.getIntPtrConstant(1)); |
| 6849 | // This is a generalized SDNode, not an AtomicSDNode, so it doesn't |
| 6850 | // have a MemOperand. Pass the info through as a normal operand. |
| 6851 | SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand()); |
| 6852 | SDValue Ops[] = { Chain, In1, In2L, In2H, LSI }; |
| 6853 | SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6854 | SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6855 | SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)}; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6856 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6857 | Results.push_back(Result.getValue(2)); |
| 6858 | } |
| 6859 | |
Duncan Sands | 126d907 | 2008-07-04 11:47:58 +0000 | [diff] [blame] | 6860 | /// ReplaceNodeResults - Replace a node with an illegal result type |
| 6861 | /// with a new node built out of custom code. |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6862 | void X86TargetLowering::ReplaceNodeResults(SDNode *N, |
| 6863 | SmallVectorImpl<SDValue>&Results, |
| 6864 | SelectionDAG &DAG) { |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6865 | DebugLoc dl = N->getDebugLoc(); |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6866 | switch (N->getOpcode()) { |
Duncan Sands | ed294c4 | 2008-10-20 15:56:33 +0000 | [diff] [blame] | 6867 | default: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6868 | assert(false && "Do not know how to custom type legalize this operation!"); |
| 6869 | return; |
| 6870 | case ISD::FP_TO_SINT: { |
Eli Friedman | 948e95a | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6871 | std::pair<SDValue,SDValue> Vals = |
| 6872 | FP_TO_INTHelper(SDValue(N, 0), DAG, true); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6873 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
| 6874 | if (FIST.getNode() != 0) { |
| 6875 | MVT VT = N->getValueType(0); |
| 6876 | // Return a load from the stack slot. |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6877 | Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6878 | } |
| 6879 | return; |
| 6880 | } |
| 6881 | case ISD::READCYCLECOUNTER: { |
| 6882 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
| 6883 | SDValue TheChain = N->getOperand(0); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6884 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6885 | SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32, |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6886 | rd.getValue(1)); |
| 6887 | SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6888 | eax.getValue(2)); |
| 6889 | // Use a buildpair to merge the two 32-bit values into a 64-bit one. |
| 6890 | SDValue Ops[] = { eax, edx }; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6891 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6892 | Results.push_back(edx.getValue(1)); |
| 6893 | return; |
| 6894 | } |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6895 | case ISD::ATOMIC_CMP_SWAP: { |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6896 | MVT T = N->getValueType(0); |
| 6897 | assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap"); |
| 6898 | SDValue cpInL, cpInH; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6899 | cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6900 | DAG.getConstant(0, MVT::i32)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6901 | cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6902 | DAG.getConstant(1, MVT::i32)); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6903 | cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue()); |
| 6904 | cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6905 | cpInL.getValue(1)); |
| 6906 | SDValue swapInL, swapInH; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6907 | swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6908 | DAG.getConstant(0, MVT::i32)); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6909 | swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6910 | DAG.getConstant(1, MVT::i32)); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6911 | swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6912 | cpInH.getValue(1)); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6913 | swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH, |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6914 | swapInL.getValue(1)); |
| 6915 | SDValue Ops[] = { swapInH.getValue(0), |
| 6916 | N->getOperand(1), |
| 6917 | swapInH.getValue(1) }; |
| 6918 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6919 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3); |
Dale Johannesen | dd64c41 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6920 | SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX, |
| 6921 | MVT::i32, Result.getValue(1)); |
| 6922 | SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX, |
| 6923 | MVT::i32, cpOutL.getValue(2)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6924 | SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)}; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6925 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6926 | Results.push_back(cpOutH.getValue(1)); |
| 6927 | return; |
| 6928 | } |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6929 | case ISD::ATOMIC_LOAD_ADD: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6930 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG); |
| 6931 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6932 | case ISD::ATOMIC_LOAD_AND: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6933 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG); |
| 6934 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6935 | case ISD::ATOMIC_LOAD_NAND: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6936 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG); |
| 6937 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6938 | case ISD::ATOMIC_LOAD_OR: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6939 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG); |
| 6940 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6941 | case ISD::ATOMIC_LOAD_SUB: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6942 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG); |
| 6943 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6944 | case ISD::ATOMIC_LOAD_XOR: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6945 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG); |
| 6946 | return; |
Dan Gohman | 0b1d4a7 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6947 | case ISD::ATOMIC_SWAP: |
Duncan Sands | 1607f05 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6948 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG); |
| 6949 | return; |
Chris Lattner | 27a6c73 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6950 | } |
Evan Cheng | 0db9fe6 | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6951 | } |
| 6952 | |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6953 | const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 6954 | switch (Opcode) { |
| 6955 | default: return NULL; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6956 | case X86ISD::BSF: return "X86ISD::BSF"; |
| 6957 | case X86ISD::BSR: return "X86ISD::BSR"; |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 6958 | case X86ISD::SHLD: return "X86ISD::SHLD"; |
| 6959 | case X86ISD::SHRD: return "X86ISD::SHRD"; |
Evan Cheng | ef6ffb1 | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 6960 | case X86ISD::FAND: return "X86ISD::FAND"; |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6961 | case X86ISD::FOR: return "X86ISD::FOR"; |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 6962 | case X86ISD::FXOR: return "X86ISD::FXOR"; |
Evan Cheng | 68c47cb | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6963 | case X86ISD::FSRL: return "X86ISD::FSRL"; |
Evan Cheng | a3195e8 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 6964 | case X86ISD::FILD: return "X86ISD::FILD"; |
Evan Cheng | e3de85b | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 6965 | case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG"; |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6966 | case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM"; |
| 6967 | case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM"; |
| 6968 | case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM"; |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 6969 | case X86ISD::FLD: return "X86ISD::FLD"; |
Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 6970 | case X86ISD::FST: return "X86ISD::FST"; |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6971 | case X86ISD::CALL: return "X86ISD::CALL"; |
| 6972 | case X86ISD::TAILCALL: return "X86ISD::TAILCALL"; |
| 6973 | case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG"; |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 6974 | case X86ISD::BT: return "X86ISD::BT"; |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6975 | case X86ISD::CMP: return "X86ISD::CMP"; |
Evan Cheng | 6be2c58 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6976 | case X86ISD::COMI: return "X86ISD::COMI"; |
| 6977 | case X86ISD::UCOMI: return "X86ISD::UCOMI"; |
Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 6978 | case X86ISD::SETCC: return "X86ISD::SETCC"; |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6979 | case X86ISD::CMOV: return "X86ISD::CMOV"; |
| 6980 | case X86ISD::BRCOND: return "X86ISD::BRCOND"; |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 6981 | case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG"; |
Evan Cheng | 8df346b | 2006-03-04 01:12:00 +0000 | [diff] [blame] | 6982 | case X86ISD::REP_STOS: return "X86ISD::REP_STOS"; |
| 6983 | case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS"; |
Evan Cheng | 7ccced6 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 6984 | case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg"; |
Evan Cheng | 020d2e8 | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 6985 | case X86ISD::Wrapper: return "X86ISD::Wrapper"; |
Chris Lattner | 18c5987 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 6986 | case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP"; |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 6987 | case X86ISD::PEXTRB: return "X86ISD::PEXTRB"; |
Evan Cheng | b067a1e | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 6988 | case X86ISD::PEXTRW: return "X86ISD::PEXTRW"; |
Nate Begeman | 14d12ca | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 6989 | case X86ISD::INSERTPS: return "X86ISD::INSERTPS"; |
| 6990 | case X86ISD::PINSRB: return "X86ISD::PINSRB"; |
Evan Cheng | 653159f | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 6991 | case X86ISD::PINSRW: return "X86ISD::PINSRW"; |
Nate Begeman | b9a47b8 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 6992 | case X86ISD::PSHUFB: return "X86ISD::PSHUFB"; |
Evan Cheng | 8ca2932 | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 6993 | case X86ISD::FMAX: return "X86ISD::FMAX"; |
| 6994 | case X86ISD::FMIN: return "X86ISD::FMIN"; |
Dan Gohman | 2038252 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6995 | case X86ISD::FRSQRT: return "X86ISD::FRSQRT"; |
| 6996 | case X86ISD::FRCP: return "X86ISD::FRCP"; |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6997 | case X86ISD::TLSADDR: return "X86ISD::TLSADDR"; |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 6998 | case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress"; |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6999 | case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN"; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 7000 | case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN"; |
Anton Korobeynikov | 45b22fa | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7001 | case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m"; |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7002 | case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG"; |
| 7003 | case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG"; |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7004 | case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG"; |
| 7005 | case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG"; |
| 7006 | case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG"; |
| 7007 | case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG"; |
| 7008 | case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG"; |
| 7009 | case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG"; |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7010 | case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL"; |
| 7011 | case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD"; |
Evan Cheng | f26ffe9 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 7012 | case X86ISD::VSHL: return "X86ISD::VSHL"; |
| 7013 | case X86ISD::VSRL: return "X86ISD::VSRL"; |
Nate Begeman | 30a0de9 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7014 | case X86ISD::CMPPD: return "X86ISD::CMPPD"; |
| 7015 | case X86ISD::CMPPS: return "X86ISD::CMPPS"; |
| 7016 | case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB"; |
| 7017 | case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW"; |
| 7018 | case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD"; |
| 7019 | case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ"; |
| 7020 | case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB"; |
| 7021 | case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW"; |
| 7022 | case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD"; |
| 7023 | case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ"; |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7024 | case X86ISD::ADD: return "X86ISD::ADD"; |
| 7025 | case X86ISD::SUB: return "X86ISD::SUB"; |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7026 | case X86ISD::SMUL: return "X86ISD::SMUL"; |
| 7027 | case X86ISD::UMUL: return "X86ISD::UMUL"; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7028 | case X86ISD::INC: return "X86ISD::INC"; |
| 7029 | case X86ISD::DEC: return "X86ISD::DEC"; |
Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 7030 | case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM"; |
Evan Cheng | 7226158 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 7031 | } |
| 7032 | } |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7033 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7034 | // isLegalAddressingMode - Return true if the addressing mode represented |
| 7035 | // by AM is legal for this target, for a load/store of the specified type. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7036 | bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM, |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7037 | const Type *Ty) const { |
| 7038 | // X86 supports extremely general addressing modes. |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7039 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7040 | // X86 allows a sign-extended 32-bit immediate field as a displacement. |
| 7041 | if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1) |
| 7042 | return false; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7043 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7044 | if (AM.BaseGV) { |
Evan Cheng | 5278784 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 7045 | // We can only fold this if we don't need an extra load. |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7046 | if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false)) |
| 7047 | return false; |
Dale Johannesen | 203af58 | 2008-12-05 21:47:27 +0000 | [diff] [blame] | 7048 | // If BaseGV requires a register, we cannot also have a BaseReg. |
| 7049 | if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) && |
| 7050 | AM.HasBaseReg) |
| 7051 | return false; |
Evan Cheng | 5278784 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 7052 | |
| 7053 | // X86-64 only supports addr of globals in small code model. |
| 7054 | if (Subtarget->is64Bit()) { |
| 7055 | if (getTargetMachine().getCodeModel() != CodeModel::Small) |
| 7056 | return false; |
| 7057 | // If lower 4G is not available, then we must use rip-relative addressing. |
| 7058 | if (AM.BaseOffs || AM.Scale > 1) |
| 7059 | return false; |
| 7060 | } |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7061 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7062 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7063 | switch (AM.Scale) { |
| 7064 | case 0: |
| 7065 | case 1: |
| 7066 | case 2: |
| 7067 | case 4: |
| 7068 | case 8: |
| 7069 | // These scales always work. |
| 7070 | break; |
| 7071 | case 3: |
| 7072 | case 5: |
| 7073 | case 9: |
| 7074 | // These scales are formed with basereg+scalereg. Only accept if there is |
| 7075 | // no basereg yet. |
| 7076 | if (AM.HasBaseReg) |
| 7077 | return false; |
| 7078 | break; |
| 7079 | default: // Other stuff never works. |
| 7080 | return false; |
| 7081 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7082 | |
Chris Lattner | c9addb7 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7083 | return true; |
| 7084 | } |
| 7085 | |
| 7086 | |
Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7087 | bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const { |
| 7088 | if (!Ty1->isInteger() || !Ty2->isInteger()) |
| 7089 | return false; |
Evan Cheng | e127a73 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7090 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); |
| 7091 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); |
Evan Cheng | 260e07e | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7092 | if (NumBits1 <= NumBits2) |
Evan Cheng | e127a73 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7093 | return false; |
| 7094 | return Subtarget->is64Bit() || NumBits1 < 64; |
Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7095 | } |
| 7096 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7097 | bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const { |
| 7098 | if (!VT1.isInteger() || !VT2.isInteger()) |
Evan Cheng | 3c3ddb3 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7099 | return false; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7100 | unsigned NumBits1 = VT1.getSizeInBits(); |
| 7101 | unsigned NumBits2 = VT2.getSizeInBits(); |
Evan Cheng | 260e07e | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7102 | if (NumBits1 <= NumBits2) |
Evan Cheng | 3c3ddb3 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7103 | return false; |
| 7104 | return Subtarget->is64Bit() || NumBits1 < 64; |
| 7105 | } |
Evan Cheng | 2bd122c | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7106 | |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7107 | bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const { |
Dan Gohman | 349ba49 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 7108 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7109 | return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit(); |
| 7110 | } |
| 7111 | |
| 7112 | bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const { |
Dan Gohman | 349ba49 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 7113 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7114 | return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit(); |
| 7115 | } |
| 7116 | |
Evan Cheng | 8b944d3 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 7117 | bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const { |
| 7118 | // i16 instructions are longer (0x66 prefix) and potentially slower. |
| 7119 | return !(VT1 == MVT::i32 && VT2 == MVT::i16); |
| 7120 | } |
| 7121 | |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7122 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
| 7123 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. |
| 7124 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values |
| 7125 | /// are assumed to be legal. |
| 7126 | bool |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 7127 | X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M, |
| 7128 | MVT VT) const { |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7129 | // Only do shuffles on 128-bit vector types for now. |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7130 | if (VT.getSizeInBits() == 64) |
| 7131 | return false; |
| 7132 | |
| 7133 | // FIXME: pshufb, blends, palignr, shifts. |
| 7134 | return (VT.getVectorNumElements() == 2 || |
| 7135 | ShuffleVectorSDNode::isSplatMask(&M[0], VT) || |
| 7136 | isMOVLMask(M, VT) || |
| 7137 | isSHUFPMask(M, VT) || |
| 7138 | isPSHUFDMask(M, VT) || |
| 7139 | isPSHUFHWMask(M, VT) || |
| 7140 | isPSHUFLWMask(M, VT) || |
| 7141 | isUNPCKLMask(M, VT) || |
| 7142 | isUNPCKHMask(M, VT) || |
| 7143 | isUNPCKL_v_undef_Mask(M, VT) || |
| 7144 | isUNPCKH_v_undef_Mask(M, VT)); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7145 | } |
| 7146 | |
Dan Gohman | 7d8143f | 2008-04-09 20:09:42 +0000 | [diff] [blame] | 7147 | bool |
Nate Begeman | 5a5ca15 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 7148 | X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7149 | MVT VT) const { |
| 7150 | unsigned NumElts = VT.getVectorNumElements(); |
| 7151 | // FIXME: This collection of masks seems suspect. |
| 7152 | if (NumElts == 2) |
| 7153 | return true; |
| 7154 | if (NumElts == 4 && VT.getSizeInBits() == 128) { |
| 7155 | return (isMOVLMask(Mask, VT) || |
| 7156 | isCommutedMOVLMask(Mask, VT, true) || |
| 7157 | isSHUFPMask(Mask, VT) || |
| 7158 | isCommutedSHUFPMask(Mask, VT)); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7159 | } |
| 7160 | return false; |
| 7161 | } |
| 7162 | |
| 7163 | //===----------------------------------------------------------------------===// |
| 7164 | // X86 Scheduler Hooks |
| 7165 | //===----------------------------------------------------------------------===// |
| 7166 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7167 | // private utility function |
| 7168 | MachineBasicBlock * |
| 7169 | X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr, |
| 7170 | MachineBasicBlock *MBB, |
| 7171 | unsigned regOpc, |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7172 | unsigned immOpc, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7173 | unsigned LoadOpc, |
| 7174 | unsigned CXchgOpc, |
| 7175 | unsigned copyOpc, |
| 7176 | unsigned notOpc, |
| 7177 | unsigned EAXreg, |
| 7178 | TargetRegisterClass *RC, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7179 | bool invSrc) const { |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7180 | // For the atomic bitwise operator, we generate |
| 7181 | // thisMBB: |
| 7182 | // newMBB: |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7183 | // ld t1 = [bitinstr.addr] |
| 7184 | // op t2 = t1, [bitinstr.val] |
| 7185 | // mov EAX = t1 |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7186 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
| 7187 | // bz newMBB |
| 7188 | // fallthrough -->nextMBB |
| 7189 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 7190 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7191 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7192 | ++MBBIter; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7193 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7194 | /// First build the CFG |
| 7195 | MachineFunction *F = MBB->getParent(); |
| 7196 | MachineBasicBlock *thisMBB = MBB; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7197 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7198 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7199 | F->insert(MBBIter, newMBB); |
| 7200 | F->insert(MBBIter, nextMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7201 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7202 | // Move all successors to thisMBB to nextMBB |
| 7203 | nextMBB->transferSuccessors(thisMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7204 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7205 | // Update thisMBB to fall through to newMBB |
| 7206 | thisMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7207 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7208 | // newMBB jumps to itself and fall through to nextMBB |
| 7209 | newMBB->addSuccessor(nextMBB); |
| 7210 | newMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7211 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7212 | // Insert instructions into newMBB based on incoming instruction |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7213 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 && |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7214 | "unexpected number of operands"); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7215 | DebugLoc dl = bInstr->getDebugLoc(); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7216 | MachineOperand& destOper = bInstr->getOperand(0); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7217 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7218 | int numArgs = bInstr->getNumOperands() - 1; |
| 7219 | for (int i=0; i < numArgs; ++i) |
| 7220 | argOpers[i] = &bInstr->getOperand(i+1); |
| 7221 | |
| 7222 | // x86 address has 4 operands: base, index, scale, and displacement |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7223 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
| 7224 | int valArgIndx = lastAddrIndx + 1; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7225 | |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7226 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7227 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7228 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7229 | (*MIB).addOperand(*argOpers[i]); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7230 | |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7231 | unsigned tt = F->getRegInfo().createVirtualRegister(RC); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7232 | if (invSrc) { |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7233 | MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7234 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7235 | else |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7236 | tt = t1; |
| 7237 | |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7238 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7239 | assert((argOpers[valArgIndx]->isReg() || |
| 7240 | argOpers[valArgIndx]->isImm()) && |
Dan Gohman | 014278e | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 7241 | "invalid operand"); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7242 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7243 | MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7244 | else |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7245 | MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7246 | MIB.addReg(tt); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7247 | (*MIB).addOperand(*argOpers[valArgIndx]); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7248 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7249 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg); |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7250 | MIB.addReg(t1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7251 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7252 | MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc)); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7253 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7254 | (*MIB).addOperand(*argOpers[i]); |
| 7255 | MIB.addReg(t2); |
Mon P Wang | f595266 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 7256 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
| 7257 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); |
| 7258 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7259 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg()); |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7260 | MIB.addReg(EAXreg); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7261 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7262 | // insert branch |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7263 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7264 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7265 | F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7266 | return nextMBB; |
| 7267 | } |
| 7268 | |
Dale Johannesen | 1b54c7f | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 7269 | // private utility function: 64 bit atomics on 32 bit host. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7270 | MachineBasicBlock * |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7271 | X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr, |
| 7272 | MachineBasicBlock *MBB, |
| 7273 | unsigned regOpcL, |
| 7274 | unsigned regOpcH, |
| 7275 | unsigned immOpcL, |
| 7276 | unsigned immOpcH, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7277 | bool invSrc) const { |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7278 | // For the atomic bitwise operator, we generate |
| 7279 | // thisMBB (instructions are in pairs, except cmpxchg8b) |
| 7280 | // ld t1,t2 = [bitinstr.addr] |
| 7281 | // newMBB: |
| 7282 | // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4) |
| 7283 | // op t5, t6 <- out1, out2, [bitinstr.val] |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7284 | // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val]) |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7285 | // mov ECX, EBX <- t5, t6 |
| 7286 | // mov EAX, EDX <- t1, t2 |
| 7287 | // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit] |
| 7288 | // mov t3, t4 <- EAX, EDX |
| 7289 | // bz newMBB |
| 7290 | // result in out1, out2 |
| 7291 | // fallthrough -->nextMBB |
| 7292 | |
| 7293 | const TargetRegisterClass *RC = X86::GR32RegisterClass; |
| 7294 | const unsigned LoadOpc = X86::MOV32rm; |
| 7295 | const unsigned copyOpc = X86::MOV32rr; |
| 7296 | const unsigned NotOpc = X86::NOT32r; |
| 7297 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 7298 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); |
| 7299 | MachineFunction::iterator MBBIter = MBB; |
| 7300 | ++MBBIter; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7301 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7302 | /// First build the CFG |
| 7303 | MachineFunction *F = MBB->getParent(); |
| 7304 | MachineBasicBlock *thisMBB = MBB; |
| 7305 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7306 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7307 | F->insert(MBBIter, newMBB); |
| 7308 | F->insert(MBBIter, nextMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7309 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7310 | // Move all successors to thisMBB to nextMBB |
| 7311 | nextMBB->transferSuccessors(thisMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7312 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7313 | // Update thisMBB to fall through to newMBB |
| 7314 | thisMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7315 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7316 | // newMBB jumps to itself and fall through to nextMBB |
| 7317 | newMBB->addSuccessor(nextMBB); |
| 7318 | newMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7319 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7320 | DebugLoc dl = bInstr->getDebugLoc(); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7321 | // Insert instructions into newMBB based on incoming instruction |
| 7322 | // There are 8 "real" operands plus 9 implicit def/uses, ignored here. |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7323 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 && |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7324 | "unexpected number of operands"); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7325 | MachineOperand& dest1Oper = bInstr->getOperand(0); |
| 7326 | MachineOperand& dest2Oper = bInstr->getOperand(1); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7327 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
| 7328 | for (int i=0; i < 2 + X86AddrNumOperands; ++i) |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7329 | argOpers[i] = &bInstr->getOperand(i+2); |
| 7330 | |
| 7331 | // x86 address has 4 operands: base, index, scale, and displacement |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7332 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7333 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7334 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7335 | MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7336 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7337 | (*MIB).addOperand(*argOpers[i]); |
| 7338 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7339 | MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2); |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7340 | // add 4 to displacement. |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 7341 | for (int i=0; i <= lastAddrIndx-2; ++i) |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7342 | (*MIB).addOperand(*argOpers[i]); |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7343 | MachineOperand newOp3 = *(argOpers[3]); |
| 7344 | if (newOp3.isImm()) |
| 7345 | newOp3.setImm(newOp3.getImm()+4); |
| 7346 | else |
| 7347 | newOp3.setOffset(newOp3.getOffset()+4); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7348 | (*MIB).addOperand(newOp3); |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 7349 | (*MIB).addOperand(*argOpers[lastAddrIndx]); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7350 | |
| 7351 | // t3/4 are defined later, at the bottom of the loop |
| 7352 | unsigned t3 = F->getRegInfo().createVirtualRegister(RC); |
| 7353 | unsigned t4 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7354 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg()) |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7355 | .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7356 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg()) |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7357 | .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB); |
| 7358 | |
| 7359 | unsigned tt1 = F->getRegInfo().createVirtualRegister(RC); |
| 7360 | unsigned tt2 = F->getRegInfo().createVirtualRegister(RC); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7361 | if (invSrc) { |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7362 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1); |
| 7363 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7364 | } else { |
| 7365 | tt1 = t1; |
| 7366 | tt2 = t2; |
| 7367 | } |
| 7368 | |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7369 | int valArgIndx = lastAddrIndx + 1; |
| 7370 | assert((argOpers[valArgIndx]->isReg() || |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7371 | argOpers[valArgIndx]->isImm()) && |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7372 | "invalid operand"); |
| 7373 | unsigned t5 = F->getRegInfo().createVirtualRegister(RC); |
| 7374 | unsigned t6 = F->getRegInfo().createVirtualRegister(RC); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7375 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7376 | MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7377 | else |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7378 | MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5); |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7379 | if (regOpcL != X86::MOV32rr) |
| 7380 | MIB.addReg(tt1); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7381 | (*MIB).addOperand(*argOpers[valArgIndx]); |
| 7382 | assert(argOpers[valArgIndx + 1]->isReg() == |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7383 | argOpers[valArgIndx]->isReg()); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7384 | assert(argOpers[valArgIndx + 1]->isImm() == |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7385 | argOpers[valArgIndx]->isImm()); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7386 | if (argOpers[valArgIndx + 1]->isReg()) |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7387 | MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7388 | else |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7389 | MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6); |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7390 | if (regOpcH != X86::MOV32rr) |
| 7391 | MIB.addReg(tt2); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7392 | (*MIB).addOperand(*argOpers[valArgIndx + 1]); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7393 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7394 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7395 | MIB.addReg(t1); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7396 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7397 | MIB.addReg(t2); |
| 7398 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7399 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7400 | MIB.addReg(t5); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7401 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7402 | MIB.addReg(t6); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7403 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7404 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B)); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7405 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7406 | (*MIB).addOperand(*argOpers[i]); |
| 7407 | |
| 7408 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
| 7409 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); |
| 7410 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7411 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7412 | MIB.addReg(X86::EAX); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7413 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7414 | MIB.addReg(X86::EDX); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7415 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7416 | // insert branch |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7417 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7418 | |
| 7419 | F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now. |
| 7420 | return nextMBB; |
| 7421 | } |
| 7422 | |
| 7423 | // private utility function |
| 7424 | MachineBasicBlock * |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7425 | X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr, |
| 7426 | MachineBasicBlock *MBB, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7427 | unsigned cmovOpc) const { |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7428 | // For the atomic min/max operator, we generate |
| 7429 | // thisMBB: |
| 7430 | // newMBB: |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7431 | // ld t1 = [min/max.addr] |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7432 | // mov t2 = [min/max.val] |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7433 | // cmp t1, t2 |
| 7434 | // cmov[cond] t2 = t1 |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7435 | // mov EAX = t1 |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7436 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
| 7437 | // bz newMBB |
| 7438 | // fallthrough -->nextMBB |
| 7439 | // |
| 7440 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 7441 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7442 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7443 | ++MBBIter; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7444 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7445 | /// First build the CFG |
| 7446 | MachineFunction *F = MBB->getParent(); |
| 7447 | MachineBasicBlock *thisMBB = MBB; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7448 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7449 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7450 | F->insert(MBBIter, newMBB); |
| 7451 | F->insert(MBBIter, nextMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7452 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7453 | // Move all successors to thisMBB to nextMBB |
| 7454 | nextMBB->transferSuccessors(thisMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7455 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7456 | // Update thisMBB to fall through to newMBB |
| 7457 | thisMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7458 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7459 | // newMBB jumps to newMBB and fall through to nextMBB |
| 7460 | newMBB->addSuccessor(nextMBB); |
| 7461 | newMBB->addSuccessor(newMBB); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7462 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7463 | DebugLoc dl = mInstr->getDebugLoc(); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7464 | // Insert instructions into newMBB based on incoming instruction |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7465 | assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 && |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7466 | "unexpected number of operands"); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7467 | MachineOperand& destOper = mInstr->getOperand(0); |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7468 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7469 | int numArgs = mInstr->getNumOperands() - 1; |
| 7470 | for (int i=0; i < numArgs; ++i) |
| 7471 | argOpers[i] = &mInstr->getOperand(i+1); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7472 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7473 | // x86 address has 4 operands: base, index, scale, and displacement |
Rafael Espindola | a82dfca | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7474 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
| 7475 | int valArgIndx = lastAddrIndx + 1; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7476 | |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7477 | unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7478 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7479 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7480 | (*MIB).addOperand(*argOpers[i]); |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7481 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7482 | // We only support register and immediate values |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7483 | assert((argOpers[valArgIndx]->isReg() || |
| 7484 | argOpers[valArgIndx]->isImm()) && |
Dan Gohman | 014278e | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 7485 | "invalid operand"); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7486 | |
| 7487 | unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7488 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7489 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7490 | else |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7491 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7492 | (*MIB).addOperand(*argOpers[valArgIndx]); |
| 7493 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7494 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX); |
Mon P Wang | ab3e747 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7495 | MIB.addReg(t1); |
| 7496 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7497 | MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr)); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7498 | MIB.addReg(t1); |
| 7499 | MIB.addReg(t2); |
| 7500 | |
| 7501 | // Generate movc |
| 7502 | unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7503 | MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7504 | MIB.addReg(t2); |
| 7505 | MIB.addReg(t1); |
| 7506 | |
| 7507 | // Cmp and exchange if none has modified the memory location |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7508 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32)); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7509 | for (int i=0; i <= lastAddrIndx; ++i) |
| 7510 | (*MIB).addOperand(*argOpers[i]); |
| 7511 | MIB.addReg(t3); |
Mon P Wang | f595266 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 7512 | assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
| 7513 | (*MIB).addMemOperand(*F, *mInstr->memoperands_begin()); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7514 | |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7515 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg()); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7516 | MIB.addReg(X86::EAX); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7517 | |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7518 | // insert branch |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7519 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7520 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7521 | F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7522 | return nextMBB; |
| 7523 | } |
| 7524 | |
| 7525 | |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7526 | MachineBasicBlock * |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 7527 | X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7528 | MachineBasicBlock *BB) const { |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7529 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7530 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7531 | switch (MI->getOpcode()) { |
| 7532 | default: assert(false && "Unexpected instr type to insert"); |
Mon P Wang | 9e5ecb8 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 7533 | case X86::CMOV_V1I64: |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7534 | case X86::CMOV_FR32: |
| 7535 | case X86::CMOV_FR64: |
| 7536 | case X86::CMOV_V4F32: |
| 7537 | case X86::CMOV_V2F64: |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 7538 | case X86::CMOV_V2I64: { |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7539 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
| 7540 | // diamond control-flow pattern. The incoming instruction knows the |
| 7541 | // destination vreg to set, the condition code register to branch on, the |
| 7542 | // true/false values to select between, and a branch opcode to use. |
| 7543 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7544 | MachineFunction::iterator It = BB; |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7545 | ++It; |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7546 | |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7547 | // thisMBB: |
| 7548 | // ... |
| 7549 | // TrueVal = ... |
| 7550 | // cmpTY ccX, r1, r2 |
| 7551 | // bCC copy1MBB |
| 7552 | // fallthrough --> copy0MBB |
| 7553 | MachineBasicBlock *thisMBB = BB; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7554 | MachineFunction *F = BB->getParent(); |
| 7555 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 7556 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7557 | unsigned Opc = |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7558 | X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm()); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7559 | BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7560 | F->insert(It, copy0MBB); |
| 7561 | F->insert(It, sinkMBB); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7562 | // Update machine-CFG edges by transferring all successors of the current |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7563 | // block to the new block which will contain the Phi node for the select. |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7564 | sinkMBB->transferSuccessors(BB); |
| 7565 | |
| 7566 | // Add the true and fallthrough blocks as its successors. |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7567 | BB->addSuccessor(copy0MBB); |
| 7568 | BB->addSuccessor(sinkMBB); |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7569 | |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7570 | // copy0MBB: |
| 7571 | // %FalseValue = ... |
| 7572 | // # fallthrough to sinkMBB |
| 7573 | BB = copy0MBB; |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7574 | |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7575 | // Update machine-CFG edges |
| 7576 | BB->addSuccessor(sinkMBB); |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7577 | |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7578 | // sinkMBB: |
| 7579 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] |
| 7580 | // ... |
| 7581 | BB = sinkMBB; |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7582 | BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg()) |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7583 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) |
| 7584 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); |
| 7585 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7586 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7587 | return BB; |
| 7588 | } |
| 7589 | |
Dale Johannesen | 849f214 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 7590 | case X86::FP32_TO_INT16_IN_MEM: |
| 7591 | case X86::FP32_TO_INT32_IN_MEM: |
| 7592 | case X86::FP32_TO_INT64_IN_MEM: |
| 7593 | case X86::FP64_TO_INT16_IN_MEM: |
| 7594 | case X86::FP64_TO_INT32_IN_MEM: |
Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7595 | case X86::FP64_TO_INT64_IN_MEM: |
| 7596 | case X86::FP80_TO_INT16_IN_MEM: |
| 7597 | case X86::FP80_TO_INT32_IN_MEM: |
| 7598 | case X86::FP80_TO_INT64_IN_MEM: { |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7599 | // Change the floating point control register to use "round towards zero" |
| 7600 | // mode when truncating to an integer value. |
| 7601 | MachineFunction *F = BB->getParent(); |
| 7602 | int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7603 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7604 | |
| 7605 | // Load the old value of the high byte of the control word... |
| 7606 | unsigned OldCW = |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 7607 | F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7608 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW), |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7609 | CWFrameIdx); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7610 | |
| 7611 | // Set the high part to be round to zero... |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7612 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx) |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7613 | .addImm(0xC7F); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7614 | |
| 7615 | // Reload the modified control word now... |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7616 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7617 | |
| 7618 | // Restore the memory image of control word to original value |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7619 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx) |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7620 | .addReg(OldCW); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7621 | |
| 7622 | // Get the X86 opcode to use. |
| 7623 | unsigned Opc; |
| 7624 | switch (MI->getOpcode()) { |
| 7625 | default: assert(0 && "illegal opcode!"); |
Dale Johannesen | e377d4d | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 7626 | case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break; |
| 7627 | case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break; |
| 7628 | case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break; |
| 7629 | case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break; |
| 7630 | case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break; |
| 7631 | case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break; |
Dale Johannesen | a996d52 | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7632 | case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break; |
| 7633 | case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break; |
| 7634 | case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break; |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7635 | } |
| 7636 | |
| 7637 | X86AddressMode AM; |
| 7638 | MachineOperand &Op = MI->getOperand(0); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7639 | if (Op.isReg()) { |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7640 | AM.BaseType = X86AddressMode::RegBase; |
| 7641 | AM.Base.Reg = Op.getReg(); |
| 7642 | } else { |
| 7643 | AM.BaseType = X86AddressMode::FrameIndexBase; |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 7644 | AM.Base.FrameIndex = Op.getIndex(); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7645 | } |
| 7646 | Op = MI->getOperand(1); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7647 | if (Op.isImm()) |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7648 | AM.Scale = Op.getImm(); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7649 | Op = MI->getOperand(2); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7650 | if (Op.isImm()) |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7651 | AM.IndexReg = Op.getImm(); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7652 | Op = MI->getOperand(3); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7653 | if (Op.isGlobal()) { |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7654 | AM.GV = Op.getGlobal(); |
| 7655 | } else { |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7656 | AM.Disp = Op.getImm(); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7657 | } |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7658 | addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM) |
Rafael Espindola | 8ef2b89 | 2009-04-08 08:09:33 +0000 | [diff] [blame] | 7659 | .addReg(MI->getOperand(X86AddrNumOperands).getReg()); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7660 | |
| 7661 | // Reload the original control word now. |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7662 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7663 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7664 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7665 | return BB; |
| 7666 | } |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7667 | case X86::ATOMAND32: |
| 7668 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7669 | X86::AND32ri, X86::MOV32rm, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7670 | X86::LCMPXCHG32, X86::MOV32rr, |
| 7671 | X86::NOT32r, X86::EAX, |
| 7672 | X86::GR32RegisterClass); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7673 | case X86::ATOMOR32: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7674 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr, |
| 7675 | X86::OR32ri, X86::MOV32rm, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7676 | X86::LCMPXCHG32, X86::MOV32rr, |
| 7677 | X86::NOT32r, X86::EAX, |
| 7678 | X86::GR32RegisterClass); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7679 | case X86::ATOMXOR32: |
| 7680 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7681 | X86::XOR32ri, X86::MOV32rm, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7682 | X86::LCMPXCHG32, X86::MOV32rr, |
| 7683 | X86::NOT32r, X86::EAX, |
| 7684 | X86::GR32RegisterClass); |
Andrew Lenharth | 507a58a | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7685 | case X86::ATOMNAND32: |
| 7686 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7687 | X86::AND32ri, X86::MOV32rm, |
| 7688 | X86::LCMPXCHG32, X86::MOV32rr, |
| 7689 | X86::NOT32r, X86::EAX, |
| 7690 | X86::GR32RegisterClass, true); |
Mon P Wang | 63307c3 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7691 | case X86::ATOMMIN32: |
| 7692 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr); |
| 7693 | case X86::ATOMMAX32: |
| 7694 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr); |
| 7695 | case X86::ATOMUMIN32: |
| 7696 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr); |
| 7697 | case X86::ATOMUMAX32: |
| 7698 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr); |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7699 | |
| 7700 | case X86::ATOMAND16: |
| 7701 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, |
| 7702 | X86::AND16ri, X86::MOV16rm, |
| 7703 | X86::LCMPXCHG16, X86::MOV16rr, |
| 7704 | X86::NOT16r, X86::AX, |
| 7705 | X86::GR16RegisterClass); |
| 7706 | case X86::ATOMOR16: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7707 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7708 | X86::OR16ri, X86::MOV16rm, |
| 7709 | X86::LCMPXCHG16, X86::MOV16rr, |
| 7710 | X86::NOT16r, X86::AX, |
| 7711 | X86::GR16RegisterClass); |
| 7712 | case X86::ATOMXOR16: |
| 7713 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr, |
| 7714 | X86::XOR16ri, X86::MOV16rm, |
| 7715 | X86::LCMPXCHG16, X86::MOV16rr, |
| 7716 | X86::NOT16r, X86::AX, |
| 7717 | X86::GR16RegisterClass); |
| 7718 | case X86::ATOMNAND16: |
| 7719 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, |
| 7720 | X86::AND16ri, X86::MOV16rm, |
| 7721 | X86::LCMPXCHG16, X86::MOV16rr, |
| 7722 | X86::NOT16r, X86::AX, |
| 7723 | X86::GR16RegisterClass, true); |
| 7724 | case X86::ATOMMIN16: |
| 7725 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr); |
| 7726 | case X86::ATOMMAX16: |
| 7727 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr); |
| 7728 | case X86::ATOMUMIN16: |
| 7729 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr); |
| 7730 | case X86::ATOMUMAX16: |
| 7731 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr); |
| 7732 | |
| 7733 | case X86::ATOMAND8: |
| 7734 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, |
| 7735 | X86::AND8ri, X86::MOV8rm, |
| 7736 | X86::LCMPXCHG8, X86::MOV8rr, |
| 7737 | X86::NOT8r, X86::AL, |
| 7738 | X86::GR8RegisterClass); |
| 7739 | case X86::ATOMOR8: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7740 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr, |
Dale Johannesen | 140be2d | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7741 | X86::OR8ri, X86::MOV8rm, |
| 7742 | X86::LCMPXCHG8, X86::MOV8rr, |
| 7743 | X86::NOT8r, X86::AL, |
| 7744 | X86::GR8RegisterClass); |
| 7745 | case X86::ATOMXOR8: |
| 7746 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr, |
| 7747 | X86::XOR8ri, X86::MOV8rm, |
| 7748 | X86::LCMPXCHG8, X86::MOV8rr, |
| 7749 | X86::NOT8r, X86::AL, |
| 7750 | X86::GR8RegisterClass); |
| 7751 | case X86::ATOMNAND8: |
| 7752 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, |
| 7753 | X86::AND8ri, X86::MOV8rm, |
| 7754 | X86::LCMPXCHG8, X86::MOV8rr, |
| 7755 | X86::NOT8r, X86::AL, |
| 7756 | X86::GR8RegisterClass, true); |
| 7757 | // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way. |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7758 | // This group is for 64-bit host. |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7759 | case X86::ATOMAND64: |
| 7760 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7761 | X86::AND64ri32, X86::MOV64rm, |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7762 | X86::LCMPXCHG64, X86::MOV64rr, |
| 7763 | X86::NOT64r, X86::RAX, |
| 7764 | X86::GR64RegisterClass); |
| 7765 | case X86::ATOMOR64: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7766 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr, |
| 7767 | X86::OR64ri32, X86::MOV64rm, |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7768 | X86::LCMPXCHG64, X86::MOV64rr, |
| 7769 | X86::NOT64r, X86::RAX, |
| 7770 | X86::GR64RegisterClass); |
| 7771 | case X86::ATOMXOR64: |
| 7772 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr, |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7773 | X86::XOR64ri32, X86::MOV64rm, |
Dale Johannesen | a99e384 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7774 | X86::LCMPXCHG64, X86::MOV64rr, |
| 7775 | X86::NOT64r, X86::RAX, |
| 7776 | X86::GR64RegisterClass); |
| 7777 | case X86::ATOMNAND64: |
| 7778 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, |
| 7779 | X86::AND64ri32, X86::MOV64rm, |
| 7780 | X86::LCMPXCHG64, X86::MOV64rr, |
| 7781 | X86::NOT64r, X86::RAX, |
| 7782 | X86::GR64RegisterClass, true); |
| 7783 | case X86::ATOMMIN64: |
| 7784 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr); |
| 7785 | case X86::ATOMMAX64: |
| 7786 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr); |
| 7787 | case X86::ATOMUMIN64: |
| 7788 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr); |
| 7789 | case X86::ATOMUMAX64: |
| 7790 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7791 | |
| 7792 | // This group does 64-bit operations on a 32-bit host. |
| 7793 | case X86::ATOMAND6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7794 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7795 | X86::AND32rr, X86::AND32rr, |
| 7796 | X86::AND32ri, X86::AND32ri, |
| 7797 | false); |
| 7798 | case X86::ATOMOR6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7799 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7800 | X86::OR32rr, X86::OR32rr, |
| 7801 | X86::OR32ri, X86::OR32ri, |
| 7802 | false); |
| 7803 | case X86::ATOMXOR6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7804 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7805 | X86::XOR32rr, X86::XOR32rr, |
| 7806 | X86::XOR32ri, X86::XOR32ri, |
| 7807 | false); |
| 7808 | case X86::ATOMNAND6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7809 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7810 | X86::AND32rr, X86::AND32rr, |
| 7811 | X86::AND32ri, X86::AND32ri, |
| 7812 | true); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7813 | case X86::ATOMADD6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7814 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7815 | X86::ADD32rr, X86::ADC32rr, |
| 7816 | X86::ADD32ri, X86::ADC32ri, |
| 7817 | false); |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7818 | case X86::ATOMSUB6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7819 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7820 | X86::SUB32rr, X86::SBB32rr, |
| 7821 | X86::SUB32ri, X86::SBB32ri, |
| 7822 | false); |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7823 | case X86::ATOMSWAP6432: |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7824 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7825 | X86::MOV32rr, X86::MOV32rr, |
| 7826 | X86::MOV32ri, X86::MOV32ri, |
| 7827 | false); |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7828 | } |
| 7829 | } |
| 7830 | |
| 7831 | //===----------------------------------------------------------------------===// |
| 7832 | // X86 Optimization Hooks |
| 7833 | //===----------------------------------------------------------------------===// |
| 7834 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7835 | void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | 977a76f | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 7836 | const APInt &Mask, |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7837 | APInt &KnownZero, |
| 7838 | APInt &KnownOne, |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 7839 | const SelectionDAG &DAG, |
Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 7840 | unsigned Depth) const { |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7841 | unsigned Opc = Op.getOpcode(); |
Evan Cheng | 865f060 | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 7842 | assert((Opc >= ISD::BUILTIN_OP_END || |
| 7843 | Opc == ISD::INTRINSIC_WO_CHAIN || |
| 7844 | Opc == ISD::INTRINSIC_W_CHAIN || |
| 7845 | Opc == ISD::INTRINSIC_VOID) && |
| 7846 | "Should use MaskedValueIsZero if you don't know whether Op" |
| 7847 | " is a target node!"); |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7848 | |
Dan Gohman | f4f92f5 | 2008-02-13 23:07:24 +0000 | [diff] [blame] | 7849 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything. |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7850 | switch (Opc) { |
Evan Cheng | 865f060 | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 7851 | default: break; |
Evan Cheng | 97d0e0e | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 7852 | case X86ISD::ADD: |
| 7853 | case X86ISD::SUB: |
| 7854 | case X86ISD::SMUL: |
| 7855 | case X86ISD::UMUL: |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7856 | case X86ISD::INC: |
| 7857 | case X86ISD::DEC: |
Evan Cheng | 97d0e0e | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 7858 | // These nodes' second result is a boolean. |
| 7859 | if (Op.getResNo() == 0) |
| 7860 | break; |
| 7861 | // Fallthrough |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7862 | case X86ISD::SETCC: |
Dan Gohman | fd29e0e | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7863 | KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(), |
| 7864 | Mask.getBitWidth() - 1); |
Nate Begeman | 368e18d | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 7865 | break; |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7866 | } |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7867 | } |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 7868 | |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7869 | /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7870 | /// node is a GlobalAddress + offset. |
| 7871 | bool X86TargetLowering::isGAPlusOffset(SDNode *N, |
| 7872 | GlobalValue* &GA, int64_t &Offset) const{ |
| 7873 | if (N->getOpcode() == X86ISD::Wrapper) { |
| 7874 | if (isa<GlobalAddressSDNode>(N->getOperand(0))) { |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7875 | GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal(); |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 7876 | Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset(); |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7877 | return true; |
| 7878 | } |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7879 | } |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7880 | return TargetLowering::isGAPlusOffset(N, GA, Offset); |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7881 | } |
| 7882 | |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7883 | static bool isBaseAlignmentOfN(unsigned N, SDNode *Base, |
| 7884 | const TargetLowering &TLI) { |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7885 | GlobalValue *GV; |
Nick Lewycky | 916a9f0 | 2008-02-02 08:29:58 +0000 | [diff] [blame] | 7886 | int64_t Offset = 0; |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7887 | if (TLI.isGAPlusOffset(Base, GV, Offset)) |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7888 | return (GV->getAlignment() >= N && (Offset % N) == 0); |
Chris Lattner | ba96fbc | 2008-01-26 20:07:42 +0000 | [diff] [blame] | 7889 | // DAG combine handles the stack object case. |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7890 | return false; |
| 7891 | } |
| 7892 | |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7893 | static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems, |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7894 | MVT EVT, LoadSDNode *&LDBase, |
| 7895 | unsigned &LastLoadedElt, |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7896 | SelectionDAG &DAG, MachineFrameInfo *MFI, |
| 7897 | const TargetLowering &TLI) { |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7898 | LDBase = NULL; |
Anton Korobeynikov | b51b6cf | 2009-06-09 23:00:39 +0000 | [diff] [blame] | 7899 | LastLoadedElt = -1U; |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7900 | for (unsigned i = 0; i < NumElems; ++i) { |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7901 | if (N->getMaskElt(i) < 0) { |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7902 | if (!LDBase) |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7903 | return false; |
| 7904 | continue; |
| 7905 | } |
| 7906 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7907 | SDValue Elt = DAG.getShuffleScalarElt(N, i); |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7908 | if (!Elt.getNode() || |
| 7909 | (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode()))) |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7910 | return false; |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7911 | if (!LDBase) { |
| 7912 | if (Elt.getNode()->getOpcode() == ISD::UNDEF) |
Evan Cheng | 50d9e72 | 2008-05-10 06:46:49 +0000 | [diff] [blame] | 7913 | return false; |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7914 | LDBase = cast<LoadSDNode>(Elt.getNode()); |
| 7915 | LastLoadedElt = i; |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7916 | continue; |
| 7917 | } |
| 7918 | if (Elt.getOpcode() == ISD::UNDEF) |
| 7919 | continue; |
| 7920 | |
Nate Begeman | abc0199 | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7921 | LoadSDNode *LD = cast<LoadSDNode>(Elt); |
Nate Begeman | abc0199 | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7922 | if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI)) |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7923 | return false; |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7924 | LastLoadedElt = i; |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7925 | } |
| 7926 | return true; |
| 7927 | } |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7928 | |
| 7929 | /// PerformShuffleCombine - Combine a vector_shuffle that is equal to |
| 7930 | /// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load |
| 7931 | /// if the load addresses are consecutive, non-overlapping, and in the right |
Mon P Wang | 1e95580 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7932 | /// order. In the case of v2i64, it will see if it can rewrite the |
| 7933 | /// shuffle to be an appropriate build vector so it can take advantage of |
| 7934 | // performBuildVectorCombine. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7935 | static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG, |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7936 | const TargetLowering &TLI) { |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7937 | DebugLoc dl = N->getDebugLoc(); |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7938 | MVT VT = N->getValueType(0); |
| 7939 | MVT EVT = VT.getVectorElementType(); |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7940 | ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N); |
| 7941 | unsigned NumElems = VT.getVectorNumElements(); |
Mon P Wang | 1e95580 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7942 | |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7943 | if (VT.getSizeInBits() != 128) |
| 7944 | return SDValue(); |
| 7945 | |
Mon P Wang | 1e95580 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7946 | // Try to combine a vector_shuffle into a 128-bit load. |
| 7947 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7948 | LoadSDNode *LD = NULL; |
| 7949 | unsigned LastLoadedElt; |
| 7950 | if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG, |
| 7951 | MFI, TLI)) |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7952 | return SDValue(); |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7953 | |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7954 | if (LastLoadedElt == NumElems - 1) { |
| 7955 | if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI)) |
| 7956 | return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(), |
| 7957 | LD->getSrcValue(), LD->getSrcValueOffset(), |
| 7958 | LD->isVolatile()); |
Dale Johannesen | e4d209d | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7959 | return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(), |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7960 | LD->getSrcValue(), LD->getSrcValueOffset(), |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7961 | LD->isVolatile(), LD->getAlignment()); |
| 7962 | } else if (NumElems == 4 && LastLoadedElt == 1) { |
| 7963 | SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other); |
Nate Begeman | abc0199 | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7964 | SDValue Ops[] = { LD->getChain(), LD->getBasePtr() }; |
| 7965 | SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2); |
Nate Begeman | abc0199 | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7966 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode); |
| 7967 | } |
| 7968 | return SDValue(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7969 | } |
Evan Cheng | d880b97 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7970 | |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7971 | /// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7972 | static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG, |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7973 | const X86Subtarget *Subtarget) { |
| 7974 | DebugLoc DL = N->getDebugLoc(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7975 | SDValue Cond = N->getOperand(0); |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7976 | // Get the LHS/RHS of the select. |
| 7977 | SDValue LHS = N->getOperand(1); |
| 7978 | SDValue RHS = N->getOperand(2); |
| 7979 | |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7980 | // If we have SSE[12] support, try to form min/max nodes. |
| 7981 | if (Subtarget->hasSSE2() && |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7982 | (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) && |
| 7983 | Cond.getOpcode() == ISD::SETCC) { |
| 7984 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7985 | |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7986 | unsigned Opcode = 0; |
| 7987 | if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) { |
| 7988 | switch (CC) { |
| 7989 | default: break; |
| 7990 | case ISD::SETOLE: // (X <= Y) ? X : Y -> min |
| 7991 | case ISD::SETULE: |
| 7992 | case ISD::SETLE: |
| 7993 | if (!UnsafeFPMath) break; |
| 7994 | // FALL THROUGH. |
| 7995 | case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min |
| 7996 | case ISD::SETLT: |
| 7997 | Opcode = X86ISD::FMIN; |
| 7998 | break; |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7999 | |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8000 | case ISD::SETOGT: // (X > Y) ? X : Y -> max |
| 8001 | case ISD::SETUGT: |
| 8002 | case ISD::SETGT: |
| 8003 | if (!UnsafeFPMath) break; |
| 8004 | // FALL THROUGH. |
| 8005 | case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max |
| 8006 | case ISD::SETGE: |
| 8007 | Opcode = X86ISD::FMAX; |
| 8008 | break; |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 8009 | } |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8010 | } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) { |
| 8011 | switch (CC) { |
| 8012 | default: break; |
| 8013 | case ISD::SETOGT: // (X > Y) ? Y : X -> min |
| 8014 | case ISD::SETUGT: |
| 8015 | case ISD::SETGT: |
| 8016 | if (!UnsafeFPMath) break; |
| 8017 | // FALL THROUGH. |
| 8018 | case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min |
| 8019 | case ISD::SETGE: |
| 8020 | Opcode = X86ISD::FMIN; |
| 8021 | break; |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8022 | |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8023 | case ISD::SETOLE: // (X <= Y) ? Y : X -> max |
| 8024 | case ISD::SETULE: |
| 8025 | case ISD::SETLE: |
| 8026 | if (!UnsafeFPMath) break; |
| 8027 | // FALL THROUGH. |
| 8028 | case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max |
| 8029 | case ISD::SETLT: |
| 8030 | Opcode = X86ISD::FMAX; |
| 8031 | break; |
| 8032 | } |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 8033 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8034 | |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8035 | if (Opcode) |
| 8036 | return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS); |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 8037 | } |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8038 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8039 | // If this is a select between two integer constants, try to do some |
| 8040 | // optimizations. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8041 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) { |
| 8042 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS)) |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8043 | // Don't do this for crazy integer types. |
| 8044 | if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) { |
| 8045 | // If this is efficiently invertible, canonicalize the LHSC/RHSC values |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8046 | // so that TrueC (the true value) is larger than FalseC. |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8047 | bool NeedsCondInvert = false; |
| 8048 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8049 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) && |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8050 | // Efficiently invertible. |
| 8051 | (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible. |
| 8052 | (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible. |
| 8053 | isa<ConstantSDNode>(Cond.getOperand(1))))) { |
| 8054 | NeedsCondInvert = true; |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8055 | std::swap(TrueC, FalseC); |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8056 | } |
| 8057 | |
| 8058 | // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8059 | if (FalseC->getAPIntValue() == 0 && |
| 8060 | TrueC->getAPIntValue().isPowerOf2()) { |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8061 | if (NeedsCondInvert) // Invert the condition if needed. |
| 8062 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, |
| 8063 | DAG.getConstant(1, Cond.getValueType())); |
| 8064 | |
| 8065 | // Zero extend the condition if needed. |
| 8066 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond); |
| 8067 | |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8068 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8069 | return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond, |
| 8070 | DAG.getConstant(ShAmt, MVT::i8)); |
| 8071 | } |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8072 | |
| 8073 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8074 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8075 | if (NeedsCondInvert) // Invert the condition if needed. |
| 8076 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, |
| 8077 | DAG.getConstant(1, Cond.getValueType())); |
| 8078 | |
| 8079 | // Zero extend the condition if needed. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8080 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
| 8081 | FalseC->getValueType(0), Cond); |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8082 | return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8083 | SDValue(FalseC, 0)); |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8084 | } |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8085 | |
| 8086 | // Optimize cases that will turn into an LEA instruction. This requires |
| 8087 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). |
| 8088 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { |
| 8089 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); |
| 8090 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; |
| 8091 | |
| 8092 | bool isFastMultiplier = false; |
| 8093 | if (Diff < 10) { |
| 8094 | switch ((unsigned char)Diff) { |
| 8095 | default: break; |
| 8096 | case 1: // result = add base, cond |
| 8097 | case 2: // result = lea base( , cond*2) |
| 8098 | case 3: // result = lea base(cond, cond*2) |
| 8099 | case 4: // result = lea base( , cond*4) |
| 8100 | case 5: // result = lea base(cond, cond*4) |
| 8101 | case 8: // result = lea base( , cond*8) |
| 8102 | case 9: // result = lea base(cond, cond*8) |
| 8103 | isFastMultiplier = true; |
| 8104 | break; |
| 8105 | } |
| 8106 | } |
| 8107 | |
| 8108 | if (isFastMultiplier) { |
| 8109 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); |
| 8110 | if (NeedsCondInvert) // Invert the condition if needed. |
| 8111 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, |
| 8112 | DAG.getConstant(1, Cond.getValueType())); |
| 8113 | |
| 8114 | // Zero extend the condition if needed. |
| 8115 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), |
| 8116 | Cond); |
| 8117 | // Scale the condition by the difference. |
| 8118 | if (Diff != 1) |
| 8119 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, |
| 8120 | DAG.getConstant(Diff, Cond.getValueType())); |
| 8121 | |
| 8122 | // Add the base if non-zero. |
| 8123 | if (FalseC->getAPIntValue() != 0) |
| 8124 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
| 8125 | SDValue(FalseC, 0)); |
| 8126 | return Cond; |
| 8127 | } |
| 8128 | } |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8129 | } |
| 8130 | } |
| 8131 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8132 | return SDValue(); |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 8133 | } |
| 8134 | |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8135 | /// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL] |
| 8136 | static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG, |
| 8137 | TargetLowering::DAGCombinerInfo &DCI) { |
| 8138 | DebugLoc DL = N->getDebugLoc(); |
| 8139 | |
| 8140 | // If the flag operand isn't dead, don't touch this CMOV. |
| 8141 | if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty()) |
| 8142 | return SDValue(); |
| 8143 | |
| 8144 | // If this is a select between two integer constants, try to do some |
| 8145 | // optimizations. Note that the operands are ordered the opposite of SELECT |
| 8146 | // operands. |
| 8147 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) { |
| 8148 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) { |
| 8149 | // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is |
| 8150 | // larger than FalseC (the false value). |
| 8151 | X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2); |
| 8152 | |
| 8153 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) { |
| 8154 | CC = X86::GetOppositeBranchCondition(CC); |
| 8155 | std::swap(TrueC, FalseC); |
| 8156 | } |
| 8157 | |
| 8158 | // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8159 | // This is efficient for any integer data type (including i8/i16) and |
| 8160 | // shift amount. |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8161 | if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) { |
| 8162 | SDValue Cond = N->getOperand(3); |
| 8163 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
| 8164 | DAG.getConstant(CC, MVT::i8), Cond); |
| 8165 | |
| 8166 | // Zero extend the condition if needed. |
| 8167 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond); |
| 8168 | |
| 8169 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); |
| 8170 | Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond, |
| 8171 | DAG.getConstant(ShAmt, MVT::i8)); |
| 8172 | if (N->getNumValues() == 2) // Dead flag value? |
| 8173 | return DCI.CombineTo(N, Cond, SDValue()); |
| 8174 | return Cond; |
| 8175 | } |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8176 | |
| 8177 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient |
| 8178 | // for any integer data type, including i8/i16. |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8179 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
| 8180 | SDValue Cond = N->getOperand(3); |
| 8181 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
| 8182 | DAG.getConstant(CC, MVT::i8), Cond); |
| 8183 | |
| 8184 | // Zero extend the condition if needed. |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8185 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
| 8186 | FalseC->getValueType(0), Cond); |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8187 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
| 8188 | SDValue(FalseC, 0)); |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8189 | |
Chris Lattner | 97a29a5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8190 | if (N->getNumValues() == 2) // Dead flag value? |
| 8191 | return DCI.CombineTo(N, Cond, SDValue()); |
| 8192 | return Cond; |
| 8193 | } |
Chris Lattner | cee56e7 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8194 | |
| 8195 | // Optimize cases that will turn into an LEA instruction. This requires |
| 8196 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). |
| 8197 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { |
| 8198 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); |
| 8199 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; |
| 8200 | |
| 8201 | bool isFastMultiplier = false; |
| 8202 | if (Diff < 10) { |
| 8203 | switch ((unsigned char)Diff) { |
| 8204 | default: break; |
| 8205 | case 1: // result = add base, cond |
| 8206 | case 2: // result = lea base( , cond*2) |
| 8207 | case 3: // result = lea base(cond, cond*2) |
| 8208 | case 4: // result = lea base( , cond*4) |
| 8209 | case 5: // result = lea base(cond, cond*4) |
| 8210 | case 8: // result = lea base( , cond*8) |
| 8211 | case 9: // result = lea base(cond, cond*8) |
| 8212 | isFastMultiplier = true; |
| 8213 | break; |
| 8214 | } |
| 8215 | } |
| 8216 | |
| 8217 | if (isFastMultiplier) { |
| 8218 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); |
| 8219 | SDValue Cond = N->getOperand(3); |
| 8220 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
| 8221 | DAG.getConstant(CC, MVT::i8), Cond); |
| 8222 | // Zero extend the condition if needed. |
| 8223 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), |
| 8224 | Cond); |
| 8225 | // Scale the condition by the difference. |
| 8226 | if (Diff != 1) |
| 8227 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, |
| 8228 | DAG.getConstant(Diff, Cond.getValueType())); |
| 8229 | |
| 8230 | // Add the base if non-zero. |
| 8231 | if (FalseC->getAPIntValue() != 0) |
| 8232 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
| 8233 | SDValue(FalseC, 0)); |
| 8234 | if (N->getNumValues() == 2) // Dead flag value? |
| 8235 | return DCI.CombineTo(N, Cond, SDValue()); |
| 8236 | return Cond; |
| 8237 | } |
| 8238 | } |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8239 | } |
| 8240 | } |
| 8241 | return SDValue(); |
| 8242 | } |
| 8243 | |
| 8244 | |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8245 | /// PerformMulCombine - Optimize a single multiply with constant into two |
| 8246 | /// in order to implement it with two cheaper instructions, e.g. |
| 8247 | /// LEA + SHL, LEA + LEA. |
| 8248 | static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG, |
| 8249 | TargetLowering::DAGCombinerInfo &DCI) { |
| 8250 | if (DAG.getMachineFunction(). |
| 8251 | getFunction()->hasFnAttr(Attribute::OptimizeForSize)) |
| 8252 | return SDValue(); |
| 8253 | |
| 8254 | if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer()) |
| 8255 | return SDValue(); |
| 8256 | |
| 8257 | MVT VT = N->getValueType(0); |
| 8258 | if (VT != MVT::i64) |
| 8259 | return SDValue(); |
| 8260 | |
| 8261 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); |
| 8262 | if (!C) |
| 8263 | return SDValue(); |
| 8264 | uint64_t MulAmt = C->getZExtValue(); |
| 8265 | if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9) |
| 8266 | return SDValue(); |
| 8267 | |
| 8268 | uint64_t MulAmt1 = 0; |
| 8269 | uint64_t MulAmt2 = 0; |
| 8270 | if ((MulAmt % 9) == 0) { |
| 8271 | MulAmt1 = 9; |
| 8272 | MulAmt2 = MulAmt / 9; |
| 8273 | } else if ((MulAmt % 5) == 0) { |
| 8274 | MulAmt1 = 5; |
| 8275 | MulAmt2 = MulAmt / 5; |
| 8276 | } else if ((MulAmt % 3) == 0) { |
| 8277 | MulAmt1 = 3; |
| 8278 | MulAmt2 = MulAmt / 3; |
| 8279 | } |
| 8280 | if (MulAmt2 && |
| 8281 | (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){ |
| 8282 | DebugLoc DL = N->getDebugLoc(); |
| 8283 | |
| 8284 | if (isPowerOf2_64(MulAmt2) && |
| 8285 | !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD)) |
| 8286 | // If second multiplifer is pow2, issue it first. We want the multiply by |
| 8287 | // 3, 5, or 9 to be folded into the addressing mode unless the lone use |
| 8288 | // is an add. |
| 8289 | std::swap(MulAmt1, MulAmt2); |
| 8290 | |
| 8291 | SDValue NewMul; |
| 8292 | if (isPowerOf2_64(MulAmt1)) |
| 8293 | NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0), |
| 8294 | DAG.getConstant(Log2_64(MulAmt1), MVT::i8)); |
| 8295 | else |
Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 8296 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0), |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8297 | DAG.getConstant(MulAmt1, VT)); |
| 8298 | |
| 8299 | if (isPowerOf2_64(MulAmt2)) |
| 8300 | NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul, |
| 8301 | DAG.getConstant(Log2_64(MulAmt2), MVT::i8)); |
| 8302 | else |
Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 8303 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul, |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8304 | DAG.getConstant(MulAmt2, VT)); |
| 8305 | |
| 8306 | // Do not add new nodes to DAG combiner worklist. |
| 8307 | DCI.CombineTo(N, NewMul, false); |
| 8308 | } |
| 8309 | return SDValue(); |
| 8310 | } |
| 8311 | |
| 8312 | |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8313 | /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts |
| 8314 | /// when possible. |
| 8315 | static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG, |
| 8316 | const X86Subtarget *Subtarget) { |
| 8317 | // On X86 with SSE2 support, we can transform this to a vector shift if |
| 8318 | // all elements are shifted by the same amount. We can't do this in legalize |
| 8319 | // because the a constant vector is typically transformed to a constant pool |
| 8320 | // so we have no knowledge of the shift amount. |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8321 | if (!Subtarget->hasSSE2()) |
| 8322 | return SDValue(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8323 | |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8324 | MVT VT = N->getValueType(0); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8325 | if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16) |
| 8326 | return SDValue(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8327 | |
Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8328 | SDValue ShAmtOp = N->getOperand(1); |
| 8329 | MVT EltVT = VT.getVectorElementType(); |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8330 | DebugLoc DL = N->getDebugLoc(); |
Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8331 | SDValue BaseShAmt; |
| 8332 | if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) { |
| 8333 | unsigned NumElts = VT.getVectorNumElements(); |
| 8334 | unsigned i = 0; |
| 8335 | for (; i != NumElts; ++i) { |
| 8336 | SDValue Arg = ShAmtOp.getOperand(i); |
| 8337 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 8338 | BaseShAmt = Arg; |
| 8339 | break; |
| 8340 | } |
| 8341 | for (; i != NumElts; ++i) { |
| 8342 | SDValue Arg = ShAmtOp.getOperand(i); |
| 8343 | if (Arg.getOpcode() == ISD::UNDEF) continue; |
| 8344 | if (Arg != BaseShAmt) { |
| 8345 | return SDValue(); |
| 8346 | } |
| 8347 | } |
| 8348 | } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE && |
Nate Begeman | 9008ca6 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 8349 | cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) { |
| 8350 | BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp, |
| 8351 | DAG.getIntPtrConstant(0)); |
Mon P Wang | 3becd09 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8352 | } else |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8353 | return SDValue(); |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8354 | |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8355 | if (EltVT.bitsGT(MVT::i32)) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8356 | BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8357 | else if (EltVT.bitsLT(MVT::i32)) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8358 | BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt); |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8359 | |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8360 | // The shift amount is identical so we can do a vector shift. |
| 8361 | SDValue ValOp = N->getOperand(0); |
| 8362 | switch (N->getOpcode()) { |
| 8363 | default: |
| 8364 | assert(0 && "Unknown shift opcode!"); |
| 8365 | break; |
| 8366 | case ISD::SHL: |
| 8367 | if (VT == MVT::v2i64) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8368 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8369 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
| 8370 | ValOp, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8371 | if (VT == MVT::v4i32) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8372 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8373 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), |
| 8374 | ValOp, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8375 | if (VT == MVT::v8i16) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8376 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8377 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), |
| 8378 | ValOp, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8379 | break; |
| 8380 | case ISD::SRA: |
| 8381 | if (VT == MVT::v4i32) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8382 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8383 | DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32), |
| 8384 | ValOp, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8385 | if (VT == MVT::v8i16) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8386 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8387 | DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32), |
| 8388 | ValOp, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8389 | break; |
| 8390 | case ISD::SRL: |
| 8391 | if (VT == MVT::v2i64) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8392 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8393 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
| 8394 | ValOp, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8395 | if (VT == MVT::v4i32) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8396 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8397 | DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32), |
| 8398 | ValOp, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8399 | if (VT == MVT::v8i16) |
Chris Lattner | 47b4ce8 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8400 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8401 | DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32), |
| 8402 | ValOp, BaseShAmt); |
Nate Begeman | c2fd67f | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8403 | break; |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8404 | } |
| 8405 | return SDValue(); |
| 8406 | } |
| 8407 | |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8408 | /// PerformSTORECombine - Do target-specific dag combines on STORE nodes. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8409 | static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG, |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8410 | const X86Subtarget *Subtarget) { |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8411 | // Turn load->store of MMX types into GPR load/stores. This avoids clobbering |
| 8412 | // the FP state in cases where an emms may be missing. |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8413 | // A preferable solution to the general problem is to figure out the right |
| 8414 | // places to insert EMMS. This qualifies as a quick hack. |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8415 | |
| 8416 | // Similarly, turn load->store of i64 into double load/stores in 32-bit mode. |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8417 | StoreSDNode *St = cast<StoreSDNode>(N); |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8418 | MVT VT = St->getValue().getValueType(); |
| 8419 | if (VT.getSizeInBits() != 64) |
| 8420 | return SDValue(); |
| 8421 | |
Devang Patel | 578efa9 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 8422 | const Function *F = DAG.getMachineFunction().getFunction(); |
| 8423 | bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat); |
| 8424 | bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps |
| 8425 | && Subtarget->hasSSE2(); |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8426 | if ((VT.isVector() || |
| 8427 | (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) && |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8428 | isa<LoadSDNode>(St->getValue()) && |
| 8429 | !cast<LoadSDNode>(St->getValue())->isVolatile() && |
| 8430 | St->getChain().hasOneUse() && !St->isVolatile()) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8431 | SDNode* LdVal = St->getValue().getNode(); |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8432 | LoadSDNode *Ld = 0; |
| 8433 | int TokenFactorIndex = -1; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8434 | SmallVector<SDValue, 8> Ops; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8435 | SDNode* ChainVal = St->getChain().getNode(); |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8436 | // Must be a store of a load. We currently handle two cases: the load |
| 8437 | // is a direct child, and it's under an intervening TokenFactor. It is |
| 8438 | // possible to dig deeper under nested TokenFactors. |
Dale Johannesen | 14e2ea9 | 2008-02-25 22:29:22 +0000 | [diff] [blame] | 8439 | if (ChainVal == LdVal) |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8440 | Ld = cast<LoadSDNode>(St->getChain()); |
| 8441 | else if (St->getValue().hasOneUse() && |
| 8442 | ChainVal->getOpcode() == ISD::TokenFactor) { |
| 8443 | for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8444 | if (ChainVal->getOperand(i).getNode() == LdVal) { |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8445 | TokenFactorIndex = i; |
| 8446 | Ld = cast<LoadSDNode>(St->getValue()); |
| 8447 | } else |
| 8448 | Ops.push_back(ChainVal->getOperand(i)); |
| 8449 | } |
| 8450 | } |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8451 | |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8452 | if (!Ld || !ISD::isNormalLoad(Ld)) |
| 8453 | return SDValue(); |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8454 | |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8455 | // If this is not the MMX case, i.e. we are just turning i64 load/store |
| 8456 | // into f64 load/store, avoid the transformation if there are multiple |
| 8457 | // uses of the loaded value. |
| 8458 | if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0)) |
| 8459 | return SDValue(); |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8460 | |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8461 | DebugLoc LdDL = Ld->getDebugLoc(); |
| 8462 | DebugLoc StDL = N->getDebugLoc(); |
| 8463 | // If we are a 64-bit capable x86, lower to a single movq load/store pair. |
| 8464 | // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store |
| 8465 | // pair instead. |
| 8466 | if (Subtarget->is64Bit() || F64IsLegal) { |
| 8467 | MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64; |
| 8468 | SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), |
| 8469 | Ld->getBasePtr(), Ld->getSrcValue(), |
| 8470 | Ld->getSrcValueOffset(), Ld->isVolatile(), |
| 8471 | Ld->getAlignment()); |
| 8472 | SDValue NewChain = NewLd.getValue(1); |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8473 | if (TokenFactorIndex != -1) { |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8474 | Ops.push_back(NewChain); |
| 8475 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], |
Dale Johannesen | 079f2a6 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8476 | Ops.size()); |
| 8477 | } |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8478 | return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(), |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8479 | St->getSrcValue(), St->getSrcValueOffset(), |
| 8480 | St->isVolatile(), St->getAlignment()); |
| 8481 | } |
Evan Cheng | 536e667 | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8482 | |
| 8483 | // Otherwise, lower to two pairs of 32-bit loads / stores. |
| 8484 | SDValue LoAddr = Ld->getBasePtr(); |
| 8485 | SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr, |
| 8486 | DAG.getConstant(4, MVT::i32)); |
| 8487 | |
| 8488 | SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr, |
| 8489 | Ld->getSrcValue(), Ld->getSrcValueOffset(), |
| 8490 | Ld->isVolatile(), Ld->getAlignment()); |
| 8491 | SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr, |
| 8492 | Ld->getSrcValue(), Ld->getSrcValueOffset()+4, |
| 8493 | Ld->isVolatile(), |
| 8494 | MinAlign(Ld->getAlignment(), 4)); |
| 8495 | |
| 8496 | SDValue NewChain = LoLd.getValue(1); |
| 8497 | if (TokenFactorIndex != -1) { |
| 8498 | Ops.push_back(LoLd); |
| 8499 | Ops.push_back(HiLd); |
| 8500 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], |
| 8501 | Ops.size()); |
| 8502 | } |
| 8503 | |
| 8504 | LoAddr = St->getBasePtr(); |
| 8505 | HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr, |
| 8506 | DAG.getConstant(4, MVT::i32)); |
| 8507 | |
| 8508 | SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr, |
| 8509 | St->getSrcValue(), St->getSrcValueOffset(), |
| 8510 | St->isVolatile(), St->getAlignment()); |
| 8511 | SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr, |
| 8512 | St->getSrcValue(), |
| 8513 | St->getSrcValueOffset() + 4, |
| 8514 | St->isVolatile(), |
| 8515 | MinAlign(St->getAlignment(), 4)); |
| 8516 | return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt); |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8517 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8518 | return SDValue(); |
Chris Lattner | 149a4e5 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8519 | } |
| 8520 | |
Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8521 | /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and |
| 8522 | /// X86ISD::FXOR nodes. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8523 | static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8524 | assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR); |
| 8525 | // F[X]OR(0.0, x) -> x |
| 8526 | // F[X]OR(x, 0.0) -> x |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8527 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) |
| 8528 | if (C->getValueAPF().isPosZero()) |
| 8529 | return N->getOperand(1); |
| 8530 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) |
| 8531 | if (C->getValueAPF().isPosZero()) |
| 8532 | return N->getOperand(0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8533 | return SDValue(); |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8534 | } |
| 8535 | |
| 8536 | /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8537 | static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8538 | // FAND(0.0, x) -> 0.0 |
| 8539 | // FAND(x, 0.0) -> 0.0 |
| 8540 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) |
| 8541 | if (C->getValueAPF().isPosZero()) |
| 8542 | return N->getOperand(0); |
| 8543 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) |
| 8544 | if (C->getValueAPF().isPosZero()) |
| 8545 | return N->getOperand(1); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8546 | return SDValue(); |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8547 | } |
| 8548 | |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8549 | static SDValue PerformBTCombine(SDNode *N, |
| 8550 | SelectionDAG &DAG, |
| 8551 | TargetLowering::DAGCombinerInfo &DCI) { |
| 8552 | // BT ignores high bits in the bit index operand. |
| 8553 | SDValue Op1 = N->getOperand(1); |
| 8554 | if (Op1.hasOneUse()) { |
| 8555 | unsigned BitWidth = Op1.getValueSizeInBits(); |
| 8556 | APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth)); |
| 8557 | APInt KnownZero, KnownOne; |
| 8558 | TargetLowering::TargetLoweringOpt TLO(DAG); |
| 8559 | TargetLowering &TLI = DAG.getTargetLoweringInfo(); |
| 8560 | if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) || |
| 8561 | TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO)) |
| 8562 | DCI.CommitTargetLoweringOpt(TLO); |
| 8563 | } |
| 8564 | return SDValue(); |
| 8565 | } |
Chris Lattner | 83e6c99 | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 8566 | |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 8567 | static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) { |
| 8568 | SDValue Op = N->getOperand(0); |
| 8569 | if (Op.getOpcode() == ISD::BIT_CONVERT) |
| 8570 | Op = Op.getOperand(0); |
| 8571 | MVT VT = N->getValueType(0), OpVT = Op.getValueType(); |
| 8572 | if (Op.getOpcode() == X86ISD::VZEXT_LOAD && |
| 8573 | VT.getVectorElementType().getSizeInBits() == |
| 8574 | OpVT.getVectorElementType().getSizeInBits()) { |
| 8575 | return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op); |
| 8576 | } |
| 8577 | return SDValue(); |
| 8578 | } |
| 8579 | |
Owen Anderson | 9917700 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 8580 | // On X86 and X86-64, atomic operations are lowered to locked instructions. |
| 8581 | // Locked instructions, in turn, have implicit fence semantics (all memory |
| 8582 | // operations are flushed before issuing the locked instruction, and the |
| 8583 | // are not buffered), so we can fold away the common pattern of |
| 8584 | // fence-atomic-fence. |
| 8585 | static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) { |
| 8586 | SDValue atomic = N->getOperand(0); |
| 8587 | switch (atomic.getOpcode()) { |
| 8588 | case ISD::ATOMIC_CMP_SWAP: |
| 8589 | case ISD::ATOMIC_SWAP: |
| 8590 | case ISD::ATOMIC_LOAD_ADD: |
| 8591 | case ISD::ATOMIC_LOAD_SUB: |
| 8592 | case ISD::ATOMIC_LOAD_AND: |
| 8593 | case ISD::ATOMIC_LOAD_OR: |
| 8594 | case ISD::ATOMIC_LOAD_XOR: |
| 8595 | case ISD::ATOMIC_LOAD_NAND: |
| 8596 | case ISD::ATOMIC_LOAD_MIN: |
| 8597 | case ISD::ATOMIC_LOAD_MAX: |
| 8598 | case ISD::ATOMIC_LOAD_UMIN: |
| 8599 | case ISD::ATOMIC_LOAD_UMAX: |
| 8600 | break; |
| 8601 | default: |
| 8602 | return SDValue(); |
| 8603 | } |
| 8604 | |
| 8605 | SDValue fence = atomic.getOperand(0); |
| 8606 | if (fence.getOpcode() != ISD::MEMBARRIER) |
| 8607 | return SDValue(); |
| 8608 | |
| 8609 | switch (atomic.getOpcode()) { |
| 8610 | case ISD::ATOMIC_CMP_SWAP: |
| 8611 | return DAG.UpdateNodeOperands(atomic, fence.getOperand(0), |
| 8612 | atomic.getOperand(1), atomic.getOperand(2), |
| 8613 | atomic.getOperand(3)); |
| 8614 | case ISD::ATOMIC_SWAP: |
| 8615 | case ISD::ATOMIC_LOAD_ADD: |
| 8616 | case ISD::ATOMIC_LOAD_SUB: |
| 8617 | case ISD::ATOMIC_LOAD_AND: |
| 8618 | case ISD::ATOMIC_LOAD_OR: |
| 8619 | case ISD::ATOMIC_LOAD_XOR: |
| 8620 | case ISD::ATOMIC_LOAD_NAND: |
| 8621 | case ISD::ATOMIC_LOAD_MIN: |
| 8622 | case ISD::ATOMIC_LOAD_MAX: |
| 8623 | case ISD::ATOMIC_LOAD_UMIN: |
| 8624 | case ISD::ATOMIC_LOAD_UMAX: |
| 8625 | return DAG.UpdateNodeOperands(atomic, fence.getOperand(0), |
| 8626 | atomic.getOperand(1), atomic.getOperand(2)); |
| 8627 | default: |
| 8628 | return SDValue(); |
| 8629 | } |
| 8630 | } |
| 8631 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8632 | SDValue X86TargetLowering::PerformDAGCombine(SDNode *N, |
Evan Cheng | 9dd93b3 | 2008-11-05 06:03:38 +0000 | [diff] [blame] | 8633 | DAGCombinerInfo &DCI) const { |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 8634 | SelectionDAG &DAG = DCI.DAG; |
| 8635 | switch (N->getOpcode()) { |
| 8636 | default: break; |
Evan Cheng | ad4196b | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8637 | case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this); |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8638 | case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget); |
Chris Lattner | d1980a5 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8639 | case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI); |
Evan Cheng | 0b0cd91 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8640 | case ISD::MUL: return PerformMulCombine(N, DAG, DCI); |
Nate Begeman | 740ab03 | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8641 | case ISD::SHL: |
| 8642 | case ISD::SRA: |
| 8643 | case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget); |
Evan Cheng | 7e2ff77 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8644 | case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget); |
Chris Lattner | 6cf7326 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8645 | case X86ISD::FXOR: |
Chris Lattner | af723b9 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8646 | case X86ISD::FOR: return PerformFORCombine(N, DAG); |
| 8647 | case X86ISD::FAND: return PerformFANDCombine(N, DAG); |
Dan Gohman | e5af2d3 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8648 | case X86ISD::BT: return PerformBTCombine(N, DAG, DCI); |
Eli Friedman | 7a5e555 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 8649 | case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG); |
Owen Anderson | 9917700 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 8650 | case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG); |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 8651 | } |
| 8652 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8653 | return SDValue(); |
Evan Cheng | 206ee9d | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 8654 | } |
| 8655 | |
Evan Cheng | 60c07e1 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 8656 | //===----------------------------------------------------------------------===// |
| 8657 | // X86 Inline Assembly Support |
| 8658 | //===----------------------------------------------------------------------===// |
| 8659 | |
Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8660 | /// getConstraintType - Given a constraint letter, return the type of |
| 8661 | /// constraint it is for this target. |
| 8662 | X86TargetLowering::ConstraintType |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8663 | X86TargetLowering::getConstraintType(const std::string &Constraint) const { |
| 8664 | if (Constraint.size() == 1) { |
| 8665 | switch (Constraint[0]) { |
| 8666 | case 'A': |
Dale Johannesen | 330169f | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8667 | return C_Register; |
Chris Lattner | fce84ac | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8668 | case 'f': |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8669 | case 'r': |
| 8670 | case 'R': |
| 8671 | case 'l': |
| 8672 | case 'q': |
| 8673 | case 'Q': |
| 8674 | case 'x': |
Dale Johannesen | 2ffbcac | 2008-04-01 00:57:48 +0000 | [diff] [blame] | 8675 | case 'y': |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8676 | case 'Y': |
| 8677 | return C_RegisterClass; |
Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8678 | case 'e': |
| 8679 | case 'Z': |
| 8680 | return C_Other; |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8681 | default: |
| 8682 | break; |
| 8683 | } |
Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8684 | } |
Chris Lattner | 4234f57 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8685 | return TargetLowering::getConstraintType(Constraint); |
Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8686 | } |
| 8687 | |
Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8688 | /// LowerXConstraint - try to replace an X constraint, which matches anything, |
| 8689 | /// with another that has more specific requirements based on the type of the |
| 8690 | /// corresponding operand. |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8691 | const char *X86TargetLowering:: |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8692 | LowerXConstraint(MVT ConstraintVT) const { |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8693 | // FP X constraints get lowered to SSE1/2 registers if available, otherwise |
| 8694 | // 'f' like normal targets. |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8695 | if (ConstraintVT.isFloatingPoint()) { |
Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8696 | if (Subtarget->hasSSE2()) |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8697 | return "Y"; |
| 8698 | if (Subtarget->hasSSE1()) |
| 8699 | return "x"; |
| 8700 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8701 | |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8702 | return TargetLowering::LowerXConstraint(ConstraintVT); |
Dale Johannesen | ba2a0b9 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8703 | } |
| 8704 | |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8705 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 8706 | /// vector. If it is invalid, don't add anything to Ops. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8707 | void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8708 | char Constraint, |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8709 | bool hasMemory, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8710 | std::vector<SDValue>&Ops, |
Chris Lattner | 5e76423 | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8711 | SelectionDAG &DAG) const { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8712 | SDValue Result(0, 0); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8713 | |
Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8714 | switch (Constraint) { |
| 8715 | default: break; |
Devang Patel | 84f7fd2 | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 8716 | case 'I': |
Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8717 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8718 | if (C->getZExtValue() <= 31) { |
| 8719 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8720 | break; |
| 8721 | } |
Devang Patel | 84f7fd2 | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 8722 | } |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8723 | return; |
Evan Cheng | 364091e | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 8724 | case 'J': |
| 8725 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Chris Lattner | 2e06dd2 | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 8726 | if (C->getZExtValue() <= 63) { |
Chris Lattner | e493515 | 2009-06-15 04:01:39 +0000 | [diff] [blame] | 8727 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
| 8728 | break; |
| 8729 | } |
| 8730 | } |
| 8731 | return; |
| 8732 | case 'K': |
| 8733 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Chris Lattner | 2e06dd2 | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 8734 | if ((int8_t)C->getSExtValue() == C->getSExtValue()) { |
Evan Cheng | 364091e | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 8735 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
| 8736 | break; |
| 8737 | } |
| 8738 | } |
| 8739 | return; |
Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8740 | case 'N': |
| 8741 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8742 | if (C->getZExtValue() <= 255) { |
| 8743 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8744 | break; |
| 8745 | } |
Chris Lattner | 188b9fe | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8746 | } |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8747 | return; |
Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8748 | case 'e': { |
| 8749 | // 32-bit signed value |
| 8750 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 8751 | const ConstantInt *CI = C->getConstantIntValue(); |
| 8752 | if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) { |
| 8753 | // Widen to 64 bits here to get it sign extended. |
| 8754 | Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64); |
| 8755 | break; |
| 8756 | } |
| 8757 | // FIXME gcc accepts some relocatable values here too, but only in certain |
| 8758 | // memory models; it's complicated. |
| 8759 | } |
| 8760 | return; |
| 8761 | } |
| 8762 | case 'Z': { |
| 8763 | // 32-bit unsigned value |
| 8764 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 8765 | const ConstantInt *CI = C->getConstantIntValue(); |
| 8766 | if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) { |
| 8767 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
| 8768 | break; |
| 8769 | } |
| 8770 | } |
| 8771 | // FIXME gcc accepts some relocatable values here too, but only in certain |
| 8772 | // memory models; it's complicated. |
| 8773 | return; |
| 8774 | } |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8775 | case 'i': { |
Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8776 | // Literal immediates are always ok. |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8777 | if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) { |
Dale Johannesen | 78e3e52 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8778 | // Widen to 64 bits here to get it sign extended. |
| 8779 | Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64); |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8780 | break; |
| 8781 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8782 | |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8783 | // If we are in non-pic codegen mode, we allow the address of a global (with |
| 8784 | // an optional displacement) to be used with 'i'. |
Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8785 | GlobalAddressSDNode *GA = 0; |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8786 | int64_t Offset = 0; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8787 | |
Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8788 | // Match either (GA), (GA+C), (GA+C1+C2), etc. |
| 8789 | while (1) { |
| 8790 | if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) { |
| 8791 | Offset += GA->getOffset(); |
| 8792 | break; |
| 8793 | } else if (Op.getOpcode() == ISD::ADD) { |
| 8794 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { |
| 8795 | Offset += C->getZExtValue(); |
| 8796 | Op = Op.getOperand(0); |
| 8797 | continue; |
| 8798 | } |
| 8799 | } else if (Op.getOpcode() == ISD::SUB) { |
| 8800 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { |
| 8801 | Offset += -C->getZExtValue(); |
| 8802 | Op = Op.getOperand(0); |
| 8803 | continue; |
| 8804 | } |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8805 | } |
Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8806 | |
| 8807 | // Otherwise, this isn't something we can handle, reject it. |
| 8808 | return; |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8809 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8810 | |
Chris Lattner | 4992196 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8811 | if (hasMemory) |
| 8812 | Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG); |
| 8813 | else |
| 8814 | Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0), |
| 8815 | Offset); |
| 8816 | Result = Op; |
| 8817 | break; |
Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8818 | } |
Chris Lattner | dc43a88 | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8819 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8820 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8821 | if (Result.getNode()) { |
Chris Lattner | 48884cd | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8822 | Ops.push_back(Result); |
| 8823 | return; |
| 8824 | } |
Evan Cheng | da43bcf | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8825 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory, |
| 8826 | Ops, DAG); |
Chris Lattner | 22aaf1d | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8827 | } |
| 8828 | |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8829 | std::vector<unsigned> X86TargetLowering:: |
Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 8830 | getRegClassForInlineAsmConstraint(const std::string &Constraint, |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8831 | MVT VT) const { |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8832 | if (Constraint.size() == 1) { |
| 8833 | // FIXME: not handling fp-stack yet! |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8834 | switch (Constraint[0]) { // GCC X86 Constraint Letters |
Chris Lattner | f4dff84 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8835 | default: break; // Unknown constraint letter |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8836 | case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode) |
| 8837 | case 'Q': // Q_REGS |
Chris Lattner | 80a7ecc | 2006-05-06 00:29:37 +0000 | [diff] [blame] | 8838 | if (VT == MVT::i32) |
| 8839 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0); |
| 8840 | else if (VT == MVT::i16) |
| 8841 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0); |
| 8842 | else if (VT == MVT::i8) |
Evan Cheng | 1291438 | 2007-08-13 23:27:11 +0000 | [diff] [blame] | 8843 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0); |
Chris Lattner | 03e6c70 | 2007-11-04 06:51:12 +0000 | [diff] [blame] | 8844 | else if (VT == MVT::i64) |
| 8845 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0); |
| 8846 | break; |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8847 | } |
| 8848 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8849 | |
Chris Lattner | 1efa40f | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 8850 | return std::vector<unsigned>(); |
Chris Lattner | 259e97c | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8851 | } |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8852 | |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8853 | std::pair<unsigned, const TargetRegisterClass*> |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8854 | X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8855 | MVT VT) const { |
Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8856 | // First, see if this is a constraint that directly corresponds to an LLVM |
| 8857 | // register class. |
| 8858 | if (Constraint.size() == 1) { |
| 8859 | // GCC Constraint Letters |
| 8860 | switch (Constraint[0]) { |
| 8861 | default: break; |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8862 | case 'r': // GENERAL_REGS |
| 8863 | case 'R': // LEGACY_REGS |
| 8864 | case 'l': // INDEX_REGS |
Chris Lattner | 1fa7198 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8865 | if (VT == MVT::i8) |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8866 | return std::make_pair(0U, X86::GR8RegisterClass); |
Chris Lattner | 1fa7198 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8867 | if (VT == MVT::i16) |
| 8868 | return std::make_pair(0U, X86::GR16RegisterClass); |
| 8869 | if (VT == MVT::i32 || !Subtarget->is64Bit()) |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8870 | return std::make_pair(0U, X86::GR32RegisterClass); |
Chris Lattner | 1fa7198 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8871 | return std::make_pair(0U, X86::GR64RegisterClass); |
Chris Lattner | fce84ac | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8872 | case 'f': // FP Stack registers. |
| 8873 | // If SSE is enabled for this VT, use f80 to ensure the isel moves the |
| 8874 | // value to the correct fpstack register class. |
| 8875 | if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT)) |
| 8876 | return std::make_pair(0U, X86::RFP32RegisterClass); |
| 8877 | if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT)) |
| 8878 | return std::make_pair(0U, X86::RFP64RegisterClass); |
| 8879 | return std::make_pair(0U, X86::RFP80RegisterClass); |
Chris Lattner | 6c284d7 | 2007-04-12 04:14:49 +0000 | [diff] [blame] | 8880 | case 'y': // MMX_REGS if MMX allowed. |
| 8881 | if (!Subtarget->hasMMX()) break; |
| 8882 | return std::make_pair(0U, X86::VR64RegisterClass); |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8883 | case 'Y': // SSE_REGS if SSE2 allowed |
| 8884 | if (!Subtarget->hasSSE2()) break; |
| 8885 | // FALL THROUGH. |
| 8886 | case 'x': // SSE_REGS if SSE1 allowed |
| 8887 | if (!Subtarget->hasSSE1()) break; |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8888 | |
| 8889 | switch (VT.getSimpleVT()) { |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8890 | default: break; |
| 8891 | // Scalar SSE types. |
| 8892 | case MVT::f32: |
| 8893 | case MVT::i32: |
Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8894 | return std::make_pair(0U, X86::FR32RegisterClass); |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8895 | case MVT::f64: |
| 8896 | case MVT::i64: |
Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8897 | return std::make_pair(0U, X86::FR64RegisterClass); |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8898 | // Vector types. |
Chris Lattner | 0f65cad | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8899 | case MVT::v16i8: |
| 8900 | case MVT::v8i16: |
| 8901 | case MVT::v4i32: |
| 8902 | case MVT::v2i64: |
| 8903 | case MVT::v4f32: |
| 8904 | case MVT::v2f64: |
| 8905 | return std::make_pair(0U, X86::VR128RegisterClass); |
| 8906 | } |
Chris Lattner | ad043e8 | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8907 | break; |
| 8908 | } |
| 8909 | } |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8910 | |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8911 | // Use the default implementation in TargetLowering to convert the register |
| 8912 | // constraint into a member of a register class. |
| 8913 | std::pair<unsigned, const TargetRegisterClass*> Res; |
| 8914 | Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8915 | |
| 8916 | // Not found as a standard register? |
| 8917 | if (Res.second == 0) { |
| 8918 | // GCC calls "st(0)" just plain "st". |
| 8919 | if (StringsEqualNoCase("{st}", Constraint)) { |
| 8920 | Res.first = X86::ST0; |
Chris Lattner | 9b4baf1 | 2007-09-24 05:27:37 +0000 | [diff] [blame] | 8921 | Res.second = X86::RFP80RegisterClass; |
Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8922 | } |
Dale Johannesen | 330169f | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8923 | // 'A' means EAX + EDX. |
| 8924 | if (Constraint == "A") { |
| 8925 | Res.first = X86::EAX; |
| 8926 | Res.second = X86::GRADRegisterClass; |
| 8927 | } |
Chris Lattner | 1a60aa7 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8928 | return Res; |
| 8929 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8930 | |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8931 | // Otherwise, check to see if this is a register class of the wrong value |
| 8932 | // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to |
| 8933 | // turn into {ax},{dx}. |
| 8934 | if (Res.second->hasType(VT)) |
| 8935 | return Res; // Correct type already, nothing to do. |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8936 | |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8937 | // All of the single-register GCC register classes map their values onto |
| 8938 | // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we |
| 8939 | // really want an 8-bit or 32-bit register, map to the appropriate register |
| 8940 | // class and return the appropriate register. |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8941 | if (Res.second == X86::GR16RegisterClass) { |
| 8942 | if (VT == MVT::i8) { |
| 8943 | unsigned DestReg = 0; |
| 8944 | switch (Res.first) { |
| 8945 | default: break; |
| 8946 | case X86::AX: DestReg = X86::AL; break; |
| 8947 | case X86::DX: DestReg = X86::DL; break; |
| 8948 | case X86::CX: DestReg = X86::CL; break; |
| 8949 | case X86::BX: DestReg = X86::BL; break; |
| 8950 | } |
| 8951 | if (DestReg) { |
| 8952 | Res.first = DestReg; |
Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8953 | Res.second = X86::GR8RegisterClass; |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8954 | } |
| 8955 | } else if (VT == MVT::i32) { |
| 8956 | unsigned DestReg = 0; |
| 8957 | switch (Res.first) { |
| 8958 | default: break; |
| 8959 | case X86::AX: DestReg = X86::EAX; break; |
| 8960 | case X86::DX: DestReg = X86::EDX; break; |
| 8961 | case X86::CX: DestReg = X86::ECX; break; |
| 8962 | case X86::BX: DestReg = X86::EBX; break; |
| 8963 | case X86::SI: DestReg = X86::ESI; break; |
| 8964 | case X86::DI: DestReg = X86::EDI; break; |
| 8965 | case X86::BP: DestReg = X86::EBP; break; |
| 8966 | case X86::SP: DestReg = X86::ESP; break; |
| 8967 | } |
| 8968 | if (DestReg) { |
| 8969 | Res.first = DestReg; |
Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8970 | Res.second = X86::GR32RegisterClass; |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8971 | } |
| 8972 | } else if (VT == MVT::i64) { |
| 8973 | unsigned DestReg = 0; |
| 8974 | switch (Res.first) { |
| 8975 | default: break; |
| 8976 | case X86::AX: DestReg = X86::RAX; break; |
| 8977 | case X86::DX: DestReg = X86::RDX; break; |
| 8978 | case X86::CX: DestReg = X86::RCX; break; |
| 8979 | case X86::BX: DestReg = X86::RBX; break; |
| 8980 | case X86::SI: DestReg = X86::RSI; break; |
| 8981 | case X86::DI: DestReg = X86::RDI; break; |
| 8982 | case X86::BP: DestReg = X86::RBP; break; |
| 8983 | case X86::SP: DestReg = X86::RSP; break; |
| 8984 | } |
| 8985 | if (DestReg) { |
| 8986 | Res.first = DestReg; |
Duncan Sands | 005e798 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8987 | Res.second = X86::GR64RegisterClass; |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8988 | } |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8989 | } |
Chris Lattner | 6ba50a9 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8990 | } else if (Res.second == X86::FR32RegisterClass || |
| 8991 | Res.second == X86::FR64RegisterClass || |
| 8992 | Res.second == X86::VR128RegisterClass) { |
| 8993 | // Handle references to XMM physical registers that got mapped into the |
| 8994 | // wrong class. This can happen with constraints like {xmm0} where the |
| 8995 | // target independent register mapper will just pick the first match it can |
| 8996 | // find, ignoring the required type. |
| 8997 | if (VT == MVT::f32) |
| 8998 | Res.second = X86::FR32RegisterClass; |
| 8999 | else if (VT == MVT::f64) |
| 9000 | Res.second = X86::FR64RegisterClass; |
| 9001 | else if (X86::VR128RegisterClass->hasType(VT)) |
| 9002 | Res.second = X86::VR128RegisterClass; |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 9003 | } |
Anton Korobeynikov | 12c49af | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 9004 | |
Chris Lattner | f76d180 | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 9005 | return Res; |
| 9006 | } |
Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9007 | |
| 9008 | //===----------------------------------------------------------------------===// |
| 9009 | // X86 Widen vector type |
| 9010 | //===----------------------------------------------------------------------===// |
| 9011 | |
| 9012 | /// getWidenVectorType: given a vector type, returns the type to widen |
| 9013 | /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself. |
| 9014 | /// If there is no vector type that we want to widen to, returns MVT::Other |
Mon P Wang | f007a8b | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 9015 | /// When and where to widen is target dependent based on the cost of |
Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9016 | /// scalarizing vs using the wider vector type. |
| 9017 | |
Dan Gohman | c13cf13 | 2009-01-15 17:34:08 +0000 | [diff] [blame] | 9018 | MVT X86TargetLowering::getWidenVectorType(MVT VT) const { |
Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9019 | assert(VT.isVector()); |
| 9020 | if (isTypeLegal(VT)) |
| 9021 | return VT; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9022 | |
Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9023 | // TODO: In computeRegisterProperty, we can compute the list of legal vector |
| 9024 | // type based on element type. This would speed up our search (though |
| 9025 | // it may not be worth it since the size of the list is relatively |
| 9026 | // small). |
| 9027 | MVT EltVT = VT.getVectorElementType(); |
| 9028 | unsigned NElts = VT.getVectorNumElements(); |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9029 | |
Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9030 | // On X86, it make sense to widen any vector wider than 1 |
| 9031 | if (NElts <= 1) |
| 9032 | return MVT::Other; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9033 | |
| 9034 | for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE; |
Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9035 | nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) { |
| 9036 | MVT SVT = (MVT::SimpleValueType)nVT; |
Scott Michel | fdc40a0 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9037 | |
| 9038 | if (isTypeLegal(SVT) && |
| 9039 | SVT.getVectorElementType() == EltVT && |
Mon P Wang | 0c39719 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9040 | SVT.getVectorNumElements() > NElts) |
| 9041 | return SVT; |
| 9042 | } |
| 9043 | return MVT::Other; |
| 9044 | } |