Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 1 | //===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 9 | // |
Chris Lattner | 5cdfbad | 2003-05-07 20:08:36 +0000 | [diff] [blame] | 10 | // This file implements the LiveVariable analysis pass. For each machine |
| 11 | // instruction in the function, this pass calculates the set of registers that |
| 12 | // are immediately dead after the instruction (i.e., the instruction calculates |
| 13 | // the value, but it is never used) and the set of registers that are used by |
| 14 | // the instruction, but are never used after the instruction (i.e., they are |
| 15 | // killed). |
| 16 | // |
| 17 | // This class computes live variables using are sparse implementation based on |
| 18 | // the machine code SSA form. This class computes live variable information for |
| 19 | // each virtual and _register allocatable_ physical register in a function. It |
| 20 | // uses the dominance properties of SSA form to efficiently compute live |
| 21 | // variables for virtual registers, and assumes that physical registers are only |
| 22 | // live within a single basic block (allowing it to do a single local analysis |
| 23 | // to resolve physical register lifetimes in each basic block). If a physical |
| 24 | // register is not register allocatable, it is not tracked. This is useful for |
| 25 | // things like the stack pointer and condition codes. |
| 26 | // |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 27 | //===----------------------------------------------------------------------===// |
| 28 | |
| 29 | #include "llvm/CodeGen/LiveVariables.h" |
| 30 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Chris Lattner | 61b08f1 | 2004-02-10 21:18:55 +0000 | [diff] [blame] | 32 | #include "llvm/Target/MRegisterInfo.h" |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetInstrInfo.h" |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 35 | #include "llvm/ADT/DepthFirstIterator.h" |
Evan Cheng | 0410407 | 2007-06-27 05:23:00 +0000 | [diff] [blame] | 36 | #include "llvm/ADT/SmallPtrSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | 6fcd8d8 | 2004-10-25 18:44:14 +0000 | [diff] [blame] | 38 | #include "llvm/Config/alloca.h" |
Chris Lattner | 657b4d1 | 2005-08-24 00:09:33 +0000 | [diff] [blame] | 39 | #include <algorithm> |
Chris Lattner | 49a5aaa | 2004-01-30 22:08:53 +0000 | [diff] [blame] | 40 | using namespace llvm; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 41 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 42 | char LiveVariables::ID = 0; |
Chris Lattner | 5d8925c | 2006-08-27 22:30:17 +0000 | [diff] [blame] | 43 | static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis"); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 44 | |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 45 | void LiveVariables::VarInfo::dump() const { |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 46 | cerr << " Alive in blocks: "; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 47 | for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i) |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 48 | if (AliveBlocks[i]) cerr << i << ", "; |
Owen Anderson | a018540 | 2007-11-08 01:20:48 +0000 | [diff] [blame] | 49 | cerr << " Used in blocks: "; |
| 50 | for (unsigned i = 0, e = UsedBlocks.size(); i != e; ++i) |
| 51 | if (UsedBlocks[i]) cerr << i << ", "; |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 52 | cerr << "\n Killed by:"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 53 | if (Kills.empty()) |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 54 | cerr << " No instructions.\n"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 55 | else { |
| 56 | for (unsigned i = 0, e = Kills.size(); i != e; ++i) |
Bill Wendling | bcd2498 | 2006-12-07 20:28:15 +0000 | [diff] [blame] | 57 | cerr << "\n #" << i << ": " << *Kills[i]; |
| 58 | cerr << "\n"; |
Chris Lattner | dacceef | 2006-01-04 05:40:30 +0000 | [diff] [blame] | 59 | } |
| 60 | } |
| 61 | |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 62 | LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) { |
Chris Lattner | ef09c63 | 2004-01-31 21:27:19 +0000 | [diff] [blame] | 63 | assert(MRegisterInfo::isVirtualRegister(RegIdx) && |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 64 | "getVarInfo: not a virtual register!"); |
| 65 | RegIdx -= MRegisterInfo::FirstVirtualRegister; |
| 66 | if (RegIdx >= VirtRegInfo.size()) { |
| 67 | if (RegIdx >= 2*VirtRegInfo.size()) |
| 68 | VirtRegInfo.resize(RegIdx*2); |
| 69 | else |
| 70 | VirtRegInfo.resize(2*VirtRegInfo.size()); |
| 71 | } |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 72 | VarInfo &VI = VirtRegInfo[RegIdx]; |
| 73 | VI.AliveBlocks.resize(MF->getNumBlockIDs()); |
Owen Anderson | a018540 | 2007-11-08 01:20:48 +0000 | [diff] [blame] | 74 | VI.UsedBlocks.resize(MF->getNumBlockIDs()); |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 75 | return VI; |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 76 | } |
| 77 | |
Chris Lattner | 657b4d1 | 2005-08-24 00:09:33 +0000 | [diff] [blame] | 78 | bool LiveVariables::KillsRegister(MachineInstr *MI, unsigned Reg) const { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 79 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 80 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 81 | if (MO.isRegister() && MO.isKill()) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 82 | if ((MO.getReg() == Reg) || |
| 83 | (MRegisterInfo::isPhysicalRegister(MO.getReg()) && |
| 84 | MRegisterInfo::isPhysicalRegister(Reg) && |
| 85 | RegInfo->isSubRegister(MO.getReg(), Reg))) |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 86 | return true; |
| 87 | } |
| 88 | } |
| 89 | return false; |
Chris Lattner | 657b4d1 | 2005-08-24 00:09:33 +0000 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | bool LiveVariables::RegisterDefIsDead(MachineInstr *MI, unsigned Reg) const { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 93 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 94 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 95 | if (MO.isRegister() && MO.isDead()) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 96 | if ((MO.getReg() == Reg) || |
| 97 | (MRegisterInfo::isPhysicalRegister(MO.getReg()) && |
| 98 | MRegisterInfo::isPhysicalRegister(Reg) && |
| 99 | RegInfo->isSubRegister(MO.getReg(), Reg))) |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 100 | return true; |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 101 | } |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 102 | } |
| 103 | return false; |
| 104 | } |
| 105 | |
| 106 | bool LiveVariables::ModifiesRegister(MachineInstr *MI, unsigned Reg) const { |
| 107 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 108 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 109 | if (MO.isRegister() && MO.isDef() && MO.getReg() == Reg) |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 110 | return true; |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 111 | } |
| 112 | return false; |
Chris Lattner | 657b4d1 | 2005-08-24 00:09:33 +0000 | [diff] [blame] | 113 | } |
Chris Lattner | fb2cb69 | 2003-05-12 14:24:00 +0000 | [diff] [blame] | 114 | |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 115 | void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo, |
| 116 | MachineBasicBlock *DefBlock, |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 117 | MachineBasicBlock *MBB, |
| 118 | std::vector<MachineBasicBlock*> &WorkList) { |
Chris Lattner | 8ba9771 | 2004-07-01 04:29:47 +0000 | [diff] [blame] | 119 | unsigned BBNum = MBB->getNumber(); |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 120 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 121 | // Check to see if this basic block is one of the killing blocks. If so, |
| 122 | // remove it... |
| 123 | for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i) |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 124 | if (VRInfo.Kills[i]->getParent() == MBB) { |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 125 | VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry |
| 126 | break; |
| 127 | } |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 128 | |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 129 | if (MBB == DefBlock) return; // Terminate recursion |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 130 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 131 | if (VRInfo.AliveBlocks[BBNum]) |
| 132 | return; // We already know the block is live |
| 133 | |
| 134 | // Mark the variable known alive in this bb |
| 135 | VRInfo.AliveBlocks[BBNum] = true; |
| 136 | |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 137 | for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(), |
| 138 | E = MBB->pred_rend(); PI != E; ++PI) |
| 139 | WorkList.push_back(*PI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 140 | } |
| 141 | |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 142 | void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo, |
| 143 | MachineBasicBlock *DefBlock, |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 144 | MachineBasicBlock *MBB) { |
| 145 | std::vector<MachineBasicBlock*> WorkList; |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 146 | MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList); |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 147 | while (!WorkList.empty()) { |
| 148 | MachineBasicBlock *Pred = WorkList.back(); |
| 149 | WorkList.pop_back(); |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 150 | MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList); |
Evan Cheng | 5618490 | 2007-05-08 19:00:00 +0000 | [diff] [blame] | 151 | } |
| 152 | } |
| 153 | |
| 154 | |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 155 | void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB, |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 156 | MachineInstr *MI) { |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 157 | MachineRegisterInfo& MRI = MBB->getParent()->getRegInfo(); |
| 158 | assert(MRI.getVRegDef(reg) && "Register use before def!"); |
Alkis Evlogimenos | 2e58a41 | 2004-09-01 22:34:52 +0000 | [diff] [blame] | 159 | |
Owen Anderson | a018540 | 2007-11-08 01:20:48 +0000 | [diff] [blame] | 160 | unsigned BBNum = MBB->getNumber(); |
| 161 | |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 162 | VarInfo& VRInfo = getVarInfo(reg); |
Owen Anderson | a018540 | 2007-11-08 01:20:48 +0000 | [diff] [blame] | 163 | VRInfo.UsedBlocks[BBNum] = true; |
Evan Cheng | 38b7ca6 | 2007-04-17 20:22:11 +0000 | [diff] [blame] | 164 | VRInfo.NumUses++; |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 165 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 166 | // Check to see if this basic block is already a kill block... |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 167 | if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) { |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 168 | // Yes, this register is killed in this basic block already. Increase the |
| 169 | // live range by updating the kill instruction. |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 170 | VRInfo.Kills.back() = MI; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 171 | return; |
| 172 | } |
| 173 | |
| 174 | #ifndef NDEBUG |
| 175 | for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i) |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 176 | assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!"); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 177 | #endif |
| 178 | |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 179 | assert(MBB != MRI.getVRegDef(reg)->getParent() && |
Chris Lattner | 73d4adf | 2004-07-19 06:26:50 +0000 | [diff] [blame] | 180 | "Should have kill for defblock!"); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 181 | |
| 182 | // Add a new kill entry for this basic block. |
Evan Cheng | e2ee996 | 2007-03-09 09:48:56 +0000 | [diff] [blame] | 183 | // If this virtual register is already marked as alive in this basic block, |
| 184 | // that means it is alive in at least one of the successor block, it's not |
| 185 | // a kill. |
Owen Anderson | a018540 | 2007-11-08 01:20:48 +0000 | [diff] [blame] | 186 | if (!VRInfo.AliveBlocks[BBNum]) |
Evan Cheng | e2ee996 | 2007-03-09 09:48:56 +0000 | [diff] [blame] | 187 | VRInfo.Kills.push_back(MI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 188 | |
| 189 | // Update all dominating blocks to mark them known live. |
Chris Lattner | f25fb4b | 2004-05-01 21:24:24 +0000 | [diff] [blame] | 190 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 191 | E = MBB->pred_end(); PI != E; ++PI) |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 192 | MarkVirtRegAliveInBlock(VRInfo, MRI.getVRegDef(reg)->getParent(), *PI); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 193 | } |
| 194 | |
| 195 | void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 196 | // Turn previous partial def's into read/mod/write. |
| 197 | for (unsigned i = 0, e = PhysRegPartDef[Reg].size(); i != e; ++i) { |
| 198 | MachineInstr *Def = PhysRegPartDef[Reg][i]; |
| 199 | // First one is just a def. This means the use is reading some undef bits. |
| 200 | if (i != 0) |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 201 | Def->addOperand(MachineOperand::CreateReg(Reg, false/*IsDef*/, |
| 202 | true/*IsImp*/,true/*IsKill*/)); |
| 203 | Def->addOperand(MachineOperand::CreateReg(Reg,true/*IsDef*/,true/*IsImp*/)); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 204 | } |
| 205 | PhysRegPartDef[Reg].clear(); |
| 206 | |
| 207 | // There was an earlier def of a super-register. Add implicit def to that MI. |
| 208 | // A: EAX = ... |
| 209 | // B: = AX |
| 210 | // Add implicit def to A. |
Evan Cheng | 6d6d352 | 2007-09-11 22:34:47 +0000 | [diff] [blame] | 211 | if (PhysRegInfo[Reg] && PhysRegInfo[Reg] != PhysRegPartUse[Reg] && |
| 212 | !PhysRegUsed[Reg]) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 213 | MachineInstr *Def = PhysRegInfo[Reg]; |
| 214 | if (!Def->findRegisterDefOperand(Reg)) |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 215 | Def->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/, |
| 216 | true/*IsImp*/)); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 217 | } |
| 218 | |
Evan Cheng | 6d6d352 | 2007-09-11 22:34:47 +0000 | [diff] [blame] | 219 | // There is a now a proper use, forget about the last partial use. |
| 220 | PhysRegPartUse[Reg] = NULL; |
Alkis Evlogimenos | c55640f | 2004-01-13 21:16:25 +0000 | [diff] [blame] | 221 | PhysRegInfo[Reg] = MI; |
| 222 | PhysRegUsed[Reg] = true; |
Chris Lattner | 6d3848d | 2004-05-10 05:12:43 +0000 | [diff] [blame] | 223 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 224 | for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg); |
| 225 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 226 | PhysRegInfo[SubReg] = MI; |
| 227 | PhysRegUsed[SubReg] = true; |
Chris Lattner | 6d3848d | 2004-05-10 05:12:43 +0000 | [diff] [blame] | 228 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 229 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 230 | for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg); |
Evan Cheng | 21b3bf0 | 2007-08-01 20:18:21 +0000 | [diff] [blame] | 231 | unsigned SuperReg = *SuperRegs; ++SuperRegs) { |
| 232 | // Remember the partial use of this superreg if it was previously defined. |
| 233 | bool HasPrevDef = PhysRegInfo[SuperReg] != NULL; |
| 234 | if (!HasPrevDef) { |
| 235 | for (const unsigned *SSRegs = RegInfo->getSuperRegisters(SuperReg); |
| 236 | unsigned SSReg = *SSRegs; ++SSRegs) { |
| 237 | if (PhysRegInfo[SSReg] != NULL) { |
| 238 | HasPrevDef = true; |
| 239 | break; |
| 240 | } |
| 241 | } |
| 242 | } |
| 243 | if (HasPrevDef) { |
| 244 | PhysRegInfo[SuperReg] = MI; |
| 245 | PhysRegPartUse[SuperReg] = MI; |
| 246 | } |
| 247 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 248 | } |
| 249 | |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 250 | bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *RefMI, |
| 251 | SmallSet<unsigned, 4> &SubKills) { |
| 252 | for (const unsigned *SubRegs = RegInfo->getImmediateSubRegisters(Reg); |
| 253 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 254 | MachineInstr *LastRef = PhysRegInfo[SubReg]; |
Evan Cheng | 0d8d316 | 2007-09-12 23:02:04 +0000 | [diff] [blame] | 255 | if (LastRef != RefMI || |
| 256 | !HandlePhysRegKill(SubReg, RefMI, SubKills)) |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 257 | SubKills.insert(SubReg); |
| 258 | } |
| 259 | |
| 260 | if (*RegInfo->getImmediateSubRegisters(Reg) == 0) { |
| 261 | // No sub-registers, just check if reg is killed by RefMI. |
| 262 | if (PhysRegInfo[Reg] == RefMI) |
| 263 | return true; |
| 264 | } else if (SubKills.empty()) |
| 265 | // None of the sub-registers are killed elsewhere... |
| 266 | return true; |
| 267 | return false; |
| 268 | } |
| 269 | |
| 270 | void LiveVariables::addRegisterKills(unsigned Reg, MachineInstr *MI, |
| 271 | SmallSet<unsigned, 4> &SubKills) { |
| 272 | if (SubKills.count(Reg) == 0) |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame^] | 273 | MI->addRegisterKilled(Reg, RegInfo, true); |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 274 | else { |
| 275 | for (const unsigned *SubRegs = RegInfo->getImmediateSubRegisters(Reg); |
| 276 | unsigned SubReg = *SubRegs; ++SubRegs) |
| 277 | addRegisterKills(SubReg, MI, SubKills); |
| 278 | } |
| 279 | } |
| 280 | |
| 281 | bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *RefMI) { |
| 282 | SmallSet<unsigned, 4> SubKills; |
| 283 | if (HandlePhysRegKill(Reg, RefMI, SubKills)) { |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame^] | 284 | RefMI->addRegisterKilled(Reg, RegInfo, true); |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 285 | return true; |
| 286 | } else { |
| 287 | // Some sub-registers are killed by another MI. |
| 288 | for (const unsigned *SubRegs = RegInfo->getImmediateSubRegisters(Reg); |
| 289 | unsigned SubReg = *SubRegs; ++SubRegs) |
| 290 | addRegisterKills(SubReg, RefMI, SubKills); |
| 291 | return false; |
| 292 | } |
| 293 | } |
| 294 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 295 | void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) { |
| 296 | // Does this kill a previous version of this register? |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 297 | if (MachineInstr *LastRef = PhysRegInfo[Reg]) { |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 298 | if (PhysRegUsed[Reg]) { |
| 299 | if (!HandlePhysRegKill(Reg, LastRef)) { |
| 300 | if (PhysRegPartUse[Reg]) |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame^] | 301 | PhysRegPartUse[Reg]->addRegisterKilled(Reg, RegInfo, true); |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 302 | } |
| 303 | } else if (PhysRegPartUse[Reg]) |
Evan Cheng | 21b3bf0 | 2007-08-01 20:18:21 +0000 | [diff] [blame] | 304 | // Add implicit use / kill to last partial use. |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame^] | 305 | PhysRegPartUse[Reg]->addRegisterKilled(Reg, RegInfo, true); |
Evan Cheng | 5942efb | 2007-11-05 03:11:55 +0000 | [diff] [blame] | 306 | else if (LastRef != MI) |
| 307 | // Defined, but not used. However, watch out for cases where a super-reg |
| 308 | // is also defined on the same MI. |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame^] | 309 | LastRef->addRegisterDead(Reg, RegInfo); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 310 | } |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 311 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 312 | for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg); |
| 313 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 314 | if (MachineInstr *LastRef = PhysRegInfo[SubReg]) { |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 315 | if (PhysRegUsed[SubReg]) { |
| 316 | if (!HandlePhysRegKill(SubReg, LastRef)) { |
| 317 | if (PhysRegPartUse[SubReg]) |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame^] | 318 | PhysRegPartUse[SubReg]->addRegisterKilled(SubReg, RegInfo, true); |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 319 | } |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 320 | } else if (PhysRegPartUse[SubReg]) |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 321 | // Add implicit use / kill to last use of a sub-register. |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame^] | 322 | PhysRegPartUse[SubReg]->addRegisterKilled(SubReg, RegInfo, true); |
Evan Cheng | 6d6d352 | 2007-09-11 22:34:47 +0000 | [diff] [blame] | 323 | else if (LastRef != MI) |
| 324 | // This must be a def of the subreg on the same MI. |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame^] | 325 | LastRef->addRegisterDead(SubReg, RegInfo); |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 326 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 327 | } |
| 328 | |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 329 | if (MI) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 330 | for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg); |
| 331 | unsigned SuperReg = *SuperRegs; ++SuperRegs) { |
Evan Cheng | 6d6d352 | 2007-09-11 22:34:47 +0000 | [diff] [blame] | 332 | if (PhysRegInfo[SuperReg] && PhysRegInfo[SuperReg] != MI) { |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 333 | // The larger register is previously defined. Now a smaller part is |
| 334 | // being re-defined. Treat it as read/mod/write. |
| 335 | // EAX = |
| 336 | // AX = EAX<imp-use,kill>, EAX<imp-def> |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 337 | MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/, |
| 338 | true/*IsImp*/,true/*IsKill*/)); |
| 339 | MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/, |
| 340 | true/*IsImp*/)); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 341 | PhysRegInfo[SuperReg] = MI; |
| 342 | PhysRegUsed[SuperReg] = false; |
Evan Cheng | 8b966d9 | 2007-05-14 20:39:18 +0000 | [diff] [blame] | 343 | PhysRegPartUse[SuperReg] = NULL; |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 344 | } else { |
| 345 | // Remember this partial def. |
| 346 | PhysRegPartDef[SuperReg].push_back(MI); |
| 347 | } |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 348 | } |
| 349 | |
| 350 | PhysRegInfo[Reg] = MI; |
| 351 | PhysRegUsed[Reg] = false; |
Evan Cheng | 21b3bf0 | 2007-08-01 20:18:21 +0000 | [diff] [blame] | 352 | PhysRegPartDef[Reg].clear(); |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 353 | PhysRegPartUse[Reg] = NULL; |
| 354 | for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg); |
| 355 | unsigned SubReg = *SubRegs; ++SubRegs) { |
| 356 | PhysRegInfo[SubReg] = MI; |
| 357 | PhysRegUsed[SubReg] = false; |
Evan Cheng | 21b3bf0 | 2007-08-01 20:18:21 +0000 | [diff] [blame] | 358 | PhysRegPartDef[SubReg].clear(); |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 359 | PhysRegPartUse[SubReg] = NULL; |
| 360 | } |
Alkis Evlogimenos | 19b6486 | 2004-01-13 06:24:30 +0000 | [diff] [blame] | 361 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 362 | } |
| 363 | |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 364 | bool LiveVariables::runOnMachineFunction(MachineFunction &mf) { |
| 365 | MF = &mf; |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 366 | RegInfo = MF->getTarget().getRegisterInfo(); |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 367 | MachineRegisterInfo& MRI = mf.getRegInfo(); |
Chris Lattner | 96aef89 | 2004-02-09 01:35:21 +0000 | [diff] [blame] | 368 | assert(RegInfo && "Target doesn't have register information?"); |
| 369 | |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 370 | ReservedRegisters = RegInfo->getReservedRegs(mf); |
Chris Lattner | 5cdfbad | 2003-05-07 20:08:36 +0000 | [diff] [blame] | 371 | |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 372 | unsigned NumRegs = RegInfo->getNumRegs(); |
| 373 | PhysRegInfo = new MachineInstr*[NumRegs]; |
| 374 | PhysRegUsed = new bool[NumRegs]; |
| 375 | PhysRegPartUse = new MachineInstr*[NumRegs]; |
| 376 | PhysRegPartDef = new SmallVector<MachineInstr*,4>[NumRegs]; |
| 377 | PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()]; |
| 378 | std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0); |
| 379 | std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false); |
| 380 | std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 381 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 382 | /// Get some space for a respectable number of registers... |
| 383 | VirtRegInfo.resize(64); |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 384 | |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 385 | analyzePHINodes(mf); |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 386 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 387 | // Calculate live variable information in depth first order on the CFG of the |
| 388 | // function. This guarantees that we will see the definition of a virtual |
| 389 | // register before its uses due to dominance properties of SSA (except for PHI |
| 390 | // nodes, which are treated as a special case). |
| 391 | // |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 392 | MachineBasicBlock *Entry = MF->begin(); |
Evan Cheng | 0410407 | 2007-06-27 05:23:00 +0000 | [diff] [blame] | 393 | SmallPtrSet<MachineBasicBlock*,16> Visited; |
| 394 | for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> > |
| 395 | DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited); |
| 396 | DFI != E; ++DFI) { |
Chris Lattner | f25fb4b | 2004-05-01 21:24:24 +0000 | [diff] [blame] | 397 | MachineBasicBlock *MBB = *DFI; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 398 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 399 | // Mark live-in registers as live-in. |
| 400 | for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(), |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 401 | EE = MBB->livein_end(); II != EE; ++II) { |
| 402 | assert(MRegisterInfo::isPhysicalRegister(*II) && |
| 403 | "Cannot have a live-in virtual register!"); |
| 404 | HandlePhysRegDef(*II, 0); |
| 405 | } |
| 406 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 407 | // Loop over all of the instructions, processing them. |
| 408 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 409 | I != E; ++I) { |
Alkis Evlogimenos | c0b9dc5 | 2004-02-12 02:27:10 +0000 | [diff] [blame] | 410 | MachineInstr *MI = I; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 411 | |
| 412 | // Process all of the operands of the instruction... |
| 413 | unsigned NumOperandsToProcess = MI->getNumOperands(); |
| 414 | |
| 415 | // Unless it is a PHI node. In this case, ONLY process the DEF, not any |
| 416 | // of the uses. They will be handled in other basic blocks. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 417 | if (MI->getOpcode() == TargetInstrInfo::PHI) |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 418 | NumOperandsToProcess = 1; |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 419 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 420 | // Process all uses... |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 421 | for (unsigned i = 0; i != NumOperandsToProcess; ++i) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 422 | MachineOperand &MO = MI->getOperand(i); |
Chris Lattner | d8f44e0 | 2006-09-05 20:19:27 +0000 | [diff] [blame] | 423 | if (MO.isRegister() && MO.isUse() && MO.getReg()) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 424 | if (MRegisterInfo::isVirtualRegister(MO.getReg())){ |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 425 | HandleVirtRegUse(MO.getReg(), MBB, MI); |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 426 | } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) && |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 427 | !ReservedRegisters[MO.getReg()]) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 428 | HandlePhysRegUse(MO.getReg(), MI); |
| 429 | } |
| 430 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 431 | } |
| 432 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 433 | // Process all defs... |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 434 | for (unsigned i = 0; i != NumOperandsToProcess; ++i) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 435 | MachineOperand &MO = MI->getOperand(i); |
Chris Lattner | d8f44e0 | 2006-09-05 20:19:27 +0000 | [diff] [blame] | 436 | if (MO.isRegister() && MO.isDef() && MO.getReg()) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 437 | if (MRegisterInfo::isVirtualRegister(MO.getReg())) { |
| 438 | VarInfo &VRInfo = getVarInfo(MO.getReg()); |
Chris Lattner | 472405e | 2004-07-19 06:55:21 +0000 | [diff] [blame] | 439 | // Defaults to dead |
Chris Lattner | 74de8b1 | 2004-07-19 07:04:55 +0000 | [diff] [blame] | 440 | VRInfo.Kills.push_back(MI); |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 441 | } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) && |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 442 | !ReservedRegisters[MO.getReg()]) { |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 443 | HandlePhysRegDef(MO.getReg(), MI); |
| 444 | } |
| 445 | } |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 446 | } |
| 447 | } |
| 448 | |
| 449 | // Handle any virtual assignments from PHI nodes which might be at the |
| 450 | // bottom of this basic block. We check all of our successor blocks to see |
| 451 | // if they have PHI nodes, and if so, we simulate an assignment at the end |
| 452 | // of the current block. |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 453 | if (!PHIVarInfo[MBB->getNumber()].empty()) { |
| 454 | SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()]; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 455 | |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 456 | for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(), |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 457 | E = VarInfoVec.end(); I != E; ++I) { |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 458 | // Only mark it alive only in the block we are representing. |
Owen Anderson | 40a627d | 2008-01-15 22:58:11 +0000 | [diff] [blame] | 459 | MarkVirtRegAliveInBlock(getVarInfo(*I), MRI.getVRegDef(*I)->getParent(), |
| 460 | MBB); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 461 | } |
| 462 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 463 | |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 464 | // Finally, if the last instruction in the block is a return, make sure to mark |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 465 | // it as using all of the live-out values in the function. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 466 | if (!MBB->empty() && MBB->back().getDesc().isReturn()) { |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 467 | MachineInstr *Ret = &MBB->back(); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 468 | for (MachineRegisterInfo::liveout_iterator |
| 469 | I = MF->getRegInfo().liveout_begin(), |
| 470 | E = MF->getRegInfo().liveout_end(); I != E; ++I) { |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 471 | assert(MRegisterInfo::isPhysicalRegister(*I) && |
| 472 | "Cannot have a live-in virtual register!"); |
| 473 | HandlePhysRegUse(*I, Ret); |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 474 | // Add live-out registers as implicit uses. |
Evan Cheng | faa5107 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 475 | if (Ret->findRegisterUseOperandIdx(*I) == -1) |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 476 | Ret->addOperand(MachineOperand::CreateReg(*I, false, true)); |
Chris Lattner | d493b34 | 2005-04-09 15:23:25 +0000 | [diff] [blame] | 477 | } |
| 478 | } |
| 479 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 480 | // Loop over PhysRegInfo, killing any registers that are available at the |
| 481 | // end of the basic block. This also resets the PhysRegInfo map. |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 482 | for (unsigned i = 0; i != NumRegs; ++i) |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 483 | if (PhysRegInfo[i]) |
Misha Brukman | 09ba906 | 2004-06-24 21:31:16 +0000 | [diff] [blame] | 484 | HandlePhysRegDef(i, 0); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 485 | |
| 486 | // Clear some states between BB's. These are purely local information. |
Evan Cheng | ade31f9 | 2007-04-25 21:34:08 +0000 | [diff] [blame] | 487 | for (unsigned i = 0; i != NumRegs; ++i) |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 488 | PhysRegPartDef[i].clear(); |
Evan Cheng | 4efe741 | 2007-06-26 21:03:35 +0000 | [diff] [blame] | 489 | std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0); |
| 490 | std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false); |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 491 | std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 492 | } |
| 493 | |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 494 | // Convert and transfer the dead / killed information we have gathered into |
| 495 | // VirtRegInfo onto MI's. |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 496 | // |
Evan Cheng | f0e3bb1 | 2007-03-09 06:02:17 +0000 | [diff] [blame] | 497 | for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i) |
| 498 | for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j) { |
Owen Anderson | 7047dd4 | 2008-01-15 22:02:46 +0000 | [diff] [blame] | 499 | if (VirtRegInfo[i].Kills[j] == MRI.getVRegDef(i + |
| 500 | MRegisterInfo::FirstVirtualRegister)) |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame^] | 501 | VirtRegInfo[i].Kills[j]->addRegisterDead(i + |
| 502 | MRegisterInfo::FirstVirtualRegister, |
| 503 | RegInfo); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 504 | else |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame^] | 505 | VirtRegInfo[i].Kills[j]->addRegisterKilled(i + |
| 506 | MRegisterInfo::FirstVirtualRegister, |
| 507 | RegInfo); |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 508 | } |
Chris Lattner | a5287a6 | 2004-07-01 04:24:29 +0000 | [diff] [blame] | 509 | |
Chris Lattner | 9fb6cf1 | 2004-07-09 16:44:37 +0000 | [diff] [blame] | 510 | // Check to make sure there are no unreachable blocks in the MC CFG for the |
| 511 | // function. If so, it is due to a bug in the instruction selector or some |
| 512 | // other part of the code generator if this happens. |
| 513 | #ifndef NDEBUG |
Evan Cheng | c6a2410 | 2007-03-17 09:29:54 +0000 | [diff] [blame] | 514 | for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i) |
Chris Lattner | 9fb6cf1 | 2004-07-09 16:44:37 +0000 | [diff] [blame] | 515 | assert(Visited.count(&*i) != 0 && "unreachable basic block found"); |
| 516 | #endif |
| 517 | |
Evan Cheng | e96f501 | 2007-04-25 19:34:00 +0000 | [diff] [blame] | 518 | delete[] PhysRegInfo; |
| 519 | delete[] PhysRegUsed; |
| 520 | delete[] PhysRegPartUse; |
| 521 | delete[] PhysRegPartDef; |
| 522 | delete[] PHIVarInfo; |
| 523 | |
Chris Lattner | bc40e89 | 2003-01-13 20:01:16 +0000 | [diff] [blame] | 524 | return false; |
| 525 | } |
Chris Lattner | 5ed001b | 2004-02-19 18:28:02 +0000 | [diff] [blame] | 526 | |
| 527 | /// instructionChanged - When the address of an instruction changes, this |
| 528 | /// method should be called so that live variables can update its internal |
| 529 | /// data structures. This removes the records for OldMI, transfering them to |
| 530 | /// the records for NewMI. |
| 531 | void LiveVariables::instructionChanged(MachineInstr *OldMI, |
| 532 | MachineInstr *NewMI) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 533 | // If the instruction defines any virtual registers, update the VarInfo, |
| 534 | // kill and dead information for the instruction. |
Alkis Evlogimenos | a8db01a | 2004-03-30 22:44:39 +0000 | [diff] [blame] | 535 | for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) { |
| 536 | MachineOperand &MO = OldMI->getOperand(i); |
Chris Lattner | d45be36 | 2005-01-19 17:09:15 +0000 | [diff] [blame] | 537 | if (MO.isRegister() && MO.getReg() && |
Chris Lattner | 5ed001b | 2004-02-19 18:28:02 +0000 | [diff] [blame] | 538 | MRegisterInfo::isVirtualRegister(MO.getReg())) { |
| 539 | unsigned Reg = MO.getReg(); |
| 540 | VarInfo &VI = getVarInfo(Reg); |
Chris Lattner | d45be36 | 2005-01-19 17:09:15 +0000 | [diff] [blame] | 541 | if (MO.isDef()) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 542 | if (MO.isDead()) { |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 543 | MO.setIsDead(false); |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 544 | addVirtualRegisterDead(Reg, NewMI); |
| 545 | } |
Chris Lattner | 2a6e163 | 2005-01-19 17:11:51 +0000 | [diff] [blame] | 546 | } |
Dan Gohman | c674a92 | 2007-07-20 23:17:34 +0000 | [diff] [blame] | 547 | if (MO.isKill()) { |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 548 | MO.setIsKill(false); |
Dan Gohman | c674a92 | 2007-07-20 23:17:34 +0000 | [diff] [blame] | 549 | addVirtualRegisterKilled(Reg, NewMI); |
Chris Lattner | d45be36 | 2005-01-19 17:09:15 +0000 | [diff] [blame] | 550 | } |
Dan Gohman | c674a92 | 2007-07-20 23:17:34 +0000 | [diff] [blame] | 551 | // If this is a kill of the value, update the VI kills list. |
| 552 | if (VI.removeKill(OldMI)) |
| 553 | VI.Kills.push_back(NewMI); // Yes, there was a kill of it |
Chris Lattner | 5ed001b | 2004-02-19 18:28:02 +0000 | [diff] [blame] | 554 | } |
| 555 | } |
Chris Lattner | 5ed001b | 2004-02-19 18:28:02 +0000 | [diff] [blame] | 556 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 557 | |
| 558 | /// removeVirtualRegistersKilled - Remove all killed info for the specified |
| 559 | /// instruction. |
| 560 | void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 561 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 562 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 563 | if (MO.isRegister() && MO.isKill()) { |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 564 | MO.setIsKill(false); |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 565 | unsigned Reg = MO.getReg(); |
| 566 | if (MRegisterInfo::isVirtualRegister(Reg)) { |
| 567 | bool removed = getVarInfo(Reg).removeKill(MI); |
| 568 | assert(removed && "kill not in register's VarInfo?"); |
| 569 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 570 | } |
| 571 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 572 | } |
| 573 | |
| 574 | /// removeVirtualRegistersDead - Remove all of the dead registers for the |
| 575 | /// specified instruction from the live variable information. |
| 576 | void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) { |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 577 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 578 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 579 | if (MO.isRegister() && MO.isDead()) { |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 580 | MO.setIsDead(false); |
Evan Cheng | a6c4c1e | 2006-11-15 20:51:59 +0000 | [diff] [blame] | 581 | unsigned Reg = MO.getReg(); |
| 582 | if (MRegisterInfo::isVirtualRegister(Reg)) { |
| 583 | bool removed = getVarInfo(Reg).removeKill(MI); |
| 584 | assert(removed && "kill not in register's VarInfo?"); |
| 585 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 586 | } |
| 587 | } |
Chris Lattner | 7a3abdc | 2006-09-03 00:05:09 +0000 | [diff] [blame] | 588 | } |
| 589 | |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 590 | /// analyzePHINodes - Gather information about the PHI nodes in here. In |
| 591 | /// particular, we want to map the variable information of a virtual |
| 592 | /// register which is used in a PHI node. We map that to the BB the vreg is |
| 593 | /// coming from. |
| 594 | /// |
| 595 | void LiveVariables::analyzePHINodes(const MachineFunction& Fn) { |
| 596 | for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end(); |
| 597 | I != E; ++I) |
| 598 | for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end(); |
| 599 | BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI) |
| 600 | for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 601 | PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]. |
Bill Wendling | f7da4e9 | 2006-10-03 07:20:20 +0000 | [diff] [blame] | 602 | push_back(BBI->getOperand(i).getReg()); |
| 603 | } |