blob: ab5f21e4337c47a5f0c4e8995d1409e99e6bb739 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman84fbac52009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Dan Gohman84fbac52009-02-06 17:22:58 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Devang Patel713f0432009-09-16 21:09:07 +000019#include "llvm/Analysis/DebugInfo.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000020#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000021#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000022#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000025#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000026#include "llvm/Instructions.h"
27#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000028#include "llvm/IntrinsicInst.h"
Chris Lattner75c478a2009-10-27 17:02:08 +000029#include "llvm/LLVMContext.h"
Dan Gohman78eca172008-08-19 22:33:34 +000030#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000031#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000032#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000033#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanad2afc22009-07-31 18:16:33 +000034#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000035#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineJumpTableInfo.h"
38#include "llvm/CodeGen/MachineModuleInfo.h"
39#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanfc54c552009-01-15 22:18:12 +000040#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000041#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000042#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel6e7a1612009-01-09 19:11:50 +000043#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000044#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000045#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetFrameInfo.h"
Dan Gohmane1f188f2009-10-29 22:30:23 +000047#include "llvm/Target/TargetIntrinsicInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000048#include "llvm/Target/TargetInstrInfo.h"
49#include "llvm/Target/TargetLowering.h"
50#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000051#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000052#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000053#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000054#include "llvm/Support/ErrorHandling.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000055#include "llvm/Support/MathExtras.h"
56#include "llvm/Support/Timer.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000057#include "llvm/Support/raw_ostream.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000058#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000059using namespace llvm;
60
Chris Lattneread0d882008-06-17 06:09:18 +000061static cl::opt<bool>
Duncan Sands7cb07872008-10-27 08:42:46 +000062DisableLegalizeTypes("disable-legalize-types", cl::Hidden);
Dan Gohman78eca172008-08-19 22:33:34 +000063static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000064EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmand659d502008-10-20 21:30:12 +000065 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman293d5f82008-09-09 22:06:46 +000066 "instruction selector"));
67static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000068EnableFastISelAbort("fast-isel-abort", cl::Hidden,
69 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000070static cl::opt<bool>
Evan Chengdf8ed022009-11-09 06:49:37 +000071SchedLiveInCopies("schedule-livein-copies", cl::Hidden,
Dan Gohman8a110532008-09-05 22:59:21 +000072 cl::desc("Schedule copies of livein registers"),
73 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000074
Chris Lattnerda8abb02005-09-01 18:44:10 +000075#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000076static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000077ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
78 cl::desc("Pop up a window to show dags before the first "
79 "dag combine pass"));
80static cl::opt<bool>
81ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
82 cl::desc("Pop up a window to show dags before legalize types"));
83static cl::opt<bool>
84ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
85 cl::desc("Pop up a window to show dags before legalize"));
86static cl::opt<bool>
87ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
88 cl::desc("Pop up a window to show dags before the second "
89 "dag combine pass"));
90static cl::opt<bool>
Duncan Sands25cf2272008-11-24 14:53:14 +000091ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
92 cl::desc("Pop up a window to show dags before the post legalize types"
93 " dag combine pass"));
94static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000095ViewISelDAGs("view-isel-dags", cl::Hidden,
96 cl::desc("Pop up a window to show isel dags as they are selected"));
97static cl::opt<bool>
98ViewSchedDAGs("view-sched-dags", cl::Hidden,
99 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +0000100static cl::opt<bool>
101ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +0000102 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +0000103#else
Dan Gohman462dc7f2008-07-21 20:00:07 +0000104static const bool ViewDAGCombine1 = false,
105 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
106 ViewDAGCombine2 = false,
Duncan Sands25cf2272008-11-24 14:53:14 +0000107 ViewDAGCombineLT = false,
Dan Gohman462dc7f2008-07-21 20:00:07 +0000108 ViewISelDAGs = false, ViewSchedDAGs = false,
109 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000110#endif
111
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000112//===---------------------------------------------------------------------===//
113///
114/// RegisterScheduler class - Track the registration of instruction schedulers.
115///
116//===---------------------------------------------------------------------===//
117MachinePassRegistry RegisterScheduler::Registry;
118
119//===---------------------------------------------------------------------===//
120///
121/// ISHeuristic command line option for instruction schedulers.
122///
123//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000124static cl::opt<RegisterScheduler::FunctionPassCtor, false,
125 RegisterPassParser<RegisterScheduler> >
126ISHeuristic("pre-RA-sched",
127 cl::init(&createDefaultScheduler),
128 cl::desc("Instruction schedulers available (before register"
129 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000130
Dan Gohman844731a2008-05-13 00:00:25 +0000131static RegisterScheduler
Dan Gohmanb8cab922008-10-14 20:25:08 +0000132defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman844731a2008-05-13 00:00:25 +0000133 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000134
Chris Lattner1c08c712005-01-07 07:47:53 +0000135namespace llvm {
136 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000137 /// createDefaultScheduler - This creates an instruction scheduler appropriate
138 /// for the target.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000139 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
Bill Wendling98a366d2009-04-29 23:29:43 +0000140 CodeGenOpt::Level OptLevel) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000141 const TargetLowering &TLI = IS->getTargetLowering();
142
Bill Wendling98a366d2009-04-29 23:29:43 +0000143 if (OptLevel == CodeGenOpt::None)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000144 return createFastDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000145 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000146 return createTDListDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000147 assert(TLI.getSchedulingPreference() ==
148 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000149 return createBURRListDAGScheduler(IS, OptLevel);
Jim Laskey9373beb2006-08-01 19:14:14 +0000150 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000151}
152
Evan Chengff9b3732008-01-30 18:18:23 +0000153// EmitInstrWithCustomInserter - This method should be implemented by targets
Dan Gohman533297b2009-10-29 18:10:34 +0000154// that mark instructions with the 'usesCustomInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000155// instructions are special in various ways, which require special support to
156// insert. The specified MachineInstr is created but not inserted into any
Dan Gohman533297b2009-10-29 18:10:34 +0000157// basic blocks, and this method is called to expand it into a sequence of
158// instructions, potentially also creating new basic blocks and control flow.
159// When new basic blocks are inserted and the edges from MBB to its successors
160// are modified, the method should insert pairs of <OldSucc, NewSucc> into the
161// DenseMap.
Evan Chengff9b3732008-01-30 18:18:23 +0000162MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000163 MachineBasicBlock *MBB,
164 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Torok Edwinf3689232009-07-12 20:07:01 +0000165#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +0000166 errs() << "If a target marks an instruction with "
Dan Gohman533297b2009-10-29 18:10:34 +0000167 "'usesCustomInserter', it must implement "
Torok Edwinf3689232009-07-12 20:07:01 +0000168 "TargetLowering::EmitInstrWithCustomInserter!";
169#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000170 llvm_unreachable(0);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000171 return 0;
Chris Lattner025c39b2005-08-26 20:54:47 +0000172}
173
Dan Gohman8a110532008-09-05 22:59:21 +0000174/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
175/// physical register has only a single copy use, then coalesced the copy
176/// if possible.
177static void EmitLiveInCopy(MachineBasicBlock *MBB,
178 MachineBasicBlock::iterator &InsertPos,
179 unsigned VirtReg, unsigned PhysReg,
180 const TargetRegisterClass *RC,
181 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
182 const MachineRegisterInfo &MRI,
183 const TargetRegisterInfo &TRI,
184 const TargetInstrInfo &TII) {
185 unsigned NumUses = 0;
186 MachineInstr *UseMI = NULL;
187 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
188 UE = MRI.use_end(); UI != UE; ++UI) {
189 UseMI = &*UI;
190 if (++NumUses > 1)
191 break;
192 }
193
194 // If the number of uses is not one, or the use is not a move instruction,
195 // don't coalesce. Also, only coalesce away a virtual register to virtual
196 // register copy.
197 bool Coalesced = false;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000198 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Dan Gohman8a110532008-09-05 22:59:21 +0000199 if (NumUses == 1 &&
Evan Cheng04ee5a12009-01-20 19:12:24 +0000200 TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Dan Gohman8a110532008-09-05 22:59:21 +0000201 TargetRegisterInfo::isVirtualRegister(DstReg)) {
202 VirtReg = DstReg;
203 Coalesced = true;
204 }
205
206 // Now find an ideal location to insert the copy.
207 MachineBasicBlock::iterator Pos = InsertPos;
208 while (Pos != MBB->begin()) {
209 MachineInstr *PrevMI = prior(Pos);
210 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
211 // copyRegToReg might emit multiple instructions to do a copy.
212 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
213 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
214 // This is what the BB looks like right now:
215 // r1024 = mov r0
216 // ...
217 // r1 = mov r1024
218 //
219 // We want to insert "r1025 = mov r1". Inserting this copy below the
220 // move to r1024 makes it impossible for that move to be coalesced.
221 //
222 // r1025 = mov r1
223 // r1024 = mov r0
224 // ...
225 // r1 = mov 1024
226 // r2 = mov 1025
227 break; // Woot! Found a good location.
228 --Pos;
229 }
230
David Goodwinf1daf7d2009-07-08 23:10:31 +0000231 bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
232 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
233 (void) Emitted;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000234
Zhongxing Xu931424a2009-10-16 05:42:28 +0000235 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
Dan Gohman8a110532008-09-05 22:59:21 +0000236 if (Coalesced) {
237 if (&*InsertPos == UseMI) ++InsertPos;
238 MBB->erase(UseMI);
239 }
240}
241
242/// EmitLiveInCopies - If this is the first basic block in the function,
243/// and if it has live ins that need to be copied into vregs, emit the
244/// copies into the block.
245static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
246 const MachineRegisterInfo &MRI,
247 const TargetRegisterInfo &TRI,
248 const TargetInstrInfo &TII) {
249 if (SchedLiveInCopies) {
250 // Emit the copies at a heuristically-determined location in the block.
251 DenseMap<MachineInstr*, unsigned> CopyRegMap;
252 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
253 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
254 E = MRI.livein_end(); LI != E; ++LI)
255 if (LI->second) {
256 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
257 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
258 RC, CopyRegMap, MRI, TRI, TII);
259 }
260 } else {
261 // Emit the copies into the top of the block.
262 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
263 E = MRI.livein_end(); LI != E; ++LI)
264 if (LI->second) {
265 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000266 bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
267 LI->second, LI->first, RC, RC);
268 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
269 (void) Emitted;
Dan Gohman8a110532008-09-05 22:59:21 +0000270 }
271 }
272}
273
Chris Lattner7041ee32005-01-11 05:56:49 +0000274//===----------------------------------------------------------------------===//
275// SelectionDAGISel code
276//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000277
Bill Wendling98a366d2009-04-29 23:29:43 +0000278SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
Dan Gohmanad2afc22009-07-31 18:16:33 +0000279 MachineFunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000280 FuncInfo(new FunctionLoweringInfo(TLI)),
281 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000282 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo, OL)),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000283 GFI(),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000284 OptLevel(OL),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000285 DAGSize(0)
286{}
287
288SelectionDAGISel::~SelectionDAGISel() {
289 delete SDL;
290 delete CurDAG;
291 delete FuncInfo;
292}
293
Owen Andersone50ed302009-08-10 22:56:29 +0000294unsigned SelectionDAGISel::MakeReg(EVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000295 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000296}
297
Chris Lattner495a0b52005-08-17 06:37:43 +0000298void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000299 AU.addRequired<AliasAnalysis>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000300 AU.addPreserved<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000301 AU.addRequired<GCModuleInfo>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000302 AU.addPreserved<GCModuleInfo>();
Devang Patel6e7a1612009-01-09 19:11:50 +0000303 AU.addRequired<DwarfWriter>();
Dan Gohmana3477fe2009-07-31 23:36:22 +0000304 AU.addPreserved<DwarfWriter>();
Dan Gohmanad2afc22009-07-31 18:16:33 +0000305 MachineFunctionPass::getAnalysisUsage(AU);
Chris Lattner495a0b52005-08-17 06:37:43 +0000306}
Chris Lattner1c08c712005-01-07 07:47:53 +0000307
Dan Gohmanad2afc22009-07-31 18:16:33 +0000308bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
309 Function &Fn = *mf.getFunction();
310
Dan Gohman4344a5d2008-09-09 23:05:00 +0000311 // Do some sanity-checking on the command-line options.
312 assert((!EnableFastISelVerbose || EnableFastISel) &&
313 "-fast-isel-verbose requires -fast-isel");
314 assert((!EnableFastISelAbort || EnableFastISel) &&
315 "-fast-isel-abort requires -fast-isel");
316
Dan Gohman5f43f922007-08-27 16:26:13 +0000317 // Get alias analysis for load/store combining.
318 AA = &getAnalysis<AliasAnalysis>();
319
Dan Gohmanad2afc22009-07-31 18:16:33 +0000320 MF = &mf;
Dan Gohman8a110532008-09-05 22:59:21 +0000321 const TargetInstrInfo &TII = *TM.getInstrInfo();
322 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
323
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000324 if (Fn.hasGC())
325 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn);
Gordon Henriksence224772008-01-07 01:30:38 +0000326 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000327 GFI = 0;
Dan Gohman79ce2762009-01-15 19:20:50 +0000328 RegInfo = &MF->getRegInfo();
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000329 DEBUG(errs() << "\n\n\n=== " << Fn.getName() << "\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000330
Duncan Sands1465d612009-01-28 13:14:17 +0000331 MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
332 DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
Owen Anderson5dcaceb2009-07-09 18:44:09 +0000333 CurDAG->init(*MF, MMI, DW);
Devang Patelb51d40c2009-02-03 18:46:32 +0000334 FuncInfo->set(Fn, *MF, *CurDAG, EnableFastISel);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000335 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000336
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000337 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
338 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
339 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000340 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000341
Dan Gohman79ce2762009-01-15 19:20:50 +0000342 SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000343
Dan Gohman8a110532008-09-05 22:59:21 +0000344 // If the first basic block in the function has live ins that need to be
345 // copied into vregs, emit the copies into the top of the block before
346 // emitting the code for the block.
Dan Gohman79ce2762009-01-15 19:20:50 +0000347 EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
Dan Gohman8a110532008-09-05 22:59:21 +0000348
Evan Chengad2070c2007-02-10 02:43:39 +0000349 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000350 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
351 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohman79ce2762009-01-15 19:20:50 +0000352 MF->begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000353
Duncan Sandsf4070822007-06-15 19:04:19 +0000354#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000355 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000356 "Not all catch info was assigned to a landing pad!");
357#endif
358
Dan Gohman7c3234c2008-08-27 23:52:12 +0000359 FuncInfo->clear();
360
Chris Lattner1c08c712005-01-07 07:47:53 +0000361 return true;
362}
363
Duncan Sandsf4070822007-06-15 19:04:19 +0000364static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
365 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000366 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000367 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000368 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000369 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000370#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000371 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000372 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000373#endif
374 }
375}
376
Dan Gohmanf350b272008-08-23 02:25:05 +0000377void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
378 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000379 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000380 SDL->setCurrentBasicBlock(BB);
Devang Patele30e6782009-09-28 21:41:20 +0000381 MetadataContext &TheMetadata = LLVMBB->getParent()->getContext().getMetadata();
Devang Patela2148402009-09-28 21:14:55 +0000382 unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
Dan Gohmanf350b272008-08-23 02:25:05 +0000383
Dan Gohman98ca4f22009-08-05 01:29:28 +0000384 // Lower all of the non-terminator instructions. If a call is emitted
385 // as a tail call, cease emitting nodes for this block.
Devang Patel123eaa72009-09-16 20:39:11 +0000386 for (BasicBlock::iterator I = Begin; I != End && !SDL->HasTailCall; ++I) {
387 if (MDDbgKind) {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000388 // Update DebugLoc if debug information is attached with this
Devang Patel123eaa72009-09-16 20:39:11 +0000389 // instruction.
Devang Patel53bb5c92009-11-10 23:06:00 +0000390 if (!isa<DbgInfoIntrinsic>(I))
391 if (MDNode *Dbg = TheMetadata.getMD(MDDbgKind, I)) {
392 DILocation DILoc(Dbg);
393 DebugLoc Loc = ExtractDebugLocation(DILoc, MF->getDebugLocInfo());
394 SDL->setCurDebugLoc(Loc);
395 if (MF->getDefaultDebugLoc().isUnknown())
396 MF->setDefaultDebugLoc(Loc);
397 }
Devang Patel123eaa72009-09-16 20:39:11 +0000398 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000399 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000400 SDL->visit(*I);
Devang Patel123eaa72009-09-16 20:39:11 +0000401 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000402
Dan Gohman98ca4f22009-08-05 01:29:28 +0000403 if (!SDL->HasTailCall) {
404 // Ensure that all instructions which are used outside of their defining
405 // blocks are available as virtual registers. Invoke is handled elsewhere.
406 for (BasicBlock::iterator I = Begin; I != End; ++I)
407 if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
408 SDL->CopyToExportRegsIfNeeded(I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000409
Dan Gohman98ca4f22009-08-05 01:29:28 +0000410 // Handle PHI nodes in successor blocks.
411 if (End == LLVMBB->end()) {
412 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000413
Dan Gohman98ca4f22009-08-05 01:29:28 +0000414 // Lower the terminator after the copies are emitted.
415 SDL->visit(*LLVMBB->getTerminator());
416 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000417 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000418
Chris Lattnera651cf62005-01-17 19:43:36 +0000419 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000420 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000421
Dan Gohmanf350b272008-08-23 02:25:05 +0000422 // Final step, emit the lowered DAG as machine code.
423 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000424 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000425}
426
Dan Gohmanf350b272008-08-23 02:25:05 +0000427void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000428 SmallPtrSet<SDNode*, 128> VisitedNodes;
429 SmallVector<SDNode*, 128> Worklist;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000430
Gabor Greifba36cb52008-08-28 21:40:38 +0000431 Worklist.push_back(CurDAG->getRoot().getNode());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000432
Chris Lattneread0d882008-06-17 06:09:18 +0000433 APInt Mask;
434 APInt KnownZero;
435 APInt KnownOne;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000436
Chris Lattneread0d882008-06-17 06:09:18 +0000437 while (!Worklist.empty()) {
438 SDNode *N = Worklist.back();
439 Worklist.pop_back();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000440
Chris Lattneread0d882008-06-17 06:09:18 +0000441 // If we've already seen this node, ignore it.
442 if (!VisitedNodes.insert(N))
443 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000444
Chris Lattneread0d882008-06-17 06:09:18 +0000445 // Otherwise, add all chain operands to the worklist.
446 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000448 Worklist.push_back(N->getOperand(i).getNode());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000449
Chris Lattneread0d882008-06-17 06:09:18 +0000450 // If this is a CopyToReg with a vreg dest, process it.
451 if (N->getOpcode() != ISD::CopyToReg)
452 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000453
Chris Lattneread0d882008-06-17 06:09:18 +0000454 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
455 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
456 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000457
Chris Lattneread0d882008-06-17 06:09:18 +0000458 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000459 SDValue Src = N->getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +0000460 EVT SrcVT = Src.getValueType();
Chris Lattneread0d882008-06-17 06:09:18 +0000461 if (!SrcVT.isInteger() || SrcVT.isVector())
462 continue;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000463
Dan Gohmanf350b272008-08-23 02:25:05 +0000464 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000465 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000466 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000467
Chris Lattneread0d882008-06-17 06:09:18 +0000468 // Only install this information if it tells us something.
469 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
470 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000471 if (DestReg >= FuncInfo->LiveOutRegInfo.size())
472 FuncInfo->LiveOutRegInfo.resize(DestReg+1);
473 FunctionLoweringInfo::LiveOutInfo &LOI =
474 FuncInfo->LiveOutRegInfo[DestReg];
Chris Lattneread0d882008-06-17 06:09:18 +0000475 LOI.NumSignBits = NumSignBits;
Dan Gohmana80efce2009-03-27 23:55:04 +0000476 LOI.KnownOne = KnownOne;
477 LOI.KnownZero = KnownZero;
Chris Lattneread0d882008-06-17 06:09:18 +0000478 }
479 }
480}
481
Dan Gohmanf350b272008-08-23 02:25:05 +0000482void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000483 std::string GroupName;
484 if (TimePassesIsEnabled)
485 GroupName = "Instruction Selection and Scheduling";
486 std::string BlockName;
487 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sands25cf2272008-11-24 14:53:14 +0000488 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
489 ViewSUnitDAGs)
Dan Gohmanf7d6cd42009-08-01 03:51:09 +0000490 BlockName = MF->getFunction()->getNameStr() + ":" +
Daniel Dunbarf6ccee52009-07-24 08:24:36 +0000491 BB->getBasicBlock()->getNameStr();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000492
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000493 DEBUG(errs() << "Initial selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000494 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000495
Dan Gohmanf350b272008-08-23 02:25:05 +0000496 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000497
Chris Lattneraf21d552005-10-10 16:47:10 +0000498 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000499 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000500 NamedRegionTimer T("DAG Combining 1", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000501 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000502 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000503 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000504 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000505
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000506 DEBUG(errs() << "Optimized lowered selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000507 DEBUG(CurDAG->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000508
Chris Lattner1c08c712005-01-07 07:47:53 +0000509 // Second step, hack on the DAG until it only uses operations and types that
510 // the target supports.
Duncan Sands7cb07872008-10-27 08:42:46 +0000511 if (!DisableLegalizeTypes) {
Dan Gohmanf350b272008-08-23 02:25:05 +0000512 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
513 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000514
Duncan Sands25cf2272008-11-24 14:53:14 +0000515 bool Changed;
Dan Gohman462dc7f2008-07-21 20:00:07 +0000516 if (TimePassesIsEnabled) {
517 NamedRegionTimer T("Type Legalization", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000518 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000519 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000520 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000521 }
522
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000523 DEBUG(errs() << "Type-legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000524 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000525
Duncan Sands25cf2272008-11-24 14:53:14 +0000526 if (Changed) {
527 if (ViewDAGCombineLT)
528 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
529
530 // Run the DAG combiner in post-type-legalize mode.
531 if (TimePassesIsEnabled) {
532 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000533 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000534 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000535 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000536 }
537
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000538 DEBUG(errs() << "Optimized type-legalized selection DAG:\n");
Duncan Sands25cf2272008-11-24 14:53:14 +0000539 DEBUG(CurDAG->dump());
540 }
Eli Friedman5c22c802009-05-23 12:35:30 +0000541
542 if (TimePassesIsEnabled) {
543 NamedRegionTimer T("Vector Legalization", GroupName);
544 Changed = CurDAG->LegalizeVectors();
545 } else {
546 Changed = CurDAG->LegalizeVectors();
547 }
548
549 if (Changed) {
550 if (TimePassesIsEnabled) {
551 NamedRegionTimer T("Type Legalization 2", GroupName);
552 Changed = CurDAG->LegalizeTypes();
553 } else {
554 Changed = CurDAG->LegalizeTypes();
555 }
556
557 if (ViewDAGCombineLT)
558 CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
559
560 // Run the DAG combiner in post-type-legalize mode.
561 if (TimePassesIsEnabled) {
562 NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
563 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
564 } else {
565 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
566 }
567
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000568 DEBUG(errs() << "Optimized vector-legalized selection DAG:\n");
Eli Friedman5c22c802009-05-23 12:35:30 +0000569 DEBUG(CurDAG->dump());
570 }
Chris Lattner70587ea2008-07-10 23:37:50 +0000571 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000572
Dan Gohmanf350b272008-08-23 02:25:05 +0000573 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000574
Evan Chengebffb662008-07-01 17:59:20 +0000575 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000576 NamedRegionTimer T("DAG Legalization", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000577 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000578 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000579 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000580 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000581
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000582 DEBUG(errs() << "Legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000583 DEBUG(CurDAG->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000584
Dan Gohmanf350b272008-08-23 02:25:05 +0000585 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000586
Chris Lattneraf21d552005-10-10 16:47:10 +0000587 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000588 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000589 NamedRegionTimer T("DAG Combining 2", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000590 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000591 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000592 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000593 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000594
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000595 DEBUG(errs() << "Optimized legalized selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000596 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000597
Dan Gohmanf350b272008-08-23 02:25:05 +0000598 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000599
Bill Wendling98a366d2009-04-29 23:29:43 +0000600 if (OptLevel != CodeGenOpt::None)
Dan Gohmanf350b272008-08-23 02:25:05 +0000601 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000602
Chris Lattnera33ef482005-03-30 01:10:47 +0000603 // Third, instruction select all of the operations to machine code, adding the
604 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000605 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000606 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000607 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000608 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000609 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000610 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000611
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000612 DEBUG(errs() << "Selected selection DAG:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000613 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000614
Dan Gohmanf350b272008-08-23 02:25:05 +0000615 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000616
Dan Gohman5e843682008-07-14 18:19:29 +0000617 // Schedule machine code.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000618 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
Dan Gohman5e843682008-07-14 18:19:29 +0000619 if (TimePassesIsEnabled) {
620 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000621 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000622 } else {
Dan Gohman47ac0f02009-02-11 04:27:20 +0000623 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000624 }
625
Dan Gohman462dc7f2008-07-21 20:00:07 +0000626 if (ViewSUnitDAGs) Scheduler->viewGraph();
627
Daniel Dunbara279bc32009-09-20 02:20:51 +0000628 // Emit machine code to BB. This can change 'BB' to the last block being
Evan Chengdb8d56b2008-06-30 20:45:06 +0000629 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000630 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000631 NamedRegionTimer T("Instruction Creation", GroupName);
Evan Chengfb2e7522009-09-18 21:02:19 +0000632 BB = Scheduler->EmitSchedule(&SDL->EdgeMapping);
Evan Chengebffb662008-07-01 17:59:20 +0000633 } else {
Evan Chengfb2e7522009-09-18 21:02:19 +0000634 BB = Scheduler->EmitSchedule(&SDL->EdgeMapping);
Dan Gohman5e843682008-07-14 18:19:29 +0000635 }
636
637 // Free the scheduler state.
638 if (TimePassesIsEnabled) {
639 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
640 delete Scheduler;
641 } else {
642 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000643 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000644
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000645 DEBUG(errs() << "Selected machine code:\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000646 DEBUG(BB->dump());
Daniel Dunbara279bc32009-09-20 02:20:51 +0000647}
Chris Lattner1c08c712005-01-07 07:47:53 +0000648
Dan Gohman79ce2762009-01-15 19:20:50 +0000649void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
650 MachineFunction &MF,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000651 MachineModuleInfo *MMI,
Devang Patel83489bb2009-01-13 00:35:13 +0000652 DwarfWriter *DW,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000653 const TargetInstrInfo &TII) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000654 // Initialize the Fast-ISel state, if needed.
655 FastISel *FastIS = 0;
656 if (EnableFastISel)
Dan Gohman79ce2762009-01-15 19:20:50 +0000657 FastIS = TLI.createFastISel(MF, MMI, DW,
Dan Gohmana43abd12008-09-29 21:55:50 +0000658 FuncInfo->ValueMap,
659 FuncInfo->MBBMap,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000660 FuncInfo->StaticAllocaMap
661#ifndef NDEBUG
662 , FuncInfo->CatchInfoLost
663#endif
664 );
Dan Gohmana43abd12008-09-29 21:55:50 +0000665
Devang Patele30e6782009-09-28 21:41:20 +0000666 MetadataContext &TheMetadata = Fn.getContext().getMetadata();
Devang Patela2148402009-09-28 21:14:55 +0000667 unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
Devang Patel123eaa72009-09-16 20:39:11 +0000668
Dan Gohmana43abd12008-09-29 21:55:50 +0000669 // Iterate over all basic blocks in the function.
Evan Cheng39fd6e82008-08-07 00:43:25 +0000670 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
671 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000672 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000673
Dan Gohman3df24e62008-09-03 23:12:08 +0000674 BasicBlock::iterator const Begin = LLVMBB->begin();
675 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000676 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000677
678 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman33134c42008-09-25 17:05:24 +0000679 bool SuppressFastISel = false;
680 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000681 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000682
Dan Gohman33134c42008-09-25 17:05:24 +0000683 // If any of the arguments has the byval attribute, forgo
684 // fast-isel in the entry block.
Dan Gohmana43abd12008-09-29 21:55:50 +0000685 if (FastIS) {
Dan Gohman33134c42008-09-25 17:05:24 +0000686 unsigned j = 1;
687 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
688 I != E; ++I, ++j)
Devang Patel05988662008-09-25 21:00:45 +0000689 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman77ca41e2008-09-25 17:21:42 +0000690 if (EnableFastISelVerbose || EnableFastISelAbort)
Chris Lattner4437ae22009-08-23 07:05:07 +0000691 errs() << "FastISel skips entry block due to byval argument\n";
Dan Gohman33134c42008-09-25 17:05:24 +0000692 SuppressFastISel = true;
693 break;
694 }
695 }
696 }
697
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000698 if (MMI && BB->isLandingPad()) {
699 // Add a label to mark the beginning of the landing pad. Deletion of the
700 // landing pad can thus be detected via the MachineModuleInfo.
701 unsigned LabelID = MMI->addLandingPad(BB);
702
703 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
Bill Wendlingb2884872009-02-03 01:55:42 +0000704 BuildMI(BB, SDL->getCurDebugLoc(), II).addImm(LabelID);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000705
706 // Mark exception register as live in.
707 unsigned Reg = TLI.getExceptionAddressRegister();
708 if (Reg) BB->addLiveIn(Reg);
709
710 // Mark exception selector register as live in.
711 Reg = TLI.getExceptionSelectorRegister();
712 if (Reg) BB->addLiveIn(Reg);
713
714 // FIXME: Hack around an exception handling flaw (PR1508): the personality
715 // function and list of typeids logically belong to the invoke (or, if you
716 // like, the basic block containing the invoke), and need to be associated
717 // with it in the dwarf exception handling tables. Currently however the
718 // information is provided by an intrinsic (eh.selector) that can be moved
719 // to unexpected places by the optimizers: if the unwind edge is critical,
720 // then breaking it can result in the intrinsics being in the successor of
721 // the landing pad, not the landing pad itself. This results in exceptions
722 // not being caught because no typeids are associated with the invoke.
723 // This may not be the only way things can go wrong, but it is the only way
724 // we try to work around for the moment.
725 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
726
727 if (Br && Br->isUnconditional()) { // Critical edge?
728 BasicBlock::iterator I, E;
729 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
730 if (isa<EHSelectorInst>(I))
731 break;
732
733 if (I == E)
734 // No catch info found - try to extract some from the successor.
735 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
736 }
737 }
738
Dan Gohmanf350b272008-08-23 02:25:05 +0000739 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000740 if (FastIS && !SuppressFastISel) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000741 // Emit code for any incoming arguments. This must happen before
742 // beginning FastISel on the entry block.
743 if (LLVMBB == &Fn.getEntryBlock()) {
744 CurDAG->setRoot(SDL->getControlRoot());
745 CodeGenAndEmitDAG();
746 SDL->clear();
747 }
Dan Gohman241f4642008-10-04 00:56:36 +0000748 FastIS->startNewBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000749 // Do FastISel on as many instructions as possible.
750 for (; BI != End; ++BI) {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000751 if (MDDbgKind) {
752 // Update DebugLoc if debug information is attached with this
753 // instruction.
Devang Patel53bb5c92009-11-10 23:06:00 +0000754 if (!isa<DbgInfoIntrinsic>(BI))
755 if (MDNode *Dbg = TheMetadata.getMD(MDDbgKind, BI)) {
756 DILocation DILoc(Dbg);
757 DebugLoc Loc = ExtractDebugLocation(DILoc,
758 MF.getDebugLocInfo());
759 FastIS->setCurDebugLoc(Loc);
760 if (MF.getDefaultDebugLoc().isUnknown())
761 MF.setDefaultDebugLoc(Loc);
762 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000763 }
Devang Patel123eaa72009-09-16 20:39:11 +0000764
Dan Gohmana43abd12008-09-29 21:55:50 +0000765 // Just before the terminator instruction, insert instructions to
766 // feed PHI nodes in successor blocks.
767 if (isa<TerminatorInst>(BI))
768 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000769 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000770 errs() << "FastISel miss: ";
Dan Gohman293d5f82008-09-09 22:06:46 +0000771 BI->dump();
772 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000773 assert(!EnableFastISelAbort &&
Torok Edwinf3689232009-07-12 20:07:01 +0000774 "FastISel didn't handle a PHI in a successor");
Dan Gohmana43abd12008-09-29 21:55:50 +0000775 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000776 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000777
778 // First try normal tablegen-generated "fast" selection.
779 if (FastIS->SelectInstruction(BI))
780 continue;
781
782 // Next, try calling the target to attempt to handle the instruction.
783 if (FastIS->TargetSelectInstruction(BI))
784 continue;
785
786 // Then handle certain instructions as single-LLVM-Instruction blocks.
787 if (isa<CallInst>(BI)) {
788 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000789 errs() << "FastISel missed call: ";
Dan Gohmana43abd12008-09-29 21:55:50 +0000790 BI->dump();
791 }
792
Owen Anderson1d0be152009-08-13 21:58:54 +0000793 if (BI->getType() != Type::getVoidTy(*CurDAG->getContext())) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000794 unsigned &R = FuncInfo->ValueMap[BI];
795 if (!R)
796 R = FuncInfo->CreateRegForValue(BI);
797 }
798
Devang Patel390f3ac2009-04-16 01:33:10 +0000799 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Dan Gohmana43abd12008-09-29 21:55:50 +0000800 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohman241f4642008-10-04 00:56:36 +0000801 // If the instruction was codegen'd with multiple blocks,
802 // inform the FastISel object where to resume inserting.
803 FastIS->setCurrentBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000804 continue;
Dan Gohmanf350b272008-08-23 02:25:05 +0000805 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000806
807 // Otherwise, give up on FastISel for the rest of the block.
808 // For now, be a little lenient about non-branch terminators.
809 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
810 if (EnableFastISelVerbose || EnableFastISelAbort) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000811 errs() << "FastISel miss: ";
Dan Gohmana43abd12008-09-29 21:55:50 +0000812 BI->dump();
813 }
814 if (EnableFastISelAbort)
815 // The "fast" selector couldn't handle something and bailed.
816 // For the purpose of debugging, just abort.
Torok Edwinc23197a2009-07-14 16:55:14 +0000817 llvm_unreachable("FastISel didn't select the entire block");
Dan Gohmana43abd12008-09-29 21:55:50 +0000818 }
819 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000820 }
821 }
822
Dan Gohmand2ff6472008-09-02 20:17:56 +0000823 // Run SelectionDAG instruction selection on the remainder of the block
824 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000825 // block.
Devang Patel390f3ac2009-04-16 01:33:10 +0000826 if (BI != End) {
827 // If FastISel is run and it has known DebugLoc then use it.
828 if (FastIS && !FastIS->getCurDebugLoc().isUnknown())
829 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Evan Cheng9f118502008-09-08 16:01:27 +0000830 SelectBasicBlock(LLVMBB, BI, End);
Devang Patel390f3ac2009-04-16 01:33:10 +0000831 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000832
Dan Gohman7c3234c2008-08-27 23:52:12 +0000833 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000834 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000835
836 delete FastIS;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000837}
838
Dan Gohmanfed90b62008-07-28 21:51:04 +0000839void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000840SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000841
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000842 DEBUG(errs() << "Target-post-processed machine code:\n");
Dan Gohmanf350b272008-08-23 02:25:05 +0000843 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000844
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000845 DEBUG(errs() << "Total amount of phi nodes to update: "
846 << SDL->PHINodesToUpdate.size() << "\n");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000847 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
Chris Lattnerbbbfa992009-08-23 06:35:02 +0000848 errs() << "Node " << i << " : ("
849 << SDL->PHINodesToUpdate[i].first
850 << ", " << SDL->PHINodesToUpdate[i].second << ")\n");
Daniel Dunbara279bc32009-09-20 02:20:51 +0000851
Chris Lattnera33ef482005-03-30 01:10:47 +0000852 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000853 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000854 if (SDL->SwitchCases.empty() &&
855 SDL->JTCases.empty() &&
856 SDL->BitTestCases.empty()) {
857 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
858 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000859 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
860 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000861 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000862 false));
863 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000864 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000865 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000866 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000867 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000868
Dan Gohman7c3234c2008-08-27 23:52:12 +0000869 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000870 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000871 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000872 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000873 BB = SDL->BitTestCases[i].Parent;
874 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000875 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000876 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
877 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000878 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000879 SDL->clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000880 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000881
Dan Gohman7c3234c2008-08-27 23:52:12 +0000882 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000883 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000884 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
885 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000886 // Emit the code
887 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000888 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
889 SDL->BitTestCases[i].Reg,
890 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000891 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000892 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
893 SDL->BitTestCases[i].Reg,
894 SDL->BitTestCases[i].Cases[j]);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000895
896
Dan Gohman7c3234c2008-08-27 23:52:12 +0000897 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000898 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000899 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000900 }
901
902 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000903 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
904 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000905 MachineBasicBlock *PHIBB = PHI->getParent();
906 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
907 "This is not a machine PHI node that we are updating!");
908 // This is "default" BB. We have two jumps to it. From "header" BB and
909 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000910 if (PHIBB == SDL->BitTestCases[i].Default) {
911 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000912 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000913 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
914 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000915 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000916 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000917 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000918 }
919 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000920 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
921 j != ej; ++j) {
922 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000923 if (cBB->succ_end() !=
924 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000925 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000926 false));
927 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000928 }
929 }
930 }
931 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000932 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000933
Nate Begeman9453eea2006-04-23 06:26:20 +0000934 // If the JumpTable record is filled in, then we need to emit a jump table.
935 // Updating the PHI nodes is tricky in this case, since we need to determine
936 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000937 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000938 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000939 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000940 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000941 BB = SDL->JTCases[i].first.HeaderBB;
942 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000943 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000944 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
945 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000946 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000947 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000948 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000949
Nate Begeman37efe672006-04-22 18:53:45 +0000950 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000951 BB = SDL->JTCases[i].second.MBB;
952 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000953 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000954 SDL->visitJumpTable(SDL->JTCases[i].second);
955 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000956 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000957 SDL->clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000958
Nate Begeman37efe672006-04-22 18:53:45 +0000959 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000960 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
961 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000962 MachineBasicBlock *PHIBB = PHI->getParent();
963 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
964 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000965 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000966 if (PHIBB == SDL->JTCases[i].second.Default) {
Evan Chengce319102009-09-19 09:51:03 +0000967 PHI->addOperand
968 (MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, false));
969 PHI->addOperand
970 (MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000971 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000972 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000973 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Evan Chengce319102009-09-19 09:51:03 +0000974 PHI->addOperand
975 (MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, false));
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000976 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000977 }
978 }
Nate Begeman37efe672006-04-22 18:53:45 +0000979 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000980 SDL->JTCases.clear();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000981
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000982 // If the switch block involved a branch to one of the actual successors, we
983 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000984 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
985 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000986 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
987 "This is not a machine PHI node that we are updating!");
988 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000989 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000990 false));
991 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000992 }
993 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000994
Nate Begemanf15485a2006-03-27 01:32:24 +0000995 // If we generated any switch lowering information, build and codegen any
996 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000997 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +0000998 // Set the current basic block to the mbb we wish to insert the code into
Evan Chengfb2e7522009-09-18 21:02:19 +0000999 MachineBasicBlock *ThisBB = BB = SDL->SwitchCases[i].ThisBB;
Dan Gohman7c3234c2008-08-27 23:52:12 +00001000 SDL->setCurrentBasicBlock(BB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001001
Nate Begemanf15485a2006-03-27 01:32:24 +00001002 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +00001003 SDL->visitSwitchCase(SDL->SwitchCases[i]);
1004 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001005 CodeGenAndEmitDAG();
Daniel Dunbara279bc32009-09-20 02:20:51 +00001006
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001007 // Handle any PHI nodes in successors of this chunk, as if we were coming
1008 // from the original BB before switch expansion. Note that PHI nodes can
1009 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1010 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001011 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Evan Chengfb2e7522009-09-18 21:02:19 +00001012 // If new BB's are created during scheduling, the edges may have been
Evan Chengce319102009-09-19 09:51:03 +00001013 // updated. That is, the edge from ThisBB to BB may have been split and
1014 // BB's predecessor is now another block.
Evan Chengfb2e7522009-09-18 21:02:19 +00001015 DenseMap<MachineBasicBlock*, MachineBasicBlock*>::iterator EI =
1016 SDL->EdgeMapping.find(BB);
1017 if (EI != SDL->EdgeMapping.end())
1018 ThisBB = EI->second;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001019 for (MachineBasicBlock::iterator Phi = BB->begin();
1020 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1021 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1022 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001023 assert(pn != SDL->PHINodesToUpdate.size() &&
1024 "Didn't find PHI entry!");
Evan Cheng8be58a12009-09-18 08:26:06 +00001025 if (SDL->PHINodesToUpdate[pn].first == Phi) {
1026 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
1027 second, false));
Evan Chengfb2e7522009-09-18 21:02:19 +00001028 Phi->addOperand(MachineOperand::CreateMBB(ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001029 break;
Evan Cheng8be58a12009-09-18 08:26:06 +00001030 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001031 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001032 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001033
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001034 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001035 if (BB == SDL->SwitchCases[i].FalseBB)
1036 SDL->SwitchCases[i].FalseBB = 0;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001037
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001038 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001039 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
1040 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001041 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001042 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Evan Chengfb2e7522009-09-18 21:02:19 +00001043 SDL->clear();
Chris Lattnera33ef482005-03-30 01:10:47 +00001044 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001045 SDL->SwitchCases.clear();
1046
1047 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001048}
Evan Chenga9c20912006-01-21 02:32:06 +00001049
Jim Laskey13ec7022006-08-01 14:21:23 +00001050
Dan Gohman0a3776d2009-02-06 18:26:51 +00001051/// Create the scheduler. If a specific scheduler was specified
1052/// via the SchedulerRegistry, use it, otherwise select the
1053/// one preferred by the target.
Dan Gohman5e843682008-07-14 18:19:29 +00001054///
Dan Gohman47ac0f02009-02-11 04:27:20 +00001055ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001056 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Daniel Dunbara279bc32009-09-20 02:20:51 +00001057
Jim Laskey13ec7022006-08-01 14:21:23 +00001058 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001059 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001060 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001061 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001062
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00001063 return Ctor(this, OptLevel);
Evan Chenga9c20912006-01-21 02:32:06 +00001064}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001065
Dan Gohmanfc54c552009-01-15 22:18:12 +00001066ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1067 return new ScheduleHazardRecognizer();
Jim Laskey9ff542f2006-08-01 18:29:48 +00001068}
1069
Chris Lattner75548062006-10-11 03:58:02 +00001070//===----------------------------------------------------------------------===//
1071// Helper functions used by the generated instruction selector.
1072//===----------------------------------------------------------------------===//
1073// Calls to these methods are generated by tblgen.
1074
1075/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1076/// the dag combiner simplified the 255, we still want to match. RHS is the
1077/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1078/// specified in the .td file (e.g. 255).
Daniel Dunbara279bc32009-09-20 02:20:51 +00001079bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001080 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001081 const APInt &ActualMask = RHS->getAPIntValue();
1082 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001083
Chris Lattner75548062006-10-11 03:58:02 +00001084 // If the actual mask exactly matches, success!
1085 if (ActualMask == DesiredMask)
1086 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001087
Chris Lattner75548062006-10-11 03:58:02 +00001088 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001089 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001090 return false;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001091
Chris Lattner75548062006-10-11 03:58:02 +00001092 // Otherwise, the DAG Combiner may have proven that the value coming in is
1093 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001094 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001095 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001096 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001097
Chris Lattner75548062006-10-11 03:58:02 +00001098 // TODO: check to see if missing bits are just not demanded.
1099
1100 // Otherwise, this pattern doesn't match.
1101 return false;
1102}
1103
1104/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1105/// the dag combiner simplified the 255, we still want to match. RHS is the
1106/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1107/// specified in the .td file (e.g. 255).
Daniel Dunbara279bc32009-09-20 02:20:51 +00001108bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001109 int64_t DesiredMaskS) const {
1110 const APInt &ActualMask = RHS->getAPIntValue();
1111 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001112
Chris Lattner75548062006-10-11 03:58:02 +00001113 // If the actual mask exactly matches, success!
1114 if (ActualMask == DesiredMask)
1115 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001116
Chris Lattner75548062006-10-11 03:58:02 +00001117 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001118 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001119 return false;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001120
Chris Lattner75548062006-10-11 03:58:02 +00001121 // Otherwise, the DAG Combiner may have proven that the value coming in is
1122 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001123 APInt NeededMask = DesiredMask & ~ActualMask;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001124
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001125 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001126 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Daniel Dunbara279bc32009-09-20 02:20:51 +00001127
Chris Lattner75548062006-10-11 03:58:02 +00001128 // If all the missing bits in the or are already known to be set, match!
1129 if ((NeededMask & KnownOne) == NeededMask)
1130 return true;
Daniel Dunbara279bc32009-09-20 02:20:51 +00001131
Chris Lattner75548062006-10-11 03:58:02 +00001132 // TODO: check to see if missing bits are just not demanded.
Daniel Dunbara279bc32009-09-20 02:20:51 +00001133
Chris Lattner75548062006-10-11 03:58:02 +00001134 // Otherwise, this pattern doesn't match.
1135 return false;
1136}
1137
Jim Laskey9ff542f2006-08-01 18:29:48 +00001138
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001139/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1140/// by tblgen. Others should not call it.
1141void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001142SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001143 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001144 std::swap(InOps, Ops);
1145
1146 Ops.push_back(InOps[0]); // input chain.
1147 Ops.push_back(InOps[1]); // input asm string.
1148
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001149 unsigned i = 2, e = InOps.size();
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 if (InOps[e-1].getValueType() == MVT::Flag)
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001151 --e; // Don't process a flag operand if it is here.
Daniel Dunbara279bc32009-09-20 02:20:51 +00001152
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001153 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001154 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001155 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001156 // Just skip over this operand, copying the operands verbatim.
Evan Cheng697cbbf2009-03-20 18:03:34 +00001157 Ops.insert(Ops.end(), InOps.begin()+i,
1158 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1159 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001160 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00001161 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1162 "Memory operand with multiple values?");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001163 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001164 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001165 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001166 llvm_report_error("Could not match memory address. Inline asm"
1167 " failure!");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001168 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001169
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001170 // Add this to the output node.
Owen Andersone50ed302009-08-10 22:56:29 +00001171 EVT IntPtrTy = TLI.getPointerTy();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001172 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dan Gohmanf350b272008-08-23 02:25:05 +00001173 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001174 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1175 i += 2;
1176 }
1177 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00001178
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001179 // Add the flag input back if present.
1180 if (e != InOps.size())
1181 Ops.push_back(InOps.back());
1182}
Devang Patel794fd752007-05-01 21:15:47 +00001183
Owen Andersone50ed302009-08-10 22:56:29 +00001184/// findFlagUse - Return use of EVT::Flag value produced by the specified
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001185/// SDNode.
1186///
1187static SDNode *findFlagUse(SDNode *N) {
1188 unsigned FlagResNo = N->getNumValues()-1;
1189 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1190 SDUse &Use = I.getUse();
1191 if (Use.getResNo() == FlagResNo)
1192 return Use.getUser();
1193 }
1194 return NULL;
1195}
1196
1197/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1198/// This function recursively traverses up the operand chain, ignoring
1199/// certain nodes.
1200static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1201 SDNode *Root,
1202 SmallPtrSet<SDNode*, 16> &Visited) {
1203 if (Use->getNodeId() < Def->getNodeId() ||
1204 !Visited.insert(Use))
1205 return false;
1206
1207 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1208 SDNode *N = Use->getOperand(i).getNode();
1209 if (N == Def) {
1210 if (Use == ImmedUse || Use == Root)
1211 continue; // We are not looking for immediate use.
1212 assert(N != Root);
1213 return true;
1214 }
1215
1216 // Traverse up the operand chain.
1217 if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
1218 return true;
1219 }
1220 return false;
1221}
1222
1223/// isNonImmUse - Start searching from Root up the DAG to check is Def can
1224/// be reached. Return true if that's the case. However, ignore direct uses
1225/// by ImmedUse (which would be U in the example illustrated in
1226/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
1227/// case).
1228/// FIXME: to be really generic, we should allow direct use by any node
1229/// that is being folded. But realisticly since we only fold loads which
1230/// have one non-chain use, we only need to watch out for load/op/store
1231/// and load/op/cmp case where the root (store / cmp) may reach the load via
1232/// its chain operand.
1233static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
1234 SmallPtrSet<SDNode*, 16> Visited;
1235 return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
1236}
1237
1238/// IsLegalAndProfitableToFold - Returns true if the specific operand node N of
1239/// U can be folded during instruction selection that starts at Root and
1240/// folding N is profitable.
1241bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
1242 SDNode *Root) const {
1243 if (OptLevel == CodeGenOpt::None) return false;
1244
1245 // If Root use can somehow reach N through a path that that doesn't contain
1246 // U then folding N would create a cycle. e.g. In the following
1247 // diagram, Root can reach N through X. If N is folded into into Root, then
1248 // X is both a predecessor and a successor of U.
1249 //
1250 // [N*] //
1251 // ^ ^ //
1252 // / \ //
1253 // [U*] [X]? //
1254 // ^ ^ //
1255 // \ / //
1256 // \ / //
1257 // [Root*] //
1258 //
1259 // * indicates nodes to be folded together.
1260 //
1261 // If Root produces a flag, then it gets (even more) interesting. Since it
1262 // will be "glued" together with its flag use in the scheduler, we need to
1263 // check if it might reach N.
1264 //
1265 // [N*] //
1266 // ^ ^ //
1267 // / \ //
1268 // [U*] [X]? //
1269 // ^ ^ //
1270 // \ \ //
1271 // \ | //
1272 // [Root*] | //
1273 // ^ | //
1274 // f | //
1275 // | / //
1276 // [Y] / //
1277 // ^ / //
1278 // f / //
1279 // | / //
1280 // [FU] //
1281 //
1282 // If FU (flag use) indirectly reaches N (the load), and Root folds N
1283 // (call it Fold), then X is a predecessor of FU and a successor of
1284 // Fold. But since Fold and FU are flagged together, this will create
1285 // a cycle in the scheduling graph.
1286
Owen Andersone50ed302009-08-10 22:56:29 +00001287 EVT VT = Root->getValueType(Root->getNumValues()-1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001288 while (VT == MVT::Flag) {
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001289 SDNode *FU = findFlagUse(Root);
1290 if (FU == NULL)
1291 break;
1292 Root = FU;
1293 VT = Root->getValueType(Root->getNumValues()-1);
1294 }
1295
1296 return !isNonImmUse(Root, N, U);
1297}
1298
Dan Gohmane1f188f2009-10-29 22:30:23 +00001299SDNode *SelectionDAGISel::Select_INLINEASM(SDValue N) {
1300 std::vector<SDValue> Ops(N.getNode()->op_begin(), N.getNode()->op_end());
1301 SelectInlineAsmMemoryOperands(Ops);
1302
1303 std::vector<EVT> VTs;
1304 VTs.push_back(MVT::Other);
1305 VTs.push_back(MVT::Flag);
1306 SDValue New = CurDAG->getNode(ISD::INLINEASM, N.getDebugLoc(),
1307 VTs, &Ops[0], Ops.size());
1308 return New.getNode();
1309}
1310
1311SDNode *SelectionDAGISel::Select_UNDEF(const SDValue &N) {
1312 return CurDAG->SelectNodeTo(N.getNode(), TargetInstrInfo::IMPLICIT_DEF,
1313 N.getValueType());
1314}
1315
1316SDNode *SelectionDAGISel::Select_DBG_LABEL(const SDValue &N) {
1317 SDValue Chain = N.getOperand(0);
1318 unsigned C = cast<LabelSDNode>(N)->getLabelID();
1319 SDValue Tmp = CurDAG->getTargetConstant(C, MVT::i32);
1320 return CurDAG->SelectNodeTo(N.getNode(), TargetInstrInfo::DBG_LABEL,
1321 MVT::Other, Tmp, Chain);
1322}
1323
1324SDNode *SelectionDAGISel::Select_EH_LABEL(const SDValue &N) {
1325 SDValue Chain = N.getOperand(0);
1326 unsigned C = cast<LabelSDNode>(N)->getLabelID();
1327 SDValue Tmp = CurDAG->getTargetConstant(C, MVT::i32);
1328 return CurDAG->SelectNodeTo(N.getNode(), TargetInstrInfo::EH_LABEL,
1329 MVT::Other, Tmp, Chain);
1330}
1331
1332void SelectionDAGISel::CannotYetSelect(SDValue N) {
1333 std::string msg;
1334 raw_string_ostream Msg(msg);
1335 Msg << "Cannot yet select: ";
1336 N.getNode()->print(Msg, CurDAG);
1337 llvm_report_error(Msg.str());
1338}
1339
1340void SelectionDAGISel::CannotYetSelectIntrinsic(SDValue N) {
1341 errs() << "Cannot yet select: ";
1342 unsigned iid =
1343 cast<ConstantSDNode>(N.getOperand(N.getOperand(0).getValueType() == MVT::Other))->getZExtValue();
1344 if (iid < Intrinsic::num_intrinsics)
1345 llvm_report_error("Cannot yet select: intrinsic %" + Intrinsic::getName((Intrinsic::ID)iid));
1346 else if (const TargetIntrinsicInfo *tii = TM.getIntrinsicInfo())
1347 llvm_report_error(Twine("Cannot yet select: target intrinsic %") +
1348 tii->getName(iid));
1349}
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001350
Devang Patel19974732007-05-03 01:11:54 +00001351char SelectionDAGISel::ID = 0;