blob: 96f0a00fc9f203fde0ad51da882714fd30447052 [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsTargetMachine.cpp - Define TargetMachine for Mips -------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// Implements the info about Mips target spec.
11//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#include "MipsTargetMachine.h"
Craig Topper79aa3412012-03-17 18:46:09 +000015#include "Mips.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "llvm/PassManager.h"
Andrew Trick843ee2e2012-02-03 05:12:41 +000017#include "llvm/CodeGen/Passes.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000018#include "llvm/Support/TargetRegistry.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019using namespace llvm;
20
Daniel Dunbar0c795d62009-07-25 06:49:55 +000021extern "C" void LLVMInitializeMipsTarget() {
22 // Register the target.
Akira Hatanaka24648102011-09-21 03:00:58 +000023 RegisterTargetMachine<MipsebTargetMachine> X(TheMipsTarget);
Eli Friedmane2c74082009-08-03 02:22:28 +000024 RegisterTargetMachine<MipselTargetMachine> Y(TheMipselTarget);
Akira Hatanakab4f921b2012-07-31 21:39:17 +000025 RegisterTargetMachine<MipsebTargetMachine> A(TheMips64Target);
26 RegisterTargetMachine<MipselTargetMachine> B(TheMips64elTarget);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027}
28
29// DataLayout --> Big-endian, 32-bit pointer/ABI/alignment
Bruno Cardoso Lopes51195af2007-08-28 05:13:42 +000030// The stack is always 8 byte aligned
31// On function prologue, the stack is created by decrementing
32// its pointer. Once decremented, all references are done with positive
Anton Korobeynikov33464912010-11-15 00:06:54 +000033// offset from the stack/frame pointer, using StackGrowsUp enables
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +000034// an easier handling.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000035// Using CodeModel::Large enables different CALL behavior.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036MipsTargetMachine::
Evan Cheng43966132011-07-19 06:37:02 +000037MipsTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000038 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Cheng34ad6db2011-07-20 07:51:56 +000039 Reloc::Model RM, CodeModel::Model CM,
Evan Chengb95fc312011-11-16 08:38:26 +000040 CodeGenOpt::Level OL,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000041 bool isLittle)
42 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
43 Subtarget(TT, CPU, FS, isLittle),
44 DataLayout(isLittle ?
45 (Subtarget.isABI_N64() ?
46 "e-p:64:64:64-i8:8:32-i16:16:32-i64:64:64-f128:128:128-n32" :
47 "e-p:32:32:32-i8:8:32-i16:16:32-i64:64:64-n32") :
48 (Subtarget.isABI_N64() ?
49 "E-p:64:64:64-i8:8:32-i16:16:32-i64:64:64-f128:128:128-n32" :
50 "E-p:32:32:32-i8:8:32-i16:16:32-i64:64:64-n32")),
51 InstrInfo(*this),
52 FrameLowering(Subtarget),
53 TLInfo(*this), TSInfo(*this), JITInfo() {
Bruno Cardoso Lopes0a604002007-10-09 03:01:19 +000054}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000055
David Blaikie2d24e2a2011-12-20 02:50:00 +000056void MipsebTargetMachine::anchor() { }
57
Akira Hatanaka24648102011-09-21 03:00:58 +000058MipsebTargetMachine::
59MipsebTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000060 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000061 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000062 CodeGenOpt::Level OL)
63 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Akira Hatanaka24648102011-09-21 03:00:58 +000064
David Blaikie2d24e2a2011-12-20 02:50:00 +000065void MipselTargetMachine::anchor() { }
66
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +000067MipselTargetMachine::
Evan Cheng43966132011-07-19 06:37:02 +000068MipselTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000069 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000070 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000071 CodeGenOpt::Level OL)
72 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +000073
Andrew Trick843ee2e2012-02-03 05:12:41 +000074namespace {
75/// Mips Code Generator Pass Configuration Options.
76class MipsPassConfig : public TargetPassConfig {
77public:
Andrew Trick061efcf2012-02-04 02:56:59 +000078 MipsPassConfig(MipsTargetMachine *TM, PassManagerBase &PM)
79 : TargetPassConfig(TM, PM) {}
Andrew Trick843ee2e2012-02-03 05:12:41 +000080
81 MipsTargetMachine &getMipsTargetMachine() const {
82 return getTM<MipsTargetMachine>();
83 }
84
85 const MipsSubtarget &getMipsSubtarget() const {
86 return *getMipsTargetMachine().getSubtargetImpl();
87 }
88
89 virtual bool addInstSelector();
Andrew Trick843ee2e2012-02-03 05:12:41 +000090 virtual bool addPreEmitPass();
91};
92} // namespace
93
Andrew Trick061efcf2012-02-04 02:56:59 +000094TargetPassConfig *MipsTargetMachine::createPassConfig(PassManagerBase &PM) {
95 return new MipsPassConfig(this, PM);
Andrew Trick843ee2e2012-02-03 05:12:41 +000096}
97
Anton Korobeynikov33464912010-11-15 00:06:54 +000098// Install an instruction selector pass using
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000099// the ISelDag to gen Mips code.
Bill Wendling7c4ce302012-05-01 08:27:43 +0000100bool MipsPassConfig::addInstSelector() {
Bob Wilson564fbf62012-07-02 19:48:31 +0000101 addPass(createMipsISelDag(getMipsTargetMachine()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000102 return false;
103}
104
Anton Korobeynikov33464912010-11-15 00:06:54 +0000105// Implemented by targets that want to run passes immediately before
106// machine code is emitted. return true if -print-machineinstrs should
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000107// print out the code after the passes.
Bill Wendling7c4ce302012-05-01 08:27:43 +0000108bool MipsPassConfig::addPreEmitPass() {
Akira Hatanaka9e975872012-06-14 01:19:35 +0000109 MipsTargetMachine &TM = getMipsTargetMachine();
Bob Wilson564fbf62012-07-02 19:48:31 +0000110 addPass(createMipsDelaySlotFillerPass(TM));
Akira Hatanaka9e975872012-06-14 01:19:35 +0000111
112 // NOTE: long branch has not been implemented for mips16.
113 if (TM.getSubtarget<MipsSubtarget>().hasStandardEncoding())
Bob Wilson564fbf62012-07-02 19:48:31 +0000114 addPass(createMipsLongBranchPass(TM));
Akira Hatanaka9e975872012-06-14 01:19:35 +0000115
Bruno Cardoso Lopesaff42dc2007-08-18 01:58:15 +0000116 return true;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000117}
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000118
Bruno Cardoso Lopesdca6cdd2011-07-21 16:28:51 +0000119bool MipsTargetMachine::addCodeEmitter(PassManagerBase &PM,
Evan Chengb95fc312011-11-16 08:38:26 +0000120 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesdca6cdd2011-07-21 16:28:51 +0000121 // Machine code emitter pass for Mips.
122 PM.add(createMipsJITCodeEmitterPass(*this, JCE));
123 return false;
124}