blob: d208f59e4f6d11697922425d16b59b2c1fd64d8c [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000024#include "llvm/Module.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000025#include "llvm/Support/CommandLine.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000026using namespace llvm;
27
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000028/// AddLiveIn - This helper function adds the specified physical register to the
29/// MachineFunction as a live in value. It also creates a corresponding virtual
30/// register for it.
31static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
32 TargetRegisterClass *RC) {
33 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +000034 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
35 MF.getRegInfo().addLiveIn(PReg, VReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000036 return VReg;
37}
38
39AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
40 // Set up the TargetLowering object.
41 //I am having problems with shr n ubyte 1
42 setShiftAmountType(MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000043 setSetCCResultContents(ZeroOrOneSetCCResult);
44
Chris Lattner111c2fa2006-10-06 22:46:51 +000045 setUsesGlobalOffsetTable(true);
46
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000047 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000048 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
49 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000050
Evan Chengc5484282006-10-04 00:56:09 +000051 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
52 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
53
54 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
55 setLoadXAction(ISD::ZEXTLOAD, MVT::i32, Expand);
56
57 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
59 setLoadXAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000060
Evan Chengc35497f2006-10-30 08:02:39 +000061 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
62 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000063 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000064 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000065
Andrew Lenharth7794bd32006-06-27 23:19:14 +000066 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
67
Chris Lattner3e2bafd2005-09-28 22:29:17 +000068 setOperationAction(ISD::FREM, MVT::f32, Expand);
69 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000070
71 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000072 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000073 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
74 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
75
Andrew Lenharth120ab482005-09-29 22:54:56 +000076 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000077 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
78 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
79 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
80 }
Nate Begemand88fc032006-01-14 03:14:10 +000081 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000082 setOperationAction(ISD::ROTL , MVT::i64, Expand);
83 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000084
Andrew Lenharth53d89702005-12-25 01:34:27 +000085 setOperationAction(ISD::SREM , MVT::i64, Custom);
86 setOperationAction(ISD::UREM , MVT::i64, Custom);
87 setOperationAction(ISD::SDIV , MVT::i64, Custom);
88 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000089
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000090 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
91 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
92 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
93
Dan Gohmanf96e4de2007-10-11 23:21:31 +000094 // We don't support sin/cos/sqrt/pow
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000095 setOperationAction(ISD::FSIN , MVT::f64, Expand);
96 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000097 setOperationAction(ISD::FSIN , MVT::f32, Expand);
98 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +000099
100 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000101 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000102
103 setOperationAction(ISD::FPOW , MVT::f32, Expand);
104 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner9601a862006-03-05 05:08:37 +0000105
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000106 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000107
Andrew Lenharth3553d862007-01-24 21:09:16 +0000108 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
109
Chris Lattnerf73bae12005-11-29 06:16:21 +0000110 // We don't have line number support yet.
111 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000112 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey1ee29252007-01-26 14:34:52 +0000113 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000114
115 // Not implemented yet.
116 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
117 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000118 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
119
Andrew Lenharth53d89702005-12-25 01:34:27 +0000120 // We want to legalize GlobalAddress and ConstantPool and
121 // ExternalSymbols nodes into the appropriate instructions to
122 // materialize the address.
123 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
124 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
125 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000126 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000127
Andrew Lenharth0e538792006-01-25 21:54:38 +0000128 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000129 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000130 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000131 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000132 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000133
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000134 setOperationAction(ISD::RET, MVT::Other, Custom);
135
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000136 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000137 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000138
Andrew Lenharth739027e2006-01-16 21:22:38 +0000139 setStackPointerRegisterToSaveRestore(Alpha::R30);
140
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000141 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000142 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000143 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000144 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000145
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000146 setJumpBufSize(272);
147 setJumpBufAlignment(16);
148
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000149 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000150}
151
Scott Michel5b8f82e2008-03-10 15:42:14 +0000152MVT::ValueType
153AlphaTargetLowering::getSetCCResultType(const SDOperand &) const {
154 return MVT::i64;
155}
156
Andrew Lenharth84a06052006-01-16 19:53:25 +0000157const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
158 switch (Opcode) {
159 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000160 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
161 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
162 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
163 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
164 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
165 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000166 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000167 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000168 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000169 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000170 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
171 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000172 }
173}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000174
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000175static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
176 MVT::ValueType PtrVT = Op.getValueType();
177 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
178 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
179 SDOperand Zero = DAG.getConstant(0, PtrVT);
180
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000181 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000182 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000183 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
184 return Lo;
185}
186
Chris Lattnere21492b2006-08-11 17:19:54 +0000187//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
188//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000189
190//For now, just use variable size stack frame format
191
192//In a standard call, the first six items are passed in registers $16
193//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
194//of argument-to-register correspondence.) The remaining items are
195//collected in a memory argument list that is a naturally aligned
196//array of quadwords. In a standard call, this list, if present, must
197//be passed at 0(SP).
198//7 ... n 0(SP) ... (n-7)*8(SP)
199
200// //#define FP $15
201// //#define RA $26
202// //#define PV $27
203// //#define GP $29
204// //#define SP $30
205
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000206static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000207 int &VarArgsBase,
208 int &VarArgsOffset) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000209 MachineFunction &MF = DAG.getMachineFunction();
210 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000211 std::vector<SDOperand> ArgValues;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000212 SDOperand Root = Op.getOperand(0);
213
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000214 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
215 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000216
Andrew Lenharthf71df332005-09-04 06:12:19 +0000217 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000218 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000219 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000220 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000221
222 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000223 SDOperand argt;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000224 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
225 SDOperand ArgVal;
226
227 if (ArgNo < 6) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000228 switch (ObjectVT) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000229 default:
Bill Wendlingf5da1332006-12-07 22:21:48 +0000230 cerr << "Unknown Type " << ObjectVT << "\n";
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000231 abort();
232 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000233 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000234 &Alpha::F8RCRegClass);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000235 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000236 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000237 case MVT::f32:
238 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000239 &Alpha::F4RCRegClass);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000240 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
241 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000242 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000243 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000244 &Alpha::GPRCRegClass);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000245 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000246 break;
247 }
248 } else { //more args
249 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000250 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000251
252 // Create the SelectionDAG nodes corresponding to a load
253 //from this parameter
254 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng466685d2006-10-09 20:57:25 +0000255 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000256 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000257 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000258 }
259
260 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000261 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
262 if (isVarArg) {
263 VarArgsOffset = (Op.Val->getNumValues()-1) * 8;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000264 std::vector<SDOperand> LS;
265 for (int i = 0; i < 6; ++i) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000266 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000267 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
268 SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000269 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
270 if (i == 0) VarArgsBase = FI;
271 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000272 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000273
Dan Gohman6f0d0242008-02-10 18:45:23 +0000274 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000275 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
276 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000277 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
278 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000279 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000280 }
281
282 //Set up a token factor with all the stack traffic
Chris Lattnere2199452006-08-11 17:38:39 +0000283 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000284 }
285
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000286 ArgValues.push_back(Root);
287
288 // Return the new list of results.
289 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
290 Op.Val->value_end());
Chris Lattnere21492b2006-08-11 17:19:54 +0000291 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000292}
293
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000294static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000295 SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000296 DAG.getNode(AlphaISD::GlobalRetAddr,
297 MVT::i64),
298 SDOperand());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000299 switch (Op.getNumOperands()) {
300 default:
301 assert(0 && "Do not know how to return this many arguments!");
302 abort();
303 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000304 break;
305 //return SDOperand(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000306 case 3: {
307 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
308 unsigned ArgReg;
309 if (MVT::isInteger(ArgVT))
310 ArgReg = Alpha::R0;
311 else {
312 assert(MVT::isFloatingPoint(ArgVT));
313 ArgReg = Alpha::F0;
314 }
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000315 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Chris Lattner84bc5422007-12-31 04:13:23 +0000316 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
317 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000318 break;
319 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000320 }
321 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000322}
323
324std::pair<SDOperand, SDOperand>
Reid Spencer47857812006-12-31 05:55:36 +0000325AlphaTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
Duncan Sands00fee652008-02-14 17:28:50 +0000326 bool RetSExt, bool RetZExt, bool isVarArg,
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000327 unsigned CallingConv, bool isTailCall,
328 SDOperand Callee, ArgListTy &Args,
329 SelectionDAG &DAG) {
330 int NumBytes = 0;
331 if (Args.size() > 6)
332 NumBytes = (Args.size() - 6) * 8;
333
Chris Lattner94dd2922006-02-13 09:00:43 +0000334 Chain = DAG.getCALLSEQ_START(Chain,
335 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000336 std::vector<SDOperand> args_to_use;
337 for (unsigned i = 0, e = Args.size(); i != e; ++i)
338 {
Reid Spencer47857812006-12-31 05:55:36 +0000339 switch (getValueType(Args[i].Ty)) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000340 default: assert(0 && "Unexpected ValueType for argument!");
341 case MVT::i1:
342 case MVT::i8:
343 case MVT::i16:
344 case MVT::i32:
345 // Promote the integer to 64 bits. If the input type is signed use a
346 // sign extend, otherwise use a zero extend.
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000347 if (Args[i].isSExt)
Reid Spencer47857812006-12-31 05:55:36 +0000348 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000349 else if (Args[i].isZExt)
Reid Spencer47857812006-12-31 05:55:36 +0000350 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000351 else
352 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, MVT::i64, Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000353 break;
354 case MVT::i64:
355 case MVT::f64:
356 case MVT::f32:
357 break;
358 }
Reid Spencer47857812006-12-31 05:55:36 +0000359 args_to_use.push_back(Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000360 }
361
362 std::vector<MVT::ValueType> RetVals;
363 MVT::ValueType RetTyVT = getValueType(RetTy);
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000364 MVT::ValueType ActualRetTyVT = RetTyVT;
365 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i32)
366 ActualRetTyVT = MVT::i64;
367
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000368 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000369 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000370 RetVals.push_back(MVT::Other);
371
Chris Lattner2d90bd52006-01-27 23:39:00 +0000372 std::vector<SDOperand> Ops;
373 Ops.push_back(Chain);
374 Ops.push_back(Callee);
375 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Chris Lattnere21492b2006-08-11 17:19:54 +0000376 SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000377 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000378 Chain = DAG.getCALLSEQ_END(Chain,
379 DAG.getConstant(NumBytes, getPointerTy()),
380 DAG.getConstant(0, getPointerTy()),
381 SDOperand());
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000382 SDOperand RetVal = TheCall;
383
384 if (RetTyVT != ActualRetTyVT) {
Duncan Sands00fee652008-02-14 17:28:50 +0000385 ISD::NodeType AssertKind = ISD::DELETED_NODE;
386 if (RetSExt)
387 AssertKind = ISD::AssertSext;
388 else if (RetZExt)
389 AssertKind = ISD::AssertZext;
390
391 if (AssertKind != ISD::DELETED_NODE)
392 RetVal = DAG.getNode(AssertKind, MVT::i64, RetVal,
393 DAG.getValueType(RetTyVT));
394
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000395 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
396 }
397
398 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000399}
400
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000401/// LowerOperation - Provide custom lowering hooks for some operations.
402///
403SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
404 switch (Op.getOpcode()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000405 default: assert(0 && "Wasn't expecting to be able to lower this!");
406 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000407 VarArgsBase,
408 VarArgsOffset);
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000409
410 case ISD::RET: return LowerRET(Op,DAG);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000411 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
412
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000413 case ISD::SINT_TO_FP: {
414 assert(MVT::i64 == Op.getOperand(0).getValueType() &&
415 "Unhandled SINT_TO_FP type in custom expander!");
416 SDOperand LD;
417 bool isDouble = MVT::f64 == Op.getValueType();
Andrew Lenharth3553d862007-01-24 21:09:16 +0000418 LD = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000419 SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
420 isDouble?MVT::f64:MVT::f32, LD);
421 return FP;
422 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000423 case ISD::FP_TO_SINT: {
424 bool isDouble = MVT::f64 == Op.getOperand(0).getValueType();
425 SDOperand src = Op.getOperand(0);
426
427 if (!isDouble) //Promote
428 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
429
430 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
431
Andrew Lenharth3553d862007-01-24 21:09:16 +0000432 return DAG.getNode(ISD::BIT_CONVERT, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000433 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000434 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000435 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000436 Constant *C = CP->getConstVal();
Evan Chengb8973bd2006-01-31 22:23:14 +0000437 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Andrew Lenharth4e629512005-12-24 05:36:33 +0000438
439 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000440 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000441 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
442 return Lo;
443 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000444 case ISD::GlobalTLSAddress:
445 assert(0 && "TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000446 case ISD::GlobalAddress: {
447 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
448 GlobalValue *GV = GSDN->getGlobal();
449 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
450
Reid Spencer5cbf9852007-01-30 20:08:39 +0000451 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Andrew Lenharth3e2c7452006-04-06 23:18:45 +0000452 if (GV->hasInternalLinkage()) {
Andrew Lenharth4e629512005-12-24 05:36:33 +0000453 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000454 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000455 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
456 return Lo;
457 } else
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000458 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000459 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000460 }
Andrew Lenharth53d89702005-12-25 01:34:27 +0000461 case ISD::ExternalSymbol: {
462 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000463 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
464 ->getSymbol(), MVT::i64),
465 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000466 }
467
Andrew Lenharth53d89702005-12-25 01:34:27 +0000468 case ISD::UREM:
469 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000470 //Expand only on constant case
471 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
472 MVT::ValueType VT = Op.Val->getValueType(0);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000473 SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ?
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000474 BuildUDIV(Op.Val, DAG, NULL) :
475 BuildSDIV(Op.Val, DAG, NULL);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000476 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
477 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
478 return Tmp1;
479 }
480 //fall through
481 case ISD::SDIV:
482 case ISD::UDIV:
Andrew Lenharth53d89702005-12-25 01:34:27 +0000483 if (MVT::isInteger(Op.getValueType())) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000484 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000485 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL)
486 : BuildUDIV(Op.Val, DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000487 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000488 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000489 case ISD::UREM: opstr = "__remqu"; break;
490 case ISD::SREM: opstr = "__remq"; break;
491 case ISD::UDIV: opstr = "__divqu"; break;
492 case ISD::SDIV: opstr = "__divq"; break;
493 }
494 SDOperand Tmp1 = Op.getOperand(0),
495 Tmp2 = Op.getOperand(1),
496 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
497 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
498 }
499 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000500
Nate Begemanacc398c2006-01-25 18:21:52 +0000501 case ISD::VAARG: {
502 SDOperand Chain = Op.getOperand(0);
503 SDOperand VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000504 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000505
Dan Gohman69de1932008-02-06 22:27:42 +0000506 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000507 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
508 DAG.getConstant(8, MVT::i64));
509 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
Evan Cheng466685d2006-10-09 20:57:25 +0000510 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000511 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
512 if (MVT::isFloatingPoint(Op.getValueType()))
513 {
514 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
515 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
516 DAG.getConstant(8*6, MVT::i64));
517 SDOperand CC = DAG.getSetCC(MVT::i64, Offset,
518 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
519 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
520 }
Andrew Lenharth66e49582006-01-23 21:51:33 +0000521
Nate Begemanacc398c2006-01-25 18:21:52 +0000522 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
523 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000524 SDOperand Update = DAG.getTruncStore(Offset.getValue(1), NewOffset,
525 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000526
527 SDOperand Result;
528 if (Op.getValueType() == MVT::i32)
529 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000530 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000531 else
Evan Cheng466685d2006-10-09 20:57:25 +0000532 Result = DAG.getLoad(Op.getValueType(), Update, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000533 return Result;
534 }
535 case ISD::VACOPY: {
536 SDOperand Chain = Op.getOperand(0);
537 SDOperand DestP = Op.getOperand(1);
538 SDOperand SrcP = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +0000539 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
540 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000541
Dan Gohman69de1932008-02-06 22:27:42 +0000542 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP, SrcS, 0);
543 SDOperand Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000544 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
545 DAG.getConstant(8, MVT::i64));
Evan Cheng466685d2006-10-09 20:57:25 +0000546 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000547 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
548 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000549 return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000550 }
551 case ISD::VASTART: {
552 SDOperand Chain = Op.getOperand(0);
553 SDOperand VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000554 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000555
556 // vastart stores the address of the VarArgsBase and VarArgsOffset
557 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dan Gohman69de1932008-02-06 22:27:42 +0000558 SDOperand S1 = DAG.getStore(Chain, FR, VAListP, VAListS, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000559 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
560 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000561 return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64),
562 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000563 }
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000564 case ISD::RETURNADDR:
565 return DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64);
566 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000567 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000568 }
Jim Laskey62819f32007-02-21 22:54:50 +0000569
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000570 return SDOperand();
571}
Nate Begeman0aed7842006-01-28 03:14:31 +0000572
573SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op,
574 SelectionDAG &DAG) {
575 assert(Op.getValueType() == MVT::i32 &&
576 Op.getOpcode() == ISD::VAARG &&
577 "Unknown node to custom promote!");
578
579 // The code in LowerOperation already handles i32 vaarg
580 return LowerOperation(Op, DAG);
581}
Andrew Lenharth17255992006-06-21 13:37:27 +0000582
583
584//Inline Asm
585
586/// getConstraintType - Given a constraint letter, return the type of
587/// constraint it is for this target.
588AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000589AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
590 if (Constraint.size() == 1) {
591 switch (Constraint[0]) {
592 default: break;
593 case 'f':
594 case 'r':
595 return C_RegisterClass;
596 }
597 }
598 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000599}
600
601std::vector<unsigned> AlphaTargetLowering::
602getRegClassForInlineAsmConstraint(const std::string &Constraint,
603 MVT::ValueType VT) const {
604 if (Constraint.size() == 1) {
605 switch (Constraint[0]) {
606 default: break; // Unknown constriant letter
607 case 'f':
608 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000609 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
610 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
611 Alpha::F9 , Alpha::F10, Alpha::F11,
Andrew Lenharth17255992006-06-21 13:37:27 +0000612 Alpha::F12, Alpha::F13, Alpha::F14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000613 Alpha::F15, Alpha::F16, Alpha::F17,
614 Alpha::F18, Alpha::F19, Alpha::F20,
615 Alpha::F21, Alpha::F22, Alpha::F23,
Andrew Lenharth17255992006-06-21 13:37:27 +0000616 Alpha::F24, Alpha::F25, Alpha::F26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000617 Alpha::F27, Alpha::F28, Alpha::F29,
618 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000619 case 'r':
620 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000621 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
622 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
623 Alpha::R9 , Alpha::R10, Alpha::R11,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000624 Alpha::R12, Alpha::R13, Alpha::R14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000625 Alpha::R15, Alpha::R16, Alpha::R17,
626 Alpha::R18, Alpha::R19, Alpha::R20,
627 Alpha::R21, Alpha::R22, Alpha::R23,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000628 Alpha::R24, Alpha::R25, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000629 Alpha::R27, Alpha::R28, Alpha::R29,
630 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000631 }
632 }
633
634 return std::vector<unsigned>();
635}
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000636//===----------------------------------------------------------------------===//
637// Other Lowering Code
638//===----------------------------------------------------------------------===//
639
640MachineBasicBlock *
641AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
642 MachineBasicBlock *BB) {
643 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
644 assert((MI->getOpcode() == Alpha::CAS32 ||
645 MI->getOpcode() == Alpha::CAS64 ||
646 MI->getOpcode() == Alpha::LAS32 ||
647 MI->getOpcode() == Alpha::LAS64 ||
648 MI->getOpcode() == Alpha::SWAP32 ||
649 MI->getOpcode() == Alpha::SWAP64) &&
650 "Unexpected instr type to insert");
651
652 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
653 MI->getOpcode() == Alpha::LAS32 ||
654 MI->getOpcode() == Alpha::SWAP32;
655
656 //Load locked store conditional for atomic ops take on the same form
657 //start:
658 //ll
659 //do stuff (maybe branch to exit)
660 //sc
661 //test sc and maybe branck to start
662 //exit:
663 const BasicBlock *LLVM_BB = BB->getBasicBlock();
664 ilist<MachineBasicBlock>::iterator It = BB;
665 ++It;
666
667 MachineBasicBlock *thisMBB = BB;
668 MachineBasicBlock *llscMBB = new MachineBasicBlock(LLVM_BB);
669 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
670
671 for(MachineBasicBlock::succ_iterator i = thisMBB->succ_begin(),
672 e = thisMBB->succ_end(); i != e; ++i)
673 sinkMBB->addSuccessor(*i);
674 while(!thisMBB->succ_empty())
675 thisMBB->removeSuccessor(thisMBB->succ_begin());
676
677 MachineFunction *F = BB->getParent();
678 F->getBasicBlockList().insert(It, llscMBB);
679 F->getBasicBlockList().insert(It, sinkMBB);
680
681 BuildMI(thisMBB, TII->get(Alpha::BR)).addMBB(llscMBB);
682
683 unsigned reg_res = MI->getOperand(0).getReg(),
684 reg_ptr = MI->getOperand(1).getReg(),
685 reg_v2 = MI->getOperand(2).getReg(),
686 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
687
688 BuildMI(llscMBB, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
689 reg_res).addImm(0).addReg(reg_ptr);
690 switch (MI->getOpcode()) {
691 case Alpha::CAS32:
692 case Alpha::CAS64: {
693 unsigned reg_cmp
694 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
695 BuildMI(llscMBB, TII->get(Alpha::CMPEQ), reg_cmp)
696 .addReg(reg_v2).addReg(reg_res);
697 BuildMI(llscMBB, TII->get(Alpha::BEQ))
698 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
699 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
700 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
701 break;
702 }
703 case Alpha::LAS32:
704 case Alpha::LAS64: {
705 BuildMI(llscMBB, TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
706 .addReg(reg_res).addReg(reg_v2);
707 break;
708 }
709 case Alpha::SWAP32:
710 case Alpha::SWAP64: {
711 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
712 .addReg(reg_v2).addReg(reg_v2);
713 break;
714 }
715 }
716 BuildMI(llscMBB, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
717 .addReg(reg_store).addImm(0).addReg(reg_ptr);
718 BuildMI(llscMBB, TII->get(Alpha::BEQ))
719 .addImm(0).addReg(reg_store).addMBB(llscMBB);
720 BuildMI(llscMBB, TII->get(Alpha::BR)).addMBB(sinkMBB);
721
722 thisMBB->addSuccessor(llscMBB);
723 llscMBB->addSuccessor(llscMBB);
724 llscMBB->addSuccessor(sinkMBB);
725 delete MI; // The pseudo instruction is gone now.
726
727 return sinkMBB;
728}