blob: 8f1ae2eaf8fe7111bffd478246814772e0dc86b6 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- Thumb2ITBlockPass.cpp - Insert Thumb-2 IT blocks ------------------===//
Evan Cheng06e16582009-07-10 01:54:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "thumb2-it"
11#include "ARM.h"
Evan Cheng06e16582009-07-10 01:54:42 +000012#include "ARMMachineFunctionInfo.h"
Evan Chenged338e82009-07-11 07:26:20 +000013#include "Thumb2InstrInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000014#include "llvm/ADT/SmallSet.h"
15#include "llvm/ADT/Statistic.h"
16#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng06e16582009-07-10 01:54:42 +000017#include "llvm/CodeGen/MachineInstr.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengddfd1372011-12-14 02:11:42 +000019#include "llvm/CodeGen/MachineInstrBundle.h"
Evan Cheng06e16582009-07-10 01:54:42 +000020using namespace llvm;
21
Evan Chengd8471242010-06-09 01:46:50 +000022STATISTIC(NumITs, "Number of IT blocks inserted");
23STATISTIC(NumMovedInsts, "Number of predicated instructions moved");
Evan Cheng06e16582009-07-10 01:54:42 +000024
25namespace {
Evan Chengd8471242010-06-09 01:46:50 +000026 class Thumb2ITBlockPass : public MachineFunctionPass {
Evan Chengd8471242010-06-09 01:46:50 +000027 public:
Evan Cheng06e16582009-07-10 01:54:42 +000028 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000029 Thumb2ITBlockPass() : MachineFunctionPass(ID) {}
Evan Cheng06e16582009-07-10 01:54:42 +000030
Joey Goulyb57d9962013-09-09 14:21:49 +000031 bool hasV8Ops;
Evan Chenged338e82009-07-11 07:26:20 +000032 const Thumb2InstrInfo *TII;
Evan Cheng86050dc2010-06-18 23:09:54 +000033 const TargetRegisterInfo *TRI;
Evan Cheng06e16582009-07-10 01:54:42 +000034 ARMFunctionInfo *AFI;
35
36 virtual bool runOnMachineFunction(MachineFunction &Fn);
37
38 virtual const char *getPassName() const {
39 return "Thumb IT blocks insertion pass";
40 }
41
42 private:
Evan Cheng86050dc2010-06-18 23:09:54 +000043 bool MoveCopyOutOfITBlock(MachineInstr *MI,
44 ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
45 SmallSet<unsigned, 4> &Defs,
46 SmallSet<unsigned, 4> &Uses);
Evan Chengd8471242010-06-09 01:46:50 +000047 bool InsertITInstructions(MachineBasicBlock &MBB);
Evan Cheng06e16582009-07-10 01:54:42 +000048 };
49 char Thumb2ITBlockPass::ID = 0;
50}
51
Evan Cheng86050dc2010-06-18 23:09:54 +000052/// TrackDefUses - Tracking what registers are being defined and used by
53/// instructions in the IT block. This also tracks "dependencies", i.e. uses
54/// in the IT block that are defined before the IT instruction.
55static void TrackDefUses(MachineInstr *MI,
56 SmallSet<unsigned, 4> &Defs,
57 SmallSet<unsigned, 4> &Uses,
58 const TargetRegisterInfo *TRI) {
59 SmallVector<unsigned, 4> LocalDefs;
60 SmallVector<unsigned, 4> LocalUses;
61
Evan Chengd8471242010-06-09 01:46:50 +000062 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
63 MachineOperand &MO = MI->getOperand(i);
64 if (!MO.isReg())
65 continue;
66 unsigned Reg = MO.getReg();
Evan Cheng86050dc2010-06-18 23:09:54 +000067 if (!Reg || Reg == ARM::ITSTATE || Reg == ARM::SP)
Evan Chengd8471242010-06-09 01:46:50 +000068 continue;
Evan Cheng86050dc2010-06-18 23:09:54 +000069 if (MO.isUse())
70 LocalUses.push_back(Reg);
Evan Chengd8471242010-06-09 01:46:50 +000071 else
Evan Cheng86050dc2010-06-18 23:09:54 +000072 LocalDefs.push_back(Reg);
Evan Chengd8471242010-06-09 01:46:50 +000073 }
Evan Cheng86050dc2010-06-18 23:09:54 +000074
75 for (unsigned i = 0, e = LocalUses.size(); i != e; ++i) {
76 unsigned Reg = LocalUses[i];
Chad Rosier62c320a2013-05-22 23:17:36 +000077 for (MCSubRegIterator Subreg(Reg, TRI, /*IncludeSelf=*/true);
78 Subreg.isValid(); ++Subreg)
Evan Cheng86050dc2010-06-18 23:09:54 +000079 Uses.insert(*Subreg);
80 }
81
82 for (unsigned i = 0, e = LocalDefs.size(); i != e; ++i) {
83 unsigned Reg = LocalDefs[i];
Chad Rosier62c320a2013-05-22 23:17:36 +000084 for (MCSubRegIterator Subreg(Reg, TRI, /*IncludeSelf=*/true);
85 Subreg.isValid(); ++Subreg)
Evan Cheng86050dc2010-06-18 23:09:54 +000086 Defs.insert(*Subreg);
87 if (Reg == ARM::CPSR)
88 continue;
89 }
90}
91
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +000092static bool isCopy(MachineInstr *MI) {
93 switch (MI->getOpcode()) {
94 default:
95 return false;
96 case ARM::MOVr:
97 case ARM::MOVr_TC:
98 case ARM::tMOVr:
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +000099 case ARM::t2MOVr:
100 return true;
101 }
102}
103
Evan Cheng86050dc2010-06-18 23:09:54 +0000104bool
105Thumb2ITBlockPass::MoveCopyOutOfITBlock(MachineInstr *MI,
106 ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
107 SmallSet<unsigned, 4> &Defs,
108 SmallSet<unsigned, 4> &Uses) {
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000109 if (!isCopy(MI))
110 return false;
111 // llvm models select's as two-address instructions. That means a copy
112 // is inserted before a t2MOVccr, etc. If the copy is scheduled in
113 // between selects we would end up creating multiple IT blocks.
114 assert(MI->getOperand(0).getSubReg() == 0 &&
115 MI->getOperand(1).getSubReg() == 0 &&
116 "Sub-register indices still around?");
Evan Cheng86050dc2010-06-18 23:09:54 +0000117
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000118 unsigned DstReg = MI->getOperand(0).getReg();
119 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng86050dc2010-06-18 23:09:54 +0000120
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000121 // First check if it's safe to move it.
122 if (Uses.count(DstReg) || Defs.count(SrcReg))
123 return false;
124
Bill Wendling721e1d22011-10-10 22:52:53 +0000125 // If the CPSR is defined by this copy, then we don't want to move it. E.g.,
126 // if we have:
127 //
128 // movs r1, r1
129 // rsb r1, 0
130 // movs r2, r2
131 // rsb r2, 0
132 //
133 // we don't want this to be converted to:
134 //
135 // movs r1, r1
136 // movs r2, r2
137 // itt mi
138 // rsb r1, 0
139 // rsb r2, 0
140 //
Bill Wendling3f56d4b2011-10-11 00:10:41 +0000141 const MCInstrDesc &MCID = MI->getDesc();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000142 if (MI->hasOptionalDef() &&
Bill Wendling3f56d4b2011-10-11 00:10:41 +0000143 MI->getOperand(MCID.getNumOperands() - 1).getReg() == ARM::CPSR)
144 return false;
Bill Wendling721e1d22011-10-10 22:52:53 +0000145
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000146 // Then peek at the next instruction to see if it's predicated on CC or OCC.
147 // If not, then there is nothing to be gained by moving the copy.
148 MachineBasicBlock::iterator I = MI; ++I;
149 MachineBasicBlock::iterator E = MI->getParent()->end();
150 while (I != E && I->isDebugValue())
151 ++I;
152 if (I != E) {
153 unsigned NPredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000154 ARMCC::CondCodes NCC = getITInstrPredicate(I, NPredReg);
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000155 if (NCC == CC || NCC == OCC)
156 return true;
Evan Cheng86050dc2010-06-18 23:09:54 +0000157 }
158 return false;
Evan Chengd8471242010-06-09 01:46:50 +0000159}
160
161bool Thumb2ITBlockPass::InsertITInstructions(MachineBasicBlock &MBB) {
Evan Cheng06e16582009-07-10 01:54:42 +0000162 bool Modified = false;
163
Evan Chengd8471242010-06-09 01:46:50 +0000164 SmallSet<unsigned, 4> Defs;
165 SmallSet<unsigned, 4> Uses;
Evan Cheng06e16582009-07-10 01:54:42 +0000166 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
167 while (MBBI != E) {
168 MachineInstr *MI = &*MBBI;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000169 DebugLoc dl = MI->getDebugLoc();
170 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000171 ARMCC::CondCodes CC = getITInstrPredicate(MI, PredReg);
Evan Cheng06e16582009-07-10 01:54:42 +0000172 if (CC == ARMCC::AL) {
173 ++MBBI;
174 continue;
175 }
176
Evan Chengd8471242010-06-09 01:46:50 +0000177 Defs.clear();
178 Uses.clear();
Evan Cheng86050dc2010-06-18 23:09:54 +0000179 TrackDefUses(MI, Defs, Uses, TRI);
Evan Chengd8471242010-06-09 01:46:50 +0000180
Evan Cheng06e16582009-07-10 01:54:42 +0000181 // Insert an IT instruction.
Evan Cheng06e16582009-07-10 01:54:42 +0000182 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(ARM::t2IT))
183 .addImm(CC);
Evan Cheng86050dc2010-06-18 23:09:54 +0000184
185 // Add implicit use of ITSTATE to IT block instructions.
186 MI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
187 true/*isImp*/, false/*isKill*/));
188
189 MachineInstr *LastITMI = MI;
Evan Chengd8471242010-06-09 01:46:50 +0000190 MachineBasicBlock::iterator InsertPos = MIB;
Evan Cheng06e16582009-07-10 01:54:42 +0000191 ++MBBI;
192
Evan Cheng86050dc2010-06-18 23:09:54 +0000193 // Form IT block.
Evan Cheng06e16582009-07-10 01:54:42 +0000194 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
Evan Chengbc9b7542009-08-15 07:59:10 +0000195 unsigned Mask = 0, Pos = 3;
Evan Chengd8471242010-06-09 01:46:50 +0000196
Joey Goulyb57d9962013-09-09 14:21:49 +0000197 // v8 IT blocks are limited to one conditional op: skip the loop
198 if (!hasV8Ops) {
199 // Branches, including tricky ones like LDM_RET, need to end an IT
200 // block so check the instruction we just put in the block.
201 for (; MBBI != E && Pos &&
202 (!MI->isBranch() && !MI->isReturn()) ; ++MBBI) {
203 if (MBBI->isDebugValue())
Evan Cheng86050dc2010-06-18 23:09:54 +0000204 continue;
Joey Goulyb57d9962013-09-09 14:21:49 +0000205
206 MachineInstr *NMI = &*MBBI;
207 MI = NMI;
208
209 unsigned NPredReg = 0;
210 ARMCC::CondCodes NCC = getITInstrPredicate(NMI, NPredReg);
211 if (NCC == CC || NCC == OCC) {
212 Mask |= (NCC & 1) << Pos;
213 // Add implicit use of ITSTATE.
214 NMI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
215 true/*isImp*/, false/*isKill*/));
216 LastITMI = NMI;
217 } else {
218 if (NCC == ARMCC::AL &&
219 MoveCopyOutOfITBlock(NMI, CC, OCC, Defs, Uses)) {
220 --MBBI;
221 MBB.remove(NMI);
222 MBB.insert(InsertPos, NMI);
223 ++NumMovedInsts;
224 continue;
225 }
226 break;
Evan Chengd8471242010-06-09 01:46:50 +0000227 }
Joey Goulyb57d9962013-09-09 14:21:49 +0000228 TrackDefUses(NMI, Defs, Uses, TRI);
229 --Pos;
Evan Chengd8471242010-06-09 01:46:50 +0000230 }
Evan Cheng06e16582009-07-10 01:54:42 +0000231 }
Evan Chengd8471242010-06-09 01:46:50 +0000232
Evan Cheng86050dc2010-06-18 23:09:54 +0000233 // Finalize IT mask.
Evan Chengbc9b7542009-08-15 07:59:10 +0000234 Mask |= (1 << Pos);
Johnny Chenb675e252010-03-17 23:14:23 +0000235 // Tag along (firstcond[0] << 4) with the mask.
236 Mask |= (CC & 1) << 4;
Evan Cheng06e16582009-07-10 01:54:42 +0000237 MIB.addImm(Mask);
Evan Cheng86050dc2010-06-18 23:09:54 +0000238
239 // Last instruction in IT block kills ITSTATE.
240 LastITMI->findRegisterUseOperand(ARM::ITSTATE)->setIsKill();
241
Evan Chengddfd1372011-12-14 02:11:42 +0000242 // Finalize the bundle.
Evan Chengbca15f92012-01-19 00:46:06 +0000243 MachineBasicBlock::instr_iterator LI = LastITMI;
244 finalizeBundle(MBB, InsertPos.getInstrIterator(), llvm::next(LI));
Evan Chengddfd1372011-12-14 02:11:42 +0000245
Evan Cheng06e16582009-07-10 01:54:42 +0000246 Modified = true;
247 ++NumITs;
248 }
249
250 return Modified;
251}
252
253bool Thumb2ITBlockPass::runOnMachineFunction(MachineFunction &Fn) {
254 const TargetMachine &TM = Fn.getTarget();
255 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chenged338e82009-07-11 07:26:20 +0000256 TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo());
Evan Cheng86050dc2010-06-18 23:09:54 +0000257 TRI = TM.getRegisterInfo();
Joey Goulyb57d9962013-09-09 14:21:49 +0000258 hasV8Ops = TM.getSubtarget<ARMSubtarget>().hasV8Ops();
Evan Cheng06e16582009-07-10 01:54:42 +0000259
260 if (!AFI->isThumbFunction())
261 return false;
262
263 bool Modified = false;
Evan Chengd8471242010-06-09 01:46:50 +0000264 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; ) {
Evan Cheng06e16582009-07-10 01:54:42 +0000265 MachineBasicBlock &MBB = *MFI;
Evan Chengd8471242010-06-09 01:46:50 +0000266 ++MFI;
Evan Chengdca65392010-07-02 21:07:09 +0000267 Modified |= InsertITInstructions(MBB);
Evan Cheng06e16582009-07-10 01:54:42 +0000268 }
269
Evan Chengdca65392010-07-02 21:07:09 +0000270 if (Modified)
Evan Cheng86050dc2010-06-18 23:09:54 +0000271 AFI->setHasITBlocks(true);
272
Evan Cheng06e16582009-07-10 01:54:42 +0000273 return Modified;
274}
275
Evan Cheng34f8a022009-08-08 02:54:37 +0000276/// createThumb2ITBlockPass - Returns an instance of the Thumb2 IT blocks
Evan Cheng06e16582009-07-10 01:54:42 +0000277/// insertion pass.
Evan Chengdca65392010-07-02 21:07:09 +0000278FunctionPass *llvm::createThumb2ITBlockPass() {
279 return new Thumb2ITBlockPass();
Evan Cheng06e16582009-07-10 01:54:42 +0000280}