blob: badc89f8148fc380a258b21c60b417ed8167a376 [file] [log] [blame]
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001//===-- IA64ISelPattern.cpp - A pattern matching inst selector for IA64 ---===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Duraid Madina9b9d45f2005-03-17 18:17:03 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by Duraid Madina and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Duraid Madina9b9d45f2005-03-17 18:17:03 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for IA64.
11//
12//===----------------------------------------------------------------------===//
13
14#include "IA64.h"
15#include "IA64InstrBuilder.h"
16#include "IA64RegisterInfo.h"
17#include "IA64MachineFunctionInfo.h"
18#include "llvm/Constants.h" // FIXME: REMOVE
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetData.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/MathExtras.h"
29#include "llvm/ADT/Statistic.h"
30#include <set>
Duraid Madinab2322562005-04-26 07:23:02 +000031#include <map>
Duraid Madina9b9d45f2005-03-17 18:17:03 +000032#include <algorithm>
33using namespace llvm;
34
35//===----------------------------------------------------------------------===//
36// IA64TargetLowering - IA64 Implementation of the TargetLowering interface
37namespace {
38 class IA64TargetLowering : public TargetLowering {
39 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Misha Brukman4633f1c2005-04-21 23:13:11 +000040
Duraid Madina9b9d45f2005-03-17 18:17:03 +000041 //int ReturnAddrIndex; // FrameIndex for return slot.
42 unsigned GP, SP, RP; // FIXME - clean this mess up
43 public:
44
45 unsigned VirtGPR; // this is public so it can be accessed in the selector
46 // for ISD::RET down below. add an accessor instead? FIXME
47
48 IA64TargetLowering(TargetMachine &TM) : TargetLowering(TM) {
Misha Brukman4633f1c2005-04-21 23:13:11 +000049
Duraid Madina9b9d45f2005-03-17 18:17:03 +000050 // register class for general registers
51 addRegisterClass(MVT::i64, IA64::GRRegisterClass);
52
53 // register class for FP registers
54 addRegisterClass(MVT::f64, IA64::FPRegisterClass);
Misha Brukman4633f1c2005-04-21 23:13:11 +000055
56 // register class for predicate registers
Duraid Madina9b9d45f2005-03-17 18:17:03 +000057 addRegisterClass(MVT::i1, IA64::PRRegisterClass);
Misha Brukman4633f1c2005-04-21 23:13:11 +000058
Chris Lattnerda4d4692005-04-09 03:22:37 +000059 setOperationAction(ISD::BRCONDTWOWAY , MVT::Other, Expand);
Duraid Madina9b9d45f2005-03-17 18:17:03 +000060 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
61
Misha Brukman4633f1c2005-04-21 23:13:11 +000062 setSetCCResultType(MVT::i1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +000063 setShiftAmountType(MVT::i64);
64
65 setOperationAction(ISD::EXTLOAD , MVT::i1 , Promote);
Duraid Madina9b9d45f2005-03-17 18:17:03 +000066
67 setOperationAction(ISD::ZEXTLOAD , MVT::i1 , Expand);
Duraid Madina9b9d45f2005-03-17 18:17:03 +000068
69 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
70 setOperationAction(ISD::SEXTLOAD , MVT::i8 , Expand);
71 setOperationAction(ISD::SEXTLOAD , MVT::i16 , Expand);
Duraid Madinac4ccc2d2005-04-14 08:37:32 +000072 setOperationAction(ISD::SEXTLOAD , MVT::i32 , Expand);
Duraid Madina9b9d45f2005-03-17 18:17:03 +000073
74 setOperationAction(ISD::SREM , MVT::f32 , Expand);
75 setOperationAction(ISD::SREM , MVT::f64 , Expand);
76
77 setOperationAction(ISD::UREM , MVT::f32 , Expand);
78 setOperationAction(ISD::UREM , MVT::f64 , Expand);
Misha Brukman4633f1c2005-04-21 23:13:11 +000079
Duraid Madina9b9d45f2005-03-17 18:17:03 +000080 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
81 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
82 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
83
Chris Lattner17234b72005-04-30 04:26:06 +000084 // We don't support sin/cos/sqrt
85 setOperationAction(ISD::FSIN , MVT::f64, Expand);
86 setOperationAction(ISD::FCOS , MVT::f64, Expand);
87 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
88 setOperationAction(ISD::FSIN , MVT::f32, Expand);
89 setOperationAction(ISD::FCOS , MVT::f32, Expand);
90 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
91
Duraid Madina9b9d45f2005-03-17 18:17:03 +000092 computeRegisterProperties();
93
94 addLegalFPImmediate(+0.0);
95 addLegalFPImmediate(+1.0);
96 addLegalFPImmediate(-0.0);
97 addLegalFPImmediate(-1.0);
98 }
99
100 /// LowerArguments - This hook must be implemented to indicate how we should
101 /// lower the arguments for the specified function, into the specified DAG.
102 virtual std::vector<SDOperand>
103 LowerArguments(Function &F, SelectionDAG &DAG);
104
105 /// LowerCallTo - This hook lowers an abstract call to a function into an
106 /// actual call.
107 virtual std::pair<SDOperand, SDOperand>
Nate Begeman8e21e712005-03-26 01:29:23 +0000108 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
109 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000110
111 virtual std::pair<SDOperand, SDOperand>
112 LowerVAStart(SDOperand Chain, SelectionDAG &DAG);
113
114 virtual std::pair<SDOperand,SDOperand>
115 LowerVAArgNext(bool isVANext, SDOperand Chain, SDOperand VAList,
116 const Type *ArgTy, SelectionDAG &DAG);
117
118 virtual std::pair<SDOperand, SDOperand>
119 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
120 SelectionDAG &DAG);
121
122 void restoreGP_SP_RP(MachineBasicBlock* BB)
123 {
124 BuildMI(BB, IA64::MOV, 1, IA64::r1).addReg(GP);
125 BuildMI(BB, IA64::MOV, 1, IA64::r12).addReg(SP);
126 BuildMI(BB, IA64::MOV, 1, IA64::rp).addReg(RP);
127 }
128
Duraid Madinabeeaab22005-03-31 12:31:11 +0000129 void restoreSP_RP(MachineBasicBlock* BB)
130 {
131 BuildMI(BB, IA64::MOV, 1, IA64::r12).addReg(SP);
132 BuildMI(BB, IA64::MOV, 1, IA64::rp).addReg(RP);
133 }
134
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000135 void restoreRP(MachineBasicBlock* BB)
136 {
137 BuildMI(BB, IA64::MOV, 1, IA64::rp).addReg(RP);
138 }
139
140 void restoreGP(MachineBasicBlock* BB)
141 {
142 BuildMI(BB, IA64::MOV, 1, IA64::r1).addReg(GP);
143 }
144
145 };
146}
147
148
149std::vector<SDOperand>
150IA64TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
151 std::vector<SDOperand> ArgValues;
152
153 //
154 // add beautiful description of IA64 stack frame format
155 // here (from intel 24535803.pdf most likely)
156 //
157 MachineFunction &MF = DAG.getMachineFunction();
158 MachineFrameInfo *MFI = MF.getFrameInfo();
159
160 GP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
161 SP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
162 RP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
163
164 MachineBasicBlock& BB = MF.front();
165
Misha Brukman4633f1c2005-04-21 23:13:11 +0000166 unsigned args_int[] = {IA64::r32, IA64::r33, IA64::r34, IA64::r35,
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000167 IA64::r36, IA64::r37, IA64::r38, IA64::r39};
Misha Brukman4633f1c2005-04-21 23:13:11 +0000168
169 unsigned args_FP[] = {IA64::F8, IA64::F9, IA64::F10, IA64::F11,
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000170 IA64::F12,IA64::F13,IA64::F14, IA64::F15};
Misha Brukman4633f1c2005-04-21 23:13:11 +0000171
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000172 unsigned argVreg[8];
173 unsigned argPreg[8];
174 unsigned argOpc[8];
175
Duraid Madinabeeaab22005-03-31 12:31:11 +0000176 unsigned used_FPArgs = 0; // how many FP args have been used so far?
Misha Brukman4633f1c2005-04-21 23:13:11 +0000177
Duraid Madinabeeaab22005-03-31 12:31:11 +0000178 unsigned ArgOffset = 0;
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000179 int count = 0;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000180
Alkis Evlogimenos12cf3852005-03-19 09:22:17 +0000181 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000182 {
183 SDOperand newroot, argt;
184 if(count < 8) { // need to fix this logic? maybe.
Misha Brukman7847fca2005-04-22 17:54:37 +0000185
186 switch (getValueType(I->getType())) {
187 default:
188 std::cerr << "ERROR in LowerArgs: unknown type "
189 << getValueType(I->getType()) << "\n";
190 abort();
191 case MVT::f32:
192 // fixme? (well, will need to for weird FP structy stuff,
193 // see intel ABI docs)
194 case MVT::f64:
195//XXX BuildMI(&BB, IA64::IDEF, 0, args_FP[used_FPArgs]);
196 MF.addLiveIn(args_FP[used_FPArgs]); // mark this reg as liveIn
197 // floating point args go into f8..f15 as-needed, the increment
198 argVreg[count] = // is below..:
199 MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::f64));
200 // FP args go into f8..f15 as needed: (hence the ++)
201 argPreg[count] = args_FP[used_FPArgs++];
202 argOpc[count] = IA64::FMOV;
203 argt = newroot = DAG.getCopyFromReg(argVreg[count],
204 getValueType(I->getType()), DAG.getRoot());
205 break;
206 case MVT::i1: // NOTE: as far as C abi stuff goes,
207 // bools are just boring old ints
208 case MVT::i8:
209 case MVT::i16:
210 case MVT::i32:
211 case MVT::i64:
212//XXX BuildMI(&BB, IA64::IDEF, 0, args_int[count]);
213 MF.addLiveIn(args_int[count]); // mark this register as liveIn
214 argVreg[count] =
215 MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
216 argPreg[count] = args_int[count];
217 argOpc[count] = IA64::MOV;
218 argt = newroot =
219 DAG.getCopyFromReg(argVreg[count], MVT::i64, DAG.getRoot());
220 if ( getValueType(I->getType()) != MVT::i64)
221 argt = DAG.getNode(ISD::TRUNCATE, getValueType(I->getType()),
222 newroot);
223 break;
224 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000225 } else { // more than 8 args go into the frame
Misha Brukman7847fca2005-04-22 17:54:37 +0000226 // Create the frame index object for this incoming parameter...
227 ArgOffset = 16 + 8 * (count - 8);
228 int FI = MFI->CreateFixedObject(8, ArgOffset);
229
230 // Create the SelectionDAG nodes corresponding to a load
231 //from this parameter
232 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
233 argt = newroot = DAG.getLoad(getValueType(I->getType()),
Andrew Lenharth2d86ea22005-04-27 20:10:01 +0000234 DAG.getEntryNode(), FIN, DAG.getSrcValue(NULL));
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000235 }
236 ++count;
237 DAG.setRoot(newroot.getValue(1));
238 ArgValues.push_back(argt);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000239 }
Duraid Madinabeeaab22005-03-31 12:31:11 +0000240
Misha Brukman4633f1c2005-04-21 23:13:11 +0000241
Duraid Madinabeeaab22005-03-31 12:31:11 +0000242 // Create a vreg to hold the output of (what will become)
243 // the "alloc" instruction
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000244 VirtGPR = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
245 BuildMI(&BB, IA64::PSEUDO_ALLOC, 0, VirtGPR);
246 // we create a PSEUDO_ALLOC (pseudo)instruction for now
247
248 BuildMI(&BB, IA64::IDEF, 0, IA64::r1);
249
250 // hmm:
251 BuildMI(&BB, IA64::IDEF, 0, IA64::r12);
252 BuildMI(&BB, IA64::IDEF, 0, IA64::rp);
253 // ..hmm.
254
255 BuildMI(&BB, IA64::MOV, 1, GP).addReg(IA64::r1);
256
257 // hmm:
258 BuildMI(&BB, IA64::MOV, 1, SP).addReg(IA64::r12);
259 BuildMI(&BB, IA64::MOV, 1, RP).addReg(IA64::rp);
260 // ..hmm.
261
Duraid Madinabeeaab22005-03-31 12:31:11 +0000262 unsigned tempOffset=0;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000263
Duraid Madinabeeaab22005-03-31 12:31:11 +0000264 // if this is a varargs function, we simply lower llvm.va_start by
265 // pointing to the first entry
266 if(F.isVarArg()) {
267 tempOffset=0;
268 VarArgsFrameIndex = MFI->CreateFixedObject(8, tempOffset);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000269 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000270
Duraid Madinabeeaab22005-03-31 12:31:11 +0000271 // here we actually do the moving of args, and store them to the stack
272 // too if this is a varargs function:
273 for (int i = 0; i < count && i < 8; ++i) {
274 BuildMI(&BB, argOpc[i], 1, argVreg[i]).addReg(argPreg[i]);
275 if(F.isVarArg()) {
276 // if this is a varargs function, we copy the input registers to the stack
277 int FI = MFI->CreateFixedObject(8, tempOffset);
278 tempOffset+=8; //XXX: is it safe to use r22 like this?
279 BuildMI(&BB, IA64::MOV, 1, IA64::r22).addFrameIndex(FI);
280 // FIXME: we should use st8.spill here, one day
281 BuildMI(&BB, IA64::ST8, 1, IA64::r22).addReg(argPreg[i]);
282 }
283 }
284
Duraid Madinaca494fd2005-04-12 14:54:44 +0000285 // Finally, inform the code generator which regs we return values in.
286 // (see the ISD::RET: case down below)
287 switch (getValueType(F.getReturnType())) {
288 default: assert(0 && "i have no idea where to return this type!");
289 case MVT::isVoid: break;
290 case MVT::i1:
291 case MVT::i8:
292 case MVT::i16:
293 case MVT::i32:
294 case MVT::i64:
295 MF.addLiveOut(IA64::r8);
296 break;
297 case MVT::f32:
298 case MVT::f64:
299 MF.addLiveOut(IA64::F8);
300 break;
301 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000302
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000303 return ArgValues;
304}
Misha Brukman4633f1c2005-04-21 23:13:11 +0000305
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000306std::pair<SDOperand, SDOperand>
307IA64TargetLowering::LowerCallTo(SDOperand Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000308 const Type *RetTy, bool isVarArg,
309 SDOperand Callee, ArgListTy &Args,
310 SelectionDAG &DAG) {
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000311
312 MachineFunction &MF = DAG.getMachineFunction();
313
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000314 unsigned NumBytes = 16;
Duraid Madinabeeaab22005-03-31 12:31:11 +0000315 unsigned outRegsUsed = 0;
316
317 if (Args.size() > 8) {
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000318 NumBytes += (Args.size() - 8) * 8;
Duraid Madinabeeaab22005-03-31 12:31:11 +0000319 outRegsUsed = 8;
320 } else {
321 outRegsUsed = Args.size();
322 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000323
Duraid Madinabeeaab22005-03-31 12:31:11 +0000324 // FIXME? this WILL fail if we ever try to pass around an arg that
325 // consumes more than a single output slot (a 'real' double, int128
326 // some sort of aggregate etc.), as we'll underestimate how many 'outX'
327 // registers we use. Hopefully, the assembler will notice.
328 MF.getInfo<IA64FunctionInfo>()->outRegsUsed=
329 std::max(outRegsUsed, MF.getInfo<IA64FunctionInfo>()->outRegsUsed);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000330
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000331 Chain = DAG.getNode(ISD::ADJCALLSTACKDOWN, MVT::Other, Chain,
332 DAG.getConstant(NumBytes, getPointerTy()));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000333
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000334 std::vector<SDOperand> args_to_use;
335 for (unsigned i = 0, e = Args.size(); i != e; ++i)
336 {
337 switch (getValueType(Args[i].second)) {
338 default: assert(0 && "unexpected argument type!");
339 case MVT::i1:
340 case MVT::i8:
341 case MVT::i16:
342 case MVT::i32:
Misha Brukman7847fca2005-04-22 17:54:37 +0000343 //promote to 64-bits, sign/zero extending based on type
344 //of the argument
345 if(Args[i].second->isSigned())
346 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64,
347 Args[i].first);
348 else
349 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64,
350 Args[i].first);
351 break;
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000352 case MVT::f32:
Misha Brukman7847fca2005-04-22 17:54:37 +0000353 //promote to 64-bits
354 Args[i].first = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Args[i].first);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000355 case MVT::f64:
356 case MVT::i64:
357 break;
358 }
359 args_to_use.push_back(Args[i].first);
360 }
361
362 std::vector<MVT::ValueType> RetVals;
363 MVT::ValueType RetTyVT = getValueType(RetTy);
364 if (RetTyVT != MVT::isVoid)
365 RetVals.push_back(RetTyVT);
366 RetVals.push_back(MVT::Other);
367
368 SDOperand TheCall = SDOperand(DAG.getCall(RetVals, Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000369 Callee, args_to_use), 0);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000370 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
371 Chain = DAG.getNode(ISD::ADJCALLSTACKUP, MVT::Other, Chain,
372 DAG.getConstant(NumBytes, getPointerTy()));
373 return std::make_pair(TheCall, Chain);
374}
375
376std::pair<SDOperand, SDOperand>
377IA64TargetLowering::LowerVAStart(SDOperand Chain, SelectionDAG &DAG) {
378 // vastart just returns the address of the VarArgsFrameIndex slot.
379 return std::make_pair(DAG.getFrameIndex(VarArgsFrameIndex, MVT::i64), Chain);
380}
381
382std::pair<SDOperand,SDOperand> IA64TargetLowering::
383LowerVAArgNext(bool isVANext, SDOperand Chain, SDOperand VAList,
384 const Type *ArgTy, SelectionDAG &DAG) {
Duraid Madinabeeaab22005-03-31 12:31:11 +0000385
386 MVT::ValueType ArgVT = getValueType(ArgTy);
387 SDOperand Result;
388 if (!isVANext) {
Andrew Lenharth2d86ea22005-04-27 20:10:01 +0000389 Result = DAG.getLoad(ArgVT, DAG.getEntryNode(), VAList, DAG.getSrcValue(NULL));
Duraid Madinabeeaab22005-03-31 12:31:11 +0000390 } else {
391 unsigned Amt;
392 if (ArgVT == MVT::i32 || ArgVT == MVT::f32)
393 Amt = 8;
394 else {
395 assert((ArgVT == MVT::i64 || ArgVT == MVT::f64) &&
396 "Other types should have been promoted for varargs!");
397 Amt = 8;
398 }
399 Result = DAG.getNode(ISD::ADD, VAList.getValueType(), VAList,
400 DAG.getConstant(Amt, VAList.getValueType()));
401 }
402 return std::make_pair(Result, Chain);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000403}
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000404
405std::pair<SDOperand, SDOperand> IA64TargetLowering::
406LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
407 SelectionDAG &DAG) {
408
409 assert(0 && "LowerFrameReturnAddress not done yet\n");
Duraid Madina817aed42005-03-17 19:00:40 +0000410 abort();
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000411}
412
413
414namespace {
415
416 //===--------------------------------------------------------------------===//
417 /// ISel - IA64 specific code to select IA64 machine instructions for
418 /// SelectionDAG operations.
419 ///
420 class ISel : public SelectionDAGISel {
421 /// IA64Lowering - This object fully describes how to lower LLVM code to an
422 /// IA64-specific SelectionDAG.
423 IA64TargetLowering IA64Lowering;
Duraid Madinab2322562005-04-26 07:23:02 +0000424 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
425 // for sdiv and udiv until it is put into the future
426 // dag combiner
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000427
428 /// ExprMap - As shared expressions are codegen'd, we keep track of which
429 /// vreg the value is produced in, so we only emit one copy of each compiled
430 /// tree.
431 std::map<SDOperand, unsigned> ExprMap;
432 std::set<SDOperand> LoweredTokens;
433
434 public:
Duraid Madinab2322562005-04-26 07:23:02 +0000435 ISel(TargetMachine &TM) : SelectionDAGISel(IA64Lowering), IA64Lowering(TM),
436 ISelDAG(0) { }
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000437
438 /// InstructionSelectBasicBlock - This callback is invoked by
439 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
440 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
441
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000442 unsigned SelectExpr(SDOperand N);
443 void Select(SDOperand N);
Duraid Madinab2322562005-04-26 07:23:02 +0000444 // a dag->dag to transform mul-by-constant-int to shifts+adds/subs
445 SDOperand BuildConstmulSequence(SDOperand N);
446
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000447 };
448}
449
450/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
451/// when it has created a SelectionDAG for us to codegen.
452void ISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
453
454 // Codegen the basic block.
Duraid Madinab2322562005-04-26 07:23:02 +0000455 ISelDAG = &DAG;
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000456 Select(DAG.getRoot());
457
458 // Clear state used for selection.
459 ExprMap.clear();
460 LoweredTokens.clear();
Duraid Madinab2322562005-04-26 07:23:02 +0000461 ISelDAG = 0;
462}
463
Duraid Madinab2322562005-04-26 07:23:02 +0000464// strip leading '0' characters from a string
465void munchLeadingZeros(std::string& inString) {
466 while(inString.c_str()[0]=='0') {
467 inString.erase(0, 1);
468 }
469}
470
471// strip trailing '0' characters from a string
472void munchTrailingZeros(std::string& inString) {
473 int curPos=inString.length()-1;
474
475 while(inString.c_str()[curPos]=='0') {
476 inString.erase(curPos, 1);
477 curPos--;
478 }
479}
480
481// return how many consecutive '0' characters are at the end of a string
482unsigned int countTrailingZeros(std::string& inString) {
483 int curPos=inString.length()-1;
484 unsigned int zeroCount=0;
485 // assert goes here
486 while(inString.c_str()[curPos--]=='0') {
487 zeroCount++;
488 }
489 return zeroCount;
490}
491
492// booth encode a string of '1' and '0' characters (returns string of 'P' (+1)
493// '0' and 'N' (-1) characters)
494void boothEncode(std::string inString, std::string& boothEncodedString) {
495
496 int curpos=0;
497 int replacements=0;
498 int lim=inString.size();
499
500 while(curpos<lim) {
501 if(inString[curpos]=='1') { // if we see a '1', look for a run of them
502 int runlength=0;
503 std::string replaceString="N";
504
505 // find the run length
506 for(;inString[curpos+runlength]=='1';runlength++) ;
507
508 for(int i=0; i<runlength-1; i++)
509 replaceString+="0";
510 replaceString+="1";
511
512 if(runlength>1) {
513 inString.replace(curpos, runlength+1, replaceString);
514 curpos+=runlength-1;
515 } else
516 curpos++;
517 } else { // a zero, we just keep chugging along
518 curpos++;
519 }
520 }
521
522 // clean up (trim the string, reverse it and turn '1's into 'P's)
523 munchTrailingZeros(inString);
524 boothEncodedString="";
525
526 for(int i=inString.size()-1;i>=0;i--)
527 if(inString[i]=='1')
528 boothEncodedString+="P";
529 else
530 boothEncodedString+=inString[i];
531
532}
533
534struct shiftaddblob { // this encodes stuff like (x=) "A << B [+-] C << D"
535 unsigned firstVal; // A
536 unsigned firstShift; // B
537 unsigned secondVal; // C
538 unsigned secondShift; // D
539 bool isSub;
540};
541
542/* this implements Lefevre's "pattern-based" constant multiplication,
543 * see "Multiplication by an Integer Constant", INRIA report 1999-06
544 *
545 * TODO: implement a method to try rewriting P0N<->0PP / N0P<->0NN
546 * to get better booth encodings - this does help in practice
547 * TODO: weight shifts appropriately (most architectures can't
548 * fuse a shift and an add for arbitrary shift amounts) */
549unsigned lefevre(const std::string inString,
550 std::vector<struct shiftaddblob> &ops) {
551 std::string retstring;
552 std::string s = inString;
553 munchTrailingZeros(s);
554
555 int length=s.length()-1;
556
557 if(length==0) {
558 return(0);
559 }
560
561 std::vector<int> p,n;
562
563 for(int i=0; i<=length; i++) {
564 if (s.c_str()[length-i]=='P') {
565 p.push_back(i);
566 } else if (s.c_str()[length-i]=='N') {
567 n.push_back(i);
568 }
569 }
570
571 std::string t, u;
Duraid Madina4706c032005-04-26 09:42:50 +0000572 int c;
573 bool f;
Duraid Madinab2322562005-04-26 07:23:02 +0000574 std::map<const int, int> w;
575
Duraid Madina85d5f602005-04-27 11:57:39 +0000576 for(unsigned i=0; i<p.size(); i++) {
577 for(unsigned j=0; j<i; j++) {
Duraid Madinab2322562005-04-26 07:23:02 +0000578 w[p[i]-p[j]]++;
579 }
580 }
581
Duraid Madina85d5f602005-04-27 11:57:39 +0000582 for(unsigned i=1; i<n.size(); i++) {
583 for(unsigned j=0; j<i; j++) {
Duraid Madinab2322562005-04-26 07:23:02 +0000584 w[n[i]-n[j]]++;
585 }
586 }
587
Duraid Madina85d5f602005-04-27 11:57:39 +0000588 for(unsigned i=0; i<p.size(); i++) {
589 for(unsigned j=0; j<n.size(); j++) {
Duraid Madinab2322562005-04-26 07:23:02 +0000590 w[-abs(p[i]-n[j])]++;
591 }
592 }
593
594 std::map<const int, int>::const_iterator ii;
595 std::vector<int> d;
596 std::multimap<int, int> sorted_by_value;
597
598 for(ii = w.begin(); ii!=w.end(); ii++)
599 sorted_by_value.insert(std::pair<int, int>((*ii).second,(*ii).first));
600
601 for (std::multimap<int, int>::iterator it = sorted_by_value.begin();
602 it != sorted_by_value.end(); ++it) {
603 d.push_back((*it).second);
604 }
605
606 int int_W=0;
607 int int_d;
608
609 while(d.size()>0 && (w[int_d=d.back()] > int_W)) {
610 d.pop_back();
611 retstring=s; // hmmm
612 int x=0;
613 int z=abs(int_d)-1;
614
615 if(int_d>0) {
616
Duraid Madina85d5f602005-04-27 11:57:39 +0000617 for(unsigned base=0; base<retstring.size(); base++) {
Duraid Madinab2322562005-04-26 07:23:02 +0000618 if( ((base+z+1) < retstring.size()) &&
619 retstring.c_str()[base]=='P' &&
620 retstring.c_str()[base+z+1]=='P')
621 {
622 // match
623 x++;
624 retstring.replace(base, 1, "0");
625 retstring.replace(base+z+1, 1, "p");
626 }
627 }
628
Duraid Madina85d5f602005-04-27 11:57:39 +0000629 for(unsigned base=0; base<retstring.size(); base++) {
Duraid Madinab2322562005-04-26 07:23:02 +0000630 if( ((base+z+1) < retstring.size()) &&
631 retstring.c_str()[base]=='N' &&
632 retstring.c_str()[base+z+1]=='N')
633 {
634 // match
635 x++;
636 retstring.replace(base, 1, "0");
637 retstring.replace(base+z+1, 1, "n");
638 }
639 }
640
641 } else {
Duraid Madina85d5f602005-04-27 11:57:39 +0000642 for(unsigned base=0; base<retstring.size(); base++) {
Duraid Madinab2322562005-04-26 07:23:02 +0000643 if( ((base+z+1) < retstring.size()) &&
644 ((retstring.c_str()[base]=='P' &&
645 retstring.c_str()[base+z+1]=='N') ||
646 (retstring.c_str()[base]=='N' &&
647 retstring.c_str()[base+z+1]=='P')) ) {
648 // match
649 x++;
650
651 if(retstring.c_str()[base]=='P') {
652 retstring.replace(base, 1, "0");
653 retstring.replace(base+z+1, 1, "p");
654 } else { // retstring[base]=='N'
655 retstring.replace(base, 1, "0");
656 retstring.replace(base+z+1, 1, "n");
657 }
658 }
659 }
660 }
661
662 if(x>int_W) {
663 int_W = x;
664 t = retstring;
665 c = int_d; // tofix
666 }
667
668 } d.pop_back(); // hmm
669
670 u = t;
671
Duraid Madina85d5f602005-04-27 11:57:39 +0000672 for(unsigned i=0; i<t.length(); i++) {
Duraid Madinab2322562005-04-26 07:23:02 +0000673 if(t.c_str()[i]=='p' || t.c_str()[i]=='n')
674 t.replace(i, 1, "0");
675 }
676
Duraid Madina85d5f602005-04-27 11:57:39 +0000677 for(unsigned i=0; i<u.length(); i++) {
Duraid Madinab2322562005-04-26 07:23:02 +0000678 if(u.c_str()[i]=='P' || u.c_str()[i]=='N')
679 u.replace(i, 1, "0");
680 if(u.c_str()[i]=='p')
681 u.replace(i, 1, "P");
682 if(u.c_str()[i]=='n')
683 u.replace(i, 1, "N");
684 }
685
686 if( c<0 ) {
Duraid Madina4706c032005-04-26 09:42:50 +0000687 f=true;
Duraid Madinab2322562005-04-26 07:23:02 +0000688 c=-c;
689 } else
Duraid Madina4706c032005-04-26 09:42:50 +0000690 f=false;
Duraid Madinab2322562005-04-26 07:23:02 +0000691
692 bool hit=true;
Duraid Madina85d5f602005-04-27 11:57:39 +0000693 for(unsigned i=0; i<u.length(); i++) {
Duraid Madina4706c032005-04-26 09:42:50 +0000694 if(u[i]!='0')
695 if(u[i]!='N') {
696 hit=false;
697 break;
698 }
Duraid Madinab2322562005-04-26 07:23:02 +0000699 }
Duraid Madinab2322562005-04-26 07:23:02 +0000700
701 int g=0;
702 if(hit) {
703 g=1;
Duraid Madina85d5f602005-04-27 11:57:39 +0000704 for(unsigned p=0; p<u.length(); p++) {
Duraid Madinab2322562005-04-26 07:23:02 +0000705 bool isP=(u.c_str()[p]=='P');
706 bool isN=(u.c_str()[p]=='N');
707
708 if(isP)
709 u.replace(p, 1, "N");
710 if(isN)
711 u.replace(p, 1, "P");
712 }
713 }
714
715 munchLeadingZeros(u);
716
717 int i = lefevre(u, ops);
718
719 shiftaddblob blob;
720
721 blob.firstVal=i; blob.firstShift=c;
722 blob.isSub=f;
723 blob.secondVal=i; blob.secondShift=0;
724
725 ops.push_back(blob);
726
727 i = ops.size();
728
729 munchLeadingZeros(t);
730
731 if(t.length()==0)
732 return i;
733
734 if(t.c_str()[0]!='P') {
735 g=2;
Duraid Madina85d5f602005-04-27 11:57:39 +0000736 for(unsigned p=0; p<t.length(); p++) {
Duraid Madinab2322562005-04-26 07:23:02 +0000737 bool isP=(t.c_str()[p]=='P');
738 bool isN=(t.c_str()[p]=='N');
739
740 if(isP)
741 t.replace(p, 1, "N");
742 if(isN)
743 t.replace(p, 1, "P");
744 }
745 }
746
747 int j = lefevre(t, ops);
748
749 int trail=countTrailingZeros(u);
750 blob.secondVal=i; blob.secondShift=trail;
751
752 trail=countTrailingZeros(t);
753 blob.firstVal=j; blob.firstShift=trail;
754
755 switch(g) {
756 case 0:
757 blob.isSub=false; // first + second
758 break;
759 case 1:
760 blob.isSub=true; // first - second
761 break;
762 case 2:
763 blob.isSub=true; // second - first
764 int tmpval, tmpshift;
765 tmpval=blob.firstVal;
766 tmpshift=blob.firstShift;
767 blob.firstVal=blob.secondVal;
768 blob.firstShift=blob.secondShift;
769 blob.secondVal=tmpval;
770 blob.secondShift=tmpshift;
771 break;
772 //assert
773 }
774
775 ops.push_back(blob);
776 return ops.size();
777}
778
779SDOperand ISel::BuildConstmulSequence(SDOperand N) {
780 //FIXME: we should shortcut this stuff for multiplies by 2^n+1
781 // in particular, *3 is nicer as *2+1, not *4-1
782 int64_t constant=cast<ConstantSDNode>(N.getOperand(1))->getValue();
783
784 bool flippedSign;
785 unsigned preliminaryShift=0;
786
Duraid Madina40c9e6b2005-05-02 07:27:14 +0000787 assert(constant != 0 && "erk, you're trying to multiply by constant zero\n");
Duraid Madinab2322562005-04-26 07:23:02 +0000788
789 // first, we make the constant to multiply by positive
790 if(constant<0) {
791 constant=-constant;
792 flippedSign=true;
793 } else {
794 flippedSign=false;
795 }
796
797 // next, we make it odd.
798 for(; (constant%2==0); preliminaryShift++)
799 constant>>=1;
800
801 //OK, we have a positive, odd number of 64 bits or less. Convert it
802 //to a binary string, constantString[0] is the LSB
803 char constantString[65];
804 for(int i=0; i<64; i++)
805 constantString[i]='0'+((constant>>i)&0x1);
806 constantString[64]=0;
807
808 // now, Booth encode it
809 std::string boothEncodedString;
810 boothEncode(constantString, boothEncodedString);
811
812 std::vector<struct shiftaddblob> ops;
813 // do the transformation, filling out 'ops'
814 lefevre(boothEncodedString, ops);
815
816 SDOperand results[ops.size()]; // temporary results (of adds/subs of shifts)
817
818 // now turn 'ops' into DAG bits
Duraid Madina85d5f602005-04-27 11:57:39 +0000819 for(unsigned i=0; i<ops.size(); i++) {
Duraid Madinab2322562005-04-26 07:23:02 +0000820 SDOperand amt = ISelDAG->getConstant(ops[i].firstShift, MVT::i64);
821 SDOperand val = (ops[i].firstVal == 0) ? N.getOperand(0) :
822 results[ops[i].firstVal-1];
823 SDOperand left = ISelDAG->getNode(ISD::SHL, MVT::i64, val, amt);
824 amt = ISelDAG->getConstant(ops[i].secondShift, MVT::i64);
825 val = (ops[i].secondVal == 0) ? N.getOperand(0) :
826 results[ops[i].secondVal-1];
827 SDOperand right = ISelDAG->getNode(ISD::SHL, MVT::i64, val, amt);
828 if(ops[i].isSub)
829 results[i] = ISelDAG->getNode(ISD::SUB, MVT::i64, left, right);
830 else
831 results[i] = ISelDAG->getNode(ISD::ADD, MVT::i64, left, right);
832 }
833
834 // don't forget flippedSign and preliminaryShift!
Duraid Madina40c9e6b2005-05-02 07:27:14 +0000835 SDOperand shiftedresult;
Duraid Madinab2322562005-04-26 07:23:02 +0000836 if(preliminaryShift) {
837 SDOperand finalshift = ISelDAG->getConstant(preliminaryShift, MVT::i64);
Duraid Madina40c9e6b2005-05-02 07:27:14 +0000838 shiftedresult = ISelDAG->getNode(ISD::SHL, MVT::i64,
Duraid Madinab2322562005-04-26 07:23:02 +0000839 results[ops.size()-1], finalshift);
840 } else { // there was no preliminary divide-by-power-of-2 required
Duraid Madina40c9e6b2005-05-02 07:27:14 +0000841 shiftedresult = results[ops.size()-1];
Duraid Madinab2322562005-04-26 07:23:02 +0000842 }
843
Duraid Madina40c9e6b2005-05-02 07:27:14 +0000844 SDOperand finalresult;
845 if(flippedSign) { // if we were multiplying by a negative constant:
846 SDOperand zero = ISelDAG->getConstant(0, MVT::i64);
847 // subtract the result from 0 to flip its sign
848 finalresult = ISelDAG->getNode(ISD::SUB, MVT::i64, zero, shiftedresult);
849 } else { // there was no preliminary multiply by -1 required
850 finalresult = shiftedresult;
851 }
852
Duraid Madinab2322562005-04-26 07:23:02 +0000853 return finalresult;
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000854}
855
Duraid Madina4826a072005-04-06 09:55:17 +0000856/// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
857/// returns zero when the input is not exactly a power of two.
Duraid Madinac02780e2005-04-13 04:50:54 +0000858static unsigned ExactLog2(uint64_t Val) {
Duraid Madina4826a072005-04-06 09:55:17 +0000859 if (Val == 0 || (Val & (Val-1))) return 0;
860 unsigned Count = 0;
861 while (Val != 1) {
862 Val >>= 1;
863 ++Count;
864 }
865 return Count;
866}
867
Duraid Madinac02780e2005-04-13 04:50:54 +0000868/// ExactLog2sub1 - This function solves for (Val == (1 << (N-1))-1)
869/// and returns N. It returns 666 if Val is not 2^n -1 for some n.
870static unsigned ExactLog2sub1(uint64_t Val) {
871 unsigned int n;
872 for(n=0; n<64; n++) {
Duraid Madina3eb71502005-04-14 10:06:35 +0000873 if(Val==(uint64_t)((1LL<<n)-1))
Duraid Madinac02780e2005-04-13 04:50:54 +0000874 return n;
875 }
876 return 666;
877}
878
Duraid Madina4826a072005-04-06 09:55:17 +0000879/// ponderIntegerDivisionBy - When handling integer divides, if the divide
880/// is by a constant such that we can efficiently codegen it, this
881/// function says what to do. Currently, it returns 0 if the division must
882/// become a genuine divide, and 1 if the division can be turned into a
883/// right shift.
884static unsigned ponderIntegerDivisionBy(SDOperand N, bool isSigned,
885 unsigned& Imm) {
886 if (N.getOpcode() != ISD::Constant) return 0; // if not a divide by
887 // a constant, give up.
888
889 int64_t v = (int64_t)cast<ConstantSDNode>(N)->getSignExtended();
890
Misha Brukman4633f1c2005-04-21 23:13:11 +0000891 if ((Imm = ExactLog2(v))) { // if a division by a power of two, say so
Duraid Madina4826a072005-04-06 09:55:17 +0000892 return 1;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000893 }
894
Duraid Madina4826a072005-04-06 09:55:17 +0000895 return 0; // fallthrough
896}
897
Duraid Madinac02780e2005-04-13 04:50:54 +0000898static unsigned ponderIntegerAndWith(SDOperand N, unsigned& Imm) {
899 if (N.getOpcode() != ISD::Constant) return 0; // if not ANDing with
900 // a constant, give up.
901
902 int64_t v = (int64_t)cast<ConstantSDNode>(N)->getSignExtended();
903
904 if ((Imm = ExactLog2sub1(v))!=666) { // if ANDing with ((2^n)-1) for some n
905 return 1; // say so
Misha Brukman4633f1c2005-04-21 23:13:11 +0000906 }
907
Duraid Madinac02780e2005-04-13 04:50:54 +0000908 return 0; // fallthrough
909}
910
Duraid Madinaf55e4032005-04-07 12:33:38 +0000911static unsigned ponderIntegerAdditionWith(SDOperand N, unsigned& Imm) {
912 if (N.getOpcode() != ISD::Constant) return 0; // if not adding a
913 // constant, give up.
914 int64_t v = (int64_t)cast<ConstantSDNode>(N)->getSignExtended();
915
916 if (v <= 8191 && v >= -8192) { // if this constants fits in 14 bits, say so
917 Imm = v & 0x3FFF; // 14 bits
918 return 1;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000919 }
Duraid Madinaf55e4032005-04-07 12:33:38 +0000920 return 0; // fallthrough
921}
922
923static unsigned ponderIntegerSubtractionFrom(SDOperand N, unsigned& Imm) {
924 if (N.getOpcode() != ISD::Constant) return 0; // if not subtracting a
925 // constant, give up.
926 int64_t v = (int64_t)cast<ConstantSDNode>(N)->getSignExtended();
927
928 if (v <= 127 && v >= -128) { // if this constants fits in 8 bits, say so
929 Imm = v & 0xFF; // 8 bits
930 return 1;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000931 }
Duraid Madinaf55e4032005-04-07 12:33:38 +0000932 return 0; // fallthrough
933}
934
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000935unsigned ISel::SelectExpr(SDOperand N) {
936 unsigned Result;
937 unsigned Tmp1, Tmp2, Tmp3;
938 unsigned Opc = 0;
939 MVT::ValueType DestType = N.getValueType();
940
941 unsigned opcode = N.getOpcode();
942
943 SDNode *Node = N.Val;
944 SDOperand Op0, Op1;
945
946 if (Node->getOpcode() == ISD::CopyFromReg)
947 // Just use the specified register as our input.
948 return dyn_cast<RegSDNode>(Node)->getReg();
Misha Brukman4633f1c2005-04-21 23:13:11 +0000949
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000950 unsigned &Reg = ExprMap[N];
951 if (Reg) return Reg;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000952
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000953 if (N.getOpcode() != ISD::CALL)
954 Reg = Result = (N.getValueType() != MVT::Other) ?
955 MakeReg(N.getValueType()) : 1;
956 else {
957 // If this is a call instruction, make sure to prepare ALL of the result
958 // values as well as the chain.
959 if (Node->getNumValues() == 1)
960 Reg = Result = 1; // Void call, just a chain.
961 else {
962 Result = MakeReg(Node->getValueType(0));
963 ExprMap[N.getValue(0)] = Result;
964 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
965 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
966 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = 1;
967 }
968 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000969
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000970 switch (N.getOpcode()) {
971 default:
972 Node->dump();
973 assert(0 && "Node not handled!\n");
974
975 case ISD::FrameIndex: {
976 Tmp1 = cast<FrameIndexSDNode>(N)->getIndex();
977 BuildMI(BB, IA64::MOV, 1, Result).addFrameIndex(Tmp1);
978 return Result;
979 }
980
981 case ISD::ConstantPool: {
982 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
983 IA64Lowering.restoreGP(BB); // FIXME: do i really need this?
984 BuildMI(BB, IA64::ADD, 2, Result).addConstantPoolIndex(Tmp1)
985 .addReg(IA64::r1);
986 return Result;
987 }
988
989 case ISD::ConstantFP: {
990 Tmp1 = Result; // Intermediate Register
991 if (cast<ConstantFPSDNode>(N)->getValue() < 0.0 ||
992 cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0))
993 Tmp1 = MakeReg(MVT::f64);
994
995 if (cast<ConstantFPSDNode>(N)->isExactlyValue(+0.0) ||
996 cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0))
997 BuildMI(BB, IA64::FMOV, 1, Tmp1).addReg(IA64::F0); // load 0.0
998 else if (cast<ConstantFPSDNode>(N)->isExactlyValue(+1.0) ||
999 cast<ConstantFPSDNode>(N)->isExactlyValue(-1.0))
1000 BuildMI(BB, IA64::FMOV, 1, Tmp1).addReg(IA64::F1); // load 1.0
1001 else
1002 assert(0 && "Unexpected FP constant!");
1003 if (Tmp1 != Result)
1004 // we multiply by +1.0, negate (this is FNMA), and then add 0.0
1005 BuildMI(BB, IA64::FNMA, 3, Result).addReg(Tmp1).addReg(IA64::F1)
Misha Brukman7847fca2005-04-22 17:54:37 +00001006 .addReg(IA64::F0);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001007 return Result;
1008 }
1009
1010 case ISD::DYNAMIC_STACKALLOC: {
1011 // Generate both result values.
1012 if (Result != 1)
1013 ExprMap[N.getValue(1)] = 1; // Generate the token
1014 else
1015 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1016
1017 // FIXME: We are currently ignoring the requested alignment for handling
1018 // greater than the stack alignment. This will need to be revisited at some
1019 // point. Align = N.getOperand(2);
1020
1021 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
1022 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
1023 std::cerr << "Cannot allocate stack object with greater alignment than"
1024 << " the stack alignment yet!";
1025 abort();
1026 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001027
1028/*
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001029 Select(N.getOperand(0));
1030 if (ConstantSDNode* CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
1031 {
1032 if (CN->getValue() < 32000)
1033 {
1034 BuildMI(BB, IA64::ADDIMM22, 2, IA64::r12).addReg(IA64::r12)
Misha Brukman7847fca2005-04-22 17:54:37 +00001035 .addImm(-CN->getValue());
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001036 } else {
1037 Tmp1 = SelectExpr(N.getOperand(1));
1038 // Subtract size from stack pointer, thereby allocating some space.
1039 BuildMI(BB, IA64::SUB, 2, IA64::r12).addReg(IA64::r12).addReg(Tmp1);
1040 }
1041 } else {
1042 Tmp1 = SelectExpr(N.getOperand(1));
1043 // Subtract size from stack pointer, thereby allocating some space.
1044 BuildMI(BB, IA64::SUB, 2, IA64::r12).addReg(IA64::r12).addReg(Tmp1);
1045 }
Duraid Madinabeeaab22005-03-31 12:31:11 +00001046*/
1047 Select(N.getOperand(0));
1048 Tmp1 = SelectExpr(N.getOperand(1));
1049 // Subtract size from stack pointer, thereby allocating some space.
1050 BuildMI(BB, IA64::SUB, 2, IA64::r12).addReg(IA64::r12).addReg(Tmp1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001051 // Put a pointer to the space into the result register, by copying the
1052 // stack pointer.
1053 BuildMI(BB, IA64::MOV, 1, Result).addReg(IA64::r12);
1054 return Result;
1055 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001056
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001057 case ISD::SELECT: {
1058 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
1059 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
1060 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
1061
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001062 unsigned bogoResult;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001063
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001064 switch (N.getOperand(1).getValueType()) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001065 default: assert(0 &&
Duraid Madina4bd708d2005-05-02 06:41:13 +00001066 "ISD::SELECT: 'select'ing something other than i1, i64 or f64!\n");
1067 // for i1, we load the condition into an integer register, then
1068 // conditionally copy Tmp2 and Tmp3 to Tmp1 in parallel (only one
1069 // of them will go through, since the integer register will hold
1070 // either 0 or 1)
1071 case MVT::i1: {
1072 bogoResult=MakeReg(MVT::i1);
1073
1074 // load the condition into an integer register
1075 unsigned condReg=MakeReg(MVT::i64);
1076 unsigned dummy=MakeReg(MVT::i64);
1077 BuildMI(BB, IA64::MOV, 1, dummy).addReg(IA64::r0);
1078 BuildMI(BB, IA64::TPCADDIMM22, 2, condReg).addReg(dummy)
1079 .addImm(1).addReg(Tmp1);
1080
1081 // initialize Result (bool) to false (hence UNC) and if
1082 // the select condition (condReg) is false (0), copy Tmp3
1083 BuildMI(BB, IA64::PCMPEQUNC, 3, bogoResult)
1084 .addReg(condReg).addReg(IA64::r0).addReg(Tmp3);
1085
1086 // now, if the selection condition is true, write 1 to the
1087 // result if Tmp2 is 1
1088 BuildMI(BB, IA64::TPCMPNE, 3, Result).addReg(bogoResult)
1089 .addReg(condReg).addReg(IA64::r0).addReg(Tmp2);
1090 break;
1091 }
1092 // for i64/f64, we just copy Tmp3 and then conditionally overwrite it
1093 // with Tmp2 if Tmp1 is true
Misha Brukman7847fca2005-04-22 17:54:37 +00001094 case MVT::i64:
1095 bogoResult=MakeReg(MVT::i64);
Duraid Madina4bd708d2005-05-02 06:41:13 +00001096 BuildMI(BB, IA64::MOV, 1, bogoResult).addReg(Tmp3);
1097 BuildMI(BB, IA64::CMOV, 2, Result).addReg(bogoResult).addReg(Tmp2)
1098 .addReg(Tmp1);
Misha Brukman7847fca2005-04-22 17:54:37 +00001099 break;
1100 case MVT::f64:
1101 bogoResult=MakeReg(MVT::f64);
Duraid Madina4bd708d2005-05-02 06:41:13 +00001102 BuildMI(BB, IA64::FMOV, 1, bogoResult).addReg(Tmp3);
1103 BuildMI(BB, IA64::CFMOV, 2, Result).addReg(bogoResult).addReg(Tmp2)
1104 .addReg(Tmp1);
Misha Brukman7847fca2005-04-22 17:54:37 +00001105 break;
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001106 }
Duraid Madina4bd708d2005-05-02 06:41:13 +00001107
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001108 return Result;
1109 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001110
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001111 case ISD::Constant: {
1112 unsigned depositPos=0;
1113 unsigned depositLen=0;
1114 switch (N.getValueType()) {
1115 default: assert(0 && "Cannot use constants of this type!");
1116 case MVT::i1: { // if a bool, we don't 'load' so much as generate
Misha Brukman7847fca2005-04-22 17:54:37 +00001117 // the constant:
1118 if(cast<ConstantSDNode>(N)->getValue()) // true:
1119 BuildMI(BB, IA64::CMPEQ, 2, Result).addReg(IA64::r0).addReg(IA64::r0);
1120 else // false:
1121 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(IA64::r0).addReg(IA64::r0);
1122 return Result; // early exit
1123 }
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001124 case MVT::i64: break;
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001125 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001126
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001127 int64_t immediate = cast<ConstantSDNode>(N)->getValue();
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001128
1129 if(immediate==0) { // if the constant is just zero,
1130 BuildMI(BB, IA64::MOV, 1, Result).addReg(IA64::r0); // just copy r0
1131 return Result; // early exit
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001132 }
1133
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001134 if (immediate <= 8191 && immediate >= -8192) {
1135 // if this constants fits in 14 bits, we use a mov the assembler will
1136 // turn into: "adds rDest=imm,r0" (and _not_ "andl"...)
1137 BuildMI(BB, IA64::MOVSIMM14, 1, Result).addSImm(immediate);
1138 return Result; // early exit
Misha Brukman4633f1c2005-04-21 23:13:11 +00001139 }
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001140
1141 if (immediate <= 2097151 && immediate >= -2097152) {
1142 // if this constants fits in 22 bits, we use a mov the assembler will
1143 // turn into: "addl rDest=imm,r0"
1144 BuildMI(BB, IA64::MOVSIMM22, 1, Result).addSImm(immediate);
1145 return Result; // early exit
Misha Brukman4633f1c2005-04-21 23:13:11 +00001146 }
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001147
1148 /* otherwise, our immediate is big, so we use movl */
1149 uint64_t Imm = immediate;
Duraid Madina21478e52005-04-11 07:16:39 +00001150 BuildMI(BB, IA64::MOVLIMM64, 1, Result).addImm64(Imm);
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001151 return Result;
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001152 }
Duraid Madina75c9fcb2005-04-02 10:33:53 +00001153
1154 case ISD::UNDEF: {
1155 BuildMI(BB, IA64::IDEF, 0, Result);
1156 return Result;
1157 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001158
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001159 case ISD::GlobalAddress: {
1160 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
1161 unsigned Tmp1 = MakeReg(MVT::i64);
Duraid Madinabeeaab22005-03-31 12:31:11 +00001162
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001163 BuildMI(BB, IA64::ADD, 2, Tmp1).addGlobalAddress(GV).addReg(IA64::r1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001164 BuildMI(BB, IA64::LD8, 1, Result).addReg(Tmp1);
Duraid Madinabeeaab22005-03-31 12:31:11 +00001165
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001166 return Result;
1167 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001168
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001169 case ISD::ExternalSymbol: {
1170 const char *Sym = cast<ExternalSymbolSDNode>(N)->getSymbol();
Duraid Madinabeeaab22005-03-31 12:31:11 +00001171// assert(0 && "sorry, but what did you want an ExternalSymbol for again?");
1172 BuildMI(BB, IA64::MOV, 1, Result).addExternalSymbol(Sym); // XXX
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001173 return Result;
1174 }
1175
1176 case ISD::FP_EXTEND: {
1177 Tmp1 = SelectExpr(N.getOperand(0));
1178 BuildMI(BB, IA64::FMOV, 1, Result).addReg(Tmp1);
1179 return Result;
1180 }
1181
1182 case ISD::ZERO_EXTEND: {
1183 Tmp1 = SelectExpr(N.getOperand(0)); // value
Misha Brukman4633f1c2005-04-21 23:13:11 +00001184
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001185 switch (N.getOperand(0).getValueType()) {
1186 default: assert(0 && "Cannot zero-extend this type!");
1187 case MVT::i8: Opc = IA64::ZXT1; break;
1188 case MVT::i16: Opc = IA64::ZXT2; break;
1189 case MVT::i32: Opc = IA64::ZXT4; break;
1190
Misha Brukman4633f1c2005-04-21 23:13:11 +00001191 // we handle bools differently! :
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001192 case MVT::i1: { // if the predicate reg has 1, we want a '1' in our GR.
Misha Brukman7847fca2005-04-22 17:54:37 +00001193 unsigned dummy = MakeReg(MVT::i64);
1194 // first load zero:
1195 BuildMI(BB, IA64::MOV, 1, dummy).addReg(IA64::r0);
1196 // ...then conditionally (PR:Tmp1) add 1:
1197 BuildMI(BB, IA64::TPCADDIMM22, 2, Result).addReg(dummy)
1198 .addImm(1).addReg(Tmp1);
1199 return Result; // XXX early exit!
1200 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001201 }
1202
1203 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1204 return Result;
1205 }
1206
1207 case ISD::SIGN_EXTEND: { // we should only have to handle i1 -> i64 here!!!
1208
1209assert(0 && "hmm, ISD::SIGN_EXTEND: shouldn't ever be reached. bad luck!\n");
1210
1211 Tmp1 = SelectExpr(N.getOperand(0)); // value
Misha Brukman4633f1c2005-04-21 23:13:11 +00001212
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001213 switch (N.getOperand(0).getValueType()) {
1214 default: assert(0 && "Cannot sign-extend this type!");
1215 case MVT::i1: assert(0 && "trying to sign extend a bool? ow.\n");
Misha Brukman7847fca2005-04-22 17:54:37 +00001216 Opc = IA64::SXT1; break;
1217 // FIXME: for now, we treat bools the same as i8s
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001218 case MVT::i8: Opc = IA64::SXT1; break;
1219 case MVT::i16: Opc = IA64::SXT2; break;
1220 case MVT::i32: Opc = IA64::SXT4; break;
1221 }
1222
1223 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1224 return Result;
1225 }
1226
1227 case ISD::TRUNCATE: {
1228 // we use the funky dep.z (deposit (zero)) instruction to deposit bits
1229 // of R0 appropriately.
1230 switch (N.getOperand(0).getValueType()) {
1231 default: assert(0 && "Unknown truncate!");
1232 case MVT::i64: break;
1233 }
1234 Tmp1 = SelectExpr(N.getOperand(0));
1235 unsigned depositPos, depositLen;
1236
1237 switch (N.getValueType()) {
1238 default: assert(0 && "Unknown truncate!");
1239 case MVT::i1: {
1240 // if input (normal reg) is 0, 0!=0 -> false (0), if 1, 1!=0 ->true (1):
Misha Brukman7847fca2005-04-22 17:54:37 +00001241 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(Tmp1)
1242 .addReg(IA64::r0);
1243 return Result; // XXX early exit!
1244 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001245 case MVT::i8: depositPos=0; depositLen=8; break;
1246 case MVT::i16: depositPos=0; depositLen=16; break;
1247 case MVT::i32: depositPos=0; depositLen=32; break;
1248 }
1249 BuildMI(BB, IA64::DEPZ, 1, Result).addReg(Tmp1)
1250 .addImm(depositPos).addImm(depositLen);
1251 return Result;
1252 }
1253
Misha Brukman7847fca2005-04-22 17:54:37 +00001254/*
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001255 case ISD::FP_ROUND: {
1256 assert (DestType == MVT::f32 && N.getOperand(0).getValueType() == MVT::f64 &&
Misha Brukman7847fca2005-04-22 17:54:37 +00001257 "error: trying to FP_ROUND something other than f64 -> f32!\n");
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001258 Tmp1 = SelectExpr(N.getOperand(0));
1259 BuildMI(BB, IA64::FADDS, 2, Result).addReg(Tmp1).addReg(IA64::F0);
1260 // we add 0.0 using a single precision add to do rounding
1261 return Result;
1262 }
1263*/
1264
1265// FIXME: the following 4 cases need cleaning
1266 case ISD::SINT_TO_FP: {
1267 Tmp1 = SelectExpr(N.getOperand(0));
1268 Tmp2 = MakeReg(MVT::f64);
1269 unsigned dummy = MakeReg(MVT::f64);
1270 BuildMI(BB, IA64::SETFSIG, 1, Tmp2).addReg(Tmp1);
1271 BuildMI(BB, IA64::FCVTXF, 1, dummy).addReg(Tmp2);
1272 BuildMI(BB, IA64::FNORMD, 1, Result).addReg(dummy);
1273 return Result;
1274 }
1275
1276 case ISD::UINT_TO_FP: {
1277 Tmp1 = SelectExpr(N.getOperand(0));
1278 Tmp2 = MakeReg(MVT::f64);
1279 unsigned dummy = MakeReg(MVT::f64);
1280 BuildMI(BB, IA64::SETFSIG, 1, Tmp2).addReg(Tmp1);
1281 BuildMI(BB, IA64::FCVTXUF, 1, dummy).addReg(Tmp2);
1282 BuildMI(BB, IA64::FNORMD, 1, Result).addReg(dummy);
1283 return Result;
1284 }
1285
1286 case ISD::FP_TO_SINT: {
1287 Tmp1 = SelectExpr(N.getOperand(0));
1288 Tmp2 = MakeReg(MVT::f64);
1289 BuildMI(BB, IA64::FCVTFXTRUNC, 1, Tmp2).addReg(Tmp1);
1290 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(Tmp2);
1291 return Result;
1292 }
1293
1294 case ISD::FP_TO_UINT: {
1295 Tmp1 = SelectExpr(N.getOperand(0));
1296 Tmp2 = MakeReg(MVT::f64);
1297 BuildMI(BB, IA64::FCVTFXUTRUNC, 1, Tmp2).addReg(Tmp1);
1298 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(Tmp2);
1299 return Result;
1300 }
1301
1302 case ISD::ADD: {
Duraid Madina4826a072005-04-06 09:55:17 +00001303 if(DestType == MVT::f64 && N.getOperand(0).getOpcode() == ISD::MUL &&
1304 N.getOperand(0).Val->hasOneUse()) { // if we can fold this add
1305 // into an fma, do so:
1306 // ++FusedFP; // Statistic
1307 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1308 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1309 Tmp3 = SelectExpr(N.getOperand(1));
1310 BuildMI(BB, IA64::FMA, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1311 return Result; // early exit
1312 }
Duraid Madinaed095022005-04-13 06:12:04 +00001313
1314 if(DestType != MVT::f64 && N.getOperand(0).getOpcode() == ISD::SHL &&
Misha Brukman7847fca2005-04-22 17:54:37 +00001315 N.getOperand(0).Val->hasOneUse()) { // if we might be able to fold
Duraid Madinaed095022005-04-13 06:12:04 +00001316 // this add into a shladd, try:
1317 ConstantSDNode *CSD = NULL;
1318 if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) &&
Misha Brukman7847fca2005-04-22 17:54:37 +00001319 (CSD->getValue() >= 1) && (CSD->getValue() <= 4) ) { // we can:
Duraid Madinaed095022005-04-13 06:12:04 +00001320
Misha Brukman7847fca2005-04-22 17:54:37 +00001321 // ++FusedSHLADD; // Statistic
1322 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1323 int shl_amt = CSD->getValue();
1324 Tmp3 = SelectExpr(N.getOperand(1));
1325
1326 BuildMI(BB, IA64::SHLADD, 3, Result)
1327 .addReg(Tmp1).addImm(shl_amt).addReg(Tmp3);
1328 return Result; // early exit
Duraid Madinaed095022005-04-13 06:12:04 +00001329 }
1330 }
1331
1332 //else, fallthrough:
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001333 Tmp1 = SelectExpr(N.getOperand(0));
Duraid Madinaf55e4032005-04-07 12:33:38 +00001334 if(DestType != MVT::f64) { // integer addition:
1335 switch (ponderIntegerAdditionWith(N.getOperand(1), Tmp3)) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001336 case 1: // adding a constant that's 14 bits
1337 BuildMI(BB, IA64::ADDIMM14, 2, Result).addReg(Tmp1).addSImm(Tmp3);
1338 return Result; // early exit
1339 } // fallthrough and emit a reg+reg ADD:
1340 Tmp2 = SelectExpr(N.getOperand(1));
1341 BuildMI(BB, IA64::ADD, 2, Result).addReg(Tmp1).addReg(Tmp2);
Duraid Madinaf55e4032005-04-07 12:33:38 +00001342 } else { // this is a floating point addition
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001343 Tmp2 = SelectExpr(N.getOperand(1));
Duraid Madinaf55e4032005-04-07 12:33:38 +00001344 BuildMI(BB, IA64::FADD, 2, Result).addReg(Tmp1).addReg(Tmp2);
1345 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001346 return Result;
1347 }
1348
1349 case ISD::MUL: {
Duraid Madina4826a072005-04-06 09:55:17 +00001350
1351 if(DestType != MVT::f64) { // TODO: speed!
Duraid Madinab2322562005-04-26 07:23:02 +00001352 if(N.getOperand(1).getOpcode() != ISD::Constant) { // if not a const mul
1353 // boring old integer multiply with xma
1354 Tmp1 = SelectExpr(N.getOperand(0));
1355 Tmp2 = SelectExpr(N.getOperand(1));
1356
1357 unsigned TempFR1=MakeReg(MVT::f64);
1358 unsigned TempFR2=MakeReg(MVT::f64);
1359 unsigned TempFR3=MakeReg(MVT::f64);
1360 BuildMI(BB, IA64::SETFSIG, 1, TempFR1).addReg(Tmp1);
1361 BuildMI(BB, IA64::SETFSIG, 1, TempFR2).addReg(Tmp2);
1362 BuildMI(BB, IA64::XMAL, 1, TempFR3).addReg(TempFR1).addReg(TempFR2)
1363 .addReg(IA64::F0);
1364 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(TempFR3);
1365 return Result; // early exit
1366 } else { // we are multiplying by an integer constant! yay
1367 return Reg = SelectExpr(BuildConstmulSequence(N)); // avert your eyes!
1368 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001369 }
Duraid Madinab2322562005-04-26 07:23:02 +00001370 else { // floating point multiply
1371 Tmp1 = SelectExpr(N.getOperand(0));
1372 Tmp2 = SelectExpr(N.getOperand(1));
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001373 BuildMI(BB, IA64::FMPY, 2, Result).addReg(Tmp1).addReg(Tmp2);
Duraid Madinab2322562005-04-26 07:23:02 +00001374 return Result;
1375 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001376 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001377
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001378 case ISD::SUB: {
Duraid Madina4826a072005-04-06 09:55:17 +00001379 if(DestType == MVT::f64 && N.getOperand(0).getOpcode() == ISD::MUL &&
1380 N.getOperand(0).Val->hasOneUse()) { // if we can fold this sub
1381 // into an fms, do so:
1382 // ++FusedFP; // Statistic
1383 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1384 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1385 Tmp3 = SelectExpr(N.getOperand(1));
1386 BuildMI(BB, IA64::FMS, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1387 return Result; // early exit
1388 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001389 Tmp2 = SelectExpr(N.getOperand(1));
Duraid Madinaf55e4032005-04-07 12:33:38 +00001390 if(DestType != MVT::f64) { // integer subtraction:
1391 switch (ponderIntegerSubtractionFrom(N.getOperand(0), Tmp3)) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001392 case 1: // subtracting *from* an 8 bit constant:
1393 BuildMI(BB, IA64::SUBIMM8, 2, Result).addSImm(Tmp3).addReg(Tmp2);
1394 return Result; // early exit
1395 } // fallthrough and emit a reg+reg SUB:
1396 Tmp1 = SelectExpr(N.getOperand(0));
1397 BuildMI(BB, IA64::SUB, 2, Result).addReg(Tmp1).addReg(Tmp2);
Duraid Madinaf55e4032005-04-07 12:33:38 +00001398 } else { // this is a floating point subtraction
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001399 Tmp1 = SelectExpr(N.getOperand(0));
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001400 BuildMI(BB, IA64::FSUB, 2, Result).addReg(Tmp1).addReg(Tmp2);
Duraid Madinaf55e4032005-04-07 12:33:38 +00001401 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001402 return Result;
1403 }
Duraid Madinaa7ee8b82005-04-02 05:18:38 +00001404
1405 case ISD::FABS: {
1406 Tmp1 = SelectExpr(N.getOperand(0));
1407 assert(DestType == MVT::f64 && "trying to fabs something other than f64?");
1408 BuildMI(BB, IA64::FABS, 1, Result).addReg(Tmp1);
1409 return Result;
1410 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001411
Duraid Madinaa7ee8b82005-04-02 05:18:38 +00001412 case ISD::FNEG: {
Duraid Madinaa7ee8b82005-04-02 05:18:38 +00001413 assert(DestType == MVT::f64 && "trying to fneg something other than f64?");
Duraid Madina75c9fcb2005-04-02 10:33:53 +00001414
Misha Brukman4633f1c2005-04-21 23:13:11 +00001415 if (ISD::FABS == N.getOperand(0).getOpcode()) { // && hasOneUse()?
Duraid Madina75c9fcb2005-04-02 10:33:53 +00001416 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1417 BuildMI(BB, IA64::FNEGABS, 1, Result).addReg(Tmp1); // fold in abs
1418 } else {
1419 Tmp1 = SelectExpr(N.getOperand(0));
1420 BuildMI(BB, IA64::FNEG, 1, Result).addReg(Tmp1); // plain old fneg
1421 }
1422
Duraid Madinaa7ee8b82005-04-02 05:18:38 +00001423 return Result;
1424 }
Misha Brukman7847fca2005-04-22 17:54:37 +00001425
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001426 case ISD::AND: {
1427 switch (N.getValueType()) {
1428 default: assert(0 && "Cannot AND this type!");
1429 case MVT::i1: { // if a bool, we emit a pseudocode AND
1430 unsigned pA = SelectExpr(N.getOperand(0));
1431 unsigned pB = SelectExpr(N.getOperand(1));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001432
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001433/* our pseudocode for AND is:
1434 *
1435(pA) cmp.eq.unc pC,p0 = r0,r0 // pC = pA
1436 cmp.eq pTemp,p0 = r0,r0 // pTemp = NOT pB
1437 ;;
1438(pB) cmp.ne pTemp,p0 = r0,r0
1439 ;;
1440(pTemp)cmp.ne pC,p0 = r0,r0 // if (NOT pB) pC = 0
1441
1442*/
1443 unsigned pTemp = MakeReg(MVT::i1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001444
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001445 unsigned bogusTemp1 = MakeReg(MVT::i1);
1446 unsigned bogusTemp2 = MakeReg(MVT::i1);
1447 unsigned bogusTemp3 = MakeReg(MVT::i1);
1448 unsigned bogusTemp4 = MakeReg(MVT::i1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001449
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001450 BuildMI(BB, IA64::PCMPEQUNC, 3, bogusTemp1)
Misha Brukman7847fca2005-04-22 17:54:37 +00001451 .addReg(IA64::r0).addReg(IA64::r0).addReg(pA);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001452 BuildMI(BB, IA64::CMPEQ, 2, bogusTemp2)
Misha Brukman7847fca2005-04-22 17:54:37 +00001453 .addReg(IA64::r0).addReg(IA64::r0);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001454 BuildMI(BB, IA64::TPCMPNE, 3, pTemp)
Misha Brukman7847fca2005-04-22 17:54:37 +00001455 .addReg(bogusTemp2).addReg(IA64::r0).addReg(IA64::r0).addReg(pB);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001456 BuildMI(BB, IA64::TPCMPNE, 3, Result)
Misha Brukman7847fca2005-04-22 17:54:37 +00001457 .addReg(bogusTemp1).addReg(IA64::r0).addReg(IA64::r0).addReg(pTemp);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001458 break;
1459 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001460
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001461 // if not a bool, we just AND away:
1462 case MVT::i8:
1463 case MVT::i16:
1464 case MVT::i32:
1465 case MVT::i64: {
1466 Tmp1 = SelectExpr(N.getOperand(0));
Duraid Madinac02780e2005-04-13 04:50:54 +00001467 switch (ponderIntegerAndWith(N.getOperand(1), Tmp3)) {
1468 case 1: // ANDing a constant that is 2^n-1 for some n
Misha Brukman7847fca2005-04-22 17:54:37 +00001469 switch (Tmp3) {
1470 case 8: // if AND 0x00000000000000FF, be quaint and use zxt1
1471 BuildMI(BB, IA64::ZXT1, 1, Result).addReg(Tmp1);
1472 break;
1473 case 16: // if AND 0x000000000000FFFF, be quaint and use zxt2
1474 BuildMI(BB, IA64::ZXT2, 1, Result).addReg(Tmp1);
1475 break;
1476 case 32: // if AND 0x00000000FFFFFFFF, be quaint and use zxt4
1477 BuildMI(BB, IA64::ZXT4, 1, Result).addReg(Tmp1);
1478 break;
1479 default: // otherwise, use dep.z to paste zeros
1480 BuildMI(BB, IA64::DEPZ, 3, Result).addReg(Tmp1)
1481 .addImm(0).addImm(Tmp3);
1482 break;
1483 }
1484 return Result; // early exit
Duraid Madinac02780e2005-04-13 04:50:54 +00001485 } // fallthrough and emit a simple AND:
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001486 Tmp2 = SelectExpr(N.getOperand(1));
1487 BuildMI(BB, IA64::AND, 2, Result).addReg(Tmp1).addReg(Tmp2);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001488 }
1489 }
1490 return Result;
1491 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001492
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001493 case ISD::OR: {
1494 switch (N.getValueType()) {
1495 default: assert(0 && "Cannot OR this type!");
1496 case MVT::i1: { // if a bool, we emit a pseudocode OR
1497 unsigned pA = SelectExpr(N.getOperand(0));
1498 unsigned pB = SelectExpr(N.getOperand(1));
1499
1500 unsigned pTemp1 = MakeReg(MVT::i1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001501
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001502/* our pseudocode for OR is:
1503 *
1504
1505pC = pA OR pB
1506-------------
1507
Misha Brukman7847fca2005-04-22 17:54:37 +00001508(pA) cmp.eq.unc pC,p0 = r0,r0 // pC = pA
1509 ;;
1510(pB) cmp.eq pC,p0 = r0,r0 // if (pB) pC = 1
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001511
1512*/
1513 BuildMI(BB, IA64::PCMPEQUNC, 3, pTemp1)
Misha Brukman7847fca2005-04-22 17:54:37 +00001514 .addReg(IA64::r0).addReg(IA64::r0).addReg(pA);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001515 BuildMI(BB, IA64::TPCMPEQ, 3, Result)
Misha Brukman7847fca2005-04-22 17:54:37 +00001516 .addReg(pTemp1).addReg(IA64::r0).addReg(IA64::r0).addReg(pB);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001517 break;
1518 }
1519 // if not a bool, we just OR away:
1520 case MVT::i8:
1521 case MVT::i16:
1522 case MVT::i32:
1523 case MVT::i64: {
1524 Tmp1 = SelectExpr(N.getOperand(0));
1525 Tmp2 = SelectExpr(N.getOperand(1));
1526 BuildMI(BB, IA64::OR, 2, Result).addReg(Tmp1).addReg(Tmp2);
1527 break;
1528 }
1529 }
1530 return Result;
1531 }
Misha Brukman7847fca2005-04-22 17:54:37 +00001532
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001533 case ISD::XOR: {
1534 switch (N.getValueType()) {
1535 default: assert(0 && "Cannot XOR this type!");
1536 case MVT::i1: { // if a bool, we emit a pseudocode XOR
1537 unsigned pY = SelectExpr(N.getOperand(0));
1538 unsigned pZ = SelectExpr(N.getOperand(1));
1539
1540/* one possible routine for XOR is:
1541
1542 // Compute px = py ^ pz
1543 // using sum of products: px = (py & !pz) | (pz & !py)
1544 // Uses 5 instructions in 3 cycles.
1545 // cycle 1
1546(pz) cmp.eq.unc px = r0, r0 // px = pz
1547(py) cmp.eq.unc pt = r0, r0 // pt = py
1548 ;;
1549 // cycle 2
1550(pt) cmp.ne.and px = r0, r0 // px = px & !pt (px = pz & !pt)
1551(pz) cmp.ne.and pt = r0, r0 // pt = pt & !pz
1552 ;;
1553 } { .mmi
1554 // cycle 3
1555(pt) cmp.eq.or px = r0, r0 // px = px | pt
1556
1557*** Another, which we use here, requires one scratch GR. it is:
1558
1559 mov rt = 0 // initialize rt off critical path
1560 ;;
1561
1562 // cycle 1
1563(pz) cmp.eq.unc px = r0, r0 // px = pz
1564(pz) mov rt = 1 // rt = pz
1565 ;;
1566 // cycle 2
1567(py) cmp.ne px = 1, rt // if (py) px = !pz
1568
1569.. these routines kindly provided by Jim Hull
1570*/
1571 unsigned rt = MakeReg(MVT::i64);
1572
1573 // these two temporaries will never actually appear,
1574 // due to the two-address form of some of the instructions below
1575 unsigned bogoPR = MakeReg(MVT::i1); // becomes Result
1576 unsigned bogoGR = MakeReg(MVT::i64); // becomes rt
1577
1578 BuildMI(BB, IA64::MOV, 1, bogoGR).addReg(IA64::r0);
1579 BuildMI(BB, IA64::PCMPEQUNC, 3, bogoPR)
Misha Brukman7847fca2005-04-22 17:54:37 +00001580 .addReg(IA64::r0).addReg(IA64::r0).addReg(pZ);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001581 BuildMI(BB, IA64::TPCADDIMM22, 2, rt)
Misha Brukman7847fca2005-04-22 17:54:37 +00001582 .addReg(bogoGR).addImm(1).addReg(pZ);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001583 BuildMI(BB, IA64::TPCMPIMM8NE, 3, Result)
Misha Brukman7847fca2005-04-22 17:54:37 +00001584 .addReg(bogoPR).addImm(1).addReg(rt).addReg(pY);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001585 break;
1586 }
1587 // if not a bool, we just XOR away:
1588 case MVT::i8:
1589 case MVT::i16:
1590 case MVT::i32:
1591 case MVT::i64: {
1592 Tmp1 = SelectExpr(N.getOperand(0));
1593 Tmp2 = SelectExpr(N.getOperand(1));
1594 BuildMI(BB, IA64::XOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
1595 break;
1596 }
1597 }
1598 return Result;
1599 }
1600
1601 case ISD::SHL: {
1602 Tmp1 = SelectExpr(N.getOperand(0));
Duraid Madinaf55e4032005-04-07 12:33:38 +00001603 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1604 Tmp2 = CN->getValue();
1605 BuildMI(BB, IA64::SHLI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1606 } else {
1607 Tmp2 = SelectExpr(N.getOperand(1));
1608 BuildMI(BB, IA64::SHL, 2, Result).addReg(Tmp1).addReg(Tmp2);
1609 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001610 return Result;
1611 }
Misha Brukman7847fca2005-04-22 17:54:37 +00001612
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001613 case ISD::SRL: {
1614 Tmp1 = SelectExpr(N.getOperand(0));
Duraid Madinaf55e4032005-04-07 12:33:38 +00001615 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1616 Tmp2 = CN->getValue();
1617 BuildMI(BB, IA64::SHRUI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1618 } else {
1619 Tmp2 = SelectExpr(N.getOperand(1));
1620 BuildMI(BB, IA64::SHRU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1621 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001622 return Result;
1623 }
Misha Brukman7847fca2005-04-22 17:54:37 +00001624
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001625 case ISD::SRA: {
1626 Tmp1 = SelectExpr(N.getOperand(0));
Duraid Madinaf55e4032005-04-07 12:33:38 +00001627 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1628 Tmp2 = CN->getValue();
1629 BuildMI(BB, IA64::SHRSI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1630 } else {
1631 Tmp2 = SelectExpr(N.getOperand(1));
1632 BuildMI(BB, IA64::SHRS, 2, Result).addReg(Tmp1).addReg(Tmp2);
1633 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001634 return Result;
1635 }
1636
1637 case ISD::SDIV:
1638 case ISD::UDIV:
1639 case ISD::SREM:
1640 case ISD::UREM: {
1641
1642 Tmp1 = SelectExpr(N.getOperand(0));
1643 Tmp2 = SelectExpr(N.getOperand(1));
1644
1645 bool isFP=false;
1646
1647 if(DestType == MVT::f64) // XXX: we're not gonna be fed MVT::f32, are we?
1648 isFP=true;
1649
1650 bool isModulus=false; // is it a division or a modulus?
1651 bool isSigned=false;
1652
1653 switch(N.getOpcode()) {
1654 case ISD::SDIV: isModulus=false; isSigned=true; break;
1655 case ISD::UDIV: isModulus=false; isSigned=false; break;
1656 case ISD::SREM: isModulus=true; isSigned=true; break;
1657 case ISD::UREM: isModulus=true; isSigned=false; break;
1658 }
1659
Duraid Madina4826a072005-04-06 09:55:17 +00001660 if(!isModulus && !isFP) { // if this is an integer divide,
1661 switch (ponderIntegerDivisionBy(N.getOperand(1), isSigned, Tmp3)) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001662 case 1: // division by a constant that's a power of 2
1663 Tmp1 = SelectExpr(N.getOperand(0));
1664 if(isSigned) { // argument could be negative, so emit some code:
1665 unsigned divAmt=Tmp3;
1666 unsigned tempGR1=MakeReg(MVT::i64);
1667 unsigned tempGR2=MakeReg(MVT::i64);
1668 unsigned tempGR3=MakeReg(MVT::i64);
1669 BuildMI(BB, IA64::SHRS, 2, tempGR1)
1670 .addReg(Tmp1).addImm(divAmt-1);
1671 BuildMI(BB, IA64::EXTRU, 3, tempGR2)
1672 .addReg(tempGR1).addImm(64-divAmt).addImm(divAmt);
1673 BuildMI(BB, IA64::ADD, 2, tempGR3)
1674 .addReg(Tmp1).addReg(tempGR2);
1675 BuildMI(BB, IA64::SHRS, 2, Result)
1676 .addReg(tempGR3).addImm(divAmt);
1677 }
1678 else // unsigned div-by-power-of-2 becomes a simple shift right:
1679 BuildMI(BB, IA64::SHRU, 2, Result).addReg(Tmp1).addImm(Tmp3);
1680 return Result; // early exit
Duraid Madina4826a072005-04-06 09:55:17 +00001681 }
1682 }
1683
Misha Brukman4633f1c2005-04-21 23:13:11 +00001684 unsigned TmpPR=MakeReg(MVT::i1); // we need two scratch
Duraid Madinabeeaab22005-03-31 12:31:11 +00001685 unsigned TmpPR2=MakeReg(MVT::i1); // predicate registers,
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001686 unsigned TmpF1=MakeReg(MVT::f64); // and one metric truckload of FP regs.
1687 unsigned TmpF2=MakeReg(MVT::f64); // lucky we have IA64?
1688 unsigned TmpF3=MakeReg(MVT::f64); // well, the real FIXME is to have
1689 unsigned TmpF4=MakeReg(MVT::f64); // isTwoAddress forms of these
1690 unsigned TmpF5=MakeReg(MVT::f64); // FP instructions so we can end up with
1691 unsigned TmpF6=MakeReg(MVT::f64); // stuff like setf.sig f10=f10 etc.
1692 unsigned TmpF7=MakeReg(MVT::f64);
1693 unsigned TmpF8=MakeReg(MVT::f64);
1694 unsigned TmpF9=MakeReg(MVT::f64);
1695 unsigned TmpF10=MakeReg(MVT::f64);
1696 unsigned TmpF11=MakeReg(MVT::f64);
1697 unsigned TmpF12=MakeReg(MVT::f64);
1698 unsigned TmpF13=MakeReg(MVT::f64);
1699 unsigned TmpF14=MakeReg(MVT::f64);
1700 unsigned TmpF15=MakeReg(MVT::f64);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001701
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001702 // OK, emit some code:
1703
1704 if(!isFP) {
1705 // first, load the inputs into FP regs.
1706 BuildMI(BB, IA64::SETFSIG, 1, TmpF1).addReg(Tmp1);
1707 BuildMI(BB, IA64::SETFSIG, 1, TmpF2).addReg(Tmp2);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001708
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001709 // next, convert the inputs to FP
1710 if(isSigned) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001711 BuildMI(BB, IA64::FCVTXF, 1, TmpF3).addReg(TmpF1);
1712 BuildMI(BB, IA64::FCVTXF, 1, TmpF4).addReg(TmpF2);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001713 } else {
Misha Brukman7847fca2005-04-22 17:54:37 +00001714 BuildMI(BB, IA64::FCVTXUFS1, 1, TmpF3).addReg(TmpF1);
1715 BuildMI(BB, IA64::FCVTXUFS1, 1, TmpF4).addReg(TmpF2);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001716 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001717
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001718 } else { // this is an FP divide/remainder, so we 'leak' some temp
1719 // regs and assign TmpF3=Tmp1, TmpF4=Tmp2
1720 TmpF3=Tmp1;
1721 TmpF4=Tmp2;
1722 }
1723
1724 // we start by computing an approximate reciprocal (good to 9 bits?)
Duraid Madina6dcceb52005-04-08 10:01:48 +00001725 // note, this instruction writes _both_ TmpF5 (answer) and TmpPR (predicate)
1726 BuildMI(BB, IA64::FRCPAS1, 4)
1727 .addReg(TmpF5, MachineOperand::Def)
1728 .addReg(TmpPR, MachineOperand::Def)
1729 .addReg(TmpF3).addReg(TmpF4);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001730
Duraid Madinabeeaab22005-03-31 12:31:11 +00001731 if(!isModulus) { // if this is a divide, we worry about div-by-zero
1732 unsigned bogusPR=MakeReg(MVT::i1); // won't appear, due to twoAddress
1733 // TPCMPNE below
1734 BuildMI(BB, IA64::CMPEQ, 2, bogusPR).addReg(IA64::r0).addReg(IA64::r0);
1735 BuildMI(BB, IA64::TPCMPNE, 3, TmpPR2).addReg(bogusPR)
Misha Brukman7847fca2005-04-22 17:54:37 +00001736 .addReg(IA64::r0).addReg(IA64::r0).addReg(TmpPR);
Duraid Madinabeeaab22005-03-31 12:31:11 +00001737 }
1738
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001739 // now we apply newton's method, thrice! (FIXME: this is ~72 bits of
1740 // precision, don't need this much for f32/i32)
1741 BuildMI(BB, IA64::CFNMAS1, 4, TmpF6)
1742 .addReg(TmpF4).addReg(TmpF5).addReg(IA64::F1).addReg(TmpPR);
1743 BuildMI(BB, IA64::CFMAS1, 4, TmpF7)
1744 .addReg(TmpF3).addReg(TmpF5).addReg(IA64::F0).addReg(TmpPR);
1745 BuildMI(BB, IA64::CFMAS1, 4, TmpF8)
1746 .addReg(TmpF6).addReg(TmpF6).addReg(IA64::F0).addReg(TmpPR);
1747 BuildMI(BB, IA64::CFMAS1, 4, TmpF9)
1748 .addReg(TmpF6).addReg(TmpF7).addReg(TmpF7).addReg(TmpPR);
1749 BuildMI(BB, IA64::CFMAS1, 4,TmpF10)
1750 .addReg(TmpF6).addReg(TmpF5).addReg(TmpF5).addReg(TmpPR);
1751 BuildMI(BB, IA64::CFMAS1, 4,TmpF11)
1752 .addReg(TmpF8).addReg(TmpF9).addReg(TmpF9).addReg(TmpPR);
1753 BuildMI(BB, IA64::CFMAS1, 4,TmpF12)
1754 .addReg(TmpF8).addReg(TmpF10).addReg(TmpF10).addReg(TmpPR);
1755 BuildMI(BB, IA64::CFNMAS1, 4,TmpF13)
1756 .addReg(TmpF4).addReg(TmpF11).addReg(TmpF3).addReg(TmpPR);
Duraid Madina6e02e682005-04-04 05:05:52 +00001757
1758 // FIXME: this is unfortunate :(
1759 // the story is that the dest reg of the fnma above and the fma below
1760 // (and therefore possibly the src of the fcvt.fx[u] as well) cannot
1761 // be the same register, or this code breaks if the first argument is
1762 // zero. (e.g. without this hack, 0%8 yields -64, not 0.)
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001763 BuildMI(BB, IA64::CFMAS1, 4,TmpF14)
1764 .addReg(TmpF13).addReg(TmpF12).addReg(TmpF11).addReg(TmpPR);
1765
Duraid Madina6e02e682005-04-04 05:05:52 +00001766 if(isModulus) { // XXX: fragile! fixes _only_ mod, *breaks* div! !
1767 BuildMI(BB, IA64::IUSE, 1).addReg(TmpF13); // hack :(
1768 }
1769
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001770 if(!isFP) {
1771 // round to an integer
1772 if(isSigned)
Misha Brukman7847fca2005-04-22 17:54:37 +00001773 BuildMI(BB, IA64::FCVTFXTRUNCS1, 1, TmpF15).addReg(TmpF14);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001774 else
Misha Brukman7847fca2005-04-22 17:54:37 +00001775 BuildMI(BB, IA64::FCVTFXUTRUNCS1, 1, TmpF15).addReg(TmpF14);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001776 } else {
1777 BuildMI(BB, IA64::FMOV, 1, TmpF15).addReg(TmpF14);
1778 // EXERCISE: can you see why TmpF15=TmpF14 does not work here, and
1779 // we really do need the above FMOV? ;)
1780 }
1781
1782 if(!isModulus) {
Duraid Madinabeeaab22005-03-31 12:31:11 +00001783 if(isFP) { // extra worrying about div-by-zero
1784 unsigned bogoResult=MakeReg(MVT::f64);
1785
1786 // we do a 'conditional fmov' (of the correct result, depending
1787 // on how the frcpa predicate turned out)
1788 BuildMI(BB, IA64::PFMOV, 2, bogoResult)
Misha Brukman7847fca2005-04-22 17:54:37 +00001789 .addReg(TmpF12).addReg(TmpPR2);
Duraid Madinabeeaab22005-03-31 12:31:11 +00001790 BuildMI(BB, IA64::CFMOV, 2, Result)
Misha Brukman7847fca2005-04-22 17:54:37 +00001791 .addReg(bogoResult).addReg(TmpF15).addReg(TmpPR);
Duraid Madinabeeaab22005-03-31 12:31:11 +00001792 }
Duraid Madina6e02e682005-04-04 05:05:52 +00001793 else {
Misha Brukman7847fca2005-04-22 17:54:37 +00001794 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(TmpF15);
Duraid Madina6e02e682005-04-04 05:05:52 +00001795 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001796 } else { // this is a modulus
1797 if(!isFP) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001798 // answer = q * (-b) + a
1799 unsigned ModulusResult = MakeReg(MVT::f64);
1800 unsigned TmpF = MakeReg(MVT::f64);
1801 unsigned TmpI = MakeReg(MVT::i64);
1802
1803 BuildMI(BB, IA64::SUB, 2, TmpI).addReg(IA64::r0).addReg(Tmp2);
1804 BuildMI(BB, IA64::SETFSIG, 1, TmpF).addReg(TmpI);
1805 BuildMI(BB, IA64::XMAL, 3, ModulusResult)
1806 .addReg(TmpF15).addReg(TmpF).addReg(TmpF1);
1807 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(ModulusResult);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001808 } else { // FP modulus! The horror... the horror....
Misha Brukman7847fca2005-04-22 17:54:37 +00001809 assert(0 && "sorry, no FP modulus just yet!\n!\n");
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001810 }
1811 }
1812
1813 return Result;
1814 }
1815
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001816 case ISD::SIGN_EXTEND_INREG: {
1817 Tmp1 = SelectExpr(N.getOperand(0));
1818 MVTSDNode* MVN = dyn_cast<MVTSDNode>(Node);
1819 switch(MVN->getExtraValueType())
1820 {
1821 default:
1822 Node->dump();
1823 assert(0 && "don't know how to sign extend this type");
1824 break;
1825 case MVT::i8: Opc = IA64::SXT1; break;
1826 case MVT::i16: Opc = IA64::SXT2; break;
1827 case MVT::i32: Opc = IA64::SXT4; break;
1828 }
1829 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1830 return Result;
1831 }
1832
1833 case ISD::SETCC: {
1834 Tmp1 = SelectExpr(N.getOperand(0));
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001835
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001836 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) {
1837 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001838
Misha Brukman7847fca2005-04-22 17:54:37 +00001839 if(ConstantSDNode *CSDN =
1840 dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1841 // if we are comparing against a constant zero
1842 if(CSDN->getValue()==0)
1843 Tmp2 = IA64::r0; // then we can just compare against r0
1844 else
1845 Tmp2 = SelectExpr(N.getOperand(1));
1846 } else // not comparing against a constant
1847 Tmp2 = SelectExpr(N.getOperand(1));
1848
1849 switch (SetCC->getCondition()) {
1850 default: assert(0 && "Unknown integer comparison!");
1851 case ISD::SETEQ:
1852 BuildMI(BB, IA64::CMPEQ, 2, Result).addReg(Tmp1).addReg(Tmp2);
1853 break;
1854 case ISD::SETGT:
1855 BuildMI(BB, IA64::CMPGT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1856 break;
1857 case ISD::SETGE:
1858 BuildMI(BB, IA64::CMPGE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1859 break;
1860 case ISD::SETLT:
1861 BuildMI(BB, IA64::CMPLT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1862 break;
1863 case ISD::SETLE:
1864 BuildMI(BB, IA64::CMPLE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1865 break;
1866 case ISD::SETNE:
1867 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1868 break;
1869 case ISD::SETULT:
1870 BuildMI(BB, IA64::CMPLTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1871 break;
1872 case ISD::SETUGT:
1873 BuildMI(BB, IA64::CMPGTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1874 break;
1875 case ISD::SETULE:
1876 BuildMI(BB, IA64::CMPLEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1877 break;
1878 case ISD::SETUGE:
1879 BuildMI(BB, IA64::CMPGEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1880 break;
1881 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001882 }
1883 else { // if not integer, should be FP. FIXME: what about bools? ;)
Misha Brukman7847fca2005-04-22 17:54:37 +00001884 assert(SetCC->getOperand(0).getValueType() != MVT::f32 &&
1885 "error: SETCC should have had incoming f32 promoted to f64!\n");
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001886
Misha Brukman7847fca2005-04-22 17:54:37 +00001887 if(ConstantFPSDNode *CFPSDN =
1888 dyn_cast<ConstantFPSDNode>(N.getOperand(1))) {
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001889
Misha Brukman7847fca2005-04-22 17:54:37 +00001890 // if we are comparing against a constant +0.0 or +1.0
1891 if(CFPSDN->isExactlyValue(+0.0))
1892 Tmp2 = IA64::F0; // then we can just compare against f0
1893 else if(CFPSDN->isExactlyValue(+1.0))
1894 Tmp2 = IA64::F1; // or f1
1895 else
1896 Tmp2 = SelectExpr(N.getOperand(1));
1897 } else // not comparing against a constant
1898 Tmp2 = SelectExpr(N.getOperand(1));
Duraid Madina5ef2ec92005-04-11 05:55:56 +00001899
Misha Brukman7847fca2005-04-22 17:54:37 +00001900 switch (SetCC->getCondition()) {
1901 default: assert(0 && "Unknown FP comparison!");
1902 case ISD::SETEQ:
1903 BuildMI(BB, IA64::FCMPEQ, 2, Result).addReg(Tmp1).addReg(Tmp2);
1904 break;
1905 case ISD::SETGT:
1906 BuildMI(BB, IA64::FCMPGT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1907 break;
1908 case ISD::SETGE:
1909 BuildMI(BB, IA64::FCMPGE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1910 break;
1911 case ISD::SETLT:
1912 BuildMI(BB, IA64::FCMPLT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1913 break;
1914 case ISD::SETLE:
1915 BuildMI(BB, IA64::FCMPLE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1916 break;
1917 case ISD::SETNE:
1918 BuildMI(BB, IA64::FCMPNE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1919 break;
1920 case ISD::SETULT:
1921 BuildMI(BB, IA64::FCMPLTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1922 break;
1923 case ISD::SETUGT:
1924 BuildMI(BB, IA64::FCMPGTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1925 break;
1926 case ISD::SETULE:
1927 BuildMI(BB, IA64::FCMPLEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1928 break;
1929 case ISD::SETUGE:
1930 BuildMI(BB, IA64::FCMPGEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1931 break;
1932 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001933 }
1934 }
1935 else
1936 assert(0 && "this setcc not implemented yet");
1937
1938 return Result;
1939 }
1940
1941 case ISD::EXTLOAD:
1942 case ISD::ZEXTLOAD:
1943 case ISD::LOAD: {
1944 // Make sure we generate both values.
1945 if (Result != 1)
1946 ExprMap[N.getValue(1)] = 1; // Generate the token
1947 else
1948 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1949
1950 bool isBool=false;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001951
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001952 if(opcode == ISD::LOAD) { // this is a LOAD
1953 switch (Node->getValueType(0)) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001954 default: assert(0 && "Cannot load this type!");
1955 case MVT::i1: Opc = IA64::LD1; isBool=true; break;
1956 // FIXME: for now, we treat bool loads the same as i8 loads */
1957 case MVT::i8: Opc = IA64::LD1; break;
1958 case MVT::i16: Opc = IA64::LD2; break;
1959 case MVT::i32: Opc = IA64::LD4; break;
1960 case MVT::i64: Opc = IA64::LD8; break;
1961
1962 case MVT::f32: Opc = IA64::LDF4; break;
1963 case MVT::f64: Opc = IA64::LDF8; break;
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001964 }
1965 } else { // this is an EXTLOAD or ZEXTLOAD
1966 MVT::ValueType TypeBeingLoaded = cast<MVTSDNode>(Node)->getExtraValueType();
1967 switch (TypeBeingLoaded) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001968 default: assert(0 && "Cannot extload/zextload this type!");
1969 // FIXME: bools?
1970 case MVT::i8: Opc = IA64::LD1; break;
1971 case MVT::i16: Opc = IA64::LD2; break;
1972 case MVT::i32: Opc = IA64::LD4; break;
1973 case MVT::f32: Opc = IA64::LDF4; break;
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001974 }
1975 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001976
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001977 SDOperand Chain = N.getOperand(0);
1978 SDOperand Address = N.getOperand(1);
1979
1980 if(Address.getOpcode() == ISD::GlobalAddress) {
1981 Select(Chain);
1982 unsigned dummy = MakeReg(MVT::i64);
1983 unsigned dummy2 = MakeReg(MVT::i64);
1984 BuildMI(BB, IA64::ADD, 2, dummy)
Misha Brukman7847fca2005-04-22 17:54:37 +00001985 .addGlobalAddress(cast<GlobalAddressSDNode>(Address)->getGlobal())
1986 .addReg(IA64::r1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001987 BuildMI(BB, IA64::LD8, 1, dummy2).addReg(dummy);
1988 if(!isBool)
Misha Brukman7847fca2005-04-22 17:54:37 +00001989 BuildMI(BB, Opc, 1, Result).addReg(dummy2);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001990 else { // emit a little pseudocode to load a bool (stored in one byte)
Misha Brukman7847fca2005-04-22 17:54:37 +00001991 // into a predicate register
1992 assert(Opc==IA64::LD1 && "problem loading a bool");
1993 unsigned dummy3 = MakeReg(MVT::i64);
1994 BuildMI(BB, Opc, 1, dummy3).addReg(dummy2);
1995 // we compare to 0. true? 0. false? 1.
1996 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy3).addReg(IA64::r0);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001997 }
1998 } else if(ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
1999 Select(Chain);
2000 IA64Lowering.restoreGP(BB);
2001 unsigned dummy = MakeReg(MVT::i64);
2002 BuildMI(BB, IA64::ADD, 2, dummy).addConstantPoolIndex(CP->getIndex())
Misha Brukman7847fca2005-04-22 17:54:37 +00002003 .addReg(IA64::r1); // CPI+GP
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002004 if(!isBool)
Misha Brukman7847fca2005-04-22 17:54:37 +00002005 BuildMI(BB, Opc, 1, Result).addReg(dummy);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002006 else { // emit a little pseudocode to load a bool (stored in one byte)
Misha Brukman7847fca2005-04-22 17:54:37 +00002007 // into a predicate register
2008 assert(Opc==IA64::LD1 && "problem loading a bool");
2009 unsigned dummy3 = MakeReg(MVT::i64);
2010 BuildMI(BB, Opc, 1, dummy3).addReg(dummy);
2011 // we compare to 0. true? 0. false? 1.
2012 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy3).addReg(IA64::r0);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002013 }
2014 } else if(Address.getOpcode() == ISD::FrameIndex) {
2015 Select(Chain); // FIXME ? what about bools?
2016 unsigned dummy = MakeReg(MVT::i64);
2017 BuildMI(BB, IA64::MOV, 1, dummy)
Misha Brukman7847fca2005-04-22 17:54:37 +00002018 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex());
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002019 if(!isBool)
Misha Brukman7847fca2005-04-22 17:54:37 +00002020 BuildMI(BB, Opc, 1, Result).addReg(dummy);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002021 else { // emit a little pseudocode to load a bool (stored in one byte)
Misha Brukman7847fca2005-04-22 17:54:37 +00002022 // into a predicate register
2023 assert(Opc==IA64::LD1 && "problem loading a bool");
2024 unsigned dummy3 = MakeReg(MVT::i64);
2025 BuildMI(BB, Opc, 1, dummy3).addReg(dummy);
2026 // we compare to 0. true? 0. false? 1.
2027 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy3).addReg(IA64::r0);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002028 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00002029 } else { // none of the above...
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002030 Select(Chain);
2031 Tmp2 = SelectExpr(Address);
2032 if(!isBool)
Misha Brukman7847fca2005-04-22 17:54:37 +00002033 BuildMI(BB, Opc, 1, Result).addReg(Tmp2);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002034 else { // emit a little pseudocode to load a bool (stored in one byte)
Misha Brukman7847fca2005-04-22 17:54:37 +00002035 // into a predicate register
2036 assert(Opc==IA64::LD1 && "problem loading a bool");
2037 unsigned dummy = MakeReg(MVT::i64);
2038 BuildMI(BB, Opc, 1, dummy).addReg(Tmp2);
2039 // we compare to 0. true? 0. false? 1.
2040 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy).addReg(IA64::r0);
2041 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002042 }
2043
2044 return Result;
2045 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00002046
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002047 case ISD::CopyFromReg: {
2048 if (Result == 1)
Misha Brukman4633f1c2005-04-21 23:13:11 +00002049 Result = ExprMap[N.getValue(0)] =
Misha Brukman7847fca2005-04-22 17:54:37 +00002050 MakeReg(N.getValue(0).getValueType());
Misha Brukman4633f1c2005-04-21 23:13:11 +00002051
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002052 SDOperand Chain = N.getOperand(0);
2053
2054 Select(Chain);
2055 unsigned r = dyn_cast<RegSDNode>(Node)->getReg();
2056
2057 if(N.getValueType() == MVT::i1) // if a bool, we use pseudocode
Misha Brukman7847fca2005-04-22 17:54:37 +00002058 BuildMI(BB, IA64::PCMPEQUNC, 3, Result)
2059 .addReg(IA64::r0).addReg(IA64::r0).addReg(r);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002060 // (r) Result =cmp.eq.unc(r0,r0)
2061 else
Misha Brukman7847fca2005-04-22 17:54:37 +00002062 BuildMI(BB, IA64::MOV, 1, Result).addReg(r); // otherwise MOV
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002063 return Result;
2064 }
2065
2066 case ISD::CALL: {
2067 Select(N.getOperand(0));
2068
2069 // The chain for this call is now lowered.
2070 ExprMap.insert(std::make_pair(N.getValue(Node->getNumValues()-1), 1));
Misha Brukman4633f1c2005-04-21 23:13:11 +00002071
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002072 //grab the arguments
2073 std::vector<unsigned> argvregs;
2074
2075 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Misha Brukman7847fca2005-04-22 17:54:37 +00002076 argvregs.push_back(SelectExpr(N.getOperand(i)));
Misha Brukman4633f1c2005-04-21 23:13:11 +00002077
2078 // see section 8.5.8 of "Itanium Software Conventions and
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002079 // Runtime Architecture Guide to see some examples of what's going
2080 // on here. (in short: int args get mapped 1:1 'slot-wise' to out0->out7,
2081 // while FP args get mapped to F8->F15 as needed)
2082
2083 unsigned used_FPArgs=0; // how many FP Args have been used so far?
Misha Brukman4633f1c2005-04-21 23:13:11 +00002084
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002085 // in reg args
2086 for(int i = 0, e = std::min(8, (int)argvregs.size()); i < e; ++i)
2087 {
Misha Brukman7847fca2005-04-22 17:54:37 +00002088 unsigned intArgs[] = {IA64::out0, IA64::out1, IA64::out2, IA64::out3,
2089 IA64::out4, IA64::out5, IA64::out6, IA64::out7 };
2090 unsigned FPArgs[] = {IA64::F8, IA64::F9, IA64::F10, IA64::F11,
2091 IA64::F12, IA64::F13, IA64::F14, IA64::F15 };
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002092
Misha Brukman7847fca2005-04-22 17:54:37 +00002093 switch(N.getOperand(i+2).getValueType())
2094 {
2095 default: // XXX do we need to support MVT::i1 here?
2096 Node->dump();
2097 N.getOperand(i).Val->dump();
2098 std::cerr << "Type for " << i << " is: " <<
2099 N.getOperand(i+2).getValueType() << std::endl;
2100 assert(0 && "Unknown value type for call");
2101 case MVT::i64:
2102 BuildMI(BB, IA64::MOV, 1, intArgs[i]).addReg(argvregs[i]);
2103 break;
2104 case MVT::f64:
2105 BuildMI(BB, IA64::FMOV, 1, FPArgs[used_FPArgs++])
2106 .addReg(argvregs[i]);
2107 // FIXME: we don't need to do this _all_ the time:
2108 BuildMI(BB, IA64::GETFD, 1, intArgs[i]).addReg(argvregs[i]);
2109 break;
2110 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002111 }
2112
2113 //in mem args
2114 for (int i = 8, e = argvregs.size(); i < e; ++i)
2115 {
Misha Brukman7847fca2005-04-22 17:54:37 +00002116 unsigned tempAddr = MakeReg(MVT::i64);
2117
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002118 switch(N.getOperand(i+2).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002119 default:
2120 Node->dump();
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002121 N.getOperand(i).Val->dump();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002122 std::cerr << "Type for " << i << " is: " <<
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002123 N.getOperand(i+2).getValueType() << "\n";
2124 assert(0 && "Unknown value type for call");
2125 case MVT::i1: // FIXME?
2126 case MVT::i8:
2127 case MVT::i16:
2128 case MVT::i32:
2129 case MVT::i64:
Misha Brukman7847fca2005-04-22 17:54:37 +00002130 BuildMI(BB, IA64::ADDIMM22, 2, tempAddr)
2131 .addReg(IA64::r12).addImm(16 + (i - 8) * 8); // r12 is SP
2132 BuildMI(BB, IA64::ST8, 2).addReg(tempAddr).addReg(argvregs[i]);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002133 break;
2134 case MVT::f32:
2135 case MVT::f64:
2136 BuildMI(BB, IA64::ADDIMM22, 2, tempAddr)
Misha Brukman7847fca2005-04-22 17:54:37 +00002137 .addReg(IA64::r12).addImm(16 + (i - 8) * 8); // r12 is SP
2138 BuildMI(BB, IA64::STF8, 2).addReg(tempAddr).addReg(argvregs[i]);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002139 break;
2140 }
2141 }
Duraid Madinabeeaab22005-03-31 12:31:11 +00002142
2143 /* XXX we want to re-enable direct branches! crippling them now
Misha Brukman4633f1c2005-04-21 23:13:11 +00002144 * to stress-test indirect branches.:
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002145 //build the right kind of call
2146 if (GlobalAddressSDNode *GASD =
Misha Brukman4633f1c2005-04-21 23:13:11 +00002147 dyn_cast<GlobalAddressSDNode>(N.getOperand(1)))
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002148 {
Misha Brukman7847fca2005-04-22 17:54:37 +00002149 BuildMI(BB, IA64::BRCALL, 1).addGlobalAddress(GASD->getGlobal(),true);
2150 IA64Lowering.restoreGP_SP_RP(BB);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002151 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00002152 ^^^^^^^^^^^^^ we want this code one day XXX */
Duraid Madinabeeaab22005-03-31 12:31:11 +00002153 if (ExternalSymbolSDNode *ESSDN =
Misha Brukman7847fca2005-04-22 17:54:37 +00002154 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1)))
Duraid Madinabeeaab22005-03-31 12:31:11 +00002155 { // FIXME : currently need this case for correctness, to avoid
Misha Brukman7847fca2005-04-22 17:54:37 +00002156 // "non-pic code with imm relocation against dynamic symbol" errors
2157 BuildMI(BB, IA64::BRCALL, 1)
2158 .addExternalSymbol(ESSDN->getSymbol(), true);
2159 IA64Lowering.restoreGP_SP_RP(BB);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002160 }
2161 else {
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002162 Tmp1 = SelectExpr(N.getOperand(1));
Duraid Madinabeeaab22005-03-31 12:31:11 +00002163
2164 unsigned targetEntryPoint=MakeReg(MVT::i64);
2165 unsigned targetGPAddr=MakeReg(MVT::i64);
2166 unsigned currentGP=MakeReg(MVT::i64);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002167
Duraid Madinabeeaab22005-03-31 12:31:11 +00002168 // b6 is a scratch branch register, we load the target entry point
2169 // from the base of the function descriptor
2170 BuildMI(BB, IA64::LD8, 1, targetEntryPoint).addReg(Tmp1);
2171 BuildMI(BB, IA64::MOV, 1, IA64::B6).addReg(targetEntryPoint);
2172
2173 // save the current GP:
2174 BuildMI(BB, IA64::MOV, 1, currentGP).addReg(IA64::r1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002175
Duraid Madinabeeaab22005-03-31 12:31:11 +00002176 /* TODO: we need to make sure doing this never, ever loads a
2177 * bogus value into r1 (GP). */
2178 // load the target GP (which is at mem[functiondescriptor+8])
2179 BuildMI(BB, IA64::ADDIMM22, 2, targetGPAddr)
Misha Brukman7847fca2005-04-22 17:54:37 +00002180 .addReg(Tmp1).addImm(8); // FIXME: addimm22? why not postincrement ld
Duraid Madinabeeaab22005-03-31 12:31:11 +00002181 BuildMI(BB, IA64::LD8, 1, IA64::r1).addReg(targetGPAddr);
2182
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002183 // and then jump: (well, call)
2184 BuildMI(BB, IA64::BRCALL, 1).addReg(IA64::B6);
Duraid Madinabeeaab22005-03-31 12:31:11 +00002185 // and finally restore the old GP
2186 BuildMI(BB, IA64::MOV, 1, IA64::r1).addReg(currentGP);
2187 IA64Lowering.restoreSP_RP(BB);
2188 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002189
2190 switch (Node->getValueType(0)) {
2191 default: assert(0 && "Unknown value type for call result!");
2192 case MVT::Other: return 1;
2193 case MVT::i1:
2194 BuildMI(BB, IA64::CMPNE, 2, Result)
Misha Brukman7847fca2005-04-22 17:54:37 +00002195 .addReg(IA64::r8).addReg(IA64::r0);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002196 break;
2197 case MVT::i8:
2198 case MVT::i16:
2199 case MVT::i32:
2200 case MVT::i64:
2201 BuildMI(BB, IA64::MOV, 1, Result).addReg(IA64::r8);
2202 break;
2203 case MVT::f64:
2204 BuildMI(BB, IA64::FMOV, 1, Result).addReg(IA64::F8);
2205 break;
2206 }
2207 return Result+N.ResNo;
2208 }
2209
Misha Brukman4633f1c2005-04-21 23:13:11 +00002210 } // <- uhhh XXX
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002211 return 0;
2212}
2213
2214void ISel::Select(SDOperand N) {
2215 unsigned Tmp1, Tmp2, Opc;
2216 unsigned opcode = N.getOpcode();
2217
Nate Begeman85fdeb22005-03-24 04:39:54 +00002218 if (!LoweredTokens.insert(N).second)
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002219 return; // Already selected.
2220
2221 SDNode *Node = N.Val;
2222
2223 switch (Node->getOpcode()) {
2224 default:
2225 Node->dump(); std::cerr << "\n";
2226 assert(0 && "Node not handled yet!");
2227
2228 case ISD::EntryToken: return; // Noop
Misha Brukman4633f1c2005-04-21 23:13:11 +00002229
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002230 case ISD::TokenFactor: {
2231 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
2232 Select(Node->getOperand(i));
2233 return;
2234 }
2235
2236 case ISD::CopyToReg: {
2237 Select(N.getOperand(0));
Misha Brukman4633f1c2005-04-21 23:13:11 +00002238 Tmp1 = SelectExpr(N.getOperand(1));
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002239 Tmp2 = cast<RegSDNode>(N)->getReg();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002240
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002241 if (Tmp1 != Tmp2) {
2242 if(N.getValueType() == MVT::i1) // if a bool, we use pseudocode
Misha Brukman7847fca2005-04-22 17:54:37 +00002243 BuildMI(BB, IA64::PCMPEQUNC, 3, Tmp2)
2244 .addReg(IA64::r0).addReg(IA64::r0).addReg(Tmp1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002245 // (Tmp1) Tmp2 = cmp.eq.unc(r0,r0)
2246 else
Misha Brukman7847fca2005-04-22 17:54:37 +00002247 BuildMI(BB, IA64::MOV, 1, Tmp2).addReg(Tmp1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002248 // XXX is this the right way 'round? ;)
2249 }
2250 return;
2251 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00002252
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002253 case ISD::RET: {
2254
2255 /* what the heck is going on here:
2256
2257<_sabre_> ret with two operands is obvious: chain and value
2258<camel_> yep
2259<_sabre_> ret with 3 values happens when 'expansion' occurs
2260<_sabre_> e.g. i64 gets split into 2x i32
2261<camel_> oh right
2262<_sabre_> you don't have this case on ia64
2263<camel_> yep
2264<_sabre_> so the two returned values go into EAX/EDX on ia32
2265<camel_> ahhh *memories*
2266<_sabre_> :)
2267<camel_> ok, thanks :)
2268<_sabre_> so yeah, everything that has a side effect takes a 'token chain'
2269<_sabre_> this is the first operand always
2270<_sabre_> these operand often define chains, they are the last operand
2271<_sabre_> they are printed as 'ch' if you do DAG.dump()
2272 */
Misha Brukman4633f1c2005-04-21 23:13:11 +00002273
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002274 switch (N.getNumOperands()) {
2275 default:
2276 assert(0 && "Unknown return instruction!");
2277 case 2:
2278 Select(N.getOperand(0));
2279 Tmp1 = SelectExpr(N.getOperand(1));
2280 switch (N.getOperand(1).getValueType()) {
2281 default: assert(0 && "All other types should have been promoted!!");
Misha Brukman7847fca2005-04-22 17:54:37 +00002282 // FIXME: do I need to add support for bools here?
2283 // (return '0' or '1' r8, basically...)
2284 //
2285 // FIXME: need to round floats - 80 bits is bad, the tester
2286 // told me so
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002287 case MVT::i64:
Misha Brukman7847fca2005-04-22 17:54:37 +00002288 // we mark r8 as live on exit up above in LowerArguments()
2289 BuildMI(BB, IA64::MOV, 1, IA64::r8).addReg(Tmp1);
2290 break;
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002291 case MVT::f64:
Misha Brukman7847fca2005-04-22 17:54:37 +00002292 // we mark F8 as live on exit up above in LowerArguments()
2293 BuildMI(BB, IA64::FMOV, 1, IA64::F8).addReg(Tmp1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002294 }
2295 break;
2296 case 1:
2297 Select(N.getOperand(0));
2298 break;
2299 }
2300 // before returning, restore the ar.pfs register (set by the 'alloc' up top)
2301 BuildMI(BB, IA64::MOV, 1).addReg(IA64::AR_PFS).addReg(IA64Lowering.VirtGPR);
2302 BuildMI(BB, IA64::RET, 0); // and then just emit a 'ret' instruction
2303 return;
2304 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00002305
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002306 case ISD::BR: {
2307 Select(N.getOperand(0));
2308 MachineBasicBlock *Dest =
2309 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
2310 BuildMI(BB, IA64::BRLCOND_NOTCALL, 1).addReg(IA64::p0).addMBB(Dest);
2311 // XXX HACK! we do _not_ need long branches all the time
2312 return;
2313 }
2314
2315 case ISD::ImplicitDef: {
2316 Select(N.getOperand(0));
2317 BuildMI(BB, IA64::IDEF, 0, cast<RegSDNode>(N)->getReg());
2318 return;
2319 }
2320
2321 case ISD::BRCOND: {
2322 MachineBasicBlock *Dest =
2323 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
2324
2325 Select(N.getOperand(0));
2326 Tmp1 = SelectExpr(N.getOperand(1));
2327 BuildMI(BB, IA64::BRLCOND_NOTCALL, 1).addReg(Tmp1).addMBB(Dest);
2328 // XXX HACK! we do _not_ need long branches all the time
2329 return;
2330 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00002331
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002332 case ISD::EXTLOAD:
2333 case ISD::ZEXTLOAD:
2334 case ISD::SEXTLOAD:
2335 case ISD::LOAD:
2336 case ISD::CALL:
2337 case ISD::CopyFromReg:
2338 case ISD::DYNAMIC_STACKALLOC:
2339 SelectExpr(N);
2340 return;
2341
2342 case ISD::TRUNCSTORE:
2343 case ISD::STORE: {
2344 Select(N.getOperand(0));
2345 Tmp1 = SelectExpr(N.getOperand(1)); // value
2346
2347 bool isBool=false;
Misha Brukman4633f1c2005-04-21 23:13:11 +00002348
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002349 if(opcode == ISD::STORE) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002350 switch (N.getOperand(1).getValueType()) {
2351 default: assert(0 && "Cannot store this type!");
2352 case MVT::i1: Opc = IA64::ST1; isBool=true; break;
2353 // FIXME?: for now, we treat bool loads the same as i8 stores */
2354 case MVT::i8: Opc = IA64::ST1; break;
2355 case MVT::i16: Opc = IA64::ST2; break;
2356 case MVT::i32: Opc = IA64::ST4; break;
2357 case MVT::i64: Opc = IA64::ST8; break;
2358
2359 case MVT::f32: Opc = IA64::STF4; break;
2360 case MVT::f64: Opc = IA64::STF8; break;
2361 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002362 } else { // truncstore
Misha Brukman7847fca2005-04-22 17:54:37 +00002363 switch(cast<MVTSDNode>(Node)->getExtraValueType()) {
2364 default: assert(0 && "unknown type in truncstore");
2365 case MVT::i1: Opc = IA64::ST1; isBool=true; break;
2366 //FIXME: DAG does not promote this load?
2367 case MVT::i8: Opc = IA64::ST1; break;
2368 case MVT::i16: Opc = IA64::ST2; break;
2369 case MVT::i32: Opc = IA64::ST4; break;
2370 case MVT::f32: Opc = IA64::STF4; break;
2371 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002372 }
2373
2374 if(N.getOperand(2).getOpcode() == ISD::GlobalAddress) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002375 unsigned dummy = MakeReg(MVT::i64);
2376 unsigned dummy2 = MakeReg(MVT::i64);
2377 BuildMI(BB, IA64::ADD, 2, dummy)
2378 .addGlobalAddress(cast<GlobalAddressSDNode>
2379 (N.getOperand(2))->getGlobal()).addReg(IA64::r1);
2380 BuildMI(BB, IA64::LD8, 1, dummy2).addReg(dummy);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002381
Misha Brukman7847fca2005-04-22 17:54:37 +00002382 if(!isBool)
2383 BuildMI(BB, Opc, 2).addReg(dummy2).addReg(Tmp1);
2384 else { // we are storing a bool, so emit a little pseudocode
2385 // to store a predicate register as one byte
2386 assert(Opc==IA64::ST1);
2387 unsigned dummy3 = MakeReg(MVT::i64);
2388 unsigned dummy4 = MakeReg(MVT::i64);
2389 BuildMI(BB, IA64::MOV, 1, dummy3).addReg(IA64::r0);
2390 BuildMI(BB, IA64::TPCADDIMM22, 2, dummy4)
2391 .addReg(dummy3).addImm(1).addReg(Tmp1); // if(Tmp1) dummy=0+1;
2392 BuildMI(BB, Opc, 2).addReg(dummy2).addReg(dummy4);
2393 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002394 } else if(N.getOperand(2).getOpcode() == ISD::FrameIndex) {
2395
Misha Brukman7847fca2005-04-22 17:54:37 +00002396 // FIXME? (what about bools?)
2397
2398 unsigned dummy = MakeReg(MVT::i64);
2399 BuildMI(BB, IA64::MOV, 1, dummy)
2400 .addFrameIndex(cast<FrameIndexSDNode>(N.getOperand(2))->getIndex());
2401 BuildMI(BB, Opc, 2).addReg(dummy).addReg(Tmp1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002402 } else { // otherwise
Misha Brukman7847fca2005-04-22 17:54:37 +00002403 Tmp2 = SelectExpr(N.getOperand(2)); //address
2404 if(!isBool)
2405 BuildMI(BB, Opc, 2).addReg(Tmp2).addReg(Tmp1);
2406 else { // we are storing a bool, so emit a little pseudocode
2407 // to store a predicate register as one byte
2408 assert(Opc==IA64::ST1);
2409 unsigned dummy3 = MakeReg(MVT::i64);
2410 unsigned dummy4 = MakeReg(MVT::i64);
2411 BuildMI(BB, IA64::MOV, 1, dummy3).addReg(IA64::r0);
2412 BuildMI(BB, IA64::TPCADDIMM22, 2, dummy4)
2413 .addReg(dummy3).addImm(1).addReg(Tmp1); // if(Tmp1) dummy=0+1;
2414 BuildMI(BB, Opc, 2).addReg(Tmp2).addReg(dummy4);
2415 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002416 }
2417 return;
2418 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00002419
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002420 case ISD::ADJCALLSTACKDOWN:
2421 case ISD::ADJCALLSTACKUP: {
2422 Select(N.getOperand(0));
2423 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002424
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002425 Opc = N.getOpcode() == ISD::ADJCALLSTACKDOWN ? IA64::ADJUSTCALLSTACKDOWN :
2426 IA64::ADJUSTCALLSTACKUP;
2427 BuildMI(BB, Opc, 1).addImm(Tmp1);
2428 return;
2429 }
2430
2431 return;
2432 }
2433 assert(0 && "GAME OVER. INSERT COIN?");
2434}
2435
2436
2437/// createIA64PatternInstructionSelector - This pass converts an LLVM function
2438/// into a machine code representation using pattern matching and a machine
2439/// description file.
2440///
2441FunctionPass *llvm::createIA64PatternInstructionSelector(TargetMachine &TM) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002442 return new ISel(TM);
Duraid Madina9b9d45f2005-03-17 18:17:03 +00002443}
2444
2445