Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1 | //===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===// |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Jim Laskey | 5a608dd | 2005-10-31 12:49:09 +0000 | [diff] [blame] | 5 | // This file was developed by James M. Laskey and is distributed under the |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 6 | // University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 10 | // This implements a simple two pass scheduler. The first pass attempts to push |
| 11 | // backward any lengthy instructions and critical paths. The second pass packs |
| 12 | // instructions into semi-optimal time slots. |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 16 | #define DEBUG_TYPE "sched" |
Reid Spencer | e5530da | 2007-01-12 23:31:12 +0000 | [diff] [blame] | 17 | #include "llvm/Type.h" |
Chris Lattner | b0d21ef | 2006-03-08 04:25:59 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/ScheduleDAG.h" |
Chris Lattner | 5839bf2 | 2005-08-26 17:15:30 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | 4ccd406 | 2005-08-19 20:45:43 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | 4ccd406 | 2005-08-19 20:45:43 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/SSARegMap.h" |
Owen Anderson | 07000c6 | 2006-05-12 06:33:49 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetData.h" |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetMachine.h" |
| 24 | #include "llvm/Target/TargetInstrInfo.h" |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetLowering.h" |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 26 | #include "llvm/Support/Debug.h" |
Chris Lattner | 54a30b9 | 2006-03-20 01:51:46 +0000 | [diff] [blame] | 27 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 28 | using namespace llvm; |
| 29 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 30 | /// BuildSchedUnits - Build SUnits from the selection dag that we are input. |
| 31 | /// This SUnit graph is similar to the SelectionDAG, but represents flagged |
| 32 | /// together nodes with a single SUnit. |
| 33 | void ScheduleDAG::BuildSchedUnits() { |
| 34 | // Reserve entries in the vector for each of the SUnits we are creating. This |
| 35 | // ensure that reallocation of the vector won't happen, so SUnit*'s won't get |
| 36 | // invalidated. |
| 37 | SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end())); |
| 38 | |
| 39 | const InstrItineraryData &InstrItins = TM.getInstrItineraryData(); |
| 40 | |
| 41 | for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(), |
| 42 | E = DAG.allnodes_end(); NI != E; ++NI) { |
| 43 | if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate. |
| 44 | continue; |
| 45 | |
| 46 | // If this node has already been processed, stop now. |
| 47 | if (SUnitMap[NI]) continue; |
| 48 | |
| 49 | SUnit *NodeSUnit = NewSUnit(NI); |
| 50 | |
| 51 | // See if anything is flagged to this node, if so, add them to flagged |
| 52 | // nodes. Nodes can have at most one flag input and one flag output. Flags |
| 53 | // are required the be the last operand and result of a node. |
| 54 | |
| 55 | // Scan up, adding flagged preds to FlaggedNodes. |
| 56 | SDNode *N = NI; |
Evan Cheng | 3b97acd | 2006-08-07 22:12:12 +0000 | [diff] [blame] | 57 | if (N->getNumOperands() && |
| 58 | N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) { |
| 59 | do { |
| 60 | N = N->getOperand(N->getNumOperands()-1).Val; |
| 61 | NodeSUnit->FlaggedNodes.push_back(N); |
| 62 | SUnitMap[N] = NodeSUnit; |
| 63 | } while (N->getNumOperands() && |
| 64 | N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag); |
| 65 | std::reverse(NodeSUnit->FlaggedNodes.begin(), |
| 66 | NodeSUnit->FlaggedNodes.end()); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 67 | } |
| 68 | |
| 69 | // Scan down, adding this node and any flagged succs to FlaggedNodes if they |
| 70 | // have a user of the flag operand. |
| 71 | N = NI; |
| 72 | while (N->getValueType(N->getNumValues()-1) == MVT::Flag) { |
| 73 | SDOperand FlagVal(N, N->getNumValues()-1); |
| 74 | |
| 75 | // There are either zero or one users of the Flag result. |
| 76 | bool HasFlagUse = false; |
| 77 | for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end(); |
| 78 | UI != E; ++UI) |
| 79 | if (FlagVal.isOperand(*UI)) { |
| 80 | HasFlagUse = true; |
| 81 | NodeSUnit->FlaggedNodes.push_back(N); |
| 82 | SUnitMap[N] = NodeSUnit; |
| 83 | N = *UI; |
| 84 | break; |
| 85 | } |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 86 | if (!HasFlagUse) break; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 87 | } |
| 88 | |
| 89 | // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node. |
| 90 | // Update the SUnit |
| 91 | NodeSUnit->Node = N; |
| 92 | SUnitMap[N] = NodeSUnit; |
| 93 | |
| 94 | // Compute the latency for the node. We use the sum of the latencies for |
| 95 | // all nodes flagged together into this SUnit. |
| 96 | if (InstrItins.isEmpty()) { |
| 97 | // No latency information. |
| 98 | NodeSUnit->Latency = 1; |
| 99 | } else { |
| 100 | NodeSUnit->Latency = 0; |
| 101 | if (N->isTargetOpcode()) { |
| 102 | unsigned SchedClass = TII->getSchedClass(N->getTargetOpcode()); |
| 103 | InstrStage *S = InstrItins.begin(SchedClass); |
| 104 | InstrStage *E = InstrItins.end(SchedClass); |
| 105 | for (; S != E; ++S) |
| 106 | NodeSUnit->Latency += S->Cycles; |
| 107 | } |
| 108 | for (unsigned i = 0, e = NodeSUnit->FlaggedNodes.size(); i != e; ++i) { |
| 109 | SDNode *FNode = NodeSUnit->FlaggedNodes[i]; |
| 110 | if (FNode->isTargetOpcode()) { |
| 111 | unsigned SchedClass = TII->getSchedClass(FNode->getTargetOpcode()); |
| 112 | InstrStage *S = InstrItins.begin(SchedClass); |
| 113 | InstrStage *E = InstrItins.end(SchedClass); |
| 114 | for (; S != E; ++S) |
| 115 | NodeSUnit->Latency += S->Cycles; |
| 116 | } |
| 117 | } |
| 118 | } |
| 119 | } |
| 120 | |
| 121 | // Pass 2: add the preds, succs, etc. |
| 122 | for (unsigned su = 0, e = SUnits.size(); su != e; ++su) { |
| 123 | SUnit *SU = &SUnits[su]; |
| 124 | SDNode *MainNode = SU->Node; |
| 125 | |
| 126 | if (MainNode->isTargetOpcode()) { |
| 127 | unsigned Opc = MainNode->getTargetOpcode(); |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 128 | for (unsigned i = 0, ee = TII->getNumOperands(Opc); i != ee; ++i) { |
Evan Cheng | ba59a1e | 2006-12-01 21:52:58 +0000 | [diff] [blame] | 129 | if (TII->getOperandConstraint(Opc, i, TOI::TIED_TO) != -1) { |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 130 | SU->isTwoAddress = true; |
| 131 | break; |
| 132 | } |
| 133 | } |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 134 | if (TII->isCommutableInstr(Opc)) |
| 135 | SU->isCommutable = true; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 136 | } |
| 137 | |
| 138 | // Find all predecessors and successors of the group. |
| 139 | // Temporarily add N to make code simpler. |
| 140 | SU->FlaggedNodes.push_back(MainNode); |
| 141 | |
| 142 | for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) { |
| 143 | SDNode *N = SU->FlaggedNodes[n]; |
| 144 | |
| 145 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 146 | SDNode *OpN = N->getOperand(i).Val; |
| 147 | if (isPassiveNode(OpN)) continue; // Not scheduled. |
| 148 | SUnit *OpSU = SUnitMap[OpN]; |
| 149 | assert(OpSU && "Node has no SUnit!"); |
| 150 | if (OpSU == SU) continue; // In the same group. |
| 151 | |
| 152 | MVT::ValueType OpVT = N->getOperand(i).getValueType(); |
| 153 | assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!"); |
| 154 | bool isChain = OpVT == MVT::Other; |
| 155 | |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 156 | if (SU->addPred(OpSU, isChain)) { |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 157 | if (!isChain) { |
| 158 | SU->NumPreds++; |
| 159 | SU->NumPredsLeft++; |
| 160 | } else { |
| 161 | SU->NumChainPredsLeft++; |
| 162 | } |
| 163 | } |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 164 | if (OpSU->addSucc(SU, isChain)) { |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 165 | if (!isChain) { |
| 166 | OpSU->NumSuccs++; |
| 167 | OpSU->NumSuccsLeft++; |
| 168 | } else { |
| 169 | OpSU->NumChainSuccsLeft++; |
| 170 | } |
| 171 | } |
| 172 | } |
| 173 | } |
| 174 | |
| 175 | // Remove MainNode from FlaggedNodes again. |
| 176 | SU->FlaggedNodes.pop_back(); |
| 177 | } |
| 178 | |
| 179 | return; |
| 180 | } |
| 181 | |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 182 | static void CalculateDepths(SUnit &SU, unsigned Depth) { |
| 183 | if (SU.Depth == 0 || Depth > SU.Depth) { |
| 184 | SU.Depth = Depth; |
| 185 | for (SUnit::succ_iterator I = SU.Succs.begin(), E = SU.Succs.end(); |
| 186 | I != E; ++I) |
| 187 | CalculateDepths(*I->first, Depth+1); |
Evan Cheng | 626da3d | 2006-05-12 06:05:18 +0000 | [diff] [blame] | 188 | } |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 189 | } |
| 190 | |
| 191 | void ScheduleDAG::CalculateDepths() { |
| 192 | SUnit *Entry = SUnitMap[DAG.getEntryNode().Val]; |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 193 | ::CalculateDepths(*Entry, 0U); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 194 | for (unsigned i = 0, e = SUnits.size(); i != e; ++i) |
| 195 | if (SUnits[i].Preds.size() == 0 && &SUnits[i] != Entry) { |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 196 | ::CalculateDepths(SUnits[i], 0U); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 197 | } |
| 198 | } |
| 199 | |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 200 | static void CalculateHeights(SUnit &SU, unsigned Height) { |
| 201 | if (SU.Height == 0 || Height > SU.Height) { |
| 202 | SU.Height = Height; |
| 203 | for (SUnit::pred_iterator I = SU.Preds.begin(), E = SU.Preds.end(); |
| 204 | I != E; ++I) |
| 205 | CalculateHeights(*I->first, Height+1); |
Evan Cheng | 626da3d | 2006-05-12 06:05:18 +0000 | [diff] [blame] | 206 | } |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 207 | } |
| 208 | void ScheduleDAG::CalculateHeights() { |
| 209 | SUnit *Root = SUnitMap[DAG.getRoot().Val]; |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 210 | ::CalculateHeights(*Root, 0U); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 211 | } |
| 212 | |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 213 | /// CountResults - The results of target nodes have register or immediate |
| 214 | /// operands first, then an optional chain, and optional flag operands (which do |
| 215 | /// not go into the machine instrs.) |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 216 | unsigned ScheduleDAG::CountResults(SDNode *Node) { |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 217 | unsigned N = Node->getNumValues(); |
| 218 | while (N && Node->getValueType(N - 1) == MVT::Flag) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 219 | --N; |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 220 | if (N && Node->getValueType(N - 1) == MVT::Other) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 221 | --N; // Skip over chain result. |
| 222 | return N; |
| 223 | } |
| 224 | |
| 225 | /// CountOperands The inputs to target nodes have any actual inputs first, |
| 226 | /// followed by an optional chain operand, then flag operands. Compute the |
| 227 | /// number of actual operands that will go into the machine instr. |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 228 | unsigned ScheduleDAG::CountOperands(SDNode *Node) { |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 229 | unsigned N = Node->getNumOperands(); |
| 230 | while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 231 | --N; |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 232 | if (N && Node->getOperand(N - 1).getValueType() == MVT::Other) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 233 | --N; // Ignore chain if it exists. |
| 234 | return N; |
| 235 | } |
| 236 | |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 237 | static const TargetRegisterClass *getInstrOperandRegClass( |
| 238 | const MRegisterInfo *MRI, |
| 239 | const TargetInstrInfo *TII, |
| 240 | const TargetInstrDescriptor *II, |
| 241 | unsigned Op) { |
| 242 | if (Op >= II->numOperands) { |
| 243 | assert((II->Flags & M_VARIABLE_OPS)&& "Invalid operand # of instruction"); |
| 244 | return NULL; |
| 245 | } |
| 246 | const TargetOperandInfo &toi = II->OpInfo[Op]; |
| 247 | return (toi.Flags & M_LOOK_UP_PTR_REG_CLASS) |
| 248 | ? TII->getPointerRegClass() : MRI->getRegClass(toi.RegClass); |
| 249 | } |
| 250 | |
| 251 | static unsigned CreateVirtualRegisters(const MRegisterInfo *MRI, |
| 252 | MachineInstr *MI, |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 253 | unsigned NumResults, |
| 254 | SSARegMap *RegMap, |
Evan Cheng | 21d03f2 | 2006-05-18 20:42:07 +0000 | [diff] [blame] | 255 | const TargetInstrInfo *TII, |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 256 | const TargetInstrDescriptor &II) { |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 257 | // Create the result registers for this node and add the result regs to |
| 258 | // the machine instruction. |
Evan Cheng | 21d03f2 | 2006-05-18 20:42:07 +0000 | [diff] [blame] | 259 | unsigned ResultReg = |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 260 | RegMap->createVirtualRegister(getInstrOperandRegClass(MRI, TII, &II, 0)); |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 261 | MI->addRegOperand(ResultReg, true); |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 262 | for (unsigned i = 1; i != NumResults; ++i) { |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 263 | const TargetRegisterClass *RC = getInstrOperandRegClass(MRI, TII, &II, i); |
Evan Cheng | 21d03f2 | 2006-05-18 20:42:07 +0000 | [diff] [blame] | 264 | assert(RC && "Isn't a register operand!"); |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 265 | MI->addRegOperand(RegMap->createVirtualRegister(RC), true); |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 266 | } |
| 267 | return ResultReg; |
| 268 | } |
| 269 | |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 270 | /// getVR - Return the virtual register corresponding to the specified result |
| 271 | /// of the specified node. |
Chris Lattner | 831e037 | 2007-02-04 08:47:20 +0000 | [diff] [blame] | 272 | static unsigned getVR(SDOperand Op, DenseMap<SDNode*, unsigned> &VRBaseMap) { |
| 273 | DenseMap<SDNode*, unsigned>::iterator I = VRBaseMap.find(Op.Val); |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 274 | assert(I != VRBaseMap.end() && "Node emitted out of order - late"); |
| 275 | return I->second + Op.ResNo; |
| 276 | } |
| 277 | |
| 278 | |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 279 | /// AddOperand - Add the specified operand to the specified machine instr. II |
| 280 | /// specifies the instruction information for the node, and IIOpNum is the |
| 281 | /// operand number (in the II) that we are adding. IIOpNum and II are used for |
| 282 | /// assertions only. |
| 283 | void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op, |
| 284 | unsigned IIOpNum, |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 285 | const TargetInstrDescriptor *II, |
Chris Lattner | 831e037 | 2007-02-04 08:47:20 +0000 | [diff] [blame] | 286 | DenseMap<SDNode*, unsigned> &VRBaseMap) { |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 287 | if (Op.isTargetOpcode()) { |
| 288 | // Note that this case is redundant with the final else block, but we |
| 289 | // include it because it is the most common and it makes the logic |
| 290 | // simpler here. |
| 291 | assert(Op.getValueType() != MVT::Other && |
| 292 | Op.getValueType() != MVT::Flag && |
| 293 | "Chain and flag operands should occur at end of operand list!"); |
| 294 | |
| 295 | // Get/emit the operand. |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 296 | unsigned VReg = getVR(Op, VRBaseMap); |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 297 | MI->addRegOperand(VReg, false); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 298 | |
| 299 | // Verify that it is right. |
| 300 | assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?"); |
| 301 | if (II) { |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 302 | const TargetRegisterClass *RC = |
| 303 | getInstrOperandRegClass(MRI, TII, II, IIOpNum); |
Evan Cheng | 21d03f2 | 2006-05-18 20:42:07 +0000 | [diff] [blame] | 304 | assert(RC && "Don't have operand info for this instruction!"); |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 305 | const TargetRegisterClass *VRC = RegMap->getRegClass(VReg); |
| 306 | if (VRC != RC) { |
| 307 | cerr << "Register class of operand and regclass of use don't agree!\n"; |
| 308 | #ifndef NDEBUG |
| 309 | cerr << "Operand = " << IIOpNum << "\n"; |
Chris Lattner | 95ad943 | 2007-02-17 06:38:37 +0000 | [diff] [blame] | 310 | cerr << "Op->Val = "; Op.Val->dump(&DAG); cerr << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 311 | cerr << "MI = "; MI->print(cerr); |
| 312 | cerr << "VReg = " << VReg << "\n"; |
| 313 | cerr << "VReg RegClass size = " << VRC->getSize() |
Chris Lattner | 5d4a9f7 | 2007-02-15 18:19:15 +0000 | [diff] [blame] | 314 | << ", align = " << VRC->getAlignment() << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 315 | cerr << "Expected RegClass size = " << RC->getSize() |
Chris Lattner | 5d4a9f7 | 2007-02-15 18:19:15 +0000 | [diff] [blame] | 316 | << ", align = " << RC->getAlignment() << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 317 | #endif |
| 318 | cerr << "Fatal error, aborting.\n"; |
| 319 | abort(); |
| 320 | } |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 321 | } |
| 322 | } else if (ConstantSDNode *C = |
| 323 | dyn_cast<ConstantSDNode>(Op)) { |
Chris Lattner | 2d90ac7 | 2006-05-04 18:05:43 +0000 | [diff] [blame] | 324 | MI->addImmOperand(C->getValue()); |
Evan Cheng | 489a87c | 2007-01-05 20:59:06 +0000 | [diff] [blame] | 325 | } else if (RegisterSDNode *R = |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 326 | dyn_cast<RegisterSDNode>(Op)) { |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 327 | MI->addRegOperand(R->getReg(), false); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 328 | } else if (GlobalAddressSDNode *TGA = |
| 329 | dyn_cast<GlobalAddressSDNode>(Op)) { |
Chris Lattner | ea50fab | 2006-05-04 01:15:02 +0000 | [diff] [blame] | 330 | MI->addGlobalAddressOperand(TGA->getGlobal(), TGA->getOffset()); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 331 | } else if (BasicBlockSDNode *BB = |
| 332 | dyn_cast<BasicBlockSDNode>(Op)) { |
| 333 | MI->addMachineBasicBlockOperand(BB->getBasicBlock()); |
| 334 | } else if (FrameIndexSDNode *FI = |
| 335 | dyn_cast<FrameIndexSDNode>(Op)) { |
| 336 | MI->addFrameIndexOperand(FI->getIndex()); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 337 | } else if (JumpTableSDNode *JT = |
| 338 | dyn_cast<JumpTableSDNode>(Op)) { |
| 339 | MI->addJumpTableIndexOperand(JT->getIndex()); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 340 | } else if (ConstantPoolSDNode *CP = |
| 341 | dyn_cast<ConstantPoolSDNode>(Op)) { |
Evan Cheng | 404cb4f | 2006-02-25 09:54:52 +0000 | [diff] [blame] | 342 | int Offset = CP->getOffset(); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 343 | unsigned Align = CP->getAlignment(); |
Evan Cheng | d6594ae | 2006-09-12 21:00:35 +0000 | [diff] [blame] | 344 | const Type *Type = CP->getType(); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 345 | // MachineConstantPool wants an explicit alignment. |
| 346 | if (Align == 0) { |
Evan Cheng | de268f7 | 2007-01-24 07:03:39 +0000 | [diff] [blame] | 347 | Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type); |
Evan Cheng | f6d039a | 2007-01-22 23:13:55 +0000 | [diff] [blame] | 348 | if (Align == 0) { |
Reid Spencer | ac9dcb9 | 2007-02-15 03:39:18 +0000 | [diff] [blame] | 349 | // Alignment of vector types. FIXME! |
Evan Cheng | f6d039a | 2007-01-22 23:13:55 +0000 | [diff] [blame] | 350 | Align = TM.getTargetData()->getTypeSize(Type); |
| 351 | Align = Log2_64(Align); |
Chris Lattner | 54a30b9 | 2006-03-20 01:51:46 +0000 | [diff] [blame] | 352 | } |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 353 | } |
| 354 | |
Evan Cheng | d6594ae | 2006-09-12 21:00:35 +0000 | [diff] [blame] | 355 | unsigned Idx; |
| 356 | if (CP->isMachineConstantPoolEntry()) |
| 357 | Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align); |
| 358 | else |
| 359 | Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align); |
Evan Cheng | 404cb4f | 2006-02-25 09:54:52 +0000 | [diff] [blame] | 360 | MI->addConstantPoolIndexOperand(Idx, Offset); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 361 | } else if (ExternalSymbolSDNode *ES = |
| 362 | dyn_cast<ExternalSymbolSDNode>(Op)) { |
Chris Lattner | ea50fab | 2006-05-04 01:15:02 +0000 | [diff] [blame] | 363 | MI->addExternalSymbolOperand(ES->getSymbol()); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 364 | } else { |
| 365 | assert(Op.getValueType() != MVT::Other && |
| 366 | Op.getValueType() != MVT::Flag && |
| 367 | "Chain and flag operands should occur at end of operand list!"); |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 368 | unsigned VReg = getVR(Op, VRBaseMap); |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 369 | MI->addRegOperand(VReg, false); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 370 | |
| 371 | // Verify that it is right. |
| 372 | assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?"); |
| 373 | if (II) { |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 374 | const TargetRegisterClass *RC = |
| 375 | getInstrOperandRegClass(MRI, TII, II, IIOpNum); |
Evan Cheng | 21d03f2 | 2006-05-18 20:42:07 +0000 | [diff] [blame] | 376 | assert(RC && "Don't have operand info for this instruction!"); |
| 377 | assert(RegMap->getRegClass(VReg) == RC && |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 378 | "Register class of operand and regclass of use don't agree!"); |
| 379 | } |
| 380 | } |
| 381 | |
| 382 | } |
| 383 | |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 384 | // Returns the Register Class of a physical register |
| 385 | static const TargetRegisterClass *getPhysicalRegisterRegClass( |
| 386 | const MRegisterInfo *MRI, |
| 387 | MVT::ValueType VT, |
| 388 | unsigned reg) { |
| 389 | assert(MRegisterInfo::isPhysicalRegister(reg) && |
| 390 | "reg must be a physical register"); |
| 391 | // Pick the register class of the right type that contains this physreg. |
| 392 | for (MRegisterInfo::regclass_iterator I = MRI->regclass_begin(), |
| 393 | E = MRI->regclass_end(); I != E; ++I) |
| 394 | if ((*I)->hasType(VT) && (*I)->contains(reg)) |
| 395 | return *I; |
| 396 | assert(false && "Couldn't find the register class"); |
Jeff Cohen | c01a530 | 2007-03-20 20:43:18 +0000 | [diff] [blame] | 397 | return 0; |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 398 | } |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 399 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 400 | /// EmitNode - Generate machine code for an node and needed dependencies. |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 401 | /// |
Chris Lattner | 8c7ef05 | 2006-03-10 07:28:36 +0000 | [diff] [blame] | 402 | void ScheduleDAG::EmitNode(SDNode *Node, |
Chris Lattner | 831e037 | 2007-02-04 08:47:20 +0000 | [diff] [blame] | 403 | DenseMap<SDNode*, unsigned> &VRBaseMap) { |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 404 | unsigned VRBase = 0; // First virtual register for node |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 405 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 406 | // If machine instruction |
| 407 | if (Node->isTargetOpcode()) { |
| 408 | unsigned Opc = Node->getTargetOpcode(); |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 409 | const TargetInstrDescriptor &II = TII->get(Opc); |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 410 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 411 | unsigned NumResults = CountResults(Node); |
| 412 | unsigned NodeOperands = CountOperands(Node); |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 413 | unsigned NumMIOperands = NodeOperands + NumResults; |
Chris Lattner | da8abb0 | 2005-09-01 18:44:10 +0000 | [diff] [blame] | 414 | #ifndef NDEBUG |
Evan Cheng | 8d3af5e | 2006-06-15 07:22:16 +0000 | [diff] [blame] | 415 | assert((unsigned(II.numOperands) == NumMIOperands || |
| 416 | (II.Flags & M_VARIABLE_OPS)) && |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 417 | "#operands for dag node doesn't match .td file!"); |
Chris Lattner | ca6aa2f | 2005-08-19 01:01:34 +0000 | [diff] [blame] | 418 | #endif |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 419 | |
| 420 | // Create the new machine instruction. |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 421 | MachineInstr *MI = new MachineInstr(II); |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 422 | |
| 423 | // Add result register values for things that are defined by this |
| 424 | // instruction. |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 425 | |
| 426 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 427 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 428 | if (NumResults == 1) { |
| 429 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 430 | UI != E; ++UI) { |
| 431 | SDNode *Use = *UI; |
| 432 | if (Use->getOpcode() == ISD::CopyToReg && |
| 433 | Use->getOperand(2).Val == Node) { |
| 434 | unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
| 435 | if (MRegisterInfo::isVirtualRegister(Reg)) { |
| 436 | VRBase = Reg; |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 437 | MI->addRegOperand(Reg, true); |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 438 | break; |
| 439 | } |
| 440 | } |
| 441 | } |
| 442 | } |
| 443 | |
| 444 | // Otherwise, create new virtual registers. |
| 445 | if (NumResults && VRBase == 0) |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 446 | VRBase = CreateVirtualRegisters(MRI, MI, NumResults, RegMap, TII, II); |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 447 | |
| 448 | // Emit all of the actual operands of this instruction, adding them to the |
| 449 | // instruction as appropriate. |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 450 | for (unsigned i = 0; i != NodeOperands; ++i) |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 451 | AddOperand(MI, Node->getOperand(i), i+NumResults, &II, VRBaseMap); |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 452 | |
| 453 | // Commute node if it has been determined to be profitable. |
| 454 | if (CommuteSet.count(Node)) { |
| 455 | MachineInstr *NewMI = TII->commuteInstruction(MI); |
| 456 | if (NewMI == 0) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 457 | DOUT << "Sched: COMMUTING FAILED!\n"; |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 458 | else { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 459 | DOUT << "Sched: COMMUTED TO: " << *NewMI; |
Evan Cheng | 4c6f2f9 | 2006-05-31 18:03:39 +0000 | [diff] [blame] | 460 | if (MI != NewMI) { |
| 461 | delete MI; |
| 462 | MI = NewMI; |
| 463 | } |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 464 | } |
| 465 | } |
| 466 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 467 | // Now that we have emitted all operands, emit this instruction itself. |
| 468 | if ((II.Flags & M_USES_CUSTOM_DAG_SCHED_INSERTION) == 0) { |
| 469 | BB->insert(BB->end(), MI); |
| 470 | } else { |
| 471 | // Insert this instruction into the end of the basic block, potentially |
| 472 | // taking some custom action. |
| 473 | BB = DAG.getTargetLoweringInfo().InsertAtEndOfBasicBlock(MI, BB); |
| 474 | } |
| 475 | } else { |
| 476 | switch (Node->getOpcode()) { |
| 477 | default: |
Jim Laskey | 16d42c6 | 2006-07-11 18:25:13 +0000 | [diff] [blame] | 478 | #ifndef NDEBUG |
Dan Gohman | b5bec2b | 2007-06-19 14:13:56 +0000 | [diff] [blame^] | 479 | Node->dump(&DAG); |
Jim Laskey | 16d42c6 | 2006-07-11 18:25:13 +0000 | [diff] [blame] | 480 | #endif |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 481 | assert(0 && "This target-independent node should have been selected!"); |
| 482 | case ISD::EntryToken: // fall thru |
| 483 | case ISD::TokenFactor: |
Jim Laskey | 1ee2925 | 2007-01-26 14:34:52 +0000 | [diff] [blame] | 484 | case ISD::LABEL: |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 485 | break; |
| 486 | case ISD::CopyToReg: { |
Evan Cheng | 489a87c | 2007-01-05 20:59:06 +0000 | [diff] [blame] | 487 | unsigned InReg; |
| 488 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(2))) |
| 489 | InReg = R->getReg(); |
| 490 | else |
| 491 | InReg = getVR(Node->getOperand(2), VRBaseMap); |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 492 | unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Lauro Ramos Venancio | 8334b9f | 2007-03-20 16:46:44 +0000 | [diff] [blame] | 493 | if (InReg != DestReg) {// Coalesced away the copy? |
| 494 | const TargetRegisterClass *TRC = 0; |
| 495 | // Get the target register class |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 496 | if (MRegisterInfo::isVirtualRegister(InReg)) |
Lauro Ramos Venancio | 8334b9f | 2007-03-20 16:46:44 +0000 | [diff] [blame] | 497 | TRC = RegMap->getRegClass(InReg); |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 498 | else |
| 499 | TRC = getPhysicalRegisterRegClass(MRI, |
| 500 | Node->getOperand(2).getValueType(), |
| 501 | InReg); |
Lauro Ramos Venancio | 8334b9f | 2007-03-20 16:46:44 +0000 | [diff] [blame] | 502 | MRI->copyRegToReg(*BB, BB->end(), DestReg, InReg, TRC); |
| 503 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 504 | break; |
| 505 | } |
| 506 | case ISD::CopyFromReg: { |
| 507 | unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Chris Lattner | 089c25c | 2005-10-09 05:58:56 +0000 | [diff] [blame] | 508 | if (MRegisterInfo::isVirtualRegister(SrcReg)) { |
| 509 | VRBase = SrcReg; // Just use the input register directly! |
| 510 | break; |
| 511 | } |
| 512 | |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 513 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 514 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 515 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 516 | UI != E; ++UI) { |
| 517 | SDNode *Use = *UI; |
| 518 | if (Use->getOpcode() == ISD::CopyToReg && |
| 519 | Use->getOperand(2).Val == Node) { |
| 520 | unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
| 521 | if (MRegisterInfo::isVirtualRegister(DestReg)) { |
| 522 | VRBase = DestReg; |
| 523 | break; |
| 524 | } |
| 525 | } |
| 526 | } |
| 527 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 528 | // Figure out the register class to create for the destreg. |
| 529 | const TargetRegisterClass *TRC = 0; |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 530 | if (VRBase) { |
| 531 | TRC = RegMap->getRegClass(VRBase); |
| 532 | } else { |
Lauro Ramos Venancio | a0a26b7 | 2007-03-20 20:09:03 +0000 | [diff] [blame] | 533 | TRC = getPhysicalRegisterRegClass(MRI, Node->getValueType(0), SrcReg); |
Chris Lattner | 089c25c | 2005-10-09 05:58:56 +0000 | [diff] [blame] | 534 | |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 535 | // Create the reg, emit the copy. |
| 536 | VRBase = RegMap->createVirtualRegister(TRC); |
| 537 | } |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 538 | MRI->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, TRC); |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 539 | break; |
| 540 | } |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 541 | case ISD::INLINEASM: { |
| 542 | unsigned NumOps = Node->getNumOperands(); |
| 543 | if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag) |
| 544 | --NumOps; // Ignore the flag operand. |
| 545 | |
| 546 | // Create the inline asm machine instruction. |
| 547 | MachineInstr *MI = |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 548 | new MachineInstr(BB, TII->get(TargetInstrInfo::INLINEASM)); |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 549 | |
| 550 | // Add the asm string as an external symbol operand. |
| 551 | const char *AsmStr = |
| 552 | cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol(); |
Chris Lattner | ea50fab | 2006-05-04 01:15:02 +0000 | [diff] [blame] | 553 | MI->addExternalSymbolOperand(AsmStr); |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 554 | |
| 555 | // Add all of the operand registers to the instruction. |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 556 | for (unsigned i = 2; i != NumOps;) { |
| 557 | unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue(); |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 558 | unsigned NumVals = Flags >> 3; |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 559 | |
Chris Lattner | 2d90ac7 | 2006-05-04 18:05:43 +0000 | [diff] [blame] | 560 | MI->addImmOperand(Flags); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 561 | ++i; // Skip the ID value. |
| 562 | |
| 563 | switch (Flags & 7) { |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 564 | default: assert(0 && "Bad flags!"); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 565 | case 1: // Use of register. |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 566 | for (; NumVals; --NumVals, ++i) { |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 567 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 568 | MI->addRegOperand(Reg, false); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 569 | } |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 570 | break; |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 571 | case 2: // Def of register. |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 572 | for (; NumVals; --NumVals, ++i) { |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 573 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Chris Lattner | 09e4606 | 2006-09-05 02:31:13 +0000 | [diff] [blame] | 574 | MI->addRegOperand(Reg, true); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 575 | } |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 576 | break; |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 577 | case 3: { // Immediate. |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 578 | assert(NumVals == 1 && "Unknown immediate value!"); |
Chris Lattner | efa46ce | 2006-10-31 20:01:56 +0000 | [diff] [blame] | 579 | if (ConstantSDNode *CS=dyn_cast<ConstantSDNode>(Node->getOperand(i))){ |
| 580 | MI->addImmOperand(CS->getValue()); |
| 581 | } else { |
| 582 | GlobalAddressSDNode *GA = |
| 583 | cast<GlobalAddressSDNode>(Node->getOperand(i)); |
| 584 | MI->addGlobalAddressOperand(GA->getGlobal(), GA->getOffset()); |
| 585 | } |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 586 | ++i; |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 587 | break; |
| 588 | } |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 589 | case 4: // Addressing mode. |
| 590 | // The addressing mode has been selected, just add all of the |
| 591 | // operands to the machine instruction. |
| 592 | for (; NumVals; --NumVals, ++i) |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 593 | AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap); |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 594 | break; |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 595 | } |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 596 | } |
| 597 | break; |
| 598 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 599 | } |
| 600 | } |
| 601 | |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 602 | assert(!VRBaseMap.count(Node) && "Node emitted out of order - early"); |
| 603 | VRBaseMap[Node] = VRBase; |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 604 | } |
| 605 | |
Chris Lattner | a93dfcd | 2006-03-05 23:51:47 +0000 | [diff] [blame] | 606 | void ScheduleDAG::EmitNoop() { |
| 607 | TII->insertNoop(*BB, BB->end()); |
| 608 | } |
| 609 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 610 | /// EmitSchedule - Emit the machine code in scheduled order. |
| 611 | void ScheduleDAG::EmitSchedule() { |
Chris Lattner | 9664541 | 2006-05-16 06:10:58 +0000 | [diff] [blame] | 612 | // If this is the first basic block in the function, and if it has live ins |
| 613 | // that need to be copied into vregs, emit the copies into the top of the |
| 614 | // block before emitting the code for the block. |
| 615 | MachineFunction &MF = DAG.getMachineFunction(); |
| 616 | if (&MF.front() == BB && MF.livein_begin() != MF.livein_end()) { |
| 617 | for (MachineFunction::livein_iterator LI = MF.livein_begin(), |
| 618 | E = MF.livein_end(); LI != E; ++LI) |
| 619 | if (LI->second) |
| 620 | MRI->copyRegToReg(*MF.begin(), MF.begin()->end(), LI->second, |
| 621 | LI->first, RegMap->getRegClass(LI->second)); |
| 622 | } |
| 623 | |
| 624 | |
| 625 | // Finally, emit the code for all of the scheduled instructions. |
Chris Lattner | 831e037 | 2007-02-04 08:47:20 +0000 | [diff] [blame] | 626 | DenseMap<SDNode*, unsigned> VRBaseMap; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 627 | for (unsigned i = 0, e = Sequence.size(); i != e; i++) { |
| 628 | if (SUnit *SU = Sequence[i]) { |
| 629 | for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; j++) |
| 630 | EmitNode(SU->FlaggedNodes[j], VRBaseMap); |
| 631 | EmitNode(SU->Node, VRBaseMap); |
| 632 | } else { |
| 633 | // Null SUnit* is a noop. |
| 634 | EmitNoop(); |
| 635 | } |
| 636 | } |
| 637 | } |
| 638 | |
| 639 | /// dump - dump the schedule. |
| 640 | void ScheduleDAG::dumpSchedule() const { |
| 641 | for (unsigned i = 0, e = Sequence.size(); i != e; i++) { |
| 642 | if (SUnit *SU = Sequence[i]) |
| 643 | SU->dump(&DAG); |
| 644 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 645 | cerr << "**** NOOP ****\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 646 | } |
| 647 | } |
| 648 | |
| 649 | |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 650 | /// Run - perform scheduling. |
| 651 | /// |
| 652 | MachineBasicBlock *ScheduleDAG::Run() { |
| 653 | TII = TM.getInstrInfo(); |
| 654 | MRI = TM.getRegisterInfo(); |
| 655 | RegMap = BB->getParent()->getSSARegMap(); |
| 656 | ConstPool = BB->getParent()->getConstantPool(); |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 657 | |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 658 | Schedule(); |
| 659 | return BB; |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 660 | } |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 661 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 662 | /// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or |
| 663 | /// a group of nodes flagged together. |
| 664 | void SUnit::dump(const SelectionDAG *G) const { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 665 | cerr << "SU(" << NodeNum << "): "; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 666 | Node->dump(G); |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 667 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 668 | if (FlaggedNodes.size() != 0) { |
| 669 | for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 670 | cerr << " "; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 671 | FlaggedNodes[i]->dump(G); |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 672 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 673 | } |
| 674 | } |
| 675 | } |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 676 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 677 | void SUnit::dumpAll(const SelectionDAG *G) const { |
| 678 | dump(G); |
| 679 | |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 680 | cerr << " # preds left : " << NumPredsLeft << "\n"; |
| 681 | cerr << " # succs left : " << NumSuccsLeft << "\n"; |
| 682 | cerr << " # chain preds left : " << NumChainPredsLeft << "\n"; |
| 683 | cerr << " # chain succs left : " << NumChainSuccsLeft << "\n"; |
| 684 | cerr << " Latency : " << Latency << "\n"; |
| 685 | cerr << " Depth : " << Depth << "\n"; |
| 686 | cerr << " Height : " << Height << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 687 | |
| 688 | if (Preds.size() != 0) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 689 | cerr << " Predecessors:\n"; |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 690 | for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end(); |
| 691 | I != E; ++I) { |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 692 | if (I->second) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 693 | cerr << " ch #"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 694 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 695 | cerr << " val #"; |
| 696 | cerr << I->first << " - SU(" << I->first->NodeNum << ")\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 697 | } |
| 698 | } |
| 699 | if (Succs.size() != 0) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 700 | cerr << " Successors:\n"; |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 701 | for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end(); |
| 702 | I != E; ++I) { |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 703 | if (I->second) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 704 | cerr << " ch #"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 705 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 706 | cerr << " val #"; |
| 707 | cerr << I->first << " - SU(" << I->first->NodeNum << ")\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 708 | } |
| 709 | } |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 710 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 711 | } |