blob: 497e000b687219abd1f9fa68724518499e5972bd [file] [log] [blame]
Evan Chengc6fe3332010-03-02 02:38:24 +00001//===-- MachineCSE.cpp - Machine Common Subexpression Elimination Pass ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs global common subexpression elimination on machine
Evan Chengc5bbba12010-03-02 19:02:27 +000011// instructions using a scoped hash table based value numbering scheme. It
Evan Chengc6fe3332010-03-02 02:38:24 +000012// must be run while the machine function is still in SSA form.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "machine-cse"
17#include "llvm/CodeGen/Passes.h"
18#include "llvm/CodeGen/MachineDominators.h"
19#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga5f32cb2010-03-04 21:18:08 +000021#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000022#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng31156982010-04-21 00:21:07 +000023#include "llvm/ADT/DenseMap.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000024#include "llvm/ADT/ScopedHashTable.h"
Evan Cheng189c1ec2010-10-29 23:36:03 +000025#include "llvm/ADT/SmallSet.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000026#include "llvm/ADT/Statistic.h"
27#include "llvm/Support/Debug.h"
Cameron Zwarich53eeba52011-01-03 04:07:46 +000028#include "llvm/Support/RecyclingAllocator.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000029using namespace llvm;
30
Evan Cheng16b48b82010-03-03 21:20:05 +000031STATISTIC(NumCoalesces, "Number of copies coalesced");
32STATISTIC(NumCSEs, "Number of common subexpression eliminated");
Evan Cheng189c1ec2010-10-29 23:36:03 +000033STATISTIC(NumPhysCSEs,
34 "Number of physreg referencing common subexpr eliminated");
Evan Cheng97b5beb2012-01-10 02:02:58 +000035STATISTIC(NumCrossBBCSEs,
36 "Number of cross-MBB physreg referencing CS eliminated");
Evan Chenga63cde22010-12-15 22:16:21 +000037STATISTIC(NumCommutes, "Number of copies coalesced after commuting");
Bob Wilson38441732010-06-03 18:28:31 +000038
Evan Chengc6fe3332010-03-02 02:38:24 +000039namespace {
40 class MachineCSE : public MachineFunctionPass {
Evan Cheng6ba95542010-03-03 02:48:20 +000041 const TargetInstrInfo *TII;
Evan Chengb3958e82010-03-04 01:33:55 +000042 const TargetRegisterInfo *TRI;
Evan Chenga5f32cb2010-03-04 21:18:08 +000043 AliasAnalysis *AA;
Evan Cheng31f94c72010-03-09 03:21:12 +000044 MachineDominatorTree *DT;
45 MachineRegisterInfo *MRI;
Evan Chengc6fe3332010-03-02 02:38:24 +000046 public:
47 static char ID; // Pass identification
Owen Anderson081c34b2010-10-19 17:21:58 +000048 MachineCSE() : MachineFunctionPass(ID), LookAheadLimit(5), CurrVN(0) {
49 initializeMachineCSEPass(*PassRegistry::getPassRegistry());
50 }
Evan Chengc6fe3332010-03-02 02:38:24 +000051
52 virtual bool runOnMachineFunction(MachineFunction &MF);
Andrew Trick1df91b02012-02-08 21:22:43 +000053
Evan Chengc6fe3332010-03-02 02:38:24 +000054 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
55 AU.setPreservesCFG();
56 MachineFunctionPass::getAnalysisUsage(AU);
Evan Chenga5f32cb2010-03-04 21:18:08 +000057 AU.addRequired<AliasAnalysis>();
Evan Cheng65424162010-08-17 20:57:42 +000058 AU.addPreservedID(MachineLoopInfoID);
Evan Chengc6fe3332010-03-02 02:38:24 +000059 AU.addRequired<MachineDominatorTree>();
60 AU.addPreserved<MachineDominatorTree>();
61 }
62
Evan Chengc2b768f2010-09-17 21:59:42 +000063 virtual void releaseMemory() {
64 ScopeMap.clear();
65 Exps.clear();
66 }
67
Evan Chengc6fe3332010-03-02 02:38:24 +000068 private:
Evan Cheng835810b2010-05-21 21:22:19 +000069 const unsigned LookAheadLimit;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000070 typedef RecyclingAllocator<BumpPtrAllocator,
71 ScopedHashTableVal<MachineInstr*, unsigned> > AllocatorTy;
72 typedef ScopedHashTable<MachineInstr*, unsigned,
73 MachineInstrExpressionTrait, AllocatorTy> ScopedHTType;
74 typedef ScopedHTType::ScopeTy ScopeType;
Evan Cheng31156982010-04-21 00:21:07 +000075 DenseMap<MachineBasicBlock*, ScopeType*> ScopeMap;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000076 ScopedHTType VNT;
Evan Cheng16b48b82010-03-03 21:20:05 +000077 SmallVector<MachineInstr*, 64> Exps;
Evan Cheng31156982010-04-21 00:21:07 +000078 unsigned CurrVN;
Evan Cheng16b48b82010-03-03 21:20:05 +000079
Evan Chenga5f32cb2010-03-04 21:18:08 +000080 bool PerformTrivialCoalescing(MachineInstr *MI, MachineBasicBlock *MBB);
Evan Chengb3958e82010-03-04 01:33:55 +000081 bool isPhysDefTriviallyDead(unsigned Reg,
82 MachineBasicBlock::const_iterator I,
Nick Lewycky7a7a6db2012-07-05 06:19:21 +000083 MachineBasicBlock::const_iterator E) const;
Evan Cheng189c1ec2010-10-29 23:36:03 +000084 bool hasLivePhysRegDefUses(const MachineInstr *MI,
85 const MachineBasicBlock *MBB,
Evan Cheng97b5beb2012-01-10 02:02:58 +000086 SmallSet<unsigned,8> &PhysRefs,
Ulrich Weigandb64e2112012-11-13 18:40:58 +000087 SmallVector<unsigned,2> &PhysDefs,
88 bool &PhysUseDef) const;
Evan Cheng189c1ec2010-10-29 23:36:03 +000089 bool PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
Evan Cheng97b5beb2012-01-10 02:02:58 +000090 SmallSet<unsigned,8> &PhysRefs,
Evan Chengf96703e2012-01-11 00:38:11 +000091 SmallVector<unsigned,2> &PhysDefs,
Evan Cheng97b5beb2012-01-10 02:02:58 +000092 bool &NonLocal) const;
Evan Chenga5f32cb2010-03-04 21:18:08 +000093 bool isCSECandidate(MachineInstr *MI);
Evan Cheng2938a002010-03-10 02:12:03 +000094 bool isProfitableToCSE(unsigned CSReg, unsigned Reg,
95 MachineInstr *CSMI, MachineInstr *MI);
Evan Cheng31156982010-04-21 00:21:07 +000096 void EnterScope(MachineBasicBlock *MBB);
97 void ExitScope(MachineBasicBlock *MBB);
98 bool ProcessBlock(MachineBasicBlock *MBB);
99 void ExitScopeIfDone(MachineDomTreeNode *Node,
Bill Wendling96cb1122012-07-19 00:04:14 +0000100 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren);
Evan Cheng31156982010-04-21 00:21:07 +0000101 bool PerformCSE(MachineDomTreeNode *Node);
Evan Chengc6fe3332010-03-02 02:38:24 +0000102 };
103} // end anonymous namespace
104
105char MachineCSE::ID = 0;
Andrew Trick1dd8c852012-02-08 21:23:13 +0000106char &llvm::MachineCSEID = MachineCSE::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000107INITIALIZE_PASS_BEGIN(MachineCSE, "machine-cse",
108 "Machine Common Subexpression Elimination", false, false)
109INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
110INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
111INITIALIZE_PASS_END(MachineCSE, "machine-cse",
Owen Andersonce665bd2010-10-07 22:25:06 +0000112 "Machine Common Subexpression Elimination", false, false)
Evan Chengc6fe3332010-03-02 02:38:24 +0000113
Evan Cheng6ba95542010-03-03 02:48:20 +0000114bool MachineCSE::PerformTrivialCoalescing(MachineInstr *MI,
115 MachineBasicBlock *MBB) {
116 bool Changed = false;
117 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
118 MachineOperand &MO = MI->getOperand(i);
Evan Cheng16b48b82010-03-03 21:20:05 +0000119 if (!MO.isReg() || !MO.isUse())
120 continue;
121 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000122 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000123 continue;
Evan Chengf437f732010-09-17 21:56:26 +0000124 if (!MRI->hasOneNonDBGUse(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000125 // Only coalesce single use copies. This ensure the copy will be
126 // deleted.
127 continue;
128 MachineInstr *DefMI = MRI->getVRegDef(Reg);
129 if (DefMI->getParent() != MBB)
130 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000131 if (!DefMI->isCopy())
132 continue;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000133 unsigned SrcReg = DefMI->getOperand(1).getReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000134 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
135 continue;
136 if (DefMI->getOperand(0).getSubReg() || DefMI->getOperand(1).getSubReg())
137 continue;
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000138 if (!MRI->constrainRegClass(SrcReg, MRI->getRegClass(Reg)))
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000139 continue;
140 DEBUG(dbgs() << "Coalescing: " << *DefMI);
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000141 DEBUG(dbgs() << "*** to: " << *MI);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000142 MO.setReg(SrcReg);
143 MRI->clearKillFlags(SrcReg);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000144 DefMI->eraseFromParent();
145 ++NumCoalesces;
146 Changed = true;
Evan Cheng6ba95542010-03-03 02:48:20 +0000147 }
148
149 return Changed;
150}
151
Evan Cheng835810b2010-05-21 21:22:19 +0000152bool
153MachineCSE::isPhysDefTriviallyDead(unsigned Reg,
154 MachineBasicBlock::const_iterator I,
155 MachineBasicBlock::const_iterator E) const {
Eric Christophere81d0102010-05-21 23:40:03 +0000156 unsigned LookAheadLeft = LookAheadLimit;
Evan Cheng112e5e72010-03-23 20:33:48 +0000157 while (LookAheadLeft) {
Evan Cheng22504252010-03-24 01:50:28 +0000158 // Skip over dbg_value's.
159 while (I != E && I->isDebugValue())
160 ++I;
161
Evan Chengb3958e82010-03-04 01:33:55 +0000162 if (I == E)
163 // Reached end of block, register is obviously dead.
164 return true;
165
Evan Chengb3958e82010-03-04 01:33:55 +0000166 bool SeenDef = false;
167 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
168 const MachineOperand &MO = I->getOperand(i);
Jakob Stoklund Olesen2129a0f2012-02-28 02:08:50 +0000169 if (MO.isRegMask() && MO.clobbersPhysReg(Reg))
170 SeenDef = true;
Evan Chengb3958e82010-03-04 01:33:55 +0000171 if (!MO.isReg() || !MO.getReg())
172 continue;
173 if (!TRI->regsOverlap(MO.getReg(), Reg))
174 continue;
175 if (MO.isUse())
Evan Cheng835810b2010-05-21 21:22:19 +0000176 // Found a use!
Evan Chengb3958e82010-03-04 01:33:55 +0000177 return false;
178 SeenDef = true;
179 }
180 if (SeenDef)
Andrew Trick1df91b02012-02-08 21:22:43 +0000181 // See a def of Reg (or an alias) before encountering any use, it's
Evan Chengb3958e82010-03-04 01:33:55 +0000182 // trivially dead.
183 return true;
Evan Cheng112e5e72010-03-23 20:33:48 +0000184
185 --LookAheadLeft;
Evan Chengb3958e82010-03-04 01:33:55 +0000186 ++I;
187 }
188 return false;
189}
190
Evan Cheng189c1ec2010-10-29 23:36:03 +0000191/// hasLivePhysRegDefUses - Return true if the specified instruction read/write
Evan Cheng835810b2010-05-21 21:22:19 +0000192/// physical registers (except for dead defs of physical registers). It also
Evan Cheng2b4e7272010-06-04 23:28:13 +0000193/// returns the physical register def by reference if it's the only one and the
194/// instruction does not uses a physical register.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000195bool MachineCSE::hasLivePhysRegDefUses(const MachineInstr *MI,
196 const MachineBasicBlock *MBB,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000197 SmallSet<unsigned,8> &PhysRefs,
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000198 SmallVector<unsigned,2> &PhysDefs,
199 bool &PhysUseDef) const{
200 // First, add all uses to PhysRefs.
Evan Cheng6ba95542010-03-03 02:48:20 +0000201 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng835810b2010-05-21 21:22:19 +0000202 const MachineOperand &MO = MI->getOperand(i);
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000203 if (!MO.isReg() || MO.isDef())
Evan Cheng6ba95542010-03-03 02:48:20 +0000204 continue;
205 unsigned Reg = MO.getReg();
206 if (!Reg)
207 continue;
Evan Cheng835810b2010-05-21 21:22:19 +0000208 if (TargetRegisterInfo::isVirtualRegister(Reg))
209 continue;
Benjamin Kramer5fa2d452012-08-11 20:42:59 +0000210 // Reading constant physregs is ok.
211 if (!MRI->isConstantPhysReg(Reg, *MBB->getParent()))
212 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
Benjamin Kramercfc0ad62012-08-11 19:05:13 +0000213 PhysRefs.insert(*AI);
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000214 }
215
216 // Next, collect all defs into PhysDefs. If any is already in PhysRefs
217 // (which currently contains only uses), set the PhysUseDef flag.
218 PhysUseDef = false;
219 MachineBasicBlock::const_iterator I = MI; I = llvm::next(I);
220 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
221 const MachineOperand &MO = MI->getOperand(i);
222 if (!MO.isReg() || !MO.isDef())
223 continue;
224 unsigned Reg = MO.getReg();
225 if (!Reg)
226 continue;
227 if (TargetRegisterInfo::isVirtualRegister(Reg))
228 continue;
229 // Check against PhysRefs even if the def is "dead".
230 if (PhysRefs.count(Reg))
231 PhysUseDef = true;
232 // If the def is dead, it's ok. But the def may not marked "dead". That's
233 // common since this pass is run before livevariables. We can scan
234 // forward a few instructions and check if it is obviously dead.
235 if (!MO.isDead() && !isPhysDefTriviallyDead(Reg, I, MBB->end()))
Evan Cheng97b5beb2012-01-10 02:02:58 +0000236 PhysDefs.push_back(Reg);
Evan Chengb3958e82010-03-04 01:33:55 +0000237 }
238
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000239 // Finally, add all defs to PhysRefs as well.
240 for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i)
241 for (MCRegAliasIterator AI(PhysDefs[i], TRI, true); AI.isValid(); ++AI)
242 PhysRefs.insert(*AI);
243
Evan Cheng189c1ec2010-10-29 23:36:03 +0000244 return !PhysRefs.empty();
Evan Chengc6fe3332010-03-02 02:38:24 +0000245}
246
Evan Cheng189c1ec2010-10-29 23:36:03 +0000247bool MachineCSE::PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000248 SmallSet<unsigned,8> &PhysRefs,
Evan Chengf96703e2012-01-11 00:38:11 +0000249 SmallVector<unsigned,2> &PhysDefs,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000250 bool &NonLocal) const {
Eli Friedman5e926ac2011-05-06 05:23:07 +0000251 // For now conservatively returns false if the common subexpression is
Evan Cheng97b5beb2012-01-10 02:02:58 +0000252 // not in the same basic block as the given instruction. The only exception
253 // is if the common subexpression is in the sole predecessor block.
254 const MachineBasicBlock *MBB = MI->getParent();
255 const MachineBasicBlock *CSMBB = CSMI->getParent();
256
257 bool CrossMBB = false;
258 if (CSMBB != MBB) {
Evan Chengf96703e2012-01-11 00:38:11 +0000259 if (MBB->pred_size() != 1 || *MBB->pred_begin() != CSMBB)
Evan Cheng97b5beb2012-01-10 02:02:58 +0000260 return false;
Evan Chengf96703e2012-01-11 00:38:11 +0000261
262 for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i) {
Jakob Stoklund Olesenfb9ebbf2012-10-15 21:57:41 +0000263 if (MRI->isAllocatable(PhysDefs[i]) || MRI->isReserved(PhysDefs[i]))
Lang Hamesc2e08db2012-02-17 00:27:16 +0000264 // Avoid extending live range of physical registers if they are
265 //allocatable or reserved.
Evan Chengf96703e2012-01-11 00:38:11 +0000266 return false;
267 }
268 CrossMBB = true;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000269 }
Eli Friedman5e926ac2011-05-06 05:23:07 +0000270 MachineBasicBlock::const_iterator I = CSMI; I = llvm::next(I);
271 MachineBasicBlock::const_iterator E = MI;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000272 MachineBasicBlock::const_iterator EE = CSMBB->end();
Evan Cheng835810b2010-05-21 21:22:19 +0000273 unsigned LookAheadLeft = LookAheadLimit;
274 while (LookAheadLeft) {
Eli Friedman5e926ac2011-05-06 05:23:07 +0000275 // Skip over dbg_value's.
Evan Cheng97b5beb2012-01-10 02:02:58 +0000276 while (I != E && I != EE && I->isDebugValue())
Evan Cheng835810b2010-05-21 21:22:19 +0000277 ++I;
Eli Friedman5e926ac2011-05-06 05:23:07 +0000278
Evan Cheng97b5beb2012-01-10 02:02:58 +0000279 if (I == EE) {
280 assert(CrossMBB && "Reaching end-of-MBB without finding MI?");
Duncan Sands5b8a1db2012-02-05 14:20:11 +0000281 (void)CrossMBB;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000282 CrossMBB = false;
283 NonLocal = true;
284 I = MBB->begin();
285 EE = MBB->end();
286 continue;
287 }
288
Eli Friedman5e926ac2011-05-06 05:23:07 +0000289 if (I == E)
290 return true;
291
292 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
293 const MachineOperand &MO = I->getOperand(i);
Jakob Stoklund Olesen2129a0f2012-02-28 02:08:50 +0000294 // RegMasks go on instructions like calls that clobber lots of physregs.
295 // Don't attempt to CSE across such an instruction.
296 if (MO.isRegMask())
297 return false;
Eli Friedman5e926ac2011-05-06 05:23:07 +0000298 if (!MO.isReg() || !MO.isDef())
299 continue;
300 unsigned MOReg = MO.getReg();
301 if (TargetRegisterInfo::isVirtualRegister(MOReg))
302 continue;
303 if (PhysRefs.count(MOReg))
304 return false;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000305 }
Eli Friedman5e926ac2011-05-06 05:23:07 +0000306
307 --LookAheadLeft;
308 ++I;
Evan Cheng835810b2010-05-21 21:22:19 +0000309 }
310
311 return false;
312}
313
Evan Chenga5f32cb2010-03-04 21:18:08 +0000314bool MachineCSE::isCSECandidate(MachineInstr *MI) {
Evan Cheng51960182010-03-08 23:49:12 +0000315 if (MI->isLabel() || MI->isPHI() || MI->isImplicitDef() ||
Dale Johannesene68ea062010-03-11 02:10:24 +0000316 MI->isKill() || MI->isInlineAsm() || MI->isDebugValue())
Evan Cheng51960182010-03-08 23:49:12 +0000317 return false;
318
Evan Cheng2938a002010-03-10 02:12:03 +0000319 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000320 if (MI->isCopyLike())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000321 return false;
322
323 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000324 if (MI->mayStore() || MI->isCall() || MI->isTerminator() ||
Evan Chengc36b7062011-01-07 23:50:32 +0000325 MI->hasUnmodeledSideEffects())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000326 return false;
327
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000328 if (MI->mayLoad()) {
Evan Chenga5f32cb2010-03-04 21:18:08 +0000329 // Okay, this instruction does a load. As a refinement, we allow the target
330 // to decide whether the loaded value is actually a constant. If so, we can
331 // actually use it as a load.
332 if (!MI->isInvariantLoad(AA))
333 // FIXME: we should be able to hoist loads with no other side effects if
334 // there are no other instructions which can change memory in this loop.
335 // This is a trivial form of alias analysis.
336 return false;
337 }
338 return true;
339}
340
Evan Cheng31f94c72010-03-09 03:21:12 +0000341/// isProfitableToCSE - Return true if it's profitable to eliminate MI with a
342/// common expression that defines Reg.
Evan Cheng2938a002010-03-10 02:12:03 +0000343bool MachineCSE::isProfitableToCSE(unsigned CSReg, unsigned Reg,
344 MachineInstr *CSMI, MachineInstr *MI) {
345 // FIXME: Heuristics that works around the lack the live range splitting.
346
Manman Renba86b132012-08-07 06:16:46 +0000347 // If CSReg is used at all uses of Reg, CSE should not increase register
348 // pressure of CSReg.
349 bool MayIncreasePressure = true;
350 if (TargetRegisterInfo::isVirtualRegister(CSReg) &&
351 TargetRegisterInfo::isVirtualRegister(Reg)) {
352 MayIncreasePressure = false;
353 SmallPtrSet<MachineInstr*, 8> CSUses;
354 for (MachineRegisterInfo::use_nodbg_iterator I =MRI->use_nodbg_begin(CSReg),
355 E = MRI->use_nodbg_end(); I != E; ++I) {
356 MachineInstr *Use = &*I;
357 CSUses.insert(Use);
358 }
359 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
360 E = MRI->use_nodbg_end(); I != E; ++I) {
361 MachineInstr *Use = &*I;
362 if (!CSUses.count(Use)) {
363 MayIncreasePressure = true;
364 break;
365 }
366 }
367 }
368 if (!MayIncreasePressure) return true;
369
Chris Lattner622a11b2011-01-10 07:51:31 +0000370 // Heuristics #1: Don't CSE "cheap" computation if the def is not local or in
371 // an immediate predecessor. We don't want to increase register pressure and
372 // end up causing other computation to be spilled.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000373 if (MI->isAsCheapAsAMove()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000374 MachineBasicBlock *CSBB = CSMI->getParent();
375 MachineBasicBlock *BB = MI->getParent();
Chris Lattner622a11b2011-01-10 07:51:31 +0000376 if (CSBB != BB && !CSBB->isSuccessor(BB))
Evan Cheng2938a002010-03-10 02:12:03 +0000377 return false;
378 }
379
380 // Heuristics #2: If the expression doesn't not use a vr and the only use
381 // of the redundant computation are copies, do not cse.
382 bool HasVRegUse = false;
383 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
384 const MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000385 if (MO.isReg() && MO.isUse() &&
Evan Cheng2938a002010-03-10 02:12:03 +0000386 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
387 HasVRegUse = true;
388 break;
389 }
390 }
391 if (!HasVRegUse) {
392 bool HasNonCopyUse = false;
393 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
394 E = MRI->use_nodbg_end(); I != E; ++I) {
395 MachineInstr *Use = &*I;
396 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000397 if (!Use->isCopyLike()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000398 HasNonCopyUse = true;
399 break;
400 }
401 }
402 if (!HasNonCopyUse)
403 return false;
404 }
405
406 // Heuristics #3: If the common subexpression is used by PHIs, do not reuse
407 // it unless the defined value is already used in the BB of the new use.
Evan Cheng31f94c72010-03-09 03:21:12 +0000408 bool HasPHI = false;
409 SmallPtrSet<MachineBasicBlock*, 4> CSBBs;
Evan Cheng2938a002010-03-10 02:12:03 +0000410 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(CSReg),
Evan Cheng31f94c72010-03-09 03:21:12 +0000411 E = MRI->use_nodbg_end(); I != E; ++I) {
412 MachineInstr *Use = &*I;
413 HasPHI |= Use->isPHI();
414 CSBBs.insert(Use->getParent());
415 }
416
417 if (!HasPHI)
418 return true;
419 return CSBBs.count(MI->getParent());
420}
421
Evan Cheng31156982010-04-21 00:21:07 +0000422void MachineCSE::EnterScope(MachineBasicBlock *MBB) {
423 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
424 ScopeType *Scope = new ScopeType(VNT);
425 ScopeMap[MBB] = Scope;
426}
427
428void MachineCSE::ExitScope(MachineBasicBlock *MBB) {
429 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
430 DenseMap<MachineBasicBlock*, ScopeType*>::iterator SI = ScopeMap.find(MBB);
431 assert(SI != ScopeMap.end());
432 ScopeMap.erase(SI);
433 delete SI->second;
434}
435
436bool MachineCSE::ProcessBlock(MachineBasicBlock *MBB) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000437 bool Changed = false;
438
Evan Cheng31f94c72010-03-09 03:21:12 +0000439 SmallVector<std::pair<unsigned, unsigned>, 8> CSEPairs;
Manman Ren39ad5682012-08-08 00:51:41 +0000440 SmallVector<unsigned, 2> ImplicitDefsToUpdate;
Evan Cheng16b48b82010-03-03 21:20:05 +0000441 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E; ) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000442 MachineInstr *MI = &*I;
Evan Cheng16b48b82010-03-03 21:20:05 +0000443 ++I;
Evan Chenga5f32cb2010-03-04 21:18:08 +0000444
445 if (!isCSECandidate(MI))
Evan Cheng6ba95542010-03-03 02:48:20 +0000446 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000447
448 bool FoundCSE = VNT.count(MI);
449 if (!FoundCSE) {
450 // Look for trivial copy coalescing opportunities.
Evan Chengdb8771a2010-04-02 02:21:24 +0000451 if (PerformTrivialCoalescing(MI, MBB)) {
Evan Chengcfea9852011-04-11 18:47:20 +0000452 Changed = true;
453
Evan Chengdb8771a2010-04-02 02:21:24 +0000454 // After coalescing MI itself may become a copy.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000455 if (MI->isCopyLike())
Evan Chengdb8771a2010-04-02 02:21:24 +0000456 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000457 FoundCSE = VNT.count(MI);
Evan Chengdb8771a2010-04-02 02:21:24 +0000458 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000459 }
Evan Chenga63cde22010-12-15 22:16:21 +0000460
461 // Commute commutable instructions.
462 bool Commuted = false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000463 if (!FoundCSE && MI->isCommutable()) {
Evan Chenga63cde22010-12-15 22:16:21 +0000464 MachineInstr *NewMI = TII->commuteInstruction(MI);
465 if (NewMI) {
466 Commuted = true;
467 FoundCSE = VNT.count(NewMI);
Evan Chengcfea9852011-04-11 18:47:20 +0000468 if (NewMI != MI) {
Evan Chenga63cde22010-12-15 22:16:21 +0000469 // New instruction. It doesn't need to be kept.
470 NewMI->eraseFromParent();
Evan Chengcfea9852011-04-11 18:47:20 +0000471 Changed = true;
472 } else if (!FoundCSE)
Evan Chenga63cde22010-12-15 22:16:21 +0000473 // MI was changed but it didn't help, commute it back!
474 (void)TII->commuteInstruction(MI);
475 }
476 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000477
Evan Cheng189c1ec2010-10-29 23:36:03 +0000478 // If the instruction defines physical registers and the values *may* be
Evan Cheng67bda722010-03-03 23:59:08 +0000479 // used, then it's not safe to replace it with a common subexpression.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000480 // It's also not safe if the instruction uses physical registers.
Evan Cheng97b5beb2012-01-10 02:02:58 +0000481 bool CrossMBBPhysDef = false;
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000482 SmallSet<unsigned, 8> PhysRefs;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000483 SmallVector<unsigned, 2> PhysDefs;
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000484 bool PhysUseDef = false;
485 if (FoundCSE && hasLivePhysRegDefUses(MI, MBB, PhysRefs,
486 PhysDefs, PhysUseDef)) {
Evan Cheng67bda722010-03-03 23:59:08 +0000487 FoundCSE = false;
488
Evan Cheng97b5beb2012-01-10 02:02:58 +0000489 // ... Unless the CS is local or is in the sole predecessor block
490 // and it also defines the physical register which is not clobbered
491 // in between and the physical register uses were not clobbered.
Ulrich Weigandb64e2112012-11-13 18:40:58 +0000492 // This can never be the case if the instruction both uses and
493 // defines the same physical register, which was detected above.
494 if (!PhysUseDef) {
495 unsigned CSVN = VNT.lookup(MI);
496 MachineInstr *CSMI = Exps[CSVN];
497 if (PhysRegDefsReach(CSMI, MI, PhysRefs, PhysDefs, CrossMBBPhysDef))
498 FoundCSE = true;
499 }
Evan Cheng835810b2010-05-21 21:22:19 +0000500 }
501
Evan Cheng16b48b82010-03-03 21:20:05 +0000502 if (!FoundCSE) {
503 VNT.insert(MI, CurrVN++);
504 Exps.push_back(MI);
505 continue;
506 }
507
508 // Found a common subexpression, eliminate it.
509 unsigned CSVN = VNT.lookup(MI);
510 MachineInstr *CSMI = Exps[CSVN];
511 DEBUG(dbgs() << "Examining: " << *MI);
512 DEBUG(dbgs() << "*** Found a common subexpression: " << *CSMI);
Evan Cheng31f94c72010-03-09 03:21:12 +0000513
514 // Check if it's profitable to perform this CSE.
515 bool DoCSE = true;
Manman Ren39ad5682012-08-08 00:51:41 +0000516 unsigned NumDefs = MI->getDesc().getNumDefs() +
517 MI->getDesc().getNumImplicitDefs();
518
Evan Cheng16b48b82010-03-03 21:20:05 +0000519 for (unsigned i = 0, e = MI->getNumOperands(); NumDefs && i != e; ++i) {
520 MachineOperand &MO = MI->getOperand(i);
521 if (!MO.isReg() || !MO.isDef())
522 continue;
523 unsigned OldReg = MO.getReg();
524 unsigned NewReg = CSMI->getOperand(i).getReg();
Manman Ren39ad5682012-08-08 00:51:41 +0000525
526 // Go through implicit defs of CSMI and MI, if a def is not dead at MI,
527 // we should make sure it is not dead at CSMI.
528 if (MO.isImplicit() && !MO.isDead() && CSMI->getOperand(i).isDead())
529 ImplicitDefsToUpdate.push_back(i);
530 if (OldReg == NewReg) {
531 --NumDefs;
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000532 continue;
Manman Ren39ad5682012-08-08 00:51:41 +0000533 }
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000534
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000535 assert(TargetRegisterInfo::isVirtualRegister(OldReg) &&
Evan Cheng16b48b82010-03-03 21:20:05 +0000536 TargetRegisterInfo::isVirtualRegister(NewReg) &&
537 "Do not CSE physical register defs!");
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000538
Evan Cheng2938a002010-03-10 02:12:03 +0000539 if (!isProfitableToCSE(NewReg, OldReg, CSMI, MI)) {
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000540 DEBUG(dbgs() << "*** Not profitable, avoid CSE!\n");
Evan Cheng31f94c72010-03-09 03:21:12 +0000541 DoCSE = false;
542 break;
543 }
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000544
545 // Don't perform CSE if the result of the old instruction cannot exist
546 // within the register class of the new instruction.
547 const TargetRegisterClass *OldRC = MRI->getRegClass(OldReg);
548 if (!MRI->constrainRegClass(NewReg, OldRC)) {
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000549 DEBUG(dbgs() << "*** Not the same register class, avoid CSE!\n");
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000550 DoCSE = false;
551 break;
552 }
553
Evan Cheng31f94c72010-03-09 03:21:12 +0000554 CSEPairs.push_back(std::make_pair(OldReg, NewReg));
Evan Cheng16b48b82010-03-03 21:20:05 +0000555 --NumDefs;
556 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000557
558 // Actually perform the elimination.
559 if (DoCSE) {
Dan Gohman49b45892010-05-13 19:24:00 +0000560 for (unsigned i = 0, e = CSEPairs.size(); i != e; ++i) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000561 MRI->replaceRegWith(CSEPairs[i].first, CSEPairs[i].second);
Dan Gohman49b45892010-05-13 19:24:00 +0000562 MRI->clearKillFlags(CSEPairs[i].second);
563 }
Evan Cheng97b5beb2012-01-10 02:02:58 +0000564
Manman Ren39ad5682012-08-08 00:51:41 +0000565 // Go through implicit defs of CSMI and MI, if a def is not dead at MI,
566 // we should make sure it is not dead at CSMI.
567 for (unsigned i = 0, e = ImplicitDefsToUpdate.size(); i != e; ++i)
568 CSMI->getOperand(ImplicitDefsToUpdate[i]).setIsDead(false);
569
Evan Cheng97b5beb2012-01-10 02:02:58 +0000570 if (CrossMBBPhysDef) {
571 // Add physical register defs now coming in from a predecessor to MBB
572 // livein list.
573 while (!PhysDefs.empty()) {
574 unsigned LiveIn = PhysDefs.pop_back_val();
575 if (!MBB->isLiveIn(LiveIn))
576 MBB->addLiveIn(LiveIn);
577 }
578 ++NumCrossBBCSEs;
579 }
580
Evan Cheng31f94c72010-03-09 03:21:12 +0000581 MI->eraseFromParent();
582 ++NumCSEs;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000583 if (!PhysRefs.empty())
Evan Cheng2b4e7272010-06-04 23:28:13 +0000584 ++NumPhysCSEs;
Evan Chenga63cde22010-12-15 22:16:21 +0000585 if (Commuted)
586 ++NumCommutes;
Evan Chengcfea9852011-04-11 18:47:20 +0000587 Changed = true;
Evan Cheng31f94c72010-03-09 03:21:12 +0000588 } else {
Evan Cheng31f94c72010-03-09 03:21:12 +0000589 VNT.insert(MI, CurrVN++);
590 Exps.push_back(MI);
591 }
592 CSEPairs.clear();
Manman Ren39ad5682012-08-08 00:51:41 +0000593 ImplicitDefsToUpdate.clear();
Evan Cheng6ba95542010-03-03 02:48:20 +0000594 }
595
Evan Cheng31156982010-04-21 00:21:07 +0000596 return Changed;
597}
598
599/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
600/// dominator tree node if its a leaf or all of its children are done. Walk
601/// up the dominator tree to destroy ancestors which are now done.
602void
603MachineCSE::ExitScopeIfDone(MachineDomTreeNode *Node,
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000604 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren) {
Evan Cheng31156982010-04-21 00:21:07 +0000605 if (OpenChildren[Node])
606 return;
607
608 // Pop scope.
609 ExitScope(Node->getBlock());
610
611 // Now traverse upwards to pop ancestors whose offsprings are all done.
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000612 while (MachineDomTreeNode *Parent = Node->getIDom()) {
Evan Cheng31156982010-04-21 00:21:07 +0000613 unsigned Left = --OpenChildren[Parent];
614 if (Left != 0)
615 break;
616 ExitScope(Parent->getBlock());
617 Node = Parent;
618 }
619}
620
621bool MachineCSE::PerformCSE(MachineDomTreeNode *Node) {
622 SmallVector<MachineDomTreeNode*, 32> Scopes;
623 SmallVector<MachineDomTreeNode*, 8> WorkList;
Evan Cheng31156982010-04-21 00:21:07 +0000624 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
625
Evan Chengc2b768f2010-09-17 21:59:42 +0000626 CurrVN = 0;
627
Evan Cheng31156982010-04-21 00:21:07 +0000628 // Perform a DFS walk to determine the order of visit.
629 WorkList.push_back(Node);
630 do {
631 Node = WorkList.pop_back_val();
632 Scopes.push_back(Node);
633 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
634 unsigned NumChildren = Children.size();
635 OpenChildren[Node] = NumChildren;
636 for (unsigned i = 0; i != NumChildren; ++i) {
637 MachineDomTreeNode *Child = Children[i];
Evan Cheng31156982010-04-21 00:21:07 +0000638 WorkList.push_back(Child);
639 }
640 } while (!WorkList.empty());
641
642 // Now perform CSE.
643 bool Changed = false;
644 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
645 MachineDomTreeNode *Node = Scopes[i];
646 MachineBasicBlock *MBB = Node->getBlock();
647 EnterScope(MBB);
648 Changed |= ProcessBlock(MBB);
649 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000650 ExitScopeIfDone(Node, OpenChildren);
Evan Cheng31156982010-04-21 00:21:07 +0000651 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000652
653 return Changed;
654}
655
Evan Chengc6fe3332010-03-02 02:38:24 +0000656bool MachineCSE::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000657 TII = MF.getTarget().getInstrInfo();
Evan Chengb3958e82010-03-04 01:33:55 +0000658 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng6ba95542010-03-03 02:48:20 +0000659 MRI = &MF.getRegInfo();
Evan Chenga5f32cb2010-03-04 21:18:08 +0000660 AA = &getAnalysis<AliasAnalysis>();
Evan Cheng31f94c72010-03-09 03:21:12 +0000661 DT = &getAnalysis<MachineDominatorTree>();
Evan Cheng31156982010-04-21 00:21:07 +0000662 return PerformCSE(DT->getRootNode());
Evan Chengc6fe3332010-03-02 02:38:24 +0000663}