blob: d0ea2185e0c8a02faa1f61041c1b42458294482f [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Jia Liubb481f82012-02-28 07:46:26 +000041// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000042// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000043// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000045 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000046 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000047
Akira Hatanakad6bc5232011-12-05 21:26:34 +000048 Size = CountPopulation_64(I);
49 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000050 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000051}
52
Akira Hatanaka648f00c2012-02-24 22:34:47 +000053static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
54 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
55 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
56}
57
Chris Lattnerf0144122009-07-28 03:13:23 +000058const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
59 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::JmpLink: return "MipsISD::JmpLink";
61 case MipsISD::Hi: return "MipsISD::Hi";
62 case MipsISD::Lo: return "MipsISD::Lo";
63 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000065 case MipsISD::Ret: return "MipsISD::Ret";
66 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
67 case MipsISD::FPCmp: return "MipsISD::FPCmp";
68 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
69 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
70 case MipsISD::FPRound: return "MipsISD::FPRound";
71 case MipsISD::MAdd: return "MipsISD::MAdd";
72 case MipsISD::MAddu: return "MipsISD::MAddu";
73 case MipsISD::MSub: return "MipsISD::MSub";
74 case MipsISD::MSubu: return "MipsISD::MSubu";
75 case MipsISD::DivRem: return "MipsISD::DivRem";
76 case MipsISD::DivRemU: return "MipsISD::DivRemU";
77 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
78 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000079 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000080 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000081 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000082 case MipsISD::Ext: return "MipsISD::Ext";
83 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000084 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000085 }
86}
87
88MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000089MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000090 : TargetLowering(TM, new MipsTargetObjectFile()),
91 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000092 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
93 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000094
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000095 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000096 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000097 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000098 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000099
100 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000101 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000102
Akira Hatanaka95934842011-09-24 01:34:44 +0000103 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000104 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000105
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000106 if (Subtarget->inMips16Mode()) {
107 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
108 addRegisterClass(MVT::i32, &Mips::CPURARegRegClass);
109 }
110
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000111 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000112 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000113
114 // When dealing with single precision only, use libcalls
115 if (!Subtarget->isSingleFloat()) {
116 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000117 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000118 else
Craig Topper420761a2012-04-20 07:30:17 +0000119 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000120 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000121 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000122
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000123 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
125 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000127
Eli Friedman6055a6a2009-07-17 04:07:24 +0000128 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
130 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000131
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000132 // Used by legalize types to correctly generate the setcc result.
133 // Without this, every float setcc comes with a AND/OR with the result,
134 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000135 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000137
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000138 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000140 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
142 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
143 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
144 setOperationAction(ISD::SELECT, MVT::f32, Custom);
145 setOperationAction(ISD::SELECT, MVT::f64, Custom);
146 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000147 setOperationAction(ISD::SETCC, MVT::f32, Custom);
148 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
150 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000151 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
154 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
155 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
156
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000157 if (!TM.Options.NoNaNsFPMath) {
158 setOperationAction(ISD::FABS, MVT::f32, Custom);
159 setOperationAction(ISD::FABS, MVT::f64, Custom);
160 }
161
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000162 if (HasMips64) {
163 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
164 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
165 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
166 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
167 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
168 setOperationAction(ISD::SELECT, MVT::i64, Custom);
169 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
170 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000171
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000172 if (!HasMips64) {
173 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
174 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
175 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
176 }
177
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000178 setOperationAction(ISD::SDIV, MVT::i32, Expand);
179 setOperationAction(ISD::SREM, MVT::i32, Expand);
180 setOperationAction(ISD::UDIV, MVT::i32, Expand);
181 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000182 setOperationAction(ISD::SDIV, MVT::i64, Expand);
183 setOperationAction(ISD::SREM, MVT::i64, Expand);
184 setOperationAction(ISD::UDIV, MVT::i64, Expand);
185 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000186
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000187 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
189 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
190 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
191 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000192 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000194 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
196 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000197 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000199 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000200 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
201 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
202 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
203 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000205 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000206
Akira Hatanaka56633442011-09-20 23:53:09 +0000207 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000208 setOperationAction(ISD::ROTR, MVT::i32, Expand);
209
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000210 if (!Subtarget->hasMips64r2())
211 setOperationAction(ISD::ROTR, MVT::i64, Expand);
212
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000214 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000216 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
218 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000219 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::FLOG, MVT::f32, Expand);
221 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
222 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
223 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000224 setOperationAction(ISD::FMA, MVT::f32, Expand);
225 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000226 setOperationAction(ISD::FREM, MVT::f32, Expand);
227 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000228
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000229 if (!TM.Options.NoNaNsFPMath) {
230 setOperationAction(ISD::FNEG, MVT::f32, Expand);
231 setOperationAction(ISD::FNEG, MVT::f64, Expand);
232 }
233
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000234 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000235 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000236 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000237 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000238
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000239 setOperationAction(ISD::VAARG, MVT::Other, Expand);
240 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
241 setOperationAction(ISD::VAEND, MVT::Other, Expand);
242
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000243 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
245 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000246
Jia Liubb481f82012-02-28 07:46:26 +0000247 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
248 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
249 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
250 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000251
Eli Friedman26689ac2011-08-03 21:06:02 +0000252 setInsertFencesForAtomic(true);
253
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000254 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000257 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
259 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000260 }
261
Akira Hatanakac79507a2011-12-21 00:20:27 +0000262 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000264 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
265 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000266
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000267 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000269 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
270 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000271
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000272 setTargetDAGCombine(ISD::ADDE);
273 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000274 setTargetDAGCombine(ISD::SDIVREM);
275 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000276 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000277 setTargetDAGCombine(ISD::AND);
278 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000280 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000281
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000282 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000283 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000284
Akira Hatanaka590baca2012-02-02 03:13:40 +0000285 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
286 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287}
288
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000289bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000290 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000291
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000292 switch (SVT) {
293 case MVT::i64:
294 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000295 return true;
296 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000297 return Subtarget->hasMips32r2Or64();
298 default:
299 return false;
300 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000301}
302
Duncan Sands28b77e92011-09-06 19:07:46 +0000303EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000305}
306
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000307// SelectMadd -
308// Transforms a subgraph in CurDAG if the following pattern is found:
309// (addc multLo, Lo0), (adde multHi, Hi0),
310// where,
311// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000312// Lo0: initial value of Lo register
313// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000314// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000315static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000316 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000317 // for the matching to be successful.
318 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
319
320 if (ADDCNode->getOpcode() != ISD::ADDC)
321 return false;
322
323 SDValue MultHi = ADDENode->getOperand(0);
324 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000325 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000326 unsigned MultOpc = MultHi.getOpcode();
327
328 // MultHi and MultLo must be generated by the same node,
329 if (MultLo.getNode() != MultNode)
330 return false;
331
332 // and it must be a multiplication.
333 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
334 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000335
336 // MultLo amd MultHi must be the first and second output of MultNode
337 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000338 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
339 return false;
340
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000341 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000342 // of the values of MultNode, in which case MultNode will be removed in later
343 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000344 // If there exist users other than ADDENode or ADDCNode, this function returns
345 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000346 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000347 // produced.
348 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
349 return false;
350
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000351 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000352 DebugLoc dl = ADDENode->getDebugLoc();
353
354 // create MipsMAdd(u) node
355 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000356
Akira Hatanaka82099682011-12-19 19:52:25 +0000357 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000358 MultNode->getOperand(0),// Factor 0
359 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000360 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000361 ADDENode->getOperand(1));// Hi0
362
363 // create CopyFromReg nodes
364 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
365 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000366 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000367 Mips::HI, MVT::i32,
368 CopyFromLo.getValue(2));
369
370 // replace uses of adde and addc here
371 if (!SDValue(ADDCNode, 0).use_empty())
372 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
373
374 if (!SDValue(ADDENode, 0).use_empty())
375 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
376
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000377 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000378}
379
380// SelectMsub -
381// Transforms a subgraph in CurDAG if the following pattern is found:
382// (addc Lo0, multLo), (sube Hi0, multHi),
383// where,
384// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000385// Lo0: initial value of Lo register
386// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000387// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000388static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000389 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000390 // for the matching to be successful.
391 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
392
393 if (SUBCNode->getOpcode() != ISD::SUBC)
394 return false;
395
396 SDValue MultHi = SUBENode->getOperand(1);
397 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000398 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000399 unsigned MultOpc = MultHi.getOpcode();
400
401 // MultHi and MultLo must be generated by the same node,
402 if (MultLo.getNode() != MultNode)
403 return false;
404
405 // and it must be a multiplication.
406 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
407 return false;
408
409 // MultLo amd MultHi must be the first and second output of MultNode
410 // respectively.
411 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
412 return false;
413
414 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
415 // of the values of MultNode, in which case MultNode will be removed in later
416 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000417 // If there exist users other than SUBENode or SUBCNode, this function returns
418 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000419 // instruction node rather than a pair of MULT and MSUB instructions being
420 // produced.
421 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
422 return false;
423
424 SDValue Chain = CurDAG->getEntryNode();
425 DebugLoc dl = SUBENode->getDebugLoc();
426
427 // create MipsSub(u) node
428 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
429
Akira Hatanaka82099682011-12-19 19:52:25 +0000430 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000431 MultNode->getOperand(0),// Factor 0
432 MultNode->getOperand(1),// Factor 1
433 SUBCNode->getOperand(0),// Lo0
434 SUBENode->getOperand(0));// Hi0
435
436 // create CopyFromReg nodes
437 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
438 MSub);
439 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
440 Mips::HI, MVT::i32,
441 CopyFromLo.getValue(2));
442
443 // replace uses of sube and subc here
444 if (!SDValue(SUBCNode, 0).use_empty())
445 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
446
447 if (!SDValue(SUBENode, 0).use_empty())
448 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
449
450 return true;
451}
452
453static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
454 TargetLowering::DAGCombinerInfo &DCI,
455 const MipsSubtarget* Subtarget) {
456 if (DCI.isBeforeLegalize())
457 return SDValue();
458
Akira Hatanakae184fec2011-11-11 04:18:21 +0000459 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
460 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000461 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000462
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000463 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000464}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000465
466static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
467 TargetLowering::DAGCombinerInfo &DCI,
468 const MipsSubtarget* Subtarget) {
469 if (DCI.isBeforeLegalize())
470 return SDValue();
471
Akira Hatanakae184fec2011-11-11 04:18:21 +0000472 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
473 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000474 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000475
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000476 return SDValue();
477}
478
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000479static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
480 TargetLowering::DAGCombinerInfo &DCI,
481 const MipsSubtarget* Subtarget) {
482 if (DCI.isBeforeLegalizeOps())
483 return SDValue();
484
Akira Hatanakadda4a072011-10-03 21:06:13 +0000485 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000486 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
487 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000488 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
489 MipsISD::DivRemU;
490 DebugLoc dl = N->getDebugLoc();
491
492 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
493 N->getOperand(0), N->getOperand(1));
494 SDValue InChain = DAG.getEntryNode();
495 SDValue InGlue = DivRem;
496
497 // insert MFLO
498 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000499 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000500 InGlue);
501 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
502 InChain = CopyFromLo.getValue(1);
503 InGlue = CopyFromLo.getValue(2);
504 }
505
506 // insert MFHI
507 if (N->hasAnyUseOfValue(1)) {
508 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000509 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000510 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
511 }
512
513 return SDValue();
514}
515
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000516static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
517 switch (CC) {
518 default: llvm_unreachable("Unknown fp condition code!");
519 case ISD::SETEQ:
520 case ISD::SETOEQ: return Mips::FCOND_OEQ;
521 case ISD::SETUNE: return Mips::FCOND_UNE;
522 case ISD::SETLT:
523 case ISD::SETOLT: return Mips::FCOND_OLT;
524 case ISD::SETGT:
525 case ISD::SETOGT: return Mips::FCOND_OGT;
526 case ISD::SETLE:
527 case ISD::SETOLE: return Mips::FCOND_OLE;
528 case ISD::SETGE:
529 case ISD::SETOGE: return Mips::FCOND_OGE;
530 case ISD::SETULT: return Mips::FCOND_ULT;
531 case ISD::SETULE: return Mips::FCOND_ULE;
532 case ISD::SETUGT: return Mips::FCOND_UGT;
533 case ISD::SETUGE: return Mips::FCOND_UGE;
534 case ISD::SETUO: return Mips::FCOND_UN;
535 case ISD::SETO: return Mips::FCOND_OR;
536 case ISD::SETNE:
537 case ISD::SETONE: return Mips::FCOND_ONE;
538 case ISD::SETUEQ: return Mips::FCOND_UEQ;
539 }
540}
541
542
543// Returns true if condition code has to be inverted.
544static bool InvertFPCondCode(Mips::CondCode CC) {
545 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
546 return false;
547
Akira Hatanaka82099682011-12-19 19:52:25 +0000548 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
549 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000550
Akira Hatanaka82099682011-12-19 19:52:25 +0000551 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000552}
553
554// Creates and returns an FPCmp node from a setcc node.
555// Returns Op if setcc is not a floating point comparison.
556static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
557 // must be a SETCC node
558 if (Op.getOpcode() != ISD::SETCC)
559 return Op;
560
561 SDValue LHS = Op.getOperand(0);
562
563 if (!LHS.getValueType().isFloatingPoint())
564 return Op;
565
566 SDValue RHS = Op.getOperand(1);
567 DebugLoc dl = Op.getDebugLoc();
568
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000569 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
570 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000571 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
572
573 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
574 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
575}
576
577// Creates and returns a CMovFPT/F node.
578static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
579 SDValue False, DebugLoc DL) {
580 bool invert = InvertFPCondCode((Mips::CondCode)
581 cast<ConstantSDNode>(Cond.getOperand(2))
582 ->getSExtValue());
583
584 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
585 True.getValueType(), True, False, Cond);
586}
587
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000588static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG& DAG,
589 TargetLowering::DAGCombinerInfo &DCI,
590 const MipsSubtarget* Subtarget) {
591 if (DCI.isBeforeLegalizeOps())
592 return SDValue();
593
594 SDValue SetCC = N->getOperand(0);
595
596 if ((SetCC.getOpcode() != ISD::SETCC) ||
597 !SetCC.getOperand(0).getValueType().isInteger())
598 return SDValue();
599
600 SDValue False = N->getOperand(2);
601 EVT FalseTy = False.getValueType();
602
603 if (!FalseTy.isInteger())
604 return SDValue();
605
606 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
607
608 if (!CN || CN->getZExtValue())
609 return SDValue();
610
611 const DebugLoc DL = N->getDebugLoc();
612 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
613 SDValue True = N->getOperand(1);
614
615 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
616 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
617
618 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
619}
620
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000621static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
622 TargetLowering::DAGCombinerInfo &DCI,
623 const MipsSubtarget* Subtarget) {
624 // Pattern match EXT.
625 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
626 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000627 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000628 return SDValue();
629
630 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000631 unsigned ShiftRightOpc = ShiftRight.getOpcode();
632
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000633 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000634 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000635 return SDValue();
636
637 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000638 ConstantSDNode *CN;
639 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
640 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000641
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000642 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000643 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000644
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000645 // Op's second operand must be a shifted mask.
646 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000647 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000648 return SDValue();
649
650 // Return if the shifted mask does not start at bit 0 or the sum of its size
651 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000652 EVT ValTy = N->getValueType(0);
653 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000654 return SDValue();
655
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000656 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000657 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000658 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000659}
Jia Liubb481f82012-02-28 07:46:26 +0000660
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000661static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
662 TargetLowering::DAGCombinerInfo &DCI,
663 const MipsSubtarget* Subtarget) {
664 // Pattern match INS.
665 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000666 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000667 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000668 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000669 return SDValue();
670
671 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
672 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
673 ConstantSDNode *CN;
674
675 // See if Op's first operand matches (and $src1 , mask0).
676 if (And0.getOpcode() != ISD::AND)
677 return SDValue();
678
679 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000680 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000681 return SDValue();
682
683 // See if Op's second operand matches (and (shl $src, pos), mask1).
684 if (And1.getOpcode() != ISD::AND)
685 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000686
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000687 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000688 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000689 return SDValue();
690
691 // The shift masks must have the same position and size.
692 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
693 return SDValue();
694
695 SDValue Shl = And1.getOperand(0);
696 if (Shl.getOpcode() != ISD::SHL)
697 return SDValue();
698
699 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
700 return SDValue();
701
702 unsigned Shamt = CN->getZExtValue();
703
704 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000705 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000706 EVT ValTy = N->getValueType(0);
707 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000708 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000709
Akira Hatanaka82099682011-12-19 19:52:25 +0000710 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000711 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000712 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000713}
Jia Liubb481f82012-02-28 07:46:26 +0000714
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000715SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000716 const {
717 SelectionDAG &DAG = DCI.DAG;
718 unsigned opc = N->getOpcode();
719
720 switch (opc) {
721 default: break;
722 case ISD::ADDE:
723 return PerformADDECombine(N, DAG, DCI, Subtarget);
724 case ISD::SUBE:
725 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000726 case ISD::SDIVREM:
727 case ISD::UDIVREM:
728 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000729 case ISD::SELECT:
730 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000731 case ISD::AND:
732 return PerformANDCombine(N, DAG, DCI, Subtarget);
733 case ISD::OR:
734 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000735 }
736
737 return SDValue();
738}
739
Dan Gohman475871a2008-07-27 21:46:04 +0000740SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000741LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000742{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000743 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000744 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000745 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000746 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
747 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000748 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000749 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000750 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
751 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000752 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000753 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000754 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000755 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000756 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000757 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000758 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000759 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000760 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
761 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
762 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000763 }
Dan Gohman475871a2008-07-27 21:46:04 +0000764 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000765}
766
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000767//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000768// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000769//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000770
771// AddLiveIn - This helper function adds the specified physical register to the
772// MachineFunction as a live in value. It also creates a corresponding
773// virtual register for it.
774static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000775AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000776{
777 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000778 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
779 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000780 return VReg;
781}
782
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000783// Get fp branch code (not opcode) from condition code.
784static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
785 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
786 return Mips::BRANCH_T;
787
Akira Hatanaka82099682011-12-19 19:52:25 +0000788 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
789 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000790
Akira Hatanaka82099682011-12-19 19:52:25 +0000791 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000792}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000793
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000794/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000795static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
796 DebugLoc dl,
797 const MipsSubtarget* Subtarget,
798 const TargetInstrInfo *TII,
799 bool isFPCmp, unsigned Opc) {
800 // There is no need to expand CMov instructions if target has
801 // conditional moves.
802 if (Subtarget->hasCondMov())
803 return BB;
804
805 // To "insert" a SELECT_CC instruction, we actually have to insert the
806 // diamond control-flow pattern. The incoming instruction knows the
807 // destination vreg to set, the condition code register to branch on, the
808 // true/false values to select between, and a branch opcode to use.
809 const BasicBlock *LLVM_BB = BB->getBasicBlock();
810 MachineFunction::iterator It = BB;
811 ++It;
812
813 // thisMBB:
814 // ...
815 // TrueVal = ...
816 // setcc r1, r2, r3
817 // bNE r1, r0, copy1MBB
818 // fallthrough --> copy0MBB
819 MachineBasicBlock *thisMBB = BB;
820 MachineFunction *F = BB->getParent();
821 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
822 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
823 F->insert(It, copy0MBB);
824 F->insert(It, sinkMBB);
825
826 // Transfer the remainder of BB and its successor edges to sinkMBB.
827 sinkMBB->splice(sinkMBB->begin(), BB,
828 llvm::next(MachineBasicBlock::iterator(MI)),
829 BB->end());
830 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
831
832 // Next, add the true and fallthrough blocks as its successors.
833 BB->addSuccessor(copy0MBB);
834 BB->addSuccessor(sinkMBB);
835
836 // Emit the right instruction according to the type of the operands compared
837 if (isFPCmp)
838 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
839 else
840 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
841 .addReg(Mips::ZERO).addMBB(sinkMBB);
842
843 // copy0MBB:
844 // %FalseValue = ...
845 // # fallthrough to sinkMBB
846 BB = copy0MBB;
847
848 // Update machine-CFG edges
849 BB->addSuccessor(sinkMBB);
850
851 // sinkMBB:
852 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
853 // ...
854 BB = sinkMBB;
855
856 if (isFPCmp)
857 BuildMI(*BB, BB->begin(), dl,
858 TII->get(Mips::PHI), MI->getOperand(0).getReg())
859 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
860 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
861 else
862 BuildMI(*BB, BB->begin(), dl,
863 TII->get(Mips::PHI), MI->getOperand(0).getReg())
864 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
865 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
866
867 MI->eraseFromParent(); // The pseudo instruction is gone now.
868 return BB;
869}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000870*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000871MachineBasicBlock *
872MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000873 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000874 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000875 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000877 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000878 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
879 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000880 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000881 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
882 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000883 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000884 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000885 case Mips::ATOMIC_LOAD_ADD_I64:
886 case Mips::ATOMIC_LOAD_ADD_I64_P8:
887 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000888
889 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000890 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000891 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
892 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000894 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
895 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000896 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000897 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000898 case Mips::ATOMIC_LOAD_AND_I64:
899 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000900 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000901
902 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000903 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000904 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
905 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000906 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000907 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
908 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000909 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000911 case Mips::ATOMIC_LOAD_OR_I64:
912 case Mips::ATOMIC_LOAD_OR_I64_P8:
913 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000914
915 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000916 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000917 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
918 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000919 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000920 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
921 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000922 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000923 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000924 case Mips::ATOMIC_LOAD_XOR_I64:
925 case Mips::ATOMIC_LOAD_XOR_I64_P8:
926 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000927
928 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000929 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000930 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
931 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000932 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000933 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
934 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000935 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000936 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000937 case Mips::ATOMIC_LOAD_NAND_I64:
938 case Mips::ATOMIC_LOAD_NAND_I64_P8:
939 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000940
941 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000942 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
944 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000945 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
947 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000948 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000949 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000950 case Mips::ATOMIC_LOAD_SUB_I64:
951 case Mips::ATOMIC_LOAD_SUB_I64_P8:
952 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000953
954 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000955 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000956 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
957 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000958 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000959 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
960 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000961 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000962 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000963 case Mips::ATOMIC_SWAP_I64:
964 case Mips::ATOMIC_SWAP_I64_P8:
965 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000966
967 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000968 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969 return EmitAtomicCmpSwapPartword(MI, BB, 1);
970 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000971 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000972 return EmitAtomicCmpSwapPartword(MI, BB, 2);
973 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000974 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000975 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000976 case Mips::ATOMIC_CMP_SWAP_I64:
977 case Mips::ATOMIC_CMP_SWAP_I64_P8:
978 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000979 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000980}
981
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000982// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
983// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
984MachineBasicBlock *
985MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000986 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000987 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000988 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000989
990 MachineFunction *MF = BB->getParent();
991 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000992 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000993 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
994 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000995 unsigned LL, SC, AND, NOR, ZERO, BEQ;
996
997 if (Size == 4) {
998 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
999 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1000 AND = Mips::AND;
1001 NOR = Mips::NOR;
1002 ZERO = Mips::ZERO;
1003 BEQ = Mips::BEQ;
1004 }
1005 else {
1006 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1007 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1008 AND = Mips::AND64;
1009 NOR = Mips::NOR64;
1010 ZERO = Mips::ZERO_64;
1011 BEQ = Mips::BEQ64;
1012 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001013
Akira Hatanaka4061da12011-07-19 20:11:17 +00001014 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001015 unsigned Ptr = MI->getOperand(1).getReg();
1016 unsigned Incr = MI->getOperand(2).getReg();
1017
Akira Hatanaka4061da12011-07-19 20:11:17 +00001018 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1019 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1020 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001021
1022 // insert new blocks after the current block
1023 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1024 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1025 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1026 MachineFunction::iterator It = BB;
1027 ++It;
1028 MF->insert(It, loopMBB);
1029 MF->insert(It, exitMBB);
1030
1031 // Transfer the remainder of BB and its successor edges to exitMBB.
1032 exitMBB->splice(exitMBB->begin(), BB,
1033 llvm::next(MachineBasicBlock::iterator(MI)),
1034 BB->end());
1035 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1036
1037 // thisMBB:
1038 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001039 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001040 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001041 loopMBB->addSuccessor(loopMBB);
1042 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001043
1044 // loopMBB:
1045 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001046 // <binop> storeval, oldval, incr
1047 // sc success, storeval, 0(ptr)
1048 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001049 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001050 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001051 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001052 // and andres, oldval, incr
1053 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001054 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1055 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001056 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001057 // <binop> storeval, oldval, incr
1058 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001059 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001060 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001061 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001062 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1063 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001064
1065 MI->eraseFromParent(); // The instruction is gone now.
1066
Akira Hatanaka939ece12011-07-19 03:42:13 +00001067 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001068}
1069
1070MachineBasicBlock *
1071MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001072 MachineBasicBlock *BB,
1073 unsigned Size, unsigned BinOpcode,
1074 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001075 assert((Size == 1 || Size == 2) &&
1076 "Unsupported size for EmitAtomicBinaryPartial.");
1077
1078 MachineFunction *MF = BB->getParent();
1079 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1080 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1081 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1082 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001083 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1084 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001085
1086 unsigned Dest = MI->getOperand(0).getReg();
1087 unsigned Ptr = MI->getOperand(1).getReg();
1088 unsigned Incr = MI->getOperand(2).getReg();
1089
Akira Hatanaka4061da12011-07-19 20:11:17 +00001090 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1091 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001092 unsigned Mask = RegInfo.createVirtualRegister(RC);
1093 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001094 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1095 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001096 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001097 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1098 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1099 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1100 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1101 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001102 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001103 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1104 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1105 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1106 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1107 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001108
1109 // insert new blocks after the current block
1110 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1111 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001112 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001113 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1114 MachineFunction::iterator It = BB;
1115 ++It;
1116 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001117 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001118 MF->insert(It, exitMBB);
1119
1120 // Transfer the remainder of BB and its successor edges to exitMBB.
1121 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001122 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1124
Akira Hatanaka81b44112011-07-19 17:09:53 +00001125 BB->addSuccessor(loopMBB);
1126 loopMBB->addSuccessor(loopMBB);
1127 loopMBB->addSuccessor(sinkMBB);
1128 sinkMBB->addSuccessor(exitMBB);
1129
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001131 // addiu masklsb2,$0,-4 # 0xfffffffc
1132 // and alignedaddr,ptr,masklsb2
1133 // andi ptrlsb2,ptr,3
1134 // sll shiftamt,ptrlsb2,3
1135 // ori maskupper,$0,255 # 0xff
1136 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001137 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001138 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001139
1140 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001141 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1142 .addReg(Mips::ZERO).addImm(-4);
1143 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1144 .addReg(Ptr).addReg(MaskLSB2);
1145 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1146 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1147 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1148 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001149 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1150 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001151 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001152 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001153
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001154 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001155 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001156 // ll oldval,0(alignedaddr)
1157 // binop binopres,oldval,incr2
1158 // and newval,binopres,mask
1159 // and maskedoldval0,oldval,mask2
1160 // or storeval,maskedoldval0,newval
1161 // sc success,storeval,0(alignedaddr)
1162 // beq success,$0,loopMBB
1163
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001164 // atomic.swap
1165 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001166 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001167 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001168 // and maskedoldval0,oldval,mask2
1169 // or storeval,maskedoldval0,newval
1170 // sc success,storeval,0(alignedaddr)
1171 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001172
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001173 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001174 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001175 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001176 // and andres, oldval, incr2
1177 // nor binopres, $0, andres
1178 // and newval, binopres, mask
1179 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1180 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1181 .addReg(Mips::ZERO).addReg(AndRes);
1182 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001183 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001184 // <binop> binopres, oldval, incr2
1185 // and newval, binopres, mask
1186 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1187 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001188 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001189 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001190 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001191 }
Jia Liubb481f82012-02-28 07:46:26 +00001192
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001193 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001194 .addReg(OldVal).addReg(Mask2);
1195 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001196 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001197 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001198 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001199 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001200 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001201
Akira Hatanaka939ece12011-07-19 03:42:13 +00001202 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001203 // and maskedoldval1,oldval,mask
1204 // srl srlres,maskedoldval1,shiftamt
1205 // sll sllres,srlres,24
1206 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001207 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001208 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001209
Akira Hatanaka4061da12011-07-19 20:11:17 +00001210 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1211 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001212 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1213 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001214 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1215 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001216 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001217 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218
1219 MI->eraseFromParent(); // The instruction is gone now.
1220
Akira Hatanaka939ece12011-07-19 03:42:13 +00001221 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001222}
1223
1224MachineBasicBlock *
1225MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001226 MachineBasicBlock *BB,
1227 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001228 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001229
1230 MachineFunction *MF = BB->getParent();
1231 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001232 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001233 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1234 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001235 unsigned LL, SC, ZERO, BNE, BEQ;
1236
1237 if (Size == 4) {
1238 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1239 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1240 ZERO = Mips::ZERO;
1241 BNE = Mips::BNE;
1242 BEQ = Mips::BEQ;
1243 }
1244 else {
1245 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1246 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1247 ZERO = Mips::ZERO_64;
1248 BNE = Mips::BNE64;
1249 BEQ = Mips::BEQ64;
1250 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001251
1252 unsigned Dest = MI->getOperand(0).getReg();
1253 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001254 unsigned OldVal = MI->getOperand(2).getReg();
1255 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001256
Akira Hatanaka4061da12011-07-19 20:11:17 +00001257 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001258
1259 // insert new blocks after the current block
1260 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1261 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1262 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1263 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1264 MachineFunction::iterator It = BB;
1265 ++It;
1266 MF->insert(It, loop1MBB);
1267 MF->insert(It, loop2MBB);
1268 MF->insert(It, exitMBB);
1269
1270 // Transfer the remainder of BB and its successor edges to exitMBB.
1271 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001272 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001273 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1274
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001275 // thisMBB:
1276 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001277 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001278 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001279 loop1MBB->addSuccessor(exitMBB);
1280 loop1MBB->addSuccessor(loop2MBB);
1281 loop2MBB->addSuccessor(loop1MBB);
1282 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001283
1284 // loop1MBB:
1285 // ll dest, 0(ptr)
1286 // bne dest, oldval, exitMBB
1287 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001288 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1289 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001290 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001291
1292 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001293 // sc success, newval, 0(ptr)
1294 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001295 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001296 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001297 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001298 BuildMI(BB, dl, TII->get(BEQ))
1299 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001300
1301 MI->eraseFromParent(); // The instruction is gone now.
1302
Akira Hatanaka939ece12011-07-19 03:42:13 +00001303 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001304}
1305
1306MachineBasicBlock *
1307MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001308 MachineBasicBlock *BB,
1309 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001310 assert((Size == 1 || Size == 2) &&
1311 "Unsupported size for EmitAtomicCmpSwapPartial.");
1312
1313 MachineFunction *MF = BB->getParent();
1314 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1315 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1316 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1317 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001318 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1319 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001320
1321 unsigned Dest = MI->getOperand(0).getReg();
1322 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001323 unsigned CmpVal = MI->getOperand(2).getReg();
1324 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001325
Akira Hatanaka4061da12011-07-19 20:11:17 +00001326 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1327 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001328 unsigned Mask = RegInfo.createVirtualRegister(RC);
1329 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001330 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1331 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1332 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1333 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1334 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1335 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1336 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1337 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1338 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1339 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1340 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1341 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1342 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1343 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001344
1345 // insert new blocks after the current block
1346 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1347 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1348 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001349 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001350 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1351 MachineFunction::iterator It = BB;
1352 ++It;
1353 MF->insert(It, loop1MBB);
1354 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001355 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001356 MF->insert(It, exitMBB);
1357
1358 // Transfer the remainder of BB and its successor edges to exitMBB.
1359 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001360 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001361 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1362
Akira Hatanaka81b44112011-07-19 17:09:53 +00001363 BB->addSuccessor(loop1MBB);
1364 loop1MBB->addSuccessor(sinkMBB);
1365 loop1MBB->addSuccessor(loop2MBB);
1366 loop2MBB->addSuccessor(loop1MBB);
1367 loop2MBB->addSuccessor(sinkMBB);
1368 sinkMBB->addSuccessor(exitMBB);
1369
Akira Hatanaka70564a92011-07-19 18:14:26 +00001370 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001371 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001372 // addiu masklsb2,$0,-4 # 0xfffffffc
1373 // and alignedaddr,ptr,masklsb2
1374 // andi ptrlsb2,ptr,3
1375 // sll shiftamt,ptrlsb2,3
1376 // ori maskupper,$0,255 # 0xff
1377 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001378 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001379 // andi maskedcmpval,cmpval,255
1380 // sll shiftedcmpval,maskedcmpval,shiftamt
1381 // andi maskednewval,newval,255
1382 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001383 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001384 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1385 .addReg(Mips::ZERO).addImm(-4);
1386 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1387 .addReg(Ptr).addReg(MaskLSB2);
1388 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1389 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1390 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1391 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001392 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1393 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001394 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001395 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1396 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001397 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1398 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001399 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1400 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001401 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1402 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001403
1404 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001405 // ll oldval,0(alginedaddr)
1406 // and maskedoldval0,oldval,mask
1407 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001408 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001409 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001410 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1411 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001412 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001413 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001414
1415 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001416 // and maskedoldval1,oldval,mask2
1417 // or storeval,maskedoldval1,shiftednewval
1418 // sc success,storeval,0(alignedaddr)
1419 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001420 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001421 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1422 .addReg(OldVal).addReg(Mask2);
1423 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1424 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001425 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001426 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001427 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001428 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001429
Akira Hatanaka939ece12011-07-19 03:42:13 +00001430 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001431 // srl srlres,maskedoldval0,shiftamt
1432 // sll sllres,srlres,24
1433 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001434 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001435 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001436
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001437 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1438 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001439 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1440 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001441 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001442 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001443
1444 MI->eraseFromParent(); // The instruction is gone now.
1445
Akira Hatanaka939ece12011-07-19 03:42:13 +00001446 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001447}
1448
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001449//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001450// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001451//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001452SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001453LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001454{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001455 MachineFunction &MF = DAG.getMachineFunction();
1456 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001457 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001458
1459 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001460 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1461 "Cannot lower if the alignment of the allocated space is larger than \
1462 that of the stack.");
1463
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001464 SDValue Chain = Op.getOperand(0);
1465 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001466 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001467
1468 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001469 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001470
1471 // Subtract the dynamic size from the actual stack size to
1472 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001473 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001474
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001475 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001476 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001477 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001478
1479 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001480 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001481 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001482 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1483 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1484
1485 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001486}
1487
1488SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001489LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001490{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001491 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001492 // the block to branch to if the condition is true.
1493 SDValue Chain = Op.getOperand(0);
1494 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001495 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001496
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001497 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1498
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001499 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001500 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001501 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001502
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001503 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001504 Mips::CondCode CC =
1505 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001506 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001507
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001508 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001509 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001510}
1511
1512SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001513LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001514{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001515 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001516
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001517 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001518 if (Cond.getOpcode() != MipsISD::FPCmp)
1519 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001520
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001521 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1522 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001523}
1524
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001525SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1526 SDValue Cond = CreateFPCmp(DAG, Op);
1527
1528 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1529 "Floating point operand expected.");
1530
1531 SDValue True = DAG.getConstant(1, MVT::i32);
1532 SDValue False = DAG.getConstant(0, MVT::i32);
1533
1534 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1535}
1536
Dan Gohmand858e902010-04-17 15:26:15 +00001537SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1538 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001539 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001540 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001541 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001542
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001543 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001544 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001545
Chris Lattnerb71b9092009-08-13 06:28:06 +00001546 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001547
Chris Lattnere3736f82009-08-13 05:41:27 +00001548 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001549 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1550 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001551 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001552 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1553 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001554 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001555 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001556 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001557 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1558 MipsII::MO_ABS_HI);
1559 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1560 MipsII::MO_ABS_LO);
1561 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1562 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001564 }
1565
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001566 EVT ValTy = Op.getValueType();
1567 bool HasGotOfst = (GV->hasInternalLinkage() ||
1568 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001569 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001570 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001571 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001572 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001573 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001574 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1575 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001576 // On functions and global targets not internal linked only
1577 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001578 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001579 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001580 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001581 HasMips64 ? MipsII::MO_GOT_OFST :
1582 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001583 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1584 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001585}
1586
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001587SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1588 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001589 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1590 // FIXME there isn't actually debug info here
1591 DebugLoc dl = Op.getDebugLoc();
1592
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001593 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001594 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001595 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1596 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001597 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1598 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1599 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001600 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001601
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001602 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001603 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1604 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001605 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001606 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1607 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001608 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001609 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001610 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001611 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1612 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001613}
1614
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001615SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001616LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001617{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001618 // If the relocation model is PIC, use the General Dynamic TLS Model or
1619 // Local Dynamic TLS model, otherwise use the Initial Exec or
1620 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001621
1622 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1623 DebugLoc dl = GA->getDebugLoc();
1624 const GlobalValue *GV = GA->getGlobal();
1625 EVT PtrVT = getPointerTy();
1626
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001627 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1628
1629 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001630 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001631 bool LocalDynamic = GV->hasInternalLinkage();
1632 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1633 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001634 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1635 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001636 unsigned PtrSize = PtrVT.getSizeInBits();
1637 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1638
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001639 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001640
1641 ArgListTy Args;
1642 ArgListEntry Entry;
1643 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001644 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001645 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001646
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001647 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001648 false, false, false, false, 0, CallingConv::C,
1649 /*isTailCall=*/false, /*doesNotRet=*/false,
1650 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001651 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001652 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001653
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001654 SDValue Ret = CallResult.first;
1655
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001656 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001657 return Ret;
1658
1659 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1660 MipsII::MO_DTPREL_HI);
1661 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1662 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1663 MipsII::MO_DTPREL_LO);
1664 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1665 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1666 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001667 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001668
1669 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001670 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001671 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001672 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001673 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001674 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1675 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001676 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001677 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001678 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001679 } else {
1680 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001681 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001682 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001683 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001684 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001685 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001686 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1687 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1688 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001689 }
1690
1691 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1692 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001693}
1694
1695SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001696LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001697{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001698 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001699 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001700 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001701 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001702 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001703 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001704
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001705 if (!IsPIC && !IsN64) {
1706 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1707 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1708 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001709 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001710 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1711 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001712 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001713 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1714 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001715 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1716 MachinePointerInfo(), false, false, false, 0);
1717 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001718 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001719
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001720 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1721 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001722}
1723
Dan Gohman475871a2008-07-27 21:46:04 +00001724SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001725LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001726{
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001728 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001729 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001730 // FIXME there isn't actually debug info here
1731 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001732
1733 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001734 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001735 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001736 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001737 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001738 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001739 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1740 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001741 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001742
Akira Hatanaka13daee32012-03-27 02:55:31 +00001743 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001744 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001745 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001746 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001747 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001748 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1749 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001751 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001752 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001753 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1754 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001755 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1756 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001757 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001758 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1759 MachinePointerInfo::getConstantPool(), false,
1760 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001761 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1762 N->getOffset(), OFSTFlag);
1763 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1764 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001765 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001766
1767 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001768}
1769
Dan Gohmand858e902010-04-17 15:26:15 +00001770SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001771 MachineFunction &MF = DAG.getMachineFunction();
1772 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1773
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001774 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001775 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1776 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001777
1778 // vastart just stores the address of the VarArgsFrameIndex slot into the
1779 // memory location argument.
1780 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001781 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001782 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001783}
Jia Liubb481f82012-02-28 07:46:26 +00001784
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001785static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1786 EVT TyX = Op.getOperand(0).getValueType();
1787 EVT TyY = Op.getOperand(1).getValueType();
1788 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1789 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1790 DebugLoc DL = Op.getDebugLoc();
1791 SDValue Res;
1792
1793 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1794 // to i32.
1795 SDValue X = (TyX == MVT::f32) ?
1796 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1797 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1798 Const1);
1799 SDValue Y = (TyY == MVT::f32) ?
1800 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1801 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1802 Const1);
1803
1804 if (HasR2) {
1805 // ext E, Y, 31, 1 ; extract bit31 of Y
1806 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1807 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1808 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1809 } else {
1810 // sll SllX, X, 1
1811 // srl SrlX, SllX, 1
1812 // srl SrlY, Y, 31
1813 // sll SllY, SrlX, 31
1814 // or Or, SrlX, SllY
1815 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1816 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1817 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1818 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1819 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1820 }
1821
1822 if (TyX == MVT::f32)
1823 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1824
1825 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1826 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1827 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001828}
1829
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001830static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1831 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1832 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1833 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1834 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1835 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001836
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001837 // Bitcast to integer nodes.
1838 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1839 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001840
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001841 if (HasR2) {
1842 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1843 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1844 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1845 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001846
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001847 if (WidthX > WidthY)
1848 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1849 else if (WidthY > WidthX)
1850 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001851
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001852 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1853 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1854 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1855 }
1856
1857 // (d)sll SllX, X, 1
1858 // (d)srl SrlX, SllX, 1
1859 // (d)srl SrlY, Y, width(Y)-1
1860 // (d)sll SllY, SrlX, width(Y)-1
1861 // or Or, SrlX, SllY
1862 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1863 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1864 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1865 DAG.getConstant(WidthY - 1, MVT::i32));
1866
1867 if (WidthX > WidthY)
1868 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1869 else if (WidthY > WidthX)
1870 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1871
1872 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1873 DAG.getConstant(WidthX - 1, MVT::i32));
1874 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1875 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001876}
1877
Akira Hatanaka82099682011-12-19 19:52:25 +00001878SDValue
1879MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001880 if (Subtarget->hasMips64())
1881 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001882
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001883 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001884}
1885
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001886static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1887 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1888 DebugLoc DL = Op.getDebugLoc();
1889
1890 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1891 // to i32.
1892 SDValue X = (Op.getValueType() == MVT::f32) ?
1893 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1894 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1895 Const1);
1896
1897 // Clear MSB.
1898 if (HasR2)
1899 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1900 DAG.getRegister(Mips::ZERO, MVT::i32),
1901 DAG.getConstant(31, MVT::i32), Const1, X);
1902 else {
1903 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1904 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1905 }
1906
1907 if (Op.getValueType() == MVT::f32)
1908 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1909
1910 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1911 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1912 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1913}
1914
1915static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1916 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1917 DebugLoc DL = Op.getDebugLoc();
1918
1919 // Bitcast to integer node.
1920 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1921
1922 // Clear MSB.
1923 if (HasR2)
1924 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1925 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1926 DAG.getConstant(63, MVT::i32), Const1, X);
1927 else {
1928 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1929 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1930 }
1931
1932 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1933}
1934
1935SDValue
1936MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
1937 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
1938 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
1939
1940 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
1941}
1942
Akira Hatanaka2e591472011-06-02 00:24:44 +00001943SDValue MipsTargetLowering::
1944LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001945 // check the depth
1946 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001947 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001948
1949 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1950 MFI->setFrameAddressIsTaken(true);
1951 EVT VT = Op.getValueType();
1952 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001953 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1954 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001955 return FrameAddr;
1956}
1957
Akira Hatanakadb548262011-07-19 23:30:50 +00001958// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001959SDValue
1960MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001961 unsigned SType = 0;
1962 DebugLoc dl = Op.getDebugLoc();
1963 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1964 DAG.getConstant(SType, MVT::i32));
1965}
1966
Eli Friedman14648462011-07-27 22:21:52 +00001967SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1968 SelectionDAG& DAG) const {
1969 // FIXME: Need pseudo-fence for 'singlethread' fences
1970 // FIXME: Set SType for weaker fences where supported/appropriate.
1971 unsigned SType = 0;
1972 DebugLoc dl = Op.getDebugLoc();
1973 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1974 DAG.getConstant(SType, MVT::i32));
1975}
1976
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001977SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
1978 SelectionDAG& DAG) const {
1979 DebugLoc DL = Op.getDebugLoc();
1980 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1981 SDValue Shamt = Op.getOperand(2);
1982
1983 // if shamt < 32:
1984 // lo = (shl lo, shamt)
1985 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1986 // else:
1987 // lo = 0
1988 // hi = (shl lo, shamt[4:0])
1989 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1990 DAG.getConstant(-1, MVT::i32));
1991 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1992 DAG.getConstant(1, MVT::i32));
1993 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1994 Not);
1995 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1996 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1997 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1998 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1999 DAG.getConstant(0x20, MVT::i32));
2000 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, DAG.getConstant(0, MVT::i32),
2001 ShiftLeftLo);
2002 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2003
2004 SDValue Ops[2] = {Lo, Hi};
2005 return DAG.getMergeValues(Ops, 2, DL);
2006}
2007
2008SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
2009 bool IsSRA) const {
2010 DebugLoc DL = Op.getDebugLoc();
2011 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2012 SDValue Shamt = Op.getOperand(2);
2013
2014 // if shamt < 32:
2015 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2016 // if isSRA:
2017 // hi = (sra hi, shamt)
2018 // else:
2019 // hi = (srl hi, shamt)
2020 // else:
2021 // if isSRA:
2022 // lo = (sra hi, shamt[4:0])
2023 // hi = (sra hi, 31)
2024 // else:
2025 // lo = (srl hi, shamt[4:0])
2026 // hi = 0
2027 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2028 DAG.getConstant(-1, MVT::i32));
2029 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2030 DAG.getConstant(1, MVT::i32));
2031 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2032 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2033 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2034 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2035 Hi, Shamt);
2036 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2037 DAG.getConstant(0x20, MVT::i32));
2038 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2039 DAG.getConstant(31, MVT::i32));
2040 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2041 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2042 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2043 ShiftRightHi);
2044
2045 SDValue Ops[2] = {Lo, Hi};
2046 return DAG.getMergeValues(Ops, 2, DL);
2047}
2048
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002049//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002050// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002051//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002052
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002053//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002054// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002055// Mips O32 ABI rules:
2056// ---
2057// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002058// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002059// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002060// f64 - Only passed in two aliased f32 registers if no int reg has been used
2061// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002062// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2063// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002064//
2065// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002066//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002067
Duncan Sands1e96bab2010-11-04 10:49:57 +00002068static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002069 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002070 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2071
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002072 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002073
Craig Topperc5eaae42012-03-11 07:57:25 +00002074 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002075 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2076 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002077 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002078 Mips::F12, Mips::F14
2079 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002080 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002081 Mips::D6, Mips::D7
2082 };
2083
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002084 // ByVal Args
2085 if (ArgFlags.isByVal()) {
2086 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
2087 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
2088 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
2089 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
2090 r < std::min(IntRegsSize, NextReg); ++r)
2091 State.AllocateReg(IntRegs[r]);
2092 return false;
2093 }
2094
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002095 // Promote i8 and i16
2096 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2097 LocVT = MVT::i32;
2098 if (ArgFlags.isSExt())
2099 LocInfo = CCValAssign::SExt;
2100 else if (ArgFlags.isZExt())
2101 LocInfo = CCValAssign::ZExt;
2102 else
2103 LocInfo = CCValAssign::AExt;
2104 }
2105
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002106 unsigned Reg;
2107
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002108 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2109 // is true: function is vararg, argument is 3rd or higher, there is previous
2110 // argument which is not f32 or f64.
2111 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2112 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002113 unsigned OrigAlign = ArgFlags.getOrigAlign();
2114 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002115
2116 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002117 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002118 // If this is the first part of an i64 arg,
2119 // the allocated register must be either A0 or A2.
2120 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2121 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002122 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002123 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2124 // Allocate int register and shadow next int register. If first
2125 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002126 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2127 if (Reg == Mips::A1 || Reg == Mips::A3)
2128 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2129 State.AllocateReg(IntRegs, IntRegsSize);
2130 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002131 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2132 // we are guaranteed to find an available float register
2133 if (ValVT == MVT::f32) {
2134 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2135 // Shadow int register
2136 State.AllocateReg(IntRegs, IntRegsSize);
2137 } else {
2138 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2139 // Shadow int registers
2140 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2141 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2142 State.AllocateReg(IntRegs, IntRegsSize);
2143 State.AllocateReg(IntRegs, IntRegsSize);
2144 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002145 } else
2146 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002147
Akira Hatanakad37776d2011-05-20 21:39:54 +00002148 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
2149 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
2150
2151 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002152 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00002153 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002154 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002155
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002156 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002157}
2158
Craig Topperc5eaae42012-03-11 07:57:25 +00002159static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002160 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
2161 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00002162static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002163 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
2164 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
2165
2166static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
2167 CCValAssign::LocInfo LocInfo,
2168 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2169 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
2170 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
2171 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
2172
2173 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
2174
Jia Liubb481f82012-02-28 07:46:26 +00002175 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002176 if ((Align == 16) && (FirstIdx % 2)) {
2177 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
2178 ++FirstIdx;
2179 }
2180
2181 // Mark the registers allocated.
2182 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
2183 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
2184
2185 // Allocate space on caller's stack.
2186 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00002187
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002188 if (FirstIdx < 8)
2189 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00002190 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002191 else
2192 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
2193
2194 return true;
2195}
2196
2197#include "MipsGenCallingConv.inc"
2198
Akira Hatanaka49617092011-11-14 19:02:54 +00002199static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002200AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002201 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2202 unsigned NumOps = Outs.size();
2203 for (unsigned i = 0; i != NumOps; ++i) {
2204 MVT ArgVT = Outs[i].VT;
2205 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2206 bool R;
2207
2208 if (Outs[i].IsFixed)
2209 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2210 else
2211 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002212
Akira Hatanaka49617092011-11-14 19:02:54 +00002213 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002214#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002215 dbgs() << "Call operand #" << i << " has unhandled type "
2216 << EVT(ArgVT).getEVTString();
2217#endif
2218 llvm_unreachable(0);
2219 }
2220 }
2221}
2222
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002223//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002224// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002225//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002226
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002227static const unsigned O32IntRegsSize = 4;
2228
Craig Topperc5eaae42012-03-11 07:57:25 +00002229static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002230 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2231};
2232
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002233// Return next O32 integer argument register.
2234static unsigned getNextIntArgReg(unsigned Reg) {
2235 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2236 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2237}
2238
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002239// Write ByVal Arg to arg registers and stack.
2240static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002241WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002242 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2243 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2244 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002245 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002246 MVT PtrType, bool isLittle) {
2247 unsigned LocMemOffset = VA.getLocMemOffset();
2248 unsigned Offset = 0;
2249 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002250 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002251
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002252 // Copy the first 4 words of byval arg to registers A0 - A3.
2253 // FIXME: Use a stricter alignment if it enables better optimization in passes
2254 // run later.
2255 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2256 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002257 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002258 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002259 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002260 MachinePointerInfo(), false, false, false,
2261 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002262 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002263 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002264 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2265 }
2266
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002267 if (RemainingSize == 0)
2268 return;
2269
2270 // If there still is a register available for argument passing, write the
2271 // remaining part of the structure to it using subword loads and shifts.
2272 if (LocMemOffset < 4 * 4) {
2273 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2274 "There must be one to three bytes remaining.");
2275 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2276 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2277 DAG.getConstant(Offset, MVT::i32));
2278 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2279 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2280 LoadPtr, MachinePointerInfo(),
2281 MVT::getIntegerVT(LoadSize * 8), false,
2282 false, Alignment);
2283 MemOpChains.push_back(LoadVal.getValue(1));
2284
2285 // If target is big endian, shift it to the most significant half-word or
2286 // byte.
2287 if (!isLittle)
2288 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2289 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2290
2291 Offset += LoadSize;
2292 RemainingSize -= LoadSize;
2293
2294 // Read second subword if necessary.
2295 if (RemainingSize != 0) {
2296 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002297 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002298 DAG.getConstant(Offset, MVT::i32));
2299 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2300 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2301 LoadPtr, MachinePointerInfo(),
2302 MVT::i8, false, false, Alignment);
2303 MemOpChains.push_back(Subword.getValue(1));
2304 // Insert the loaded byte to LoadVal.
2305 // FIXME: Use INS if supported by target.
2306 unsigned ShiftAmt = isLittle ? 16 : 8;
2307 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2308 DAG.getConstant(ShiftAmt, MVT::i32));
2309 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2310 }
2311
2312 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2313 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2314 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002315 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002316
2317 // Create a fixed object on stack at offset LocMemOffset and copy
2318 // remaining part of byval arg to it using memcpy.
2319 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2320 DAG.getConstant(Offset, MVT::i32));
2321 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2322 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002323 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2324 DAG.getConstant(RemainingSize, MVT::i32),
2325 std::min(ByValAlign, (unsigned)4),
2326 /*isVolatile=*/false, /*AlwaysInline=*/false,
2327 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002328}
2329
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002330// Copy Mips64 byVal arg to registers and stack.
2331void static
2332PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2333 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2334 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2335 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2336 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2337 EVT PtrTy, bool isLittle) {
2338 unsigned ByValSize = Flags.getByValSize();
2339 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2340 bool IsRegLoc = VA.isRegLoc();
2341 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2342 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002343 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002344
2345 if (!IsRegLoc)
2346 LocMemOffset = VA.getLocMemOffset();
2347 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002348 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002349 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002350 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002351
2352 // Copy double words to registers.
2353 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2354 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2355 DAG.getConstant(Offset, PtrTy));
2356 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2357 MachinePointerInfo(), false, false, false,
2358 Alignment);
2359 MemOpChains.push_back(LoadVal.getValue(1));
2360 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2361 }
2362
Jia Liubb481f82012-02-28 07:46:26 +00002363 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002364 if (!(MemCpySize = ByValSize - Offset))
2365 return;
2366
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002367 // If there is an argument register available, copy the remainder of the
2368 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002369 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002370 assert((ByValSize < Offset + 8) &&
2371 "Size of the remainder should be smaller than 8-byte.");
2372 SDValue Val;
2373 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2374 unsigned RemSize = ByValSize - Offset;
2375
2376 if (RemSize < LoadSize)
2377 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002378
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002379 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2380 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002381 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002382 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2383 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2384 false, false, Alignment);
2385 MemOpChains.push_back(LoadVal.getValue(1));
2386
2387 // Offset in number of bits from double word boundary.
2388 unsigned OffsetDW = (Offset % 8) * 8;
2389 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2390 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2391 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002392
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002393 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2394 Shift;
2395 Offset += LoadSize;
2396 Alignment = std::min(Alignment, LoadSize);
2397 }
Jia Liubb481f82012-02-28 07:46:26 +00002398
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002399 RegsToPass.push_back(std::make_pair(*Reg, Val));
2400 return;
2401 }
2402 }
2403
Akira Hatanaka16040852011-11-15 18:42:25 +00002404 assert(MemCpySize && "MemCpySize must not be zero.");
2405
2406 // Create a fixed object on stack at offset LocMemOffset and copy
2407 // remainder of byval arg to it with memcpy.
2408 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2409 DAG.getConstant(Offset, PtrTy));
2410 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2411 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2412 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2413 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2414 /*isVolatile=*/false, /*AlwaysInline=*/false,
2415 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002416}
2417
Dan Gohman98ca4f22009-08-05 01:29:28 +00002418/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002419/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002420/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002421SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002422MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002423 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002424 SelectionDAG &DAG = CLI.DAG;
2425 DebugLoc &dl = CLI.DL;
2426 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2427 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2428 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2429 SDValue InChain = CLI.Chain;
2430 SDValue Callee = CLI.Callee;
2431 bool &isTailCall = CLI.IsTailCall;
2432 CallingConv::ID CallConv = CLI.CallConv;
2433 bool isVarArg = CLI.IsVarArg;
2434
Evan Cheng0c439eb2010-01-27 00:07:07 +00002435 // MIPs target does not yet support tail call optimization.
2436 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002437
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002438 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002439 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002440 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002441 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002442 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002443
2444 // Analyze operands of the call, assigning locations to each operand.
2445 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002446 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002447 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002448
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002449 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002450 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002451 else if (HasMips64)
2452 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002453 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002454 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002455
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002456 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002457 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2458
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002459 // Chain is the output chain of the last Load/Store or CopyToReg node.
2460 // ByValChain is the output chain of the last Memcpy node created for copying
2461 // byval arguments to the stack.
2462 SDValue Chain, CallSeqStart, ByValChain;
2463 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2464 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2465 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002466
Akira Hatanaka21afc632011-06-21 00:40:49 +00002467 // Get the frame index of the stack frame object that points to the location
2468 // of dynamically allocated area on the stack.
2469 int DynAllocFI = MipsFI->getDynAllocFI();
2470
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002471 // Update size of the maximum argument space.
2472 // For O32, a minimum of four words (16 bytes) of argument space is
2473 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002474 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002475 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2476
2477 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2478
2479 if (MaxCallFrameSize < NextStackOffset) {
2480 MipsFI->setMaxCallFrameSize(NextStackOffset);
2481
Akira Hatanaka21afc632011-06-21 00:40:49 +00002482 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2483 // allocated stack space. These offsets must be aligned to a boundary
2484 // determined by the stack alignment of the ABI.
2485 unsigned StackAlignment = TFL->getStackAlignment();
2486 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2487 StackAlignment * StackAlignment;
2488
Akira Hatanaka21afc632011-06-21 00:40:49 +00002489 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002490 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002491
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002492 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002493 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2494 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002495
Eric Christopher471e4222011-06-08 23:55:35 +00002496 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002497
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002498 // Walk the register/memloc assignments, inserting copies/loads.
2499 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002500 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002501 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002502 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002503 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2504
2505 // ByVal Arg.
2506 if (Flags.isByVal()) {
2507 assert(Flags.getByValSize() &&
2508 "ByVal args of size 0 should have been ignored by front-end.");
2509 if (IsO32)
2510 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2511 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2512 Subtarget->isLittle());
2513 else
2514 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002515 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002516 Subtarget->isLittle());
2517 continue;
2518 }
Jia Liubb481f82012-02-28 07:46:26 +00002519
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002520 // Promote the value if needed.
2521 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002522 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002523 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002524 if (VA.isRegLoc()) {
2525 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2526 (ValVT == MVT::f64 && LocVT == MVT::i64))
2527 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2528 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002529 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2530 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002531 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2532 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002533 if (!Subtarget->isLittle())
2534 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002535 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002536 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2537 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2538 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002539 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002540 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002541 }
2542 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002543 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002544 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002545 break;
2546 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002547 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002548 break;
2549 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002550 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002551 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002552 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002553
2554 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002555 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002556 if (VA.isRegLoc()) {
2557 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002558 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002559 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002560
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002561 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002562 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002563
Chris Lattnere0b12152008-03-17 06:57:02 +00002564 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002565 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002566 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002567 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002568
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002569 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002570 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002571 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002572 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002573 }
2574
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002575 // Extend range of indices of frame objects for outgoing arguments that were
2576 // created during this function call. Skip this step if no such objects were
2577 // created.
2578 if (LastFI)
2579 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2580
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002581 // If a memcpy has been created to copy a byval arg to a stack, replace the
2582 // chain input of CallSeqStart with ByValChain.
2583 if (InChain != ByValChain)
2584 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2585 NextStackOffsetVal);
2586
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002587 // Transform all store nodes into one single node because all store
2588 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002589 if (!MemOpChains.empty())
2590 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002591 &MemOpChains[0], MemOpChains.size());
2592
Bill Wendling056292f2008-09-16 21:48:12 +00002593 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002594 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2595 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002596 unsigned char OpFlag;
2597 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002598 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002599 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002600
2601 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002602 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2603 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2604 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2605 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2606 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002607 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002608 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002609 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002610 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002611 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2612 getPointerTy(), 0, OpFlag);
2613 }
2614
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002615 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002616 }
2617 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002618 if (IsN64 || (!IsO32 && IsPIC))
2619 OpFlag = MipsII::MO_GOT_DISP;
2620 else if (!IsPIC) // !N64 && static
2621 OpFlag = MipsII::MO_NO_FLAG;
2622 else // O32 & PIC
2623 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002624 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2625 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002626 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002627 }
2628
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002629 SDValue InFlag;
2630
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002631 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002632 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002633 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002634 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002635 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2636 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002637 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2638 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002639 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002640
2641 // Use GOT+LO if callee has internal linkage.
2642 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002643 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2644 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002645 } else
2646 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002647 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002648 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002649
Jia Liubb481f82012-02-28 07:46:26 +00002650 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002651 // -reloction-model=pic or it is an indirect call.
2652 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002653 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002654 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2655 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002656 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002657 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002658 }
Bill Wendling056292f2008-09-16 21:48:12 +00002659
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002660 // Insert node "GP copy globalreg" before call to function.
2661 // Lazy-binding stubs require GP to point to the GOT.
2662 if (IsPICCall) {
2663 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2664 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2665 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2666 }
2667
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002668 // Build a sequence of copy-to-reg nodes chained together with token
2669 // chain and flag operands which copy the outgoing args into registers.
2670 // The InFlag in necessary since all emitted instructions must be
2671 // stuck together.
2672 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2673 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2674 RegsToPass[i].second, InFlag);
2675 InFlag = Chain.getValue(1);
2676 }
2677
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002678 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002679 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002680 //
2681 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002682 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002683 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002684 Ops.push_back(Chain);
2685 Ops.push_back(Callee);
2686
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002687 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002688 // known live into the call.
2689 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2690 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2691 RegsToPass[i].second.getValueType()));
2692
Akira Hatanakab2930b92012-03-01 22:27:29 +00002693 // Add a register mask operand representing the call-preserved registers.
2694 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2695 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2696 assert(Mask && "Missing call preserved mask for calling convention");
2697 Ops.push_back(DAG.getRegisterMask(Mask));
2698
Gabor Greifba36cb52008-08-28 21:40:38 +00002699 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002700 Ops.push_back(InFlag);
2701
Dale Johannesen33c960f2009-02-04 20:06:27 +00002702 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002703 InFlag = Chain.getValue(1);
2704
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002705 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002706 Chain = DAG.getCALLSEQ_END(Chain,
2707 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002708 DAG.getIntPtrConstant(0, true), InFlag);
2709 InFlag = Chain.getValue(1);
2710
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002711 // Handle result values, copying them out of physregs into vregs that we
2712 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2714 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002715}
2716
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717/// LowerCallResult - Lower the result values of a call into the
2718/// appropriate copies out of appropriate physical registers.
2719SDValue
2720MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002721 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002722 const SmallVectorImpl<ISD::InputArg> &Ins,
2723 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002724 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002725 // Assign locations to each value returned by this call.
2726 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002727 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2728 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002729
Dan Gohman98ca4f22009-08-05 01:29:28 +00002730 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002731
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002732 // Copy all of the result registers out of their specified physreg.
2733 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002734 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002735 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002736 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002738 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002739
Dan Gohman98ca4f22009-08-05 01:29:28 +00002740 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002741}
2742
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002743//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002744// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002745//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002746static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2747 std::vector<SDValue>& OutChains,
2748 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002749 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2750 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002751 unsigned LocMem = VA.getLocMemOffset();
2752 unsigned FirstWord = LocMem / 4;
2753
2754 // copy register A0 - A3 to frame object
2755 for (unsigned i = 0; i < NumWords; ++i) {
2756 unsigned CurWord = FirstWord + i;
2757 if (CurWord >= O32IntRegsSize)
2758 break;
2759
2760 unsigned SrcReg = O32IntRegs[CurWord];
Craig Topper420761a2012-04-20 07:30:17 +00002761 unsigned Reg = AddLiveIn(MF, SrcReg, &Mips::CPURegsRegClass);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002762 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2763 DAG.getConstant(i * 4, MVT::i32));
2764 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002765 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2766 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002767 OutChains.push_back(Store);
2768 }
2769}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002770
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002771// Create frame object on stack and copy registers used for byval passing to it.
2772static unsigned
2773CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2774 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2775 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2776 MachineFrameInfo *MFI, bool IsRegLoc,
2777 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002778 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002779 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002780 int FOOffset; // Frame object offset from virtual frame pointer.
2781
2782 if (IsRegLoc) {
2783 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2784 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002785 }
2786 else
2787 FOOffset = VA.getLocMemOffset();
2788
2789 // Create frame object.
2790 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2791 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2792 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2793 InVals.push_back(FIN);
2794
2795 // Copy arg registers.
2796 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2797 ++Reg, ++I) {
Craig Topper420761a2012-04-20 07:30:17 +00002798 unsigned VReg = AddLiveIn(MF, *Reg, &Mips::CPU64RegsRegClass);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002799 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2800 DAG.getConstant(I * 8, PtrTy));
2801 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002802 StorePtr, MachinePointerInfo(FuncArg, I * 8),
2803 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002804 OutChains.push_back(Store);
2805 }
Jia Liubb481f82012-02-28 07:46:26 +00002806
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002807 return LastFI;
2808}
2809
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002810/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002811/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002812SDValue
2813MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002814 CallingConv::ID CallConv,
2815 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002816 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002817 DebugLoc dl, SelectionDAG &DAG,
2818 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002819 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002820 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002821 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002822 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002823
Dan Gohman1e93df62010-04-17 14:41:14 +00002824 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002825
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002826 // Used with vargs to acumulate store chains.
2827 std::vector<SDValue> OutChains;
2828
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002829 // Assign locations to all of the incoming arguments.
2830 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002831 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002832 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002833
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002834 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002835 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002836 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002837 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002838
Akira Hatanakab4549e12012-03-27 03:13:56 +00002839 Function::const_arg_iterator FuncArg =
2840 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00002841 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002842
Akira Hatanakab4549e12012-03-27 03:13:56 +00002843 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002844 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002845 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002846 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2847 bool IsRegLoc = VA.isRegLoc();
2848
2849 if (Flags.isByVal()) {
2850 assert(Flags.getByValSize() &&
2851 "ByVal args of size 0 should have been ignored by front-end.");
2852 if (IsO32) {
2853 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2854 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2855 true);
2856 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2857 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00002858 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
2859 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002860 } else // N32/64
2861 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2862 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002863 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002864 continue;
2865 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002866
2867 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002868 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002869 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002870 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002871 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002872
Owen Anderson825b72b2009-08-11 20:47:22 +00002873 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00002874 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002875 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002876 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002877 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002878 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002879 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002880 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002881 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002882 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002883
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002884 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002885 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002886 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002887 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002888
2889 // If this is an 8 or 16-bit value, it has been passed promoted
2890 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002891 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002892 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002893 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002894 if (VA.getLocInfo() == CCValAssign::SExt)
2895 Opcode = ISD::AssertSext;
2896 else if (VA.getLocInfo() == CCValAssign::ZExt)
2897 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002898 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002899 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002900 DAG.getValueType(ValVT));
2901 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002902 }
2903
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002904 // Handle floating point arguments passed in integer registers.
2905 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2906 (RegVT == MVT::i64 && ValVT == MVT::f64))
2907 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2908 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2909 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2910 getNextIntArgReg(ArgReg), RC);
2911 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2912 if (!Subtarget->isLittle())
2913 std::swap(ArgValue, ArgValue2);
2914 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2915 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002916 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002917
Dan Gohman98ca4f22009-08-05 01:29:28 +00002918 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002919 } else { // VA.isRegLoc()
2920
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002921 // sanity check
2922 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002923
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002924 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002925 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002926 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002927
2928 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002929 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002930 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002931 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002932 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002933 }
2934 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002935
2936 // The mips ABIs for returning structs by value requires that we copy
2937 // the sret argument into $v0 for the return. Save the argument into
2938 // a virtual register so that we can access it from the return points.
2939 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2940 unsigned Reg = MipsFI->getSRetReturnReg();
2941 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002942 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002943 MipsFI->setSRetReturnReg(Reg);
2944 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002945 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002946 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002947 }
2948
Akira Hatanakabad53f42011-11-14 19:01:09 +00002949 if (isVarArg) {
2950 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00002951 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00002952 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2953 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper420761a2012-04-20 07:30:17 +00002954 const TargetRegisterClass *RC = IsO32 ?
2955 (const TargetRegisterClass*)&Mips::CPURegsRegClass :
2956 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass;
Akira Hatanakabad53f42011-11-14 19:01:09 +00002957 unsigned RegSize = RC->getSize();
2958 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2959
2960 // Offset of the first variable argument from stack pointer.
2961 int FirstVaArgOffset;
2962
2963 if (IsO32 || (Idx == NumOfRegs)) {
2964 FirstVaArgOffset =
2965 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2966 } else
2967 FirstVaArgOffset = RegSlotOffset;
2968
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002969 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002970 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002971 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002972 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002973
Akira Hatanakabad53f42011-11-14 19:01:09 +00002974 // Copy the integer registers that have not been used for argument passing
2975 // to the argument register save area. For O32, the save area is allocated
2976 // in the caller's stack frame, while for N32/64, it is allocated in the
2977 // callee's stack frame.
2978 for (int StackOffset = RegSlotOffset;
2979 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2980 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2981 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2982 MVT::getIntegerVT(RegSize * 8));
2983 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002984 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2985 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002986 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002987 }
2988 }
2989
Akira Hatanaka43299772011-05-20 23:22:14 +00002990 MipsFI->setLastInArgFI(LastFI);
2991
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002992 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002993 // the size of Ins and InVals. This only happens when on varg functions
2994 if (!OutChains.empty()) {
2995 OutChains.push_back(Chain);
2996 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2997 &OutChains[0], OutChains.size());
2998 }
2999
Dan Gohman98ca4f22009-08-05 01:29:28 +00003000 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003001}
3002
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003003//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003004// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003005//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003006
Dan Gohman98ca4f22009-08-05 01:29:28 +00003007SDValue
3008MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003009 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003010 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003011 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003012 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003014 // CCValAssign - represent the assignment of
3015 // the return value to a location
3016 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003017
3018 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003019 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3020 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003021
Dan Gohman98ca4f22009-08-05 01:29:28 +00003022 // Analize return values.
3023 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003024
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003025 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003026 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003027 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003028 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003029 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003030 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003031 }
3032
Dan Gohman475871a2008-07-27 21:46:04 +00003033 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003034
3035 // Copy the result values into the output registers.
3036 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3037 CCValAssign &VA = RVLocs[i];
3038 assert(VA.isRegLoc() && "Can only return in registers!");
3039
Akira Hatanaka82099682011-12-19 19:52:25 +00003040 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003041
3042 // guarantee that all emitted copies are
3043 // stuck together, avoiding something bad
3044 Flag = Chain.getValue(1);
3045 }
3046
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003047 // The mips ABIs for returning structs by value requires that we copy
3048 // the sret argument into $v0 for the return. We saved the argument into
3049 // a virtual register in the entry block, so now we copy the value out
3050 // and into $v0.
3051 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3052 MachineFunction &MF = DAG.getMachineFunction();
3053 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3054 unsigned Reg = MipsFI->getSRetReturnReg();
3055
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003056 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003057 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003058 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003059
Dale Johannesena05dca42009-02-04 23:02:30 +00003060 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003061 Flag = Chain.getValue(1);
3062 }
3063
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003064 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003065 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003066 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00003067 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003068 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003069 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00003070 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003071}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003072
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003073//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003074// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003075//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003076
3077/// getConstraintType - Given a constraint letter, return the type of
3078/// constraint it is for this target.
3079MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003080getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003081{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003082 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003083 // GCC config/mips/constraints.md
3084 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003085 // 'd' : An address register. Equivalent to r
3086 // unless generating MIPS16 code.
3087 // 'y' : Equivalent to r; retained for
3088 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003089 // 'c' : A register suitable for use in an indirect
3090 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003091 // 'l' : The lo register. 1 word storage.
3092 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003093 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003094 switch (Constraint[0]) {
3095 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003096 case 'd':
3097 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003098 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003099 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003100 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003101 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003102 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003103 }
3104 }
3105 return TargetLowering::getConstraintType(Constraint);
3106}
3107
John Thompson44ab89e2010-10-29 17:29:13 +00003108/// Examine constraint type and operand type and determine a weight value.
3109/// This object must already have been set up with the operand type
3110/// and the current alternative constraint selected.
3111TargetLowering::ConstraintWeight
3112MipsTargetLowering::getSingleConstraintMatchWeight(
3113 AsmOperandInfo &info, const char *constraint) const {
3114 ConstraintWeight weight = CW_Invalid;
3115 Value *CallOperandVal = info.CallOperandVal;
3116 // If we don't have a value, we can't do a match,
3117 // but allow it at the lowest weight.
3118 if (CallOperandVal == NULL)
3119 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003120 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003121 // Look at the constraint type.
3122 switch (*constraint) {
3123 default:
3124 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3125 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003126 case 'd':
3127 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003128 if (type->isIntegerTy())
3129 weight = CW_Register;
3130 break;
3131 case 'f':
3132 if (type->isFloatTy())
3133 weight = CW_Register;
3134 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003135 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003136 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003137 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003138 if (type->isIntegerTy())
3139 weight = CW_SpecificReg;
3140 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003141 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003142 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003143 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003144 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003145 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003146 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003147 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003148 if (isa<ConstantInt>(CallOperandVal))
3149 weight = CW_Constant;
3150 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003151 }
3152 return weight;
3153}
3154
Eric Christopher38d64262011-06-29 19:33:04 +00003155/// Given a register class constraint, like 'r', if this corresponds directly
3156/// to an LLVM register class, return a register of 0 and the register class
3157/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003158std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003159getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003160{
3161 if (Constraint.size() == 1) {
3162 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003163 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3164 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003165 case 'r':
Eric Christopher3ccbd472012-05-07 03:13:16 +00003166 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8)
Craig Topper420761a2012-04-20 07:30:17 +00003167 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003168 if (VT == MVT::i64 && HasMips64)
3169 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3170 // This will generate an error message
3171 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003172 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003173 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003174 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003175 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3176 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003177 return std::make_pair(0U, &Mips::FGR64RegClass);
3178 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003179 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003180 break;
3181 case 'c': // register suitable for indirect jump
3182 if (VT == MVT::i32)
3183 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3184 assert(VT == MVT::i64 && "Unexpected type.");
3185 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003186 case 'l': // register suitable for indirect jump
3187 if (VT == MVT::i32)
3188 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3189 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003190 case 'x': // register suitable for indirect jump
3191 // Fixme: Not triggering the use of both hi and low
3192 // This will generate an error message
3193 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003194 }
3195 }
3196 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3197}
3198
Eric Christopher50ab0392012-05-07 03:13:32 +00003199/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3200/// vector. If it is invalid, don't add anything to Ops.
3201void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3202 std::string &Constraint,
3203 std::vector<SDValue>&Ops,
3204 SelectionDAG &DAG) const {
3205 SDValue Result(0, 0);
3206
3207 // Only support length 1 constraints for now.
3208 if (Constraint.length() > 1) return;
3209
3210 char ConstraintLetter = Constraint[0];
3211 switch (ConstraintLetter) {
3212 default: break; // This will fall through to the generic implementation
3213 case 'I': // Signed 16 bit constant
3214 // If this fails, the parent routine will give an error
3215 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3216 EVT Type = Op.getValueType();
3217 int64_t Val = C->getSExtValue();
3218 if (isInt<16>(Val)) {
3219 Result = DAG.getTargetConstant(Val, Type);
3220 break;
3221 }
3222 }
3223 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003224 case 'J': // integer zero
3225 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3226 EVT Type = Op.getValueType();
3227 int64_t Val = C->getZExtValue();
3228 if (Val == 0) {
3229 Result = DAG.getTargetConstant(0, Type);
3230 break;
3231 }
3232 }
3233 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003234 case 'K': // unsigned 16 bit immediate
3235 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3236 EVT Type = Op.getValueType();
3237 uint64_t Val = (uint64_t)C->getZExtValue();
3238 if (isUInt<16>(Val)) {
3239 Result = DAG.getTargetConstant(Val, Type);
3240 break;
3241 }
3242 }
3243 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003244 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3245 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3246 EVT Type = Op.getValueType();
3247 int64_t Val = C->getSExtValue();
3248 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3249 Result = DAG.getTargetConstant(Val, Type);
3250 break;
3251 }
3252 }
3253 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003254 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3255 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3256 EVT Type = Op.getValueType();
3257 int64_t Val = C->getSExtValue();
3258 if ((Val >= -65535) && (Val <= -1)) {
3259 Result = DAG.getTargetConstant(Val, Type);
3260 break;
3261 }
3262 }
3263 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003264 case 'O': // signed 15 bit immediate
3265 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3266 EVT Type = Op.getValueType();
3267 int64_t Val = C->getSExtValue();
3268 if ((isInt<15>(Val))) {
3269 Result = DAG.getTargetConstant(Val, Type);
3270 break;
3271 }
3272 }
3273 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003274 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3275 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3276 EVT Type = Op.getValueType();
3277 int64_t Val = C->getSExtValue();
3278 if ((Val <= 65535) && (Val >= 1)) {
3279 Result = DAG.getTargetConstant(Val, Type);
3280 break;
3281 }
3282 }
3283 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003284 }
3285
3286 if (Result.getNode()) {
3287 Ops.push_back(Result);
3288 return;
3289 }
3290
3291 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3292}
3293
Dan Gohman6520e202008-10-18 02:06:02 +00003294bool
3295MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3296 // The Mips target isn't yet aware of offsets.
3297 return false;
3298}
Evan Chengeb2f9692009-10-27 19:56:55 +00003299
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003300bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3301 if (VT != MVT::f32 && VT != MVT::f64)
3302 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003303 if (Imm.isNegZero())
3304 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003305 return Imm.isZero();
3306}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003307
3308unsigned MipsTargetLowering::getJumpTableEncoding() const {
3309 if (IsN64)
3310 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003311
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003312 return TargetLowering::getJumpTableEncoding();
3313}