blob: 2b7cee8d7a9b714ae16bb53c7f72c7cd9f099720 [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
16
17#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000018#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019#include "MipsTargetMachine.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000033#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Chris Lattnerf0144122009-07-28 03:13:23 +000038const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
39 switch (Opcode) {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000040 case MipsISD::JmpLink : return "MipsISD::JmpLink";
41 case MipsISD::Hi : return "MipsISD::Hi";
42 case MipsISD::Lo : return "MipsISD::Lo";
43 case MipsISD::GPRel : return "MipsISD::GPRel";
44 case MipsISD::Ret : return "MipsISD::Ret";
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000045 case MipsISD::CMov : return "MipsISD::CMov";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000046 case MipsISD::SelectCC : return "MipsISD::SelectCC";
47 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
48 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
49 case MipsISD::FPCmp : return "MipsISD::FPCmp";
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000050 case MipsISD::FPRound : return "MipsISD::FPRound";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000051 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052 }
53}
54
55MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000056MipsTargetLowering(MipsTargetMachine &TM)
57 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000058 Subtarget = &TM.getSubtarget<MipsSubtarget>();
59
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000060 // Mips does not have i1 type, so use i32 for
61 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000062 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000063
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000064 // JumpTable targets must use GOT when using PIC_
65 setUsesGlobalOffsetTable(true);
66
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000067 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000068 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
69 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000070
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000071 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000072 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000073 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000074 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000075
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +000076 // Legal fp constants
77 addLegalFPImmediate(APFloat(+0.0f));
78
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000079 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000080 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
81 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
82 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083
Eli Friedman6055a6a2009-07-17 04:07:24 +000084 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000085 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
86 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000087
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000088 // Used by legalize types to correctly generate the setcc result.
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +000089 // Without this, every float setcc comes with a AND/OR with the result,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000090 // we don't want this, since the fpcmp result goes to a flag register,
91 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000093
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000094 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
96 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
97 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
98 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
99 setOperationAction(ISD::SELECT, MVT::f32, Custom);
100 setOperationAction(ISD::SELECT, MVT::f64, Custom);
101 setOperationAction(ISD::SELECT, MVT::i32, Custom);
102 setOperationAction(ISD::SETCC, MVT::f32, Custom);
103 setOperationAction(ISD::SETCC, MVT::f64, Custom);
104 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
105 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
106 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000107
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000108 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
109 // with operands comming from setcc fp comparions. This is necessary since
110 // the result from these setcc are in a flag registers (FCR31).
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::AND, MVT::i32, Custom);
112 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000113
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000114 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
116 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
117 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
118 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
119 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
120 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
121 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
122 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
123 setOperationAction(ISD::ROTL, MVT::i32, Expand);
124 setOperationAction(ISD::ROTR, MVT::i32, Expand);
125 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
126 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
127 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
128 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
129 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
130 setOperationAction(ISD::FSIN, MVT::f32, Expand);
131 setOperationAction(ISD::FCOS, MVT::f32, Expand);
132 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
133 setOperationAction(ISD::FPOW, MVT::f32, Expand);
134 setOperationAction(ISD::FLOG, MVT::f32, Expand);
135 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
136 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
137 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000138
139 // We don't have line number support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
141 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
142 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
143 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000144
145 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
147 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
148 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000149
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000150 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000152
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000153 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
155 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000156 }
157
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000158 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000160
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000161 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000163
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000164 setStackPointerRegisterToSaveRestore(Mips::SP);
165 computeRegisterProperties();
166}
167
Owen Anderson825b72b2009-08-11 20:47:22 +0000168MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
169 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000170}
171
Bill Wendlingb4202b82009-07-01 18:50:55 +0000172/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000173unsigned MipsTargetLowering::getFunctionAlignment(const Function *) const {
174 return 2;
175}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000176
Dan Gohman475871a2008-07-27 21:46:04 +0000177SDValue MipsTargetLowering::
178LowerOperation(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000179{
180 switch (Op.getOpcode())
181 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000182 case ISD::AND: return LowerANDOR(Op, DAG);
183 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000184 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
185 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000186 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000187 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
188 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
189 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
190 case ISD::OR: return LowerANDOR(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000191 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000192 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000193 }
Dan Gohman475871a2008-07-27 21:46:04 +0000194 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000195}
196
197//===----------------------------------------------------------------------===//
198// Lower helper functions
199//===----------------------------------------------------------------------===//
200
201// AddLiveIn - This helper function adds the specified physical register to the
202// MachineFunction as a live in value. It also creates a corresponding
203// virtual register for it.
204static unsigned
205AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
206{
207 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000208 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
209 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000210 return VReg;
211}
212
Chris Lattnere3736f82009-08-13 05:41:27 +0000213// A address must be loaded from a small section if its size is less than the
214// small section size threshold. Data in this section must be addressed using
215// gp_rel operator.
216bool MipsTargetLowering::IsInSmallSection(unsigned Size) {
217 return (Size > 0 && (Size <= Subtarget->getSSectionThreshold()));
218}
219
220// Discover if this global address can be placed into small data/bss section.
221bool MipsTargetLowering::IsGlobalInSmallSection(GlobalValue *GV)
222{
223 const TargetData *TD = getTargetData();
224 const GlobalVariable *GVA = dyn_cast<GlobalVariable>(GV);
225
226 if (!GVA)
227 return false;
228
229 const Type *Ty = GV->getType()->getElementType();
230 unsigned Size = TD->getTypeAllocSize(Ty);
231
232 // if this is a internal constant string, there is a special
233 // section for it, but not in small data/bss.
234 if (GVA->hasInitializer() && GV->hasLocalLinkage()) {
235 Constant *C = GVA->getInitializer();
236 const ConstantArray *CVA = dyn_cast<ConstantArray>(C);
237 if (CVA && CVA->isCString())
238 return false;
239 }
240
241 return IsInSmallSection(Size);
242}
243
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000244// Get fp branch code (not opcode) from condition code.
245static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
246 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
247 return Mips::BRANCH_T;
248
249 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
250 return Mips::BRANCH_F;
251
252 return Mips::BRANCH_INVALID;
253}
254
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000255static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
256 switch(BC) {
257 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000258 llvm_unreachable("Unknown branch code");
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000259 case Mips::BRANCH_T : return Mips::BC1T;
260 case Mips::BRANCH_F : return Mips::BC1F;
261 case Mips::BRANCH_TL : return Mips::BC1TL;
262 case Mips::BRANCH_FL : return Mips::BC1FL;
263 }
264}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000265
266static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
267 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000268 default: llvm_unreachable("Unknown fp condition code!");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000269 case ISD::SETEQ:
270 case ISD::SETOEQ: return Mips::FCOND_EQ;
271 case ISD::SETUNE: return Mips::FCOND_OGL;
272 case ISD::SETLT:
273 case ISD::SETOLT: return Mips::FCOND_OLT;
274 case ISD::SETGT:
275 case ISD::SETOGT: return Mips::FCOND_OGT;
276 case ISD::SETLE:
277 case ISD::SETOLE: return Mips::FCOND_OLE;
278 case ISD::SETGE:
279 case ISD::SETOGE: return Mips::FCOND_OGE;
280 case ISD::SETULT: return Mips::FCOND_ULT;
281 case ISD::SETULE: return Mips::FCOND_ULE;
282 case ISD::SETUGT: return Mips::FCOND_UGT;
283 case ISD::SETUGE: return Mips::FCOND_UGE;
284 case ISD::SETUO: return Mips::FCOND_UN;
285 case ISD::SETO: return Mips::FCOND_OR;
286 case ISD::SETNE:
287 case ISD::SETONE: return Mips::FCOND_NEQ;
288 case ISD::SETUEQ: return Mips::FCOND_UEQ;
289 }
290}
291
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000292MachineBasicBlock *
293MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000294 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000295 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
296 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000297 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000298
299 switch (MI->getOpcode()) {
300 default: assert(false && "Unexpected instr type to insert");
301 case Mips::Select_FCC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000302 case Mips::Select_FCC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000303 case Mips::Select_FCC_D32:
304 isFPCmp = true; // FALL THROUGH
305 case Mips::Select_CC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000306 case Mips::Select_CC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000307 case Mips::Select_CC_D32: {
308 // To "insert" a SELECT_CC instruction, we actually have to insert the
309 // diamond control-flow pattern. The incoming instruction knows the
310 // destination vreg to set, the condition code register to branch on, the
311 // true/false values to select between, and a branch opcode to use.
312 const BasicBlock *LLVM_BB = BB->getBasicBlock();
313 MachineFunction::iterator It = BB;
314 ++It;
315
316 // thisMBB:
317 // ...
318 // TrueVal = ...
319 // setcc r1, r2, r3
320 // bNE r1, r0, copy1MBB
321 // fallthrough --> copy0MBB
322 MachineBasicBlock *thisMBB = BB;
323 MachineFunction *F = BB->getParent();
324 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
325 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
326
327 // Emit the right instruction according to the type of the operands compared
328 if (isFPCmp) {
329 // Find the condiction code present in the setcc operation.
330 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
331 // Get the branch opcode from the branch code.
332 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
Dale Johannesen94817572009-02-13 02:34:39 +0000333 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000334 } else
Dale Johannesen94817572009-02-13 02:34:39 +0000335 BuildMI(BB, dl, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000336 .addReg(Mips::ZERO).addMBB(sinkMBB);
337
338 F->insert(It, copy0MBB);
339 F->insert(It, sinkMBB);
340 // Update machine-CFG edges by first adding all successors of the current
341 // block to the new block which will contain the Phi node for the select.
342 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
343 e = BB->succ_end(); i != e; ++i)
344 sinkMBB->addSuccessor(*i);
345 // Next, remove all successors of the current block, and add the true
346 // and fallthrough blocks as its successors.
347 while(!BB->succ_empty())
348 BB->removeSuccessor(BB->succ_begin());
349 BB->addSuccessor(copy0MBB);
350 BB->addSuccessor(sinkMBB);
351
352 // copy0MBB:
353 // %FalseValue = ...
354 // # fallthrough to sinkMBB
355 BB = copy0MBB;
356
357 // Update machine-CFG edges
358 BB->addSuccessor(sinkMBB);
359
360 // sinkMBB:
361 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
362 // ...
363 BB = sinkMBB;
Dale Johannesen94817572009-02-13 02:34:39 +0000364 BuildMI(BB, dl, TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000365 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
366 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB);
367
368 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
369 return BB;
370 }
371 }
372}
373
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000374//===----------------------------------------------------------------------===//
375// Misc Lower Operation implementation
376//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000377
Dan Gohman475871a2008-07-27 21:46:04 +0000378SDValue MipsTargetLowering::
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000379LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG)
380{
381 if (!Subtarget->isMips1())
382 return Op;
383
384 MachineFunction &MF = DAG.getMachineFunction();
385 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
386
387 SDValue Chain = DAG.getEntryNode();
388 DebugLoc dl = Op.getDebugLoc();
389 SDValue Src = Op.getOperand(0);
390
391 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000393 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000395
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 SDValue Cst = DAG.getConstant(3, MVT::i32);
397 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
398 Cst = DAG.getConstant(2, MVT::i32);
399 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000400
401 SDValue InFlag(0, 0);
402 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
403
404 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000406 Src, CondReg.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 SDValue BitCvt = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000408 return BitCvt;
409}
410
411SDValue MipsTargetLowering::
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000412LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG)
413{
414 SDValue Chain = Op.getOperand(0);
415 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000416 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000417
418 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000420
421 // Subtract the dynamic size from the actual stack size to
422 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000424
425 // The Sub result contains the new stack start address, so it
426 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000427 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000428
429 // This node always has two return values: a new stack pointer
430 // value and a chain
431 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000432 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000433}
434
435SDValue MipsTargetLowering::
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000436LowerANDOR(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000437{
438 SDValue LHS = Op.getOperand(0);
439 SDValue RHS = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +0000440 DebugLoc dl = Op.getDebugLoc();
441
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000442 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
443 return Op;
444
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 SDValue True = DAG.getConstant(1, MVT::i32);
446 SDValue False = DAG.getConstant(0, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000447
Dale Johannesende064702009-02-06 21:50:26 +0000448 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000449 LHS, True, False, LHS.getOperand(2));
Dale Johannesende064702009-02-06 21:50:26 +0000450 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000451 RHS, True, False, RHS.getOperand(2));
452
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 return DAG.getNode(Op.getOpcode(), dl, MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000454}
455
456SDValue MipsTargetLowering::
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000457LowerBRCOND(SDValue Op, SelectionDAG &DAG)
458{
459 // The first operand is the chain, the second is the condition, the third is
460 // the block to branch to if the condition is true.
461 SDValue Chain = Op.getOperand(0);
462 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000463 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000464
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000465 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000466 return Op;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000467
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000468 SDValue CondRes = Op.getOperand(1);
469 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000470 Mips::CondCode CC =
471 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000473
Dale Johannesende064702009-02-06 21:50:26 +0000474 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000475 Dest, CondRes);
476}
477
478SDValue MipsTargetLowering::
479LowerSETCC(SDValue Op, SelectionDAG &DAG)
480{
481 // The operands to this are the left and right operands to compare (ops #0,
482 // and #1) and the condition code to compare them with (op #2) as a
483 // CondCodeSDNode.
484 SDValue LHS = Op.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000485 SDValue RHS = Op.getOperand(1);
486 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000487
488 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
489
Dale Johannesende064702009-02-06 21:50:26 +0000490 return DAG.getNode(MipsISD::FPCmp, dl, Op.getValueType(), LHS, RHS,
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000492}
493
494SDValue MipsTargetLowering::
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000495LowerSELECT(SDValue Op, SelectionDAG &DAG)
496{
497 SDValue Cond = Op.getOperand(0);
498 SDValue True = Op.getOperand(1);
499 SDValue False = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000500 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000501
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000502 // if the incomming condition comes from a integer compare, the select
503 // operation must be SelectCC or a conditional move if the subtarget
504 // supports it.
505 if (Cond.getOpcode() != MipsISD::FPCmp) {
506 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
507 return Op;
Dale Johannesende064702009-02-06 21:50:26 +0000508 return DAG.getNode(MipsISD::SelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000509 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000510 }
511
512 // if the incomming condition comes from fpcmp, the select
513 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000514 SDValue CCNode = Cond.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000515 return DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000516 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000517}
518
Chris Lattnere3736f82009-08-13 05:41:27 +0000519SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +0000520 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000521 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000522 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000524
Eli Friedmane2c74082009-08-03 02:22:28 +0000525 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000526 SDVTList VTs = DAG.getVTList(MVT::i32);
527
528 // %gp_rel relocation
529 if (!isa<Function>(GV) && IsGlobalInSmallSection(GV)) {
530 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
531 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
532 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
533 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000534 // %hi/%lo relocation
Chris Lattnere3736f82009-08-13 05:41:27 +0000535 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GA, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
537 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000538
539 } else { // Abicall relocations, TODO: make this cleaner.
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000541 DAG.getEntryNode(), GA, NULL, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000542 // On functions and global targets not internal linked only
543 // a load from got/GP is necessary for PIC to work.
Rafael Espindolabb46f522009-01-15 20:18:42 +0000544 if (!GV->hasLocalLinkage() || isa<Function>(GV))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000545 return ResNode;
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
547 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000548 }
549
Torok Edwinc23197a2009-07-14 16:55:14 +0000550 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000551 return SDValue(0,0);
552}
553
554SDValue MipsTargetLowering::
555LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG)
556{
Torok Edwinc23197a2009-07-14 16:55:14 +0000557 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000558 return SDValue(); // Not reached
559}
560
561SDValue MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000562LowerJumpTable(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000563{
Dan Gohman475871a2008-07-27 21:46:04 +0000564 SDValue ResNode;
565 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000566 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000567 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000568
Owen Andersone50ed302009-08-10 22:56:29 +0000569 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000570 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000571 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000572
573 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 SDVTList VTs = DAG.getVTList(MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000575 SDValue Ops[] = { JTI };
Dan Gohmanfc166572009-04-09 23:54:40 +0000576 HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000577 } else // Emit Load from Global Pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI, NULL, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000579
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTI);
581 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000582
583 return ResNode;
584}
585
Dan Gohman475871a2008-07-27 21:46:04 +0000586SDValue MipsTargetLowering::
587LowerConstantPool(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000588{
Dan Gohman475871a2008-07-27 21:46:04 +0000589 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000590 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
591 Constant *C = N->getConstVal();
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000593 // FIXME there isn't actually debug info here
594 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000595
596 // gp_rel relocation
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000597 // FIXME: we should reference the constant pool using small data sections,
598 // but the asm printer currently doens't support this feature without
599 // hacking it. This feature should come soon so we can uncomment the
600 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000601 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
603 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
604 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000605 //} else { // %hi/%lo relocation
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CP);
607 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
608 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000609 //}
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000610
611 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000612}
613
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000614//===----------------------------------------------------------------------===//
615// Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000616//===----------------------------------------------------------------------===//
617
618#include "MipsGenCallingConv.inc"
619
620//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000621// TODO: Implement a generic logic using tblgen that can support this.
622// Mips O32 ABI rules:
623// ---
624// i32 - Passed in A0, A1, A2, A3 and stack
625// f32 - Only passed in f32 registers if no int reg has been used yet to hold
626// an argument. Otherwise, passed in A1, A2, A3 and stack.
627// f64 - Only passed in two aliased f32 registers if no int reg has been used
628// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
629// not used, it must be shadowed. If only A3 is avaiable, shadow it and
630// go to stack.
631//===----------------------------------------------------------------------===//
632
Owen Andersone50ed302009-08-10 22:56:29 +0000633static bool CC_MipsO32(unsigned ValNo, EVT ValVT,
634 EVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000635 ISD::ArgFlagsTy ArgFlags, CCState &State) {
636
637 static const unsigned IntRegsSize=4, FloatRegsSize=2;
638
639 static const unsigned IntRegs[] = {
640 Mips::A0, Mips::A1, Mips::A2, Mips::A3
641 };
642 static const unsigned F32Regs[] = {
643 Mips::F12, Mips::F14
644 };
645 static const unsigned F64Regs[] = {
646 Mips::D6, Mips::D7
647 };
648
649 unsigned Reg=0;
650 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
651 bool IntRegUsed = (IntRegs[UnallocIntReg] != (unsigned (Mips::A0)));
652
653 // Promote i8 and i16
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
655 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000656 if (ArgFlags.isSExt())
657 LocInfo = CCValAssign::SExt;
658 else if (ArgFlags.isZExt())
659 LocInfo = CCValAssign::ZExt;
660 else
661 LocInfo = CCValAssign::AExt;
662 }
663
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && IntRegUsed)) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000665 Reg = State.AllocateReg(IntRegs, IntRegsSize);
666 IntRegUsed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000668 }
669
670 if (ValVT.isFloatingPoint() && !IntRegUsed) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 if (ValVT == MVT::f32)
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000672 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
673 else
674 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
675 }
676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 if (ValVT == MVT::f64 && IntRegUsed) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000678 if (UnallocIntReg != IntRegsSize) {
679 // If we hit register A3 as the first not allocated, we must
680 // mark it as allocated (shadow) and use the stack instead.
681 if (IntRegs[UnallocIntReg] != (unsigned (Mips::A3)))
682 Reg = Mips::A2;
683 for (;UnallocIntReg < IntRegsSize; ++UnallocIntReg)
684 State.AllocateReg(UnallocIntReg);
685 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000687 }
688
689 if (!Reg) {
690 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
691 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
692 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
693 } else
694 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
695
696 return false; // CC must always match
697}
698
699//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000700// Call Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000701//===----------------------------------------------------------------------===//
702
Dan Gohman98ca4f22009-08-05 01:29:28 +0000703/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +0000704/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000705/// TODO: isVarArg, isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000706SDValue
707MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
708 unsigned CallConv, bool isVarArg,
709 bool isTailCall,
710 const SmallVectorImpl<ISD::OutputArg> &Outs,
711 const SmallVectorImpl<ISD::InputArg> &Ins,
712 DebugLoc dl, SelectionDAG &DAG,
713 SmallVectorImpl<SDValue> &InVals) {
714
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000715 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000716 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000717
718 // Analyze operands of the call, assigning locations to each operand.
719 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000720 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
721 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000722
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000723 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000724 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000725 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 int VTsize = EVT(MVT::i32).getSizeInBits()/8;
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000727 MFI->CreateFixedObject(VTsize, (VTsize*3));
Dan Gohman98ca4f22009-08-05 01:29:28 +0000728 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000729 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000730 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000731
732 // Get a count of how many bytes are to be pushed on the stack.
733 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +0000734 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000735
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000736 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +0000737 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
738 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000739
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000740 // First/LastArgStackLoc contains the first/last
741 // "at stack" argument location.
742 int LastArgStackLoc = 0;
743 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000744
745 // Walk the register/memloc assignments, inserting copies/loads.
746 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000747 SDValue Arg = Outs[i].Val;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000748 CCValAssign &VA = ArgLocs[i];
749
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000750 // Promote the value if needed.
751 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000752 default: llvm_unreachable("Unknown loc info!");
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000753 case CCValAssign::Full:
754 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
756 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Arg);
757 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
758 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
759 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000760 DAG.getConstant(0, getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000762 DAG.getConstant(1, getPointerTy()));
763 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
764 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
765 continue;
766 }
767 }
768 break;
Chris Lattnere0b12152008-03-17 06:57:02 +0000769 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000770 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000771 break;
772 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000773 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000774 break;
775 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000776 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000777 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000778 }
779
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000780 // Arguments that can be passed on register must be kept at
781 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000782 if (VA.isRegLoc()) {
783 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +0000784 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000785 }
Chris Lattnere0b12152008-03-17 06:57:02 +0000786
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000787 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +0000788 assert(VA.isMemLoc());
789
790 // Create the frame index object for this incoming parameter
791 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000792 // 16 bytes which are alwayes reserved won't be overwritten
793 // if O32 ABI is used. For EABI the first address is zero.
794 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000795 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000796 LastArgStackLoc);
Chris Lattnere0b12152008-03-17 06:57:02 +0000797
Dan Gohman475871a2008-07-27 21:46:04 +0000798 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +0000799
800 // emit ISD::STORE whichs stores the
801 // parameter value to a stack Location
Dale Johannesen33c960f2009-02-04 20:06:27 +0000802 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000803 }
804
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000805 // Transform all store nodes into one single node because all store
806 // nodes are independent of each other.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000807 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000809 &MemOpChains[0], MemOpChains.size());
810
811 // Build a sequence of copy-to-reg nodes chained together with token
812 // chain and flag operands which copy the outgoing args into registers.
813 // The InFlag in necessary since all emited instructions must be
814 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000815 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000816 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000817 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000818 RegsToPass[i].second, InFlag);
819 InFlag = Chain.getValue(1);
820 }
821
Bill Wendling056292f2008-09-16 21:48:12 +0000822 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
823 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
824 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000825 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000826 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000827 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
828 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
829
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000830 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
831 // = Chain, Callee, Reg#1, Reg#2, ...
832 //
833 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000835 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000836 Ops.push_back(Chain);
837 Ops.push_back(Callee);
838
839 // Add argument registers to the end of the list so that they are
840 // known live into the call.
841 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
842 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
843 RegsToPass[i].second.getValueType()));
844
Gabor Greifba36cb52008-08-28 21:40:38 +0000845 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000846 Ops.push_back(InFlag);
847
Dale Johannesen33c960f2009-02-04 20:06:27 +0000848 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000849 InFlag = Chain.getValue(1);
850
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +0000851 // Create the CALLSEQ_END node.
Chris Lattnere563bbc2008-10-11 22:08:30 +0000852 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
853 DAG.getIntPtrConstant(0, true), InFlag);
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000854 InFlag = Chain.getValue(1);
855
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000856 // Create a stack location to hold GP when PIC is used. This stack
857 // location is used on function prologue to save GP and also after all
858 // emited CALL's to restore GP.
859 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000860 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000861 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000862 int FI;
863 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000864 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
865 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000866 // Create the frame index only once. SPOffset here can be anything
867 // (this will be fixed on processFunctionBeforeFrameFinalized)
868 if (MipsFI->getGPStackOffset() == -1) {
869 FI = MFI->CreateFixedObject(4, 0);
870 MipsFI->setGPFI(FI);
871 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000872 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000873 }
874
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000875 // Reload GP value.
876 FI = MipsFI->getGPFI();
Dan Gohman475871a2008-07-27 21:46:04 +0000877 SDValue FIN = DAG.getFrameIndex(FI,getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 SDValue GPLoad = DAG.getLoad(MVT::i32, dl, Chain, FIN, NULL, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000879 Chain = GPLoad.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 Chain = DAG.getCopyToReg(Chain, dl, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +0000881 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000882 InFlag = Chain.getValue(1);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000883 }
884
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000885 // Handle result values, copying them out of physregs into vregs that we
886 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000887 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
888 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000889}
890
Dan Gohman98ca4f22009-08-05 01:29:28 +0000891/// LowerCallResult - Lower the result values of a call into the
892/// appropriate copies out of appropriate physical registers.
893SDValue
894MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
895 unsigned CallConv, bool isVarArg,
896 const SmallVectorImpl<ISD::InputArg> &Ins,
897 DebugLoc dl, SelectionDAG &DAG,
898 SmallVectorImpl<SDValue> &InVals) {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000899
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000900 // Assign locations to each value returned by this call.
901 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000902 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000903 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000904
Dan Gohman98ca4f22009-08-05 01:29:28 +0000905 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000906
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000907 // Copy all of the result registers out of their specified physreg.
908 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000909 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000910 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000911 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000912 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000913 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000914
Dan Gohman98ca4f22009-08-05 01:29:28 +0000915 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000916}
917
918//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000919// Formal Arguments Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000920//===----------------------------------------------------------------------===//
921
Dan Gohman98ca4f22009-08-05 01:29:28 +0000922/// LowerFormalArguments - transform physical registers into
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000923/// virtual registers and generate load operations for
924/// arguments places on the stack.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000925/// TODO: isVarArg
Dan Gohman98ca4f22009-08-05 01:29:28 +0000926SDValue
927MipsTargetLowering::LowerFormalArguments(SDValue Chain,
928 unsigned CallConv, bool isVarArg,
929 const SmallVectorImpl<ISD::InputArg>
930 &Ins,
931 DebugLoc dl, SelectionDAG &DAG,
932 SmallVectorImpl<SDValue> &InVals) {
933
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000934 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000935 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000936 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000937
938 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000939
940 // Assign locations to all of the incoming arguments.
941 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000942 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
943 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000944
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000945 if (Subtarget->isABI_O32())
Dan Gohman98ca4f22009-08-05 01:29:28 +0000946 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000947 else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000948 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000949
Dan Gohman475871a2008-07-27 21:46:04 +0000950 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000951
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000952 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
953
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000954 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000955 CCValAssign &VA = ArgLocs[i];
956
957 // Arguments stored on registers
958 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000959 EVT RegVT = VA.getLocVT();
Bill Wendling06b8c192008-07-09 05:55:53 +0000960 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 if (RegVT == MVT::i32)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000963 RC = Mips::CPURegsRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000965 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 else if (RegVT == MVT::f64) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000967 if (!Subtarget->isSingleFloat())
968 RC = Mips::AFGR64RegisterClass;
969 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000970 llvm_unreachable("RegVT not supported by LowerFormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000971
972 // Transform the arguments stored on
973 // physical registers into virtual ones
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000974 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000975 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000976
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000977 // If this is an 8 or 16-bit value, it has been passed promoted
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000978 // to 32 bits. Insert an assert[sz]ext to capture this, then
979 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000980 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +0000981 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000982 if (VA.getLocInfo() == CCValAssign::SExt)
983 Opcode = ISD::AssertSext;
984 else if (VA.getLocInfo() == CCValAssign::ZExt)
985 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +0000986 if (Opcode)
987 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
988 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000989 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000990 }
991
992 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
993 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
995 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
996 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000997 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
998 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000999 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Owen Anderson825b72b2009-08-11 20:47:22 +00001000 SDValue Hi = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
1001 SDValue Lo = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue2);
1002 ArgValue = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::f64, Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001003 }
1004 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001005
Dan Gohman98ca4f22009-08-05 01:29:28 +00001006 InVals.push_back(ArgValue);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001007
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001008 // To meet ABI, when VARARGS are passed on registers, the registers
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001009 // must have their values written to the caller stack frame.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001010 if ((isVarArg) && (Subtarget->isABI_O32())) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001011 if (StackPtr.getNode() == 0)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001012 StackPtr = DAG.getRegister(StackReg, getPointerTy());
1013
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001014 // The stack pointer offset is relative to the caller stack frame.
1015 // Since the real stack size is unknown here, a negative SPOffset
1016 // is used so there's a way to adjust these offsets when the stack
1017 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1018 // used instead of a direct negative address (which is recorded to
1019 // be used on emitPrologue) to avoid mis-calc of the first stack
1020 // offset on PEI::calculateFrameObjectOffsets.
1021 // Arguments are always 32-bit.
1022 int FI = MFI->CreateFixedObject(4, 0);
1023 MipsFI->recordStoreVarArgsFI(FI, -(4+(i*4)));
Dan Gohman475871a2008-07-27 21:46:04 +00001024 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001025
1026 // emit ISD::STORE whichs stores the
1027 // parameter value to a stack Location
Dan Gohman98ca4f22009-08-05 01:29:28 +00001028 InVals.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff, NULL, 0));
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001029 }
1030
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001031 } else { // VA.isRegLoc()
1032
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001033 // sanity check
1034 assert(VA.isMemLoc());
1035
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001036 // The stack pointer offset is relative to the caller stack frame.
1037 // Since the real stack size is unknown here, a negative SPOffset
1038 // is used so there's a way to adjust these offsets when the stack
1039 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1040 // used instead of a direct negative address (which is recorded to
1041 // be used on emitPrologue) to avoid mis-calc of the first stack
1042 // offset on PEI::calculateFrameObjectOffsets.
1043 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001044 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1045 int FI = MFI->CreateFixedObject(ArgSize, 0);
1046 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
1047 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001048
1049 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001050 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001051 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001052 }
1053 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001054
1055 // The mips ABIs for returning structs by value requires that we copy
1056 // the sret argument into $v0 for the return. Save the argument into
1057 // a virtual register so that we can access it from the return points.
1058 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1059 unsigned Reg = MipsFI->getSRetReturnReg();
1060 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001062 MipsFI->setSRetReturnReg(Reg);
1063 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001064 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001065 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001066 }
1067
Dan Gohman98ca4f22009-08-05 01:29:28 +00001068 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001069}
1070
1071//===----------------------------------------------------------------------===//
1072// Return Value Calling Convention Implementation
1073//===----------------------------------------------------------------------===//
1074
Dan Gohman98ca4f22009-08-05 01:29:28 +00001075SDValue
1076MipsTargetLowering::LowerReturn(SDValue Chain,
1077 unsigned CallConv, bool isVarArg,
1078 const SmallVectorImpl<ISD::OutputArg> &Outs,
1079 DebugLoc dl, SelectionDAG &DAG) {
1080
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001081 // CCValAssign - represent the assignment of
1082 // the return value to a location
1083 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001084
1085 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001086 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1087 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001088
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089 // Analize return values.
1090 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001091
1092 // If this is the first return lowered for this function, add
1093 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001094 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001095 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001096 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001097 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001098 }
1099
Dan Gohman475871a2008-07-27 21:46:04 +00001100 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001101
1102 // Copy the result values into the output registers.
1103 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1104 CCValAssign &VA = RVLocs[i];
1105 assert(VA.isRegLoc() && "Can only return in registers!");
1106
Dale Johannesena05dca42009-02-04 23:02:30 +00001107 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001108 Outs[i].Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001109
1110 // guarantee that all emitted copies are
1111 // stuck together, avoiding something bad
1112 Flag = Chain.getValue(1);
1113 }
1114
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001115 // The mips ABIs for returning structs by value requires that we copy
1116 // the sret argument into $v0 for the return. We saved the argument into
1117 // a virtual register in the entry block, so now we copy the value out
1118 // and into $v0.
1119 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1120 MachineFunction &MF = DAG.getMachineFunction();
1121 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1122 unsigned Reg = MipsFI->getSRetReturnReg();
1123
1124 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001125 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001126 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001127
Dale Johannesena05dca42009-02-04 23:02:30 +00001128 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001129 Flag = Chain.getValue(1);
1130 }
1131
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001132 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001133 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1135 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001136 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1138 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001139}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001140
1141//===----------------------------------------------------------------------===//
1142// Mips Inline Assembly Support
1143//===----------------------------------------------------------------------===//
1144
1145/// getConstraintType - Given a constraint letter, return the type of
1146/// constraint it is for this target.
1147MipsTargetLowering::ConstraintType MipsTargetLowering::
1148getConstraintType(const std::string &Constraint) const
1149{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001150 // Mips specific constrainy
1151 // GCC config/mips/constraints.md
1152 //
1153 // 'd' : An address register. Equivalent to r
1154 // unless generating MIPS16 code.
1155 // 'y' : Equivalent to r; retained for
1156 // backwards compatibility.
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +00001157 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001158 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001159 switch (Constraint[0]) {
1160 default : break;
1161 case 'd':
1162 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001163 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001164 return C_RegisterClass;
1165 break;
1166 }
1167 }
1168 return TargetLowering::getConstraintType(Constraint);
1169}
1170
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001171/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1172/// return a list of registers that can be used to satisfy the constraint.
1173/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001174std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001175getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001176{
1177 if (Constraint.size() == 1) {
1178 switch (Constraint[0]) {
1179 case 'r':
1180 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001181 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001182 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001183 return std::make_pair(0U, Mips::FGR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001184 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001185 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1186 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001187 }
1188 }
1189 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1190}
1191
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001192/// Given a register class constraint, like 'r', if this corresponds directly
1193/// to an LLVM register class, return a register of 0 and the register class
1194/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001195std::vector<unsigned> MipsTargetLowering::
1196getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001197 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001198{
1199 if (Constraint.size() != 1)
1200 return std::vector<unsigned>();
1201
1202 switch (Constraint[0]) {
1203 default : break;
1204 case 'r':
1205 // GCC Mips Constraint Letters
1206 case 'd':
1207 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001208 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1209 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1210 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
1211 Mips::T8, 0);
1212
1213 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001215 if (Subtarget->isSingleFloat())
1216 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1217 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1218 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1219 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1220 Mips::F30, Mips::F31, 0);
1221 else
1222 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1223 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
1224 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001225 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001226
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001228 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1229 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1230 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
1231 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001232 }
1233 return std::vector<unsigned>();
1234}
Dan Gohman6520e202008-10-18 02:06:02 +00001235
1236bool
1237MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1238 // The Mips target isn't yet aware of offsets.
1239 return false;
1240}