blob: 4563ffea7b9caa1b72ef0d121c334bc8d118ddd0 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMBaseInstrInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000019#include "ARMRegisterInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000020#include "ARMSubtarget.h"
Jim Grosbachcbc47b82008-10-07 21:01:51 +000021#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000022
23namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000024 class ARMSubtarget;
25
David Goodwinb50ea5c2009-07-02 22:18:33 +000026class ARMInstrInfo : public ARMBaseInstrInfo {
27 ARMRegisterInfo RI;
28public:
29 explicit ARMInstrInfo(const ARMSubtarget &STI);
30
David Goodwin334c2642009-07-08 16:09:28 +000031 // Return the non-pre/post incrementing version of 'Opc'. Return 0
32 // if there is not such an opcode.
33 unsigned getUnindexedOpcode(unsigned Opc) const;
34
Evan Chengb9803a82009-11-06 23:52:48 +000035 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
36 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +000037 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +000038 const TargetRegisterInfo &TRI) const;
Evan Chengb9803a82009-11-06 23:52:48 +000039
David Goodwinb50ea5c2009-07-02 22:18:33 +000040 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
41 /// such, whenever a client has an instance of instruction info, it should
42 /// always be able to get register info as well (through this method).
43 ///
44 const ARMRegisterInfo &getRegisterInfo() const { return RI; }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000045};
46
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000047}
48
49#endif