blob: 40119d0a89dbb62ad5f9384022566f72b00bb82c [file] [log] [blame]
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +00001//===- PIC16InstrInfo.td - PIC16 Instruction defs -------------*- tblgen-*-===//
Sanjiv Gupta0e687712008-05-13 09:02:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +00009//
Sanjiv Gupta5af3ee22009-01-30 09:01:44 +000010// This file describes the PIC16 instructions in TableGen format.
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000011//
Sanjiv Gupta0e687712008-05-13 09:02:57 +000012//===----------------------------------------------------------------------===//
13
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000014//===----------------------------------------------------------------------===//
15// PIC16 Specific Type Constraints.
16//===----------------------------------------------------------------------===//
17class SDTCisI8<int OpNum> : SDTCisVT<OpNum, i8>;
18class SDTCisI16<int OpNum> : SDTCisVT<OpNum, i16>;
19
20//===----------------------------------------------------------------------===//
21// PIC16 Specific Type Profiles.
22//===----------------------------------------------------------------------===//
23
24// Generic type profiles for i8/i16 unary/binary operations.
25// Taking one i8 or i16 and producing void.
26def SDTI8VoidOp : SDTypeProfile<0, 1, [SDTCisI8<0>]>;
27def SDTI16VoidOp : SDTypeProfile<0, 1, [SDTCisI16<0>]>;
28
29// Taking one value and producing an output of same type.
30def SDTI8UnaryOp : SDTypeProfile<1, 1, [SDTCisI8<0>, SDTCisI8<1>]>;
31def SDTI16UnaryOp : SDTypeProfile<1, 1, [SDTCisI16<0>, SDTCisI16<1>]>;
32
33// Taking two values and producing an output of same type.
34def SDTI8BinOp : SDTypeProfile<1, 2, [SDTCisI8<0>, SDTCisI8<1>, SDTCisI8<2>]>;
35def SDTI16BinOp : SDTypeProfile<1, 2, [SDTCisI16<0>, SDTCisI16<1>,
36 SDTCisI16<2>]>;
37
38// Node specific type profiles.
39def SDT_PIC16Load : SDTypeProfile<1, 3, [SDTCisI8<0>, SDTCisI8<1>,
40 SDTCisI8<2>, SDTCisI8<3>]>;
Sanjiv Gupta1b046942009-01-13 19:18:47 +000041
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000042def SDT_PIC16Store : SDTypeProfile<0, 4, [SDTCisI8<0>, SDTCisI8<1>,
43 SDTCisI8<2>, SDTCisI8<3>]>;
44
Sanjiv Gupta1b046942009-01-13 19:18:47 +000045// PIC16ISD::CALL type prorile
46def SDT_PIC16call : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
47
48// PIC16ISD::BRCOND
49def SDT_PIC16Brcond: SDTypeProfile<0, 2,
50 [SDTCisVT<0, OtherVT>, SDTCisI8<1>]>;
51
52// PIC16ISD::BRCOND
53def SDT_PIC16Selecticc: SDTypeProfile<1, 3,
54 [SDTCisI8<0>, SDTCisI8<1>, SDTCisI8<2>,
55 SDTCisI8<3>]>;
56
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000057//===----------------------------------------------------------------------===//
58// PIC16 addressing modes matching via DAG.
59//===----------------------------------------------------------------------===//
60def diraddr : ComplexPattern<i8, 1, "SelectDirectAddr", [], []>;
61
62//===----------------------------------------------------------------------===//
63// PIC16 Specific Node Definitions.
64//===----------------------------------------------------------------------===//
65def PIC16callseq_start : SDNode<"ISD::CALLSEQ_START", SDTI8VoidOp,
66 [SDNPHasChain, SDNPOutFlag]>;
67def PIC16callseq_end : SDNode<"ISD::CALLSEQ_END", SDTI8VoidOp,
Sanjiv Gupta1b046942009-01-13 19:18:47 +000068 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000069
70// Low 8-bits of GlobalAddress.
71def PIC16Lo : SDNode<"PIC16ISD::Lo", SDTI8UnaryOp>;
72
73// High 8-bits of GlobalAddress.
74def PIC16Hi : SDNode<"PIC16ISD::Hi", SDTI8UnaryOp>;
75
76// The MTHI and MTLO nodes are used only to match them in the incoming
77// DAG for replacement by corresponding set_fsrhi, set_fsrlo insntructions.
78// These nodes are not used for defining any instructions.
79def MTLO : SDNode<"PIC16ISD::MTLO", SDTI8UnaryOp>;
80def MTHI : SDNode<"PIC16ISD::MTHI", SDTI8UnaryOp>;
81
82// Node to generate Bank Select for a GlobalAddress.
83def Banksel : SDNode<"PIC16ISD::Banksel", SDTI8UnaryOp>;
84
85// Node to match a direct store operation.
86def PIC16Store : SDNode<"PIC16ISD::PIC16Store", SDT_PIC16Store, [SDNPHasChain]>;
Sanjiv Gupta1b046942009-01-13 19:18:47 +000087def PIC16StWF : SDNode<"PIC16ISD::PIC16StWF", SDT_PIC16Store,
88 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000089
90// Node to match a direct load operation.
91def PIC16Load : SDNode<"PIC16ISD::PIC16Load", SDT_PIC16Load, [SDNPHasChain]>;
Sanjiv Gupta1b046942009-01-13 19:18:47 +000092def PIC16LdWF : SDNode<"PIC16ISD::PIC16LdWF", SDT_PIC16Load,
93 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +000094
Sanjiv Gupta1b046942009-01-13 19:18:47 +000095// Node to match PIC16 call
96def PIC16call : SDNode<"PIC16ISD::CALL", SDT_PIC16call,
97 [SDNPHasChain , SDNPOptInFlag, SDNPOutFlag]>;
98
99// Node to match a comparison instruction.
100def PIC16Subcc : SDNode<"PIC16ISD::SUBCC", SDTI8BinOp, [SDNPOutFlag]>;
101
102// Node to match a conditional branch.
103def PIC16Brcond : SDNode<"PIC16ISD::BRCOND", SDT_PIC16Brcond,
104 [SDNPHasChain, SDNPInFlag]>;
105
106def PIC16Selecticc : SDNode<"PIC16ISD::SELECT_ICC", SDT_PIC16Selecticc,
107 [SDNPInFlag]>;
108
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000109//===----------------------------------------------------------------------===//
110// PIC16 Operand Definitions.
111//===----------------------------------------------------------------------===//
112def i8mem : Operand<i8>;
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000113def brtarget: Operand<OtherVT>;
114
115// Operand for printing out a condition code.
116let PrintMethod = "printCCOperand" in
117 def CCOp : Operand<i8>;
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000118
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +0000119include "PIC16InstrFormats.td"
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000120
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +0000121//===----------------------------------------------------------------------===//
122// PIC16 Common Classes.
123//===----------------------------------------------------------------------===//
124
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000125// W = W Op F : Load the value from F and do Op to W.
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000126let isTwoAddress = 1 in
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +0000127class BinOpFW<bits<6> OpCode, string OpcStr, SDNode OpNode>:
128 ByteFormat<OpCode, (outs GPR:$dst),
129 (ins GPR:$src, i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
130 !strconcat(OpcStr, " $ptrlo + $offset, W"),
131 [(set GPR:$dst, (OpNode GPR:$src, (PIC16Load diraddr:$ptrlo,
132 (i8 imm:$ptrhi),
133 (i8 imm:$offset))))]>;
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000134
135// F = F Op W : Load the value from F, do op with W and store in F.
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000136// This insn class is not marked as TwoAddress because the reg is
137// being used as a source operand only. (Remember a TwoAddress insn
138// needs a copyRegToReg.)
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +0000139class BinOpWF<bits<6> OpCode, string OpcStr, SDNode OpNode>:
140 ByteFormat<OpCode, (outs),
141 (ins GPR:$src, i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
142 !strconcat(OpcStr, " $ptrlo + $offset"),
143 [(PIC16Store (OpNode GPR:$src, (PIC16Load diraddr:$ptrlo,
144 (i8 imm:$ptrhi),
145 (i8 imm:$offset))),
146 diraddr:$ptrlo,
147 (i8 imm:$ptrhi), (i8 imm:$offset)
148 )]>;
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000149
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000150// W = W Op L : Do Op of L with W and place result in W.
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000151let isTwoAddress = 1 in
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000152class BinOpLW<bits<6> opcode, string OpcStr, SDNode OpNode> :
153 LiteralFormat<opcode, (outs GPR:$dst),
154 (ins GPR:$src, i8imm:$literal),
155 !strconcat(OpcStr, " $literal"),
156 [(set GPR:$dst, (OpNode GPR:$src, (i8 imm:$literal)))]>;
157
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000158//===----------------------------------------------------------------------===//
159// PIC16 Instructions.
160//===----------------------------------------------------------------------===//
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000161
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000162// Pseudo-instructions.
163def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i8imm:$amt),
164 "!ADJCALLSTACKDOWN $amt",
165 [(PIC16callseq_start imm:$amt)]>;
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000166
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000167def ADJCALLSTACKUP : Pseudo<(outs), (ins i8imm:$amt),
168 "!ADJCALLSTACKUP $amt",
169 [(PIC16callseq_end imm:$amt)]>;
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000170
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000171//-----------------------------------
172// Vaious movlw insn patterns.
173//-----------------------------------
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000174let isReMaterializable = 1 in {
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000175// Move 8-bit literal to W.
176def movlw : BitFormat<12, (outs GPR:$dst), (ins i8imm:$src),
177 "movlw $src",
178 [(set GPR:$dst, (i8 imm:$src))]>;
179
180// Move a Lo(TGA) to W.
181def movlw_lo : BitFormat<12, (outs GPR:$dst), (ins i8imm:$src),
182 "movlw LOW(${src})",
183 [(set GPR:$dst, (PIC16Lo tglobaladdr:$src))]>;
184
185// Move a Hi(TGA) to W.
186def movlw_hi : BitFormat<12, (outs GPR:$dst), (ins i8imm:$src),
187 "movlw HIGH(${src})",
188 [(set GPR:$dst, (PIC16Hi tglobaladdr:$src))]>;
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000189}
190
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000191//-------------------
192// FSR setting insns.
193//-------------------
194// These insns are matched via a DAG replacement pattern.
195def set_fsrlo:
196 ByteFormat<0, (outs FSR16:$fsr),
197 (ins GPR:$val),
198 "movwf ${fsr}L",
199 []>;
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000200
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000201let isTwoAddress = 1 in
202def set_fsrhi:
203 ByteFormat<0, (outs FSR16:$dst),
204 (ins FSR16:$src, GPR:$val),
205 "movwf ${dst}H",
206 []>;
207
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000208//----------------------------
209// copyRegToReg
210// copyRegToReg insns. These are dummy. They should always be deleted
211// by the optimizer and never be present in the final generated code.
212// if they are, then we have to write correct macros for these insns.
213//----------------------------
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000214def copy_fsr:
215 Pseudo<(outs FSR16:$dst), (ins FSR16:$src), "copy_fsr $dst, $src", []>;
216
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000217def copy_w:
218 Pseudo<(outs GPR:$dst), (ins GPR:$src), "copy_w $dst, $src", []>;
219
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000220//--------------------------
221// Store to memory
222//-------------------------
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000223
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000224// Direct store.
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000225// Input operands are: val = W, ptrlo = GA, offset = offset, ptrhi = banksel.
226class MOVWF_INSN<bits<6> OpCode, SDNode OpNodeDest, SDNode Op>:
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000227 ByteFormat<0, (outs),
228 (ins GPR:$val, i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
229 "movwf ${ptrlo} + ${offset}",
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000230 [(Op GPR:$val, OpNodeDest:$ptrlo, (i8 imm:$ptrhi),
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000231 (i8 imm:$offset))]>;
232
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000233// Store W to a Global Address.
234def movwf : MOVWF_INSN<0, tglobaladdr, PIC16Store>;
235
236// Store W to an External Symobol.
237def movwf_1 : MOVWF_INSN<0, texternalsym, PIC16Store>;
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000238
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000239// Store with InFlag and OutFlag
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000240// This is same as movwf_1 but has a flag. A flag is required to
241// order the stores while passing the params to function.
242def movwf_2 : MOVWF_INSN<0, texternalsym, PIC16StWF>;
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000243
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000244// Indirect store. Matched via a DAG replacement pattern.
245def store_indirect :
246 ByteFormat<0, (outs),
247 (ins GPR:$val, FSR16:$fsr, i8imm:$offset),
248 "movwi $offset[$fsr]",
249 []>;
250
251//----------------------------
252// Load from memory
253//----------------------------
254// Direct load.
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000255// Input Operands are: ptrlo = GA, offset = offset, ptrhi = banksel.
256// Output: dst = W
257class MOVF_INSN<bits<6> OpCode, SDNode OpNodeSrc, SDNode Op>:
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000258 ByteFormat<0, (outs GPR:$dst),
259 (ins i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
260 "movf ${ptrlo} + ${offset}, W",
261 [(set GPR:$dst,
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000262 (Op OpNodeSrc:$ptrlo, (i8 imm:$ptrhi),
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000263 (i8 imm:$offset)))]>;
264
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000265// Load from a GA.
266def movf : MOVF_INSN<0, tglobaladdr, PIC16Load>;
267
268// Load from an ES.
269def movf_1 : MOVF_INSN<0, texternalsym, PIC16Load>;
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000270
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000271// Load with InFlag and OutFlag
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000272// This is same as movf_1 but has a flag. A flag is required to
273// order the loads while copying the return value of a function.
274def movf_2 : MOVF_INSN<0, texternalsym, PIC16LdWF>;
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000275
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000276// Indirect load. Matched via a DAG replacement pattern.
277def load_indirect :
278 ByteFormat<0, (outs GPR:$dst),
279 (ins FSR16:$fsr, i8imm:$offset),
280 "moviw $offset[$fsr]",
281 []>;
282
283//-------------------------
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +0000284// Bitwise operations patterns
285//--------------------------
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000286// W = W op [F]
287let Defs = [STATUS] in {
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000288def OrFW : BinOpFW<0, "iorwf", or>;
289def XOrFW : BinOpFW<0, "xorwf", xor>;
290def AndFW : BinOpFW<0, "andwf", and>;
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +0000291
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000292// F = W op [F]
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000293def OrWF : BinOpWF<0, "iorwf", or>;
294def XOrWF : BinOpWF<0, "xorwf", xor>;
295def AndWF : BinOpWF<0, "andwf", and>;
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +0000296
297//-------------------------
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000298// Various add/sub patterns.
299//-------------------------
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +0000300
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000301// W = W + [F]
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +0000302def addfw_1: BinOpFW<0, "addwf", add>;
303def addfw_2: BinOpFW<0, "addwf", addc>;
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000304
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000305let Uses = [STATUS] in
306def addfwc: BinOpFW<0, "addwfc", adde>; // With Carry.
307
308// F = W + [F]
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +0000309def addwf_1: BinOpWF<0, "addwf", add>;
310def addwf_2: BinOpWF<0, "addwf", addc>;
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000311let Uses = [STATUS] in
Sanjiv Gupta8f78fa82008-11-26 10:53:50 +0000312def addwfc: BinOpWF<0, "addwfc", adde>; // With Carry.
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000313}
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000314
315// W -= [F] ; load from F and sub the value from W.
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000316let isTwoAddress = 1 in
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000317class SUBFW<bits<6> OpCode, string OpcStr, SDNode OpNode>:
318 ByteFormat<OpCode, (outs GPR:$dst),
319 (ins GPR:$src, i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
320 !strconcat(OpcStr, " $ptrlo + $offset, W"),
321 [(set GPR:$dst, (OpNode (PIC16Load diraddr:$ptrlo,
322 (i8 imm:$ptrhi), (i8 imm:$offset)),
323 GPR:$src))]>;
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000324let Defs = [STATUS] in {
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000325def subfw_1: SUBFW<0, "subwf", sub>;
326def subfw_2: SUBFW<0, "subwf", subc>;
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000327
328let Uses = [STATUS] in
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000329def subfwb: SUBFW<0, "subwfb", sube>; // With Borrow.
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000330
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000331def subfw_cc: SUBFW<0, "subwf", PIC16Subcc>;
332}
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000333
334// [F] -= W ;
335class SUBWF<bits<6> OpCode, string OpcStr, SDNode OpNode>:
336 ByteFormat<OpCode, (outs),
337 (ins GPR:$src, i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
338 !strconcat(OpcStr, " $ptrlo + $offset"),
339 [(PIC16Store (OpNode (PIC16Load diraddr:$ptrlo,
340 (i8 imm:$ptrhi), (i8 imm:$offset)),
341 GPR:$src), diraddr:$ptrlo,
342 (i8 imm:$ptrhi), (i8 imm:$offset))]>;
343
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000344let Defs = [STATUS] in {
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000345def subwf_1: SUBWF<0, "subwf", sub>;
346def subwf_2: SUBWF<0, "subwf", subc>;
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000347
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000348let Uses = [STATUS] in
349 def subwfb: SUBWF<0, "subwfb", sube>; // With Borrow.
350
351def subwf_cc: SUBWF<0, "subwf", PIC16Subcc>;
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000352}
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000353
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000354// addlw
355let Defs = [STATUS] in {
356def addlw_1 : BinOpLW<0, "addlw", add>;
357def addlw_2 : BinOpLW<0, "addlw", addc>;
358
359let Uses = [STATUS] in
360def addlwc : BinOpLW<0, "addlwc", adde>; // With Carry. (Assembler macro).
361
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000362// bitwise operations involving a literal and w.
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000363def andlw : BinOpLW<0, "andlw", and>;
364def xorlw : BinOpLW<0, "xorlw", xor>;
365def orlw : BinOpLW<0, "iorlw", or>;
366}
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000367
368// sublw
369// W = C - W ; sub W from literal. (Without borrow).
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000370let isTwoAddress = 1 in
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000371class SUBLW<bits<6> opcode, SDNode OpNode> :
372 LiteralFormat<opcode, (outs GPR:$dst),
373 (ins GPR:$src, i8imm:$literal),
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000374 "sublw $literal",
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000375 [(set GPR:$dst, (OpNode (i8 imm:$literal), GPR:$src))]>;
376
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000377let Defs = [STATUS] in {
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000378def sublw_1 : SUBLW<0, sub>;
379def sublw_2 : SUBLW<0, subc>;
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000380def sublw_cc : SUBLW<0, PIC16Subcc>;
381}
382
383// Call instruction.
384let isCall = 1 in {
385 def CALL: LiteralFormat<0x1, (outs), (ins i8imm:$func),
386 "call ${func}",
387 [(PIC16call diraddr:$func)]>;
388}
389
Sanjiv Guptac29f0c72009-03-10 10:35:34 +0000390let Uses = [STATUS] in
Sanjiv Gupta1b046942009-01-13 19:18:47 +0000391def pic16brcond: ControlFormat<0x0, (outs), (ins brtarget:$dst, CCOp:$cc),
392 "b$cc $dst",
393 [(PIC16Brcond bb:$dst, imm:$cc)]>;
394
395// Unconditional branch.
396def br_uncond: ControlFormat<0x0, (outs), (ins brtarget:$dst),
397 "goto $dst",
398 [(br bb:$dst)]>;
399
400// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
401// scheduler into a branch sequence.
402let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
403 def SELECT_CC_Int_ICC
404 : Pseudo<(outs GPR:$dst), (ins GPR:$T, GPR:$F, i8imm:$Cond),
405 "; SELECT_CC_Int_ICC PSEUDO!",
406 [(set GPR:$dst, (PIC16Selecticc GPR:$T, GPR:$F,
407 imm:$Cond))]>;
408}
409
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000410
411// Banksel.
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000412let isReMaterializable = 1 in {
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000413def banksel :
414 Pseudo<(outs BSR:$dst),
415 (ins i8mem:$ptr),
416 "banksel $ptr",
417 [(set BSR:$dst, (Banksel tglobaladdr:$ptr))]>;
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000418}
419
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000420// Return insn.
421def Return :
422 ControlFormat<0, (outs), (ins), "return", [(ret)]>;
423
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000424//===----------------------------------------------------------------------===//
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000425// PIC16 Replacment Patterns.
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000426//===----------------------------------------------------------------------===//
427
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000428// Identify an indirect store and select insns for it.
429def : Pat<(PIC16Store GPR:$val, (MTLO GPR:$loaddr), (MTHI GPR:$hiaddr),
430 imm:$offset),
431 (store_indirect GPR:$val,
432 (set_fsrhi (set_fsrlo GPR:$loaddr), GPR:$hiaddr),
433 imm:$offset)>;
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000434
Sanjiv Guptab1b5ffd2008-11-19 11:00:54 +0000435// Identify an indirect load and select insns for it.
436def : Pat<(PIC16Load (MTLO GPR:$loaddr), (MTHI GPR:$hiaddr),
437 imm:$offset),
438 (load_indirect (set_fsrhi (set_fsrlo GPR:$loaddr), GPR:$hiaddr),
439 imm:$offset)>;
Sanjiv Gupta0e687712008-05-13 09:02:57 +0000440