blob: fa177420163ebcb89c0c5cfbb0661d096ca7c243 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARM.h - Top-level interface for ARM representation---- --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the entry points for global functions defined in the LLVM
11// ARM back-end.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef TARGET_ARM_H
16#define TARGET_ARM_H
17
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include <cassert>
19
20namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000021
22class ARMTargetMachine;
23class FunctionPass;
Evan Cheng148b6a42007-07-05 21:15:40 +000024class MachineCodeEmitter;
Owen Andersoncb371882008-08-21 00:14:44 +000025class raw_ostream;
Evan Chenga8e29892007-01-19 07:51:42 +000026
27// Enums corresponding to ARM condition codes
28namespace ARMCC {
Jim Grosbach309c80a2008-10-08 16:24:35 +000029 // The CondCodes constants map directly to the 4-bit encoding of the
30 // condition field for predicated instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000031 enum CondCodes {
32 EQ,
33 NE,
34 HS,
35 LO,
36 MI,
37 PL,
38 VS,
39 VC,
40 HI,
41 LS,
42 GE,
43 LT,
44 GT,
45 LE,
46 AL
47 };
48
49 inline static CondCodes getOppositeCondition(CondCodes CC){
50 switch (CC) {
51 default: assert(0 && "Unknown condition code");
52 case EQ: return NE;
53 case NE: return EQ;
54 case HS: return LO;
55 case LO: return HS;
56 case MI: return PL;
57 case PL: return MI;
58 case VS: return VC;
59 case VC: return VS;
60 case HI: return LS;
61 case LS: return HI;
62 case GE: return LT;
63 case LT: return GE;
64 case GT: return LE;
65 case LE: return GT;
66 }
Rafael Espindola6f602de2006-08-24 16:13:15 +000067 }
Evan Chenga8e29892007-01-19 07:51:42 +000068}
Rafael Espindola6f602de2006-08-24 16:13:15 +000069
Evan Chenga8e29892007-01-19 07:51:42 +000070inline static const char *ARMCondCodeToString(ARMCC::CondCodes CC) {
71 switch (CC) {
72 default: assert(0 && "Unknown condition code");
73 case ARMCC::EQ: return "eq";
74 case ARMCC::NE: return "ne";
75 case ARMCC::HS: return "hs";
76 case ARMCC::LO: return "lo";
77 case ARMCC::MI: return "mi";
78 case ARMCC::PL: return "pl";
79 case ARMCC::VS: return "vs";
80 case ARMCC::VC: return "vc";
81 case ARMCC::HI: return "hi";
82 case ARMCC::LS: return "ls";
83 case ARMCC::GE: return "ge";
84 case ARMCC::LT: return "lt";
85 case ARMCC::GT: return "gt";
86 case ARMCC::LE: return "le";
87 case ARMCC::AL: return "al";
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000088 }
Evan Chenga8e29892007-01-19 07:51:42 +000089}
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000090
Evan Chenga8e29892007-01-19 07:51:42 +000091FunctionPass *createARMISelDag(ARMTargetMachine &TM);
Bill Wendling57f0db82009-02-24 08:30:20 +000092FunctionPass *createARMCodePrinterPass(raw_ostream &O,
93 ARMTargetMachine &TM,
Evan Cheng42bf74b2009-03-25 01:47:28 +000094 bool Fast, bool Verbose);
Evan Cheng148b6a42007-07-05 21:15:40 +000095FunctionPass *createARMCodeEmitterPass(ARMTargetMachine &TM,
96 MachineCodeEmitter &MCE);
Evan Chenga8e29892007-01-19 07:51:42 +000097FunctionPass *createARMLoadStoreOptimizationPass();
98FunctionPass *createARMConstantIslandPass();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000099
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000100} // end namespace llvm;
101
102// Defines symbolic names for ARM registers. This defines a mapping from
103// register name to register number.
104//
105#include "ARMGenRegisterNames.inc"
106
107// Defines symbolic names for the ARM instructions.
108//
109#include "ARMGenInstrNames.inc"
110
111
112#endif