blob: 3c6d21fc4097be68181c6f484973d87fa2104499 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033using namespace llvm;
34
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000035//===--------------------------------------------------------------------===//
36/// ARMDAGToDAGISel - ARM specific code to select ARM machine
37/// instructions for SelectionDAG operations.
38///
39namespace {
40class ARMDAGToDAGISel : public SelectionDAGISel {
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000041 ARMTargetMachine &TM;
42
Evan Chenga8e29892007-01-19 07:51:42 +000043 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
44 /// make the right decision when generating code for different targets.
45 const ARMSubtarget *Subtarget;
46
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000047public:
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000048 explicit ARMDAGToDAGISel(ARMTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000049 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000050 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051 }
52
Evan Chenga8e29892007-01-19 07:51:42 +000053 virtual const char *getPassName() const {
54 return "ARM Instruction Selection";
55 }
56
Dan Gohman475871a2008-07-27 21:46:04 +000057 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000058 virtual void InstructionSelect();
Dan Gohman475871a2008-07-27 21:46:04 +000059 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
60 SDValue &Offset, SDValue &Opc);
61 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
62 SDValue &Offset, SDValue &Opc);
63 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
64 SDValue &Offset, SDValue &Opc);
65 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
66 SDValue &Offset, SDValue &Opc);
67 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
68 SDValue &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000069
Dan Gohman475871a2008-07-27 21:46:04 +000070 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
71 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000072
Dan Gohman475871a2008-07-27 21:46:04 +000073 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
74 SDValue &Offset);
75 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
76 SDValue &Base, SDValue &OffImm,
77 SDValue &Offset);
78 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
79 SDValue &OffImm, SDValue &Offset);
80 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
81 SDValue &OffImm, SDValue &Offset);
82 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
83 SDValue &OffImm, SDValue &Offset);
84 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
85 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +000086
Dan Gohman475871a2008-07-27 21:46:04 +000087 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
88 SDValue &B, SDValue &C);
Evan Chenga8e29892007-01-19 07:51:42 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090 // Include the pieces autogenerated from the target description.
91#include "ARMGenDAGISel.inc"
92};
Evan Chenga8e29892007-01-19 07:51:42 +000093}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000094
Dan Gohmanf350b272008-08-23 02:25:05 +000095void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000096 DEBUG(BB->dump());
97
David Greene8ad4c002008-10-27 21:56:29 +000098 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +000099 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000100}
101
Dan Gohman475871a2008-07-27 21:46:04 +0000102bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
103 SDValue &Base, SDValue &Offset,
104 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000105 if (N.getOpcode() == ISD::MUL) {
106 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
107 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000108 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000109 if (RHSC & 1) {
110 RHSC = RHSC & ~1;
111 ARM_AM::AddrOpc AddSub = ARM_AM::add;
112 if (RHSC < 0) {
113 AddSub = ARM_AM::sub;
114 RHSC = - RHSC;
115 }
116 if (isPowerOf2_32(RHSC)) {
117 unsigned ShAmt = Log2_32(RHSC);
118 Base = Offset = N.getOperand(0);
119 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
120 ARM_AM::lsl),
121 MVT::i32);
122 return true;
123 }
124 }
125 }
126 }
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
129 Base = N;
130 if (N.getOpcode() == ISD::FrameIndex) {
131 int FI = cast<FrameIndexSDNode>(N)->getIndex();
132 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
133 } else if (N.getOpcode() == ARMISD::Wrapper) {
134 Base = N.getOperand(0);
135 }
136 Offset = CurDAG->getRegister(0, MVT::i32);
137 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
138 ARM_AM::no_shift),
139 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000140 return true;
141 }
Evan Chenga8e29892007-01-19 07:51:42 +0000142
143 // Match simple R +/- imm12 operands.
144 if (N.getOpcode() == ISD::ADD)
145 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000146 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000147 if ((RHSC >= 0 && RHSC < 0x1000) ||
148 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000149 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000150 if (Base.getOpcode() == ISD::FrameIndex) {
151 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
152 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
153 }
Evan Chenga8e29892007-01-19 07:51:42 +0000154 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000155
156 ARM_AM::AddrOpc AddSub = ARM_AM::add;
157 if (RHSC < 0) {
158 AddSub = ARM_AM::sub;
159 RHSC = - RHSC;
160 }
161 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000162 ARM_AM::no_shift),
163 MVT::i32);
164 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000165 }
Evan Chenga8e29892007-01-19 07:51:42 +0000166 }
167
168 // Otherwise this is R +/- [possibly shifted] R
169 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
170 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
171 unsigned ShAmt = 0;
172
173 Base = N.getOperand(0);
174 Offset = N.getOperand(1);
175
176 if (ShOpcVal != ARM_AM::no_shift) {
177 // Check to see if the RHS of the shift is a constant, if not, we can't fold
178 // it.
179 if (ConstantSDNode *Sh =
180 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000181 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000182 Offset = N.getOperand(1).getOperand(0);
183 } else {
184 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000185 }
186 }
Evan Chenga8e29892007-01-19 07:51:42 +0000187
188 // Try matching (R shl C) + (R).
189 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
190 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
191 if (ShOpcVal != ARM_AM::no_shift) {
192 // Check to see if the RHS of the shift is a constant, if not, we can't
193 // fold it.
194 if (ConstantSDNode *Sh =
195 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000196 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000197 Offset = N.getOperand(0).getOperand(0);
198 Base = N.getOperand(1);
199 } else {
200 ShOpcVal = ARM_AM::no_shift;
201 }
202 }
203 }
204
205 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
206 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000207 return true;
208}
209
Dan Gohman475871a2008-07-27 21:46:04 +0000210bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
211 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000212 unsigned Opcode = Op.getOpcode();
213 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
214 ? cast<LoadSDNode>(Op)->getAddressingMode()
215 : cast<StoreSDNode>(Op)->getAddressingMode();
216 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
217 ? ARM_AM::add : ARM_AM::sub;
218 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000220 if (Val >= 0 && Val < 0x1000) { // 12 bits.
221 Offset = CurDAG->getRegister(0, MVT::i32);
222 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
223 ARM_AM::no_shift),
224 MVT::i32);
225 return true;
226 }
227 }
228
229 Offset = N;
230 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
231 unsigned ShAmt = 0;
232 if (ShOpcVal != ARM_AM::no_shift) {
233 // Check to see if the RHS of the shift is a constant, if not, we can't fold
234 // it.
235 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000237 Offset = N.getOperand(0);
238 } else {
239 ShOpcVal = ARM_AM::no_shift;
240 }
241 }
242
243 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
244 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000245 return true;
246}
247
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Dan Gohman475871a2008-07-27 21:46:04 +0000249bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
250 SDValue &Base, SDValue &Offset,
251 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000252 if (N.getOpcode() == ISD::SUB) {
253 // X - C is canonicalize to X + -C, no need to handle it here.
254 Base = N.getOperand(0);
255 Offset = N.getOperand(1);
256 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
257 return true;
258 }
259
260 if (N.getOpcode() != ISD::ADD) {
261 Base = N;
262 if (N.getOpcode() == ISD::FrameIndex) {
263 int FI = cast<FrameIndexSDNode>(N)->getIndex();
264 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
265 }
266 Offset = CurDAG->getRegister(0, MVT::i32);
267 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
268 return true;
269 }
270
271 // If the RHS is +/- imm8, fold into addr mode.
272 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000273 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000274 if ((RHSC >= 0 && RHSC < 256) ||
275 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000276 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000277 if (Base.getOpcode() == ISD::FrameIndex) {
278 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
279 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
280 }
Evan Chenga8e29892007-01-19 07:51:42 +0000281 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000282
283 ARM_AM::AddrOpc AddSub = ARM_AM::add;
284 if (RHSC < 0) {
285 AddSub = ARM_AM::sub;
286 RHSC = - RHSC;
287 }
288 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000289 return true;
290 }
291 }
292
293 Base = N.getOperand(0);
294 Offset = N.getOperand(1);
295 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
296 return true;
297}
298
Dan Gohman475871a2008-07-27 21:46:04 +0000299bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
300 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000301 unsigned Opcode = Op.getOpcode();
302 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
303 ? cast<LoadSDNode>(Op)->getAddressingMode()
304 : cast<StoreSDNode>(Op)->getAddressingMode();
305 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
306 ? ARM_AM::add : ARM_AM::sub;
307 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000308 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000309 if (Val >= 0 && Val < 256) {
310 Offset = CurDAG->getRegister(0, MVT::i32);
311 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
312 return true;
313 }
314 }
315
316 Offset = N;
317 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
318 return true;
319}
320
321
Dan Gohman475871a2008-07-27 21:46:04 +0000322bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
323 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000324 if (N.getOpcode() != ISD::ADD) {
325 Base = N;
326 if (N.getOpcode() == ISD::FrameIndex) {
327 int FI = cast<FrameIndexSDNode>(N)->getIndex();
328 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
329 } else if (N.getOpcode() == ARMISD::Wrapper) {
330 Base = N.getOperand(0);
331 }
332 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
333 MVT::i32);
334 return true;
335 }
336
337 // If the RHS is +/- imm8, fold into addr mode.
338 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000339 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000340 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
341 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000342 if ((RHSC >= 0 && RHSC < 256) ||
343 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000344 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000345 if (Base.getOpcode() == ISD::FrameIndex) {
346 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
347 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
348 }
349
350 ARM_AM::AddrOpc AddSub = ARM_AM::add;
351 if (RHSC < 0) {
352 AddSub = ARM_AM::sub;
353 RHSC = - RHSC;
354 }
355 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000356 MVT::i32);
357 return true;
358 }
359 }
360 }
361
362 Base = N;
363 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
364 MVT::i32);
365 return true;
366}
367
Dan Gohman475871a2008-07-27 21:46:04 +0000368bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
369 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000370 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
371 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000372 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000373 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000374 MVT::i32);
375 return true;
376 }
377 return false;
378}
379
Dan Gohman475871a2008-07-27 21:46:04 +0000380bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
381 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000382 // FIXME dl should come from the parent load or store, not the address
383 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000384 if (N.getOpcode() != ISD::ADD) {
385 Base = N;
Dan Gohmanf033b5a2008-12-03 17:10:41 +0000386 // We must materialize a zero in a reg! Returning a constant here
387 // wouldn't work without additional code to position the node within
388 // ISel's topological ordering in a place where ISel will process it
389 // normally. Instead, just explicitly issue a tMOVri8 node!
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000390 Offset = SDValue(CurDAG->getTargetNode(ARM::tMOVi8, dl, MVT::i32,
Evan Chengc38f2bc2007-01-23 22:59:13 +0000391 CurDAG->getTargetConstant(0, MVT::i32)), 0);
392 return true;
393 }
394
Evan Chenga8e29892007-01-19 07:51:42 +0000395 Base = N.getOperand(0);
396 Offset = N.getOperand(1);
397 return true;
398}
399
Evan Cheng79d43262007-01-24 02:21:22 +0000400bool
Dan Gohman475871a2008-07-27 21:46:04 +0000401ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
402 unsigned Scale, SDValue &Base,
403 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000404 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000405 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000406 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
407 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000408 if (N.getOpcode() == ARMISD::Wrapper &&
409 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
410 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000411 }
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413 if (N.getOpcode() != ISD::ADD) {
414 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000415 Offset = CurDAG->getRegister(0, MVT::i32);
416 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000417 return true;
418 }
419
Evan Chengad0e4652007-02-06 00:22:06 +0000420 // Thumb does not have [sp, r] address mode.
421 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
422 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
423 if ((LHSR && LHSR->getReg() == ARM::SP) ||
424 (RHSR && RHSR->getReg() == ARM::SP)) {
425 Base = N;
426 Offset = CurDAG->getRegister(0, MVT::i32);
427 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
428 return true;
429 }
430
Evan Chenga8e29892007-01-19 07:51:42 +0000431 // If the RHS is + imm5 * scale, fold into addr mode.
432 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000433 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000434 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
435 RHSC /= Scale;
436 if (RHSC >= 0 && RHSC < 32) {
437 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000438 Offset = CurDAG->getRegister(0, MVT::i32);
439 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000440 return true;
441 }
442 }
443 }
444
Evan Chengc38f2bc2007-01-23 22:59:13 +0000445 Base = N.getOperand(0);
446 Offset = N.getOperand(1);
447 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
448 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000449}
450
Dan Gohman475871a2008-07-27 21:46:04 +0000451bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
452 SDValue &Base, SDValue &OffImm,
453 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000454 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000455}
456
Dan Gohman475871a2008-07-27 21:46:04 +0000457bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
458 SDValue &Base, SDValue &OffImm,
459 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000460 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000461}
462
Dan Gohman475871a2008-07-27 21:46:04 +0000463bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
464 SDValue &Base, SDValue &OffImm,
465 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000466 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000467}
468
Dan Gohman475871a2008-07-27 21:46:04 +0000469bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
470 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000471 if (N.getOpcode() == ISD::FrameIndex) {
472 int FI = cast<FrameIndexSDNode>(N)->getIndex();
473 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000474 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000475 return true;
476 }
Evan Cheng79d43262007-01-24 02:21:22 +0000477
Evan Chengad0e4652007-02-06 00:22:06 +0000478 if (N.getOpcode() != ISD::ADD)
479 return false;
480
481 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000482 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
483 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000484 // If the RHS is + imm8 * scale, fold into addr mode.
485 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000486 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000487 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
488 RHSC >>= 2;
489 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000490 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000491 if (Base.getOpcode() == ISD::FrameIndex) {
492 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
493 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
494 }
Evan Cheng79d43262007-01-24 02:21:22 +0000495 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
496 return true;
497 }
498 }
499 }
500 }
Evan Chenga8e29892007-01-19 07:51:42 +0000501
502 return false;
503}
504
Dan Gohman475871a2008-07-27 21:46:04 +0000505bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
506 SDValue N,
507 SDValue &BaseReg,
508 SDValue &ShReg,
509 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000510 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
511
512 // Don't match base register only case. That is matched to a separate
513 // lower complexity pattern with explicit register operand.
514 if (ShOpcVal == ARM_AM::no_shift) return false;
515
516 BaseReg = N.getOperand(0);
517 unsigned ShImmVal = 0;
518 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
519 ShReg = CurDAG->getRegister(0, MVT::i32);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000520 ShImmVal = RHS->getZExtValue() & 31;
Evan Chenga8e29892007-01-19 07:51:42 +0000521 } else {
522 ShReg = N.getOperand(1);
523 }
524 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
525 MVT::i32);
526 return true;
527}
528
Evan Chengee568cf2007-07-05 07:15:27 +0000529/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000530static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000531 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
532}
533
Evan Chenga8e29892007-01-19 07:51:42 +0000534
Dan Gohman475871a2008-07-27 21:46:04 +0000535SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000536 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000537 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000538
Dan Gohmane8be6c62008-07-17 19:10:17 +0000539 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000540 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000541
542 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000543 default: break;
544 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000545 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000546 bool UseCP = true;
547 if (Subtarget->isThumb())
548 UseCP = (Val > 255 && // MOV
549 ~Val > 255 && // MOV + MVN
550 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
551 else
552 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
553 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
554 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
555 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000556 SDValue CPIdx =
Evan Chenga8e29892007-01-19 07:51:42 +0000557 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
558 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000559
560 SDNode *ResNode;
561 if (Subtarget->isThumb())
Dale Johannesened2eee62009-02-06 01:31:28 +0000562 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng012f2d92007-01-24 08:53:17 +0000563 CPIdx, CurDAG->getEntryNode());
564 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000565 SDValue Ops[] = {
Evan Cheng012f2d92007-01-24 08:53:17 +0000566 CPIdx,
567 CurDAG->getRegister(0, MVT::i32),
568 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000569 getAL(CurDAG),
570 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000571 CurDAG->getEntryNode()
572 };
Dale Johannesened2eee62009-02-06 01:31:28 +0000573 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
574 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000575 }
Dan Gohman475871a2008-07-27 21:46:04 +0000576 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000577 return NULL;
578 }
579
580 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000581 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000582 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000583 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000584 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000585 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000586 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng44bec522007-05-15 01:29:07 +0000587 if (Subtarget->isThumb())
588 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
589 CurDAG->getTargetConstant(0, MVT::i32));
Evan Chengee568cf2007-07-05 07:15:27 +0000590 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000591 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000592 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
593 CurDAG->getRegister(0, MVT::i32) };
594 return CurDAG->SelectNodeTo(N, ARM::ADDri, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000595 }
Evan Chenga8e29892007-01-19 07:51:42 +0000596 }
Evan Chengad0e4652007-02-06 00:22:06 +0000597 case ISD::ADD: {
Evan Cheng9d7b5302009-03-26 19:09:01 +0000598 if (!Subtarget->isThumb())
599 break;
Evan Chengad0e4652007-02-06 00:22:06 +0000600 // Select add sp, c to tADDhirr.
Dan Gohman475871a2008-07-27 21:46:04 +0000601 SDValue N0 = Op.getOperand(0);
602 SDValue N1 = Op.getOperand(1);
Evan Chengad0e4652007-02-06 00:22:06 +0000603 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
604 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
605 if (LHSR && LHSR->getReg() == ARM::SP) {
606 std::swap(N0, N1);
607 std::swap(LHSR, RHSR);
608 }
609 if (RHSR && RHSR->getReg() == ARM::SP) {
Evan Chengad0e4652007-02-06 00:22:06 +0000610 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), N0, N1);
611 }
612 break;
613 }
Evan Chenga8e29892007-01-19 07:51:42 +0000614 case ISD::MUL:
Evan Cheng79d43262007-01-24 02:21:22 +0000615 if (Subtarget->isThumb())
616 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000617 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000618 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000619 if (!RHSV) break;
620 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Dan Gohman475871a2008-07-27 21:46:04 +0000621 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000622 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
Dan Gohman475871a2008-07-27 21:46:04 +0000623 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000624 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000625 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
626 CurDAG->getRegister(0, MVT::i32) };
627 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000628 }
629 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Dan Gohman475871a2008-07-27 21:46:04 +0000630 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000631 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
Dan Gohman475871a2008-07-27 21:46:04 +0000632 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000633 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000634 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000635 CurDAG->getRegister(0, MVT::i32) };
636 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000637 }
638 }
639 break;
640 case ARMISD::FMRRD:
Dale Johannesened2eee62009-02-06 01:31:28 +0000641 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000642 Op.getOperand(0), getAL(CurDAG),
643 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000644 case ISD::UMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000645 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000646 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
647 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000648 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000649 }
Dan Gohman525178c2007-10-08 18:33:35 +0000650 case ISD::SMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000651 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000652 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
653 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000654 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000655 }
Evan Chenga8e29892007-01-19 07:51:42 +0000656 case ISD::LOAD: {
657 LoadSDNode *LD = cast<LoadSDNode>(Op);
658 ISD::MemIndexedMode AM = LD->getAddressingMode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000659 MVT LoadedVT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +0000660 if (AM != ISD::UNINDEXED) {
Dan Gohman475871a2008-07-27 21:46:04 +0000661 SDValue Offset, AMOpc;
Evan Chenga8e29892007-01-19 07:51:42 +0000662 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
663 unsigned Opcode = 0;
664 bool Match = false;
665 if (LoadedVT == MVT::i32 &&
666 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
667 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
668 Match = true;
669 } else if (LoadedVT == MVT::i16 &&
670 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
671 Match = true;
672 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
673 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
674 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
675 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
676 if (LD->getExtensionType() == ISD::SEXTLOAD) {
677 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
678 Match = true;
679 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
680 }
681 } else {
682 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
683 Match = true;
684 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
685 }
686 }
687 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000688
Evan Chenga8e29892007-01-19 07:51:42 +0000689 if (Match) {
Dan Gohman475871a2008-07-27 21:46:04 +0000690 SDValue Chain = LD->getChain();
691 SDValue Base = LD->getBasePtr();
Dan Gohman475871a2008-07-27 21:46:04 +0000692 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Evan Chengee568cf2007-07-05 07:15:27 +0000693 CurDAG->getRegister(0, MVT::i32), Chain };
Dale Johannesened2eee62009-02-06 01:31:28 +0000694 return CurDAG->getTargetNode(Opcode, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000695 MVT::Other, Ops, 6);
Evan Chenga8e29892007-01-19 07:51:42 +0000696 }
697 }
698 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000699 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000700 }
Evan Chengee568cf2007-07-05 07:15:27 +0000701 case ARMISD::BRCOND: {
702 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
703 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
704 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000705
Evan Chengee568cf2007-07-05 07:15:27 +0000706 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
707 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
708 // Pattern complexity = 6 cost = 1 size = 0
709
710 unsigned Opc = Subtarget->isThumb() ? ARM::tBcc : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +0000711 SDValue Chain = Op.getOperand(0);
712 SDValue N1 = Op.getOperand(1);
713 SDValue N2 = Op.getOperand(2);
714 SDValue N3 = Op.getOperand(3);
715 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000716 assert(N1.getOpcode() == ISD::BasicBlock);
717 assert(N2.getOpcode() == ISD::Constant);
718 assert(N3.getOpcode() == ISD::Register);
719
Dan Gohman475871a2008-07-27 21:46:04 +0000720 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000721 cast<ConstantSDNode>(N2)->getZExtValue()),
722 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000723 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dale Johannesenf90b2a72009-02-06 02:08:06 +0000724 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
725 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +0000726 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +0000727 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +0000728 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +0000729 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +0000730 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000731 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +0000732 return NULL;
733 }
734 case ARMISD::CMOV: {
735 bool isThumb = Subtarget->isThumb();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000736 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000737 SDValue N0 = Op.getOperand(0);
738 SDValue N1 = Op.getOperand(1);
739 SDValue N2 = Op.getOperand(2);
740 SDValue N3 = Op.getOperand(3);
741 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000742 assert(N2.getOpcode() == ISD::Constant);
743 assert(N3.getOpcode() == ISD::Register);
744
745 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
746 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
747 // Pattern complexity = 18 cost = 1 size = 0
Dan Gohman475871a2008-07-27 21:46:04 +0000748 SDValue CPTmp0;
749 SDValue CPTmp1;
750 SDValue CPTmp2;
Evan Chengee568cf2007-07-05 07:15:27 +0000751 if (!isThumb && VT == MVT::i32 &&
752 SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000753 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000754 cast<ConstantSDNode>(N2)->getZExtValue()),
755 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000756 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000757 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chengee568cf2007-07-05 07:15:27 +0000758 }
759
760 // Pattern: (ARMcmov:i32 GPR:i32:$false,
761 // (imm:i32)<<P:Predicate_so_imm>><<X:so_imm_XFORM>>:$true,
762 // (imm:i32):$cc)
763 // Emits: (MOVCCi:i32 GPR:i32:$false,
764 // (so_imm_XFORM:i32 (imm:i32):$true), (imm:i32):$cc)
765 // Pattern complexity = 10 cost = 1 size = 0
766 if (VT == MVT::i32 &&
767 N3.getOpcode() == ISD::Constant &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000768 Predicate_so_imm(N3.getNode())) {
Dan Gohman475871a2008-07-27 21:46:04 +0000769 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000770 cast<ConstantSDNode>(N1)->getZExtValue()),
771 MVT::i32);
Gabor Greifba36cb52008-08-28 21:40:38 +0000772 Tmp1 = Transform_so_imm_XFORM(Tmp1.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +0000773 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000774 cast<ConstantSDNode>(N2)->getZExtValue()),
775 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000776 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000777 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000778 }
779
780 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
781 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
782 // Pattern complexity = 6 cost = 1 size = 0
783 //
784 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
785 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
786 // Pattern complexity = 6 cost = 11 size = 0
787 //
788 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +0000789 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000790 cast<ConstantSDNode>(N2)->getZExtValue()),
791 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000792 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000793 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000794 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000795 default: assert(false && "Illegal conditional move type!");
796 break;
797 case MVT::i32:
798 Opc = isThumb ? ARM::tMOVCCr : ARM::MOVCCr;
799 break;
800 case MVT::f32:
801 Opc = ARM::FCPYScc;
802 break;
803 case MVT::f64:
804 Opc = ARM::FCPYDcc;
805 break;
806 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000807 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000808 }
809 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000810 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000811 SDValue N0 = Op.getOperand(0);
812 SDValue N1 = Op.getOperand(1);
813 SDValue N2 = Op.getOperand(2);
814 SDValue N3 = Op.getOperand(3);
815 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000816 assert(N2.getOpcode() == ISD::Constant);
817 assert(N3.getOpcode() == ISD::Register);
818
Dan Gohman475871a2008-07-27 21:46:04 +0000819 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000820 cast<ConstantSDNode>(N2)->getZExtValue()),
821 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000822 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000823 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000824 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000825 default: assert(false && "Illegal conditional move type!");
826 break;
827 case MVT::f32:
828 Opc = ARM::FNEGScc;
829 break;
830 case MVT::f64:
831 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000832 break;
Evan Chengee568cf2007-07-05 07:15:27 +0000833 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000834 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000835 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000836
837 case ISD::DECLARE: {
838 SDValue Chain = Op.getOperand(0);
839 SDValue N1 = Op.getOperand(1);
840 SDValue N2 = Op.getOperand(2);
841 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000842 // FIXME: handle VLAs.
843 if (!FINode) {
844 ReplaceUses(Op.getValue(0), Chain);
845 return NULL;
846 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000847 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
848 N2 = N2.getOperand(0);
849 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000850 if (!Ld) {
851 ReplaceUses(Op.getValue(0), Chain);
852 return NULL;
853 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000854 SDValue BasePtr = Ld->getBasePtr();
855 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
856 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
857 "llvm.dbg.variable should be a constantpool node");
858 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
859 GlobalValue *GV = 0;
860 if (CP->isMachineConstantPoolEntry()) {
861 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
862 GV = ACPV->getGV();
863 } else
864 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000865 if (!GV) {
866 ReplaceUses(Op.getValue(0), Chain);
867 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000868 }
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000869
870 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
871 TLI.getPointerTy());
872 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
873 SDValue Ops[] = { Tmp1, Tmp2, Chain };
874 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
875 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +0000876 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000877 }
878
Evan Chenga8e29892007-01-19 07:51:42 +0000879 return SelectCode(Op);
880}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000881
882/// createARMISelDag - This pass converts a legalized DAG into a
883/// ARM-specific DAG, ready for instruction scheduling.
884///
Evan Chenga8e29892007-01-19 07:51:42 +0000885FunctionPass *llvm::createARMISelDag(ARMTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000886 return new ARMDAGToDAGISel(TM);
887}