blob: a7dbe99231249725baa4fbf912716c7a7122b77a [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner47f01f12005-09-08 19:50:41 +000017//===----------------------------------------------------------------------===//
18// Selection DAG Type Constraint definitions.
19//
Chris Lattnerb85c64c2005-09-08 23:17:26 +000020// Note that the semantics of these constraints are hard coded into tblgen. To
21// modify or add constraints, you have to hack tblgen.
Chris Lattner47f01f12005-09-08 19:50:41 +000022//
23
24class SDTypeConstraint<int opnum> {
25 int OperandNum = opnum;
26}
27
28// SDTCisVT - The specified operand has exactly this VT.
29class SDTCisVT <int OpNum, ValueType vt> : SDTypeConstraint<OpNum> {
30 ValueType VT = vt;
31}
32
33// SDTCisInt - The specified operand is has integer type.
34class SDTCisInt<int OpNum> : SDTypeConstraint<OpNum>;
35
36// SDTCisFP - The specified operand is has floating point type.
37class SDTCisFP <int OpNum> : SDTypeConstraint<OpNum>;
38
39// SDTCisSameAs - The two specified operands have identical types.
40class SDTCisSameAs<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
41 int OtherOperandNum = OtherOp;
42}
43
44// SDTCisVTSmallerThanOp - The specified operand is a VT SDNode, and its type is
45// smaller than the 'Other' operand.
46class SDTCisVTSmallerThanOp<int OpNum, int OtherOp> : SDTypeConstraint<OpNum> {
47 int OtherOperandNum = OtherOp;
48}
49
50//===----------------------------------------------------------------------===//
51// Selection DAG Type Profile definitions.
52//
53// These use the constraints defined above to describe the type requirements of
54// the various nodes. These are not hard coded into tblgen, allowing targets to
55// add their own if needed.
56//
57
58// SDTypeProfile - This profile describes the type requirements of a Selection
59// DAG node.
60class SDTypeProfile<int numresults, int numoperands,
61 list<SDTypeConstraint> constraints> {
62 int NumResults = numresults;
63 int NumOperands = numoperands;
64 list<SDTypeConstraint> Constraints = constraints;
65}
66
67// Builtin profiles.
68def SDTImm : SDTypeProfile<1, 0, [SDTCisInt<0>]>; // for 'imm'.
69def SDTVT : SDTypeProfile<1, 0, [SDTCisVT<0, OtherVT>]>; // for 'vt'
Chris Lattnerb85c64c2005-09-08 23:17:26 +000070def SDTBinOp : SDTypeProfile<1, 2, [ // add, mul, etc.
71 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
72]>;
Chris Lattner47f01f12005-09-08 19:50:41 +000073def SDTIntBinOp : SDTypeProfile<1, 2, [ // and, or, xor, udiv, etc.
74 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>
75]>;
76def SDTIntUnaryOp : SDTypeProfile<1, 1, [ // ctlz
77 SDTCisSameAs<0, 1>, SDTCisInt<0>
78]>;
79def SDTExtInreg : SDTypeProfile<1, 2, [ // sext_inreg
80 SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisVT<2, OtherVT>,
81 SDTCisVTSmallerThanOp<2, 1>
82]>;
83
84
85//===----------------------------------------------------------------------===//
86// Selection DAG Node definitions.
87//
88class SDNode<string opcode, SDTypeProfile typeprof, string sdclass = "SDNode"> {
Chris Lattner7cd09cf2005-09-03 00:21:51 +000089 string Opcode = opcode;
90 string SDClass = sdclass;
Chris Lattner47f01f12005-09-08 19:50:41 +000091 SDTypeProfile TypeProfile = typeprof;
Chris Lattner6159fb22005-09-02 22:35:53 +000092}
93
Chris Lattner218a15d2005-09-02 21:18:00 +000094def set;
Chris Lattnere147ceb2005-09-03 01:28:40 +000095def node;
Chris Lattner7cd09cf2005-09-03 00:21:51 +000096
Chris Lattner47f01f12005-09-08 19:50:41 +000097def imm : SDNode<"ISD::Constant" , SDTImm , "ConstantSDNode">;
98def vt : SDNode<"ISD::VALUETYPE" , SDTVT , "VTSDNode">;
99def and : SDNode<"ISD::AND" , SDTIntBinOp>;
100def or : SDNode<"ISD::OR" , SDTIntBinOp>;
101def xor : SDNode<"ISD::XOR" , SDTIntBinOp>;
102def add : SDNode<"ISD::ADD" , SDTBinOp>;
103def sub : SDNode<"ISD::SUB" , SDTBinOp>;
104def mul : SDNode<"ISD::MUL" , SDTBinOp>;
105def sdiv : SDNode<"ISD::SDIV" , SDTBinOp>;
106def udiv : SDNode<"ISD::UDIV" , SDTIntBinOp>;
107def mulhs : SDNode<"ISD::MULHS" , SDTIntBinOp>;
108def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp>;
109def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG", SDTExtInreg>;
110def ctlz : SDNode<"ISD::CTLZ" , SDTIntUnaryOp>;
111
112
113//===----------------------------------------------------------------------===//
114// Selection DAG Pattern Fragments.
115//
Chris Lattner6159fb22005-09-02 22:35:53 +0000116
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000117/// PatFrag - Represents a pattern fragment. This can match something on the
118/// DAG, frame a single node to multiply nested other fragments.
119///
Chris Lattner3e63ead2005-09-08 17:33:10 +0000120class PatFrag<dag ops, dag frag, code pred = [{}], code xform = [{}]> {
Chris Lattnere147ceb2005-09-03 01:28:40 +0000121 dag Operands = ops;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000122 dag Fragment = frag;
123 code Predicate = pred;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000124 code OperandTransform = xform;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000125}
Chris Lattner3e63ead2005-09-08 17:33:10 +0000126
127// PatLeaf's are pattern fragments that have no operands. This is just a helper
128// to define immediates and other common things concisely.
129class PatLeaf<dag frag, code pred = [{}], code xform = [{}]>
130 : PatFrag<(ops), frag, pred, xform>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000131
132// Leaf fragments.
133
Chris Lattnere147ceb2005-09-03 01:28:40 +0000134def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
135def immZero : PatLeaf<(imm), [{ return N->isNullValue(); }]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000136
Chris Lattnere147ceb2005-09-03 01:28:40 +0000137def vtInt : PatLeaf<(vt), [{ return MVT::isInteger(N->getVT()); }]>;
138def vtFP : PatLeaf<(vt), [{ return MVT::isFloatingPoint(N->getVT()); }]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000139
140// Other helper fragments.
141
Chris Lattnere147ceb2005-09-03 01:28:40 +0000142def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
143def ineg : PatFrag<(ops node:$in), (sub immZero, node:$in)>;
144
Chris Lattner47f01f12005-09-08 19:50:41 +0000145
146
147//===----------------------------------------------------------------------===//
148// PowerPC specific pattern fragments.
Chris Lattner3e63ead2005-09-08 17:33:10 +0000149
150def immSExt16 : PatLeaf<(imm), [{
151 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
152 // field. Used by instructions like 'addi'.
153 return (int)N->getValue() == (short)N->getValue();
154}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000155def immZExt16 : PatLeaf<(imm), [{
156 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
157 // field. Used by instructions like 'ori'.
158 return (unsigned)N->getValue() == (unsigned short)N->getValue();
159}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000160def imm16Shifted : PatLeaf<(imm), [{
161 // imm16Shifted predicate - True if only bits in the top 16-bits of the
162 // immediate are set. Used by instructions like 'addis'.
163 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
164}], [{
Chris Lattnerbfde0802005-09-08 17:40:49 +0000165 // Transformation function: shift the immediate value down into the low bits.
Chris Lattner3e63ead2005-09-08 17:33:10 +0000166 return getI32Imm((unsigned)N->getValue() >> 16);
167}]>;
168
Chris Lattnerbfde0802005-09-08 17:40:49 +0000169/*
170// Example of a legalize expander: Only for PPC64.
171def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
172 [(set f64:$tmp , (FCTIDZ f64:$src)),
173 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
174 (store f64:$tmp, i32:$tmpFI),
175 (set i64:$dst, (load i32:$tmpFI))],
176 Subtarget_PPC64>;
177*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000178
Chris Lattner47f01f12005-09-08 19:50:41 +0000179
180
181//===----------------------------------------------------------------------===//
182// PowerPC Flag Definitions.
183
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000184class isPPC64 { bit PPC64 = 1; }
185class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000186class isDOT {
187 list<Register> Defs = [CR0];
188 bit RC = 1;
189}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000190
Chris Lattner47f01f12005-09-08 19:50:41 +0000191
192
193//===----------------------------------------------------------------------===//
194// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000195
Nate Begemanc3306122004-08-21 05:56:39 +0000196def u5imm : Operand<i8> {
197 let PrintMethod = "printU5ImmOperand";
198}
Nate Begeman07aada82004-08-30 02:28:06 +0000199def u6imm : Operand<i8> {
200 let PrintMethod = "printU6ImmOperand";
201}
Nate Begemaned428532004-09-04 05:00:00 +0000202def s16imm : Operand<i16> {
203 let PrintMethod = "printS16ImmOperand";
204}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000205def u16imm : Operand<i16> {
206 let PrintMethod = "printU16ImmOperand";
207}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000208def target : Operand<i32> {
209 let PrintMethod = "printBranchOperand";
210}
211def piclabel: Operand<i32> {
212 let PrintMethod = "printPICLabel";
213}
Nate Begemaned428532004-09-04 05:00:00 +0000214def symbolHi: Operand<i32> {
215 let PrintMethod = "printSymbolHi";
216}
217def symbolLo: Operand<i32> {
218 let PrintMethod = "printSymbolLo";
219}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000220def crbitm: Operand<i8> {
221 let PrintMethod = "printcrbitm";
222}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000223
Chris Lattner47f01f12005-09-08 19:50:41 +0000224
225
226//===----------------------------------------------------------------------===//
227// PowerPC Instruction Definitions.
228
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000229// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000230def PHI : Pseudo<(ops variable_ops), "; PHI">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000231
Nate Begemanb816f022004-10-07 22:30:03 +0000232let isLoad = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000233def ADJCALLSTACKDOWN : Pseudo<(ops u16imm), "; ADJCALLSTACKDOWN">;
234def ADJCALLSTACKUP : Pseudo<(ops u16imm), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +0000235}
Chris Lattner2b544002005-08-24 23:08:16 +0000236def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
237def IMPLICIT_DEF_FP : Pseudo<(ops FPRC:$rD), "; %rD = IMPLICIT_DEF_FP">;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000238
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000239// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
240// scheduler into a branch sequence.
241let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
242 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
243 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
244 def SELECT_CC_FP : Pseudo<(ops FPRC:$dst, CRRC:$cond, FPRC:$T, FPRC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +0000245 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000246}
247
248
Chris Lattner47f01f12005-09-08 19:50:41 +0000249let isTerminator = 1 in {
250 let isReturn = 1 in
251 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
252 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
253}
254
Chris Lattner7a823bd2005-02-15 20:26:49 +0000255let Defs = [LR] in
256 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000257
Misha Brukmanb2edb442004-06-28 18:23:35 +0000258let isBranch = 1, isTerminator = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000259 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm, target:$true, target:$false),
260 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +0000261 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
262//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
263 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
264//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +0000265
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000266 // FIXME: 4*CR# needs to be added to the BI field!
267 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000268 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000269 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000270 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000271 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000272 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000273 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000274 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000275 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000276 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000277 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000278 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000279 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000280}
281
Chris Lattnerfc879282005-05-15 20:11:44 +0000282let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000283 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000284 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
285 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000286 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000287 CR0,CR1,CR5,CR6,CR7] in {
288 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000289 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
290 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
291 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000292}
293
Nate Begeman07aada82004-08-30 02:28:06 +0000294// D-Form instructions. Most instructions that perform an operation on a
295// register and an immediate are of this type.
296//
Nate Begemanb816f022004-10-07 22:30:03 +0000297let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000298def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000299 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000300def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000301 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000302def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000303 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000304def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000305 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000306def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000307 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000308def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000309 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000310}
Chris Lattner57226fb2005-04-19 04:59:28 +0000311def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000312 "addi $rD, $rA, $imm",
313 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000314def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000315 "addic $rD, $rA, $imm",
316 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000317def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000318 "addic. $rD, $rA, $imm",
319 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000320def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000321 "addis $rD, $rA, $imm",
322 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000323def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000324 "la $rD, $sym($rA)",
325 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000326def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000327 "mulli $rD, $rA, $imm",
328 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000329def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000330 "subfic $rD, $rA, $imm",
331 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000332def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000333 "li $rD, $imm",
334 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000335def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000336 "lis $rD, $imm",
337 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000338let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000339def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000340 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000341def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000342 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000343def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000344 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000345def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000346 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000347def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000348 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000349}
Chris Lattner57226fb2005-04-19 04:59:28 +0000350def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000351 "andi. $dst, $src1, $src2",
352 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000353def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000354 "andis. $dst, $src1, $src2",
355 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000356def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000357 "ori $dst, $src1, $src2",
358 [(set GPRC:$rD, (or GPRC:$rA, immZExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000359def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000360 "oris $dst, $src1, $src2",
361 [(set GPRC:$rD, (or GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000362def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000363 "xori $dst, $src1, $src2",
364 [(set GPRC:$rD, (xor GPRC:$rA, immZExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000365def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000366 "xoris $dst, $src1, $src2",
367 [(set GPRC:$rD, (xor GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000368def NOP : DForm_4_zero<24, (ops), "nop">;
369def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000370 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000371def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000372 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000373def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
374 "cmpdi $crD, $rA, $imm">, isPPC64;
375def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000376 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000377def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000378 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000379def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
380 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000381let isLoad = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000382def LFS : DForm_8<48, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000383 "lfs $rD, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000384def LFD : DForm_8<50, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000385 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000386}
387let isStore = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000388def STFS : DForm_9<52, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000389 "stfs $rS, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000390def STFD : DForm_9<54, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000391 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000392}
Nate Begemaned428532004-09-04 05:00:00 +0000393
394// DS-Form instructions. Load/Store instructions available in PPC-64
395//
Nate Begemanb816f022004-10-07 22:30:03 +0000396let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000397def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
398 "lwa $rT, $DS($rA)">, isPPC64;
399def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
400 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000401}
402let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000403def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
404 "std $rT, $DS($rA)">, isPPC64;
405def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
406 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000407}
Nate Begemanc3306122004-08-21 05:56:39 +0000408
Nate Begeman07aada82004-08-30 02:28:06 +0000409// X-Form instructions. Most instructions that perform an operation on a
410// register and another register are of this type.
411//
Nate Begemanb816f022004-10-07 22:30:03 +0000412let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000413def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000414 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000415def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000416 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000417def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000418 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000419def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
420 "lwax $dst, $base, $index">, isPPC64;
421def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000422 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000423def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
424 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000425}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000426def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
427 "nand $rA, $rS, $rB",
428 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000429def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000430 "and $rA, $rS, $rB",
431 [(set GPRC:$rT, (and GPRC:$rA, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000432def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000433 "and. $rA, $rS, $rB",
434 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000435def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000436 "andc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000437 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000438def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000439 "or $rA, $rS, $rB",
440 [(set GPRC:$rT, (or GPRC:$rA, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000441def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
442 "nor $rA, $rS, $rB",
443 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000444def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000445 "or. $rA, $rS, $rB",
446 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000447def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000448 "orc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000449 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
450def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
451 "eqv $rA, $rS, $rB",
452 [(set GPRC:$rT, (not (xor GPRC:$rA, GPRC:$rB)))]>;
453def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
454 "xor $rA, $rS, $rB",
455 [(set GPRC:$rT, (xor GPRC:$rA, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000456def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000457 "sld $rA, $rS, $rB",
458 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000459def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000460 "slw $rA, $rS, $rB",
461 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000462def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000463 "srd $rA, $rS, $rB",
464 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000465def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000466 "srw $rA, $rS, $rB",
467 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000468def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000469 "srad $rA, $rS, $rB",
470 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000471def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000472 "sraw $rA, $rS, $rB",
473 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000474let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000475def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000476 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000477def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000478 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000479def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000480 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000481def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000482 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000483def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
484 "stdx $rS, $rA, $rB">, isPPC64;
485def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
486 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000487}
Chris Lattner883059f2005-04-19 05:15:18 +0000488def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begemanc3306122004-08-21 05:56:39 +0000489 "srawi $rA, $rS, $SH">;
Chris Lattner883059f2005-04-19 05:15:18 +0000490def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000491 "cntlzw $rA, $rS",
492 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000493def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000494 "extsb $rA, $rS",
495 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000496def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000497 "extsh $rA, $rS",
498 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000499def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000500 "extsw $rA, $rS",
501 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000502def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000503 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000504def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000505 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000506def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000507 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000508def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
509 "cmpd $crD, $rA, $rB">, isPPC64;
510def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000511 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000512def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
513 "cmpld $crD, $rA, $rB">, isPPC64;
514def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman33162522005-03-29 21:54:38 +0000515 "fcmpo $crD, $fA, $fB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000516def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000517 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000518let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000519def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000520 "lfsx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000521def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000522 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000523}
Chris Lattner883059f2005-04-19 05:15:18 +0000524def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000525 "fcfid $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000526def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000527 "fctidz $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000528def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB),
Nate Begemand332fd52004-08-29 22:02:43 +0000529 "fctiwz $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000530def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000531 "fabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000532def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000533 "fmr $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000534def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000535 "fnabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000536def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000537 "fneg $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000538def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000539 "frsp $frD, $frB">;
Nate Begemanadeb43d2005-07-20 22:42:00 +0000540def FSQRT : XForm_26<63, 22, (ops FPRC:$frD, FPRC:$frB),
541 "fsqrt $frD, $frB">;
542def FSQRTS : XForm_26<59, 22, (ops FPRC:$frD, FPRC:$frB),
543 "fsqrts $frD, $frB">;
544
Nate Begemanb816f022004-10-07 22:30:03 +0000545let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000546def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000547 "stfsx $frS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000548def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000549 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000550}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000551
Nate Begeman07aada82004-08-30 02:28:06 +0000552// XL-Form instructions. condition register logical ops.
553//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000554def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000555 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000556
557// XFX-Form instructions. Instructions that deal with SPRs
558//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000559// Note that although LR should be listed as `8' and CTR as `9' in the SPR
560// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
561// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000562def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
563def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
564def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000565def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000566 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000567def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
568 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000569def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
570def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000571
Nate Begeman07aada82004-08-30 02:28:06 +0000572// XS-Form instructions. Just 'sradi'
573//
Chris Lattner883059f2005-04-19 05:15:18 +0000574def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000575 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000576
577// XO-Form instructions. Arithmetic instructions that can set overflow bit
578//
Chris Lattner14522e32005-04-19 05:21:30 +0000579def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000580 "add $rT, $rA, $rB",
581 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000582def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000583 "addc $rT, $rA, $rB",
584 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000585def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000586 "adde $rT, $rA, $rB",
587 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000588def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000589 "divd $rT, $rA, $rB",
590 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000591def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000592 "divdu $rT, $rA, $rB",
593 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000594def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000595 "divw $rT, $rA, $rB",
596 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000597def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000598 "divwu $rT, $rA, $rB",
599 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000600def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000601 "mulhw $rT, $rA, $rB",
602 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000603def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000604 "mulhwu $rT, $rA, $rB",
605 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000606def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000607 "mulld $rT, $rA, $rB",
608 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000609def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000610 "mullw $rT, $rA, $rB",
611 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000612def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000613 "subf $rT, $rA, $rB",
614 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000615def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000616 "subfc $rT, $rA, $rB",
617 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000618def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000619 "subfe $rT, $rA, $rB",
620 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000621def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000622 "addme $rT, $rA",
623 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000624def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000625 "addze $rT, $rA",
626 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000627def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000628 "neg $rT, $rA",
629 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000630def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000631 "subfze $rT, $rA",
632 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000633
634// A-Form instructions. Most of the instructions executed in the FPU are of
635// this type.
636//
Chris Lattner14522e32005-04-19 05:21:30 +0000637def FMADD : AForm_1<63, 29,
Nate Begeman07aada82004-08-30 02:28:06 +0000638 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
639 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000640def FMADDS : AForm_1<59, 29,
Nate Begeman178bb342005-04-04 23:01:51 +0000641 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
642 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000643def FMSUB : AForm_1<63, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000644 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
645 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000646def FMSUBS : AForm_1<59, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000647 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
648 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000649def FNMADD : AForm_1<63, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000650 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
651 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000652def FNMADDS : AForm_1<59, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000653 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
654 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000655def FNMSUB : AForm_1<63, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000656 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
657 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000658def FNMSUBS : AForm_1<59, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000659 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
660 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000661def FSEL : AForm_1<63, 23,
Nate Begeman07aada82004-08-30 02:28:06 +0000662 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
663 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000664def FADD : AForm_2<63, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000665 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
666 "fadd $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000667def FADDS : AForm_2<59, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000668 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
669 "fadds $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000670def FDIV : AForm_2<63, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000671 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
672 "fdiv $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000673def FDIVS : AForm_2<59, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000674 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
675 "fdivs $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000676def FMUL : AForm_3<63, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000677 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
678 "fmul $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000679def FMULS : AForm_3<59, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000680 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
681 "fmuls $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000682def FSUB : AForm_2<63, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000683 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
684 "fsub $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000685def FSUBS : AForm_2<59, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000686 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
687 "fsubs $FRT, $FRA, $FRB">;
688
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000689// M-Form instructions. rotate and mask instructions.
690//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000691let isTwoAddress = 1 in {
Chris Lattner14522e32005-04-19 05:21:30 +0000692def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000693 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
694 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
695}
Chris Lattner14522e32005-04-19 05:21:30 +0000696def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000697 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
698 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000699def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000700 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000701 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
702def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000703 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
704 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000705
706// MD-Form instructions. 64 bit rotate instructions.
707//
Chris Lattner14522e32005-04-19 05:21:30 +0000708def RLDICL : MDForm_1<30, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000709 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000710 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000711def RLDICR : MDForm_1<30, 1,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000712 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000713 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000714
Chris Lattnerbe686a82004-12-16 16:31:57 +0000715def PowerPCInstrInfo : InstrInfo {
716 let PHIInst = PHI;
717
718 let TSFlagsFields = [ "VMX", "PPC64" ];
719 let TSFlagsShifts = [ 0, 1 ];
720
721 let isLittleEndianEncoding = 1;
722}