blob: 59495409e6dbd298f14e3191feb9eedc151c62ed [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000116def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
117def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
118def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000119def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000120def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000121def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
122def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
123def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
124def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000125def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
126def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000127def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000128def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000129def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000130def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000131def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
132def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000133
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000134// FIXME: Eventually this will be just "hasV6T2Ops".
135def UseMovt : Predicate<"Subtarget->useMovt()">;
136def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
137
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000138//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000139// ARM Flag Definitions.
140
141class RegConstraint<string C> {
142 string Constraints = C;
143}
144
145//===----------------------------------------------------------------------===//
146// ARM specific transformation functions and pattern fragments.
147//
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
150// so_imm_neg def below.
151def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000153}]>;
154
155// so_imm_not_XFORM - Return a so_imm value packed into the format described for
156// so_imm_not def below.
157def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000159}]>;
160
161// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
162def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000163 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000164 return v == 8 || v == 16 || v == 24;
165}]>;
166
167/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
168def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000170}]>;
171
172/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
173def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000175}]>;
176
Jim Grosbach64171712010-02-16 21:07:46 +0000177def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000178 PatLeaf<(imm), [{
179 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
180 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Evan Chenga2515702007-03-19 07:09:02 +0000182def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000183 PatLeaf<(imm), [{
184 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
185 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000186
187// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
188def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000189 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000190}]>;
191
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000192/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
193/// e.g., 0xf000ffff
194def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000195 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000196 uint32_t v = (uint32_t)N->getZExtValue();
197 if (v == 0xffffffff)
198 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000199 // there can be 1's on either or both "outsides", all the "inside"
200 // bits must be 0's
201 unsigned int lsb = 0, msb = 31;
202 while (v & (1 << msb)) --msb;
203 while (v & (1 << lsb)) ++lsb;
204 for (unsigned int i = lsb; i <= msb; ++i) {
205 if (v & (1 << i))
206 return 0;
207 }
208 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000209}] > {
210 let PrintMethod = "printBitfieldInvMaskImmOperand";
211}
212
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000213/// Split a 32-bit immediate into two 16 bit parts.
214def lo16 : SDNodeXForm<imm, [{
215 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
216 MVT::i32);
217}]>;
218
219def hi16 : SDNodeXForm<imm, [{
220 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
221}]>;
222
223def lo16AllZero : PatLeaf<(i32 imm), [{
224 // Returns true if all low 16-bits are 0.
225 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000226}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000227
Jim Grosbach64171712010-02-16 21:07:46 +0000228/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229/// [0.65535].
230def imm0_65535 : PatLeaf<(i32 imm), [{
231 return (uint32_t)N->getZExtValue() < 65536;
232}]>;
233
Evan Cheng37f25d92008-08-28 23:39:26 +0000234class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
235class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Jim Grosbach0a145f32010-02-16 20:17:57 +0000237/// adde and sube predicates - True based on whether the carry flag output
238/// will be needed or not.
239def adde_dead_carry :
240 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
241 [{return !N->hasAnyUseOfValue(1);}]>;
242def sube_dead_carry :
243 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
244 [{return !N->hasAnyUseOfValue(1);}]>;
245def adde_live_carry :
246 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
247 [{return N->hasAnyUseOfValue(1);}]>;
248def sube_live_carry :
249 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
250 [{return N->hasAnyUseOfValue(1);}]>;
251
Evan Chenga8e29892007-01-19 07:51:42 +0000252//===----------------------------------------------------------------------===//
253// Operand Definitions.
254//
255
256// Branch target.
257def brtarget : Operand<OtherVT>;
258
Evan Chenga8e29892007-01-19 07:51:42 +0000259// A list of registers separated by comma. Used by load/store multiple.
260def reglist : Operand<i32> {
261 let PrintMethod = "printRegisterList";
262}
263
264// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
265def cpinst_operand : Operand<i32> {
266 let PrintMethod = "printCPInstOperand";
267}
268
269def jtblock_operand : Operand<i32> {
270 let PrintMethod = "printJTBlockOperand";
271}
Evan Cheng66ac5312009-07-25 00:33:29 +0000272def jt2block_operand : Operand<i32> {
273 let PrintMethod = "printJT2BlockOperand";
274}
Evan Chenga8e29892007-01-19 07:51:42 +0000275
276// Local PC labels.
277def pclabel : Operand<i32> {
278 let PrintMethod = "printPCLabel";
279}
280
281// shifter_operand operands: so_reg and so_imm.
282def so_reg : Operand<i32>, // reg reg imm
283 ComplexPattern<i32, 3, "SelectShifterOperandReg",
284 [shl,srl,sra,rotr]> {
285 let PrintMethod = "printSORegOperand";
286 let MIOperandInfo = (ops GPR, GPR, i32imm);
287}
288
289// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
290// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
291// represented in the imm field in the same 12-bit form that they are encoded
292// into so_imm instructions: the 8-bit immediate is the least significant bits
293// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
294def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000295 PatLeaf<(imm), [{
296 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
297 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000298 let PrintMethod = "printSOImmOperand";
299}
300
Evan Chengc70d1842007-03-20 08:11:30 +0000301// Break so_imm's up into two pieces. This handles immediates with up to 16
302// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
303// get the first/second pieces.
304def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000305 PatLeaf<(imm), [{
306 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
307 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000308 let PrintMethod = "printSOImm2PartOperand";
309}
310
311def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000312 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000314}]>;
315
316def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000317 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000319}]>;
320
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000321def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
322 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
323 }]> {
324 let PrintMethod = "printSOImm2PartOperand";
325}
326
327def so_neg_imm2part_1 : SDNodeXForm<imm, [{
328 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
329 return CurDAG->getTargetConstant(V, MVT::i32);
330}]>;
331
332def so_neg_imm2part_2 : SDNodeXForm<imm, [{
333 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
334 return CurDAG->getTargetConstant(V, MVT::i32);
335}]>;
336
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000337/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
338def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
339 return (int32_t)N->getZExtValue() < 32;
340}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000341
342// Define ARM specific addressing modes.
343
344// addrmode2 := reg +/- reg shop imm
345// addrmode2 := reg +/- imm12
346//
347def addrmode2 : Operand<i32>,
348 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
349 let PrintMethod = "printAddrMode2Operand";
350 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
351}
352
353def am2offset : Operand<i32>,
354 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
355 let PrintMethod = "printAddrMode2OffsetOperand";
356 let MIOperandInfo = (ops GPR, i32imm);
357}
358
359// addrmode3 := reg +/- reg
360// addrmode3 := reg +/- imm8
361//
362def addrmode3 : Operand<i32>,
363 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
364 let PrintMethod = "printAddrMode3Operand";
365 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
366}
367
368def am3offset : Operand<i32>,
369 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
370 let PrintMethod = "printAddrMode3OffsetOperand";
371 let MIOperandInfo = (ops GPR, i32imm);
372}
373
374// addrmode4 := reg, <mode|W>
375//
376def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000377 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000378 let PrintMethod = "printAddrMode4Operand";
379 let MIOperandInfo = (ops GPR, i32imm);
380}
381
382// addrmode5 := reg +/- imm8*4
383//
384def addrmode5 : Operand<i32>,
385 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
386 let PrintMethod = "printAddrMode5Operand";
387 let MIOperandInfo = (ops GPR, i32imm);
388}
389
Bob Wilson8b024a52009-07-01 23:16:05 +0000390// addrmode6 := reg with optional writeback
391//
392def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000393 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000394 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000395 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000396}
397
Evan Chenga8e29892007-01-19 07:51:42 +0000398// addrmodepc := pc + reg
399//
400def addrmodepc : Operand<i32>,
401 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
402 let PrintMethod = "printAddrModePCOperand";
403 let MIOperandInfo = (ops GPR, i32imm);
404}
405
Bob Wilson4f38b382009-08-21 21:58:55 +0000406def nohash_imm : Operand<i32> {
407 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000408}
409
Evan Chenga8e29892007-01-19 07:51:42 +0000410//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000411
Evan Cheng37f25d92008-08-28 23:39:26 +0000412include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413
414//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000415// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000416//
417
Evan Cheng3924f782008-08-29 07:36:24 +0000418/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000419/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000420multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
421 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000422 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000423 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000424 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
425 let Inst{25} = 1;
426 }
Evan Chengedda31c2008-11-05 18:35:52 +0000427 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000428 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000429 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000430 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000431 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000432 let isCommutable = Commutable;
433 }
Evan Chengedda31c2008-11-05 18:35:52 +0000434 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000435 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000436 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
437 let Inst{25} = 0;
438 }
Evan Chenga8e29892007-01-19 07:51:42 +0000439}
440
Evan Cheng1e249e32009-06-25 20:59:23 +0000441/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000442/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000443let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000444multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
445 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000446 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000447 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000449 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 let Inst{25} = 1;
451 }
Evan Chengedda31c2008-11-05 18:35:52 +0000452 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000453 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000454 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
455 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000456 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000457 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000458 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 }
Evan Chengedda31c2008-11-05 18:35:52 +0000460 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000461 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000462 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000463 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 let Inst{25} = 0;
465 }
Evan Cheng071a2792007-09-11 19:55:27 +0000466}
Evan Chengc85e8322007-07-05 07:13:32 +0000467}
468
469/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000470/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000471/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000472let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000473multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
474 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000475 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000476 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000478 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 let Inst{25} = 1;
480 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000481 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000482 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000484 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000485 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000486 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000487 let isCommutable = Commutable;
488 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000489 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000490 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000492 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 let Inst{25} = 0;
494 }
Evan Cheng071a2792007-09-11 19:55:27 +0000495}
Evan Chenga8e29892007-01-19 07:51:42 +0000496}
497
Evan Chenga8e29892007-01-19 07:51:42 +0000498/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
499/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000500/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
501multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000503 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000505 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000506 let Inst{11-10} = 0b00;
507 let Inst{19-16} = 0b1111;
508 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000509 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000510 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000512 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000513 let Inst{19-16} = 0b1111;
514 }
Evan Chenga8e29892007-01-19 07:51:42 +0000515}
516
517/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
518/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000519multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
520 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000521 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000522 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000523 Requires<[IsARM, HasV6]> {
524 let Inst{11-10} = 0b00;
525 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000526 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
527 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000528 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000529 [(set GPR:$dst, (opnode GPR:$LHS,
530 (rotr GPR:$RHS, rot_imm:$rot)))]>,
531 Requires<[IsARM, HasV6]>;
532}
533
Evan Cheng62674222009-06-25 23:34:10 +0000534/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
535let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000536multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
537 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000538 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000539 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000540 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000541 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000542 let Inst{25} = 1;
543 }
Evan Cheng62674222009-06-25 23:34:10 +0000544 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000545 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000546 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000547 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000548 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000549 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000550 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000551 }
Evan Cheng62674222009-06-25 23:34:10 +0000552 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000553 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000554 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000555 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000556 let Inst{25} = 0;
557 }
Jim Grosbache5165492009-11-09 00:11:35 +0000558}
559// Carry setting variants
560let Defs = [CPSR] in {
561multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
562 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000563 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000564 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000565 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000566 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000567 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000568 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000569 }
Evan Cheng62674222009-06-25 23:34:10 +0000570 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000571 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000572 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000573 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000574 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000575 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000576 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000577 }
Evan Cheng62674222009-06-25 23:34:10 +0000578 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000579 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000580 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000581 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000582 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000583 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000584 }
Evan Cheng071a2792007-09-11 19:55:27 +0000585}
Evan Chengc85e8322007-07-05 07:13:32 +0000586}
Jim Grosbache5165492009-11-09 00:11:35 +0000587}
Evan Chengc85e8322007-07-05 07:13:32 +0000588
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000589//===----------------------------------------------------------------------===//
590// Instructions
591//===----------------------------------------------------------------------===//
592
Evan Chenga8e29892007-01-19 07:51:42 +0000593//===----------------------------------------------------------------------===//
594// Miscellaneous Instructions.
595//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000596
Evan Chenga8e29892007-01-19 07:51:42 +0000597/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
598/// the function. The first operand is the ID# for this instruction, the second
599/// is the index into the MachineConstantPool that this is, the third is the
600/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000601let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000602def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000603PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000604 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000605 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000606
Evan Cheng071a2792007-09-11 19:55:27 +0000607let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000608def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000609PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000610 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000611 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000612
Jim Grosbach64171712010-02-16 21:07:46 +0000613def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000614PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000615 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000616 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000617}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000618
Johnny Chenf4d81052010-02-12 22:53:19 +0000619def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000620 [/* For disassembly only; pattern left blank */]>,
621 Requires<[IsARM, HasV6T2]> {
622 let Inst{27-16} = 0b001100100000;
623 let Inst{7-0} = 0b00000000;
624}
625
Johnny Chenf4d81052010-02-12 22:53:19 +0000626def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
627 [/* For disassembly only; pattern left blank */]>,
628 Requires<[IsARM, HasV6T2]> {
629 let Inst{27-16} = 0b001100100000;
630 let Inst{7-0} = 0b00000001;
631}
632
633def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
634 [/* For disassembly only; pattern left blank */]>,
635 Requires<[IsARM, HasV6T2]> {
636 let Inst{27-16} = 0b001100100000;
637 let Inst{7-0} = 0b00000010;
638}
639
640def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
641 [/* For disassembly only; pattern left blank */]>,
642 Requires<[IsARM, HasV6T2]> {
643 let Inst{27-16} = 0b001100100000;
644 let Inst{7-0} = 0b00000011;
645}
646
647def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
648 [/* For disassembly only; pattern left blank */]>,
649 Requires<[IsARM, HasV6T2]> {
650 let Inst{27-16} = 0b001100100000;
651 let Inst{7-0} = 0b00000100;
652}
653
Johnny Chenc6f7b272010-02-11 18:12:29 +0000654// The i32imm operand $val can be used by a debugger to store more information
655// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000656def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000657 [/* For disassembly only; pattern left blank */]>,
658 Requires<[IsARM]> {
659 let Inst{27-20} = 0b00010010;
660 let Inst{7-4} = 0b0111;
661}
662
Johnny Chenb98e1602010-02-12 18:55:33 +0000663// Change Processor State is a system instruction -- for disassembly only.
664// The singleton $opt operand contains the following information:
665// opt{4-0} = mode from Inst{4-0}
666// opt{5} = changemode from Inst{17}
667// opt{8-6} = AIF from Inst{8-6}
668// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chenf4d81052010-02-12 22:53:19 +0000669def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}",
Johnny Chenb98e1602010-02-12 18:55:33 +0000670 [/* For disassembly only; pattern left blank */]>,
671 Requires<[IsARM]> {
672 let Inst{31-28} = 0b1111;
673 let Inst{27-20} = 0b00010000;
674 let Inst{16} = 0;
675 let Inst{5} = 0;
676}
677
Johnny Chena1e76212010-02-13 02:51:09 +0000678def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
679 [/* For disassembly only; pattern left blank */]>,
680 Requires<[IsARM]> {
681 let Inst{31-28} = 0b1111;
682 let Inst{27-20} = 0b00010000;
683 let Inst{16} = 1;
684 let Inst{9} = 1;
685 let Inst{7-4} = 0b0000;
686}
687
688def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
689 [/* For disassembly only; pattern left blank */]>,
690 Requires<[IsARM]> {
691 let Inst{31-28} = 0b1111;
692 let Inst{27-20} = 0b00010000;
693 let Inst{16} = 1;
694 let Inst{9} = 0;
695 let Inst{7-4} = 0b0000;
696}
697
Johnny Chenf4d81052010-02-12 22:53:19 +0000698def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000699 [/* For disassembly only; pattern left blank */]>,
700 Requires<[IsARM, HasV7]> {
701 let Inst{27-16} = 0b001100100000;
702 let Inst{7-4} = 0b1111;
703}
704
Johnny Chenba6e0332010-02-11 17:14:31 +0000705// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000706def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000707 [/* For disassembly only; pattern left blank */]>,
708 Requires<[IsARM]> {
709 let Inst{27-25} = 0b011;
710 let Inst{24-20} = 0b11111;
711 let Inst{7-5} = 0b111;
712 let Inst{4} = 0b1;
713}
714
Evan Cheng12c3a532008-11-06 17:48:05 +0000715// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000716let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000717def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000718 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000719 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000720
Evan Cheng325474e2008-01-07 23:56:57 +0000721let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000722def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000723 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000724 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000725
Evan Chengd87293c2008-11-06 08:47:38 +0000726def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000727 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000728 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
729
Evan Chengd87293c2008-11-06 08:47:38 +0000730def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000731 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000732 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
733
Evan Chengd87293c2008-11-06 08:47:38 +0000734def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000735 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000736 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
737
Evan Chengd87293c2008-11-06 08:47:38 +0000738def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000739 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000740 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
741}
Chris Lattner13c63102008-01-06 05:55:01 +0000742let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000743def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000744 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000745 [(store GPR:$src, addrmodepc:$addr)]>;
746
Evan Chengd87293c2008-11-06 08:47:38 +0000747def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000748 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000749 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
750
Evan Chengd87293c2008-11-06 08:47:38 +0000751def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000752 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000753 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
754}
Evan Cheng12c3a532008-11-06 17:48:05 +0000755} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000756
Evan Chenge07715c2009-06-23 05:25:29 +0000757
758// LEApcrel - Load a pc-relative address into a register without offending the
759// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000760def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000761 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000762 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
763 "${:private}PCRELL${:uid}+8))\n"),
764 !strconcat("${:private}PCRELL${:uid}:\n\t",
765 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000766 []>;
767
Evan Cheng023dd3f2009-06-24 23:14:45 +0000768def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000769 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000770 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000771 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000772 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000773 "${:private}PCRELL${:uid}+8))\n"),
774 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000775 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 []> {
777 let Inst{25} = 1;
778}
Evan Chenge07715c2009-06-23 05:25:29 +0000779
Evan Chenga8e29892007-01-19 07:51:42 +0000780//===----------------------------------------------------------------------===//
781// Control Flow Instructions.
782//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000783
Jim Grosbachc732adf2009-09-30 01:35:11 +0000784let isReturn = 1, isTerminator = 1, isBarrier = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000785 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000786 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000787 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000788 let Inst{7-4} = 0b0001;
789 let Inst{19-8} = 0b111111111111;
790 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000791}
Rafael Espindola27185192006-09-29 21:20:16 +0000792
Bob Wilson04ea6e52009-10-28 00:37:03 +0000793// Indirect branches
794let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000795 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000796 [(brind GPR:$dst)]> {
797 let Inst{7-4} = 0b0001;
798 let Inst{19-8} = 0b111111111111;
799 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000800 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000801 }
802}
803
Evan Chenga8e29892007-01-19 07:51:42 +0000804// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000805// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000806let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
807 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000808 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000809 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000810 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000811 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000812
Bob Wilson54fc1242009-06-22 21:01:46 +0000813// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000814let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000815 Defs = [R0, R1, R2, R3, R12, LR,
816 D0, D1, D2, D3, D4, D5, D6, D7,
817 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000818 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000819 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000820 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000821 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000822 Requires<[IsARM, IsNotDarwin]> {
823 let Inst{31-28} = 0b1110;
824 }
Evan Cheng277f0742007-06-19 21:05:09 +0000825
Evan Cheng12c3a532008-11-06 17:48:05 +0000826 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000827 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000828 [(ARMcall_pred tglobaladdr:$func)]>,
829 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000830
Evan Chenga8e29892007-01-19 07:51:42 +0000831 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000832 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000833 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000834 [(ARMcall GPR:$func)]>,
835 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000836 let Inst{7-4} = 0b0011;
837 let Inst{19-8} = 0b111111111111;
838 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000839 }
840
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000841 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000842 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
843 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000844 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000845 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000846 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000847 let Inst{7-4} = 0b0001;
848 let Inst{19-8} = 0b111111111111;
849 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000850 }
851}
852
853// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000854let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000855 Defs = [R0, R1, R2, R3, R9, R12, LR,
856 D0, D1, D2, D3, D4, D5, D6, D7,
857 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000858 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000859 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000860 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000861 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
862 let Inst{31-28} = 0b1110;
863 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000864
865 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000866 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000867 [(ARMcall_pred tglobaladdr:$func)]>,
868 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000869
870 // ARMv5T and above
871 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000872 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000873 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
874 let Inst{7-4} = 0b0011;
875 let Inst{19-8} = 0b111111111111;
876 let Inst{27-20} = 0b00010010;
877 }
878
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000879 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000880 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
881 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000882 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000883 [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000884 let Inst{7-4} = 0b0001;
885 let Inst{19-8} = 0b111111111111;
886 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000887 }
Rafael Espindola35574632006-07-18 17:00:30 +0000888}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000889
David Goodwin1a8f36e2009-08-12 18:31:53 +0000890let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000891 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000892 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000893 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000894 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000895 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000896
Owen Anderson20ab2902007-11-12 07:39:39 +0000897 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000898 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000899 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000900 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +0000901 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000902 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000903 let Inst{20} = 0; // S Bit
904 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000905 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000906 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000907 def BR_JTm : JTI<(outs),
908 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000909 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000910 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
911 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000912 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000913 let Inst{20} = 1; // L bit
914 let Inst{21} = 0; // W bit
915 let Inst{22} = 0; // B bit
916 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000917 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000918 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000919 def BR_JTadd : JTI<(outs),
920 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000921 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000922 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
923 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000924 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000925 let Inst{20} = 0; // S bit
926 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000927 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000928 }
929 } // isNotDuplicable = 1, isIndirectBranch = 1
930 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000931
Evan Chengc85e8322007-07-05 07:13:32 +0000932 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +0000933 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000934 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +0000935 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000936 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000937}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000938
Johnny Chena1e76212010-02-13 02:51:09 +0000939// Branch and Exchange Jazelle -- for disassembly only
940def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
941 [/* For disassembly only; pattern left blank */]> {
942 let Inst{23-20} = 0b0010;
943 //let Inst{19-8} = 0xfff;
944 let Inst{7-4} = 0b0010;
945}
946
Johnny Chen0296f3e2010-02-16 21:59:54 +0000947// Secure Monitor Call is a system instruction -- for disassembly only
948def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
949 [/* For disassembly only; pattern left blank */]> {
950 let Inst{23-20} = 0b0110;
951 let Inst{7-4} = 0b0111;
952}
953
Johnny Chen64dfb782010-02-16 20:04:27 +0000954// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +0000955let isCall = 1 in {
956def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
957 [/* For disassembly only; pattern left blank */]>;
958}
959
Johnny Chenfb566792010-02-17 21:39:10 +0000960// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +0000961def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
962 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +0000963 [/* For disassembly only; pattern left blank */]> {
964 let Inst{31-28} = 0b1111;
965 let Inst{22-20} = 0b110; // W = 1
966}
967
968def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
969 NoItinerary, "srs${addr:submode}\tsp, $mode",
970 [/* For disassembly only; pattern left blank */]> {
971 let Inst{31-28} = 0b1111;
972 let Inst{22-20} = 0b100; // W = 0
973}
974
Johnny Chenfb566792010-02-17 21:39:10 +0000975// Return From Exception is a system instruction -- for disassembly only
976def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
977 NoItinerary, "rfe${addr:submode}\t$base!",
978 [/* For disassembly only; pattern left blank */]> {
979 let Inst{31-28} = 0b1111;
980 let Inst{22-20} = 0b011; // W = 1
981}
982
983def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
984 NoItinerary, "rfe${addr:submode}\t$base",
985 [/* For disassembly only; pattern left blank */]> {
986 let Inst{31-28} = 0b1111;
987 let Inst{22-20} = 0b001; // W = 0
988}
989
Evan Chenga8e29892007-01-19 07:51:42 +0000990//===----------------------------------------------------------------------===//
991// Load / store Instructions.
992//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000993
Evan Chenga8e29892007-01-19 07:51:42 +0000994// Load
Jim Grosbach64171712010-02-16 21:07:46 +0000995let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000996def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000997 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000998 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000999
Evan Chengfa775d02007-03-19 07:20:03 +00001000// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +00001001let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
1002 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001003def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001004 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001005
Evan Chenga8e29892007-01-19 07:51:42 +00001006// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001007def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001008 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001009 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001010
Jim Grosbach64171712010-02-16 21:07:46 +00001011def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001012 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001013 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001014
Evan Chenga8e29892007-01-19 07:51:42 +00001015// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001016def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001017 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001018 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001019
David Goodwin5d598aa2009-08-19 18:00:44 +00001020def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001021 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001022 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001023
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001024let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001025// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001026def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001027 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001028 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001029
Evan Chenga8e29892007-01-19 07:51:42 +00001030// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001031def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001032 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001033 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001034
Evan Chengd87293c2008-11-06 08:47:38 +00001035def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001036 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001037 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001038
Evan Chengd87293c2008-11-06 08:47:38 +00001039def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001040 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001041 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001042
Evan Chengd87293c2008-11-06 08:47:38 +00001043def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001044 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001045 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001046
Evan Chengd87293c2008-11-06 08:47:38 +00001047def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001048 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001049 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001050
Evan Chengd87293c2008-11-06 08:47:38 +00001051def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001052 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001053 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001054
Evan Chengd87293c2008-11-06 08:47:38 +00001055def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001056 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001057 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001058
Evan Chengd87293c2008-11-06 08:47:38 +00001059def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001060 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001061 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001062
Evan Chengd87293c2008-11-06 08:47:38 +00001063def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001064 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001065 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001066
Evan Chengd87293c2008-11-06 08:47:38 +00001067def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001068 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001069 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001070
1071// For disassembly only
1072def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1073 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1074 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1075 Requires<[IsARM, HasV5TE]>;
1076
1077// For disassembly only
1078def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1079 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1080 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1081 Requires<[IsARM, HasV5TE]>;
1082
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001083}
Evan Chenga8e29892007-01-19 07:51:42 +00001084
Johnny Chenadb561d2010-02-18 03:27:42 +00001085// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001086
1087def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1088 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1089 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1090 let Inst{21} = 1; // overwrite
1091}
1092
1093def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001094 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1095 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1096 let Inst{21} = 1; // overwrite
1097}
1098
1099def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1100 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1101 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1102 let Inst{21} = 1; // overwrite
1103}
1104
1105def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1106 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1107 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1108 let Inst{21} = 1; // overwrite
1109}
1110
1111def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1112 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1113 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001114 let Inst{21} = 1; // overwrite
1115}
1116
Evan Chenga8e29892007-01-19 07:51:42 +00001117// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001118def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001119 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001120 [(store GPR:$src, addrmode2:$addr)]>;
1121
1122// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001123def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1124 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001125 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1126
David Goodwin5d598aa2009-08-19 18:00:44 +00001127def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001128 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001129 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1130
1131// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001132let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001133def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001134 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001135 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001136
1137// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001138def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001139 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001140 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001141 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001142 [(set GPR:$base_wb,
1143 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1144
Evan Chengd87293c2008-11-06 08:47:38 +00001145def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001146 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001147 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001148 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001149 [(set GPR:$base_wb,
1150 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1151
Evan Chengd87293c2008-11-06 08:47:38 +00001152def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001153 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001154 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001155 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001156 [(set GPR:$base_wb,
1157 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1158
Evan Chengd87293c2008-11-06 08:47:38 +00001159def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001160 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001161 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001162 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001163 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1164 GPR:$base, am3offset:$offset))]>;
1165
Evan Chengd87293c2008-11-06 08:47:38 +00001166def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001167 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001168 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001169 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001170 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1171 GPR:$base, am2offset:$offset))]>;
1172
Evan Chengd87293c2008-11-06 08:47:38 +00001173def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001174 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001175 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001176 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001177 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1178 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001179
Johnny Chen39a4bb32010-02-18 22:31:18 +00001180// For disassembly only
1181def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1182 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1183 StMiscFrm, IIC_iStoreru,
1184 "strd", "\t$src1, $src2, [$base, $offset]!",
1185 "$base = $base_wb", []>;
1186
1187// For disassembly only
1188def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1189 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1190 StMiscFrm, IIC_iStoreru,
1191 "strd", "\t$src1, $src2, [$base], $offset",
1192 "$base = $base_wb", []>;
1193
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001194// STRT and STRBT are for disassembly only.
1195
1196def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001197 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001198 StFrm, IIC_iStoreru,
1199 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1200 [/* For disassembly only; pattern left blank */]> {
1201 let Inst{21} = 1; // overwrite
1202}
1203
1204def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001205 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001206 StFrm, IIC_iStoreru,
1207 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1208 [/* For disassembly only; pattern left blank */]> {
1209 let Inst{21} = 1; // overwrite
1210}
1211
Evan Chenga8e29892007-01-19 07:51:42 +00001212//===----------------------------------------------------------------------===//
1213// Load / store multiple Instructions.
1214//
1215
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001216let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001217def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001218 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001219 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001220 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001221
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001222let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001223def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001224 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001225 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001226 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001227
1228//===----------------------------------------------------------------------===//
1229// Move Instructions.
1230//
1231
Evan Chengcd799b92009-06-12 20:46:18 +00001232let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001233def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001234 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001235 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001236 let Inst{25} = 0;
1237}
1238
Jim Grosbach64171712010-02-16 21:07:46 +00001239def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001240 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001241 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001242 let Inst{25} = 0;
1243}
Evan Chenga2515702007-03-19 07:09:02 +00001244
Evan Chengb3379fb2009-02-05 08:42:55 +00001245let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001246def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001247 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001248 let Inst{25} = 1;
1249}
1250
1251let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001252def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001253 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001255 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001256 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001257 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001258 let Inst{25} = 1;
1259}
1260
Evan Cheng5adb66a2009-09-28 09:14:39 +00001261let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001262def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1263 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001264 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001265 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001266 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001267 lo16AllZero:$imm))]>, UnaryDP,
1268 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001269 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001270 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001271}
Evan Cheng13ab0202007-07-10 18:08:01 +00001272
Evan Cheng20956592009-10-21 08:15:52 +00001273def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1274 Requires<[IsARM, HasV6T2]>;
1275
David Goodwinca01a8d2009-09-01 18:32:09 +00001276let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001277def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001278 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001279 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001280
Johnny Chen8f5e0402010-02-19 02:12:06 +00001281//===----------------------------------------------------------------------===//
1282// Shift Instructions.
1283//
1284// These are for disassembly only. See also MOVs above.
1285
1286class AShI<string opc, bits<2> type>
1287 : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src, am3offset:$offset), LdMiscFrm,
1288 IIC_iMOVsr, opc, "\t$dst, $src, $offset", []>, UnaryDP {
1289 let Inst{6-5} = type;
1290 let Inst{25} = 0;
1291}
1292
1293def LSL : AShI<"lsl", 0b00>;
1294def LSR : AShI<"lsr", 0b01>;
1295def ASR : AShI<"asr", 0b10>;
1296def ROR : AShI<"ror", 0b11>;
1297
1298def RRX : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), LdMiscFrm, IIC_iMOVsr,
1299 "rrx", "\t$dst, $src", []>, UnaryDP {
1300 let Inst{25} = 0;
1301 let Inst{11-7} = 0b00000;
1302 let Inst{6-4} = 0b110;
1303}
1304
Evan Chenga8e29892007-01-19 07:51:42 +00001305// These aren't really mov instructions, but we have to define them this way
1306// due to flag operands.
1307
Evan Cheng071a2792007-09-11 19:55:27 +00001308let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001309def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001310 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001311 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001312def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001313 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001314 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001315}
Evan Chenga8e29892007-01-19 07:51:42 +00001316
Evan Chenga8e29892007-01-19 07:51:42 +00001317//===----------------------------------------------------------------------===//
1318// Extend Instructions.
1319//
1320
1321// Sign extenders
1322
Evan Cheng97f48c32008-11-06 22:15:19 +00001323defm SXTB : AI_unary_rrot<0b01101010,
1324 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1325defm SXTH : AI_unary_rrot<0b01101011,
1326 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001327
Evan Cheng97f48c32008-11-06 22:15:19 +00001328defm SXTAB : AI_bin_rrot<0b01101010,
1329 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1330defm SXTAH : AI_bin_rrot<0b01101011,
1331 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001332
1333// TODO: SXT(A){B|H}16
1334
1335// Zero extenders
1336
1337let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001338defm UXTB : AI_unary_rrot<0b01101110,
1339 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1340defm UXTH : AI_unary_rrot<0b01101111,
1341 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1342defm UXTB16 : AI_unary_rrot<0b01101100,
1343 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001344
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001345def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001346 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001347def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001348 (UXTB16r_rot GPR:$Src, 8)>;
1349
Evan Cheng97f48c32008-11-06 22:15:19 +00001350defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001351 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001352defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001353 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001354}
1355
Evan Chenga8e29892007-01-19 07:51:42 +00001356// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1357//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001358
Evan Chenga8e29892007-01-19 07:51:42 +00001359// TODO: UXT(A){B|H}16
1360
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001361def SBFX : I<(outs GPR:$dst),
1362 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1363 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001364 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001365 Requires<[IsARM, HasV6T2]> {
1366 let Inst{27-21} = 0b0111101;
1367 let Inst{6-4} = 0b101;
1368}
1369
1370def UBFX : I<(outs GPR:$dst),
1371 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1372 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001373 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001374 Requires<[IsARM, HasV6T2]> {
1375 let Inst{27-21} = 0b0111111;
1376 let Inst{6-4} = 0b101;
1377}
1378
Evan Chenga8e29892007-01-19 07:51:42 +00001379//===----------------------------------------------------------------------===//
1380// Arithmetic Instructions.
1381//
1382
Jim Grosbach26421962008-10-14 20:36:24 +00001383defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001384 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001385defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001386 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001387
Evan Chengc85e8322007-07-05 07:13:32 +00001388// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001389defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1390 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1391defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001392 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001393
Evan Cheng62674222009-06-25 23:34:10 +00001394defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001395 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001396defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001397 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001398defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001399 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001400defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001401 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001402
Evan Chengc85e8322007-07-05 07:13:32 +00001403// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001404def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001405 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001406 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1407 let Inst{25} = 1;
1408}
Evan Cheng13ab0202007-07-10 18:08:01 +00001409
Evan Chengedda31c2008-11-05 18:35:52 +00001410def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001411 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001412 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001413 let Inst{25} = 0;
1414}
Evan Chengc85e8322007-07-05 07:13:32 +00001415
1416// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001417let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001418def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001419 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001420 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001421 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001422 let Inst{25} = 1;
1423}
Evan Chengedda31c2008-11-05 18:35:52 +00001424def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001425 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001426 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001427 let Inst{20} = 1;
1428 let Inst{25} = 0;
1429}
Evan Cheng071a2792007-09-11 19:55:27 +00001430}
Evan Chengc85e8322007-07-05 07:13:32 +00001431
Evan Cheng62674222009-06-25 23:34:10 +00001432let Uses = [CPSR] in {
1433def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001434 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001435 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1436 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001437 let Inst{25} = 1;
1438}
Evan Cheng62674222009-06-25 23:34:10 +00001439def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001440 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001441 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1442 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001443 let Inst{25} = 0;
1444}
Evan Cheng62674222009-06-25 23:34:10 +00001445}
1446
1447// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001448let Defs = [CPSR], Uses = [CPSR] in {
1449def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001450 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001451 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1452 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001453 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001454 let Inst{25} = 1;
1455}
Evan Cheng1e249e32009-06-25 20:59:23 +00001456def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001457 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001458 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1459 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001460 let Inst{20} = 1;
1461 let Inst{25} = 0;
1462}
Evan Cheng071a2792007-09-11 19:55:27 +00001463}
Evan Cheng2c614c52007-06-06 10:17:05 +00001464
Evan Chenga8e29892007-01-19 07:51:42 +00001465// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1466def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1467 (SUBri GPR:$src, so_imm_neg:$imm)>;
1468
1469//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1470// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1471//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1472// (SBCri GPR:$src, so_imm_neg:$imm)>;
1473
1474// Note: These are implemented in C++ code, because they have to generate
1475// ADD/SUBrs instructions, which use a complex pattern that a xform function
1476// cannot produce.
1477// (mul X, 2^n+1) -> (add (X << n), X)
1478// (mul X, 2^n-1) -> (rsb X, (X << n))
1479
Johnny Chen08b85f32010-02-13 01:21:01 +00001480// Saturating adds/subtracts -- for disassembly only
1481
Johnny Chen2faf3912010-02-14 06:32:20 +00001482// GPR:$dst = GPR:$a op GPR:$b
Bob Wilson7dc97472010-02-15 23:43:47 +00001483class AQI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001484 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001485 opc, "\t$dst, $a, $b",
1486 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001487 let Inst{27-20} = op27_20;
1488 let Inst{7-4} = op7_4;
1489}
1490
Bob Wilson7dc97472010-02-15 23:43:47 +00001491def QADD : AQI<0b00010000, 0b0101, "qadd">;
1492def QADD16 : AQI<0b01100010, 0b0001, "qadd16">;
1493def QADD8 : AQI<0b01100010, 0b1001, "qadd8">;
1494def QASX : AQI<0b01100010, 0b0011, "qasx">;
1495def QDADD : AQI<0b00010100, 0b0101, "qdadd">;
1496def QDSUB : AQI<0b00010110, 0b0101, "qdsub">;
1497def QSAX : AQI<0b01100010, 0b0101, "qsax">;
1498def QSUB : AQI<0b00010010, 0b0101, "qsub">;
1499def QSUB16 : AQI<0b01100010, 0b0111, "qsub16">;
1500def QSUB8 : AQI<0b01100010, 0b1111, "qsub8">;
1501def UQADD16 : AQI<0b01100110, 0b0001, "uqadd16">;
1502def UQADD8 : AQI<0b01100110, 0b1001, "uqadd8">;
1503def UQASX : AQI<0b01100110, 0b0011, "uqasx">;
1504def UQSAX : AQI<0b01100110, 0b0101, "uqsax">;
1505def UQSUB16 : AQI<0b01100110, 0b0111, "uqsub16">;
1506def UQSUB8 : AQI<0b01100110, 0b1111, "uqsub8">;
Evan Chenga8e29892007-01-19 07:51:42 +00001507
1508//===----------------------------------------------------------------------===//
1509// Bitwise Instructions.
1510//
1511
Jim Grosbach26421962008-10-14 20:36:24 +00001512defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001513 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001514defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001515 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001516defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001517 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001518defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001519 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001520
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001521def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001522 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001523 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001524 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1525 Requires<[IsARM, HasV6T2]> {
1526 let Inst{27-21} = 0b0111110;
1527 let Inst{6-0} = 0b0011111;
1528}
1529
Johnny Chenb2503c02010-02-17 06:31:48 +00001530// A8.6.18 BFI - Bitfield insert (Encoding A1)
1531// Added for disassembler with the pattern field purposely left blank.
1532def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1533 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1534 "bfi", "\t$dst, $src, $imm", "",
1535 [/* For disassembly only; pattern left blank */]>,
1536 Requires<[IsARM, HasV6T2]> {
1537 let Inst{27-21} = 0b0111110;
1538 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1539}
1540
David Goodwin5d598aa2009-08-19 18:00:44 +00001541def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001542 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001543 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001544 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001545 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001546}
Evan Chengedda31c2008-11-05 18:35:52 +00001547def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001548 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001549 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1550 let Inst{25} = 0;
1551}
Evan Chengb3379fb2009-02-05 08:42:55 +00001552let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001553def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001554 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001555 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1556 let Inst{25} = 1;
1557}
Evan Chenga8e29892007-01-19 07:51:42 +00001558
1559def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1560 (BICri GPR:$src, so_imm_not:$imm)>;
1561
1562//===----------------------------------------------------------------------===//
1563// Multiply Instructions.
1564//
1565
Evan Cheng8de898a2009-06-26 00:19:44 +00001566let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001567def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001568 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001569 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001570
Evan Chengfbc9d412008-11-06 01:21:28 +00001571def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001572 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001573 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001574
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001575def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001576 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001577 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1578 Requires<[IsARM, HasV6T2]>;
1579
Evan Chenga8e29892007-01-19 07:51:42 +00001580// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001581let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001582let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001583def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001584 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001585 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001586
Evan Chengfbc9d412008-11-06 01:21:28 +00001587def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001588 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001589 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001590}
Evan Chenga8e29892007-01-19 07:51:42 +00001591
1592// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001593def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001594 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001595 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001596
Evan Chengfbc9d412008-11-06 01:21:28 +00001597def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001598 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001599 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001600
Evan Chengfbc9d412008-11-06 01:21:28 +00001601def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001602 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001603 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001604 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001605} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001606
1607// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001608def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001609 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001610 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001611 Requires<[IsARM, HasV6]> {
1612 let Inst{7-4} = 0b0001;
1613 let Inst{15-12} = 0b1111;
1614}
Evan Cheng13ab0202007-07-10 18:08:01 +00001615
Evan Chengfbc9d412008-11-06 01:21:28 +00001616def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001617 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001618 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001619 Requires<[IsARM, HasV6]> {
1620 let Inst{7-4} = 0b0001;
1621}
Evan Chenga8e29892007-01-19 07:51:42 +00001622
1623
Evan Chengfbc9d412008-11-06 01:21:28 +00001624def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001625 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001626 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001627 Requires<[IsARM, HasV6]> {
1628 let Inst{7-4} = 0b1101;
1629}
Evan Chenga8e29892007-01-19 07:51:42 +00001630
Raul Herbster37fb5b12007-08-30 23:25:47 +00001631multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001632 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001633 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001634 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1635 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001636 Requires<[IsARM, HasV5TE]> {
1637 let Inst{5} = 0;
1638 let Inst{6} = 0;
1639 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001640
Evan Chengeb4f52e2008-11-06 03:35:07 +00001641 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001642 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001643 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001644 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001645 Requires<[IsARM, HasV5TE]> {
1646 let Inst{5} = 0;
1647 let Inst{6} = 1;
1648 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001649
Evan Chengeb4f52e2008-11-06 03:35:07 +00001650 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001651 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001652 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001653 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001654 Requires<[IsARM, HasV5TE]> {
1655 let Inst{5} = 1;
1656 let Inst{6} = 0;
1657 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001658
Evan Chengeb4f52e2008-11-06 03:35:07 +00001659 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001660 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001661 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1662 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001663 Requires<[IsARM, HasV5TE]> {
1664 let Inst{5} = 1;
1665 let Inst{6} = 1;
1666 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001667
Evan Chengeb4f52e2008-11-06 03:35:07 +00001668 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001669 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001670 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001671 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001672 Requires<[IsARM, HasV5TE]> {
1673 let Inst{5} = 1;
1674 let Inst{6} = 0;
1675 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001676
Evan Chengeb4f52e2008-11-06 03:35:07 +00001677 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001678 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001679 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001680 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001681 Requires<[IsARM, HasV5TE]> {
1682 let Inst{5} = 1;
1683 let Inst{6} = 1;
1684 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001685}
1686
Raul Herbster37fb5b12007-08-30 23:25:47 +00001687
1688multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001689 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001690 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001691 [(set GPR:$dst, (add GPR:$acc,
1692 (opnode (sext_inreg GPR:$a, i16),
1693 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001694 Requires<[IsARM, HasV5TE]> {
1695 let Inst{5} = 0;
1696 let Inst{6} = 0;
1697 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001698
Evan Chengeb4f52e2008-11-06 03:35:07 +00001699 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001700 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001701 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001702 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001703 Requires<[IsARM, HasV5TE]> {
1704 let Inst{5} = 0;
1705 let Inst{6} = 1;
1706 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001707
Evan Chengeb4f52e2008-11-06 03:35:07 +00001708 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001709 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001710 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001711 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001712 Requires<[IsARM, HasV5TE]> {
1713 let Inst{5} = 1;
1714 let Inst{6} = 0;
1715 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001716
Evan Chengeb4f52e2008-11-06 03:35:07 +00001717 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001718 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1719 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1720 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001721 Requires<[IsARM, HasV5TE]> {
1722 let Inst{5} = 1;
1723 let Inst{6} = 1;
1724 }
Evan Chenga8e29892007-01-19 07:51:42 +00001725
Evan Chengeb4f52e2008-11-06 03:35:07 +00001726 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001727 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001728 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001729 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001730 Requires<[IsARM, HasV5TE]> {
1731 let Inst{5} = 0;
1732 let Inst{6} = 0;
1733 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001734
Evan Chengeb4f52e2008-11-06 03:35:07 +00001735 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001736 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001737 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001738 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001739 Requires<[IsARM, HasV5TE]> {
1740 let Inst{5} = 0;
1741 let Inst{6} = 1;
1742 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001743}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001744
Raul Herbster37fb5b12007-08-30 23:25:47 +00001745defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1746defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001747
Johnny Chen83498e52010-02-12 21:59:23 +00001748// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1749def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1750 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1751 [/* For disassembly only; pattern left blank */]>,
1752 Requires<[IsARM, HasV5TE]> {
1753 let Inst{5} = 0;
1754 let Inst{6} = 0;
1755}
1756
1757def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1758 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1759 [/* For disassembly only; pattern left blank */]>,
1760 Requires<[IsARM, HasV5TE]> {
1761 let Inst{5} = 0;
1762 let Inst{6} = 1;
1763}
1764
1765def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1766 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1767 [/* For disassembly only; pattern left blank */]>,
1768 Requires<[IsARM, HasV5TE]> {
1769 let Inst{5} = 1;
1770 let Inst{6} = 0;
1771}
1772
1773def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1774 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1775 [/* For disassembly only; pattern left blank */]>,
1776 Requires<[IsARM, HasV5TE]> {
1777 let Inst{5} = 1;
1778 let Inst{6} = 1;
1779}
1780
Evan Chenga8e29892007-01-19 07:51:42 +00001781// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001782
Evan Chenga8e29892007-01-19 07:51:42 +00001783//===----------------------------------------------------------------------===//
1784// Misc. Arithmetic Instructions.
1785//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001786
David Goodwin5d598aa2009-08-19 18:00:44 +00001787def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001788 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001789 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1790 let Inst{7-4} = 0b0001;
1791 let Inst{11-8} = 0b1111;
1792 let Inst{19-16} = 0b1111;
1793}
Rafael Espindola199dd672006-10-17 13:13:23 +00001794
Jim Grosbach3482c802010-01-18 19:58:49 +00001795def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001796 "rbit", "\t$dst, $src",
1797 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
1798 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00001799 let Inst{7-4} = 0b0011;
1800 let Inst{11-8} = 0b1111;
1801 let Inst{19-16} = 0b1111;
1802}
1803
David Goodwin5d598aa2009-08-19 18:00:44 +00001804def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001805 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001806 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1807 let Inst{7-4} = 0b0011;
1808 let Inst{11-8} = 0b1111;
1809 let Inst{19-16} = 0b1111;
1810}
Rafael Espindola199dd672006-10-17 13:13:23 +00001811
David Goodwin5d598aa2009-08-19 18:00:44 +00001812def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001813 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001814 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001815 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1816 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1817 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1818 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001819 Requires<[IsARM, HasV6]> {
1820 let Inst{7-4} = 0b1011;
1821 let Inst{11-8} = 0b1111;
1822 let Inst{19-16} = 0b1111;
1823}
Rafael Espindola27185192006-09-29 21:20:16 +00001824
David Goodwin5d598aa2009-08-19 18:00:44 +00001825def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001826 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001827 [(set GPR:$dst,
1828 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001829 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1830 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001831 Requires<[IsARM, HasV6]> {
1832 let Inst{7-4} = 0b1011;
1833 let Inst{11-8} = 0b1111;
1834 let Inst{19-16} = 0b1111;
1835}
Rafael Espindola27185192006-09-29 21:20:16 +00001836
Evan Cheng8b59db32008-11-07 01:41:35 +00001837def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1838 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001839 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001840 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1841 (and (shl GPR:$src2, (i32 imm:$shamt)),
1842 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001843 Requires<[IsARM, HasV6]> {
1844 let Inst{6-4} = 0b001;
1845}
Rafael Espindola27185192006-09-29 21:20:16 +00001846
Evan Chenga8e29892007-01-19 07:51:42 +00001847// Alternate cases for PKHBT where identities eliminate some nodes.
1848def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1849 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1850def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1851 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001852
Rafael Espindolaa2845842006-10-05 16:48:49 +00001853
Evan Cheng8b59db32008-11-07 01:41:35 +00001854def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1855 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001856 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001857 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1858 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001859 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1860 let Inst{6-4} = 0b101;
1861}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001862
Evan Chenga8e29892007-01-19 07:51:42 +00001863// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1864// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001865def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001866 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1867def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1868 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1869 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001870
Evan Chenga8e29892007-01-19 07:51:42 +00001871//===----------------------------------------------------------------------===//
1872// Comparison Instructions...
1873//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001874
Jim Grosbach26421962008-10-14 20:36:24 +00001875defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001876 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001877//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1878// Compare-to-zero still works out, just not the relationals
1879//defm CMN : AI1_cmp_irs<0b1011, "cmn",
1880// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001881
Evan Chenga8e29892007-01-19 07:51:42 +00001882// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001883defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001884 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001885defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001886 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001887
David Goodwinc0309b42009-06-29 15:33:01 +00001888defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1889 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1890defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1891 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001892
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001893//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1894// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001895
David Goodwinc0309b42009-06-29 15:33:01 +00001896def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001897 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001898
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001899
Evan Chenga8e29892007-01-19 07:51:42 +00001900// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001901// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001902// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001903def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001904 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001905 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001906 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001907 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001908 let Inst{25} = 0;
1909}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001910
Evan Chengd87293c2008-11-06 08:47:38 +00001911def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001912 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001913 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001914 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001915 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001916 let Inst{25} = 0;
1917}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001918
Evan Chengd87293c2008-11-06 08:47:38 +00001919def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001920 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001921 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001922 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001923 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001924 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001925}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001926
Jim Grosbach3728e962009-12-10 00:11:09 +00001927//===----------------------------------------------------------------------===//
1928// Atomic operations intrinsics
1929//
1930
1931// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00001932let hasSideEffects = 1 in {
1933def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001934 Pseudo, NoItinerary,
1935 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001936 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001937 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001938 let Inst{31-4} = 0xf57ff05;
1939 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00001940 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001941 let Inst{3-0} = 0b1111;
1942}
Jim Grosbach3728e962009-12-10 00:11:09 +00001943
Jim Grosbachf6b28622009-12-14 18:31:20 +00001944def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001945 Pseudo, NoItinerary,
1946 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001947 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001948 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001949 let Inst{31-4} = 0xf57ff04;
1950 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00001951 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001952 let Inst{3-0} = 0b1111;
1953}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001954
1955def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1956 Pseudo, NoItinerary,
1957 "mcr", "\tp15, 0, $zero, c7, c10, 5",
1958 [(ARMMemBarrierV6 GPR:$zero)]>,
1959 Requires<[IsARM, HasV6]> {
1960 // FIXME: add support for options other than a full system DMB
1961 // FIXME: add encoding
1962}
1963
1964def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1965 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00001966 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001967 [(ARMSyncBarrierV6 GPR:$zero)]>,
1968 Requires<[IsARM, HasV6]> {
1969 // FIXME: add support for options other than a full system DSB
1970 // FIXME: add encoding
1971}
Jim Grosbach3728e962009-12-10 00:11:09 +00001972}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001973
Johnny Chenfd6037d2010-02-18 00:19:08 +00001974// Helper class for multiclass MemB -- for disassembly only
1975class AMBI<string opc, string asm>
1976 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
1977 [/* For disassembly only; pattern left blank */]>,
1978 Requires<[IsARM, HasV7]> {
1979 let Inst{31-20} = 0xf57;
1980}
1981
1982multiclass MemB<bits<4> op7_4, string opc> {
1983
1984 def st : AMBI<opc, "\tst"> {
1985 let Inst{7-4} = op7_4;
1986 let Inst{3-0} = 0b1110;
1987 }
1988
1989 def ish : AMBI<opc, "\tish"> {
1990 let Inst{7-4} = op7_4;
1991 let Inst{3-0} = 0b1011;
1992 }
1993
1994 def ishst : AMBI<opc, "\tishst"> {
1995 let Inst{7-4} = op7_4;
1996 let Inst{3-0} = 0b1010;
1997 }
1998
1999 def nsh : AMBI<opc, "\tnsh"> {
2000 let Inst{7-4} = op7_4;
2001 let Inst{3-0} = 0b0111;
2002 }
2003
2004 def nshst : AMBI<opc, "\tnshst"> {
2005 let Inst{7-4} = op7_4;
2006 let Inst{3-0} = 0b0110;
2007 }
2008
2009 def osh : AMBI<opc, "\tosh"> {
2010 let Inst{7-4} = op7_4;
2011 let Inst{3-0} = 0b0011;
2012 }
2013
2014 def oshst : AMBI<opc, "\toshst"> {
2015 let Inst{7-4} = op7_4;
2016 let Inst{3-0} = 0b0010;
2017 }
2018}
2019
2020// These DMB variants are for disassembly only.
2021defm DMB : MemB<0b0101, "dmb">;
2022
2023// These DSB variants are for disassembly only.
2024defm DSB : MemB<0b0100, "dsb">;
2025
2026// ISB has only full system option -- for disassembly only
2027def ISBsy : AMBI<"isb", ""> {
2028 let Inst{7-4} = 0b0110;
2029 let Inst{3-0} = 0b1111;
2030}
2031
Jim Grosbach66869102009-12-11 18:52:41 +00002032let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002033 let Uses = [CPSR] in {
2034 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2035 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2036 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2037 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2038 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2039 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2040 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2041 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2042 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2043 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2044 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2045 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2046 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2047 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2048 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2049 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2050 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2051 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2052 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2053 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2054 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2055 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2056 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2057 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2058 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2059 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2060 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2061 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2062 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2063 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2064 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2065 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2066 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2067 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2068 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2069 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2070 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2071 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2072 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2073 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2074 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2076 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2077 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2078 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2079 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2080 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2081 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2082 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2083 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2084 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2085 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2086 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2087 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2088 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2089 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2090 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2091 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2092 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2093 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2094 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2095 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2096 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2097 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2098 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2099 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2100 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2101 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2102 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2103 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2104 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2105 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2106
2107 def ATOMIC_SWAP_I8 : PseudoInst<
2108 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2109 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2110 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2111 def ATOMIC_SWAP_I16 : PseudoInst<
2112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2113 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2114 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2115 def ATOMIC_SWAP_I32 : PseudoInst<
2116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2117 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2118 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2119
Jim Grosbache801dc42009-12-12 01:40:06 +00002120 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2121 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2122 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2123 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2124 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2126 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2127 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2128 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2130 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2131 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2132}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002133}
2134
2135let mayLoad = 1 in {
2136def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2137 "ldrexb", "\t$dest, [$ptr]",
2138 []>;
2139def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2140 "ldrexh", "\t$dest, [$ptr]",
2141 []>;
2142def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2143 "ldrex", "\t$dest, [$ptr]",
2144 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002145def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002146 NoItinerary,
2147 "ldrexd", "\t$dest, $dest2, [$ptr]",
2148 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002149}
2150
Jim Grosbach587b0722009-12-16 19:44:06 +00002151let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002152def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002153 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002154 "strexb", "\t$success, $src, [$ptr]",
2155 []>;
2156def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2157 NoItinerary,
2158 "strexh", "\t$success, $src, [$ptr]",
2159 []>;
2160def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002161 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002162 "strex", "\t$success, $src, [$ptr]",
2163 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002164def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002165 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2166 NoItinerary,
2167 "strexd", "\t$success, $src, $src2, [$ptr]",
2168 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002169}
2170
Johnny Chenb9436272010-02-17 22:37:58 +00002171// Clear-Exclusive is for disassembly only.
2172def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2173 [/* For disassembly only; pattern left blank */]>,
2174 Requires<[IsARM, HasV7]> {
2175 let Inst{31-20} = 0xf57;
2176 let Inst{7-4} = 0b0001;
2177}
2178
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002179// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2180let mayLoad = 1 in {
2181def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2182 "swp", "\t$dst, $src, [$ptr]",
2183 [/* For disassembly only; pattern left blank */]> {
2184 let Inst{27-23} = 0b00010;
2185 let Inst{22} = 0; // B = 0
2186 let Inst{21-20} = 0b00;
2187 let Inst{7-4} = 0b1001;
2188}
2189
2190def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2191 "swpb", "\t$dst, $src, [$ptr]",
2192 [/* For disassembly only; pattern left blank */]> {
2193 let Inst{27-23} = 0b00010;
2194 let Inst{22} = 1; // B = 1
2195 let Inst{21-20} = 0b00;
2196 let Inst{7-4} = 0b1001;
2197}
2198}
2199
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002200//===----------------------------------------------------------------------===//
2201// TLS Instructions
2202//
2203
2204// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002205let isCall = 1,
2206 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002207 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002208 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002209 [(set R0, ARMthread_pointer)]>;
2210}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002211
Evan Chenga8e29892007-01-19 07:51:42 +00002212//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002213// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002214// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002215// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002216// Since by its nature we may be coming from some other function to get
2217// here, and we're using the stack frame for the containing function to
2218// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002219// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002220// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002221// except for our own input by listing the relevant registers in Defs. By
2222// doing so, we also cause the prologue/epilogue code to actively preserve
2223// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002224// A constant value is passed in $val, and we use the location as a scratch.
2225let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002226 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2227 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002228 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002229 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002230 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002231 AddrModeNone, SizeSpecial, IndexModeNone,
2232 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002233 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002234 "add\t$val, pc, #8\n\t"
2235 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002236 "mov\tr0, #0\n\t"
2237 "add\tpc, pc, #0\n\t"
2238 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002239 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002240}
2241
2242//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002243// Non-Instruction Patterns
2244//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002245
Evan Chenga8e29892007-01-19 07:51:42 +00002246// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002247
Evan Chenga8e29892007-01-19 07:51:42 +00002248// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002249let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002250def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002251 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002252 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002253 [(set GPR:$dst, so_imm2part:$src)]>,
2254 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002255
Evan Chenga8e29892007-01-19 07:51:42 +00002256def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002257 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2258 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002259def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002260 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2261 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002262def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2263 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2264 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002265def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2266 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2267 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002268
Evan Cheng5adb66a2009-09-28 09:14:39 +00002269// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002270// This is a single pseudo instruction, the benefit is that it can be remat'd
2271// as a single unit instead of having to handle reg inputs.
2272// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002273let isReMaterializable = 1 in
2274def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002275 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002276 [(set GPR:$dst, (i32 imm:$src))]>,
2277 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002278
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002279// ConstantPool, GlobalAddress, and JumpTable
2280def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2281 Requires<[IsARM, DontUseMovt]>;
2282def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2283def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2284 Requires<[IsARM, UseMovt]>;
2285def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2286 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2287
Evan Chenga8e29892007-01-19 07:51:42 +00002288// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002289
Rafael Espindola24357862006-10-19 17:05:03 +00002290
Evan Chenga8e29892007-01-19 07:51:42 +00002291// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002292def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002293 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002294def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002295 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002296
Evan Chenga8e29892007-01-19 07:51:42 +00002297// zextload i1 -> zextload i8
2298def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002299
Evan Chenga8e29892007-01-19 07:51:42 +00002300// extload -> zextload
2301def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2302def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2303def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002304
Evan Cheng83b5cf02008-11-05 23:22:34 +00002305def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2306def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2307
Evan Cheng34b12d22007-01-19 20:27:35 +00002308// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002309def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2310 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002311 (SMULBB GPR:$a, GPR:$b)>;
2312def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2313 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002314def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2315 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002316 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002317def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002318 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002319def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2320 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002321 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002322def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002323 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002324def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2325 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002326 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002327def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002328 (SMULWB GPR:$a, GPR:$b)>;
2329
2330def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002331 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2332 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002333 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2334def : ARMV5TEPat<(add GPR:$acc,
2335 (mul sext_16_node:$a, sext_16_node:$b)),
2336 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2337def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002338 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2339 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002340 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2341def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002342 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002343 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2344def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002345 (mul (sra GPR:$a, (i32 16)),
2346 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002347 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2348def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002349 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002350 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2351def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002352 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2353 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002354 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2355def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002356 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002357 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2358
Evan Chenga8e29892007-01-19 07:51:42 +00002359//===----------------------------------------------------------------------===//
2360// Thumb Support
2361//
2362
2363include "ARMInstrThumb.td"
2364
2365//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002366// Thumb2 Support
2367//
2368
2369include "ARMInstrThumb2.td"
2370
2371//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002372// Floating Point Support
2373//
2374
2375include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002376
2377//===----------------------------------------------------------------------===//
2378// Advanced SIMD (NEON) Support
2379//
2380
2381include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002382
2383//===----------------------------------------------------------------------===//
2384// Coprocessor Instructions. For disassembly only.
2385//
2386
2387def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2388 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2389 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2390 [/* For disassembly only; pattern left blank */]> {
2391 let Inst{4} = 0;
2392}
2393
2394def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2395 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2396 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2397 [/* For disassembly only; pattern left blank */]> {
2398 let Inst{31-28} = 0b1111;
2399 let Inst{4} = 0;
2400}
2401
Johnny Chen64dfb782010-02-16 20:04:27 +00002402class ACI<dag oops, dag iops, string opc, string asm>
2403 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2404 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2405 let Inst{27-25} = 0b110;
2406}
2407
2408multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2409
2410 def _OFFSET : ACI<(outs),
2411 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2412 opc, "\tp$cop, cr$CRd, $addr"> {
2413 let Inst{31-28} = op31_28;
2414 let Inst{24} = 1; // P = 1
2415 let Inst{21} = 0; // W = 0
2416 let Inst{22} = 0; // D = 0
2417 let Inst{20} = load;
2418 }
2419
2420 def _PRE : ACI<(outs),
2421 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2422 opc, "\tp$cop, cr$CRd, $addr!"> {
2423 let Inst{31-28} = op31_28;
2424 let Inst{24} = 1; // P = 1
2425 let Inst{21} = 1; // W = 1
2426 let Inst{22} = 0; // D = 0
2427 let Inst{20} = load;
2428 }
2429
2430 def _POST : ACI<(outs),
2431 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2432 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2433 let Inst{31-28} = op31_28;
2434 let Inst{24} = 0; // P = 0
2435 let Inst{21} = 1; // W = 1
2436 let Inst{22} = 0; // D = 0
2437 let Inst{20} = load;
2438 }
2439
2440 def _OPTION : ACI<(outs),
2441 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2442 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2443 let Inst{31-28} = op31_28;
2444 let Inst{24} = 0; // P = 0
2445 let Inst{23} = 1; // U = 1
2446 let Inst{21} = 0; // W = 0
2447 let Inst{22} = 0; // D = 0
2448 let Inst{20} = load;
2449 }
2450
2451 def L_OFFSET : ACI<(outs),
2452 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2453 opc, "l\tp$cop, cr$CRd, $addr"> {
2454 let Inst{31-28} = op31_28;
2455 let Inst{24} = 1; // P = 1
2456 let Inst{21} = 0; // W = 0
2457 let Inst{22} = 1; // D = 1
2458 let Inst{20} = load;
2459 }
2460
2461 def L_PRE : ACI<(outs),
2462 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2463 opc, "l\tp$cop, cr$CRd, $addr!"> {
2464 let Inst{31-28} = op31_28;
2465 let Inst{24} = 1; // P = 1
2466 let Inst{21} = 1; // W = 1
2467 let Inst{22} = 1; // D = 1
2468 let Inst{20} = load;
2469 }
2470
2471 def L_POST : ACI<(outs),
2472 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2473 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2474 let Inst{31-28} = op31_28;
2475 let Inst{24} = 0; // P = 0
2476 let Inst{21} = 1; // W = 1
2477 let Inst{22} = 1; // D = 1
2478 let Inst{20} = load;
2479 }
2480
2481 def L_OPTION : ACI<(outs),
2482 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2483 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2484 let Inst{31-28} = op31_28;
2485 let Inst{24} = 0; // P = 0
2486 let Inst{23} = 1; // U = 1
2487 let Inst{21} = 0; // W = 0
2488 let Inst{22} = 1; // D = 1
2489 let Inst{20} = load;
2490 }
2491}
2492
2493defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2494defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2495defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2496defm STC2 : LdStCop<0b1111, 0, "stc2">;
2497
Johnny Chen906d57f2010-02-12 01:44:23 +00002498def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2499 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2500 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2501 [/* For disassembly only; pattern left blank */]> {
2502 let Inst{20} = 0;
2503 let Inst{4} = 1;
2504}
2505
2506def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2507 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2508 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2509 [/* For disassembly only; pattern left blank */]> {
2510 let Inst{31-28} = 0b1111;
2511 let Inst{20} = 0;
2512 let Inst{4} = 1;
2513}
2514
2515def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2516 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2517 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2518 [/* For disassembly only; pattern left blank */]> {
2519 let Inst{20} = 1;
2520 let Inst{4} = 1;
2521}
2522
2523def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2524 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2525 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2526 [/* For disassembly only; pattern left blank */]> {
2527 let Inst{31-28} = 0b1111;
2528 let Inst{20} = 1;
2529 let Inst{4} = 1;
2530}
2531
2532def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2533 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2534 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2535 [/* For disassembly only; pattern left blank */]> {
2536 let Inst{23-20} = 0b0100;
2537}
2538
2539def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2540 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2541 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2542 [/* For disassembly only; pattern left blank */]> {
2543 let Inst{31-28} = 0b1111;
2544 let Inst{23-20} = 0b0100;
2545}
2546
2547def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2548 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2549 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2550 [/* For disassembly only; pattern left blank */]> {
2551 let Inst{23-20} = 0b0101;
2552}
2553
2554def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2555 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2556 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2557 [/* For disassembly only; pattern left blank */]> {
2558 let Inst{31-28} = 0b1111;
2559 let Inst{23-20} = 0b0101;
2560}
2561
Johnny Chenb98e1602010-02-12 18:55:33 +00002562//===----------------------------------------------------------------------===//
2563// Move between special register and ARM core register -- for disassembly only
2564//
2565
2566def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2567 [/* For disassembly only; pattern left blank */]> {
2568 let Inst{23-20} = 0b0000;
2569 let Inst{7-4} = 0b0000;
2570}
2571
2572def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2573 [/* For disassembly only; pattern left blank */]> {
2574 let Inst{23-20} = 0b0100;
2575 let Inst{7-4} = 0b0000;
2576}
2577
2578// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002579def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002580 [/* For disassembly only; pattern left blank */]> {
2581 let Inst{23-20} = 0b0010;
2582 let Inst{7-4} = 0b0000;
2583}
2584
2585// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002586def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a",
2587 [/* For disassembly only; pattern left blank */]> {
2588 let Inst{23-20} = 0b0010;
2589 let Inst{7-4} = 0b0000;
2590}
2591
2592// FIXME: mask is ignored for the time being.
2593def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src",
2594 [/* For disassembly only; pattern left blank */]> {
2595 let Inst{23-20} = 0b0110;
2596 let Inst{7-4} = 0b0000;
2597}
2598
2599// FIXME: mask is ignored for the time being.
2600def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002601 [/* For disassembly only; pattern left blank */]> {
2602 let Inst{23-20} = 0b0110;
2603 let Inst{7-4} = 0b0000;
2604}