blob: 72b3b9701dbc883425a93d9e4d5ae1e77badc773 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Owen Anderson0afa0092011-09-26 21:06:22 +000031// t2_shift_imm: An integer that encodes a shift amount and the type of shift
32// (asr or lsl). The 6-bit immediate encodes as:
33// {5} 0 ==> lsl
34// 1 asr
35// {4-0} imm5 shift amount.
36// asr #32 not allowed
37def t2_shift_imm : Operand<i32> {
38 let PrintMethod = "printShiftImmOperand";
39 let ParserMatchClass = ShifterImmAsmOperand;
40 let DecoderMethod = "DecodeT2ShifterImmOperand";
41}
42
Anton Korobeynikov52237112009-06-17 18:13:58 +000043// Shifted operands. No register controlled shifts for Thumb2.
44// Note: We do not support rrx shifted operands yet.
45def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000046 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000047 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000049 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000050 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000051 let ParserMatchClass = ShiftedImmAsmOperand;
52 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000053}
54
Evan Chengf49810c2009-06-23 17:48:47 +000055// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
56def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000057 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000058}]>;
59
Evan Chengf49810c2009-06-23 17:48:47 +000060// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
61def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000063}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Evan Chengf49810c2009-06-23 17:48:47 +000065// t2_so_imm - Match a 32-bit immediate operand, which is an
66// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000067// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000068def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000069def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
70 return ARM_AM::getT2SOImmVal(Imm) != -1;
71 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000072 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000073 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000074 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000075}
Anton Korobeynikov52237112009-06-17 18:13:58 +000076
Jim Grosbach64171712010-02-16 21:07:46 +000077// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000078// of a t2_so_imm.
79def t2_so_imm_not : Operand<i32>,
80 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000081 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
82}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000083
84// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
85def t2_so_imm_neg : Operand<i32>,
86 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000087 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000088}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000089
90/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000091def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000092 ImmLeaf<i32, [{
93 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000094}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000095
Jim Grosbach64171712010-02-16 21:07:46 +000096def imm0_4095_neg : PatLeaf<(i32 imm), [{
97 return (uint32_t)(-N->getZExtValue()) < 4096;
98}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000099
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000100def imm0_255_neg : PatLeaf<(i32 imm), [{
101 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000102}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000103
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000104def imm0_255_not : PatLeaf<(i32 imm), [{
105 return (uint32_t)(~N->getZExtValue()) < 255;
106}], imm_comp_XFORM>;
107
Andrew Trickd49ffe82011-04-29 14:18:15 +0000108def lo5AllOne : PatLeaf<(i32 imm), [{
109 // Returns true if all low 5-bits are 1.
110 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
111}]>;
112
Evan Cheng055b0312009-06-29 07:51:04 +0000113// Define Thumb2 specific addressing modes.
114
115// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000116def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000117def t2addrmode_imm12 : Operand<i32>,
118 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000119 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000120 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000122 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000123 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
124}
125
Owen Andersonc9bd4962011-03-18 17:42:55 +0000126// t2ldrlabel := imm12
127def t2ldrlabel : Operand<i32> {
128 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Andersone1368722011-09-21 23:44:46 +0000129 let PrintMethod = "printT2LdrLabelOperand";
Owen Andersonc9bd4962011-03-18 17:42:55 +0000130}
131
132
Owen Andersona838a252010-12-14 00:36:49 +0000133// ADR instruction labels.
134def t2adrlabel : Operand<i32> {
135 let EncoderMethod = "getT2AdrLabelOpValue";
136}
137
138
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000139// t2addrmode_posimm8 := reg + imm8
140def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
141def t2addrmode_posimm8 : Operand<i32> {
142 let PrintMethod = "printT2AddrModeImm8Operand";
143 let EncoderMethod = "getT2AddrModeImm8OpValue";
144 let DecoderMethod = "DecodeT2AddrModeImm8";
145 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
146 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
147}
148
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000149// t2addrmode_negimm8 := reg - imm8
150def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
151def t2addrmode_negimm8 : Operand<i32>,
152 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
153 let PrintMethod = "printT2AddrModeImm8Operand";
154 let EncoderMethod = "getT2AddrModeImm8OpValue";
155 let DecoderMethod = "DecodeT2AddrModeImm8";
156 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
157 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
158}
159
Johnny Chen0635fc52010-03-04 17:40:44 +0000160// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000161def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000162def t2addrmode_imm8 : Operand<i32>,
163 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
164 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000165 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000166 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000167 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000168 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
169}
170
Evan Cheng6d94f112009-07-03 00:06:39 +0000171def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000172 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
173 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000174 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000175 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000176 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000177}
178
Evan Cheng5c874172009-07-09 22:21:59 +0000179// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000180def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000181def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000182 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000183 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000184 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000185 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000186 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
187}
188
Jim Grosbacha77295d2011-09-08 22:07:06 +0000189def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000190def t2am_imm8s4_offset : Operand<i32> {
191 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000192 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000193 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000194}
195
Jim Grosbachb6aed502011-09-09 18:37:27 +0000196// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
197def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
198 let Name = "MemImm0_1020s4Offset";
199}
200def t2addrmode_imm0_1020s4 : Operand<i32> {
201 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
202 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
203 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
204 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
205 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
206}
207
Evan Chengcba962d2009-07-09 20:40:44 +0000208// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000209def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000210def t2addrmode_so_reg : Operand<i32>,
211 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
212 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000213 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000214 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000215 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000216 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000217}
218
Jim Grosbach7f739be2011-09-19 22:21:13 +0000219// Addresses for the TBB/TBH instructions.
220def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
221def addrmode_tbb : Operand<i32> {
222 let PrintMethod = "printAddrModeTBB";
223 let ParserMatchClass = addrmode_tbb_asmoperand;
224 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
225}
226def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
227def addrmode_tbh : Operand<i32> {
228 let PrintMethod = "printAddrModeTBH";
229 let ParserMatchClass = addrmode_tbh_asmoperand;
230 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
231}
232
Anton Korobeynikov52237112009-06-17 18:13:58 +0000233//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000234// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000235//
236
Owen Andersona99e7782010-11-15 18:45:17 +0000237
238class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000239 string opc, string asm, list<dag> pattern>
240 : T2I<oops, iops, itin, opc, asm, pattern> {
241 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000242 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000243
Jim Grosbach86386922010-12-08 22:10:43 +0000244 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000245 let Inst{26} = imm{11};
246 let Inst{14-12} = imm{10-8};
247 let Inst{7-0} = imm{7-0};
248}
249
Owen Andersonbb6315d2010-11-15 19:58:36 +0000250
Owen Andersona99e7782010-11-15 18:45:17 +0000251class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
252 string opc, string asm, list<dag> pattern>
253 : T2sI<oops, iops, itin, opc, asm, pattern> {
254 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000255 bits<4> Rn;
256 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000257
Jim Grosbach86386922010-12-08 22:10:43 +0000258 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000259 let Inst{26} = imm{11};
260 let Inst{14-12} = imm{10-8};
261 let Inst{7-0} = imm{7-0};
262}
263
Owen Andersonbb6315d2010-11-15 19:58:36 +0000264class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
265 string opc, string asm, list<dag> pattern>
266 : T2I<oops, iops, itin, opc, asm, pattern> {
267 bits<4> Rn;
268 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000269
Jim Grosbach86386922010-12-08 22:10:43 +0000270 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000271 let Inst{26} = imm{11};
272 let Inst{14-12} = imm{10-8};
273 let Inst{7-0} = imm{7-0};
274}
275
276
Owen Andersona99e7782010-11-15 18:45:17 +0000277class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
278 string opc, string asm, list<dag> pattern>
279 : T2I<oops, iops, itin, opc, asm, pattern> {
280 bits<4> Rd;
281 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000282
Jim Grosbach86386922010-12-08 22:10:43 +0000283 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000284 let Inst{3-0} = ShiftedRm{3-0};
285 let Inst{5-4} = ShiftedRm{6-5};
286 let Inst{14-12} = ShiftedRm{11-9};
287 let Inst{7-6} = ShiftedRm{8-7};
288}
289
290class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
291 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000292 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000293 bits<4> Rd;
294 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000295
Jim Grosbach86386922010-12-08 22:10:43 +0000296 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000297 let Inst{3-0} = ShiftedRm{3-0};
298 let Inst{5-4} = ShiftedRm{6-5};
299 let Inst{14-12} = ShiftedRm{11-9};
300 let Inst{7-6} = ShiftedRm{8-7};
301}
302
Owen Andersonbb6315d2010-11-15 19:58:36 +0000303class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
304 string opc, string asm, list<dag> pattern>
305 : T2I<oops, iops, itin, opc, asm, pattern> {
306 bits<4> Rn;
307 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000308
Jim Grosbach86386922010-12-08 22:10:43 +0000309 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000310 let Inst{3-0} = ShiftedRm{3-0};
311 let Inst{5-4} = ShiftedRm{6-5};
312 let Inst{14-12} = ShiftedRm{11-9};
313 let Inst{7-6} = ShiftedRm{8-7};
314}
315
Owen Andersona99e7782010-11-15 18:45:17 +0000316class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
317 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000318 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000319 bits<4> Rd;
320 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000321
Jim Grosbach86386922010-12-08 22:10:43 +0000322 let Inst{11-8} = Rd;
323 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000324}
325
326class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000328 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000329 bits<4> Rd;
330 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000331
Jim Grosbach86386922010-12-08 22:10:43 +0000332 let Inst{11-8} = Rd;
333 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000334}
335
Owen Andersonbb6315d2010-11-15 19:58:36 +0000336class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
337 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000338 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000339 bits<4> Rn;
340 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000341
Jim Grosbach86386922010-12-08 22:10:43 +0000342 let Inst{19-16} = Rn;
343 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000344}
345
Owen Andersona99e7782010-11-15 18:45:17 +0000346
347class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
348 string opc, string asm, list<dag> pattern>
349 : T2I<oops, iops, itin, opc, asm, pattern> {
350 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000351 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000352 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000353
Jim Grosbach86386922010-12-08 22:10:43 +0000354 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000355 let Inst{19-16} = Rn;
356 let Inst{26} = imm{11};
357 let Inst{14-12} = imm{10-8};
358 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000359}
360
Owen Anderson83da6cd2010-11-14 05:37:38 +0000361class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000362 string opc, string asm, list<dag> pattern>
363 : T2sI<oops, iops, itin, opc, asm, pattern> {
364 bits<4> Rd;
365 bits<4> Rn;
366 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000367
Jim Grosbach86386922010-12-08 22:10:43 +0000368 let Inst{11-8} = Rd;
369 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000370 let Inst{26} = imm{11};
371 let Inst{14-12} = imm{10-8};
372 let Inst{7-0} = imm{7-0};
373}
374
Owen Andersonbb6315d2010-11-15 19:58:36 +0000375class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
376 string opc, string asm, list<dag> pattern>
377 : T2I<oops, iops, itin, opc, asm, pattern> {
378 bits<4> Rd;
379 bits<4> Rm;
380 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000381
Jim Grosbach86386922010-12-08 22:10:43 +0000382 let Inst{11-8} = Rd;
383 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000384 let Inst{14-12} = imm{4-2};
385 let Inst{7-6} = imm{1-0};
386}
387
388class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
389 string opc, string asm, list<dag> pattern>
390 : T2sI<oops, iops, itin, opc, asm, pattern> {
391 bits<4> Rd;
392 bits<4> Rm;
393 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Jim Grosbach86386922010-12-08 22:10:43 +0000395 let Inst{11-8} = Rd;
396 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000397 let Inst{14-12} = imm{4-2};
398 let Inst{7-6} = imm{1-0};
399}
400
Owen Anderson5de6d842010-11-12 21:12:40 +0000401class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
402 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000403 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000404 bits<4> Rd;
405 bits<4> Rn;
406 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000407
Jim Grosbach86386922010-12-08 22:10:43 +0000408 let Inst{11-8} = Rd;
409 let Inst{19-16} = Rn;
410 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000411}
412
413class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
414 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000415 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000416 bits<4> Rd;
417 bits<4> Rn;
418 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000419
Jim Grosbach86386922010-12-08 22:10:43 +0000420 let Inst{11-8} = Rd;
421 let Inst{19-16} = Rn;
422 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000423}
424
425class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
426 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000427 : T2I<oops, iops, itin, opc, asm, pattern> {
428 bits<4> Rd;
429 bits<4> Rn;
430 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000431
Jim Grosbach86386922010-12-08 22:10:43 +0000432 let Inst{11-8} = Rd;
433 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000434 let Inst{3-0} = ShiftedRm{3-0};
435 let Inst{5-4} = ShiftedRm{6-5};
436 let Inst{14-12} = ShiftedRm{11-9};
437 let Inst{7-6} = ShiftedRm{8-7};
438}
439
440class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
441 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000442 : T2sI<oops, iops, itin, opc, asm, pattern> {
443 bits<4> Rd;
444 bits<4> Rn;
445 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000446
Jim Grosbach86386922010-12-08 22:10:43 +0000447 let Inst{11-8} = Rd;
448 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000449 let Inst{3-0} = ShiftedRm{3-0};
450 let Inst{5-4} = ShiftedRm{6-5};
451 let Inst{14-12} = ShiftedRm{11-9};
452 let Inst{7-6} = ShiftedRm{8-7};
453}
454
Owen Anderson35141a92010-11-18 01:08:42 +0000455class T2FourReg<dag oops, dag iops, InstrItinClass itin,
456 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000457 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000458 bits<4> Rd;
459 bits<4> Rn;
460 bits<4> Rm;
461 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000462
Jim Grosbach86386922010-12-08 22:10:43 +0000463 let Inst{19-16} = Rn;
464 let Inst{15-12} = Ra;
465 let Inst{11-8} = Rd;
466 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000467}
468
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000469class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
470 dag oops, dag iops, InstrItinClass itin,
471 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000472 : T2I<oops, iops, itin, opc, asm, pattern> {
473 bits<4> RdLo;
474 bits<4> RdHi;
475 bits<4> Rn;
476 bits<4> Rm;
477
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000478 let Inst{31-23} = 0b111110111;
479 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000480 let Inst{19-16} = Rn;
481 let Inst{15-12} = RdLo;
482 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000483 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000484 let Inst{3-0} = Rm;
485}
486
Owen Anderson35141a92010-11-18 01:08:42 +0000487
Evan Chenga67efd12009-06-23 19:39:13 +0000488/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000489/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000490/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000491multiclass T2I_bin_irs<bits<4> opcod, string opc,
492 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000493 PatFrag opnode, string baseOpc, bit Commutable = 0,
494 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000495 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000496 def ri : T2sTwoRegImm<
497 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
498 opc, "\t$Rd, $Rn, $imm",
499 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000500 let Inst{31-27} = 0b11110;
501 let Inst{25} = 0;
502 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000503 let Inst{15} = 0;
504 }
Evan Chenga67efd12009-06-23 19:39:13 +0000505 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000506 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
507 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
508 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000509 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000510 let Inst{31-27} = 0b11101;
511 let Inst{26-25} = 0b01;
512 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000513 let Inst{14-12} = 0b000; // imm3
514 let Inst{7-6} = 0b00; // imm2
515 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000516 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000517 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000518 def rs : T2sTwoRegShiftedReg<
519 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
520 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
521 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000522 let Inst{31-27} = 0b11101;
523 let Inst{26-25} = 0b01;
524 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000525 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000526 // Assembly aliases for optional destination operand when it's the same
527 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000528 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000529 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
530 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000531 cc_out:$s)>;
532 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000533 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
534 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000535 cc_out:$s)>;
536 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000537 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
538 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000539 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000540}
541
David Goodwin1f096272009-07-27 23:34:12 +0000542/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000543// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000544multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
545 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000546 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000547 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
548 // Assembler aliases w/o the ".w" suffix.
549 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
550 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
551 rGPR:$Rm, pred:$p,
552 cc_out:$s)>;
553 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
554 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
555 t2_so_reg:$shift, pred:$p,
556 cc_out:$s)>;
557
558 // and with the optional destination operand, too.
559 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
560 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
561 rGPR:$Rm, pred:$p,
562 cc_out:$s)>;
563 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
564 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
565 t2_so_reg:$shift, pred:$p,
566 cc_out:$s)>;
567}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000568
Evan Cheng1e249e32009-06-25 20:59:23 +0000569/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000570/// reversed. The 'rr' form is only defined for the disassembler; for codegen
571/// it is equivalent to the T2I_bin_irs counterpart.
572multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000573 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000574 def ri : T2sTwoRegImm<
575 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
576 opc, ".w\t$Rd, $Rn, $imm",
577 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000578 let Inst{31-27} = 0b11110;
579 let Inst{25} = 0;
580 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000581 let Inst{15} = 0;
582 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000583 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000584 def rr : T2sThreeReg<
585 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
586 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000587 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000588 let Inst{31-27} = 0b11101;
589 let Inst{26-25} = 0b01;
590 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000591 let Inst{14-12} = 0b000; // imm3
592 let Inst{7-6} = 0b00; // imm2
593 let Inst{5-4} = 0b00; // type
594 }
Evan Chengf49810c2009-06-23 17:48:47 +0000595 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000596 def rs : T2sTwoRegShiftedReg<
597 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
598 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
599 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000600 let Inst{31-27} = 0b11101;
601 let Inst{26-25} = 0b01;
602 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000603 }
Evan Chengf49810c2009-06-23 17:48:47 +0000604}
605
Evan Chenga67efd12009-06-23 19:39:13 +0000606/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000607/// instruction modifies the CPSR register.
Andrew Trick3be654f2011-09-21 02:20:46 +0000608///
609/// These opcodes will be converted to the real non-S opcodes by
610/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
611let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000612multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
613 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
614 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000615 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000616 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000617 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
Evan Cheng4a517082011-09-06 18:52:20 +0000618 opc, ".w\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000619 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000620 // register
Evan Cheng4a517082011-09-06 18:52:20 +0000621 def rr : T2sThreeReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000622 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
Evan Cheng4a517082011-09-06 18:52:20 +0000623 opc, ".w\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000624 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000625 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000626 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000627 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
Evan Cheng4a517082011-09-06 18:52:20 +0000628 opc, ".w\t$Rd, $Rn, $ShiftedRm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000629 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000630}
631}
632
Evan Chenga67efd12009-06-23 19:39:13 +0000633/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
634/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000635multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
636 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000637 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000638 // The register-immediate version is re-materializable. This is useful
639 // in particular for taking the address of a local.
640 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000641 def ri : T2sTwoRegImm<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000642 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
643 opc, ".w\t$Rd, $Rn, $imm",
644 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{31-27} = 0b11110;
646 let Inst{25} = 0;
647 let Inst{24} = 1;
648 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000649 let Inst{15} = 0;
650 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000651 }
Evan Chengf49810c2009-06-23 17:48:47 +0000652 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000653 def ri12 : T2I<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000654 (outs GPRnopc:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000655 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000656 [(set GPRnopc:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000657 bits<4> Rd;
658 bits<4> Rn;
659 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000660 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000661 let Inst{26} = imm{11};
662 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000663 let Inst{23-21} = op23_21;
664 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000665 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000666 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000667 let Inst{14-12} = imm{10-8};
668 let Inst{11-8} = Rd;
669 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000670 }
Evan Chenga67efd12009-06-23 19:39:13 +0000671 // register
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000672 def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
673 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
674 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000675 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000676 let Inst{31-27} = 0b11101;
677 let Inst{26-25} = 0b01;
678 let Inst{24} = 1;
679 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000680 let Inst{14-12} = 0b000; // imm3
681 let Inst{7-6} = 0b00; // imm2
682 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000683 }
Evan Chengf49810c2009-06-23 17:48:47 +0000684 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000685 def rs : T2sTwoRegShiftedReg<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000686 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000687 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000688 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000689 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000690 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000691 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000692 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000693 }
Evan Chengf49810c2009-06-23 17:48:47 +0000694}
695
Jim Grosbach6935efc2009-11-24 00:20:27 +0000696/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000697/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000698/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000699let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000700multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
701 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000702 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000703 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000704 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000705 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000706 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000707 let Inst{31-27} = 0b11110;
708 let Inst{25} = 0;
709 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000710 let Inst{15} = 0;
711 }
Evan Chenga67efd12009-06-23 19:39:13 +0000712 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000713 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000714 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000715 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000716 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000717 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000718 let Inst{31-27} = 0b11101;
719 let Inst{26-25} = 0b01;
720 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000721 let Inst{14-12} = 0b000; // imm3
722 let Inst{7-6} = 0b00; // imm2
723 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000724 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000725 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000726 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000727 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000728 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000729 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000730 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000731 let Inst{31-27} = 0b11101;
732 let Inst{26-25} = 0b01;
733 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000734 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000735}
Andrew Trick1c3af772011-04-23 03:55:32 +0000736}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000737
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000738/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
739/// version is not needed since this is only for codegen.
Andrew Trick3be654f2011-09-21 02:20:46 +0000740///
741/// These opcodes will be converted to the real non-S opcodes by
742/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
743let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000744multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000745 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000746 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000747 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
Evan Cheng4a517082011-09-06 18:52:20 +0000748 opc, ".w\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000749 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000750 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000751 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000752 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Evan Cheng4a517082011-09-06 18:52:20 +0000753 IIC_iALUsi, opc, "\t$Rd, $Rn, $ShiftedRm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000754 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000755}
756}
757
Evan Chenga67efd12009-06-23 19:39:13 +0000758/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
759// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000760multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
761 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000762 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000763 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000764 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000765 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000766 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000767 let Inst{31-27} = 0b11101;
768 let Inst{26-21} = 0b010010;
769 let Inst{19-16} = 0b1111; // Rn
770 let Inst{5-4} = opcod;
771 }
Evan Chenga67efd12009-06-23 19:39:13 +0000772 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000773 def rr : T2sThreeReg<
774 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
775 opc, ".w\t$Rd, $Rn, $Rm",
776 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000777 let Inst{31-27} = 0b11111;
778 let Inst{26-23} = 0b0100;
779 let Inst{22-21} = opcod;
780 let Inst{15-12} = 0b1111;
781 let Inst{7-4} = 0b0000;
782 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000783
784 // Optional destination register
785 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
786 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
787 ty:$imm, pred:$p,
788 cc_out:$s)>;
789 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
790 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
791 rGPR:$Rm, pred:$p,
792 cc_out:$s)>;
793
794 // Assembler aliases w/o the ".w" suffix.
795 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
796 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
797 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000798 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000799 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
800 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
801 rGPR:$Rm, pred:$p,
802 cc_out:$s)>;
803
804 // and with the optional destination operand, too.
805 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
806 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
807 ty:$imm, pred:$p,
808 cc_out:$s)>;
809 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
810 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
811 rGPR:$Rm, pred:$p,
812 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000813}
Evan Chengf49810c2009-06-23 17:48:47 +0000814
Johnny Chend68e1192009-12-15 17:24:14 +0000815/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000816/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000817/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000818multiclass T2I_cmp_irs<bits<4> opcod, string opc,
819 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000820 PatFrag opnode, string baseOpc> {
821let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000822 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000823 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000824 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000825 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000826 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000827 let Inst{31-27} = 0b11110;
828 let Inst{25} = 0;
829 let Inst{24-21} = opcod;
830 let Inst{20} = 1; // The S bit.
831 let Inst{15} = 0;
832 let Inst{11-8} = 0b1111; // Rd
833 }
Evan Chenga67efd12009-06-23 19:39:13 +0000834 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000835 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000836 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000837 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000838 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000839 let Inst{31-27} = 0b11101;
840 let Inst{26-25} = 0b01;
841 let Inst{24-21} = opcod;
842 let Inst{20} = 1; // The S bit.
843 let Inst{14-12} = 0b000; // imm3
844 let Inst{11-8} = 0b1111; // Rd
845 let Inst{7-6} = 0b00; // imm2
846 let Inst{5-4} = 0b00; // type
847 }
Evan Chengf49810c2009-06-23 17:48:47 +0000848 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000849 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000850 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000851 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000852 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000853 let Inst{31-27} = 0b11101;
854 let Inst{26-25} = 0b01;
855 let Inst{24-21} = opcod;
856 let Inst{20} = 1; // The S bit.
857 let Inst{11-8} = 0b1111; // Rd
858 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000859}
Jim Grosbachef88a922011-09-06 21:44:58 +0000860
861 // Assembler aliases w/o the ".w" suffix.
862 // No alias here for 'rr' version as not all instantiations of this
863 // multiclass want one (CMP in particular, does not).
864 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
865 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
866 t2_so_imm:$imm, pred:$p)>;
867 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
868 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
869 t2_so_reg:$shift,
870 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000871}
872
Evan Chengf3c21b82009-06-30 02:15:48 +0000873/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000874multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000875 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
876 PatFrag opnode> {
877 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000878 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000879 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000880 bits<4> Rt;
881 bits<17> addr;
882 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000883 let Inst{24} = signed;
884 let Inst{23} = 1;
885 let Inst{22-21} = opcod;
886 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000887 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000888 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000889 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000890 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000891 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000892 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000893 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
894 bits<4> Rt;
895 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000896 let Inst{31-27} = 0b11111;
897 let Inst{26-25} = 0b00;
898 let Inst{24} = signed;
899 let Inst{23} = 0;
900 let Inst{22-21} = opcod;
901 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000902 let Inst{19-16} = addr{12-9}; // Rn
903 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000904 let Inst{11} = 1;
905 // Offset: index==TRUE, wback==FALSE
906 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000907 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000908 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000909 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000910 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000911 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000912 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000913 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000914 let Inst{31-27} = 0b11111;
915 let Inst{26-25} = 0b00;
916 let Inst{24} = signed;
917 let Inst{23} = 0;
918 let Inst{22-21} = opcod;
919 let Inst{20} = 1; // load
920 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000921
Owen Anderson75579f72010-11-29 22:44:32 +0000922 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000923 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000924
Owen Anderson75579f72010-11-29 22:44:32 +0000925 bits<10> addr;
926 let Inst{19-16} = addr{9-6}; // Rn
927 let Inst{3-0} = addr{5-2}; // Rm
928 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000929
930 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000931 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000932
Owen Anderson971b83b2011-02-08 22:39:40 +0000933 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000934 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000935 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000936 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000937 let isReMaterializable = 1;
938 let Inst{31-27} = 0b11111;
939 let Inst{26-25} = 0b00;
940 let Inst{24} = signed;
941 let Inst{23} = ?; // add = (U == '1')
942 let Inst{22-21} = opcod;
943 let Inst{20} = 1; // load
944 let Inst{19-16} = 0b1111; // Rn
945 bits<4> Rt;
946 bits<12> addr;
947 let Inst{15-12} = Rt{3-0};
948 let Inst{11-0} = addr{11-0};
949 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000950}
951
David Goodwin73b8f162009-06-30 22:11:34 +0000952/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000953multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000954 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
955 PatFrag opnode> {
956 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000957 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000958 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000959 let Inst{31-27} = 0b11111;
960 let Inst{26-23} = 0b0001;
961 let Inst{22-21} = opcod;
962 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000963
Owen Anderson75579f72010-11-29 22:44:32 +0000964 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000965 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000966
Owen Anderson80dd3e02010-11-30 22:45:47 +0000967 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000968 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000969 let Inst{19-16} = addr{16-13}; // Rn
970 let Inst{23} = addr{12}; // U
971 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000972 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000973 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000974 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000975 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000976 let Inst{31-27} = 0b11111;
977 let Inst{26-23} = 0b0000;
978 let Inst{22-21} = opcod;
979 let Inst{20} = 0; // !load
980 let Inst{11} = 1;
981 // Offset: index==TRUE, wback==FALSE
982 let Inst{10} = 1; // The P bit.
983 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000984
Owen Anderson75579f72010-11-29 22:44:32 +0000985 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000986 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000987
Owen Anderson75579f72010-11-29 22:44:32 +0000988 bits<13> addr;
989 let Inst{19-16} = addr{12-9}; // Rn
990 let Inst{9} = addr{8}; // U
991 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000992 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000993 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000994 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000995 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000996 let Inst{31-27} = 0b11111;
997 let Inst{26-23} = 0b0000;
998 let Inst{22-21} = opcod;
999 let Inst{20} = 0; // !load
1000 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001001
Owen Anderson75579f72010-11-29 22:44:32 +00001002 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001003 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001004
Owen Anderson75579f72010-11-29 22:44:32 +00001005 bits<10> addr;
1006 let Inst{19-16} = addr{9-6}; // Rn
1007 let Inst{3-0} = addr{5-2}; // Rm
1008 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001009 }
David Goodwin73b8f162009-06-30 22:11:34 +00001010}
1011
Evan Cheng0e55fd62010-09-30 01:08:25 +00001012/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001013/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001014class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1015 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1016 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001017 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1018 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001019 let Inst{31-27} = 0b11111;
1020 let Inst{26-23} = 0b0100;
1021 let Inst{22-20} = opcod;
1022 let Inst{19-16} = 0b1111; // Rn
1023 let Inst{15-12} = 0b1111;
1024 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001025
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001026 bits<2> rot;
1027 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001028}
1029
Eli Friedman761fa7a2010-06-24 18:20:04 +00001030// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001031class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001032 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1033 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1034 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001035 Requires<[HasT2ExtractPack, IsThumb2]> {
1036 bits<2> rot;
1037 let Inst{31-27} = 0b11111;
1038 let Inst{26-23} = 0b0100;
1039 let Inst{22-20} = opcod;
1040 let Inst{19-16} = 0b1111; // Rn
1041 let Inst{15-12} = 0b1111;
1042 let Inst{7} = 1;
1043 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001044}
1045
Eli Friedman761fa7a2010-06-24 18:20:04 +00001046// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1047// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001048class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1049 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1050 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001051 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001052 bits<2> rot;
1053 let Inst{31-27} = 0b11111;
1054 let Inst{26-23} = 0b0100;
1055 let Inst{22-20} = opcod;
1056 let Inst{19-16} = 0b1111; // Rn
1057 let Inst{15-12} = 0b1111;
1058 let Inst{7} = 1;
1059 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001060}
1061
Evan Cheng0e55fd62010-09-30 01:08:25 +00001062/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001063/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001064class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1065 : T2ThreeReg<(outs rGPR:$Rd),
1066 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1067 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1068 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1069 Requires<[HasT2ExtractPack, IsThumb2]> {
1070 bits<2> rot;
1071 let Inst{31-27} = 0b11111;
1072 let Inst{26-23} = 0b0100;
1073 let Inst{22-20} = opcod;
1074 let Inst{15-12} = 0b1111;
1075 let Inst{7} = 1;
1076 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001077}
1078
Jim Grosbach70327412011-07-27 17:48:13 +00001079class T2I_exta_rrot_np<bits<3> opcod, string opc>
1080 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1081 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1082 bits<2> rot;
1083 let Inst{31-27} = 0b11111;
1084 let Inst{26-23} = 0b0100;
1085 let Inst{22-20} = opcod;
1086 let Inst{15-12} = 0b1111;
1087 let Inst{7} = 1;
1088 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001089}
1090
Anton Korobeynikov52237112009-06-17 18:13:58 +00001091//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001092// Instructions
1093//===----------------------------------------------------------------------===//
1094
1095//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001096// Miscellaneous Instructions.
1097//
1098
Owen Andersonda663f72010-11-15 21:30:39 +00001099class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1100 string asm, list<dag> pattern>
1101 : T2XI<oops, iops, itin, asm, pattern> {
1102 bits<4> Rd;
1103 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001104
Jim Grosbach86386922010-12-08 22:10:43 +00001105 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001106 let Inst{26} = label{11};
1107 let Inst{14-12} = label{10-8};
1108 let Inst{7-0} = label{7-0};
1109}
1110
Evan Chenga09b9ca2009-06-24 23:47:58 +00001111// LEApcrel - Load a pc-relative address into a register without offending the
1112// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001113def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1114 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001115 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001116 let Inst{31-27} = 0b11110;
1117 let Inst{25-24} = 0b10;
1118 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1119 let Inst{22} = 0;
1120 let Inst{20} = 0;
1121 let Inst{19-16} = 0b1111; // Rn
1122 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001123
Owen Andersona838a252010-12-14 00:36:49 +00001124 bits<4> Rd;
1125 bits<13> addr;
1126 let Inst{11-8} = Rd;
1127 let Inst{23} = addr{12};
1128 let Inst{21} = addr{12};
1129 let Inst{26} = addr{11};
1130 let Inst{14-12} = addr{10-8};
1131 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001132
1133 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001134}
Owen Andersona838a252010-12-14 00:36:49 +00001135
1136let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001137def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001138 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001139def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1140 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001141 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001142 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001143
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001144
Evan Chenga09b9ca2009-06-24 23:47:58 +00001145//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001146// Load / store Instructions.
1147//
1148
Evan Cheng055b0312009-06-29 07:51:04 +00001149// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001150let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001151defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001152 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001153
Evan Chengf3c21b82009-06-30 02:15:48 +00001154// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001155defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001156 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001157defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001158 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001159
Evan Chengf3c21b82009-06-30 02:15:48 +00001160// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001161defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001162 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001163defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001164 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001165
Owen Anderson9d63d902010-12-01 19:18:46 +00001166let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001167// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001168def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001169 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001170 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001171} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001172
1173// zextload i1 -> zextload i8
1174def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1175 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001176def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1177 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001178def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1179 (t2LDRBs t2addrmode_so_reg:$addr)>;
1180def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1181 (t2LDRBpci tconstpool:$addr)>;
1182
1183// extload -> zextload
1184// FIXME: Reduce the number of patterns by legalizing extload to zextload
1185// earlier?
1186def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1187 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001188def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1189 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001190def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1191 (t2LDRBs t2addrmode_so_reg:$addr)>;
1192def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1193 (t2LDRBpci tconstpool:$addr)>;
1194
1195def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1196 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001197def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1198 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001199def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1200 (t2LDRBs t2addrmode_so_reg:$addr)>;
1201def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1202 (t2LDRBpci tconstpool:$addr)>;
1203
1204def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1205 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001206def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1207 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001208def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1209 (t2LDRHs t2addrmode_so_reg:$addr)>;
1210def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1211 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001212
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001213// FIXME: The destination register of the loads and stores can't be PC, but
1214// can be SP. We need another regclass (similar to rGPR) to represent
1215// that. Not a pressing issue since these are selected manually,
1216// not via pattern.
1217
Evan Chenge88d5ce2009-07-02 07:28:31 +00001218// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001219
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001220let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001221def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001222 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001223 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001224 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1225 []> {
1226 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1227}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001228
Jim Grosbacheeec0252011-09-08 00:39:19 +00001229def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001230 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1231 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001232 "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001233
Jim Grosbacheeec0252011-09-08 00:39:19 +00001234def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001235 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001236 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001237 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1238 []> {
1239 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1240}
1241def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001242 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1243 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001244 "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001245
Jim Grosbacheeec0252011-09-08 00:39:19 +00001246def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001247 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001248 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001249 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1250 []> {
1251 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1252}
1253def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001254 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1255 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001256 "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001257
Jim Grosbacheeec0252011-09-08 00:39:19 +00001258def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001259 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001260 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001261 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1262 []> {
1263 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1264}
1265def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001266 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1267 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001268 "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001269
Jim Grosbacheeec0252011-09-08 00:39:19 +00001270def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001271 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001272 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001273 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1274 []> {
1275 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1276}
1277def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001278 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1279 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001280 "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001281} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001282
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001283// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001284// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001285class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001286 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001287 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001288 bits<4> Rt;
1289 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001290 let Inst{31-27} = 0b11111;
1291 let Inst{26-25} = 0b00;
1292 let Inst{24} = signed;
1293 let Inst{23} = 0;
1294 let Inst{22-21} = type;
1295 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001296 let Inst{19-16} = addr{12-9};
1297 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001298 let Inst{11} = 1;
1299 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001300 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001301}
1302
Evan Cheng0e55fd62010-09-30 01:08:25 +00001303def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1304def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1305def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1306def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1307def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001308
David Goodwin73b8f162009-06-30 22:11:34 +00001309// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001310defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001311 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001312defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001313 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001314defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001315 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001316
David Goodwin6647cea2009-06-30 22:50:01 +00001317// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001318let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001319def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001320 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001321 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001322
Evan Cheng6d94f112009-07-03 00:06:39 +00001323// Indexed stores
Jim Grosbacheeec0252011-09-08 00:39:19 +00001324def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001325 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001326 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001327 "str", "\t$Rt, $addr!",
1328 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1329 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1330}
1331def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1332 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1333 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1334 "strh", "\t$Rt, $addr!",
1335 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1336 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1337}
1338
1339def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1340 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1341 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1342 "strb", "\t$Rt, $addr!",
1343 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1344 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1345}
Evan Cheng6d94f112009-07-03 00:06:39 +00001346
Jim Grosbacheeec0252011-09-08 00:39:19 +00001347def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001348 (ins rGPR:$Rt, addr_offset_none:$Rn,
1349 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001350 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001351 "str", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001352 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1353 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001354 (post_store rGPR:$Rt, addr_offset_none:$Rn,
1355 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001356
Jim Grosbacheeec0252011-09-08 00:39:19 +00001357def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001358 (ins rGPR:$Rt, addr_offset_none:$Rn,
1359 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001360 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001361 "strh", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001362 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1363 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001364 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1365 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001366
Jim Grosbacheeec0252011-09-08 00:39:19 +00001367def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001368 (ins rGPR:$Rt, addr_offset_none:$Rn,
1369 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001370 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001371 "strb", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001372 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1373 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001374 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1375 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001376
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001377// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1378// put the patterns on the instruction definitions directly as ISel wants
1379// the address base and offset to be separate operands, not a single
1380// complex operand like we represent the instructions themselves. The
1381// pseudos map between the two.
1382let usesCustomInserter = 1,
1383 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1384def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1385 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1386 4, IIC_iStore_ru,
1387 [(set GPRnopc:$Rn_wb,
1388 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1389def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1390 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1391 4, IIC_iStore_ru,
1392 [(set GPRnopc:$Rn_wb,
1393 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1394def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1395 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1396 4, IIC_iStore_ru,
1397 [(set GPRnopc:$Rn_wb,
1398 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1399}
1400
1401
Johnny Chene54a3ef2010-03-03 18:45:36 +00001402// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1403// only.
1404// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001405class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001406 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001407 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001408 let Inst{31-27} = 0b11111;
1409 let Inst{26-25} = 0b00;
1410 let Inst{24} = 0; // not signed
1411 let Inst{23} = 0;
1412 let Inst{22-21} = type;
1413 let Inst{20} = 0; // store
1414 let Inst{11} = 1;
1415 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001416
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001417 bits<4> Rt;
1418 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001419 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001420 let Inst{19-16} = addr{12-9};
1421 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001422}
1423
Evan Cheng0e55fd62010-09-30 01:08:25 +00001424def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1425def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1426def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001427
Johnny Chenae1757b2010-03-11 01:13:36 +00001428// ldrd / strd pre / post variants
1429// For disassembly only.
1430
Jim Grosbacha77295d2011-09-08 22:07:06 +00001431def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1432 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1433 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1434 let AsmMatchConverter = "cvtT2LdrdPre";
1435 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1436}
Johnny Chenae1757b2010-03-11 01:13:36 +00001437
Jim Grosbacha77295d2011-09-08 22:07:06 +00001438def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1439 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001440 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001441 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001442
Jim Grosbacha77295d2011-09-08 22:07:06 +00001443def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1444 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1445 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1446 "$addr.base = $wb", []> {
1447 let AsmMatchConverter = "cvtT2StrdPre";
1448 let DecoderMethod = "DecodeT2STRDPreInstruction";
1449}
Johnny Chenae1757b2010-03-11 01:13:36 +00001450
Jim Grosbacha77295d2011-09-08 22:07:06 +00001451def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1452 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1453 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001454 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001455 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001456
Johnny Chen0635fc52010-03-04 17:40:44 +00001457// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1458// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001459// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1460// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001461multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001462
Evan Chengdfed19f2010-11-03 06:34:55 +00001463 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001464 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001465 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001466 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001467 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001468 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001469 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001470 let Inst{20} = 1;
1471 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001472
Owen Anderson80dd3e02010-11-30 22:45:47 +00001473 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001474 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001475 let Inst{19-16} = addr{16-13}; // Rn
1476 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001477 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001478 }
1479
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001480 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001481 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001482 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001483 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001484 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001485 let Inst{23} = 0; // U = 0
1486 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001487 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001488 let Inst{20} = 1;
1489 let Inst{15-12} = 0b1111;
1490 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001491
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001492 bits<13> addr;
1493 let Inst{19-16} = addr{12-9}; // Rn
1494 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001495 }
1496
Evan Chengdfed19f2010-11-03 06:34:55 +00001497 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001498 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001499 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001500 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001501 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001502 let Inst{23} = 0; // add = TRUE for T1
1503 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001504 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001505 let Inst{20} = 1;
1506 let Inst{15-12} = 0b1111;
1507 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001508
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001509 bits<10> addr;
1510 let Inst{19-16} = addr{9-6}; // Rn
1511 let Inst{3-0} = addr{5-2}; // Rm
1512 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001513
1514 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001515 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001516}
1517
Evan Cheng416941d2010-11-04 05:19:35 +00001518defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1519defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1520defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001521
Evan Cheng2889cce2009-07-03 00:18:36 +00001522//===----------------------------------------------------------------------===//
1523// Load / store multiple Instructions.
1524//
1525
Owen Andersoncd00dc62011-09-12 21:28:46 +00001526multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001527 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001528 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001529 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001530 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001531 bits<4> Rn;
1532 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001533
Bill Wendling6c470b82010-11-13 09:09:38 +00001534 let Inst{31-27} = 0b11101;
1535 let Inst{26-25} = 0b00;
1536 let Inst{24-23} = 0b01; // Increment After
1537 let Inst{22} = 0;
1538 let Inst{21} = 0; // No writeback
1539 let Inst{20} = L_bit;
1540 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001541 let Inst{15} = 0;
1542 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001543 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001544 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001545 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001546 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001547 bits<4> Rn;
1548 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001549
Bill Wendling6c470b82010-11-13 09:09:38 +00001550 let Inst{31-27} = 0b11101;
1551 let Inst{26-25} = 0b00;
1552 let Inst{24-23} = 0b01; // Increment After
1553 let Inst{22} = 0;
1554 let Inst{21} = 1; // Writeback
1555 let Inst{20} = L_bit;
1556 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001557 let Inst{15} = 0;
1558 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001559 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001560 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001561 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001562 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001563 bits<4> Rn;
1564 bits<16> regs;
1565
1566 let Inst{31-27} = 0b11101;
1567 let Inst{26-25} = 0b00;
1568 let Inst{24-23} = 0b10; // Decrement Before
1569 let Inst{22} = 0;
1570 let Inst{21} = 0; // No writeback
1571 let Inst{20} = L_bit;
1572 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001573 let Inst{15} = 0;
1574 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001575 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001576 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001577 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001578 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001579 bits<4> Rn;
1580 bits<16> regs;
1581
1582 let Inst{31-27} = 0b11101;
1583 let Inst{26-25} = 0b00;
1584 let Inst{24-23} = 0b10; // Decrement Before
1585 let Inst{22} = 0;
1586 let Inst{21} = 1; // Writeback
1587 let Inst{20} = L_bit;
1588 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001589 let Inst{15} = 0;
1590 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001591 }
1592}
1593
Bill Wendlingc93989a2010-11-13 11:20:05 +00001594let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001595
1596let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001597defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1598
1599multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1600 InstrItinClass itin_upd, bit L_bit> {
1601 def IA :
1602 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1603 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1604 bits<4> Rn;
1605 bits<16> regs;
1606
1607 let Inst{31-27} = 0b11101;
1608 let Inst{26-25} = 0b00;
1609 let Inst{24-23} = 0b01; // Increment After
1610 let Inst{22} = 0;
1611 let Inst{21} = 0; // No writeback
1612 let Inst{20} = L_bit;
1613 let Inst{19-16} = Rn;
1614 let Inst{15} = 0;
1615 let Inst{14} = regs{14};
1616 let Inst{13} = 0;
1617 let Inst{12-0} = regs{12-0};
1618 }
1619 def IA_UPD :
1620 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1621 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1622 bits<4> Rn;
1623 bits<16> regs;
1624
1625 let Inst{31-27} = 0b11101;
1626 let Inst{26-25} = 0b00;
1627 let Inst{24-23} = 0b01; // Increment After
1628 let Inst{22} = 0;
1629 let Inst{21} = 1; // Writeback
1630 let Inst{20} = L_bit;
1631 let Inst{19-16} = Rn;
1632 let Inst{15} = 0;
1633 let Inst{14} = regs{14};
1634 let Inst{13} = 0;
1635 let Inst{12-0} = regs{12-0};
1636 }
1637 def DB :
1638 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1639 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1640 bits<4> Rn;
1641 bits<16> regs;
1642
1643 let Inst{31-27} = 0b11101;
1644 let Inst{26-25} = 0b00;
1645 let Inst{24-23} = 0b10; // Decrement Before
1646 let Inst{22} = 0;
1647 let Inst{21} = 0; // No writeback
1648 let Inst{20} = L_bit;
1649 let Inst{19-16} = Rn;
1650 let Inst{15} = 0;
1651 let Inst{14} = regs{14};
1652 let Inst{13} = 0;
1653 let Inst{12-0} = regs{12-0};
1654 }
1655 def DB_UPD :
1656 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1657 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1658 bits<4> Rn;
1659 bits<16> regs;
1660
1661 let Inst{31-27} = 0b11101;
1662 let Inst{26-25} = 0b00;
1663 let Inst{24-23} = 0b10; // Decrement Before
1664 let Inst{22} = 0;
1665 let Inst{21} = 1; // Writeback
1666 let Inst{20} = L_bit;
1667 let Inst{19-16} = Rn;
1668 let Inst{15} = 0;
1669 let Inst{14} = regs{14};
1670 let Inst{13} = 0;
1671 let Inst{12-0} = regs{12-0};
1672 }
1673}
1674
Bill Wendlingddc918b2010-11-13 10:57:02 +00001675
1676let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001677defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001678
1679} // neverHasSideEffects
1680
Bob Wilson815baeb2010-03-13 01:08:20 +00001681
Evan Cheng9cb9e672009-06-27 02:26:13 +00001682//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001683// Move Instructions.
1684//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001685
Evan Chengf49810c2009-06-23 17:48:47 +00001686let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001687def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001688 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001689 let Inst{31-27} = 0b11101;
1690 let Inst{26-25} = 0b01;
1691 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001692 let Inst{19-16} = 0b1111; // Rn
1693 let Inst{14-12} = 0b000;
1694 let Inst{7-4} = 0b0000;
1695}
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001696def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1697 pred:$p, CPSR)>;
1698def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1699 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001700
Evan Cheng5adb66a2009-09-28 09:14:39 +00001701// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001702let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1703 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001704def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1705 "mov", ".w\t$Rd, $imm",
1706 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001707 let Inst{31-27} = 0b11110;
1708 let Inst{25} = 0;
1709 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001710 let Inst{19-16} = 0b1111; // Rn
1711 let Inst{15} = 0;
1712}
David Goodwin83b35932009-06-26 16:10:07 +00001713
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001714// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1715// Use aliases to get that to play nice here.
1716def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1717 pred:$p, CPSR)>;
1718def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1719 pred:$p, CPSR)>;
1720
1721def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1722 pred:$p, zero_reg)>;
1723def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1724 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001725
Evan Chengc4af4632010-11-17 20:13:28 +00001726let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001727def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001728 "movw", "\t$Rd, $imm",
1729 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001730 let Inst{31-27} = 0b11110;
1731 let Inst{25} = 1;
1732 let Inst{24-21} = 0b0010;
1733 let Inst{20} = 0; // The S bit.
1734 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001735
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001736 bits<4> Rd;
1737 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001738
Jim Grosbach86386922010-12-08 22:10:43 +00001739 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001740 let Inst{19-16} = imm{15-12};
1741 let Inst{26} = imm{11};
1742 let Inst{14-12} = imm{10-8};
1743 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001744}
Evan Chengf49810c2009-06-23 17:48:47 +00001745
Evan Cheng53519f02011-01-21 18:55:51 +00001746def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001747 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1748
1749let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001750def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001751 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001752 "movt", "\t$Rd, $imm",
1753 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001754 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001755 let Inst{31-27} = 0b11110;
1756 let Inst{25} = 1;
1757 let Inst{24-21} = 0b0110;
1758 let Inst{20} = 0; // The S bit.
1759 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001760
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001761 bits<4> Rd;
1762 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001763
Jim Grosbach86386922010-12-08 22:10:43 +00001764 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001765 let Inst{19-16} = imm{15-12};
1766 let Inst{26} = imm{11};
1767 let Inst{14-12} = imm{10-8};
1768 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001769}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001770
Evan Cheng53519f02011-01-21 18:55:51 +00001771def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001772 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1773} // Constraints
1774
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001775def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001776
Anton Korobeynikov52237112009-06-17 18:13:58 +00001777//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001778// Extend Instructions.
1779//
1780
1781// Sign extenders
1782
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001783def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001784 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001785def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001786 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001787def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001788
Jim Grosbach70327412011-07-27 17:48:13 +00001789def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001790 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001791def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001792 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001793def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001794
Evan Chengd27c9fc2009-07-03 01:43:10 +00001795// Zero extenders
1796
1797let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001798def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001799 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001800def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001801 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001802def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001803 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001804
Jim Grosbach79464942010-07-28 23:17:45 +00001805// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1806// The transformation should probably be done as a combiner action
1807// instead so we can include a check for masking back in the upper
1808// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001809//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001810// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001811// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001812def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001813 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001814 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001815
Jim Grosbach70327412011-07-27 17:48:13 +00001816def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001817 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001818def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001819 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001820def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001821}
1822
1823//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001824// Arithmetic Instructions.
1825//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001826
Johnny Chend68e1192009-12-15 17:24:14 +00001827defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1828 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1829defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1830 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001831
Evan Chengf49810c2009-06-23 17:48:47 +00001832// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Andrew Trick3be654f2011-09-21 02:20:46 +00001833//
1834// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
1835// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
1836// AdjustInstrPostInstrSelection where we determine whether or not to
1837// set the "s" bit based on CPSR liveness.
1838//
1839// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
1840// support for an optional CPSR definition that corresponds to the DAG
1841// node's second value. We can then eliminate the implicit def of CPSR.
Johnny Chend68e1192009-12-15 17:24:14 +00001842defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001843 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001844 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001845defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001846 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001847 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001848
Andrew Trick83a80312011-09-20 18:22:31 +00001849let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001850defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001851 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001852defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001853 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Andrew Trick83a80312011-09-20 18:22:31 +00001854}
Evan Chengf49810c2009-06-23 17:48:47 +00001855
David Goodwin752aa7d2009-07-27 16:39:05 +00001856// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001857defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001858 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001859
1860// FIXME: Eliminate them if we can write def : Pat patterns which defines
1861// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001862defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001863 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001864
1865// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001866// The assume-no-carry-in form uses the negation of the input since add/sub
1867// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1868// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1869// details.
1870// The AddedComplexity preferences the first variant over the others since
1871// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001872let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001873def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1874 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1875def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1876 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1877def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1878 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1879let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001880def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001881 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001882def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001883 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001884// The with-carry-in form matches bitwise not instead of the negation.
1885// Effectively, the inverse interpretation of the carry flag already accounts
1886// for part of the negation.
1887let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001888def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001889 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001890def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001891 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001892
Johnny Chen93042d12010-03-02 18:14:57 +00001893// Select Bytes -- for disassembly only
1894
Owen Andersonc7373f82010-11-30 20:00:01 +00001895def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001896 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1897 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001898 let Inst{31-27} = 0b11111;
1899 let Inst{26-24} = 0b010;
1900 let Inst{23} = 0b1;
1901 let Inst{22-20} = 0b010;
1902 let Inst{15-12} = 0b1111;
1903 let Inst{7} = 0b1;
1904 let Inst{6-4} = 0b000;
1905}
1906
Johnny Chenadc77332010-02-26 22:04:29 +00001907// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1908// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001909class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001910 list<dag> pat = [/* For disassembly only; pattern left blank */],
1911 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1912 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001913 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1914 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001915 let Inst{31-27} = 0b11111;
1916 let Inst{26-23} = 0b0101;
1917 let Inst{22-20} = op22_20;
1918 let Inst{15-12} = 0b1111;
1919 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001920
Owen Anderson46c478e2010-11-17 19:57:38 +00001921 bits<4> Rd;
1922 bits<4> Rn;
1923 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001924
Jim Grosbach86386922010-12-08 22:10:43 +00001925 let Inst{11-8} = Rd;
1926 let Inst{19-16} = Rn;
1927 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001928}
1929
1930// Saturating add/subtract -- for disassembly only
1931
Nate Begeman692433b2010-07-29 17:56:55 +00001932def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001933 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1934 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001935def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1936def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1937def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001938def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1939 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1940def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1941 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001942def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001943def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001944 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1945 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001946def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1947def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1948def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1949def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1950def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1951def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1952def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1953def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1954
1955// Signed/Unsigned add/subtract -- for disassembly only
1956
1957def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1958def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1959def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1960def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1961def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1962def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1963def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1964def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1965def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1966def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1967def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1968def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1969
1970// Signed/Unsigned halving add/subtract -- for disassembly only
1971
1972def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1973def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1974def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1975def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1976def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1977def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1978def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1979def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1980def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1981def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1982def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1983def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1984
Owen Anderson821752e2010-11-18 20:32:18 +00001985// Helper class for disassembly only
1986// A6.3.16 & A6.3.17
1987// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1988class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1989 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1990 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1991 let Inst{31-27} = 0b11111;
1992 let Inst{26-24} = 0b011;
1993 let Inst{23} = long;
1994 let Inst{22-20} = op22_20;
1995 let Inst{7-4} = op7_4;
1996}
1997
1998class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1999 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2000 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2001 let Inst{31-27} = 0b11111;
2002 let Inst{26-24} = 0b011;
2003 let Inst{23} = long;
2004 let Inst{22-20} = op22_20;
2005 let Inst{7-4} = op7_4;
2006}
2007
Jim Grosbach8c989842011-09-20 00:26:34 +00002008// Unsigned Sum of Absolute Differences [and Accumulate].
Owen Anderson821752e2010-11-18 20:32:18 +00002009def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2010 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002011 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2012 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002013 let Inst{15-12} = 0b1111;
2014}
Owen Anderson821752e2010-11-18 20:32:18 +00002015def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002016 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002017 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2018 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002019
Jim Grosbach8c989842011-09-20 00:26:34 +00002020// Signed/Unsigned saturate.
Owen Anderson46c478e2010-11-17 19:57:38 +00002021class T2SatI<dag oops, dag iops, InstrItinClass itin,
2022 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002023 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002024 bits<4> Rd;
2025 bits<4> Rn;
2026 bits<5> sat_imm;
2027 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002028
Jim Grosbach86386922010-12-08 22:10:43 +00002029 let Inst{11-8} = Rd;
2030 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002031 let Inst{4-0} = sat_imm;
2032 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002033 let Inst{14-12} = sh{4-2};
2034 let Inst{7-6} = sh{1-0};
2035}
2036
Owen Andersonc7373f82010-11-30 20:00:01 +00002037def t2SSAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002038 (outs rGPR:$Rd),
2039 (ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002040 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002041 let Inst{31-27} = 0b11110;
2042 let Inst{25-22} = 0b1100;
2043 let Inst{20} = 0;
2044 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002045 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002046}
2047
Owen Andersonc7373f82010-11-30 20:00:01 +00002048def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002049 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002050 "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002051 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002052 let Inst{31-27} = 0b11110;
2053 let Inst{25-22} = 0b1100;
2054 let Inst{20} = 0;
2055 let Inst{15} = 0;
2056 let Inst{21} = 1; // sh = '1'
2057 let Inst{14-12} = 0b000; // imm3 = '000'
2058 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002059 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002060}
2061
Owen Andersonc7373f82010-11-30 20:00:01 +00002062def t2USAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002063 (outs rGPR:$Rd),
2064 (ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002065 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002066 let Inst{31-27} = 0b11110;
2067 let Inst{25-22} = 0b1110;
2068 let Inst{20} = 0;
2069 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002070}
2071
Jim Grosbachb105b992011-09-16 18:32:30 +00002072def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002073 NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002074 "usat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002075 Requires<[IsThumb2, HasThumb2DSP]> {
Owen Anderson4a713572011-09-23 21:57:50 +00002076 let Inst{31-22} = 0b1111001110;
Johnny Chenadc77332010-02-26 22:04:29 +00002077 let Inst{20} = 0;
2078 let Inst{15} = 0;
2079 let Inst{21} = 1; // sh = '1'
2080 let Inst{14-12} = 0b000; // imm3 = '000'
2081 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson4a713572011-09-23 21:57:50 +00002082 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002083}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002084
Bob Wilson38aa2872010-08-13 21:48:10 +00002085def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2086def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002087
Evan Chengf49810c2009-06-23 17:48:47 +00002088//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002089// Shift and rotate Instructions.
2090//
2091
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002092defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2093 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002094defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002095 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002096defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002097 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2098defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2099 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002100
Andrew Trickd49ffe82011-04-29 14:18:15 +00002101// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2102def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2103 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2104
David Goodwinca01a8d2009-09-01 18:32:09 +00002105let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002106def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2107 "rrx", "\t$Rd, $Rm",
2108 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002109 let Inst{31-27} = 0b11101;
2110 let Inst{26-25} = 0b01;
2111 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002112 let Inst{19-16} = 0b1111; // Rn
2113 let Inst{14-12} = 0b000;
2114 let Inst{7-4} = 0b0011;
2115}
David Goodwinca01a8d2009-09-01 18:32:09 +00002116}
Evan Chenga67efd12009-06-23 19:39:13 +00002117
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002118let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002119def t2MOVsrl_flag : T2TwoRegShiftImm<
2120 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2121 "lsrs", ".w\t$Rd, $Rm, #1",
2122 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002123 let Inst{31-27} = 0b11101;
2124 let Inst{26-25} = 0b01;
2125 let Inst{24-21} = 0b0010;
2126 let Inst{20} = 1; // The S bit.
2127 let Inst{19-16} = 0b1111; // Rn
2128 let Inst{5-4} = 0b01; // Shift type.
2129 // Shift amount = Inst{14-12:7-6} = 1.
2130 let Inst{14-12} = 0b000;
2131 let Inst{7-6} = 0b01;
2132}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002133def t2MOVsra_flag : T2TwoRegShiftImm<
2134 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2135 "asrs", ".w\t$Rd, $Rm, #1",
2136 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002137 let Inst{31-27} = 0b11101;
2138 let Inst{26-25} = 0b01;
2139 let Inst{24-21} = 0b0010;
2140 let Inst{20} = 1; // The S bit.
2141 let Inst{19-16} = 0b1111; // Rn
2142 let Inst{5-4} = 0b10; // Shift type.
2143 // Shift amount = Inst{14-12:7-6} = 1.
2144 let Inst{14-12} = 0b000;
2145 let Inst{7-6} = 0b01;
2146}
David Goodwin3583df72009-07-28 17:06:49 +00002147}
2148
Evan Chenga67efd12009-06-23 19:39:13 +00002149//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002150// Bitwise Instructions.
2151//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002152
Johnny Chend68e1192009-12-15 17:24:14 +00002153defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002154 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002155 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002156defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002157 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002158 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002159defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002160 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002161 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002162
Johnny Chend68e1192009-12-15 17:24:14 +00002163defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002164 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002165 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2166 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002167
Owen Anderson2f7aed32010-11-17 22:16:31 +00002168class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2169 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002170 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002171 bits<4> Rd;
2172 bits<5> msb;
2173 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002174
Jim Grosbach86386922010-12-08 22:10:43 +00002175 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002176 let Inst{4-0} = msb{4-0};
2177 let Inst{14-12} = lsb{4-2};
2178 let Inst{7-6} = lsb{1-0};
2179}
2180
2181class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2182 string opc, string asm, list<dag> pattern>
2183 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2184 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002185
Jim Grosbach86386922010-12-08 22:10:43 +00002186 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002187}
2188
2189let Constraints = "$src = $Rd" in
2190def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2191 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2192 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002193 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002194 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002195 let Inst{25} = 1;
2196 let Inst{24-20} = 0b10110;
2197 let Inst{19-16} = 0b1111; // Rn
2198 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002199 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002200
Owen Anderson2f7aed32010-11-17 22:16:31 +00002201 bits<10> imm;
2202 let msb{4-0} = imm{9-5};
2203 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002204}
Evan Chengf49810c2009-06-23 17:48:47 +00002205
Owen Anderson2f7aed32010-11-17 22:16:31 +00002206def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002207 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002208 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002209 let Inst{31-27} = 0b11110;
2210 let Inst{25} = 1;
2211 let Inst{24-20} = 0b10100;
2212 let Inst{15} = 0;
2213}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002214
Owen Anderson2f7aed32010-11-17 22:16:31 +00002215def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002216 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002217 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002218 let Inst{31-27} = 0b11110;
2219 let Inst{25} = 1;
2220 let Inst{24-20} = 0b11100;
2221 let Inst{15} = 0;
2222}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002223
Johnny Chen9474d552010-02-02 19:31:58 +00002224// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002225let Constraints = "$src = $Rd" in {
2226 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2227 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2228 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2229 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2230 bf_inv_mask_imm:$imm))]> {
2231 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002232 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002233 let Inst{25} = 1;
2234 let Inst{24-20} = 0b10110;
2235 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002236 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002237
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002238 bits<10> imm;
2239 let msb{4-0} = imm{9-5};
2240 let lsb{4-0} = imm{4-0};
2241 }
Johnny Chen9474d552010-02-02 19:31:58 +00002242}
Evan Chengf49810c2009-06-23 17:48:47 +00002243
Evan Cheng7e1bf302010-09-29 00:27:46 +00002244defm t2ORN : T2I_bin_irs<0b0011, "orn",
2245 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002246 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2247 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002248
Jim Grosbachd32872f2011-09-14 21:24:41 +00002249/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2250/// unary operation that produces a value. These are predicable and can be
2251/// changed to modify CPSR.
2252multiclass T2I_un_irs<bits<4> opcod, string opc,
2253 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2254 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2255 // shifted imm
2256 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2257 opc, "\t$Rd, $imm",
2258 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2259 let isAsCheapAsAMove = Cheap;
2260 let isReMaterializable = ReMat;
2261 let Inst{31-27} = 0b11110;
2262 let Inst{25} = 0;
2263 let Inst{24-21} = opcod;
2264 let Inst{19-16} = 0b1111; // Rn
2265 let Inst{15} = 0;
2266 }
2267 // register
2268 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2269 opc, ".w\t$Rd, $Rm",
2270 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2271 let Inst{31-27} = 0b11101;
2272 let Inst{26-25} = 0b01;
2273 let Inst{24-21} = opcod;
2274 let Inst{19-16} = 0b1111; // Rn
2275 let Inst{14-12} = 0b000; // imm3
2276 let Inst{7-6} = 0b00; // imm2
2277 let Inst{5-4} = 0b00; // type
2278 }
2279 // shifted register
2280 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2281 opc, ".w\t$Rd, $ShiftedRm",
2282 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2283 let Inst{31-27} = 0b11101;
2284 let Inst{26-25} = 0b01;
2285 let Inst{24-21} = opcod;
2286 let Inst{19-16} = 0b1111; // Rn
2287 }
2288}
2289
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002290// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2291let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002292defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002293 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002294 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002295
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002296let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002297def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2298 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002299
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002300// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002301def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2302 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002303 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002304
2305def : T2Pat<(t2_so_imm_not:$src),
2306 (t2MVNi t2_so_imm_not:$src)>;
2307
Evan Chengf49810c2009-06-23 17:48:47 +00002308//===----------------------------------------------------------------------===//
2309// Multiply Instructions.
2310//
Evan Cheng8de898a2009-06-26 00:19:44 +00002311let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002312def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2313 "mul", "\t$Rd, $Rn, $Rm",
2314 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002315 let Inst{31-27} = 0b11111;
2316 let Inst{26-23} = 0b0110;
2317 let Inst{22-20} = 0b000;
2318 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2319 let Inst{7-4} = 0b0000; // Multiply
2320}
Evan Chengf49810c2009-06-23 17:48:47 +00002321
Owen Anderson35141a92010-11-18 01:08:42 +00002322def t2MLA: T2FourReg<
2323 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2324 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2325 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002326 let Inst{31-27} = 0b11111;
2327 let Inst{26-23} = 0b0110;
2328 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002329 let Inst{7-4} = 0b0000; // Multiply
2330}
Evan Chengf49810c2009-06-23 17:48:47 +00002331
Owen Anderson35141a92010-11-18 01:08:42 +00002332def t2MLS: T2FourReg<
2333 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2334 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2335 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002336 let Inst{31-27} = 0b11111;
2337 let Inst{26-23} = 0b0110;
2338 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002339 let Inst{7-4} = 0b0001; // Multiply and Subtract
2340}
Evan Chengf49810c2009-06-23 17:48:47 +00002341
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002342// Extra precision multiplies with low / high results
2343let neverHasSideEffects = 1 in {
2344let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002345def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002346 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002347 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002348 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002349
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002350def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002351 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002352 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002353 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002354} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002355
2356// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002357def t2SMLAL : T2MulLong<0b100, 0b0000,
2358 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002359 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002360 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002361
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002362def t2UMLAL : T2MulLong<0b110, 0b0000,
2363 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002364 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002365 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002366
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002367def t2UMAAL : T2MulLong<0b110, 0b0110,
2368 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002369 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002370 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2371 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002372} // neverHasSideEffects
2373
Johnny Chen93042d12010-03-02 18:14:57 +00002374// Rounding variants of the below included for disassembly only
2375
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002376// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002377def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2378 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002379 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2380 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002381 let Inst{31-27} = 0b11111;
2382 let Inst{26-23} = 0b0110;
2383 let Inst{22-20} = 0b101;
2384 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2385 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2386}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002387
Owen Anderson821752e2010-11-18 20:32:18 +00002388def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002389 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2390 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002391 let Inst{31-27} = 0b11111;
2392 let Inst{26-23} = 0b0110;
2393 let Inst{22-20} = 0b101;
2394 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2395 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2396}
2397
Owen Anderson821752e2010-11-18 20:32:18 +00002398def t2SMMLA : T2FourReg<
2399 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2400 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002401 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2402 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002403 let Inst{31-27} = 0b11111;
2404 let Inst{26-23} = 0b0110;
2405 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002406 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2407}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002408
Owen Anderson821752e2010-11-18 20:32:18 +00002409def t2SMMLAR: T2FourReg<
2410 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002411 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2412 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002413 let Inst{31-27} = 0b11111;
2414 let Inst{26-23} = 0b0110;
2415 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002416 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2417}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002418
Owen Anderson821752e2010-11-18 20:32:18 +00002419def t2SMMLS: T2FourReg<
2420 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2421 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002422 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2423 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002424 let Inst{31-27} = 0b11111;
2425 let Inst{26-23} = 0b0110;
2426 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002427 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2428}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002429
Owen Anderson821752e2010-11-18 20:32:18 +00002430def t2SMMLSR:T2FourReg<
2431 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002432 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2433 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002434 let Inst{31-27} = 0b11111;
2435 let Inst{26-23} = 0b0110;
2436 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002437 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2438}
2439
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002440multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002441 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2442 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2443 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002444 (sext_inreg rGPR:$Rm, i16)))]>,
2445 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002446 let Inst{31-27} = 0b11111;
2447 let Inst{26-23} = 0b0110;
2448 let Inst{22-20} = 0b001;
2449 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2450 let Inst{7-6} = 0b00;
2451 let Inst{5-4} = 0b00;
2452 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002453
Owen Anderson821752e2010-11-18 20:32:18 +00002454 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2455 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2456 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002457 (sra rGPR:$Rm, (i32 16))))]>,
2458 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002459 let Inst{31-27} = 0b11111;
2460 let Inst{26-23} = 0b0110;
2461 let Inst{22-20} = 0b001;
2462 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2463 let Inst{7-6} = 0b00;
2464 let Inst{5-4} = 0b01;
2465 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002466
Owen Anderson821752e2010-11-18 20:32:18 +00002467 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2468 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2469 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002470 (sext_inreg rGPR:$Rm, i16)))]>,
2471 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002472 let Inst{31-27} = 0b11111;
2473 let Inst{26-23} = 0b0110;
2474 let Inst{22-20} = 0b001;
2475 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2476 let Inst{7-6} = 0b00;
2477 let Inst{5-4} = 0b10;
2478 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002479
Owen Anderson821752e2010-11-18 20:32:18 +00002480 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2481 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2482 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002483 (sra rGPR:$Rm, (i32 16))))]>,
2484 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002485 let Inst{31-27} = 0b11111;
2486 let Inst{26-23} = 0b0110;
2487 let Inst{22-20} = 0b001;
2488 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2489 let Inst{7-6} = 0b00;
2490 let Inst{5-4} = 0b11;
2491 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002492
Owen Anderson821752e2010-11-18 20:32:18 +00002493 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2494 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2495 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002496 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2497 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002498 let Inst{31-27} = 0b11111;
2499 let Inst{26-23} = 0b0110;
2500 let Inst{22-20} = 0b011;
2501 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2502 let Inst{7-6} = 0b00;
2503 let Inst{5-4} = 0b00;
2504 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002505
Owen Anderson821752e2010-11-18 20:32:18 +00002506 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2507 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2508 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002509 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2510 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002511 let Inst{31-27} = 0b11111;
2512 let Inst{26-23} = 0b0110;
2513 let Inst{22-20} = 0b011;
2514 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2515 let Inst{7-6} = 0b00;
2516 let Inst{5-4} = 0b01;
2517 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002518}
2519
2520
2521multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002522 def BB : T2FourReg<
2523 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2524 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2525 [(set rGPR:$Rd, (add rGPR:$Ra,
2526 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002527 (sext_inreg rGPR:$Rm, i16))))]>,
2528 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002529 let Inst{31-27} = 0b11111;
2530 let Inst{26-23} = 0b0110;
2531 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002532 let Inst{7-6} = 0b00;
2533 let Inst{5-4} = 0b00;
2534 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002535
Owen Anderson821752e2010-11-18 20:32:18 +00002536 def BT : T2FourReg<
2537 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2538 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2539 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002540 (sra rGPR:$Rm, (i32 16)))))]>,
2541 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002542 let Inst{31-27} = 0b11111;
2543 let Inst{26-23} = 0b0110;
2544 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002545 let Inst{7-6} = 0b00;
2546 let Inst{5-4} = 0b01;
2547 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002548
Owen Anderson821752e2010-11-18 20:32:18 +00002549 def TB : T2FourReg<
2550 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2551 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2552 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002553 (sext_inreg rGPR:$Rm, i16))))]>,
2554 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002555 let Inst{31-27} = 0b11111;
2556 let Inst{26-23} = 0b0110;
2557 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002558 let Inst{7-6} = 0b00;
2559 let Inst{5-4} = 0b10;
2560 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002561
Owen Anderson821752e2010-11-18 20:32:18 +00002562 def TT : T2FourReg<
2563 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2564 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2565 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002566 (sra rGPR:$Rm, (i32 16)))))]>,
2567 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002568 let Inst{31-27} = 0b11111;
2569 let Inst{26-23} = 0b0110;
2570 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002571 let Inst{7-6} = 0b00;
2572 let Inst{5-4} = 0b11;
2573 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002574
Owen Anderson821752e2010-11-18 20:32:18 +00002575 def WB : T2FourReg<
2576 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2577 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2578 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002579 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2580 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002581 let Inst{31-27} = 0b11111;
2582 let Inst{26-23} = 0b0110;
2583 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002584 let Inst{7-6} = 0b00;
2585 let Inst{5-4} = 0b00;
2586 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002587
Owen Anderson821752e2010-11-18 20:32:18 +00002588 def WT : T2FourReg<
2589 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2590 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2591 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002592 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2593 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002594 let Inst{31-27} = 0b11111;
2595 let Inst{26-23} = 0b0110;
2596 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002597 let Inst{7-6} = 0b00;
2598 let Inst{5-4} = 0b01;
2599 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002600}
2601
2602defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2603defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2604
Jim Grosbacheeca7582011-09-15 23:45:50 +00002605// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002606def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2607 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002608 [/* For disassembly only; pattern left blank */]>,
2609 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002610def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2611 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002612 [/* For disassembly only; pattern left blank */]>,
2613 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002614def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2615 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002616 [/* For disassembly only; pattern left blank */]>,
2617 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002618def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2619 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002620 [/* For disassembly only; pattern left blank */]>,
2621 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002622
Johnny Chenadc77332010-02-26 22:04:29 +00002623// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002624def t2SMUAD: T2ThreeReg_mac<
2625 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002626 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2627 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002628 let Inst{15-12} = 0b1111;
2629}
Owen Anderson821752e2010-11-18 20:32:18 +00002630def t2SMUADX:T2ThreeReg_mac<
2631 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002632 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2633 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002634 let Inst{15-12} = 0b1111;
2635}
Owen Anderson821752e2010-11-18 20:32:18 +00002636def t2SMUSD: T2ThreeReg_mac<
2637 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002638 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2639 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002640 let Inst{15-12} = 0b1111;
2641}
Owen Anderson821752e2010-11-18 20:32:18 +00002642def t2SMUSDX:T2ThreeReg_mac<
2643 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002644 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2645 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002646 let Inst{15-12} = 0b1111;
2647}
Owen Andersonc6788c82011-08-22 23:31:45 +00002648def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002649 0, 0b010, 0b0000, (outs rGPR:$Rd),
2650 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002651 "\t$Rd, $Rn, $Rm, $Ra", []>,
2652 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002653def t2SMLADX : T2FourReg_mac<
2654 0, 0b010, 0b0001, (outs rGPR:$Rd),
2655 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002656 "\t$Rd, $Rn, $Rm, $Ra", []>,
2657 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002658def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2659 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002660 "\t$Rd, $Rn, $Rm, $Ra", []>,
2661 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002662def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2663 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002664 "\t$Rd, $Rn, $Rm, $Ra", []>,
2665 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002666def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002667 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2668 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002669 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002670def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002671 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2672 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002673 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002674def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002675 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2676 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002677 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002678def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2679 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002680 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002681 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002682
2683//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002684// Division Instructions.
2685// Signed and unsigned division on v7-M
2686//
2687def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2688 "sdiv", "\t$Rd, $Rn, $Rm",
2689 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2690 Requires<[HasDivide, IsThumb2]> {
2691 let Inst{31-27} = 0b11111;
2692 let Inst{26-21} = 0b011100;
2693 let Inst{20} = 0b1;
2694 let Inst{15-12} = 0b1111;
2695 let Inst{7-4} = 0b1111;
2696}
2697
2698def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2699 "udiv", "\t$Rd, $Rn, $Rm",
2700 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2701 Requires<[HasDivide, IsThumb2]> {
2702 let Inst{31-27} = 0b11111;
2703 let Inst{26-21} = 0b011101;
2704 let Inst{20} = 0b1;
2705 let Inst{15-12} = 0b1111;
2706 let Inst{7-4} = 0b1111;
2707}
2708
2709//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002710// Misc. Arithmetic Instructions.
2711//
2712
Jim Grosbach80dc1162010-02-16 21:23:02 +00002713class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2714 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002715 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002716 let Inst{31-27} = 0b11111;
2717 let Inst{26-22} = 0b01010;
2718 let Inst{21-20} = op1;
2719 let Inst{15-12} = 0b1111;
2720 let Inst{7-6} = 0b10;
2721 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002722 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002723}
Evan Chengf49810c2009-06-23 17:48:47 +00002724
Owen Anderson612fb5b2010-11-18 21:15:19 +00002725def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2726 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002727
Owen Anderson612fb5b2010-11-18 21:15:19 +00002728def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2729 "rbit", "\t$Rd, $Rm",
2730 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002731
Owen Anderson612fb5b2010-11-18 21:15:19 +00002732def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2733 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002734
Owen Anderson612fb5b2010-11-18 21:15:19 +00002735def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2736 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002737 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002738
Owen Anderson612fb5b2010-11-18 21:15:19 +00002739def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2740 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002741 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002742
Evan Chengf60ceac2011-06-15 17:17:48 +00002743def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002744 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002745 (t2REVSH rGPR:$Rm)>;
2746
Owen Anderson612fb5b2010-11-18 21:15:19 +00002747def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002748 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2749 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002750 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002751 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002752 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002753 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002754 let Inst{31-27} = 0b11101;
2755 let Inst{26-25} = 0b01;
2756 let Inst{24-20} = 0b01100;
2757 let Inst{5} = 0; // BT form
2758 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002759
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002760 bits<5> sh;
2761 let Inst{14-12} = sh{4-2};
2762 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002763}
Evan Cheng40289b02009-07-07 05:35:52 +00002764
2765// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002766def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2767 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002768 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002769def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002770 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002771 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002772
Bob Wilsondc66eda2010-08-16 22:26:55 +00002773// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2774// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002775def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002776 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2777 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002778 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002779 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002780 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002781 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002782 let Inst{31-27} = 0b11101;
2783 let Inst{26-25} = 0b01;
2784 let Inst{24-20} = 0b01100;
2785 let Inst{5} = 1; // TB form
2786 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002787
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002788 bits<5> sh;
2789 let Inst{14-12} = sh{4-2};
2790 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002791}
Evan Cheng40289b02009-07-07 05:35:52 +00002792
2793// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2794// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002795def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002796 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002797 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002798def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002799 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002800 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002801 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002802
2803//===----------------------------------------------------------------------===//
2804// Comparison Instructions...
2805//
Johnny Chend68e1192009-12-15 17:24:14 +00002806defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002807 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002808 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002809
Jim Grosbachef88a922011-09-06 21:44:58 +00002810def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2811 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2812def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2813 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2814def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2815 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002816
Dan Gohman4b7dff92010-08-26 15:50:25 +00002817//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2818// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002819//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2820// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002821defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002822 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002823 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2824 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002825
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002826//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2827// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002828
Jim Grosbachef88a922011-09-06 21:44:58 +00002829def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2830 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002831
Johnny Chend68e1192009-12-15 17:24:14 +00002832defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002833 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002834 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2835 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002836defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002837 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002838 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2839 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002840
Evan Chenge253c952009-07-07 20:39:03 +00002841// Conditional moves
2842// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002843// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002844let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002845def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2846 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002847 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002848 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002849 RegConstraint<"$false = $Rd">;
2850
2851let isMoveImm = 1 in
2852def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2853 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002854 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002855[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2856 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002857
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002858// FIXME: Pseudo-ize these. For now, just mark codegen only.
2859let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002860let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002861def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002862 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002863 "movw", "\t$Rd, $imm", []>,
2864 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002865 let Inst{31-27} = 0b11110;
2866 let Inst{25} = 1;
2867 let Inst{24-21} = 0b0010;
2868 let Inst{20} = 0; // The S bit.
2869 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002870
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002871 bits<4> Rd;
2872 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002873
Jim Grosbach86386922010-12-08 22:10:43 +00002874 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002875 let Inst{19-16} = imm{15-12};
2876 let Inst{26} = imm{11};
2877 let Inst{14-12} = imm{10-8};
2878 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002879}
2880
Evan Chengc4af4632010-11-17 20:13:28 +00002881let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002882def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2883 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002884 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002885
Evan Chengc4af4632010-11-17 20:13:28 +00002886let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002887def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2888 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2889[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002890 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002891 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002892 let Inst{31-27} = 0b11110;
2893 let Inst{25} = 0;
2894 let Inst{24-21} = 0b0011;
2895 let Inst{20} = 0; // The S bit.
2896 let Inst{19-16} = 0b1111; // Rn
2897 let Inst{15} = 0;
2898}
2899
Johnny Chend68e1192009-12-15 17:24:14 +00002900class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2901 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002902 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002903 let Inst{31-27} = 0b11101;
2904 let Inst{26-25} = 0b01;
2905 let Inst{24-21} = 0b0010;
2906 let Inst{20} = 0; // The S bit.
2907 let Inst{19-16} = 0b1111; // Rn
2908 let Inst{5-4} = opcod; // Shift type.
2909}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002910def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2911 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2912 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2913 RegConstraint<"$false = $Rd">;
2914def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2915 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2916 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2917 RegConstraint<"$false = $Rd">;
2918def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2919 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2920 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2921 RegConstraint<"$false = $Rd">;
2922def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2923 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2924 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2925 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002926} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002927} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002928
David Goodwin5e47a9a2009-06-30 18:04:13 +00002929//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002930// Atomic operations intrinsics
2931//
2932
2933// memory barriers protect the atomic sequences
2934let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002935def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2936 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2937 Requires<[IsThumb, HasDB]> {
2938 bits<4> opt;
2939 let Inst{31-4} = 0xf3bf8f5;
2940 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002941}
2942}
2943
Bob Wilsonf74a4292010-10-30 00:54:37 +00002944def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002945 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002946 Requires<[IsThumb, HasDB]> {
2947 bits<4> opt;
2948 let Inst{31-4} = 0xf3bf8f4;
2949 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002950}
2951
Jim Grosbachaa833e52011-09-06 22:53:27 +00002952def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2953 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002954 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002955 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002956 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002957 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002958}
2959
Owen Anderson16884412011-07-13 23:22:26 +00002960class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002961 InstrItinClass itin, string opc, string asm, string cstr,
2962 list<dag> pattern, bits<4> rt2 = 0b1111>
2963 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2964 let Inst{31-27} = 0b11101;
2965 let Inst{26-20} = 0b0001101;
2966 let Inst{11-8} = rt2;
2967 let Inst{7-6} = 0b01;
2968 let Inst{5-4} = opcod;
2969 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002970
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002971 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002972 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002973 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002974 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002975}
Owen Anderson16884412011-07-13 23:22:26 +00002976class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002977 InstrItinClass itin, string opc, string asm, string cstr,
2978 list<dag> pattern, bits<4> rt2 = 0b1111>
2979 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2980 let Inst{31-27} = 0b11101;
2981 let Inst{26-20} = 0b0001100;
2982 let Inst{11-8} = rt2;
2983 let Inst{7-6} = 0b01;
2984 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002985
Owen Anderson91a7c592010-11-19 00:28:38 +00002986 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002987 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002988 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002989 let Inst{3-0} = Rd;
2990 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002991 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002992}
2993
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002994let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00002995def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002996 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002997 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002998def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002999 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003000 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003001def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003002 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003003 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003004 bits<4> Rt;
3005 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003006 let Inst{31-27} = 0b11101;
3007 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003008 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003009 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003010 let Inst{11-8} = 0b1111;
3011 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003012}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003013let hasExtraDefRegAllocReq = 1 in
3014def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003015 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003016 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003017 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003018 [], {?, ?, ?, ?}> {
3019 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003020 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003021}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003022}
3023
Owen Anderson91a7c592010-11-19 00:28:38 +00003024let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003025def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003026 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003027 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003028 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3029def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003030 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003031 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003032 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003033def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3034 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003035 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003036 "strex", "\t$Rd, $Rt, $addr", "",
3037 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003038 bits<4> Rd;
3039 bits<4> Rt;
3040 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003041 let Inst{31-27} = 0b11101;
3042 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003043 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003044 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003045 let Inst{11-8} = Rd;
3046 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003047}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003048}
3049
3050let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00003051def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003052 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003053 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003054 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003055 {?, ?, ?, ?}> {
3056 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003057 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003058}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003059
Jim Grosbachad2dad92011-09-06 20:27:04 +00003060def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003061 Requires<[IsThumb2, HasV7]> {
3062 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003063 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003064 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003065 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003066 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003067 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003068 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003069}
3070
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003071//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003072// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003073// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003074// address and save #0 in R0 for the non-longjmp case.
3075// Since by its nature we may be coming from some other function to get
3076// here, and we're using the stack frame for the containing function to
3077// save/restore registers, we can't keep anything live in regs across
3078// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003079// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003080// except for our own input by listing the relevant registers in Defs. By
3081// doing so, we also cause the prologue/epilogue code to actively preserve
3082// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003083// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003084let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003085 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003086 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
3087 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003088 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003089 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003090 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003091 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003092}
3093
Bob Wilsonec80e262010-04-09 20:41:18 +00003094let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003095 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00003096 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003097 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003098 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003099 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003100 Requires<[IsThumb2, NoVFP]>;
3101}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003102
3103
3104//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003105// Control-Flow Instructions
3106//
3107
Evan Chengc50a1cb2009-07-09 22:58:39 +00003108// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003109// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003110let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003111 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003112def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003113 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003114 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003115 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003116 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003117
David Goodwin5e47a9a2009-06-30 18:04:13 +00003118let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3119let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003120def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3121 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003122 [(br bb:$target)]> {
3123 let Inst{31-27} = 0b11110;
3124 let Inst{15-14} = 0b10;
3125 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003126
3127 bits<20> target;
3128 let Inst{26} = target{19};
3129 let Inst{11} = target{18};
3130 let Inst{13} = target{17};
3131 let Inst{21-16} = target{16-11};
3132 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003133}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003134
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003135let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003136def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003137 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003138 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003139 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003140
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003141// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003142def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003143 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003144
Jim Grosbachd4811102010-12-15 19:03:16 +00003145def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003146 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003147
Jim Grosbach7f739be2011-09-19 22:21:13 +00003148def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3149 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003150 bits<4> Rn;
3151 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003152 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003153 let Inst{19-16} = Rn;
3154 let Inst{15-5} = 0b11110000000;
3155 let Inst{4} = 0; // B form
3156 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003157
3158 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003159}
Evan Cheng5657c012009-07-29 02:18:14 +00003160
Jim Grosbach7f739be2011-09-19 22:21:13 +00003161def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3162 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003163 bits<4> Rn;
3164 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003165 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003166 let Inst{19-16} = Rn;
3167 let Inst{15-5} = 0b11110000000;
3168 let Inst{4} = 1; // H form
3169 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003170
3171 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003172}
Evan Cheng5657c012009-07-29 02:18:14 +00003173} // isNotDuplicable, isIndirectBranch
3174
David Goodwinc9a59b52009-06-30 19:50:22 +00003175} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003176
3177// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003178// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003179let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003180def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003181 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003182 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3183 let Inst{31-27} = 0b11110;
3184 let Inst{15-14} = 0b10;
3185 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003186
Owen Andersonfb20d892010-12-09 00:27:41 +00003187 bits<4> p;
3188 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003189
Owen Andersonfb20d892010-12-09 00:27:41 +00003190 bits<21> target;
3191 let Inst{26} = target{20};
3192 let Inst{11} = target{19};
3193 let Inst{13} = target{18};
3194 let Inst{21-16} = target{17-12};
3195 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003196
3197 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003198}
Evan Chengf49810c2009-06-23 17:48:47 +00003199
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003200// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3201// it goes here.
3202let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3203 // Darwin version.
3204 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3205 Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003206 def tTAILJMPd: tPseudoExpand<(outs),
3207 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003208 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003209 (t2B uncondbrtarget:$dst, pred:$p)>,
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003210 Requires<[IsThumb2, IsDarwin]>;
3211}
Evan Cheng06e16582009-07-10 01:54:42 +00003212
3213// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003214let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003215def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003216 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003217 "it$mask\t$cc", "", []> {
3218 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003219 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003220 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003221
3222 bits<4> cc;
3223 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003224 let Inst{7-4} = cc;
3225 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003226
3227 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003228}
Evan Cheng06e16582009-07-10 01:54:42 +00003229
Johnny Chence6275f2010-02-25 19:05:29 +00003230// Branch and Exchange Jazelle -- for disassembly only
3231// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003232def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3233 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003234 let Inst{31-27} = 0b11110;
3235 let Inst{26} = 0;
3236 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003237 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003238 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003239}
3240
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003241// Compare and branch on zero / non-zero
3242let isBranch = 1, isTerminator = 1 in {
3243 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3244 "cbz\t$Rn, $target", []>,
3245 T1Misc<{0,0,?,1,?,?,?}>,
3246 Requires<[IsThumb2]> {
3247 // A8.6.27
3248 bits<6> target;
3249 bits<3> Rn;
3250 let Inst{9} = target{5};
3251 let Inst{7-3} = target{4-0};
3252 let Inst{2-0} = Rn;
3253 }
3254
3255 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3256 "cbnz\t$Rn, $target", []>,
3257 T1Misc<{1,0,?,1,?,?,?}>,
3258 Requires<[IsThumb2]> {
3259 // A8.6.27
3260 bits<6> target;
3261 bits<3> Rn;
3262 let Inst{9} = target{5};
3263 let Inst{7-3} = target{4-0};
3264 let Inst{2-0} = Rn;
3265 }
3266}
3267
3268
Jim Grosbach32f36892011-09-19 23:38:34 +00003269// Change Processor State is a system instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003270// FIXME: Since the asm parser has currently no clean way to handle optional
3271// operands, create 3 versions of the same instruction. Once there's a clean
3272// framework to represent optional operands, change this behavior.
3273class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
Jim Grosbach32f36892011-09-19 23:38:34 +00003274 !strconcat("cps", asm_op), []> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003275 bits<2> imod;
3276 bits<3> iflags;
3277 bits<5> mode;
3278 bit M;
3279
Johnny Chen93042d12010-03-02 18:14:57 +00003280 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003281 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003282 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003283 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003284 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003285 let Inst{12} = 0;
3286 let Inst{10-9} = imod;
3287 let Inst{8} = M;
3288 let Inst{7-5} = iflags;
3289 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003290 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003291}
3292
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003293let M = 1 in
3294 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3295 "$imod.w\t$iflags, $mode">;
3296let mode = 0, M = 0 in
3297 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3298 "$imod.w\t$iflags">;
3299let imod = 0, iflags = 0, M = 1 in
Jim Grosbach0efe2132011-09-19 23:58:31 +00003300 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003301
Johnny Chen0f7866e2010-03-03 02:09:43 +00003302// A6.3.4 Branches and miscellaneous control
3303// Table A6-14 Change Processor State, and hint instructions
Johnny Chen0f7866e2010-03-03 02:09:43 +00003304class T2I_hint<bits<8> op7_0, string opc, string asm>
Jim Grosbach32f36892011-09-19 23:38:34 +00003305 : T2I<(outs), (ins), NoItinerary, opc, asm, []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003306 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003307 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003308 let Inst{15-14} = 0b10;
3309 let Inst{12} = 0;
3310 let Inst{10-8} = 0b000;
3311 let Inst{7-0} = op7_0;
3312}
3313
3314def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3315def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3316def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3317def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3318def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3319
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003320def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003321 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003322 let Inst{31-20} = 0b111100111010;
3323 let Inst{19-16} = 0b1111;
3324 let Inst{15-8} = 0b10000000;
3325 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003326 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003327}
3328
Jim Grosbach32f36892011-09-19 23:38:34 +00003329// Secure Monitor Call is a system instruction.
Johnny Chen6341c5a2010-02-25 20:25:24 +00003330// Option = Inst{19-16}
Jim Grosbach32f36892011-09-19 23:38:34 +00003331def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> {
Johnny Chen6341c5a2010-02-25 20:25:24 +00003332 let Inst{31-27} = 0b11110;
3333 let Inst{26-20} = 0b1111111;
3334 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003335
Owen Andersond18a9c92010-11-29 19:22:08 +00003336 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003337 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003338}
3339
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003340class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3341 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003342 : T2I<oops, iops, itin, opc, asm, pattern> {
3343 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003344 let Inst{31-25} = 0b1110100;
3345 let Inst{24-23} = Op;
3346 let Inst{22} = 0;
3347 let Inst{21} = W;
3348 let Inst{20-16} = 0b01101;
3349 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003350 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003351}
3352
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003353// Store Return State is a system instruction.
3354def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3355 "srsdb", "\tsp!, $mode", []>;
3356def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3357 "srsdb","\tsp, $mode", []>;
3358def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3359 "srsia","\tsp!, $mode", []>;
3360def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3361 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003362
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003363// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003364class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003365 string opc, string asm, list<dag> pattern>
3366 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003367 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003368
Owen Andersond18a9c92010-11-29 19:22:08 +00003369 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003370 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003371 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003372}
3373
Owen Anderson5404c2b2010-11-29 20:38:48 +00003374def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003375 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003376 [/* For disassembly only; pattern left blank */]>;
3377def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003378 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003379 [/* For disassembly only; pattern left blank */]>;
3380def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003381 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003382 [/* For disassembly only; pattern left blank */]>;
3383def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003384 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003385 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003386
Evan Chengf49810c2009-06-23 17:48:47 +00003387//===----------------------------------------------------------------------===//
3388// Non-Instruction Patterns
3389//
3390
Evan Cheng5adb66a2009-09-28 09:14:39 +00003391// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003392// This is a single pseudo instruction to make it re-materializable.
3393// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003394let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003395def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003396 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003397 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003398
Evan Cheng53519f02011-01-21 18:55:51 +00003399// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003400// It also makes it possible to rematerialize the instructions.
3401// FIXME: Remove this when we can do generalized remat and when machine licm
3402// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003403let isReMaterializable = 1 in {
3404def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3405 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003406 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3407 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003408
Evan Cheng53519f02011-01-21 18:55:51 +00003409def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3410 IIC_iMOVix2,
3411 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3412 Requires<[IsThumb2, UseMovt]>;
3413}
3414
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003415// ConstantPool, GlobalAddress, and JumpTable
3416def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3417 Requires<[IsThumb2, DontUseMovt]>;
3418def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3419def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3420 Requires<[IsThumb2, UseMovt]>;
3421
3422def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3423 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3424
Evan Chengb9803a82009-11-06 23:52:48 +00003425// Pseudo instruction that combines ldr from constpool and add pc. This should
3426// be expanded into two instructions late to allow if-conversion and
3427// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003428let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003429def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003430 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003431 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003432 imm:$cp))]>,
3433 Requires<[IsThumb2]>;
Owen Anderson8a83f712011-09-07 21:10:42 +00003434//===----------------------------------------------------------------------===//
3435// Coprocessor load/store -- for disassembly only
3436//
3437class T2CI<dag oops, dag iops, string opc, string asm>
3438 : T2I<oops, iops, NoItinerary, opc, asm, []> {
3439 let Inst{27-25} = 0b110;
3440}
3441
3442multiclass T2LdStCop<bits<4> op31_28, bit load, string opc> {
3443 def _OFFSET : T2CI<(outs),
3444 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3445 opc, "\tp$cop, cr$CRd, $addr"> {
3446 let Inst{31-28} = op31_28;
3447 let Inst{24} = 1; // P = 1
3448 let Inst{21} = 0; // W = 0
3449 let Inst{22} = 0; // D = 0
3450 let Inst{20} = load;
3451 let DecoderMethod = "DecodeCopMemInstruction";
3452 }
3453
3454 def _PRE : T2CI<(outs),
3455 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3456 opc, "\tp$cop, cr$CRd, $addr!"> {
3457 let Inst{31-28} = op31_28;
3458 let Inst{24} = 1; // P = 1
3459 let Inst{21} = 1; // W = 1
3460 let Inst{22} = 0; // D = 0
3461 let Inst{20} = load;
3462 let DecoderMethod = "DecodeCopMemInstruction";
3463 }
3464
3465 def _POST : T2CI<(outs),
3466 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3467 opc, "\tp$cop, cr$CRd, $addr"> {
3468 let Inst{31-28} = op31_28;
3469 let Inst{24} = 0; // P = 0
3470 let Inst{21} = 1; // W = 1
3471 let Inst{22} = 0; // D = 0
3472 let Inst{20} = load;
3473 let DecoderMethod = "DecodeCopMemInstruction";
3474 }
3475
3476 def _OPTION : T2CI<(outs),
3477 (ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3478 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3479 let Inst{31-28} = op31_28;
3480 let Inst{24} = 0; // P = 0
3481 let Inst{23} = 1; // U = 1
3482 let Inst{21} = 0; // W = 0
3483 let Inst{22} = 0; // D = 0
3484 let Inst{20} = load;
3485 let DecoderMethod = "DecodeCopMemInstruction";
3486 }
3487
3488 def L_OFFSET : T2CI<(outs),
3489 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3490 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
3491 let Inst{31-28} = op31_28;
3492 let Inst{24} = 1; // P = 1
3493 let Inst{21} = 0; // W = 0
3494 let Inst{22} = 1; // D = 1
3495 let Inst{20} = load;
3496 let DecoderMethod = "DecodeCopMemInstruction";
3497 }
3498
3499 def L_PRE : T2CI<(outs),
3500 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3501 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
3502 let Inst{31-28} = op31_28;
3503 let Inst{24} = 1; // P = 1
3504 let Inst{21} = 1; // W = 1
3505 let Inst{22} = 1; // D = 1
3506 let Inst{20} = load;
3507 let DecoderMethod = "DecodeCopMemInstruction";
3508 }
3509
3510 def L_POST : T2CI<(outs),
3511 (ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
3512 postidx_imm8s4:$offset),
3513 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr, $offset"> {
3514 let Inst{31-28} = op31_28;
3515 let Inst{24} = 0; // P = 0
3516 let Inst{21} = 1; // W = 1
3517 let Inst{22} = 1; // D = 1
3518 let Inst{20} = load;
3519 let DecoderMethod = "DecodeCopMemInstruction";
3520 }
3521
3522 def L_OPTION : T2CI<(outs),
3523 (ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3524 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3525 let Inst{31-28} = op31_28;
3526 let Inst{24} = 0; // P = 0
3527 let Inst{23} = 1; // U = 1
3528 let Inst{21} = 0; // W = 0
3529 let Inst{22} = 1; // D = 1
3530 let Inst{20} = load;
3531 let DecoderMethod = "DecodeCopMemInstruction";
3532 }
3533}
3534
3535defm t2LDC : T2LdStCop<0b1111, 1, "ldc">;
3536defm t2STC : T2LdStCop<0b1111, 0, "stc">;
3537
Johnny Chen23336552010-02-25 18:46:43 +00003538
3539//===----------------------------------------------------------------------===//
3540// Move between special register and ARM core register -- for disassembly only
3541//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003542// Move to ARM core register from Special Register
James Molloyacad68d2011-09-28 14:21:38 +00003543
3544// A/R class MRS.
3545//
3546// A/R class can only move from CPSR or SPSR.
3547def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []>,
3548 Requires<[IsThumb2,IsARClass]> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003549 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003550 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003551 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003552 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003553}
3554
James Molloyacad68d2011-09-28 14:21:38 +00003555def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003556
James Molloyacad68d2011-09-28 14:21:38 +00003557def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []>,
3558 Requires<[IsThumb2,IsARClass]> {
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003559 bits<4> Rd;
3560 let Inst{31-12} = 0b11110011111111111000;
3561 let Inst{11-8} = Rd;
3562 let Inst{7-0} = 0b0000;
3563}
Johnny Chen23336552010-02-25 18:46:43 +00003564
James Molloyacad68d2011-09-28 14:21:38 +00003565// M class MRS.
3566//
3567// This MRS has a mask field in bits 7-0 and can take more values than
3568// the A/R class (a full msr_mask).
3569def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$mask), NoItinerary,
3570 "mrs", "\t$Rd, $mask", []>,
3571 Requires<[IsThumb2,IsMClass]> {
3572 bits<4> Rd;
3573 bits<8> mask;
3574 let Inst{31-12} = 0b11110011111011111000;
3575 let Inst{11-8} = Rd;
3576 let Inst{19-16} = 0b1111;
3577 let Inst{7-0} = mask;
3578}
3579
3580
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003581// Move from ARM core register to Special Register
3582//
James Molloyacad68d2011-09-28 14:21:38 +00003583// A/R class MSR.
3584//
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003585// No need to have both system and application versions, the encodings are the
3586// same and the assembly parser has no way to distinguish between them. The mask
3587// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3588// the mask with the fields to be accessed in the special register.
James Molloyacad68d2011-09-28 14:21:38 +00003589def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3590 NoItinerary, "msr", "\t$mask, $Rn", []>,
3591 Requires<[IsThumb2,IsARClass]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003592 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003593 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003594 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003595 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003596 let Inst{19-16} = Rn;
3597 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003598 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003599 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003600}
3601
James Molloyacad68d2011-09-28 14:21:38 +00003602// M class MSR.
3603//
3604// Move from ARM core register to Special Register
3605def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
3606 NoItinerary, "msr", "\t$SYSm, $Rn", []>,
3607 Requires<[IsThumb2,IsMClass]> {
3608 bits<8> SYSm;
3609 bits<4> Rn;
3610 let Inst{31-21} = 0b11110011100;
3611 let Inst{20} = 0b0;
3612 let Inst{19-16} = Rn;
3613 let Inst{15-12} = 0b1000;
3614 let Inst{7-0} = SYSm;
3615}
3616
3617
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003618//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003619// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003620//
3621
Jim Grosbache35c5e02011-07-13 21:35:10 +00003622class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3623 list<dag> pattern>
3624 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003625 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003626 pattern> {
3627 let Inst{27-24} = 0b1110;
3628 let Inst{20} = direction;
3629 let Inst{4} = 1;
3630
3631 bits<4> Rt;
3632 bits<4> cop;
3633 bits<3> opc1;
3634 bits<3> opc2;
3635 bits<4> CRm;
3636 bits<4> CRn;
3637
3638 let Inst{15-12} = Rt;
3639 let Inst{11-8} = cop;
3640 let Inst{23-21} = opc1;
3641 let Inst{7-5} = opc2;
3642 let Inst{3-0} = CRm;
3643 let Inst{19-16} = CRn;
3644}
3645
Jim Grosbache35c5e02011-07-13 21:35:10 +00003646class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3647 list<dag> pattern = []>
3648 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003649 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003650 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3651 let Inst{27-24} = 0b1100;
3652 let Inst{23-21} = 0b010;
3653 let Inst{20} = direction;
3654
3655 bits<4> Rt;
3656 bits<4> Rt2;
3657 bits<4> cop;
3658 bits<4> opc1;
3659 bits<4> CRm;
3660
3661 let Inst{15-12} = Rt;
3662 let Inst{19-16} = Rt2;
3663 let Inst{11-8} = cop;
3664 let Inst{7-4} = opc1;
3665 let Inst{3-0} = CRm;
3666}
3667
3668/* from ARM core register to coprocessor */
3669def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003670 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003671 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3672 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003673 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3674 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003675def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003676 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3677 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003678 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3679 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003680
3681/* from coprocessor to ARM core register */
3682def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003683 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3684 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003685
3686def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003687 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3688 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003689
Jim Grosbache35c5e02011-07-13 21:35:10 +00003690def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3691 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3692
3693def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003694 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3695
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003696
Jim Grosbache35c5e02011-07-13 21:35:10 +00003697/* from ARM core register to coprocessor */
3698def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3699 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3700 imm:$CRm)]>;
3701def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003702 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3703 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003704/* from coprocessor to ARM core register */
3705def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3706
3707def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003708
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003709//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003710// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003711//
3712
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003713def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003714 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003715 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3716 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3717 imm:$CRm, imm:$opc2)]> {
3718 let Inst{27-24} = 0b1110;
3719
3720 bits<4> opc1;
3721 bits<4> CRn;
3722 bits<4> CRd;
3723 bits<4> cop;
3724 bits<3> opc2;
3725 bits<4> CRm;
3726
3727 let Inst{3-0} = CRm;
3728 let Inst{4} = 0;
3729 let Inst{7-5} = opc2;
3730 let Inst{11-8} = cop;
3731 let Inst{15-12} = CRd;
3732 let Inst{19-16} = CRn;
3733 let Inst{23-20} = opc1;
3734}
3735
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003736def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003737 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003738 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003739 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3740 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003741 let Inst{27-24} = 0b1110;
3742
3743 bits<4> opc1;
3744 bits<4> CRn;
3745 bits<4> CRd;
3746 bits<4> cop;
3747 bits<3> opc2;
3748 bits<4> CRm;
3749
3750 let Inst{3-0} = CRm;
3751 let Inst{4} = 0;
3752 let Inst{7-5} = opc2;
3753 let Inst{11-8} = cop;
3754 let Inst{15-12} = CRd;
3755 let Inst{19-16} = CRn;
3756 let Inst{23-20} = opc1;
3757}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003758
3759
3760
3761//===----------------------------------------------------------------------===//
3762// Non-Instruction Patterns
3763//
3764
3765// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003766let AddedComplexity = 16 in {
3767def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003768 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003769def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003770 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003771def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3772 Requires<[HasT2ExtractPack, IsThumb2]>;
3773def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3774 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3775 Requires<[HasT2ExtractPack, IsThumb2]>;
3776def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3777 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3778 Requires<[HasT2ExtractPack, IsThumb2]>;
3779}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003780
Jim Grosbach70327412011-07-27 17:48:13 +00003781def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003782 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003783def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003784 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003785def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3786 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3787 Requires<[HasT2ExtractPack, IsThumb2]>;
3788def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3789 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3790 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003791
3792// Atomic load/store patterns
3793def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3794 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003795def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3796 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003797def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3798 (t2LDRBs t2addrmode_so_reg:$addr)>;
3799def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3800 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003801def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3802 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003803def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3804 (t2LDRHs t2addrmode_so_reg:$addr)>;
3805def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3806 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003807def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3808 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003809def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3810 (t2LDRs t2addrmode_so_reg:$addr)>;
3811def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3812 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003813def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3814 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003815def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3816 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3817def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3818 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003819def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3820 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003821def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3822 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3823def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3824 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003825def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3826 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003827def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3828 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003829
3830
3831//===----------------------------------------------------------------------===//
3832// Assembler aliases
3833//
3834
3835// Aliases for ADC without the ".w" optional width specifier.
3836def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3837 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3838def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3839 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3840 pred:$p, cc_out:$s)>;
3841
3842// Aliases for SBC without the ".w" optional width specifier.
3843def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3844 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3845def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3846 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3847 pred:$p, cc_out:$s)>;
3848
Jim Grosbachf0851e52011-09-02 18:14:46 +00003849// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003850def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003851 (t2ADDri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003852def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003853 (t2ADDri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003854def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003855 (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003856def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003857 (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf0851e52011-09-02 18:14:46 +00003858 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003859
Jim Grosbachf67e8552011-09-16 22:58:42 +00003860// Aliases for SUB without the ".w" optional width specifier.
3861def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003862 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003863def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003864 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003865def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003866 (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003867def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003868 (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf67e8552011-09-16 22:58:42 +00003869 pred:$p, cc_out:$s)>;
3870
Jim Grosbachef88a922011-09-06 21:44:58 +00003871// Alias for compares without the ".w" optional width specifier.
3872def : t2InstAlias<"cmn${p} $Rn, $Rm",
3873 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3874def : t2InstAlias<"teq${p} $Rn, $Rm",
3875 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3876def : t2InstAlias<"tst${p} $Rn, $Rm",
3877 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3878
Jim Grosbach06c1a512011-09-06 22:14:58 +00003879// Memory barriers
3880def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3881def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003882def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003883
Jim Grosbach0811fe12011-09-09 19:42:40 +00003884// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
3885// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003886def : t2InstAlias<"ldr${p} $Rt, $addr",
3887 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3888def : t2InstAlias<"ldrb${p} $Rt, $addr",
3889 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3890def : t2InstAlias<"ldrh${p} $Rt, $addr",
3891 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003892def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3893 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3894def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3895 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3896
Jim Grosbachab899c12011-09-07 23:10:15 +00003897def : t2InstAlias<"ldr${p} $Rt, $addr",
3898 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3899def : t2InstAlias<"ldrb${p} $Rt, $addr",
3900 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3901def : t2InstAlias<"ldrh${p} $Rt, $addr",
3902 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003903def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3904 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3905def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3906 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003907
3908// Alias for MVN without the ".w" optional width specifier.
3909def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
3910 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
3911def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
3912 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00003913
3914// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
3915// shift amount is zero (i.e., unspecified).
3916def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
3917 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3918 Requires<[HasT2ExtractPack, IsThumb2]>;
3919def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
3920 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3921 Requires<[HasT2ExtractPack, IsThumb2]>;
3922
Jim Grosbach57b21e42011-09-15 15:55:04 +00003923// PUSH/POP aliases for STM/LDM
3924def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3925def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3926def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3927def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3928
Jim Grosbach689b86e2011-09-15 19:46:13 +00003929// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00003930def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00003931def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
3932def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00003933
3934
3935// Alias for RSB without the ".w" optional width specifier, and with optional
3936// implied destination register.
3937def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
3938 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3939def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
3940 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3941def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
3942 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3943def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
3944 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
3945 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00003946
3947// SSAT/USAT optional shift operand.
3948def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
3949 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3950def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
3951 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3952
Jim Grosbach8213c962011-09-16 20:50:13 +00003953// STM w/o the .w suffix.
3954def : t2InstAlias<"stm${p} $Rn, $regs",
3955 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00003956
3957// Alias for STR, STRB, and STRH without the ".w" optional
3958// width specifier.
3959def : t2InstAlias<"str${p} $Rt, $addr",
3960 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3961def : t2InstAlias<"strb${p} $Rt, $addr",
3962 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3963def : t2InstAlias<"strh${p} $Rt, $addr",
3964 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3965
3966def : t2InstAlias<"str${p} $Rt, $addr",
3967 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3968def : t2InstAlias<"strb${p} $Rt, $addr",
3969 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3970def : t2InstAlias<"strh${p} $Rt, $addr",
3971 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00003972
3973// Extend instruction optional rotate operand.
3974def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
3975 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3976def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
3977 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3978def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
3979 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00003980
Jim Grosbach326efe52011-09-19 20:29:33 +00003981def : t2InstAlias<"sxtb${p} $Rd, $Rm",
3982 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3983def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
3984 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3985def : t2InstAlias<"sxth${p} $Rd, $Rm",
3986 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00003987def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
3988 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3989def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
3990 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00003991
Jim Grosbach50f1c372011-09-20 00:46:54 +00003992def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
3993 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3994def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
3995 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3996def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
3997 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3998def : t2InstAlias<"uxtb${p} $Rd, $Rm",
3999 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4000def : t2InstAlias<"uxtb16${p} $Rd, $Rm",
4001 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4002def : t2InstAlias<"uxth${p} $Rd, $Rm",
4003 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4004
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004005def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
4006 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4007def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
4008 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4009
Jim Grosbach326efe52011-09-19 20:29:33 +00004010// Extend instruction w/o the ".w" optional width specifier.
Jim Grosbach50f1c372011-09-20 00:46:54 +00004011def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
4012 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4013def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot",
4014 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4015def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
4016 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4017
Jim Grosbach326efe52011-09-19 20:29:33 +00004018def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
4019 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4020def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
4021 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4022def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
4023 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;