blob: 37aa68106c7e8f991e83d4b2a158b48c02cddd2b [file] [log] [blame]
Chris Lattnerb4f68ed2002-10-29 22:37:54 +00001//===-- X86TargetMachine.cpp - Define TargetMachine for the X86 -----------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00009//
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000010// This file defines the X86 specific subclass of TargetMachine.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86TargetMachine.h"
Chris Lattner5bcd95c2002-12-24 00:04:01 +000015#include "X86.h"
Chris Lattner155e68f2003-04-23 16:24:55 +000016#include "llvm/PassManager.h"
Chris Lattner3dffa792002-10-30 00:47:49 +000017#include "llvm/CodeGen/MachineFunction.h"
Chris Lattnerd91d86f2003-01-13 00:51:23 +000018#include "llvm/CodeGen/Passes.h"
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +000019#include "llvm/Support/CommandLine.h"
David Greene71847812009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Chris Lattner0cf0c372004-07-11 04:17:10 +000021#include "llvm/Target/TargetOptions.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000022#include "llvm/Support/TargetRegistry.h"
Chris Lattner1e60a912003-12-20 01:22:19 +000023using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000024
NAKAMURA Takumie310b3a2011-02-17 12:23:50 +000025extern "C" void LLVMInitializeX86Target() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +000026 // Register the target.
27 RegisterTargetMachine<X86_32TargetMachine> X(TheX86_32Target);
28 RegisterTargetMachine<X86_64TargetMachine> Y(TheX86_64Target);
Daniel Dunbar51b198a2009-07-15 20:24:03 +000029}
Douglas Gregor1555a232009-06-16 20:12:29 +000030
Jim Laskeyfde1b3b2006-09-07 23:39:26 +000031
Evan Cheng43966132011-07-19 06:37:02 +000032X86_32TargetMachine::X86_32TargetMachine(const Target &T, StringRef TT,
33 StringRef CPU, StringRef FS,
Evan Chengb95fc312011-11-16 08:38:26 +000034 Reloc::Model RM, CodeModel::Model CM,
35 CodeGenOpt::Level OL)
36 : X86TargetMachine(T, TT, CPU, FS, RM, CM, OL, false),
Rafael Espindola0febc462010-10-03 18:59:45 +000037 DataLayout(getSubtargetImpl()->isTargetDarwin() ?
Evan Chengb10946a2011-10-14 20:36:23 +000038 "e-p:32:32-f64:32:64-i64:32:64-f80:128:128-f128:128:128-"
39 "n8:16:32-S128" :
Rafael Espindola0febc462010-10-03 18:59:45 +000040 (getSubtargetImpl()->isTargetCygMing() ||
41 getSubtargetImpl()->isTargetWindows()) ?
Evan Chengb10946a2011-10-14 20:36:23 +000042 "e-p:32:32-f64:64:64-i64:64:64-f80:32:32-f128:128:128-"
43 "n8:16:32-S32" :
44 "e-p:32:32-f64:32:64-i64:32:64-f80:32:32-f128:128:128-"
45 "n8:16:32-S128"),
Rafael Espindola0febc462010-10-03 18:59:45 +000046 InstrInfo(*this),
47 TSInfo(*this),
48 TLInfo(*this),
49 JITInfo(*this) {
Evan Cheng25ab6902006-09-08 06:48:29 +000050}
51
52
Evan Cheng43966132011-07-19 06:37:02 +000053X86_64TargetMachine::X86_64TargetMachine(const Target &T, StringRef TT,
54 StringRef CPU, StringRef FS,
Evan Chengb95fc312011-11-16 08:38:26 +000055 Reloc::Model RM, CodeModel::Model CM,
56 CodeGenOpt::Level OL)
57 : X86TargetMachine(T, TT, CPU, FS, RM, CM, OL, true),
Evan Chengb10946a2011-10-14 20:36:23 +000058 DataLayout("e-p:64:64-s:64-f64:64:64-i64:64:64-f80:128:128-f128:128:128-"
59 "n8:16:32:64-S128"),
Rafael Espindola0febc462010-10-03 18:59:45 +000060 InstrInfo(*this),
61 TSInfo(*this),
62 TLInfo(*this),
63 JITInfo(*this) {
Evan Cheng25ab6902006-09-08 06:48:29 +000064}
65
Chris Lattner11348ee2009-07-09 03:32:31 +000066/// X86TargetMachine ctor - Create an X86 target.
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000067///
Evan Cheng43966132011-07-19 06:37:02 +000068X86TargetMachine::X86TargetMachine(const Target &T, StringRef TT,
69 StringRef CPU, StringRef FS,
Evan Cheng34ad6db2011-07-20 07:51:56 +000070 Reloc::Model RM, CodeModel::Model CM,
Evan Chengb95fc312011-11-16 08:38:26 +000071 CodeGenOpt::Level OL,
Evan Cheng34ad6db2011-07-20 07:51:56 +000072 bool is64Bit)
Evan Chengb95fc312011-11-16 08:38:26 +000073 : LLVMTargetMachine(T, TT, CPU, FS, RM, CM, OL),
Evan Cheng4d1a8dd2011-07-08 22:30:25 +000074 Subtarget(TT, CPU, FS, StackAlignmentOverride, is64Bit),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000075 FrameLowering(*this, Subtarget),
Rafael Espindola0febc462010-10-03 18:59:45 +000076 ELFWriterInfo(is64Bit, true) {
Chris Lattner11348ee2009-07-09 03:32:31 +000077 // Determine the PICStyle based on the target selected.
78 if (getRelocationModel() == Reloc::Static) {
79 // Unless we're in PIC or DynamicNoPIC mode, set the PIC style to None.
80 Subtarget.setPICStyle(PICStyles::None);
Anton Korobeynikov699647c2010-08-21 17:21:11 +000081 } else if (Subtarget.is64Bit()) {
82 // PIC in 64 bit mode is always rip-rel.
83 Subtarget.setPICStyle(PICStyles::RIPRel);
Chris Lattner11348ee2009-07-09 03:32:31 +000084 } else if (Subtarget.isTargetCygMing()) {
Chris Lattnere4df7562009-07-09 03:15:51 +000085 Subtarget.setPICStyle(PICStyles::None);
86 } else if (Subtarget.isTargetDarwin()) {
Anton Korobeynikov699647c2010-08-21 17:21:11 +000087 if (getRelocationModel() == Reloc::PIC_)
Chris Lattner8097b652009-07-10 20:58:47 +000088 Subtarget.setPICStyle(PICStyles::StubPIC);
89 else {
90 assert(getRelocationModel() == Reloc::DynamicNoPIC);
91 Subtarget.setPICStyle(PICStyles::StubDynamicNoPIC);
92 }
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +000093 } else if (Subtarget.isTargetELF()) {
Anton Korobeynikov699647c2010-08-21 17:21:11 +000094 Subtarget.setPICStyle(PICStyles::GOT);
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +000095 }
Anton Korobeynikov699647c2010-08-21 17:21:11 +000096
Evan Chengef41ff62011-06-23 17:54:54 +000097 // default to hard float ABI
98 if (FloatABIType == FloatABI::Default)
99 FloatABIType = FloatABI::Hard;
Chris Lattner4efab052006-02-03 18:59:39 +0000100}
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000101
Chris Lattner1911fd42006-09-04 04:14:57 +0000102//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +0000103// Command line options for x86
104//===----------------------------------------------------------------------===//
Benjamin Kramerc53479d2011-09-03 03:45:06 +0000105static cl::opt<bool>
106UseVZeroUpper("x86-use-vzeroupper",
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +0000107 cl::desc("Minimize AVX to SSE transition penalty"),
Eric Christopher857bf832011-10-18 23:10:11 +0000108 cl::init(false));
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +0000109
110//===----------------------------------------------------------------------===//
Chris Lattner1911fd42006-09-04 04:14:57 +0000111// Pass Pipeline Configuration
112//===----------------------------------------------------------------------===//
Chris Lattnerc9bbfbc2003-08-05 16:34:44 +0000113
Evan Chengb95fc312011-11-16 08:38:26 +0000114bool X86TargetMachine::addInstSelector(PassManagerBase &PM) {
Nate Begeman73bfa712005-08-18 23:53:15 +0000115 // Install an instruction selector.
Evan Chengb95fc312011-11-16 08:38:26 +0000116 PM.add(createX86ISelDag(*this, getOptLevel()));
Dan Gohman71b7f642008-10-25 17:46:52 +0000117
Dan Gohman84023e02010-07-10 09:00:22 +0000118 // For 32-bit, prepend instructions to set the "global base reg" for PIC.
119 if (!Subtarget.is64Bit())
120 PM.add(createGlobalBaseRegPass());
121
Chris Lattner1911fd42006-09-04 04:14:57 +0000122 return false;
Brian Gaekede3aa4f2003-06-18 21:43:21 +0000123}
124
Evan Chengb95fc312011-11-16 08:38:26 +0000125bool X86TargetMachine::addPreRegAlloc(PassManagerBase &PM) {
Jim Grosbachfa85eb62010-04-06 20:26:37 +0000126 PM.add(createX86MaxStackAlignmentHeuristicPass());
Anton Korobeynikov856914f2008-04-23 18:23:05 +0000127 return false; // -print-machineinstr shouldn't print after this.
128}
129
Evan Chengb95fc312011-11-16 08:38:26 +0000130bool X86TargetMachine::addPostRegAlloc(PassManagerBase &PM) {
Chris Lattnerd91d86f2003-01-13 00:51:23 +0000131 PM.add(createX86FloatingPointStackifierPass());
Chris Lattner1911fd42006-09-04 04:14:57 +0000132 return true; // -print-machineinstr should print after this.
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000133}
134
Evan Chengb95fc312011-11-16 08:38:26 +0000135bool X86TargetMachine::addPreEmitPass(PassManagerBase &PM) {
Bruno Cardoso Lopes41a96352011-09-15 18:27:32 +0000136 bool ShouldPrint = false;
Evan Chengb95fc312011-11-16 08:38:26 +0000137 if (getOptLevel() != CodeGenOpt::None && Subtarget.hasXMMInt()) {
Craig Topper2713d042011-11-16 05:02:04 +0000138 PM.add(createExecutionDependencyFixPass(&X86::VR128RegClass));
139 ShouldPrint = true;
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000140 }
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +0000141
142 if (Subtarget.hasAVX() && UseVZeroUpper) {
143 PM.add(createX86IssueVZeroUpperPass());
Bruno Cardoso Lopes41a96352011-09-15 18:27:32 +0000144 ShouldPrint = true;
Bruno Cardoso Lopes3bde6fe2011-08-23 01:14:17 +0000145 }
Bruno Cardoso Lopes41a96352011-09-15 18:27:32 +0000146
147 return ShouldPrint;
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000148}
149
Bill Wendling98a366d2009-04-29 23:29:43 +0000150bool X86TargetMachine::addCodeEmitter(PassManagerBase &PM,
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000151 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000152 PM.add(createX86JITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000153
154 return false;
155}