blob: 27963644f013a266aaf25c5eafd64c473052ae4c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
Evan Chenga8e29892007-01-19 07:51:42 +000021def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000022 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000023}]>;
24def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000025 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000026}]>;
27
28
29/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
30def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000031 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
37def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
44def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
52// Break imm's up into two pieces: an immediate + a left shift.
53// This uses thumb_immshifted to match and thumb_immshifted_val and
54// thumb_immshifted_shamt to get the val/shift pieces.
55def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000062}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000067}]>;
68
69// Define Thumb specific addressing modes.
70
71// t_addrmode_rr := reg + reg
72//
73def t_addrmode_rr : Operand<i32>,
74 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
75 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000076 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000077}
78
Evan Chengc38f2bc2007-01-23 22:59:13 +000079// t_addrmode_s4 := reg + reg
80// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000081//
Evan Chengc38f2bc2007-01-23 22:59:13 +000082def t_addrmode_s4 : Operand<i32>,
83 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
84 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000085 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000086}
Evan Chengc38f2bc2007-01-23 22:59:13 +000087
88// t_addrmode_s2 := reg + reg
89// reg + imm5 * 2
90//
91def t_addrmode_s2 : Operand<i32>,
92 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
93 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000094 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000095}
Evan Chengc38f2bc2007-01-23 22:59:13 +000096
97// t_addrmode_s1 := reg + reg
98// reg + imm5
99//
100def t_addrmode_s1 : Operand<i32>,
101 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
102 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000103 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000104}
105
106// t_addrmode_sp := sp + imm8 * 4
107//
108def t_addrmode_sp : Operand<i32>,
109 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
110 let PrintMethod = "printThumbAddrModeSPOperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000111 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000112}
113
114//===----------------------------------------------------------------------===//
115// Miscellaneous Instructions.
116//
117
Evan Cheng071a2792007-09-11 19:55:27 +0000118let Defs = [SP], Uses = [SP] in {
Evan Cheng44bec522007-05-15 01:29:07 +0000119def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000120PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000121 "@ tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000122 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000123
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000124def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000125PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Evan Cheng44bec522007-05-15 01:29:07 +0000126 "@ tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000127 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000128}
Evan Cheng44bec522007-05-15 01:29:07 +0000129
Evan Cheng35d6c412009-08-04 23:47:55 +0000130// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000131let isNotDuplicable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000132def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000133 "\n$cp:\n\tadd\t$dst, pc",
Evan Cheng35d6c412009-08-04 23:47:55 +0000134 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000135
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000136// PC relative add.
David Goodwin5d598aa2009-08-19 18:00:44 +0000137def tADDrPCi : T1I<(outs tGPR:$dst), (ins i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000138 "add\t$dst, pc, $rhs * 4", []>;
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000139
140// ADD rd, sp, #imm8
David Goodwin5d598aa2009-08-19 18:00:44 +0000141def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000142 "add\t$dst, $sp, $rhs * 4", []>;
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000143
144// ADD sp, sp, #imm7
David Goodwin5d598aa2009-08-19 18:00:44 +0000145def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000146 "add\t$dst, $rhs * 4", []>;
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000147
Evan Cheng86198642009-08-07 00:34:42 +0000148// SUB sp, sp, #imm7
David Goodwin5d598aa2009-08-19 18:00:44 +0000149def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000150 "sub\t$dst, $rhs * 4", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000151
Evan Chengb89030a2009-08-11 23:00:31 +0000152// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000153def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000154 "add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000155
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000156// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000157def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000158 "add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000159
160// Pseudo instruction that will expand into a tSUBspi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000161let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng86198642009-08-07 00:34:42 +0000162def tSUBspi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000163 NoItinerary, "@ sub\t$dst, $rhs * 4", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000164
165def tADDspr_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000166 NoItinerary, "@ add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000167
168let Defs = [CPSR] in
169def tANDsp : PseudoInst<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000170 NoItinerary, "@ and\t$dst, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000171} // usesCustomInserter
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000172
Evan Chenga8e29892007-01-19 07:51:42 +0000173//===----------------------------------------------------------------------===//
174// Control Flow Instructions.
175//
176
Jim Grosbachc732adf2009-09-30 01:35:11 +0000177let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Evan Cheng699beba2009-10-27 00:08:59 +0000178 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>;
Evan Cheng9d945f72007-02-01 01:49:46 +0000179 // Alternative return instruction used by vararg functions.
Evan Cheng699beba2009-10-27 00:08:59 +0000180 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target", []>;
Evan Cheng9d945f72007-02-01 01:49:46 +0000181}
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000183// Indirect branches
184let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000185 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000186 [(brind GPR:$dst)]>;
187}
188
Evan Chenga8e29892007-01-19 07:51:42 +0000189// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000190let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
191 hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000192def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000193 "pop${p}\t$wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000195let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000196 Defs = [R0, R1, R2, R3, R12, LR,
197 D0, D1, D2, D3, D4, D5, D6, D7,
198 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000199 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000200 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000201 def tBL : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000202 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000203 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000204 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000205
Evan Chengb6207242009-08-01 00:16:10 +0000206 // ARMv5T and above, also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000207 def tBLXi : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000208 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000209 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000210 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000211
Evan Chengb6207242009-08-01 00:16:10 +0000212 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000213 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000214 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000215 [(ARMtcall GPR:$func)]>,
216 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000217
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000218 // ARMv4T
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000219 def tBX : TIx2<(outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000220 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000221 [(ARMcall_nolink tGPR:$func)]>,
222 Requires<[IsThumb1Only, IsNotDarwin]>;
223}
224
225// On Darwin R9 is call-clobbered.
226let isCall = 1,
227 Defs = [R0, R1, R2, R3, R9, R12, LR,
228 D0, D1, D2, D3, D4, D5, D6, D7,
229 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000230 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000231 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000232 def tBLr9 : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000233 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000234 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000235 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000236
Evan Chengb6207242009-08-01 00:16:10 +0000237 // ARMv5T and above, also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000238 def tBLXi_r9 : TIx2<(outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000239 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000240 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000241 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000242
Evan Chengb6207242009-08-01 00:16:10 +0000243 // Also used for Thumb2
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000244 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000245 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000246 [(ARMtcall GPR:$func)]>,
247 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000248
249 // ARMv4T
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000250 def tBXr9 : TIx2<(outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000251 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000252 [(ARMcall_nolink tGPR:$func)]>,
253 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000254}
255
Evan Chengffbacca2007-07-21 00:34:19 +0000256let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000257 let isBarrier = 1 in {
258 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000259 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000260 "b\t$target", [(br bb:$target)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000261
Evan Cheng225dfe92007-01-30 01:13:37 +0000262 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000263 let Defs = [LR] in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000264 def tBfar : TIx2<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000265 "bl\t$target\t@ far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000266
David Goodwin5e47a9a2009-06-30 18:04:13 +0000267 def tBR_JTr : T1JTI<(outs),
268 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +0000269 IIC_Br, "mov\tpc, $target\n\t.align\t2\n$jt",
David Goodwin5e47a9a2009-06-30 18:04:13 +0000270 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>;
Evan Cheng3f8602c2007-05-16 21:53:43 +0000271 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000272}
273
Evan Chengc85e8322007-07-05 07:13:32 +0000274// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000275// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000276let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000277 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000278 "b$cc\t$target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000279 [/*(ARMbrcond bb:$target, imm:$cc)*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000280
Evan Chengde17fb62009-10-31 23:46:45 +0000281// Compare and branch on zero / non-zero
282let isBranch = 1, isTerminator = 1 in {
283 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
284 "cbz\t$cmp, $target", []>;
285
286 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
287 "cbnz\t$cmp, $target", []>;
288}
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290//===----------------------------------------------------------------------===//
291// Load Store Instructions.
292//
293
Dan Gohman15511cf2008-12-03 18:15:48 +0000294let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000295def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000296 "ldr", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000297 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000298
David Goodwin5d598aa2009-08-19 18:00:44 +0000299def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000300 "ldrb", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000301 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000302
David Goodwin5d598aa2009-08-19 18:00:44 +0000303def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000304 "ldrh", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000305 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000306
Evan Cheng2f297df2009-07-11 07:08:13 +0000307let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000308def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000309 "ldrsb", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000310 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000311
Evan Cheng2f297df2009-07-11 07:08:13 +0000312let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000313def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000314 "ldrsh", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000315 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000316
Dan Gohman15511cf2008-12-03 18:15:48 +0000317let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000318def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000319 "ldr", "\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000320 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000321
Evan Cheng8e59ea92007-02-07 00:06:56 +0000322// Special instruction for restore. It cannot clobber condition register
323// when it's expanded by eliminateCallFramePseudoInstr().
Dan Gohman15511cf2008-12-03 18:15:48 +0000324let canFoldAsLoad = 1, mayLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000325def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000326 "ldr", "\t$dst, $addr", []>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000327
Evan Cheng012f2d92007-01-24 08:53:17 +0000328// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000329// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohman15511cf2008-12-03 18:15:48 +0000330let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000331def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000332 "ldr", ".n\t$dst, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000333 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>;
Evan Chengfa775d02007-03-19 07:20:03 +0000334
335// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000336let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000337def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000338 "ldr", "\t$dst, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000339
David Goodwin5d598aa2009-08-19 18:00:44 +0000340def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000341 "str", "\t$src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000342 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000343
David Goodwin5d598aa2009-08-19 18:00:44 +0000344def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000345 "strb", "\t$src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000346 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000347
David Goodwin5d598aa2009-08-19 18:00:44 +0000348def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000349 "strh", "\t$src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000350 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000351
David Goodwin5d598aa2009-08-19 18:00:44 +0000352def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000353 "str", "\t$src, $addr",
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000354 [(store tGPR:$src, t_addrmode_sp:$addr)]>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000355
Chris Lattner2e48a702008-01-06 08:36:04 +0000356let mayStore = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000357// Special instruction for spill. It cannot clobber condition register
358// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwin5d598aa2009-08-19 18:00:44 +0000359def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000360 "str", "\t$src, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000361}
362
363//===----------------------------------------------------------------------===//
364// Load / store multiple Instructions.
365//
366
Evan Cheng4b322e52009-08-11 21:11:32 +0000367// These requires base address to be written back or one of the loaded regs.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000368let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000369def tLDM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000370 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000371 IIC_iLoadm,
Evan Cheng699beba2009-10-27 00:08:59 +0000372 "ldm${addr:submode}${p}\t$addr, $wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000373
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000374let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000375def tSTM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000376 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000377 IIC_iStorem,
Evan Cheng699beba2009-10-27 00:08:59 +0000378 "stm${addr:submode}${p}\t$addr, $wb", []>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000379
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000380let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000381def tPOP : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000382 "pop${p}\t$wb", []>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000383
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000384let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000385def tPUSH : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000386 "push${p}\t$wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000387
388//===----------------------------------------------------------------------===//
389// Arithmetic Instructions.
390//
391
David Goodwinc9ee1182009-06-25 22:49:55 +0000392// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000393let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000394def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000395 "adc", "\t$dst, $rhs",
Evan Cheng892837a2009-07-10 02:09:04 +0000396 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000397
David Goodwinc9ee1182009-06-25 22:49:55 +0000398// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000399def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000400 "add", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000401 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000402
David Goodwin5d598aa2009-08-19 18:00:44 +0000403def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000404 "add", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000405 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000406
David Goodwinc9ee1182009-06-25 22:49:55 +0000407// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000408let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000409def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000410 "add", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000411 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000412
Evan Chengcd799b92009-06-12 20:46:18 +0000413let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000414def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000415 "add", "\t$dst, $rhs", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000416
David Goodwinc9ee1182009-06-25 22:49:55 +0000417// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000418let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000419def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000420 "and", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000421 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000422
David Goodwinc9ee1182009-06-25 22:49:55 +0000423// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000424def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000425 "asr", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000426 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000427
David Goodwinc9ee1182009-06-25 22:49:55 +0000428// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000429def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000430 "asr", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000431 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000432
David Goodwinc9ee1182009-06-25 22:49:55 +0000433// BIC register
David Goodwin5d598aa2009-08-19 18:00:44 +0000434def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000435 "bic", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000436 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000437
David Goodwinc9ee1182009-06-25 22:49:55 +0000438// CMN register
439let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000440def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000441 "cmn", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000442 [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000443def tCMNZ : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000444 "cmn", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000445 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000446}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000447
David Goodwinc9ee1182009-06-25 22:49:55 +0000448// CMP immediate
449let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000450def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000451 "cmp", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000452 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000453def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000454 "cmp", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000455 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000456
David Goodwinc9ee1182009-06-25 22:49:55 +0000457}
458
459// CMP register
460let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000461def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000462 "cmp", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000463 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000464def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000465 "cmp", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000466 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>;
467
David Goodwin5d598aa2009-08-19 18:00:44 +0000468def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000469 "cmp", "\t$lhs, $rhs", []>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000470def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000471 "cmp", "\t$lhs, $rhs", []>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000472}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000473
Evan Chenga8e29892007-01-19 07:51:42 +0000474
David Goodwinc9ee1182009-06-25 22:49:55 +0000475// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000476let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000477def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000478 "eor", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000479 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000480
David Goodwinc9ee1182009-06-25 22:49:55 +0000481// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000482def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000483 "lsl", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000484 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000485
David Goodwinc9ee1182009-06-25 22:49:55 +0000486// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000487def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000488 "lsl", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000489 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000490
David Goodwinc9ee1182009-06-25 22:49:55 +0000491// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000492def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000493 "lsr", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000494 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000495
David Goodwinc9ee1182009-06-25 22:49:55 +0000496// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000497def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000498 "lsr", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000499 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000500
David Goodwinc9ee1182009-06-25 22:49:55 +0000501// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000502def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000503 "mov", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000504 [(set tGPR:$dst, imm0_255:$src)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000505
506// TODO: A7-73: MOV(2) - mov setting flag.
507
508
Evan Chengcd799b92009-06-12 20:46:18 +0000509let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000510// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000511def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000512 "mov\t$dst, $src", []>;
Evan Cheng446c4282009-07-11 06:43:01 +0000513let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000514def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000515 "movs\t$dst, $src", []>;
Evan Cheng446c4282009-07-11 06:43:01 +0000516
517// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000518def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000519 "mov\t$dst, $src", []>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000520def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000521 "mov\t$dst, $src", []>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000522def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000523 "mov\t$dst, $src", []>;
Evan Chengcd799b92009-06-12 20:46:18 +0000524} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000525
David Goodwinc9ee1182009-06-25 22:49:55 +0000526// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000527let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000528def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +0000529 "mul", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000530 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000531
David Goodwinc9ee1182009-06-25 22:49:55 +0000532// move inverse register
David Goodwin5d598aa2009-08-19 18:00:44 +0000533def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000534 "mvn", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000535 [(set tGPR:$dst, (not tGPR:$src))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000536
David Goodwinc9ee1182009-06-25 22:49:55 +0000537// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000538let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000539def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000540 "orr", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000541 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000542
David Goodwinc9ee1182009-06-25 22:49:55 +0000543// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000544def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000545 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000546 [(set tGPR:$dst, (bswap tGPR:$src))]>,
David Goodwinf1daf7d2009-07-08 23:10:31 +0000547 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000548
David Goodwin5d598aa2009-08-19 18:00:44 +0000549def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000550 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000551 [(set tGPR:$dst,
552 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
553 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
554 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
555 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
David Goodwinf1daf7d2009-07-08 23:10:31 +0000556 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000557
David Goodwin5d598aa2009-08-19 18:00:44 +0000558def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000559 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000560 [(set tGPR:$dst,
561 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000562 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000563 (shl tGPR:$src, (i32 8))), i16))]>,
564 Requires<[IsThumb1Only, HasV6]>;
565
David Goodwinc9ee1182009-06-25 22:49:55 +0000566// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000567def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000568 "ror", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000569 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>;
570
571// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000572def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000573 "rsb", "\t$dst, $src, #0",
Evan Cheng446c4282009-07-11 06:43:01 +0000574 [(set tGPR:$dst, (ineg tGPR:$src))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000575
David Goodwinc9ee1182009-06-25 22:49:55 +0000576// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000577let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000578def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000579 "sbc", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000580 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000581
David Goodwinc9ee1182009-06-25 22:49:55 +0000582// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000583def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000584 "sub", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000585 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000586
David Goodwin5d598aa2009-08-19 18:00:44 +0000587def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000588 "sub", "\t$dst, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000589 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000590
David Goodwinc9ee1182009-06-25 22:49:55 +0000591// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000592def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000593 "sub", "\t$dst, $lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000594 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000595
596// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000597
David Goodwinc9ee1182009-06-25 22:49:55 +0000598// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000599def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000600 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000601 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
602 Requires<[IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000603
604// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000605def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000606 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000607 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
608 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000609
David Goodwinc9ee1182009-06-25 22:49:55 +0000610// test
Evan Chenge864b742009-06-26 00:19:07 +0000611let isCommutable = 1, Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000612def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000613 "tst", "\t$lhs, $rhs",
Evan Cheng446c4282009-07-11 06:43:01 +0000614 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000615
David Goodwinc9ee1182009-06-25 22:49:55 +0000616// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000617def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000618 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000619 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
620 Requires<[IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000621
622// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000623def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000624 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000625 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
626 Requires<[IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000627
628
629// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000630// Expanded after instruction selection into a branch sequence.
631let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000632 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000633 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
634 NoItinerary, "@ tMOVCCr $cc",
635 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000636
Evan Cheng007ea272009-08-12 05:17:19 +0000637
638// 16-bit movcc in IT blocks for Thumb2.
David Goodwin5d598aa2009-08-19 18:00:44 +0000639def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000640 "mov", "\t$dst, $rhs", []>;
Evan Cheng007ea272009-08-12 05:17:19 +0000641
David Goodwin5d598aa2009-08-19 18:00:44 +0000642def tMOVCCi : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000643 "mov", "\t$dst, $rhs", []>;
Evan Cheng007ea272009-08-12 05:17:19 +0000644
Evan Chenga8e29892007-01-19 07:51:42 +0000645// tLEApcrel - Load a pc-relative address into a register without offending the
646// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000647def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000648 "adr$p\t$dst, #$label", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000649
Evan Chenga1efbbd2009-08-14 00:32:16 +0000650def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000651 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng699beba2009-10-27 00:08:59 +0000652 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000653
Evan Chenga8e29892007-01-19 07:51:42 +0000654//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000655// TLS Instructions
656//
657
658// __aeabi_read_tp preserves the registers r1-r3.
659let isCall = 1,
660 Defs = [R0, LR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000661 def tTPsoft : TIx2<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000662 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000663 [(set R0, ARMthread_pointer)]>;
664}
665
666//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000667// Non-Instruction Patterns
668//
669
Evan Cheng892837a2009-07-10 02:09:04 +0000670// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000671def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
672 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
673def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000674 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000675def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
676 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000677
678// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000679def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
680 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
681def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
682 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
683def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
684 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000685
Evan Chenga8e29892007-01-19 07:51:42 +0000686// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000687def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
688def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000689
Evan Chengd85ac4d2007-01-27 02:29:45 +0000690// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000691def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
692 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000693
Evan Chenga8e29892007-01-19 07:51:42 +0000694// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000695def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000696 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000697def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000698 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000699
700def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000701 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000702def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000703 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000704
705// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000706def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
707 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
708def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
709 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000710
711// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000712def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
713 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000714
Evan Chengb60c02e2007-01-26 19:13:16 +0000715// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000716def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
717def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
718def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000719
Evan Cheng0e87e232009-08-28 00:31:43 +0000720// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000721// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000722def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000723 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
724 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +0000725def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000726 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
727 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000728
Evan Cheng0e87e232009-08-28 00:31:43 +0000729def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
730 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
731def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
732 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000733
Evan Chenga8e29892007-01-19 07:51:42 +0000734// Large immediate handling.
735
736// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000737def : T1Pat<(i32 thumb_immshifted:$src),
738 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
739 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +0000740
Evan Cheng9cb9e672009-06-27 02:26:13 +0000741def : T1Pat<(i32 imm0_255_comp:$src),
742 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +0000743
744// Pseudo instruction that combines ldr from constpool and add pc. This should
745// be expanded into two instructions late to allow if-conversion and
746// scheduling.
747let isReMaterializable = 1 in
748def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
749 NoItinerary, "@ ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
750 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
751 imm:$cp))]>,
752 Requires<[IsThumb1Only]>;