blob: 81efc0b55ecf728df937d02c046a9fb2d707fe33 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetRegisterInfo.h"
48#include "llvm/Target/TargetData.h"
49#include "llvm/Target/TargetFrameInfo.h"
50#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000051#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Target/TargetOptions.h"
54#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000055#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000059#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trickde91f3c2010-11-12 17:50:46 +000088static cl::opt<unsigned>
89MaxParallelChains("dag-chain-limit", cl::desc("Max parallel isel dag chains"),
90 cl::init(64), cl::Hidden);
91
Chris Lattner3ac18842010-08-24 23:20:40 +000092static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
93 const SDValue *Parts, unsigned NumParts,
94 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096/// getCopyFromParts - Create a value that contains the specified legal parts
97/// combined into the value they represent. If the parts combine to a type
98/// larger then ValueVT then AssertOp can be used to specify whether the extra
99/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
100/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000101static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000102 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000103 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000104 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000105 if (ValueVT.isVector())
106 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000132 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Chris Lattner3ac18842010-08-24 23:20:40 +0000134 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
182 PartVT = Val.getValueType();
183
184 if (PartVT == ValueVT)
185 return Val;
186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 if (ValueVT.bitsLT(PartVT)) {
189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
200 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000204 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Chris Lattner3ac18842010-08-24 23:20:40 +0000210 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213 return SDValue();
214}
215
Chris Lattner3ac18842010-08-24 23:20:40 +0000216/// getCopyFromParts - Create a value that contains the specified legal parts
217/// combined into the value they represent. If the parts combine to a type
218/// larger then ValueVT then AssertOp can be used to specify whether the extra
219/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
220/// (ISD::AssertSext).
221static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
222 const SDValue *Parts, unsigned NumParts,
223 EVT PartVT, EVT ValueVT) {
224 assert(ValueVT.isVector() && "Not a vector value");
225 assert(NumParts > 0 && "No parts to assemble!");
226 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
227 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000228
Chris Lattner3ac18842010-08-24 23:20:40 +0000229 // Handle a multi-element vector.
230 if (NumParts > 1) {
231 EVT IntermediateVT, RegisterVT;
232 unsigned NumIntermediates;
233 unsigned NumRegs =
234 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
235 NumIntermediates, RegisterVT);
236 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
237 NumParts = NumRegs; // Silence a compiler warning.
238 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
239 assert(RegisterVT == Parts[0].getValueType() &&
240 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000241
Chris Lattner3ac18842010-08-24 23:20:40 +0000242 // Assemble the parts into intermediate operands.
243 SmallVector<SDValue, 8> Ops(NumIntermediates);
244 if (NumIntermediates == NumParts) {
245 // If the register was not expanded, truncate or copy the value,
246 // as appropriate.
247 for (unsigned i = 0; i != NumParts; ++i)
248 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
249 PartVT, IntermediateVT);
250 } else if (NumParts > 0) {
251 // If the intermediate type was expanded, build the intermediate
252 // operands from the parts.
253 assert(NumParts % NumIntermediates == 0 &&
254 "Must expand into a divisible number of parts!");
255 unsigned Factor = NumParts / NumIntermediates;
256 for (unsigned i = 0; i != NumIntermediates; ++i)
257 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
258 PartVT, IntermediateVT);
259 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000260
Chris Lattner3ac18842010-08-24 23:20:40 +0000261 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
262 // intermediate operands.
263 Val = DAG.getNode(IntermediateVT.isVector() ?
264 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
265 ValueVT, &Ops[0], NumIntermediates);
266 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 // There is now one part, held in Val. Correct it to match ValueVT.
269 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Chris Lattner3ac18842010-08-24 23:20:40 +0000271 if (PartVT == ValueVT)
272 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000273
Chris Lattnere6f7c262010-08-25 22:49:25 +0000274 if (PartVT.isVector()) {
275 // If the element type of the source/dest vectors are the same, but the
276 // parts vector has more elements than the value vector, then we have a
277 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
278 // elements we want.
279 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
280 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
281 "Cannot narrow, it would be a lossy transformation");
282 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
283 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284 }
285
Chris Lattnere6f7c262010-08-25 22:49:25 +0000286 // Vector/Vector bitcast.
Chris Lattner3ac18842010-08-24 23:20:40 +0000287 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000288 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000289
Chris Lattner3ac18842010-08-24 23:20:40 +0000290 assert(ValueVT.getVectorElementType() == PartVT &&
291 ValueVT.getVectorNumElements() == 1 &&
292 "Only trivial scalar-to-vector conversions should get here!");
293 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
294}
295
296
297
Chris Lattnera13b8602010-08-24 23:10:06 +0000298
299static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
300 SDValue Val, SDValue *Parts, unsigned NumParts,
301 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303/// getCopyToParts - Create a series of nodes that contain the specified value
304/// split into legal parts. If the parts contain more bits than Val, then, for
305/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000306static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000307 SDValue Val, SDValue *Parts, unsigned NumParts,
308 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000309 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000310 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 // Handle the vector case separately.
313 if (ValueVT.isVector())
314 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000317 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000318 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
320
Chris Lattnera13b8602010-08-24 23:10:06 +0000321 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 return;
323
Chris Lattnera13b8602010-08-24 23:10:06 +0000324 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
325 if (PartVT == ValueVT) {
326 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 Parts[0] = Val;
328 return;
329 }
330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
332 // If the parts cover more bits than the value has, promote the value.
333 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
334 assert(NumParts == 1 && "Do not know what to promote to!");
335 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
336 } else {
337 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000338 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
340 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
341 }
342 } else if (PartBits == ValueVT.getSizeInBits()) {
343 // Different types of the same size.
344 assert(NumParts == 1 && PartVT != ValueVT);
345 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
346 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
347 // If the parts cover less bits than value has, truncate the value.
348 assert(PartVT.isInteger() && ValueVT.isInteger() &&
349 "Unknown mismatch!");
350 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
351 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
352 }
353
354 // The value may have changed - recompute ValueVT.
355 ValueVT = Val.getValueType();
356 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
357 "Failed to tile the value with PartVT!");
358
359 if (NumParts == 1) {
360 assert(PartVT == ValueVT && "Type conversion failed!");
361 Parts[0] = Val;
362 return;
363 }
364
365 // Expand the value into multiple parts.
366 if (NumParts & (NumParts - 1)) {
367 // The number of parts is not a power of 2. Split off and copy the tail.
368 assert(PartVT.isInteger() && ValueVT.isInteger() &&
369 "Do not know what to expand to!");
370 unsigned RoundParts = 1 << Log2_32(NumParts);
371 unsigned RoundBits = RoundParts * PartBits;
372 unsigned OddParts = NumParts - RoundParts;
373 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
374 DAG.getIntPtrConstant(RoundBits));
375 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
376
377 if (TLI.isBigEndian())
378 // The odd parts were reversed by getCopyToParts - unreverse them.
379 std::reverse(Parts + RoundParts, Parts + NumParts);
380
381 NumParts = RoundParts;
382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
383 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
384 }
385
386 // The number of parts is a power of 2. Repeatedly bisect the value using
387 // EXTRACT_ELEMENT.
388 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, DL,
389 EVT::getIntegerVT(*DAG.getContext(),
390 ValueVT.getSizeInBits()),
391 Val);
392
393 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
394 for (unsigned i = 0; i < NumParts; i += StepSize) {
395 unsigned ThisBits = StepSize * PartBits / 2;
396 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
397 SDValue &Part0 = Parts[i];
398 SDValue &Part1 = Parts[i+StepSize/2];
399
400 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
401 ThisVT, Part0, DAG.getIntPtrConstant(1));
402 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
403 ThisVT, Part0, DAG.getIntPtrConstant(0));
404
405 if (ThisBits == PartBits && ThisVT != PartVT) {
406 Part0 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part0);
407 Part1 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part1);
408 }
409 }
410 }
411
412 if (TLI.isBigEndian())
413 std::reverse(Parts, Parts + OrigNumParts);
414}
415
416
417/// getCopyToPartsVector - Create a series of nodes that contain the specified
418/// value split into legal parts.
419static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
420 SDValue Val, SDValue *Parts, unsigned NumParts,
421 EVT PartVT) {
422 EVT ValueVT = Val.getValueType();
423 assert(ValueVT.isVector() && "Not a vector");
424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000425
Chris Lattnera13b8602010-08-24 23:10:06 +0000426 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000427 if (PartVT == ValueVT) {
428 // Nothing to do.
429 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
430 // Bitconvert vector->vector case.
431 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
432 } else if (PartVT.isVector() &&
433 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
434 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
435 EVT ElementVT = PartVT.getVectorElementType();
436 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
437 // undef elements.
438 SmallVector<SDValue, 16> Ops;
439 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
440 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
441 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000442
Chris Lattnere6f7c262010-08-25 22:49:25 +0000443 for (unsigned i = ValueVT.getVectorNumElements(),
444 e = PartVT.getVectorNumElements(); i != e; ++i)
445 Ops.push_back(DAG.getUNDEF(ElementVT));
446
447 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
448
449 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000450
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
452 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
453 } else {
454 // Vector -> scalar conversion.
455 assert(ValueVT.getVectorElementType() == PartVT &&
456 ValueVT.getVectorNumElements() == 1 &&
457 "Only trivial vector-to-scalar conversions should get here!");
458 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
459 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000460 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnera13b8602010-08-24 23:10:06 +0000462 Parts[0] = Val;
463 return;
464 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000466 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000467 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000468 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000469 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000470 IntermediateVT,
471 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000472 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000474 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
475 NumParts = NumRegs; // Silence a compiler warning.
476 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 // Split the vector into intermediate operands.
479 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000480 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000481 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000482 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000483 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000484 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000485 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000486 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000487 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000488 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000490 // Split the intermediate operands into legal parts.
491 if (NumParts == NumIntermediates) {
492 // If the register was not expanded, promote or copy the value,
493 // as appropriate.
494 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000495 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 } else if (NumParts > 0) {
497 // If the intermediate type was expanded, split each the value into
498 // legal parts.
499 assert(NumParts % NumIntermediates == 0 &&
500 "Must expand into a divisible number of parts!");
501 unsigned Factor = NumParts / NumIntermediates;
502 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000503 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 }
505}
506
Chris Lattnera13b8602010-08-24 23:10:06 +0000507
508
509
Dan Gohman462f6b52010-05-29 17:53:24 +0000510namespace {
511 /// RegsForValue - This struct represents the registers (physical or virtual)
512 /// that a particular set of values is assigned, and the type information
513 /// about the value. The most common situation is to represent one value at a
514 /// time, but struct or array values are handled element-wise as multiple
515 /// values. The splitting of aggregates is performed recursively, so that we
516 /// never have aggregate-typed registers. The values at this point do not
517 /// necessarily have legal types, so each value may require one or more
518 /// registers of some legal type.
519 ///
520 struct RegsForValue {
521 /// ValueVTs - The value types of the values, which may not be legal, and
522 /// may need be promoted or synthesized from one or more registers.
523 ///
524 SmallVector<EVT, 4> ValueVTs;
525
526 /// RegVTs - The value types of the registers. This is the same size as
527 /// ValueVTs and it records, for each value, what the type of the assigned
528 /// register or registers are. (Individual values are never synthesized
529 /// from more than one type of register.)
530 ///
531 /// With virtual registers, the contents of RegVTs is redundant with TLI's
532 /// getRegisterType member function, however when with physical registers
533 /// it is necessary to have a separate record of the types.
534 ///
535 SmallVector<EVT, 4> RegVTs;
536
537 /// Regs - This list holds the registers assigned to the values.
538 /// Each legal or promoted value requires one register, and each
539 /// expanded value requires multiple registers.
540 ///
541 SmallVector<unsigned, 4> Regs;
542
543 RegsForValue() {}
544
545 RegsForValue(const SmallVector<unsigned, 4> &regs,
546 EVT regvt, EVT valuevt)
547 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
548
Dan Gohman462f6b52010-05-29 17:53:24 +0000549 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
550 unsigned Reg, const Type *Ty) {
551 ComputeValueVTs(tli, Ty, ValueVTs);
552
553 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
554 EVT ValueVT = ValueVTs[Value];
555 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
556 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
557 for (unsigned i = 0; i != NumRegs; ++i)
558 Regs.push_back(Reg + i);
559 RegVTs.push_back(RegisterVT);
560 Reg += NumRegs;
561 }
562 }
563
564 /// areValueTypesLegal - Return true if types of all the values are legal.
565 bool areValueTypesLegal(const TargetLowering &TLI) {
566 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
567 EVT RegisterVT = RegVTs[Value];
568 if (!TLI.isTypeLegal(RegisterVT))
569 return false;
570 }
571 return true;
572 }
573
574 /// append - Add the specified values to this one.
575 void append(const RegsForValue &RHS) {
576 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
577 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
578 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
579 }
580
581 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
582 /// this value and returns the result as a ValueVTs value. This uses
583 /// Chain/Flag as the input and updates them for the output Chain/Flag.
584 /// If the Flag pointer is NULL, no flag is used.
585 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
586 DebugLoc dl,
587 SDValue &Chain, SDValue *Flag) const;
588
589 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
590 /// specified value into the registers specified by this object. This uses
591 /// Chain/Flag as the input and updates them for the output Chain/Flag.
592 /// If the Flag pointer is NULL, no flag is used.
593 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
594 SDValue &Chain, SDValue *Flag) const;
595
596 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
597 /// operand list. This adds the code marker, matching input operand index
598 /// (if applicable), and includes the number of values added into it.
599 void AddInlineAsmOperands(unsigned Kind,
600 bool HasMatching, unsigned MatchingIdx,
601 SelectionDAG &DAG,
602 std::vector<SDValue> &Ops) const;
603 };
604}
605
606/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
607/// this value and returns the result as a ValueVT value. This uses
608/// Chain/Flag as the input and updates them for the output Chain/Flag.
609/// If the Flag pointer is NULL, no flag is used.
610SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
611 FunctionLoweringInfo &FuncInfo,
612 DebugLoc dl,
613 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000614 // A Value with type {} or [0 x %t] needs no registers.
615 if (ValueVTs.empty())
616 return SDValue();
617
Dan Gohman462f6b52010-05-29 17:53:24 +0000618 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
619
620 // Assemble the legal parts into the final values.
621 SmallVector<SDValue, 4> Values(ValueVTs.size());
622 SmallVector<SDValue, 8> Parts;
623 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
624 // Copy the legal parts from the registers.
625 EVT ValueVT = ValueVTs[Value];
626 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
627 EVT RegisterVT = RegVTs[Value];
628
629 Parts.resize(NumRegs);
630 for (unsigned i = 0; i != NumRegs; ++i) {
631 SDValue P;
632 if (Flag == 0) {
633 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
634 } else {
635 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
636 *Flag = P.getValue(2);
637 }
638
639 Chain = P.getValue(1);
640
641 // If the source register was virtual and if we know something about it,
642 // add an assert node.
643 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
644 RegisterVT.isInteger() && !RegisterVT.isVector()) {
645 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
646 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
647 const FunctionLoweringInfo::LiveOutInfo &LOI =
648 FuncInfo.LiveOutRegInfo[SlotNo];
649
650 unsigned RegSize = RegisterVT.getSizeInBits();
651 unsigned NumSignBits = LOI.NumSignBits;
652 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
653
654 // FIXME: We capture more information than the dag can represent. For
655 // now, just use the tightest assertzext/assertsext possible.
656 bool isSExt = true;
657 EVT FromVT(MVT::Other);
658 if (NumSignBits == RegSize)
659 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
660 else if (NumZeroBits >= RegSize-1)
661 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
662 else if (NumSignBits > RegSize-8)
663 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
664 else if (NumZeroBits >= RegSize-8)
665 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
666 else if (NumSignBits > RegSize-16)
667 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
668 else if (NumZeroBits >= RegSize-16)
669 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
670 else if (NumSignBits > RegSize-32)
671 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
672 else if (NumZeroBits >= RegSize-32)
673 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
674
675 if (FromVT != MVT::Other)
676 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
677 RegisterVT, P, DAG.getValueType(FromVT));
678 }
679 }
680
681 Parts[i] = P;
682 }
683
684 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
685 NumRegs, RegisterVT, ValueVT);
686 Part += NumRegs;
687 Parts.clear();
688 }
689
690 return DAG.getNode(ISD::MERGE_VALUES, dl,
691 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
692 &Values[0], ValueVTs.size());
693}
694
695/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
696/// specified value into the registers specified by this object. This uses
697/// Chain/Flag as the input and updates them for the output Chain/Flag.
698/// If the Flag pointer is NULL, no flag is used.
699void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
700 SDValue &Chain, SDValue *Flag) const {
701 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
702
703 // Get the list of the values's legal parts.
704 unsigned NumRegs = Regs.size();
705 SmallVector<SDValue, 8> Parts(NumRegs);
706 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
707 EVT ValueVT = ValueVTs[Value];
708 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
709 EVT RegisterVT = RegVTs[Value];
710
Chris Lattner3ac18842010-08-24 23:20:40 +0000711 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000712 &Parts[Part], NumParts, RegisterVT);
713 Part += NumParts;
714 }
715
716 // Copy the parts into the registers.
717 SmallVector<SDValue, 8> Chains(NumRegs);
718 for (unsigned i = 0; i != NumRegs; ++i) {
719 SDValue Part;
720 if (Flag == 0) {
721 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
722 } else {
723 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
724 *Flag = Part.getValue(1);
725 }
726
727 Chains[i] = Part.getValue(0);
728 }
729
730 if (NumRegs == 1 || Flag)
731 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
732 // flagged to it. That is the CopyToReg nodes and the user are considered
733 // a single scheduling unit. If we create a TokenFactor and return it as
734 // chain, then the TokenFactor is both a predecessor (operand) of the
735 // user as well as a successor (the TF operands are flagged to the user).
736 // c1, f1 = CopyToReg
737 // c2, f2 = CopyToReg
738 // c3 = TokenFactor c1, c2
739 // ...
740 // = op c3, ..., f2
741 Chain = Chains[NumRegs-1];
742 else
743 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
744}
745
746/// AddInlineAsmOperands - Add this value to the specified inlineasm node
747/// operand list. This adds the code marker and includes the number of
748/// values added into it.
749void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
750 unsigned MatchingIdx,
751 SelectionDAG &DAG,
752 std::vector<SDValue> &Ops) const {
753 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
754
755 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
756 if (HasMatching)
757 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
758 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
759 Ops.push_back(Res);
760
761 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
762 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
763 EVT RegisterVT = RegVTs[Value];
764 for (unsigned i = 0; i != NumRegs; ++i) {
765 assert(Reg < Regs.size() && "Mismatch in # registers expected");
766 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
767 }
768 }
769}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000770
Dan Gohman2048b852009-11-23 18:04:58 +0000771void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000772 AA = &aa;
773 GFI = gfi;
774 TD = DAG.getTarget().getTargetData();
775}
776
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000777/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000778/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000779/// for a new block. This doesn't clear out information about
780/// additional blocks that are needed to complete switch lowering
781/// or PHI node updating; that information is cleared out as it is
782/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000783void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000785 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000786 PendingLoads.clear();
787 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000788 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000789 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000790 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791}
792
793/// getRoot - Return the current virtual root of the Selection DAG,
794/// flushing any PendingLoad items. This must be done before emitting
795/// a store or any other node that may need to be ordered after any
796/// prior load instructions.
797///
Dan Gohman2048b852009-11-23 18:04:58 +0000798SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000799 if (PendingLoads.empty())
800 return DAG.getRoot();
801
802 if (PendingLoads.size() == 1) {
803 SDValue Root = PendingLoads[0];
804 DAG.setRoot(Root);
805 PendingLoads.clear();
806 return Root;
807 }
808
809 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000811 &PendingLoads[0], PendingLoads.size());
812 PendingLoads.clear();
813 DAG.setRoot(Root);
814 return Root;
815}
816
817/// getControlRoot - Similar to getRoot, but instead of flushing all the
818/// PendingLoad items, flush all the PendingExports items. It is necessary
819/// to do this before emitting a terminator instruction.
820///
Dan Gohman2048b852009-11-23 18:04:58 +0000821SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822 SDValue Root = DAG.getRoot();
823
824 if (PendingExports.empty())
825 return Root;
826
827 // Turn all of the CopyToReg chains into one factored node.
828 if (Root.getOpcode() != ISD::EntryToken) {
829 unsigned i = 0, e = PendingExports.size();
830 for (; i != e; ++i) {
831 assert(PendingExports[i].getNode()->getNumOperands() > 1);
832 if (PendingExports[i].getNode()->getOperand(0) == Root)
833 break; // Don't add the root if we already indirectly depend on it.
834 }
835
836 if (i == e)
837 PendingExports.push_back(Root);
838 }
839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 &PendingExports[0],
842 PendingExports.size());
843 PendingExports.clear();
844 DAG.setRoot(Root);
845 return Root;
846}
847
Bill Wendling4533cac2010-01-28 21:51:40 +0000848void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
849 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
850 DAG.AssignOrdering(Node, SDNodeOrder);
851
852 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
853 AssignOrderingToNode(Node->getOperand(I).getNode());
854}
855
Dan Gohman46510a72010-04-15 01:51:59 +0000856void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000857 // Set up outgoing PHI node register values before emitting the terminator.
858 if (isa<TerminatorInst>(&I))
859 HandlePHINodesInSuccessorBlocks(I.getParent());
860
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000861 CurDebugLoc = I.getDebugLoc();
862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000864
Dan Gohman92884f72010-04-20 15:03:56 +0000865 if (!isa<TerminatorInst>(&I) && !HasTailCall)
866 CopyToExportRegsIfNeeded(&I);
867
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000868 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000869}
870
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000871void SelectionDAGBuilder::visitPHI(const PHINode &) {
872 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
873}
874
Dan Gohman46510a72010-04-15 01:51:59 +0000875void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 // Note: this doesn't use InstVisitor, because it has to work with
877 // ConstantExpr's in addition to instructions.
878 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000879 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000880 // Build the switch statement using the Instruction.def file.
881#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000882 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883#include "llvm/Instruction.def"
884 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000885
886 // Assign the ordering to the freshly created DAG nodes.
887 if (NodeMap.count(&I)) {
888 ++SDNodeOrder;
889 AssignOrderingToNode(getValue(&I).getNode());
890 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000891}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000893// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
894// generate the debug data structures now that we've seen its definition.
895void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
896 SDValue Val) {
897 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000898 if (DDI.getDI()) {
899 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000900 DebugLoc dl = DDI.getdl();
901 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000902 MDNode *Variable = DI->getVariable();
903 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000904 SDDbgValue *SDV;
905 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000906 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000907 SDV = DAG.getDbgValue(Variable, Val.getNode(),
908 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
909 DAG.AddDbgValue(SDV, Val.getNode(), false);
910 }
911 } else {
912 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
913 Offset, dl, SDNodeOrder);
914 DAG.AddDbgValue(SDV, 0, false);
915 }
916 DanglingDebugInfoMap[V] = DanglingDebugInfo();
917 }
918}
919
Dan Gohman28a17352010-07-01 01:59:43 +0000920// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000921SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000922 // If we already have an SDValue for this value, use it. It's important
923 // to do this first, so that we don't create a CopyFromReg if we already
924 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925 SDValue &N = NodeMap[V];
926 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000927
Dan Gohman28a17352010-07-01 01:59:43 +0000928 // If there's a virtual register allocated and initialized for this
929 // value, use it.
930 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
931 if (It != FuncInfo.ValueMap.end()) {
932 unsigned InReg = It->second;
933 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
934 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000935 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000936 }
937
938 // Otherwise create a new SDValue and remember it.
939 SDValue Val = getValueImpl(V);
940 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000941 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000942 return Val;
943}
944
945/// getNonRegisterValue - Return an SDValue for the given Value, but
946/// don't look in FuncInfo.ValueMap for a virtual register.
947SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
948 // If we already have an SDValue for this value, use it.
949 SDValue &N = NodeMap[V];
950 if (N.getNode()) return N;
951
952 // Otherwise create a new SDValue and remember it.
953 SDValue Val = getValueImpl(V);
954 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000956 return Val;
957}
958
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000959/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000960/// Create an SDValue for the given value.
961SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000962 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000963 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000964
Dan Gohman383b5f62010-04-17 15:32:28 +0000965 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000966 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000967
Dan Gohman383b5f62010-04-17 15:32:28 +0000968 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000969 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000971 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000972 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000973
Dan Gohman383b5f62010-04-17 15:32:28 +0000974 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000975 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000976
Nate Begeman9008ca62009-04-27 18:41:29 +0000977 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000978 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979
Dan Gohman383b5f62010-04-17 15:32:28 +0000980 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981 visit(CE->getOpcode(), *CE);
982 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000983 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 return N1;
985 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000987 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
988 SmallVector<SDValue, 4> Constants;
989 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
990 OI != OE; ++OI) {
991 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000992 // If the operand is an empty aggregate, there are no values.
993 if (!Val) continue;
994 // Add each leaf value from the operand to the Constants list
995 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000996 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
997 Constants.push_back(SDValue(Val, i));
998 }
Bill Wendling87710f02009-12-21 23:47:40 +0000999
Bill Wendling4533cac2010-01-28 21:51:40 +00001000 return DAG.getMergeValues(&Constants[0], Constants.size(),
1001 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 }
1003
Duncan Sands1df98592010-02-16 11:11:14 +00001004 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001005 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1006 "Unknown struct or array constant!");
1007
Owen Andersone50ed302009-08-10 22:56:29 +00001008 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001009 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1010 unsigned NumElts = ValueVTs.size();
1011 if (NumElts == 0)
1012 return SDValue(); // empty struct
1013 SmallVector<SDValue, 4> Constants(NumElts);
1014 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001015 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001017 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001018 else if (EltVT.isFloatingPoint())
1019 Constants[i] = DAG.getConstantFP(0, EltVT);
1020 else
1021 Constants[i] = DAG.getConstant(0, EltVT);
1022 }
Bill Wendling87710f02009-12-21 23:47:40 +00001023
Bill Wendling4533cac2010-01-28 21:51:40 +00001024 return DAG.getMergeValues(&Constants[0], NumElts,
1025 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026 }
1027
Dan Gohman383b5f62010-04-17 15:32:28 +00001028 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001029 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001031 const VectorType *VecTy = cast<VectorType>(V->getType());
1032 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034 // Now that we know the number and type of the elements, get that number of
1035 // elements into the Ops array based on what kind of constant it is.
1036 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001037 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 for (unsigned i = 0; i != NumElements; ++i)
1039 Ops.push_back(getValue(CP->getOperand(i)));
1040 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001041 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001042 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043
1044 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001045 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 Op = DAG.getConstantFP(0, EltVT);
1047 else
1048 Op = DAG.getConstant(0, EltVT);
1049 Ops.assign(NumElements, Op);
1050 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001053 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1054 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 // If this is a static alloca, generate it as the frameindex instead of
1058 // computation.
1059 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1060 DenseMap<const AllocaInst*, int>::iterator SI =
1061 FuncInfo.StaticAllocaMap.find(AI);
1062 if (SI != FuncInfo.StaticAllocaMap.end())
1063 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1064 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman28a17352010-07-01 01:59:43 +00001066 // If this is an instruction which fast-isel has deferred, select it now.
1067 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001068 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1069 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1070 SDValue Chain = DAG.getEntryNode();
1071 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001072 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001073
Dan Gohman28a17352010-07-01 01:59:43 +00001074 llvm_unreachable("Can't get register for value!");
1075 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076}
1077
Dan Gohman46510a72010-04-15 01:51:59 +00001078void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001079 SDValue Chain = getControlRoot();
1080 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001081 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001082
Dan Gohman7451d3e2010-05-29 17:03:36 +00001083 if (!FuncInfo.CanLowerReturn) {
1084 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001085 const Function *F = I.getParent()->getParent();
1086
1087 // Emit a store of the return value through the virtual register.
1088 // Leave Outs empty so that LowerReturn won't try to load return
1089 // registers the usual way.
1090 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001091 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001092 PtrValueVTs);
1093
1094 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1095 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001096
Owen Andersone50ed302009-08-10 22:56:29 +00001097 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001098 SmallVector<uint64_t, 4> Offsets;
1099 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001100 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001101
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001102 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001103 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001104 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1105 RetPtr.getValueType(), RetPtr,
1106 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001107 Chains[i] =
1108 DAG.getStore(Chain, getCurDebugLoc(),
1109 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001110 // FIXME: better loc info would be nice.
1111 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001112 }
1113
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001114 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1115 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001116 } else if (I.getNumOperands() != 0) {
1117 SmallVector<EVT, 4> ValueVTs;
1118 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1119 unsigned NumValues = ValueVTs.size();
1120 if (NumValues) {
1121 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001122 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1123 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001125 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001126
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001127 const Function *F = I.getParent()->getParent();
1128 if (F->paramHasAttr(0, Attribute::SExt))
1129 ExtendKind = ISD::SIGN_EXTEND;
1130 else if (F->paramHasAttr(0, Attribute::ZExt))
1131 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001132
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001133 // FIXME: C calling convention requires the return type to be promoted
1134 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001135 // conventions. The frontend should mark functions whose return values
1136 // require promoting with signext or zeroext attributes.
1137 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1138 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1139 if (VT.bitsLT(MinVT))
1140 VT = MinVT;
1141 }
1142
1143 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1144 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1145 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001146 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001147 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1148 &Parts[0], NumParts, PartVT, ExtendKind);
1149
1150 // 'inreg' on function refers to return value
1151 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1152 if (F->paramHasAttr(0, Attribute::InReg))
1153 Flags.setInReg();
1154
1155 // Propagate extension type if any
1156 if (F->paramHasAttr(0, Attribute::SExt))
1157 Flags.setSExt();
1158 else if (F->paramHasAttr(0, Attribute::ZExt))
1159 Flags.setZExt();
1160
Dan Gohmanc9403652010-07-07 15:54:55 +00001161 for (unsigned i = 0; i < NumParts; ++i) {
1162 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1163 /*isfixed=*/true));
1164 OutVals.push_back(Parts[i]);
1165 }
Evan Cheng3927f432009-03-25 20:20:11 +00001166 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001167 }
1168 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169
1170 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001171 CallingConv::ID CallConv =
1172 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001174 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001175
1176 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001178 "LowerReturn didn't return a valid chain!");
1179
1180 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001182}
1183
Dan Gohmanad62f532009-04-23 23:13:24 +00001184/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1185/// created for it, emit nodes to copy the value into the virtual
1186/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001187void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001188 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1189 if (VMI != FuncInfo.ValueMap.end()) {
1190 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1191 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001192 }
1193}
1194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1196/// the current basic block, add it to ValueMap now so that we'll get a
1197/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001198void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001199 // No need to export constants.
1200 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202 // Already exported?
1203 if (FuncInfo.isExportedInst(V)) return;
1204
1205 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1206 CopyValueToVirtualRegister(V, Reg);
1207}
1208
Dan Gohman46510a72010-04-15 01:51:59 +00001209bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001210 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // The operands of the setcc have to be in this block. We don't know
1212 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001213 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // Can export from current BB.
1215 if (VI->getParent() == FromBB)
1216 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001218 // Is already exported, noop.
1219 return FuncInfo.isExportedInst(V);
1220 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001222 // If this is an argument, we can export it if the BB is the entry block or
1223 // if it is already exported.
1224 if (isa<Argument>(V)) {
1225 if (FromBB == &FromBB->getParent()->getEntryBlock())
1226 return true;
1227
1228 // Otherwise, can only export this if it is already exported.
1229 return FuncInfo.isExportedInst(V);
1230 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232 // Otherwise, constants can always be exported.
1233 return true;
1234}
1235
1236static bool InBlock(const Value *V, const BasicBlock *BB) {
1237 if (const Instruction *I = dyn_cast<Instruction>(V))
1238 return I->getParent() == BB;
1239 return true;
1240}
1241
Dan Gohmanc2277342008-10-17 21:16:08 +00001242/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1243/// This function emits a branch and is used at the leaves of an OR or an
1244/// AND operator tree.
1245///
1246void
Dan Gohman46510a72010-04-15 01:51:59 +00001247SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 MachineBasicBlock *TBB,
1249 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001250 MachineBasicBlock *CurBB,
1251 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001252 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253
Dan Gohmanc2277342008-10-17 21:16:08 +00001254 // If the leaf of the tree is a comparison, merge the condition into
1255 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001256 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001257 // The operands of the cmp have to be in this block. We don't know
1258 // how to export them from some other block. If this is the first block
1259 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001260 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001261 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1262 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001264 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001265 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001266 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001267 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 } else {
1269 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001270 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001272
1273 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1275 SwitchCases.push_back(CB);
1276 return;
1277 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001278 }
1279
1280 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001281 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001282 NULL, TBB, FBB, CurBB);
1283 SwitchCases.push_back(CB);
1284}
1285
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001286/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001287void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001288 MachineBasicBlock *TBB,
1289 MachineBasicBlock *FBB,
1290 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001291 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001292 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001293 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001294 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001296 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1297 BOp->getParent() != CurBB->getBasicBlock() ||
1298 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1299 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001300 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 return;
1302 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 // Create TmpBB after CurBB.
1305 MachineFunction::iterator BBI = CurBB;
1306 MachineFunction &MF = DAG.getMachineFunction();
1307 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1308 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 if (Opc == Instruction::Or) {
1311 // Codegen X | Y as:
1312 // jmp_if_X TBB
1313 // jmp TmpBB
1314 // TmpBB:
1315 // jmp_if_Y TBB
1316 // jmp FBB
1317 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001323 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 } else {
1325 assert(Opc == Instruction::And && "Unknown merge op!");
1326 // Codegen X & Y as:
1327 // jmp_if_X TmpBB
1328 // jmp FBB
1329 // TmpBB:
1330 // jmp_if_Y TBB
1331 // jmp FBB
1332 //
1333 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001336 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001339 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 }
1341}
1342
1343/// If the set of cases should be emitted as a series of branches, return true.
1344/// If we should emit this as a bunch of and/or'd together conditions, return
1345/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001346bool
Dan Gohman2048b852009-11-23 18:04:58 +00001347SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 // If this is two comparisons of the same values or'd or and'd together, they
1351 // will get folded into a single comparison, so don't emit two blocks.
1352 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1353 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1354 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1355 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1356 return false;
1357 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001358
Chris Lattner133ce872010-01-02 00:00:03 +00001359 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1360 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1361 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1362 Cases[0].CC == Cases[1].CC &&
1363 isa<Constant>(Cases[0].CmpRHS) &&
1364 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1365 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1366 return false;
1367 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1368 return false;
1369 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 return true;
1372}
1373
Dan Gohman46510a72010-04-15 01:51:59 +00001374void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001375 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Update machine-CFG edges.
1378 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1379
1380 // Figure out which block is immediately after the current one.
1381 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001382 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001383 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 NextBlock = BBI;
1385
1386 if (I.isUnconditional()) {
1387 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001391 if (Succ0MBB != NextBlock)
1392 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001393 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001394 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 return;
1397 }
1398
1399 // If this condition is one of the special cases we handle, do special stuff
1400 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001401 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1403
1404 // If this is a series of conditions that are or'd or and'd together, emit
1405 // this as a sequence of branches instead of setcc's with and/or operations.
1406 // For example, instead of something like:
1407 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001408 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001410 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411 // or C, F
1412 // jnz foo
1413 // Emit:
1414 // cmp A, B
1415 // je foo
1416 // cmp D, E
1417 // jle foo
1418 //
Dan Gohman46510a72010-04-15 01:51:59 +00001419 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001420 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 (BOp->getOpcode() == Instruction::And ||
1422 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001423 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1424 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001425 // If the compares in later blocks need to use values not currently
1426 // exported from this block, export them now. This block should always
1427 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001428 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 // Allow some cases to be rejected.
1431 if (ShouldEmitAsBranches(SwitchCases)) {
1432 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1433 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1434 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1435 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001438 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001439 SwitchCases.erase(SwitchCases.begin());
1440 return;
1441 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001443 // Okay, we decided not to do this, remove any inserted MBB's and clear
1444 // SwitchCases.
1445 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001446 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 SwitchCases.clear();
1449 }
1450 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001453 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001454 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 // Use visitSwitchCase to actually insert the fast branch sequence for this
1457 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001458 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459}
1460
1461/// visitSwitchCase - Emits the necessary code to represent a single node in
1462/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001463void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1464 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 SDValue Cond;
1466 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001467 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001468
1469 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 if (CB.CmpMHS == NULL) {
1471 // Fold "(X == true)" to X and "(X == false)" to !X to
1472 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001473 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001474 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001476 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001477 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001479 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001481 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 } else {
1483 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1484
Anton Korobeynikov23218582008-12-23 22:25:27 +00001485 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1486 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487
1488 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001489 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490
1491 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001493 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001495 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001496 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 DAG.getConstant(High-Low, VT), ISD::SETULE);
1499 }
1500 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001503 SwitchBB->addSuccessor(CB.TrueBB);
1504 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001505
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001506 // Set NextBlock to be the MBB immediately after the current one, if any.
1507 // This is used to avoid emitting unnecessary branches to the next block.
1508 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001509 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001510 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001512
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 // If the lhs block is the next block, invert the condition so that we can
1514 // fall through to the lhs instead of the rhs block.
1515 if (CB.TrueBB == NextBlock) {
1516 std::swap(CB.TrueBB, CB.FalseBB);
1517 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001518 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001520
Dale Johannesenf5d97892009-02-04 01:48:28 +00001521 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001523 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001524
Evan Cheng266a99d2010-09-23 06:51:55 +00001525 // Insert the false branch. Do this even if it's a fall through branch,
1526 // this makes it easier to do DAG optimizations which require inverting
1527 // the branch condition.
1528 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1529 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001530
1531 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532}
1533
1534/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001535void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 // Emit the code for the jump table
1537 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001539 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1540 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001541 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001542 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1543 MVT::Other, Index.getValue(1),
1544 Table, Index);
1545 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001546}
1547
1548/// visitJumpTableHeader - This function emits necessary code to produce index
1549/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001550void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001551 JumpTableHeader &JTH,
1552 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001553 // Subtract the lowest switch case value from the value being switched on and
1554 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 // difference between smallest and largest cases.
1556 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001557 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001558 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001559 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001560
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001561 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001562 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001563 // can be used as an index into the jump table in a subsequent basic block.
1564 // This value may be smaller or larger than the target's pointer type, and
1565 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001566 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001567
Dan Gohman89496d02010-07-02 00:10:16 +00001568 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001569 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1570 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 JT.Reg = JumpTableReg;
1572
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001573 // Emit the range check for the jump table, and branch to the default block
1574 // for the switch statement if the value being switched on exceeds the largest
1575 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001576 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001577 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001578 DAG.getConstant(JTH.Last-JTH.First,VT),
1579 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580
1581 // Set NextBlock to be the MBB immediately after the current one, if any.
1582 // This is used to avoid emitting unnecessary branches to the next block.
1583 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001584 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001585
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001586 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001587 NextBlock = BBI;
1588
Dale Johannesen66978ee2009-01-31 02:22:37 +00001589 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001591 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592
Bill Wendling4533cac2010-01-28 21:51:40 +00001593 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001594 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1595 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001596
Bill Wendling87710f02009-12-21 23:47:40 +00001597 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598}
1599
1600/// visitBitTestHeader - This function emits necessary code to produce value
1601/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001602void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1603 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604 // Subtract the minimum value
1605 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001606 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001607 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001608 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609
1610 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001611 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001612 TLI.getSetCCResultType(Sub.getValueType()),
1613 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001614 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615
Bill Wendling87710f02009-12-21 23:47:40 +00001616 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1617 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618
Dan Gohman89496d02010-07-02 00:10:16 +00001619 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001620 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1621 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001622
1623 // Set NextBlock to be the MBB immediately after the current one, if any.
1624 // This is used to avoid emitting unnecessary branches to the next block.
1625 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001626 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001627 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001628 NextBlock = BBI;
1629
1630 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1631
Dan Gohman99be8ae2010-04-19 22:41:47 +00001632 SwitchBB->addSuccessor(B.Default);
1633 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001634
Dale Johannesen66978ee2009-01-31 02:22:37 +00001635 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001637 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001638
Evan Cheng8c1f4322010-09-23 18:32:19 +00001639 if (MBB != NextBlock)
1640 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1641 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001642
Bill Wendling87710f02009-12-21 23:47:40 +00001643 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001644}
1645
1646/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001647void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1648 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001649 BitTestCase &B,
1650 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001651 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001652 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001653 SDValue Cmp;
1654 if (CountPopulation_64(B.Mask) == 1) {
1655 // Testing for a single bit; just compare the shift count with what it
1656 // would need to be to shift a 1 bit in that position.
1657 Cmp = DAG.getSetCC(getCurDebugLoc(),
1658 TLI.getSetCCResultType(ShiftOp.getValueType()),
1659 ShiftOp,
1660 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1661 TLI.getPointerTy()),
1662 ISD::SETEQ);
1663 } else {
1664 // Make desired shift
1665 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1666 TLI.getPointerTy(),
1667 DAG.getConstant(1, TLI.getPointerTy()),
1668 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001669
Dan Gohman8e0163a2010-06-24 02:06:24 +00001670 // Emit bit tests and jumps
1671 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1672 TLI.getPointerTy(), SwitchVal,
1673 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1674 Cmp = DAG.getSetCC(getCurDebugLoc(),
1675 TLI.getSetCCResultType(AndOp.getValueType()),
1676 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1677 ISD::SETNE);
1678 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001679
Dan Gohman99be8ae2010-04-19 22:41:47 +00001680 SwitchBB->addSuccessor(B.TargetBB);
1681 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001682
Dale Johannesen66978ee2009-01-31 02:22:37 +00001683 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001685 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686
1687 // Set NextBlock to be the MBB immediately after the current one, if any.
1688 // This is used to avoid emitting unnecessary branches to the next block.
1689 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001690 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001691 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692 NextBlock = BBI;
1693
Evan Cheng8c1f4322010-09-23 18:32:19 +00001694 if (NextMBB != NextBlock)
1695 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1696 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001697
Bill Wendling87710f02009-12-21 23:47:40 +00001698 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001699}
1700
Dan Gohman46510a72010-04-15 01:51:59 +00001701void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001702 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001703
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 // Retrieve successors.
1705 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1706 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1707
Gabor Greifb67e6b32009-01-15 11:10:44 +00001708 const Value *Callee(I.getCalledValue());
1709 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710 visitInlineAsm(&I);
1711 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001712 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001713
1714 // If the value of the invoke is used outside of its defining block, make it
1715 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001716 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717
1718 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001719 InvokeMBB->addSuccessor(Return);
1720 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721
1722 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001723 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1724 MVT::Other, getControlRoot(),
1725 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726}
1727
Dan Gohman46510a72010-04-15 01:51:59 +00001728void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001729}
1730
1731/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1732/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001733bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1734 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001735 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001736 MachineBasicBlock *Default,
1737 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001738 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001739
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001741 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001743 return false;
1744
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745 // Get the MachineFunction which holds the current MBB. This is used when
1746 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001747 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001748
1749 // Figure out which block is immediately after the current one.
1750 MachineBasicBlock *NextBlock = 0;
1751 MachineFunction::iterator BBI = CR.CaseBB;
1752
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001753 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754 NextBlock = BBI;
1755
1756 // TODO: If any two of the cases has the same destination, and if one value
1757 // is the same as the other, but has one bit unset that the other has set,
1758 // use bit manipulation to do two compares at once. For example:
1759 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001760
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761 // Rearrange the case blocks so that the last one falls through if possible.
1762 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1763 // The last case block won't fall through into 'NextBlock' if we emit the
1764 // branches in this order. See if rearranging a case value would help.
1765 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1766 if (I->BB == NextBlock) {
1767 std::swap(*I, BackCase);
1768 break;
1769 }
1770 }
1771 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001772
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001773 // Create a CaseBlock record representing a conditional branch to
1774 // the Case's target mbb if the value being switched on SV is equal
1775 // to C.
1776 MachineBasicBlock *CurBlock = CR.CaseBB;
1777 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1778 MachineBasicBlock *FallThrough;
1779 if (I != E-1) {
1780 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1781 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001782
1783 // Put SV in a virtual register to make it available from the new blocks.
1784 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001785 } else {
1786 // If the last case doesn't match, go to the default block.
1787 FallThrough = Default;
1788 }
1789
Dan Gohman46510a72010-04-15 01:51:59 +00001790 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001791 ISD::CondCode CC;
1792 if (I->High == I->Low) {
1793 // This is just small small case range :) containing exactly 1 case
1794 CC = ISD::SETEQ;
1795 LHS = SV; RHS = I->High; MHS = NULL;
1796 } else {
1797 CC = ISD::SETLE;
1798 LHS = I->Low; MHS = SV; RHS = I->High;
1799 }
1800 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001801
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001802 // If emitting the first comparison, just call visitSwitchCase to emit the
1803 // code into the current block. Otherwise, push the CaseBlock onto the
1804 // vector to be later processed by SDISel, and insert the node's MBB
1805 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001806 if (CurBlock == SwitchBB)
1807 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808 else
1809 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811 CurBlock = FallThrough;
1812 }
1813
1814 return true;
1815}
1816
1817static inline bool areJTsAllowed(const TargetLowering &TLI) {
1818 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1820 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001822
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001823static APInt ComputeRange(const APInt &First, const APInt &Last) {
1824 APInt LastExt(Last), FirstExt(First);
1825 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1826 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1827 return (LastExt - FirstExt + 1ULL);
1828}
1829
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001831bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1832 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001833 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001834 MachineBasicBlock* Default,
1835 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001836 Case& FrontCase = *CR.Range.first;
1837 Case& BackCase = *(CR.Range.second-1);
1838
Chris Lattnere880efe2009-11-07 07:50:34 +00001839 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1840 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841
Chris Lattnere880efe2009-11-07 07:50:34 +00001842 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001843 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1844 I!=E; ++I)
1845 TSize += I->size();
1846
Dan Gohmane0567812010-04-08 23:03:40 +00001847 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001848 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001849
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001850 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001851 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001852 if (Density < 0.4)
1853 return false;
1854
David Greene4b69d992010-01-05 01:24:57 +00001855 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001856 << "First entry: " << First << ". Last entry: " << Last << '\n'
1857 << "Range: " << Range
1858 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001859
1860 // Get the MachineFunction which holds the current MBB. This is used when
1861 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001862 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863
1864 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001865 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001866 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867
1868 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1869
1870 // Create a new basic block to hold the code for loading the address
1871 // of the jump table, and jumping to it. Update successor information;
1872 // we will either branch to the default case for the switch, or the jump
1873 // table.
1874 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1875 CurMF->insert(BBI, JumpTableBB);
1876 CR.CaseBB->addSuccessor(Default);
1877 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001878
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 // Build a vector of destination BBs, corresponding to each target
1880 // of the jump table. If the value of the jump table slot corresponds to
1881 // a case statement, push the case's BB onto the vector, otherwise, push
1882 // the default BB.
1883 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001884 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001885 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001886 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1887 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001888
1889 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001890 DestBBs.push_back(I->BB);
1891 if (TEI==High)
1892 ++I;
1893 } else {
1894 DestBBs.push_back(Default);
1895 }
1896 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001897
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001898 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001899 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1900 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001901 E = DestBBs.end(); I != E; ++I) {
1902 if (!SuccsHandled[(*I)->getNumber()]) {
1903 SuccsHandled[(*I)->getNumber()] = true;
1904 JumpTableBB->addSuccessor(*I);
1905 }
1906 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001907
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001908 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001909 unsigned JTEncoding = TLI.getJumpTableEncoding();
1910 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001911 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001913 // Set the jump table information so that we can codegen it as a second
1914 // MachineBasicBlock
1915 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001916 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1917 if (CR.CaseBB == SwitchBB)
1918 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001919
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001920 JTCases.push_back(JumpTableBlock(JTH, JT));
1921
1922 return true;
1923}
1924
1925/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1926/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001927bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1928 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001929 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001930 MachineBasicBlock *Default,
1931 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001932 // Get the MachineFunction which holds the current MBB. This is used when
1933 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001934 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001935
1936 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001937 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001938 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001939
1940 Case& FrontCase = *CR.Range.first;
1941 Case& BackCase = *(CR.Range.second-1);
1942 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1943
1944 // Size is the number of Cases represented by this range.
1945 unsigned Size = CR.Range.second - CR.Range.first;
1946
Chris Lattnere880efe2009-11-07 07:50:34 +00001947 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1948 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949 double FMetric = 0;
1950 CaseItr Pivot = CR.Range.first + Size/2;
1951
1952 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1953 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001954 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1956 I!=E; ++I)
1957 TSize += I->size();
1958
Chris Lattnere880efe2009-11-07 07:50:34 +00001959 APInt LSize = FrontCase.size();
1960 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001961 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001962 << "First: " << First << ", Last: " << Last <<'\n'
1963 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001964 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1965 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001966 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1967 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001968 APInt Range = ComputeRange(LEnd, RBegin);
1969 assert((Range - 2ULL).isNonNegative() &&
1970 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001971 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001972 (LEnd - First + 1ULL).roundToDouble();
1973 double RDensity = (double)RSize.roundToDouble() /
1974 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001975 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001976 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001977 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001978 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1979 << "LDensity: " << LDensity
1980 << ", RDensity: " << RDensity << '\n'
1981 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001982 if (FMetric < Metric) {
1983 Pivot = J;
1984 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001985 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001986 }
1987
1988 LSize += J->size();
1989 RSize -= J->size();
1990 }
1991 if (areJTsAllowed(TLI)) {
1992 // If our case is dense we *really* should handle it earlier!
1993 assert((FMetric > 0) && "Should handle dense range earlier!");
1994 } else {
1995 Pivot = CR.Range.first + Size/2;
1996 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001997
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 CaseRange LHSR(CR.Range.first, Pivot);
1999 CaseRange RHSR(Pivot, CR.Range.second);
2000 Constant *C = Pivot->Low;
2001 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002002
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002004 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002005 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002006 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002007 // Pivot's Value, then we can branch directly to the LHS's Target,
2008 // rather than creating a leaf node for it.
2009 if ((LHSR.second - LHSR.first) == 1 &&
2010 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002011 cast<ConstantInt>(C)->getValue() ==
2012 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002013 TrueBB = LHSR.first->BB;
2014 } else {
2015 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2016 CurMF->insert(BBI, TrueBB);
2017 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002018
2019 // Put SV in a virtual register to make it available from the new blocks.
2020 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023 // Similar to the optimization above, if the Value being switched on is
2024 // known to be less than the Constant CR.LT, and the current Case Value
2025 // is CR.LT - 1, then we can branch directly to the target block for
2026 // the current Case Value, rather than emitting a RHS leaf node for it.
2027 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002028 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2029 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002030 FalseBB = RHSR.first->BB;
2031 } else {
2032 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2033 CurMF->insert(BBI, FalseBB);
2034 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002035
2036 // Put SV in a virtual register to make it available from the new blocks.
2037 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038 }
2039
2040 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002041 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042 // Otherwise, branch to LHS.
2043 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2044
Dan Gohman99be8ae2010-04-19 22:41:47 +00002045 if (CR.CaseBB == SwitchBB)
2046 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047 else
2048 SwitchCases.push_back(CB);
2049
2050 return true;
2051}
2052
2053/// handleBitTestsSwitchCase - if current case range has few destination and
2054/// range span less, than machine word bitwidth, encode case range into series
2055/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002056bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2057 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002058 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002059 MachineBasicBlock* Default,
2060 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002061 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002062 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002063
2064 Case& FrontCase = *CR.Range.first;
2065 Case& BackCase = *(CR.Range.second-1);
2066
2067 // Get the MachineFunction which holds the current MBB. This is used when
2068 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002069 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002070
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002071 // If target does not have legal shift left, do not emit bit tests at all.
2072 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2073 return false;
2074
Anton Korobeynikov23218582008-12-23 22:25:27 +00002075 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2077 I!=E; ++I) {
2078 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002079 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002080 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002081
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 // Count unique destinations
2083 SmallSet<MachineBasicBlock*, 4> Dests;
2084 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2085 Dests.insert(I->BB);
2086 if (Dests.size() > 3)
2087 // Don't bother the code below, if there are too much unique destinations
2088 return false;
2089 }
David Greene4b69d992010-01-05 01:24:57 +00002090 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002091 << Dests.size() << '\n'
2092 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002095 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2096 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002097 APInt cmpRange = maxValue - minValue;
2098
David Greene4b69d992010-01-05 01:24:57 +00002099 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002100 << "Low bound: " << minValue << '\n'
2101 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002102
Dan Gohmane0567812010-04-08 23:03:40 +00002103 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002104 (!(Dests.size() == 1 && numCmps >= 3) &&
2105 !(Dests.size() == 2 && numCmps >= 5) &&
2106 !(Dests.size() >= 3 && numCmps >= 6)))
2107 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002108
David Greene4b69d992010-01-05 01:24:57 +00002109 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002110 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002112 // Optimize the case where all the case values fit in a
2113 // word without having to subtract minValue. In this case,
2114 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002115 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002116 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002117 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002118 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002119 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121 CaseBitsVector CasesBits;
2122 unsigned i, count = 0;
2123
2124 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2125 MachineBasicBlock* Dest = I->BB;
2126 for (i = 0; i < count; ++i)
2127 if (Dest == CasesBits[i].BB)
2128 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002129
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002130 if (i == count) {
2131 assert((count < 3) && "Too much destinations to test!");
2132 CasesBits.push_back(CaseBits(0, Dest, 0));
2133 count++;
2134 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002135
2136 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2137 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2138
2139 uint64_t lo = (lowValue - lowBound).getZExtValue();
2140 uint64_t hi = (highValue - lowBound).getZExtValue();
2141
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002142 for (uint64_t j = lo; j <= hi; j++) {
2143 CasesBits[i].Mask |= 1ULL << j;
2144 CasesBits[i].Bits++;
2145 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002147 }
2148 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 BitTestInfo BTC;
2151
2152 // Figure out which block is immediately after the current one.
2153 MachineFunction::iterator BBI = CR.CaseBB;
2154 ++BBI;
2155
2156 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2157
David Greene4b69d992010-01-05 01:24:57 +00002158 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002159 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002160 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002161 << ", Bits: " << CasesBits[i].Bits
2162 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163
2164 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2165 CurMF->insert(BBI, CaseBB);
2166 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2167 CaseBB,
2168 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002169
2170 // Put SV in a virtual register to make it available from the new blocks.
2171 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002173
2174 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002175 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176 CR.CaseBB, Default, BTC);
2177
Dan Gohman99be8ae2010-04-19 22:41:47 +00002178 if (CR.CaseBB == SwitchBB)
2179 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002180
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181 BitTestCases.push_back(BTB);
2182
2183 return true;
2184}
2185
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002186/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002187size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2188 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002189 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190
2191 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002192 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2194 Cases.push_back(Case(SI.getSuccessorValue(i),
2195 SI.getSuccessorValue(i),
2196 SMBB));
2197 }
2198 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2199
2200 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002201 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 // Must recompute end() each iteration because it may be
2203 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002204 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2205 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2206 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002207 MachineBasicBlock* nextBB = J->BB;
2208 MachineBasicBlock* currentBB = I->BB;
2209
2210 // If the two neighboring cases go to the same destination, merge them
2211 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002212 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002213 I->High = J->High;
2214 J = Cases.erase(J);
2215 } else {
2216 I = J++;
2217 }
2218 }
2219
2220 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2221 if (I->Low != I->High)
2222 // A range counts double, since it requires two compares.
2223 ++numCmps;
2224 }
2225
2226 return numCmps;
2227}
2228
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002229void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2230 MachineBasicBlock *Last) {
2231 // Update JTCases.
2232 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2233 if (JTCases[i].first.HeaderBB == First)
2234 JTCases[i].first.HeaderBB = Last;
2235
2236 // Update BitTestCases.
2237 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2238 if (BitTestCases[i].Parent == First)
2239 BitTestCases[i].Parent = Last;
2240}
2241
Dan Gohman46510a72010-04-15 01:51:59 +00002242void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002243 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245 // Figure out which block is immediately after the current one.
2246 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2248
2249 // If there is only the default destination, branch to it if it is not the
2250 // next basic block. Otherwise, just fall through.
2251 if (SI.getNumOperands() == 2) {
2252 // Update machine-CFG edges.
2253
2254 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002255 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002256 if (Default != NextBlock)
2257 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2258 MVT::Other, getControlRoot(),
2259 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002260
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002261 return;
2262 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002263
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002264 // If there are any non-default case statements, create a vector of Cases
2265 // representing each one, and sort the vector so that we can efficiently
2266 // create a binary search tree from them.
2267 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002268 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002269 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002270 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002271 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002272
2273 // Get the Value to be switched on and default basic blocks, which will be
2274 // inserted into CaseBlock records, representing basic blocks in the binary
2275 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002276 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277
2278 // Push the initial CaseRec onto the worklist
2279 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002280 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2281 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002282
2283 while (!WorkList.empty()) {
2284 // Grab a record representing a case range to process off the worklist
2285 CaseRec CR = WorkList.back();
2286 WorkList.pop_back();
2287
Dan Gohman99be8ae2010-04-19 22:41:47 +00002288 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 // If the range has few cases (two or less) emit a series of specific
2292 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002293 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002294 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002295
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002296 // If the switch has more than 5 blocks, and at least 40% dense, and the
2297 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002299 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002300 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2303 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002304 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305 }
2306}
2307
Dan Gohman46510a72010-04-15 01:51:59 +00002308void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002309 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002310
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002311 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002312 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002313 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002314 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002315 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002316 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002317 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2318 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002319 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002320
Bill Wendling4533cac2010-01-28 21:51:40 +00002321 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2322 MVT::Other, getControlRoot(),
2323 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002324}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325
Dan Gohman46510a72010-04-15 01:51:59 +00002326void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327 // -0.0 - X --> fneg
2328 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002329 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2331 const VectorType *DestTy = cast<VectorType>(I.getType());
2332 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002333 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002334 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002335 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002336 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002338 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2339 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 return;
2341 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002342 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002344
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002345 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002346 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002347 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002348 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2349 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002350 return;
2351 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002353 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354}
2355
Dan Gohman46510a72010-04-15 01:51:59 +00002356void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002357 SDValue Op1 = getValue(I.getOperand(0));
2358 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002359 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2360 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361}
2362
Dan Gohman46510a72010-04-15 01:51:59 +00002363void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002364 SDValue Op1 = getValue(I.getOperand(0));
2365 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002366 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002367 Op2.getValueType() != TLI.getShiftAmountTy()) {
2368 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002369 EVT PTy = TLI.getPointerTy();
2370 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002371 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002372 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2373 TLI.getShiftAmountTy(), Op2);
2374 // If the operand is larger than the shift count type but the shift
2375 // count type has enough bits to represent any shift value, truncate
2376 // it now. This is a common case and it exposes the truncate to
2377 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002378 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002379 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2380 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2381 TLI.getShiftAmountTy(), Op2);
2382 // Otherwise we'll need to temporarily settle for some other
2383 // convenient type; type legalization will make adjustments as
2384 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002385 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002386 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002387 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002388 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002390 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002392
Bill Wendling4533cac2010-01-28 21:51:40 +00002393 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2394 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395}
2396
Dan Gohman46510a72010-04-15 01:51:59 +00002397void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002399 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002401 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402 predicate = ICmpInst::Predicate(IC->getPredicate());
2403 SDValue Op1 = getValue(I.getOperand(0));
2404 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002405 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002406
Owen Andersone50ed302009-08-10 22:56:29 +00002407 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002408 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409}
2410
Dan Gohman46510a72010-04-15 01:51:59 +00002411void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002412 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002413 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002414 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002415 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002416 predicate = FCmpInst::Predicate(FC->getPredicate());
2417 SDValue Op1 = getValue(I.getOperand(0));
2418 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002419 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002420 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002421 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422}
2423
Dan Gohman46510a72010-04-15 01:51:59 +00002424void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002425 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002426 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2427 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002428 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002429
Bill Wendling49fcff82009-12-21 22:30:11 +00002430 SmallVector<SDValue, 4> Values(NumValues);
2431 SDValue Cond = getValue(I.getOperand(0));
2432 SDValue TrueVal = getValue(I.getOperand(1));
2433 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002434
Bill Wendling4533cac2010-01-28 21:51:40 +00002435 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002436 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002437 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2438 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002439 SDValue(TrueVal.getNode(),
2440 TrueVal.getResNo() + i),
2441 SDValue(FalseVal.getNode(),
2442 FalseVal.getResNo() + i));
2443
Bill Wendling4533cac2010-01-28 21:51:40 +00002444 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2445 DAG.getVTList(&ValueVTs[0], NumValues),
2446 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002447}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448
Dan Gohman46510a72010-04-15 01:51:59 +00002449void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2451 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002452 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002453 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454}
2455
Dan Gohman46510a72010-04-15 01:51:59 +00002456void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2458 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2459 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002460 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002461 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002462}
2463
Dan Gohman46510a72010-04-15 01:51:59 +00002464void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002465 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2466 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2467 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002468 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002469 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470}
2471
Dan Gohman46510a72010-04-15 01:51:59 +00002472void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473 // FPTrunc is never a no-op cast, no need to check
2474 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002475 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002476 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2477 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002478}
2479
Dan Gohman46510a72010-04-15 01:51:59 +00002480void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002481 // FPTrunc is never a no-op cast, no need to check
2482 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002483 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002484 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002485}
2486
Dan Gohman46510a72010-04-15 01:51:59 +00002487void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002488 // FPToUI is never a no-op cast, no need to check
2489 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002490 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002491 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492}
2493
Dan Gohman46510a72010-04-15 01:51:59 +00002494void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495 // FPToSI is never a no-op cast, no need to check
2496 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002497 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002498 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499}
2500
Dan Gohman46510a72010-04-15 01:51:59 +00002501void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502 // UIToFP is never a no-op cast, no need to check
2503 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002504 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002505 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002506}
2507
Dan Gohman46510a72010-04-15 01:51:59 +00002508void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002509 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002511 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002512 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513}
2514
Dan Gohman46510a72010-04-15 01:51:59 +00002515void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516 // What to do depends on the size of the integer and the size of the pointer.
2517 // We can either truncate, zero extend, or no-op, accordingly.
2518 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002519 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002520 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002521}
2522
Dan Gohman46510a72010-04-15 01:51:59 +00002523void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524 // What to do depends on the size of the integer and the size of the pointer.
2525 // We can either truncate, zero extend, or no-op, accordingly.
2526 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002527 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002528 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002529}
2530
Dan Gohman46510a72010-04-15 01:51:59 +00002531void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002532 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002533 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534
Bill Wendling49fcff82009-12-21 22:30:11 +00002535 // BitCast assures us that source and destination are the same size so this is
2536 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002537 if (DestVT != N.getValueType())
2538 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2539 DestVT, N)); // convert types.
2540 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002541 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542}
2543
Dan Gohman46510a72010-04-15 01:51:59 +00002544void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545 SDValue InVec = getValue(I.getOperand(0));
2546 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002547 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002548 TLI.getPointerTy(),
2549 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002550 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2551 TLI.getValueType(I.getType()),
2552 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553}
2554
Dan Gohman46510a72010-04-15 01:51:59 +00002555void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002557 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002558 TLI.getPointerTy(),
2559 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002560 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2561 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002562}
2563
Mon P Wangaeb06d22008-11-10 04:46:22 +00002564// Utility for visitShuffleVector - Returns true if the mask is mask starting
2565// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002566static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2567 unsigned MaskNumElts = Mask.size();
2568 for (unsigned i = 0; i != MaskNumElts; ++i)
2569 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002570 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002571 return true;
2572}
2573
Dan Gohman46510a72010-04-15 01:51:59 +00002574void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002575 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002576 SDValue Src1 = getValue(I.getOperand(0));
2577 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578
Nate Begeman9008ca62009-04-27 18:41:29 +00002579 // Convert the ConstantVector mask operand into an array of ints, with -1
2580 // representing undef values.
2581 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002582 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002583 unsigned MaskNumElts = MaskElts.size();
2584 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002585 if (isa<UndefValue>(MaskElts[i]))
2586 Mask.push_back(-1);
2587 else
2588 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2589 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002590
Owen Andersone50ed302009-08-10 22:56:29 +00002591 EVT VT = TLI.getValueType(I.getType());
2592 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002593 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002594
Mon P Wangc7849c22008-11-16 05:06:27 +00002595 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002596 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2597 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002598 return;
2599 }
2600
2601 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002602 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2603 // Mask is longer than the source vectors and is a multiple of the source
2604 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002605 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002606 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2607 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002608 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2609 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002610 return;
2611 }
2612
Mon P Wangc7849c22008-11-16 05:06:27 +00002613 // Pad both vectors with undefs to make them the same length as the mask.
2614 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002615 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2616 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002617 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002618
Nate Begeman9008ca62009-04-27 18:41:29 +00002619 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2620 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002621 MOps1[0] = Src1;
2622 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002623
2624 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2625 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 &MOps1[0], NumConcat);
2627 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002628 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002630
Mon P Wangaeb06d22008-11-10 04:46:22 +00002631 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002632 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002633 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002634 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002635 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002636 MappedOps.push_back(Idx);
2637 else
2638 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002639 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002640
Bill Wendling4533cac2010-01-28 21:51:40 +00002641 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2642 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002643 return;
2644 }
2645
Mon P Wangc7849c22008-11-16 05:06:27 +00002646 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002647 // Analyze the access pattern of the vector to see if we can extract
2648 // two subvectors and do the shuffle. The analysis is done by calculating
2649 // the range of elements the mask access on both vectors.
2650 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2651 int MaxRange[2] = {-1, -1};
2652
Nate Begeman5a5ca152009-04-29 05:20:52 +00002653 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 int Idx = Mask[i];
2655 int Input = 0;
2656 if (Idx < 0)
2657 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002658
Nate Begeman5a5ca152009-04-29 05:20:52 +00002659 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002660 Input = 1;
2661 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002662 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 if (Idx > MaxRange[Input])
2664 MaxRange[Input] = Idx;
2665 if (Idx < MinRange[Input])
2666 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002667 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002668
Mon P Wangc7849c22008-11-16 05:06:27 +00002669 // Check if the access is smaller than the vector size and can we find
2670 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002671 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2672 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002673 int StartIdx[2]; // StartIdx to extract from
2674 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002675 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002676 RangeUse[Input] = 0; // Unused
2677 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002678 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002679 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002680 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002681 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002682 RangeUse[Input] = 1; // Extract from beginning of the vector
2683 StartIdx[Input] = 0;
2684 } else {
2685 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002686 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002687 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002688 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002689 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002690 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002691 }
2692
Bill Wendling636e2582009-08-21 18:16:06 +00002693 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002694 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002695 return;
2696 }
2697 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2698 // Extract appropriate subvector and generate a vector shuffle
2699 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002700 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002701 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002702 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002703 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002704 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002705 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002706 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002707
Mon P Wangc7849c22008-11-16 05:06:27 +00002708 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002710 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 int Idx = Mask[i];
2712 if (Idx < 0)
2713 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002714 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002715 MappedOps.push_back(Idx - StartIdx[0]);
2716 else
2717 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002718 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002719
Bill Wendling4533cac2010-01-28 21:51:40 +00002720 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2721 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002722 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002723 }
2724 }
2725
Mon P Wangc7849c22008-11-16 05:06:27 +00002726 // We can't use either concat vectors or extract subvectors so fall back to
2727 // replacing the shuffle with extract and build vector.
2728 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002729 EVT EltVT = VT.getVectorElementType();
2730 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002731 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002732 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002733 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002734 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002735 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002737 SDValue Res;
2738
Nate Begeman5a5ca152009-04-29 05:20:52 +00002739 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002740 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2741 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002742 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002743 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2744 EltVT, Src2,
2745 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2746
2747 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002748 }
2749 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002750
Bill Wendling4533cac2010-01-28 21:51:40 +00002751 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2752 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002753}
2754
Dan Gohman46510a72010-04-15 01:51:59 +00002755void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002756 const Value *Op0 = I.getOperand(0);
2757 const Value *Op1 = I.getOperand(1);
2758 const Type *AggTy = I.getType();
2759 const Type *ValTy = Op1->getType();
2760 bool IntoUndef = isa<UndefValue>(Op0);
2761 bool FromUndef = isa<UndefValue>(Op1);
2762
Dan Gohman0dadb152010-10-06 16:18:29 +00002763 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002764
Owen Andersone50ed302009-08-10 22:56:29 +00002765 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002767 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2769
2770 unsigned NumAggValues = AggValueVTs.size();
2771 unsigned NumValValues = ValValueVTs.size();
2772 SmallVector<SDValue, 4> Values(NumAggValues);
2773
2774 SDValue Agg = getValue(Op0);
2775 SDValue Val = getValue(Op1);
2776 unsigned i = 0;
2777 // Copy the beginning value(s) from the original aggregate.
2778 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002779 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002780 SDValue(Agg.getNode(), Agg.getResNo() + i);
2781 // Copy values from the inserted value(s).
2782 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002783 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2785 // Copy remaining value(s) from the original aggregate.
2786 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002787 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788 SDValue(Agg.getNode(), Agg.getResNo() + i);
2789
Bill Wendling4533cac2010-01-28 21:51:40 +00002790 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2791 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2792 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002793}
2794
Dan Gohman46510a72010-04-15 01:51:59 +00002795void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002796 const Value *Op0 = I.getOperand(0);
2797 const Type *AggTy = Op0->getType();
2798 const Type *ValTy = I.getType();
2799 bool OutOfUndef = isa<UndefValue>(Op0);
2800
Dan Gohman0dadb152010-10-06 16:18:29 +00002801 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002802
Owen Andersone50ed302009-08-10 22:56:29 +00002803 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2805
2806 unsigned NumValValues = ValValueVTs.size();
2807 SmallVector<SDValue, 4> Values(NumValValues);
2808
2809 SDValue Agg = getValue(Op0);
2810 // Copy out the selected value(s).
2811 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2812 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002813 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002814 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002815 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002816
Bill Wendling4533cac2010-01-28 21:51:40 +00002817 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2818 DAG.getVTList(&ValValueVTs[0], NumValValues),
2819 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002820}
2821
Dan Gohman46510a72010-04-15 01:51:59 +00002822void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823 SDValue N = getValue(I.getOperand(0));
2824 const Type *Ty = I.getOperand(0)->getType();
2825
Dan Gohman46510a72010-04-15 01:51:59 +00002826 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002827 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002828 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002829 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2830 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2831 if (Field) {
2832 // N = N + Offset
2833 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002834 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002835 DAG.getIntPtrConstant(Offset));
2836 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002837
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002838 Ty = StTy->getElementType(Field);
2839 } else {
2840 Ty = cast<SequentialType>(Ty)->getElementType();
2841
2842 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002843 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002844 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002845 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002846 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002847 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002848 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002849 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002850 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002851 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2852 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002853 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002854 else
Evan Chengb1032a82009-02-09 20:54:38 +00002855 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002856
Dale Johannesen66978ee2009-01-31 02:22:37 +00002857 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002858 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002859 continue;
2860 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002861
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002863 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2864 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002865 SDValue IdxN = getValue(Idx);
2866
2867 // If the index is smaller or larger than intptr_t, truncate or extend
2868 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002869 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002870
2871 // If this is a multiply by a power of two, turn it into a shl
2872 // immediately. This is a very common case.
2873 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002874 if (ElementSize.isPowerOf2()) {
2875 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002876 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002877 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002878 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002879 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002880 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002881 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002882 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002883 }
2884 }
2885
Scott Michelfdc40a02009-02-17 22:15:04 +00002886 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002887 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888 }
2889 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002891 setValue(&I, N);
2892}
2893
Dan Gohman46510a72010-04-15 01:51:59 +00002894void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002895 // If this is a fixed sized alloca in the entry block of the function,
2896 // allocate it statically on the stack.
2897 if (FuncInfo.StaticAllocaMap.count(&I))
2898 return; // getValue will auto-populate this.
2899
2900 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002901 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002902 unsigned Align =
2903 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2904 I.getAlignment());
2905
2906 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002907
Owen Andersone50ed302009-08-10 22:56:29 +00002908 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002909 if (AllocSize.getValueType() != IntPtr)
2910 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2911
2912 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2913 AllocSize,
2914 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002915
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002916 // Handle alignment. If the requested alignment is less than or equal to
2917 // the stack alignment, ignore it. If the size is greater than or equal to
2918 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002919 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002920 if (Align <= StackAlign)
2921 Align = 0;
2922
2923 // Round the size of the allocation up to the stack alignment size
2924 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002925 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002926 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002927 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002928
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002930 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002931 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002932 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2933
2934 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002935 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002936 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002937 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002938 setValue(&I, DSA);
2939 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002940
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002941 // Inform the Frame Information that we have just allocated a variable-sized
2942 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002943 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002944}
2945
Dan Gohman46510a72010-04-15 01:51:59 +00002946void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002947 const Value *SV = I.getOperand(0);
2948 SDValue Ptr = getValue(SV);
2949
2950 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002952 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002953 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002954 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00002955 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002956
Owen Andersone50ed302009-08-10 22:56:29 +00002957 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002958 SmallVector<uint64_t, 4> Offsets;
2959 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2960 unsigned NumValues = ValueVTs.size();
2961 if (NumValues == 0)
2962 return;
2963
2964 SDValue Root;
2965 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00002966 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002967 // Serialize volatile loads with other side effects.
2968 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00002969 else if (AA->pointsToConstantMemory(
2970 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971 // Do not serialize (non-volatile) loads of constant memory with anything.
2972 Root = DAG.getEntryNode();
2973 ConstantMemory = true;
2974 } else {
2975 // Do not serialize non-volatile loads against each other.
2976 Root = DAG.getRoot();
2977 }
Andrew Trickde91f3c2010-11-12 17:50:46 +00002978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002979 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00002980 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
2981 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00002982 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00002983 unsigned ChainI = 0;
2984 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2985 // Serializing loads here may result in excessive register pressure, and
2986 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
2987 // could recover a bit by hoisting nodes upward in the chain by recognizing
2988 // they are side-effect free or do not alias. The optimizer should really
2989 // avoid this case by converting large object/array copies to llvm.memcpy
2990 // (MaxParallelChains should always remain as failsafe).
2991 if (ChainI == MaxParallelChains) {
2992 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
2993 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2994 MVT::Other, &Chains[0], ChainI);
2995 Root = Chain;
2996 ChainI = 0;
2997 }
Bill Wendling856ff412009-12-22 00:12:37 +00002998 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2999 PtrVT, Ptr,
3000 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003001 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003002 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003003 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003004
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003006 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003008
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003010 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003011 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 if (isVolatile)
3013 DAG.setRoot(Chain);
3014 else
3015 PendingLoads.push_back(Chain);
3016 }
3017
Bill Wendling4533cac2010-01-28 21:51:40 +00003018 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3019 DAG.getVTList(&ValueVTs[0], NumValues),
3020 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003021}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003022
Dan Gohman46510a72010-04-15 01:51:59 +00003023void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3024 const Value *SrcV = I.getOperand(0);
3025 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003026
Owen Andersone50ed302009-08-10 22:56:29 +00003027 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 SmallVector<uint64_t, 4> Offsets;
3029 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3030 unsigned NumValues = ValueVTs.size();
3031 if (NumValues == 0)
3032 return;
3033
3034 // Get the lowered operands. Note that we do this after
3035 // checking if NumResults is zero, because with zero results
3036 // the operands won't have values in the map.
3037 SDValue Src = getValue(SrcV);
3038 SDValue Ptr = getValue(PtrV);
3039
3040 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003041 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3042 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003043 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003045 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003046 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003047 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003048
Andrew Trickde91f3c2010-11-12 17:50:46 +00003049 unsigned ChainI = 0;
3050 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3051 // See visitLoad comments.
3052 if (ChainI == MaxParallelChains) {
3053 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3054 MVT::Other, &Chains[0], ChainI);
3055 Root = Chain;
3056 ChainI = 0;
3057 }
Bill Wendling856ff412009-12-22 00:12:37 +00003058 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3059 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003060 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3061 SDValue(Src.getNode(), Src.getResNo() + i),
3062 Add, MachinePointerInfo(PtrV, Offsets[i]),
3063 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3064 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003065 }
3066
Devang Patel7e13efa2010-10-26 22:14:52 +00003067 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003068 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003069 ++SDNodeOrder;
3070 AssignOrderingToNode(StoreNode.getNode());
3071 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072}
3073
3074/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3075/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003076void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003077 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003078 bool HasChain = !I.doesNotAccessMemory();
3079 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3080
3081 // Build the operand list.
3082 SmallVector<SDValue, 8> Ops;
3083 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3084 if (OnlyLoad) {
3085 // We don't need to serialize loads against other loads.
3086 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003087 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088 Ops.push_back(getRoot());
3089 }
3090 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003091
3092 // Info is set by getTgtMemInstrinsic
3093 TargetLowering::IntrinsicInfo Info;
3094 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3095
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003096 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003097 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3098 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003099 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003100
3101 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003102 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3103 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003104 assert(TLI.isTypeLegal(Op.getValueType()) &&
3105 "Intrinsic uses a non-legal type?");
3106 Ops.push_back(Op);
3107 }
3108
Owen Andersone50ed302009-08-10 22:56:29 +00003109 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003110 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3111#ifndef NDEBUG
3112 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3113 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3114 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003115 }
Bob Wilson8d919552009-07-31 22:41:21 +00003116#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003118 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003119 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003120
Bob Wilson8d919552009-07-31 22:41:21 +00003121 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003122
3123 // Create the node.
3124 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003125 if (IsTgtIntrinsic) {
3126 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003127 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003128 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003129 Info.memVT,
3130 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003131 Info.align, Info.vol,
3132 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003133 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003134 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003135 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003136 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003137 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003138 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003139 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003140 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003141 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003142 }
3143
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003144 if (HasChain) {
3145 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3146 if (OnlyLoad)
3147 PendingLoads.push_back(Chain);
3148 else
3149 DAG.setRoot(Chain);
3150 }
Bill Wendling856ff412009-12-22 00:12:37 +00003151
Benjamin Kramerf0127052010-01-05 13:12:22 +00003152 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003154 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003155 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003156 }
Bill Wendling856ff412009-12-22 00:12:37 +00003157
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158 setValue(&I, Result);
3159 }
3160}
3161
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003162/// GetSignificand - Get the significand and build it into a floating-point
3163/// number with exponent of 1:
3164///
3165/// Op = (Op & 0x007fffff) | 0x3f800000;
3166///
3167/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003168static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003169GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3171 DAG.getConstant(0x007fffff, MVT::i32));
3172 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3173 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003174 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003175}
3176
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003177/// GetExponent - Get the exponent:
3178///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003179/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003180///
3181/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003182static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003183GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003184 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3186 DAG.getConstant(0x7f800000, MVT::i32));
3187 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003188 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3190 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003191 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003192}
3193
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003194/// getF32Constant - Get 32-bit floating point constant.
3195static SDValue
3196getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003198}
3199
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003200/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003201/// visitIntrinsicCall: I is a call instruction
3202/// Op is the associated NodeType for I
3203const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003204SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3205 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003206 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003207 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003208 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003209 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003210 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003211 getValue(I.getArgOperand(0)),
3212 getValue(I.getArgOperand(1)),
3213 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003214 setValue(&I, L);
3215 DAG.setRoot(L.getValue(1));
3216 return 0;
3217}
3218
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003219// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003220const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003221SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003222 SDValue Op1 = getValue(I.getArgOperand(0));
3223 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003224
Owen Anderson825b72b2009-08-11 20:47:22 +00003225 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003226 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003227 return 0;
3228}
Bill Wendling74c37652008-12-09 22:08:41 +00003229
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003230/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3231/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003232void
Dan Gohman46510a72010-04-15 01:51:59 +00003233SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003234 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003235 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003236
Gabor Greif0635f352010-06-25 09:38:13 +00003237 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003238 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003239 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003240
3241 // Put the exponent in the right bit position for later addition to the
3242 // final result:
3243 //
3244 // #define LOG2OFe 1.4426950f
3245 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003247 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003249
3250 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3252 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003253
3254 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003255 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003256 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003257
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003258 if (LimitFloatPrecision <= 6) {
3259 // For floating-point precision of 6:
3260 //
3261 // TwoToFractionalPartOfX =
3262 // 0.997535578f +
3263 // (0.735607626f + 0.252464424f * x) * x;
3264 //
3265 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003267 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003268 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003269 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3271 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003272 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003274
3275 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003277 TwoToFracPartOfX, IntegerPartOfX);
3278
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003280 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3281 // For floating-point precision of 12:
3282 //
3283 // TwoToFractionalPartOfX =
3284 // 0.999892986f +
3285 // (0.696457318f +
3286 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3287 //
3288 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003290 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003291 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003292 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3294 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003295 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003296 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3297 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003298 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003299 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003300
3301 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003303 TwoToFracPartOfX, IntegerPartOfX);
3304
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003306 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3307 // For floating-point precision of 18:
3308 //
3309 // TwoToFractionalPartOfX =
3310 // 0.999999982f +
3311 // (0.693148872f +
3312 // (0.240227044f +
3313 // (0.554906021e-1f +
3314 // (0.961591928e-2f +
3315 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3316 //
3317 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003319 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003321 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3323 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003324 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003325 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3326 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003327 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3329 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003330 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3332 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003333 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3335 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003336 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003337 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003339
3340 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003342 TwoToFracPartOfX, IntegerPartOfX);
3343
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003345 }
3346 } else {
3347 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003348 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003349 getValue(I.getArgOperand(0)).getValueType(),
3350 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003351 }
3352
Dale Johannesen59e577f2008-09-05 18:38:42 +00003353 setValue(&I, result);
3354}
3355
Bill Wendling39150252008-09-09 20:39:27 +00003356/// visitLog - Lower a log intrinsic. Handles the special sequences for
3357/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003358void
Dan Gohman46510a72010-04-15 01:51:59 +00003359SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003360 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003361 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003362
Gabor Greif0635f352010-06-25 09:38:13 +00003363 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003364 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003365 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003367
3368 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003369 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003371 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003372
3373 // Get the significand and build it into a floating-point number with
3374 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003375 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003376
3377 if (LimitFloatPrecision <= 6) {
3378 // For floating-point precision of 6:
3379 //
3380 // LogofMantissa =
3381 // -1.1609546f +
3382 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003383 //
Bill Wendling39150252008-09-09 20:39:27 +00003384 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003386 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003388 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3390 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003391 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003392
Scott Michelfdc40a02009-02-17 22:15:04 +00003393 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003395 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3396 // For floating-point precision of 12:
3397 //
3398 // LogOfMantissa =
3399 // -1.7417939f +
3400 // (2.8212026f +
3401 // (-1.4699568f +
3402 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3403 //
3404 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003405 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003406 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003407 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003408 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003409 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3410 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003411 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3413 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003414 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3416 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003417 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003418
Scott Michelfdc40a02009-02-17 22:15:04 +00003419 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003420 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003421 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3422 // For floating-point precision of 18:
3423 //
3424 // LogOfMantissa =
3425 // -2.1072184f +
3426 // (4.2372794f +
3427 // (-3.7029485f +
3428 // (2.2781945f +
3429 // (-0.87823314f +
3430 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3431 //
3432 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003434 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003435 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003436 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3438 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003439 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3441 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003442 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3444 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003445 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3447 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003448 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3450 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003451 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003452
Scott Michelfdc40a02009-02-17 22:15:04 +00003453 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003455 }
3456 } else {
3457 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003458 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003459 getValue(I.getArgOperand(0)).getValueType(),
3460 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003461 }
3462
Dale Johannesen59e577f2008-09-05 18:38:42 +00003463 setValue(&I, result);
3464}
3465
Bill Wendling3eb59402008-09-09 00:28:24 +00003466/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3467/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003468void
Dan Gohman46510a72010-04-15 01:51:59 +00003469SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003470 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003471 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003472
Gabor Greif0635f352010-06-25 09:38:13 +00003473 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003474 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003475 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003476 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003477
Bill Wendling39150252008-09-09 20:39:27 +00003478 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003479 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003480
Bill Wendling3eb59402008-09-09 00:28:24 +00003481 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003482 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003483 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003484
Bill Wendling3eb59402008-09-09 00:28:24 +00003485 // Different possible minimax approximations of significand in
3486 // floating-point for various degrees of accuracy over [1,2].
3487 if (LimitFloatPrecision <= 6) {
3488 // For floating-point precision of 6:
3489 //
3490 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3491 //
3492 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003494 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3498 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003499 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003500
Scott Michelfdc40a02009-02-17 22:15:04 +00003501 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003503 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3504 // For floating-point precision of 12:
3505 //
3506 // Log2ofMantissa =
3507 // -2.51285454f +
3508 // (4.07009056f +
3509 // (-2.12067489f +
3510 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003511 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003512 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003514 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003516 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3518 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003519 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3521 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003522 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3524 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003525 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003526
Scott Michelfdc40a02009-02-17 22:15:04 +00003527 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003529 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3530 // For floating-point precision of 18:
3531 //
3532 // Log2ofMantissa =
3533 // -3.0400495f +
3534 // (6.1129976f +
3535 // (-5.3420409f +
3536 // (3.2865683f +
3537 // (-1.2669343f +
3538 // (0.27515199f -
3539 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3540 //
3541 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003542 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003543 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003545 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3547 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003548 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3550 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003551 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3553 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003554 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3556 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3559 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003561
Scott Michelfdc40a02009-02-17 22:15:04 +00003562 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003564 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003565 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003566 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003567 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003568 getValue(I.getArgOperand(0)).getValueType(),
3569 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003570 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003571
Dale Johannesen59e577f2008-09-05 18:38:42 +00003572 setValue(&I, result);
3573}
3574
Bill Wendling3eb59402008-09-09 00:28:24 +00003575/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3576/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003577void
Dan Gohman46510a72010-04-15 01:51:59 +00003578SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003579 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003580 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003581
Gabor Greif0635f352010-06-25 09:38:13 +00003582 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003583 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003584 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003586
Bill Wendling39150252008-09-09 20:39:27 +00003587 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003588 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003590 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003591
3592 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003593 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003594 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003595
3596 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003597 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003598 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003599 // Log10ofMantissa =
3600 // -0.50419619f +
3601 // (0.60948995f - 0.10380950f * x) * x;
3602 //
3603 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003607 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3609 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003610 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003611
Scott Michelfdc40a02009-02-17 22:15:04 +00003612 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003614 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3615 // For floating-point precision of 12:
3616 //
3617 // Log10ofMantissa =
3618 // -0.64831180f +
3619 // (0.91751397f +
3620 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3621 //
3622 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003624 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003626 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3628 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003629 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3631 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003632 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003633
Scott Michelfdc40a02009-02-17 22:15:04 +00003634 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003636 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003637 // For floating-point precision of 18:
3638 //
3639 // Log10ofMantissa =
3640 // -0.84299375f +
3641 // (1.5327582f +
3642 // (-1.0688956f +
3643 // (0.49102474f +
3644 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3645 //
3646 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003648 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003650 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3652 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003653 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3655 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003656 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3658 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3661 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003662 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003663
Scott Michelfdc40a02009-02-17 22:15:04 +00003664 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003666 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003667 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003668 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003669 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003670 getValue(I.getArgOperand(0)).getValueType(),
3671 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003672 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003673
Dale Johannesen59e577f2008-09-05 18:38:42 +00003674 setValue(&I, result);
3675}
3676
Bill Wendlinge10c8142008-09-09 22:39:21 +00003677/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3678/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003679void
Dan Gohman46510a72010-04-15 01:51:59 +00003680SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003681 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003682 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003683
Gabor Greif0635f352010-06-25 09:38:13 +00003684 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003685 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003686 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003687
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003689
3690 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3692 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003693
3694 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003696 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003697
3698 if (LimitFloatPrecision <= 6) {
3699 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003700 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003701 // TwoToFractionalPartOfX =
3702 // 0.997535578f +
3703 // (0.735607626f + 0.252464424f * x) * x;
3704 //
3705 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3711 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003714 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003716
Scott Michelfdc40a02009-02-17 22:15:04 +00003717 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003719 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3720 // For floating-point precision of 12:
3721 //
3722 // TwoToFractionalPartOfX =
3723 // 0.999892986f +
3724 // (0.696457318f +
3725 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3726 //
3727 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003729 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003731 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3733 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003734 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3736 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003737 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003739 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003741
Scott Michelfdc40a02009-02-17 22:15:04 +00003742 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003744 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3745 // For floating-point precision of 18:
3746 //
3747 // TwoToFractionalPartOfX =
3748 // 0.999999982f +
3749 // (0.693148872f +
3750 // (0.240227044f +
3751 // (0.554906021e-1f +
3752 // (0.961591928e-2f +
3753 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3754 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003756 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003758 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3760 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003761 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3763 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003764 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3766 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003767 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3769 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003770 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3772 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003775 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003777
Scott Michelfdc40a02009-02-17 22:15:04 +00003778 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003780 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003781 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003782 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003783 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003784 getValue(I.getArgOperand(0)).getValueType(),
3785 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003786 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003787
Dale Johannesen601d3c02008-09-05 01:48:15 +00003788 setValue(&I, result);
3789}
3790
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003791/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3792/// limited-precision mode with x == 10.0f.
3793void
Dan Gohman46510a72010-04-15 01:51:59 +00003794SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003795 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003796 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003797 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003798 bool IsExp10 = false;
3799
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003801 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003802 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3803 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3804 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3805 APFloat Ten(10.0f);
3806 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3807 }
3808 }
3809 }
3810
3811 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003812 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003813
3814 // Put the exponent in the right bit position for later addition to the
3815 // final result:
3816 //
3817 // #define LOG2OF10 3.3219281f
3818 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003820 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003822
3823 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3825 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003826
3827 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003829 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003830
3831 if (LimitFloatPrecision <= 6) {
3832 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003833 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003834 // twoToFractionalPartOfX =
3835 // 0.997535578f +
3836 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003837 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003838 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003840 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003841 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003842 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3844 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003845 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003847 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003849
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003850 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003852 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3853 // For floating-point precision of 12:
3854 //
3855 // TwoToFractionalPartOfX =
3856 // 0.999892986f +
3857 // (0.696457318f +
3858 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3859 //
3860 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003862 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003864 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3866 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003867 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3869 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003870 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003872 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003874
Scott Michelfdc40a02009-02-17 22:15:04 +00003875 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003877 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3878 // For floating-point precision of 18:
3879 //
3880 // TwoToFractionalPartOfX =
3881 // 0.999999982f +
3882 // (0.693148872f +
3883 // (0.240227044f +
3884 // (0.554906021e-1f +
3885 // (0.961591928e-2f +
3886 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3887 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003889 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003891 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3893 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003894 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3896 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003897 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3899 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003900 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3902 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3905 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003906 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003908 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003910
Scott Michelfdc40a02009-02-17 22:15:04 +00003911 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003913 }
3914 } else {
3915 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003916 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003917 getValue(I.getArgOperand(0)).getValueType(),
3918 getValue(I.getArgOperand(0)),
3919 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003920 }
3921
3922 setValue(&I, result);
3923}
3924
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003925
3926/// ExpandPowI - Expand a llvm.powi intrinsic.
3927static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3928 SelectionDAG &DAG) {
3929 // If RHS is a constant, we can expand this out to a multiplication tree,
3930 // otherwise we end up lowering to a call to __powidf2 (for example). When
3931 // optimizing for size, we only want to do this if the expansion would produce
3932 // a small number of multiplies, otherwise we do the full expansion.
3933 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3934 // Get the exponent as a positive value.
3935 unsigned Val = RHSC->getSExtValue();
3936 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003937
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003938 // powi(x, 0) -> 1.0
3939 if (Val == 0)
3940 return DAG.getConstantFP(1.0, LHS.getValueType());
3941
Dan Gohmanae541aa2010-04-15 04:33:49 +00003942 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003943 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3944 // If optimizing for size, don't insert too many multiplies. This
3945 // inserts up to 5 multiplies.
3946 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3947 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003948 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003949 // powi(x,15) generates one more multiply than it should), but this has
3950 // the benefit of being both really simple and much better than a libcall.
3951 SDValue Res; // Logically starts equal to 1.0
3952 SDValue CurSquare = LHS;
3953 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003954 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003955 if (Res.getNode())
3956 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3957 else
3958 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003959 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003960
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003961 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3962 CurSquare, CurSquare);
3963 Val >>= 1;
3964 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003965
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003966 // If the original was negative, invert the result, producing 1/(x*x*x).
3967 if (RHSC->getSExtValue() < 0)
3968 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3969 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3970 return Res;
3971 }
3972 }
3973
3974 // Otherwise, expand to a libcall.
3975 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3976}
3977
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003978/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3979/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3980/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003981bool
Devang Patel78a06e52010-08-25 20:39:26 +00003982SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003983 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003984 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00003985 const Argument *Arg = dyn_cast<Argument>(V);
3986 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003987 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003988
Devang Patel719f6a92010-04-29 20:40:36 +00003989 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00003990 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3991 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
3992
Devang Patela83ce982010-04-29 18:50:36 +00003993 // Ignore inlined function arguments here.
3994 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003995 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003996 return false;
3997
Dan Gohman84023e02010-07-10 09:00:22 +00003998 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003999 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004000 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004001
4002 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004003 if (Arg->hasByValAttr()) {
4004 // Byval arguments' frame index is recorded during argument lowering.
4005 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004006 Reg = TRI->getFrameRegister(MF);
4007 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004008 // If byval argument ofset is not recorded then ignore this.
4009 if (!Offset)
4010 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004011 }
4012
Devang Patel6cd467b2010-08-26 22:53:27 +00004013 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004014 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00004015 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004016 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4017 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4018 if (PR)
4019 Reg = PR;
4020 }
4021 }
4022
Evan Chenga36acad2010-04-29 06:33:38 +00004023 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004024 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004025 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004026 if (VMI != FuncInfo.ValueMap.end())
4027 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004028 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004029
4030 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004031 // Check if frame index is available.
4032 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
4033 if (FrameIndexSDNode *FINode =
4034 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4035 Reg = TRI->getFrameRegister(MF);
4036 Offset = FINode->getIndex();
4037 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004038 }
4039
4040 if (!Reg)
4041 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004042
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004043 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4044 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004045 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004046 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004047 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004048}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004049
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004050// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004051#if defined(_MSC_VER) && defined(setjmp) && \
4052 !defined(setjmp_undefined_for_msvc)
4053# pragma push_macro("setjmp")
4054# undef setjmp
4055# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004056#endif
4057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004058/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4059/// we want to emit this as a call to a named external function, return the name
4060/// otherwise lower it and return null.
4061const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004062SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004063 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004064 SDValue Res;
4065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004066 switch (Intrinsic) {
4067 default:
4068 // By default, turn this into a target intrinsic node.
4069 visitTargetIntrinsic(I, Intrinsic);
4070 return 0;
4071 case Intrinsic::vastart: visitVAStart(I); return 0;
4072 case Intrinsic::vaend: visitVAEnd(I); return 0;
4073 case Intrinsic::vacopy: visitVACopy(I); return 0;
4074 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004075 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004076 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004077 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004078 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004079 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004080 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004081 return 0;
4082 case Intrinsic::setjmp:
4083 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004084 case Intrinsic::longjmp:
4085 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004086 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004087 // Assert for address < 256 since we support only user defined address
4088 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004089 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004090 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004091 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004092 < 256 &&
4093 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004094 SDValue Op1 = getValue(I.getArgOperand(0));
4095 SDValue Op2 = getValue(I.getArgOperand(1));
4096 SDValue Op3 = getValue(I.getArgOperand(2));
4097 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4098 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004099 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004100 MachinePointerInfo(I.getArgOperand(0)),
4101 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004102 return 0;
4103 }
Chris Lattner824b9582008-11-21 16:42:48 +00004104 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004105 // Assert for address < 256 since we support only user defined address
4106 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004107 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004108 < 256 &&
4109 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004110 SDValue Op1 = getValue(I.getArgOperand(0));
4111 SDValue Op2 = getValue(I.getArgOperand(1));
4112 SDValue Op3 = getValue(I.getArgOperand(2));
4113 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4114 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004115 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004116 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004117 return 0;
4118 }
Chris Lattner824b9582008-11-21 16:42:48 +00004119 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004120 // Assert for address < 256 since we support only user defined address
4121 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004122 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004123 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004124 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004125 < 256 &&
4126 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004127 SDValue Op1 = getValue(I.getArgOperand(0));
4128 SDValue Op2 = getValue(I.getArgOperand(1));
4129 SDValue Op3 = getValue(I.getArgOperand(2));
4130 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4131 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004132 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004133 MachinePointerInfo(I.getArgOperand(0)),
4134 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004135 return 0;
4136 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004137 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004138 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004139 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004140 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004141 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004142 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004143
4144 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4145 // but do not always have a corresponding SDNode built. The SDNodeOrder
4146 // absolute, but not relative, values are different depending on whether
4147 // debug info exists.
4148 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004149
4150 // Check if address has undef value.
4151 if (isa<UndefValue>(Address) ||
4152 (Address->use_empty() && !isa<Argument>(Address))) {
Michael J. Spencere70c5262010-10-16 08:25:21 +00004153 SDDbgValue*SDV =
Devang Patel3f74a112010-09-02 21:29:42 +00004154 DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4155 0, dl, SDNodeOrder);
4156 DAG.AddDbgValue(SDV, 0, false);
4157 return 0;
4158 }
4159
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004160 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004161 if (!N.getNode() && isa<Argument>(Address))
4162 // Check unused arguments map.
4163 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004164 SDDbgValue *SDV;
4165 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004166 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004167 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004168 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4169 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4170 Address = BCI->getOperand(0);
4171 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4172
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004173 if (isParameter && !AI) {
4174 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4175 if (FINode)
4176 // Byval parameter. We have a frame index at this point.
4177 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4178 0, dl, SDNodeOrder);
4179 else
4180 // Can't do anything with other non-AI cases yet. This might be a
4181 // parameter of a callee function that got inlined, for example.
4182 return 0;
4183 } else if (AI)
4184 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4185 0, dl, SDNodeOrder);
4186 else
4187 // Can't do anything with other non-AI cases yet.
4188 return 0;
4189 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4190 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004191 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004192 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004193 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004194 // If variable is pinned by a alloca in dominating bb then
4195 // use StaticAllocaMap.
4196 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004197 if (AI->getParent() != DI.getParent()) {
4198 DenseMap<const AllocaInst*, int>::iterator SI =
4199 FuncInfo.StaticAllocaMap.find(AI);
4200 if (SI != FuncInfo.StaticAllocaMap.end()) {
4201 SDV = DAG.getDbgValue(Variable, SI->second,
4202 0, dl, SDNodeOrder);
4203 DAG.AddDbgValue(SDV, 0, false);
4204 return 0;
4205 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004206 }
4207 }
4208 // Otherwise add undef to help track missing debug info.
Devang Patel6cd467b2010-08-26 22:53:27 +00004209 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4210 0, dl, SDNodeOrder);
Devang Patel8e741ed2010-09-02 21:02:27 +00004211 DAG.AddDbgValue(SDV, 0, false);
Devang Patel6cd467b2010-08-26 22:53:27 +00004212 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004213 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004214 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004215 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004216 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004217 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004218 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004219 return 0;
4220
4221 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004222 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004223 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004224 if (!V)
4225 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004226
4227 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4228 // but do not always have a corresponding SDNode built. The SDNodeOrder
4229 // absolute, but not relative, values are different depending on whether
4230 // debug info exists.
4231 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004232 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004233 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004234 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4235 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004236 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004237 // Do not use getValue() in here; we don't want to generate code at
4238 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004239 SDValue N = NodeMap[V];
4240 if (!N.getNode() && isa<Argument>(V))
4241 // Check unused arguments map.
4242 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004243 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004244 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004245 SDV = DAG.getDbgValue(Variable, N.getNode(),
4246 N.getResNo(), Offset, dl, SDNodeOrder);
4247 DAG.AddDbgValue(SDV, N.getNode(), false);
4248 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004249 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4250 // Do not call getValue(V) yet, as we don't want to generate code.
4251 // Remember it for later.
4252 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4253 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004254 } else {
Devang Patel00190342010-03-15 19:15:44 +00004255 // We may expand this to cover more cases. One case where we have no
4256 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004257 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4258 Offset, dl, SDNodeOrder);
4259 DAG.AddDbgValue(SDV, 0, false);
4260 }
Devang Patel00190342010-03-15 19:15:44 +00004261 }
4262
4263 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004264 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004265 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004266 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004267 // Don't handle byval struct arguments or VLAs, for example.
4268 if (!AI)
4269 return 0;
4270 DenseMap<const AllocaInst*, int>::iterator SI =
4271 FuncInfo.StaticAllocaMap.find(AI);
4272 if (SI == FuncInfo.StaticAllocaMap.end())
4273 return 0; // VLAs.
4274 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004275
Chris Lattner512063d2010-04-05 06:19:28 +00004276 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4277 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4278 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004279 return 0;
4280 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004281 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004282 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004283 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004284 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004286 SDValue Ops[1];
4287 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004288 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004289 setValue(&I, Op);
4290 DAG.setRoot(Op.getValue(1));
4291 return 0;
4292 }
4293
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004294 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004295 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004296 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004297 if (CallMBB->isLandingPad())
4298 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004299 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004300#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004301 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004302#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004303 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4304 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004305 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004306 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004307
Chris Lattner3a5815f2009-09-17 23:54:54 +00004308 // Insert the EHSELECTION instruction.
4309 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4310 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004311 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004312 Ops[1] = getRoot();
4313 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004314 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004315 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004316 return 0;
4317 }
4318
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004319 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004320 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004321 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004322 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4323 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004324 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004325 return 0;
4326 }
4327
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004328 case Intrinsic::eh_return_i32:
4329 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004330 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4331 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4332 MVT::Other,
4333 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004334 getValue(I.getArgOperand(0)),
4335 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004337 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004338 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004339 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004340 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004341 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004342 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004343 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004344 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004345 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004346 TLI.getPointerTy()),
4347 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004348 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004349 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004350 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004351 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4352 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004353 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004354 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004355 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004356 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004357 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004358 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004359 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004360
Chris Lattner512063d2010-04-05 06:19:28 +00004361 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004362 return 0;
4363 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004364 case Intrinsic::eh_sjlj_setjmp: {
4365 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004366 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004367 return 0;
4368 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004369 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004370 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004371 getRoot(), getValue(I.getArgOperand(0))));
4372 return 0;
4373 }
4374 case Intrinsic::eh_sjlj_dispatch_setup: {
4375 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4376 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004377 return 0;
4378 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004379
Dale Johannesen0488fb62010-09-30 23:57:10 +00004380 case Intrinsic::x86_mmx_pslli_w:
4381 case Intrinsic::x86_mmx_pslli_d:
4382 case Intrinsic::x86_mmx_pslli_q:
4383 case Intrinsic::x86_mmx_psrli_w:
4384 case Intrinsic::x86_mmx_psrli_d:
4385 case Intrinsic::x86_mmx_psrli_q:
4386 case Intrinsic::x86_mmx_psrai_w:
4387 case Intrinsic::x86_mmx_psrai_d: {
4388 SDValue ShAmt = getValue(I.getArgOperand(1));
4389 if (isa<ConstantSDNode>(ShAmt)) {
4390 visitTargetIntrinsic(I, Intrinsic);
4391 return 0;
4392 }
4393 unsigned NewIntrinsic = 0;
4394 EVT ShAmtVT = MVT::v2i32;
4395 switch (Intrinsic) {
4396 case Intrinsic::x86_mmx_pslli_w:
4397 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4398 break;
4399 case Intrinsic::x86_mmx_pslli_d:
4400 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4401 break;
4402 case Intrinsic::x86_mmx_pslli_q:
4403 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4404 break;
4405 case Intrinsic::x86_mmx_psrli_w:
4406 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4407 break;
4408 case Intrinsic::x86_mmx_psrli_d:
4409 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4410 break;
4411 case Intrinsic::x86_mmx_psrli_q:
4412 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4413 break;
4414 case Intrinsic::x86_mmx_psrai_w:
4415 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4416 break;
4417 case Intrinsic::x86_mmx_psrai_d:
4418 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4419 break;
4420 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4421 }
4422
4423 // The vector shift intrinsics with scalars uses 32b shift amounts but
4424 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4425 // to be zero.
4426 // We must do this early because v2i32 is not a legal type.
4427 DebugLoc dl = getCurDebugLoc();
4428 SDValue ShOps[2];
4429 ShOps[0] = ShAmt;
4430 ShOps[1] = DAG.getConstant(0, MVT::i32);
4431 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4432 EVT DestVT = TLI.getValueType(I.getType());
4433 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, DestVT, ShAmt);
4434 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4435 DAG.getConstant(NewIntrinsic, MVT::i32),
4436 getValue(I.getArgOperand(0)), ShAmt);
4437 setValue(&I, Res);
4438 return 0;
4439 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004440 case Intrinsic::convertff:
4441 case Intrinsic::convertfsi:
4442 case Intrinsic::convertfui:
4443 case Intrinsic::convertsif:
4444 case Intrinsic::convertuif:
4445 case Intrinsic::convertss:
4446 case Intrinsic::convertsu:
4447 case Intrinsic::convertus:
4448 case Intrinsic::convertuu: {
4449 ISD::CvtCode Code = ISD::CVT_INVALID;
4450 switch (Intrinsic) {
4451 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4452 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4453 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4454 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4455 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4456 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4457 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4458 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4459 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4460 }
Owen Andersone50ed302009-08-10 22:56:29 +00004461 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004462 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004463 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4464 DAG.getValueType(DestVT),
4465 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004466 getValue(I.getArgOperand(1)),
4467 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004468 Code);
4469 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004470 return 0;
4471 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004472 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004473 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004474 getValue(I.getArgOperand(0)).getValueType(),
4475 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004476 return 0;
4477 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004478 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4479 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004480 return 0;
4481 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004482 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004483 getValue(I.getArgOperand(0)).getValueType(),
4484 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004485 return 0;
4486 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004487 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004488 getValue(I.getArgOperand(0)).getValueType(),
4489 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004490 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004491 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004492 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004493 return 0;
4494 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004495 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004496 return 0;
4497 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004498 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004499 return 0;
4500 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004501 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004502 return 0;
4503 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004504 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004505 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004506 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004507 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004509 case Intrinsic::convert_to_fp16:
4510 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004511 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004512 return 0;
4513 case Intrinsic::convert_from_fp16:
4514 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004515 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004516 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004517 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004518 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004519 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004520 return 0;
4521 }
4522 case Intrinsic::readcyclecounter: {
4523 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004524 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4525 DAG.getVTList(MVT::i64, MVT::Other),
4526 &Op, 1);
4527 setValue(&I, Res);
4528 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004529 return 0;
4530 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004531 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004532 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004533 getValue(I.getArgOperand(0)).getValueType(),
4534 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004535 return 0;
4536 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004537 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004538 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004539 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004540 return 0;
4541 }
4542 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004543 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004544 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004545 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004546 return 0;
4547 }
4548 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004549 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004550 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004551 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004552 return 0;
4553 }
4554 case Intrinsic::stacksave: {
4555 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004556 Res = DAG.getNode(ISD::STACKSAVE, dl,
4557 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4558 setValue(&I, Res);
4559 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004560 return 0;
4561 }
4562 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004563 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004564 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004565 return 0;
4566 }
Bill Wendling57344502008-11-18 11:01:33 +00004567 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004568 // Emit code into the DAG to store the stack guard onto the stack.
4569 MachineFunction &MF = DAG.getMachineFunction();
4570 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004571 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004572
Gabor Greif0635f352010-06-25 09:38:13 +00004573 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4574 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004575
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004576 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004577 MFI->setStackProtectorIndex(FI);
4578
4579 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4580
4581 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004582 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004583 MachinePointerInfo::getFixedStack(FI),
4584 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004585 setValue(&I, Res);
4586 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004587 return 0;
4588 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004589 case Intrinsic::objectsize: {
4590 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004591 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004592
4593 assert(CI && "Non-constant type in __builtin_object_size?");
4594
Gabor Greif0635f352010-06-25 09:38:13 +00004595 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004596 EVT Ty = Arg.getValueType();
4597
Dan Gohmane368b462010-06-18 14:22:04 +00004598 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004599 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004600 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004601 Res = DAG.getConstant(0, Ty);
4602
4603 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004604 return 0;
4605 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004606 case Intrinsic::var_annotation:
4607 // Discard annotate attributes
4608 return 0;
4609
4610 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004611 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004612
4613 SDValue Ops[6];
4614 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004615 Ops[1] = getValue(I.getArgOperand(0));
4616 Ops[2] = getValue(I.getArgOperand(1));
4617 Ops[3] = getValue(I.getArgOperand(2));
4618 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004619 Ops[5] = DAG.getSrcValue(F);
4620
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004621 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4622 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4623 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004624
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004625 setValue(&I, Res);
4626 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004627 return 0;
4628 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004629 case Intrinsic::gcroot:
4630 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004631 const Value *Alloca = I.getArgOperand(0);
4632 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004633
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004634 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4635 GFI->addStackRoot(FI->getIndex(), TypeMap);
4636 }
4637 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004638 case Intrinsic::gcread:
4639 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004640 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004641 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004642 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004643 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004644 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004645 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004646 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004648 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004649 return implVisitAluOverflow(I, ISD::UADDO);
4650 case Intrinsic::sadd_with_overflow:
4651 return implVisitAluOverflow(I, ISD::SADDO);
4652 case Intrinsic::usub_with_overflow:
4653 return implVisitAluOverflow(I, ISD::USUBO);
4654 case Intrinsic::ssub_with_overflow:
4655 return implVisitAluOverflow(I, ISD::SSUBO);
4656 case Intrinsic::umul_with_overflow:
4657 return implVisitAluOverflow(I, ISD::UMULO);
4658 case Intrinsic::smul_with_overflow:
4659 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004660
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004661 case Intrinsic::prefetch: {
4662 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004663 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004664 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004665 Ops[1] = getValue(I.getArgOperand(0));
4666 Ops[2] = getValue(I.getArgOperand(1));
4667 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004668 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4669 DAG.getVTList(MVT::Other),
4670 &Ops[0], 4,
4671 EVT::getIntegerVT(*Context, 8),
4672 MachinePointerInfo(I.getArgOperand(0)),
4673 0, /* align */
4674 false, /* volatile */
4675 rw==0, /* read */
4676 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004677 return 0;
4678 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004679 case Intrinsic::memory_barrier: {
4680 SDValue Ops[6];
4681 Ops[0] = getRoot();
4682 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004683 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004684
Bill Wendling4533cac2010-01-28 21:51:40 +00004685 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004686 return 0;
4687 }
4688 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004689 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004690 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004691 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004692 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004693 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004694 getValue(I.getArgOperand(0)),
4695 getValue(I.getArgOperand(1)),
4696 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004697 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004698 setValue(&I, L);
4699 DAG.setRoot(L.getValue(1));
4700 return 0;
4701 }
4702 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004703 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004704 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004705 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004706 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004707 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004708 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004709 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004710 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004711 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004712 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004713 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004714 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004715 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004716 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004717 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004719 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004720 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004721 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004722 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004723 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004724
4725 case Intrinsic::invariant_start:
4726 case Intrinsic::lifetime_start:
4727 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004728 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004729 return 0;
4730 case Intrinsic::invariant_end:
4731 case Intrinsic::lifetime_end:
4732 // Discard region information.
4733 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004734 }
4735}
4736
Dan Gohman46510a72010-04-15 01:51:59 +00004737void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004738 bool isTailCall,
4739 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004740 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4741 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004742 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004743 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004744 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004745
4746 TargetLowering::ArgListTy Args;
4747 TargetLowering::ArgListEntry Entry;
4748 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004749
4750 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004751 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004752 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004753 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4754 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004755
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004756 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004757 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004758
4759 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004760 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004761
4762 if (!CanLowerReturn) {
4763 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4764 FTy->getReturnType());
4765 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4766 FTy->getReturnType());
4767 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004768 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004769 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4770
Chris Lattnerecf42c42010-09-21 16:36:31 +00004771 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004772 Entry.Node = DemoteStackSlot;
4773 Entry.Ty = StackSlotPtrType;
4774 Entry.isSExt = false;
4775 Entry.isZExt = false;
4776 Entry.isInReg = false;
4777 Entry.isSRet = true;
4778 Entry.isNest = false;
4779 Entry.isByVal = false;
4780 Entry.Alignment = Align;
4781 Args.push_back(Entry);
4782 RetTy = Type::getVoidTy(FTy->getContext());
4783 }
4784
Dan Gohman46510a72010-04-15 01:51:59 +00004785 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004786 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004787 SDValue ArgNode = getValue(*i);
4788 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4789
4790 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004791 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4792 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4793 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4794 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4795 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4796 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004797 Entry.Alignment = CS.getParamAlignment(attrInd);
4798 Args.push_back(Entry);
4799 }
4800
Chris Lattner512063d2010-04-05 06:19:28 +00004801 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004802 // Insert a label before the invoke call to mark the try range. This can be
4803 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004804 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004805
Jim Grosbachca752c92010-01-28 01:45:32 +00004806 // For SjLj, keep track of which landing pads go with which invokes
4807 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004808 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004809 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004810 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004811 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004812 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004813 }
4814
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004815 // Both PendingLoads and PendingExports must be flushed here;
4816 // this call might not return.
4817 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004818 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004819 }
4820
Dan Gohman98ca4f22009-08-05 01:29:28 +00004821 // Check if target-independent constraints permit a tail call here.
4822 // Target-dependent constraints are checked within TLI.LowerCallTo.
4823 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004824 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004825 isTailCall = false;
4826
Dan Gohmanbadcda42010-08-28 00:51:03 +00004827 // If there's a possibility that fast-isel has already selected some amount
4828 // of the current basic block, don't emit a tail call.
4829 if (isTailCall && EnableFastISel)
4830 isTailCall = false;
4831
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004832 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004833 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004834 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004835 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004836 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004837 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004838 isTailCall,
4839 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004840 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004841 assert((isTailCall || Result.second.getNode()) &&
4842 "Non-null chain expected with non-tail call!");
4843 assert((Result.second.getNode() || !Result.first.getNode()) &&
4844 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004845 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004846 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004847 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004848 // The instruction result is the result of loading from the
4849 // hidden sret parameter.
4850 SmallVector<EVT, 1> PVTs;
4851 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4852
4853 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4854 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4855 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004856 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004857 SmallVector<SDValue, 4> Values(NumValues);
4858 SmallVector<SDValue, 4> Chains(NumValues);
4859
4860 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004861 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4862 DemoteStackSlot,
4863 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004864 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004865 Add,
4866 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4867 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004868 Values[i] = L;
4869 Chains[i] = L.getValue(1);
4870 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004871
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004872 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4873 MVT::Other, &Chains[0], NumValues);
4874 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004875
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004876 // Collect the legal value parts into potentially illegal values
4877 // that correspond to the original function's return values.
4878 SmallVector<EVT, 4> RetTys;
4879 RetTy = FTy->getReturnType();
4880 ComputeValueVTs(TLI, RetTy, RetTys);
4881 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4882 SmallVector<SDValue, 4> ReturnValues;
4883 unsigned CurReg = 0;
4884 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4885 EVT VT = RetTys[I];
4886 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4887 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004888
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004889 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004890 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004891 RegisterVT, VT, AssertOp);
4892 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004893 CurReg += NumRegs;
4894 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004895
Bill Wendling4533cac2010-01-28 21:51:40 +00004896 setValue(CS.getInstruction(),
4897 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4898 DAG.getVTList(&RetTys[0], RetTys.size()),
4899 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004900
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004901 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004902
4903 // As a special case, a null chain means that a tail call has been emitted and
4904 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004905 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004906 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004907 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004908 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004909
Chris Lattner512063d2010-04-05 06:19:28 +00004910 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911 // Insert a label at the end of the invoke call to mark the try range. This
4912 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004913 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004914 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004915
4916 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004917 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004918 }
4919}
4920
Chris Lattner8047d9a2009-12-24 00:37:38 +00004921/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4922/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004923static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4924 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004925 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004926 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004927 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004928 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004929 if (C->isNullValue())
4930 continue;
4931 // Unknown instruction.
4932 return false;
4933 }
4934 return true;
4935}
4936
Dan Gohman46510a72010-04-15 01:51:59 +00004937static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4938 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004939 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004940
Chris Lattner8047d9a2009-12-24 00:37:38 +00004941 // Check to see if this load can be trivially constant folded, e.g. if the
4942 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004943 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004944 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004945 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004946 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004947
Dan Gohman46510a72010-04-15 01:51:59 +00004948 if (const Constant *LoadCst =
4949 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4950 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004951 return Builder.getValue(LoadCst);
4952 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004953
Chris Lattner8047d9a2009-12-24 00:37:38 +00004954 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4955 // still constant memory, the input chain can be the entry node.
4956 SDValue Root;
4957 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004958
Chris Lattner8047d9a2009-12-24 00:37:38 +00004959 // Do not serialize (non-volatile) loads of constant memory with anything.
4960 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4961 Root = Builder.DAG.getEntryNode();
4962 ConstantMemory = true;
4963 } else {
4964 // Do not serialize non-volatile loads against each other.
4965 Root = Builder.DAG.getRoot();
4966 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004967
Chris Lattner8047d9a2009-12-24 00:37:38 +00004968 SDValue Ptr = Builder.getValue(PtrVal);
4969 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004970 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00004971 false /*volatile*/,
4972 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004973
Chris Lattner8047d9a2009-12-24 00:37:38 +00004974 if (!ConstantMemory)
4975 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4976 return LoadVal;
4977}
4978
4979
4980/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4981/// If so, return true and lower it, otherwise return false and it will be
4982/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004983bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004984 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004985 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004986 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004987
Gabor Greif0635f352010-06-25 09:38:13 +00004988 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004989 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004990 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004991 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004992 return false;
4993
Gabor Greif0635f352010-06-25 09:38:13 +00004994 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004995
Chris Lattner8047d9a2009-12-24 00:37:38 +00004996 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4997 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004998 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4999 bool ActuallyDoIt = true;
5000 MVT LoadVT;
5001 const Type *LoadTy;
5002 switch (Size->getZExtValue()) {
5003 default:
5004 LoadVT = MVT::Other;
5005 LoadTy = 0;
5006 ActuallyDoIt = false;
5007 break;
5008 case 2:
5009 LoadVT = MVT::i16;
5010 LoadTy = Type::getInt16Ty(Size->getContext());
5011 break;
5012 case 4:
5013 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005014 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005015 break;
5016 case 8:
5017 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005018 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005019 break;
5020 /*
5021 case 16:
5022 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005023 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005024 LoadTy = VectorType::get(LoadTy, 4);
5025 break;
5026 */
5027 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005028
Chris Lattner04b091a2009-12-24 01:07:17 +00005029 // This turns into unaligned loads. We only do this if the target natively
5030 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5031 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005032
Chris Lattner04b091a2009-12-24 01:07:17 +00005033 // Require that we can find a legal MVT, and only do this if the target
5034 // supports unaligned loads of that type. Expanding into byte loads would
5035 // bloat the code.
5036 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5037 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5038 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5039 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5040 ActuallyDoIt = false;
5041 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005042
Chris Lattner04b091a2009-12-24 01:07:17 +00005043 if (ActuallyDoIt) {
5044 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5045 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005046
Chris Lattner04b091a2009-12-24 01:07:17 +00005047 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5048 ISD::SETNE);
5049 EVT CallVT = TLI.getValueType(I.getType(), true);
5050 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5051 return true;
5052 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005053 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005054
5055
Chris Lattner8047d9a2009-12-24 00:37:38 +00005056 return false;
5057}
5058
5059
Dan Gohman46510a72010-04-15 01:51:59 +00005060void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005061 // Handle inline assembly differently.
5062 if (isa<InlineAsm>(I.getCalledValue())) {
5063 visitInlineAsm(&I);
5064 return;
5065 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005066
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005067 // See if any floating point values are being passed to this function. This is
5068 // used to emit an undefined reference to fltused on Windows.
5069 const FunctionType *FT =
5070 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5071 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5072 if (FT->isVarArg() &&
5073 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5074 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5075 const Type* T = I.getArgOperand(i)->getType();
Chris Lattnera29aae72010-11-12 17:24:29 +00005076 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
5077 i != e; ++i) {
5078 if (!i->isFloatingPointTy()) continue;
5079 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5080 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005081 }
5082 }
5083 }
5084
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005085 const char *RenameFn = 0;
5086 if (Function *F = I.getCalledFunction()) {
5087 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005088 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005089 if (unsigned IID = II->getIntrinsicID(F)) {
5090 RenameFn = visitIntrinsicCall(I, IID);
5091 if (!RenameFn)
5092 return;
5093 }
5094 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 if (unsigned IID = F->getIntrinsicID()) {
5096 RenameFn = visitIntrinsicCall(I, IID);
5097 if (!RenameFn)
5098 return;
5099 }
5100 }
5101
5102 // Check for well-known libc/libm calls. If the function is internal, it
5103 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005104 if (!F->hasLocalLinkage() && F->hasName()) {
5105 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005106 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005107 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005108 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5109 I.getType() == I.getArgOperand(0)->getType() &&
5110 I.getType() == I.getArgOperand(1)->getType()) {
5111 SDValue LHS = getValue(I.getArgOperand(0));
5112 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005113 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5114 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005115 return;
5116 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005117 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005118 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005119 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5120 I.getType() == I.getArgOperand(0)->getType()) {
5121 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005122 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5123 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005124 return;
5125 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005126 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005127 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005128 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5129 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005130 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005131 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005132 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5133 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005134 return;
5135 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005136 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005137 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005138 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5139 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005140 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005141 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005142 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5143 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005144 return;
5145 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005146 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005147 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005148 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5149 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005150 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005151 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005152 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5153 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005154 return;
5155 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005156 } else if (Name == "memcmp") {
5157 if (visitMemCmpCall(I))
5158 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005159 }
5160 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005161 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005162
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005163 SDValue Callee;
5164 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005165 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005166 else
Bill Wendling056292f2008-09-16 21:48:12 +00005167 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005168
Bill Wendling0d580132009-12-23 01:28:19 +00005169 // Check if we can potentially perform a tail call. More detailed checking is
5170 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005171 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005172}
5173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005176/// AsmOperandInfo - This contains information for each constraint that we are
5177/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005178class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005179 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005180public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005181 /// CallOperand - If this is the result output operand or a clobber
5182 /// this is null, otherwise it is the incoming operand to the CallInst.
5183 /// This gets modified as the asm is processed.
5184 SDValue CallOperand;
5185
5186 /// AssignedRegs - If this is a register or register class operand, this
5187 /// contains the set of register corresponding to the operand.
5188 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005189
John Thompsoneac6e1d2010-09-13 18:15:37 +00005190 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005191 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5192 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005194 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5195 /// busy in OutputRegs/InputRegs.
5196 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005197 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005198 std::set<unsigned> &InputRegs,
5199 const TargetRegisterInfo &TRI) const {
5200 if (isOutReg) {
5201 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5202 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5203 }
5204 if (isInReg) {
5205 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5206 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5207 }
5208 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005209
Owen Andersone50ed302009-08-10 22:56:29 +00005210 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005211 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005212 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005213 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005214 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005215 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005216 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005217
Chris Lattner81249c92008-10-17 17:05:25 +00005218 if (isa<BasicBlock>(CallOperandVal))
5219 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005220
Chris Lattner81249c92008-10-17 17:05:25 +00005221 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005222
Chris Lattner81249c92008-10-17 17:05:25 +00005223 // If this is an indirect operand, the operand is a pointer to the
5224 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005225 if (isIndirect) {
5226 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5227 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005228 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005229 OpTy = PtrTy->getElementType();
5230 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005231
Chris Lattner81249c92008-10-17 17:05:25 +00005232 // If OpTy is not a single value, it may be a struct/union that we
5233 // can tile with integers.
5234 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5235 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5236 switch (BitSize) {
5237 default: break;
5238 case 1:
5239 case 8:
5240 case 16:
5241 case 32:
5242 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005243 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005244 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005245 break;
5246 }
5247 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005248
Chris Lattner81249c92008-10-17 17:05:25 +00005249 return TLI.getValueType(OpTy, true);
5250 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005252private:
5253 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5254 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005255 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005256 const TargetRegisterInfo &TRI) {
5257 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5258 Regs.insert(Reg);
5259 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5260 for (; *Aliases; ++Aliases)
5261 Regs.insert(*Aliases);
5262 }
5263};
Dan Gohman462f6b52010-05-29 17:53:24 +00005264
John Thompson44ab89e2010-10-29 17:29:13 +00005265typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5266
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005267} // end llvm namespace.
5268
Dan Gohman462f6b52010-05-29 17:53:24 +00005269/// isAllocatableRegister - If the specified register is safe to allocate,
5270/// i.e. it isn't a stack pointer or some other special register, return the
5271/// register class for the register. Otherwise, return null.
5272static const TargetRegisterClass *
5273isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5274 const TargetLowering &TLI,
5275 const TargetRegisterInfo *TRI) {
5276 EVT FoundVT = MVT::Other;
5277 const TargetRegisterClass *FoundRC = 0;
5278 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5279 E = TRI->regclass_end(); RCI != E; ++RCI) {
5280 EVT ThisVT = MVT::Other;
5281
5282 const TargetRegisterClass *RC = *RCI;
5283 // If none of the value types for this register class are valid, we
5284 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5285 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5286 I != E; ++I) {
5287 if (TLI.isTypeLegal(*I)) {
5288 // If we have already found this register in a different register class,
5289 // choose the one with the largest VT specified. For example, on
5290 // PowerPC, we favor f64 register classes over f32.
5291 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5292 ThisVT = *I;
5293 break;
5294 }
5295 }
5296 }
5297
5298 if (ThisVT == MVT::Other) continue;
5299
5300 // NOTE: This isn't ideal. In particular, this might allocate the
5301 // frame pointer in functions that need it (due to them not being taken
5302 // out of allocation, because a variable sized allocation hasn't been seen
5303 // yet). This is a slight code pessimization, but should still work.
5304 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5305 E = RC->allocation_order_end(MF); I != E; ++I)
5306 if (*I == Reg) {
5307 // We found a matching register class. Keep looking at others in case
5308 // we find one with larger registers that this physreg is also in.
5309 FoundRC = RC;
5310 FoundVT = ThisVT;
5311 break;
5312 }
5313 }
5314 return FoundRC;
5315}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005316
5317/// GetRegistersForValue - Assign registers (virtual or physical) for the
5318/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005319/// register allocator to handle the assignment process. However, if the asm
5320/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005321/// allocation. This produces generally horrible, but correct, code.
5322///
5323/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005324/// Input and OutputRegs are the set of already allocated physical registers.
5325///
Dan Gohman2048b852009-11-23 18:04:58 +00005326void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005327GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005328 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005329 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005330 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005332 // Compute whether this value requires an input register, an output register,
5333 // or both.
5334 bool isOutReg = false;
5335 bool isInReg = false;
5336 switch (OpInfo.Type) {
5337 case InlineAsm::isOutput:
5338 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005339
5340 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005341 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005342 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005343 break;
5344 case InlineAsm::isInput:
5345 isInReg = true;
5346 isOutReg = false;
5347 break;
5348 case InlineAsm::isClobber:
5349 isOutReg = true;
5350 isInReg = true;
5351 break;
5352 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005353
5354
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005355 MachineFunction &MF = DAG.getMachineFunction();
5356 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005358 // If this is a constraint for a single physreg, or a constraint for a
5359 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005360 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005361 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5362 OpInfo.ConstraintVT);
5363
5364 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005365 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005366 // If this is a FP input in an integer register (or visa versa) insert a bit
5367 // cast of the input value. More generally, handle any case where the input
5368 // value disagrees with the register class we plan to stick this in.
5369 if (OpInfo.Type == InlineAsm::isInput &&
5370 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005371 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005372 // types are identical size, use a bitcast to convert (e.g. two differing
5373 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005374 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005375 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005376 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005377 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005378 OpInfo.ConstraintVT = RegVT;
5379 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5380 // If the input is a FP value and we want it in FP registers, do a
5381 // bitcast to the corresponding integer type. This turns an f64 value
5382 // into i64, which can be passed with two i32 values on a 32-bit
5383 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005384 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005385 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005386 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005387 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005388 OpInfo.ConstraintVT = RegVT;
5389 }
5390 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005391
Owen Anderson23b9b192009-08-12 00:36:31 +00005392 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005393 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005394
Owen Andersone50ed302009-08-10 22:56:29 +00005395 EVT RegVT;
5396 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005397
5398 // If this is a constraint for a specific physical register, like {r17},
5399 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005400 if (unsigned AssignedReg = PhysReg.first) {
5401 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005403 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005404
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005405 // Get the actual register value type. This is important, because the user
5406 // may have asked for (e.g.) the AX register in i32 type. We need to
5407 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005408 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005410 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005411 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005412
5413 // If this is an expanded reference, add the rest of the regs to Regs.
5414 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005415 TargetRegisterClass::iterator I = RC->begin();
5416 for (; *I != AssignedReg; ++I)
5417 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005418
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005419 // Already added the first reg.
5420 --NumRegs; ++I;
5421 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005422 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005423 Regs.push_back(*I);
5424 }
5425 }
Bill Wendling651ad132009-12-22 01:25:10 +00005426
Dan Gohman7451d3e2010-05-29 17:03:36 +00005427 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005428 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5429 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5430 return;
5431 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005433 // Otherwise, if this was a reference to an LLVM register class, create vregs
5434 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005435 if (const TargetRegisterClass *RC = PhysReg.second) {
5436 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005438 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005439
Evan Chengfb112882009-03-23 08:01:15 +00005440 // Create the appropriate number of virtual registers.
5441 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5442 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005443 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005444
Dan Gohman7451d3e2010-05-29 17:03:36 +00005445 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005446 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005447 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005448
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005449 // This is a reference to a register class that doesn't directly correspond
5450 // to an LLVM register class. Allocate NumRegs consecutive, available,
5451 // registers from the class.
5452 std::vector<unsigned> RegClassRegs
5453 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5454 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005456 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5457 unsigned NumAllocated = 0;
5458 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5459 unsigned Reg = RegClassRegs[i];
5460 // See if this register is available.
5461 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5462 (isInReg && InputRegs.count(Reg))) { // Already used.
5463 // Make sure we find consecutive registers.
5464 NumAllocated = 0;
5465 continue;
5466 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005468 // Check to see if this register is allocatable (i.e. don't give out the
5469 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005470 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5471 if (!RC) { // Couldn't allocate this register.
5472 // Reset NumAllocated to make sure we return consecutive registers.
5473 NumAllocated = 0;
5474 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005475 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005477 // Okay, this register is good, we can use it.
5478 ++NumAllocated;
5479
5480 // If we allocated enough consecutive registers, succeed.
5481 if (NumAllocated == NumRegs) {
5482 unsigned RegStart = (i-NumAllocated)+1;
5483 unsigned RegEnd = i+1;
5484 // Mark all of the allocated registers used.
5485 for (unsigned i = RegStart; i != RegEnd; ++i)
5486 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005487
Dan Gohman7451d3e2010-05-29 17:03:36 +00005488 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005489 OpInfo.ConstraintVT);
5490 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5491 return;
5492 }
5493 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495 // Otherwise, we couldn't allocate enough registers for this.
5496}
5497
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005498/// visitInlineAsm - Handle a call to an InlineAsm object.
5499///
Dan Gohman46510a72010-04-15 01:51:59 +00005500void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5501 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005502
5503 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005504 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005505
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005506 std::set<unsigned> OutputRegs, InputRegs;
5507
John Thompson44ab89e2010-10-29 17:29:13 +00005508 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005509 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005511 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5512 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005513 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5514 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005515 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005516
Owen Anderson825b72b2009-08-11 20:47:22 +00005517 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005518
5519 // Compute the value type for each operand.
5520 switch (OpInfo.Type) {
5521 case InlineAsm::isOutput:
5522 // Indirect outputs just consume an argument.
5523 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005524 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 break;
5526 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005528 // The return value of the call is this value. As such, there is no
5529 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005530 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005531 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005532 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5533 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5534 } else {
5535 assert(ResNo == 0 && "Asm only has one result!");
5536 OpVT = TLI.getValueType(CS.getType());
5537 }
5538 ++ResNo;
5539 break;
5540 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005541 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 break;
5543 case InlineAsm::isClobber:
5544 // Nothing to do.
5545 break;
5546 }
5547
5548 // If this is an input or an indirect output, process the call argument.
5549 // BasicBlocks are labels, currently appearing only in asm's.
5550 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005551 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005553 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005555 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005556
Owen Anderson1d0be152009-08-13 21:58:54 +00005557 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005559
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005560 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005561
John Thompsoneac6e1d2010-09-13 18:15:37 +00005562 // Indirect operand accesses access memory.
5563 if (OpInfo.isIndirect)
5564 hasMemory = true;
5565 else {
5566 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5567 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5568 if (CType == TargetLowering::C_Memory) {
5569 hasMemory = true;
5570 break;
5571 }
5572 }
5573 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005574 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005575
John Thompsoneac6e1d2010-09-13 18:15:37 +00005576 SDValue Chain, Flag;
5577
5578 // We won't need to flush pending loads if this asm doesn't touch
5579 // memory and is nonvolatile.
5580 if (hasMemory || IA->hasSideEffects())
5581 Chain = getRoot();
5582 else
5583 Chain = DAG.getRoot();
5584
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005585 // Second pass over the constraints: compute which constraint option to use
5586 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005587 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005588 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005589
John Thompson54584742010-09-24 22:24:05 +00005590 // If this is an output operand with a matching input operand, look up the
5591 // matching input. If their types mismatch, e.g. one is an integer, the
5592 // other is floating point, or their sizes are different, flag it as an
5593 // error.
5594 if (OpInfo.hasMatchingInput()) {
5595 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005596
John Thompson54584742010-09-24 22:24:05 +00005597 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5598 if ((OpInfo.ConstraintVT.isInteger() !=
5599 Input.ConstraintVT.isInteger()) ||
5600 (OpInfo.ConstraintVT.getSizeInBits() !=
5601 Input.ConstraintVT.getSizeInBits())) {
5602 report_fatal_error("Unsupported asm: input constraint"
5603 " with a matching output constraint of"
5604 " incompatible type!");
5605 }
5606 Input.ConstraintVT = OpInfo.ConstraintVT;
5607 }
5608 }
5609
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005610 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005611 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005613 // If this is a memory input, and if the operand is not indirect, do what we
5614 // need to to provide an address for the memory input.
5615 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5616 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005617 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005618 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005619
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005620 // Memory operands really want the address of the value. If we don't have
5621 // an indirect input, put it in the constpool if we can, otherwise spill
5622 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005623
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005624 // If the operand is a float, integer, or vector constant, spill to a
5625 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005626 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005627 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5628 isa<ConstantVector>(OpVal)) {
5629 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5630 TLI.getPointerTy());
5631 } else {
5632 // Otherwise, create a stack slot and emit a store to it before the
5633 // asm.
5634 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005635 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005636 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5637 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005638 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005640 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005641 OpInfo.CallOperand, StackSlot,
5642 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005643 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005644 OpInfo.CallOperand = StackSlot;
5645 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005646
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005647 // There is no longer a Value* corresponding to this operand.
5648 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005649
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005650 // It is now an indirect operand.
5651 OpInfo.isIndirect = true;
5652 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005653
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654 // If this constraint is for a specific register, allocate it before
5655 // anything else.
5656 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005657 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005659
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005661 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5663 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005664
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665 // C_Register operands have already been allocated, Other/Memory don't need
5666 // to be.
5667 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005668 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005669 }
5670
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5672 std::vector<SDValue> AsmNodeOperands;
5673 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5674 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005675 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5676 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005677
Chris Lattnerdecc2672010-04-07 05:20:54 +00005678 // If we have a !srcloc metadata node associated with it, we want to attach
5679 // this to the ultimately generated inline asm machineinstr. To do this, we
5680 // pass in the third operand as this (potentially null) inline asm MDNode.
5681 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5682 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005684 // Remember the AlignStack bit as operand 3.
5685 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5686 MVT::i1));
5687
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005688 // Loop over all of the inputs, copying the operand values into the
5689 // appropriate registers and processing the output regs.
5690 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005691
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005692 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5693 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005694
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005695 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5696 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5697
5698 switch (OpInfo.Type) {
5699 case InlineAsm::isOutput: {
5700 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5701 OpInfo.ConstraintType != TargetLowering::C_Register) {
5702 // Memory output, or 'other' output (e.g. 'X' constraint).
5703 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5704
5705 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005706 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5707 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 TLI.getPointerTy()));
5709 AsmNodeOperands.push_back(OpInfo.CallOperand);
5710 break;
5711 }
5712
5713 // Otherwise, this is a register or register class output.
5714
5715 // Copy the output from the appropriate register. Find a register that
5716 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005717 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005718 report_fatal_error("Couldn't allocate output reg for constraint '" +
5719 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005720
5721 // If this is an indirect operand, store through the pointer after the
5722 // asm.
5723 if (OpInfo.isIndirect) {
5724 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5725 OpInfo.CallOperandVal));
5726 } else {
5727 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005728 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729 // Concatenate this output onto the outputs list.
5730 RetValRegs.append(OpInfo.AssignedRegs);
5731 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005732
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 // Add information to the INLINEASM node to know that this register is
5734 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005735 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005736 InlineAsm::Kind_RegDefEarlyClobber :
5737 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005738 false,
5739 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005740 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005741 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742 break;
5743 }
5744 case InlineAsm::isInput: {
5745 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005746
Chris Lattner6bdcda32008-10-17 16:47:46 +00005747 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748 // If this is required to match an output register we have already set,
5749 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005750 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005751
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752 // Scan until we find the definition we already emitted of this operand.
5753 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005754 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005755 for (; OperandNo; --OperandNo) {
5756 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005757 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005758 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005759 assert((InlineAsm::isRegDefKind(OpFlag) ||
5760 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5761 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005762 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763 }
5764
Evan Cheng697cbbf2009-03-20 18:03:34 +00005765 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005766 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005767 if (InlineAsm::isRegDefKind(OpFlag) ||
5768 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005769 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005770 if (OpInfo.isIndirect) {
5771 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005772 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005773 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5774 " don't know how to handle tied "
5775 "indirect register inputs");
5776 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005779 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005780 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005781 MatchedRegs.RegVTs.push_back(RegVT);
5782 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005783 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005784 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005785 MatchedRegs.Regs.push_back
5786 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005787
5788 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005789 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005790 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005791 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005792 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005793 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005796
Chris Lattnerdecc2672010-04-07 05:20:54 +00005797 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5798 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5799 "Unexpected number of operands");
5800 // Add information to the INLINEASM node to know about this input.
5801 // See InlineAsm.h isUseOperandTiedToDef.
5802 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5803 OpInfo.getMatchedOperand());
5804 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5805 TLI.getPointerTy()));
5806 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5807 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005808 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005809
Dale Johannesenb5611a62010-07-13 20:17:05 +00005810 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005811 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5812 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005813 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005814
Dale Johannesenb5611a62010-07-13 20:17:05 +00005815 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005816 std::vector<SDValue> Ops;
5817 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005818 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005819 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005820 report_fatal_error("Invalid operand for inline asm constraint '" +
5821 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005823 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005824 unsigned ResOpType =
5825 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005826 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005827 TLI.getPointerTy()));
5828 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5829 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005830 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005831
Chris Lattnerdecc2672010-04-07 05:20:54 +00005832 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005833 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5834 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5835 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005837 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005838 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005839 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 TLI.getPointerTy()));
5841 AsmNodeOperands.push_back(InOperandVal);
5842 break;
5843 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5846 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5847 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005848 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 "Don't know how to handle indirect register inputs yet!");
5850
5851 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005852 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005853 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005854 report_fatal_error("Couldn't allocate input reg for constraint '" +
5855 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856
Dale Johannesen66978ee2009-01-31 02:22:37 +00005857 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005858 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005859
Chris Lattnerdecc2672010-04-07 05:20:54 +00005860 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005861 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005862 break;
5863 }
5864 case InlineAsm::isClobber: {
5865 // Add the clobbered value to the operand list, so that the register
5866 // allocator is aware that the physreg got clobbered.
5867 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005868 OpInfo.AssignedRegs.AddInlineAsmOperands(
5869 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005870 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005871 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872 break;
5873 }
5874 }
5875 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005876
Chris Lattnerdecc2672010-04-07 05:20:54 +00005877 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005878 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005880
Dale Johannesen66978ee2009-01-31 02:22:37 +00005881 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883 &AsmNodeOperands[0], AsmNodeOperands.size());
5884 Flag = Chain.getValue(1);
5885
5886 // If this asm returns a register value, copy the result from that register
5887 // and set it as the value of the call.
5888 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005889 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005890 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005891
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005892 // FIXME: Why don't we do this for inline asms with MRVs?
5893 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005894 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005895
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005896 // If any of the results of the inline asm is a vector, it may have the
5897 // wrong width/num elts. This can happen for register classes that can
5898 // contain multiple different value types. The preg or vreg allocated may
5899 // not have the same VT as was expected. Convert it to the right type
5900 // with bit_convert.
5901 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005902 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005903 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005904
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005905 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005906 ResultType.isInteger() && Val.getValueType().isInteger()) {
5907 // If a result value was tied to an input value, the computed result may
5908 // have a wider width than the expected result. Extract the relevant
5909 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005910 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005911 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005912
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005913 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005914 }
Dan Gohman95915732008-10-18 01:03:45 +00005915
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005916 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005917 // Don't need to use this as a chain in this case.
5918 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5919 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005921
Dan Gohman46510a72010-04-15 01:51:59 +00005922 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005923
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005924 // Process indirect outputs, first output all of the flagged copies out of
5925 // physregs.
5926 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5927 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005928 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005929 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005930 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005931 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005934 // Emit the non-flagged stores from the physregs.
5935 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005936 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5937 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5938 StoresToEmit[i].first,
5939 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005940 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005941 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005942 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005943 }
5944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005945 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005946 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005947 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005948
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005949 DAG.setRoot(Chain);
5950}
5951
Dan Gohman46510a72010-04-15 01:51:59 +00005952void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005953 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5954 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005955 getValue(I.getArgOperand(0)),
5956 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005957}
5958
Dan Gohman46510a72010-04-15 01:51:59 +00005959void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005960 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005961 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5962 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005963 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005964 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005965 setValue(&I, V);
5966 DAG.setRoot(V.getValue(1));
5967}
5968
Dan Gohman46510a72010-04-15 01:51:59 +00005969void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005970 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5971 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005972 getValue(I.getArgOperand(0)),
5973 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974}
5975
Dan Gohman46510a72010-04-15 01:51:59 +00005976void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005977 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5978 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005979 getValue(I.getArgOperand(0)),
5980 getValue(I.getArgOperand(1)),
5981 DAG.getSrcValue(I.getArgOperand(0)),
5982 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005983}
5984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005985/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005986/// implementation, which just calls LowerCall.
5987/// FIXME: When all targets are
5988/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989std::pair<SDValue, SDValue>
5990TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5991 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005992 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005993 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005994 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005995 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005996 ArgListTy &Args, SelectionDAG &DAG,
5997 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005998 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005999 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006000 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006002 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006003 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6004 for (unsigned Value = 0, NumValues = ValueVTs.size();
6005 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006006 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006007 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006008 SDValue Op = SDValue(Args[i].Node.getNode(),
6009 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 ISD::ArgFlagsTy Flags;
6011 unsigned OriginalAlignment =
6012 getTargetData()->getABITypeAlignment(ArgTy);
6013
6014 if (Args[i].isZExt)
6015 Flags.setZExt();
6016 if (Args[i].isSExt)
6017 Flags.setSExt();
6018 if (Args[i].isInReg)
6019 Flags.setInReg();
6020 if (Args[i].isSRet)
6021 Flags.setSRet();
6022 if (Args[i].isByVal) {
6023 Flags.setByVal();
6024 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6025 const Type *ElementTy = Ty->getElementType();
6026 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006027 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006028 // For ByVal, alignment should come from FE. BE will guess if this
6029 // info is not there but there are cases it cannot get right.
6030 if (Args[i].Alignment)
6031 FrameAlign = Args[i].Alignment;
6032 Flags.setByValAlign(FrameAlign);
6033 Flags.setByValSize(FrameSize);
6034 }
6035 if (Args[i].isNest)
6036 Flags.setNest();
6037 Flags.setOrigAlign(OriginalAlignment);
6038
Owen Anderson23b9b192009-08-12 00:36:31 +00006039 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6040 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041 SmallVector<SDValue, 4> Parts(NumParts);
6042 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6043
6044 if (Args[i].isSExt)
6045 ExtendKind = ISD::SIGN_EXTEND;
6046 else if (Args[i].isZExt)
6047 ExtendKind = ISD::ZERO_EXTEND;
6048
Bill Wendling46ada192010-03-02 01:55:18 +00006049 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006050 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006051
Dan Gohman98ca4f22009-08-05 01:29:28 +00006052 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006053 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006054 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6055 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006056 if (NumParts > 1 && j == 0)
6057 MyFlags.Flags.setSplit();
6058 else if (j != 0)
6059 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006060
Dan Gohman98ca4f22009-08-05 01:29:28 +00006061 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006062 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 }
6064 }
6065 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006066
Dan Gohman98ca4f22009-08-05 01:29:28 +00006067 // Handle the incoming return values from the call.
6068 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006069 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006070 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006071 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006072 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006073 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6074 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006075 for (unsigned i = 0; i != NumRegs; ++i) {
6076 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006077 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006078 MyFlags.Used = isReturnValueUsed;
6079 if (RetSExt)
6080 MyFlags.Flags.setSExt();
6081 if (RetZExt)
6082 MyFlags.Flags.setZExt();
6083 if (isInreg)
6084 MyFlags.Flags.setInReg();
6085 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087 }
6088
Dan Gohman98ca4f22009-08-05 01:29:28 +00006089 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006090 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006091 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006092
6093 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006094 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006095 "LowerCall didn't return a valid chain!");
6096 assert((!isTailCall || InVals.empty()) &&
6097 "LowerCall emitted a return value for a tail call!");
6098 assert((isTailCall || InVals.size() == Ins.size()) &&
6099 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006100
6101 // For a tail call, the return value is merely live-out and there aren't
6102 // any nodes in the DAG representing it. Return a special value to
6103 // indicate that a tail call has been emitted and no more Instructions
6104 // should be processed in the current block.
6105 if (isTailCall) {
6106 DAG.setRoot(Chain);
6107 return std::make_pair(SDValue(), SDValue());
6108 }
6109
Evan Chengaf1871f2010-03-11 19:38:18 +00006110 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6111 assert(InVals[i].getNode() &&
6112 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006113 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006114 "LowerCall emitted a value with the wrong type!");
6115 });
6116
Dan Gohman98ca4f22009-08-05 01:29:28 +00006117 // Collect the legal value parts into potentially illegal values
6118 // that correspond to the original function's return values.
6119 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6120 if (RetSExt)
6121 AssertOp = ISD::AssertSext;
6122 else if (RetZExt)
6123 AssertOp = ISD::AssertZext;
6124 SmallVector<SDValue, 4> ReturnValues;
6125 unsigned CurReg = 0;
6126 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006127 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006128 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6129 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006130
Bill Wendling46ada192010-03-02 01:55:18 +00006131 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006132 NumRegs, RegisterVT, VT,
6133 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006134 CurReg += NumRegs;
6135 }
6136
6137 // For a function returning void, there is no return value. We can't create
6138 // such a node, so we just return a null return value in that case. In
6139 // that case, nothing will actualy look at the value.
6140 if (ReturnValues.empty())
6141 return std::make_pair(SDValue(), Chain);
6142
6143 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6144 DAG.getVTList(&RetTys[0], RetTys.size()),
6145 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146 return std::make_pair(Res, Chain);
6147}
6148
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006149void TargetLowering::LowerOperationWrapper(SDNode *N,
6150 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006151 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006152 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006153 if (Res.getNode())
6154 Results.push_back(Res);
6155}
6156
Dan Gohmand858e902010-04-17 15:26:15 +00006157SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006158 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006159 return SDValue();
6160}
6161
Dan Gohman46510a72010-04-15 01:51:59 +00006162void
6163SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006164 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006165 assert((Op.getOpcode() != ISD::CopyFromReg ||
6166 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6167 "Copy from a reg to the same reg!");
6168 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6169
Owen Anderson23b9b192009-08-12 00:36:31 +00006170 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006171 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006172 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006173 PendingExports.push_back(Chain);
6174}
6175
6176#include "llvm/CodeGen/SelectionDAGISel.h"
6177
Dan Gohman46510a72010-04-15 01:51:59 +00006178void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006179 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006180 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006181 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006182 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006183 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006184 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006185
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006186 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006187 SmallVector<ISD::OutputArg, 4> Outs;
6188 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6189 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006190
Dan Gohman7451d3e2010-05-29 17:03:36 +00006191 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006192 // Put in an sret pointer parameter before all the other parameters.
6193 SmallVector<EVT, 1> ValueVTs;
6194 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6195
6196 // NOTE: Assuming that a pointer will never break down to more than one VT
6197 // or one register.
6198 ISD::ArgFlagsTy Flags;
6199 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006200 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006201 ISD::InputArg RetArg(Flags, RegisterVT, true);
6202 Ins.push_back(RetArg);
6203 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006204
Dan Gohman98ca4f22009-08-05 01:29:28 +00006205 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006206 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006207 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006208 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006209 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006210 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6211 bool isArgValueUsed = !I->use_empty();
6212 for (unsigned Value = 0, NumValues = ValueVTs.size();
6213 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006214 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006215 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006216 ISD::ArgFlagsTy Flags;
6217 unsigned OriginalAlignment =
6218 TD->getABITypeAlignment(ArgTy);
6219
6220 if (F.paramHasAttr(Idx, Attribute::ZExt))
6221 Flags.setZExt();
6222 if (F.paramHasAttr(Idx, Attribute::SExt))
6223 Flags.setSExt();
6224 if (F.paramHasAttr(Idx, Attribute::InReg))
6225 Flags.setInReg();
6226 if (F.paramHasAttr(Idx, Attribute::StructRet))
6227 Flags.setSRet();
6228 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6229 Flags.setByVal();
6230 const PointerType *Ty = cast<PointerType>(I->getType());
6231 const Type *ElementTy = Ty->getElementType();
6232 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6233 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6234 // For ByVal, alignment should be passed from FE. BE will guess if
6235 // this info is not there but there are cases it cannot get right.
6236 if (F.getParamAlignment(Idx))
6237 FrameAlign = F.getParamAlignment(Idx);
6238 Flags.setByValAlign(FrameAlign);
6239 Flags.setByValSize(FrameSize);
6240 }
6241 if (F.paramHasAttr(Idx, Attribute::Nest))
6242 Flags.setNest();
6243 Flags.setOrigAlign(OriginalAlignment);
6244
Owen Anderson23b9b192009-08-12 00:36:31 +00006245 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6246 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006247 for (unsigned i = 0; i != NumRegs; ++i) {
6248 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6249 if (NumRegs > 1 && i == 0)
6250 MyFlags.Flags.setSplit();
6251 // if it isn't first piece, alignment must be 1
6252 else if (i > 0)
6253 MyFlags.Flags.setOrigAlign(1);
6254 Ins.push_back(MyFlags);
6255 }
6256 }
6257 }
6258
6259 // Call the target to set up the argument values.
6260 SmallVector<SDValue, 8> InVals;
6261 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6262 F.isVarArg(), Ins,
6263 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006264
6265 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006266 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006267 "LowerFormalArguments didn't return a valid chain!");
6268 assert(InVals.size() == Ins.size() &&
6269 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006270 DEBUG({
6271 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6272 assert(InVals[i].getNode() &&
6273 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006274 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006275 "LowerFormalArguments emitted a value with the wrong type!");
6276 }
6277 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006278
Dan Gohman5e866062009-08-06 15:37:27 +00006279 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006280 DAG.setRoot(NewRoot);
6281
6282 // Set up the argument values.
6283 unsigned i = 0;
6284 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006285 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006286 // Create a virtual register for the sret pointer, and put in a copy
6287 // from the sret argument into it.
6288 SmallVector<EVT, 1> ValueVTs;
6289 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6290 EVT VT = ValueVTs[0];
6291 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6292 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006293 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006294 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006295
Dan Gohman2048b852009-11-23 18:04:58 +00006296 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006297 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6298 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006299 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006300 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6301 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006302 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006303
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006304 // i indexes lowered arguments. Bump it past the hidden sret argument.
6305 // Idx indexes LLVM arguments. Don't touch it.
6306 ++i;
6307 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006308
Dan Gohman46510a72010-04-15 01:51:59 +00006309 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006310 ++I, ++Idx) {
6311 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006312 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006313 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006314 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006315
6316 // If this argument is unused then remember its value. It is used to generate
6317 // debugging information.
6318 if (I->use_empty() && NumValues)
6319 SDB->setUnusedArgValue(I, InVals[i]);
6320
Dan Gohman98ca4f22009-08-05 01:29:28 +00006321 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006322 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006323 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6324 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006325
6326 if (!I->use_empty()) {
6327 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6328 if (F.paramHasAttr(Idx, Attribute::SExt))
6329 AssertOp = ISD::AssertSext;
6330 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6331 AssertOp = ISD::AssertZext;
6332
Bill Wendling46ada192010-03-02 01:55:18 +00006333 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006334 NumParts, PartVT, VT,
6335 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006336 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006337
Dan Gohman98ca4f22009-08-05 01:29:28 +00006338 i += NumParts;
6339 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006340
Devang Patel0b48ead2010-08-31 22:22:42 +00006341 // Note down frame index for byval arguments.
6342 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006343 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006344 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6345 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6346
Dan Gohman98ca4f22009-08-05 01:29:28 +00006347 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006348 SDValue Res;
6349 if (!ArgValues.empty())
6350 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6351 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006352 SDB->setValue(I, Res);
6353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006354 // If this argument is live outside of the entry block, insert a copy from
6355 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006356 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006357 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006358 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006359
Dan Gohman98ca4f22009-08-05 01:29:28 +00006360 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006361
6362 // Finally, if the target has anything special to do, allow it to do so.
6363 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006364 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006365}
6366
6367/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6368/// ensure constants are generated when needed. Remember the virtual registers
6369/// that need to be added to the Machine PHI nodes as input. We cannot just
6370/// directly add them, because expansion might result in multiple MBB's for one
6371/// BB. As such, the start of the BB might correspond to a different MBB than
6372/// the end.
6373///
6374void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006375SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006376 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006377
6378 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6379
6380 // Check successor nodes' PHI nodes that expect a constant to be available
6381 // from this block.
6382 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006383 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006384 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006385 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006387 // If this terminator has multiple identical successors (common for
6388 // switches), only handle each succ once.
6389 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006391 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006392
6393 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6394 // nodes and Machine PHI nodes, but the incoming operands have not been
6395 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006396 for (BasicBlock::const_iterator I = SuccBB->begin();
6397 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006398 // Ignore dead phi's.
6399 if (PN->use_empty()) continue;
6400
6401 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006402 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006403
Dan Gohman46510a72010-04-15 01:51:59 +00006404 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006405 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006406 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006407 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006408 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409 }
6410 Reg = RegOut;
6411 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006412 DenseMap<const Value *, unsigned>::iterator I =
6413 FuncInfo.ValueMap.find(PHIOp);
6414 if (I != FuncInfo.ValueMap.end())
6415 Reg = I->second;
6416 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006417 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006418 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006419 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006420 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006421 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006422 }
6423 }
6424
6425 // Remember that this register needs to added to the machine PHI node as
6426 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006427 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006428 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6429 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006430 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006431 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006433 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006434 Reg += NumRegisters;
6435 }
6436 }
6437 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006438 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006439}