blob: b2576e4eae21f0ce0d66cb0f836d5fbd29ec2b8f [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000026#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/CodeGen/Passes.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000030#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000033#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/ADT/Statistic.h"
37#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000038#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Dan Gohman844731a2008-05-13 00:00:25 +000042// Hidden options for help debugging.
43static cl::opt<bool> DisableReMat("disable-rematerialization",
44 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000045
Dan Gohman844731a2008-05-13 00:00:25 +000046static cl::opt<bool> SplitAtBB("split-intervals-at-bb",
47 cl::init(true), cl::Hidden);
48static cl::opt<int> SplitLimit("split-limit",
49 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000050
Dan Gohman4c8f8702008-07-25 15:08:37 +000051static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden);
52
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Chris Lattnercd3245a2006-12-19 22:41:21 +000056STATISTIC(numIntervals, "Number of original intervals");
57STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
Evan Cheng0cbb1162007-11-29 01:06:25 +000058STATISTIC(numFolds , "Number of loads/stores folded into instructions");
59STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000060
Devang Patel19974732007-05-03 01:11:54 +000061char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000062static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000063
Chris Lattnerf7da2c72006-08-24 22:43:55 +000064void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000078 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000079}
80
Chris Lattnerf7da2c72006-08-24 22:43:55 +000081void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000082 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000083 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000084 E = r2iMap_.end(); I != E; ++I)
85 delete I->second;
86
Evan Cheng3f32d652008-06-04 09:18:41 +000087 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000088 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000089 mi2iMap_.clear();
90 i2miMap_.clear();
91 r2iMap_.clear();
Evan Chengdd199d22007-09-06 01:07:24 +000092 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
93 VNInfoAllocator.Reset();
Evan Cheng1ed99222008-07-19 00:37:25 +000094 while (!ClonedMIs.empty()) {
95 MachineInstr *MI = ClonedMIs.back();
96 ClonedMIs.pop_back();
97 mf_->DeleteMachineInstr(MI);
98 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000099}
100
Owen Anderson80b3ce62008-05-28 20:54:50 +0000101void LiveIntervals::computeNumbering() {
102 Index2MiMap OldI2MI = i2miMap_;
Owen Anderson7fbad272008-07-23 21:37:49 +0000103 std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap;
Owen Anderson80b3ce62008-05-28 20:54:50 +0000104
105 Idx2MBBMap.clear();
106 MBB2IdxMap.clear();
107 mi2iMap_.clear();
108 i2miMap_.clear();
109
Owen Andersona1566f22008-07-22 22:46:49 +0000110 FunctionSize = 0;
111
Chris Lattner428b92e2006-09-15 03:57:23 +0000112 // Number MachineInstrs and MachineBasicBlocks.
113 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +0000114 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +0000115
116 unsigned MIIndex = 0;
117 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
118 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000119 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000120
Owen Anderson7fbad272008-07-23 21:37:49 +0000121 // Insert an empty slot at the beginning of each block.
122 MIIndex += InstrSlots::NUM;
123 i2miMap_.push_back(0);
124
Chris Lattner428b92e2006-09-15 03:57:23 +0000125 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
126 I != E; ++I) {
127 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000128 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +0000129 i2miMap_.push_back(I);
130 MIIndex += InstrSlots::NUM;
Owen Andersona1566f22008-07-22 22:46:49 +0000131 FunctionSize++;
Owen Anderson7fbad272008-07-23 21:37:49 +0000132
Evan Cheng4ed43292008-10-18 05:21:37 +0000133 // Insert max(1, numdefs) empty slots after every instruction.
Evan Cheng99fe34b2008-10-18 05:18:55 +0000134 unsigned Slots = I->getDesc().getNumDefs();
135 if (Slots == 0)
136 Slots = 1;
137 MIIndex += InstrSlots::NUM * Slots;
138 while (Slots--)
139 i2miMap_.push_back(0);
Owen Anderson35578012008-06-16 07:10:49 +0000140 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000141
Owen Anderson1fbb4542008-06-16 16:58:24 +0000142 // Set the MBB2IdxMap entry for this MBB.
143 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
144 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000145 }
Evan Cheng4ca980e2007-10-17 02:10:22 +0000146 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000147
148 if (!OldI2MI.empty())
Owen Anderson788d0412008-08-06 18:35:45 +0000149 for (iterator OI = begin(), OE = end(); OI != OE; ++OI) {
Owen Anderson03857b22008-08-13 21:49:13 +0000150 for (LiveInterval::iterator LI = OI->second->begin(),
151 LE = OI->second->end(); LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000152
Owen Anderson7eec0c22008-05-29 23:01:22 +0000153 // Remap the start index of the live range to the corresponding new
154 // number, or our best guess at what it _should_ correspond to if the
155 // original instruction has been erased. This is either the following
156 // instruction or its predecessor.
Owen Anderson7fbad272008-07-23 21:37:49 +0000157 unsigned index = LI->start / InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000158 unsigned offset = LI->start % InstrSlots::NUM;
Owen Anderson0a7615a2008-07-25 23:06:59 +0000159 if (offset == InstrSlots::LOAD) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000160 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000161 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start);
Owen Anderson7fbad272008-07-23 21:37:49 +0000162 // Take the pair containing the index
163 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000164 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000165
Owen Anderson7fbad272008-07-23 21:37:49 +0000166 LI->start = getMBBStartIdx(J->second);
167 } else {
168 LI->start = mi2iMap_[OldI2MI[index]] + offset;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000169 }
170
171 // Remap the ending index in the same way that we remapped the start,
172 // except for the final step where we always map to the immediately
173 // following instruction.
Owen Andersond7dcbec2008-07-25 19:50:48 +0000174 index = (LI->end - 1) / InstrSlots::NUM;
Owen Anderson7fbad272008-07-23 21:37:49 +0000175 offset = LI->end % InstrSlots::NUM;
Owen Anderson9382b932008-07-30 00:22:56 +0000176 if (offset == InstrSlots::LOAD) {
177 // VReg dies at end of block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000178 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000179 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end);
Owen Anderson9382b932008-07-30 00:22:56 +0000180 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000181
Owen Anderson9382b932008-07-30 00:22:56 +0000182 LI->end = getMBBEndIdx(I->second) + 1;
Owen Anderson4b5b2092008-05-29 18:15:49 +0000183 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000184 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000185 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
186
187 if (index != OldI2MI.size())
188 LI->end = mi2iMap_[OldI2MI[index]] + (idx == index ? offset : 0);
189 else
190 LI->end = InstrSlots::NUM * i2miMap_.size();
Owen Anderson4b5b2092008-05-29 18:15:49 +0000191 }
Owen Anderson788d0412008-08-06 18:35:45 +0000192 }
193
Owen Anderson03857b22008-08-13 21:49:13 +0000194 for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(),
195 VNE = OI->second->vni_end(); VNI != VNE; ++VNI) {
Owen Anderson788d0412008-08-06 18:35:45 +0000196 VNInfo* vni = *VNI;
Owen Anderson745825f42008-05-28 22:40:08 +0000197
Owen Anderson7eec0c22008-05-29 23:01:22 +0000198 // Remap the VNInfo def index, which works the same as the
Owen Anderson788d0412008-08-06 18:35:45 +0000199 // start indices above. VN's with special sentinel defs
200 // don't need to be remapped.
Owen Anderson91292392008-07-30 17:42:47 +0000201 if (vni->def != ~0U && vni->def != ~1U) {
Owen Anderson788d0412008-08-06 18:35:45 +0000202 unsigned index = vni->def / InstrSlots::NUM;
203 unsigned offset = vni->def % InstrSlots::NUM;
Owen Anderson91292392008-07-30 17:42:47 +0000204 if (offset == InstrSlots::LOAD) {
205 std::vector<IdxMBBPair>::const_iterator I =
Owen Anderson0a7615a2008-07-25 23:06:59 +0000206 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def);
Owen Anderson91292392008-07-30 17:42:47 +0000207 // Take the pair containing the index
208 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000209 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000210
Owen Anderson91292392008-07-30 17:42:47 +0000211 vni->def = getMBBStartIdx(J->second);
212 } else {
213 vni->def = mi2iMap_[OldI2MI[index]] + offset;
214 }
Owen Anderson7eec0c22008-05-29 23:01:22 +0000215 }
Owen Anderson745825f42008-05-28 22:40:08 +0000216
Owen Anderson7eec0c22008-05-29 23:01:22 +0000217 // Remap the VNInfo kill indices, which works the same as
218 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000219 for (size_t i = 0; i < vni->kills.size(); ++i) {
Owen Anderson9382b932008-07-30 00:22:56 +0000220 // PHI kills don't need to be remapped.
221 if (!vni->kills[i]) continue;
222
Owen Anderson788d0412008-08-06 18:35:45 +0000223 unsigned index = (vni->kills[i]-1) / InstrSlots::NUM;
224 unsigned offset = vni->kills[i] % InstrSlots::NUM;
Owen Anderson309c6162008-09-30 22:51:54 +0000225 if (offset == InstrSlots::LOAD) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000226 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000227 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Owen Anderson9382b932008-07-30 00:22:56 +0000228 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000229
Owen Anderson788d0412008-08-06 18:35:45 +0000230 vni->kills[i] = getMBBEndIdx(I->second);
Owen Anderson7fbad272008-07-23 21:37:49 +0000231 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000232 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000233 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
234
235 if (index != OldI2MI.size())
236 vni->kills[i] = mi2iMap_[OldI2MI[index]] +
237 (idx == index ? offset : 0);
238 else
239 vni->kills[i] = InstrSlots::NUM * i2miMap_.size();
Owen Anderson7eec0c22008-05-29 23:01:22 +0000240 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000241 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000242 }
Owen Anderson788d0412008-08-06 18:35:45 +0000243 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000244}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000245
Owen Anderson80b3ce62008-05-28 20:54:50 +0000246/// runOnMachineFunction - Register allocate the whole function
247///
248bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
249 mf_ = &fn;
250 mri_ = &mf_->getRegInfo();
251 tm_ = &fn.getTarget();
252 tri_ = tm_->getRegisterInfo();
253 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000254 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000255 lv_ = &getAnalysis<LiveVariables>();
256 allocatableRegs_ = tri_->getAllocatableSet(fn);
257
258 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000259 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000260
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000261 numIntervals += getNumIntervals();
262
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000263 DOUT << "********** INTERVALS **********\n";
264 for (iterator I = begin(), E = end(); I != E; ++I) {
Owen Anderson03857b22008-08-13 21:49:13 +0000265 I->second->print(DOUT, tri_);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000266 DOUT << "\n";
267 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000268
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000269 numIntervalsAfter += getNumIntervals();
Chris Lattner70ca3582004-09-30 15:59:17 +0000270 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000271 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000272}
273
Chris Lattner70ca3582004-09-30 15:59:17 +0000274/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000275void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000276 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000277 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Owen Anderson03857b22008-08-13 21:49:13 +0000278 I->second->print(O, tri_);
Evan Cheng3f32d652008-06-04 09:18:41 +0000279 O << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000280 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000281
282 O << "********** MACHINEINSTRS **********\n";
283 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
284 mbbi != mbbe; ++mbbi) {
285 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
286 for (MachineBasicBlock::iterator mii = mbbi->begin(),
287 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000288 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000289 }
290 }
291}
292
Evan Chengc92da382007-11-03 07:20:12 +0000293/// conflictsWithPhysRegDef - Returns true if the specified register
294/// is defined during the duration of the specified interval.
295bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
296 VirtRegMap &vrm, unsigned reg) {
297 for (LiveInterval::Ranges::const_iterator
298 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
299 for (unsigned index = getBaseIndex(I->start),
300 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
301 index += InstrSlots::NUM) {
302 // skip deleted instructions
303 while (index != end && !getInstructionFromIndex(index))
304 index += InstrSlots::NUM;
305 if (index == end) break;
306
307 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng5d446262007-11-15 08:13:29 +0000308 unsigned SrcReg, DstReg;
309 if (tii_->isMoveInstr(*MI, SrcReg, DstReg))
310 if (SrcReg == li.reg || DstReg == li.reg)
311 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000312 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
313 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000314 if (!mop.isReg())
Evan Chengc92da382007-11-03 07:20:12 +0000315 continue;
316 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000317 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000318 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000319 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000320 if (!vrm.hasPhys(PhysReg))
321 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000322 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000323 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000324 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000325 return true;
326 }
327 }
328 }
329
330 return false;
331}
332
Evan Cheng549f27d32007-08-13 23:45:17 +0000333void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000334 if (TargetRegisterInfo::isPhysicalRegister(reg))
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000335 cerr << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000336 else
337 cerr << "%reg" << reg;
338}
339
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000340void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000341 MachineBasicBlock::iterator mi,
Owen Anderson6b098de2008-06-25 23:39:39 +0000342 unsigned MIIdx, MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000343 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000344 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000345 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000347
Evan Cheng419852c2008-04-03 16:39:43 +0000348 if (mi->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
349 DOUT << "is a implicit_def\n";
350 return;
351 }
352
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000353 // Virtual registers may be defined multiple times (due to phi
354 // elimination and 2-addr elimination). Much of what we do only has to be
355 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000356 // time we see a vreg.
357 if (interval.empty()) {
358 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000359 unsigned defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000360 // Earlyclobbers move back one.
361 if (MO.isEarlyClobber())
362 defIndex = getUseIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000363 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000364 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000365 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000366 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000367 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000368 tii_->isMoveInstr(*mi, SrcReg, DstReg))
369 CopyMI = mi;
370 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000371
372 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000373
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000374 // Loop over all of the blocks that the vreg is defined in. There are
375 // two cases we have to handle here. The most common case is a vreg
376 // whose lifetime is contained within a basic block. In this case there
377 // will be a single kill, in MBB, which comes after the definition.
378 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
379 // FIXME: what about dead vars?
380 unsigned killIdx;
381 if (vi.Kills[0] != mi)
382 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
383 else
384 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000385
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 // If the kill happens after the definition, we have an intra-block
387 // live range.
388 if (killIdx > defIndex) {
Evan Cheng61de82d2007-02-15 05:59:24 +0000389 assert(vi.AliveBlocks.none() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000390 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000391 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000392 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000393 DOUT << " +" << LR << "\n";
Evan Chengf3bb2e62007-09-05 21:46:51 +0000394 interval.addKill(ValNo, killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000395 return;
396 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000397 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000398
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000399 // The other case we handle is when a virtual register lives to the end
400 // of the defining block, potentially live across some blocks, then is
401 // live into some number of blocks, but gets killed. Start by adding a
402 // range that goes from this definition to the end of the defining block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000403 LiveRange NewLR(defIndex, getMBBEndIdx(mbb)+1, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000404 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000405 interval.addRange(NewLR);
406
407 // Iterate over all of the blocks that the variable is completely
408 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
409 // live interval.
410 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
411 if (vi.AliveBlocks[i]) {
Owen Anderson31ec8412008-06-16 19:32:40 +0000412 LiveRange LR(getMBBStartIdx(i),
Evan Chengf26e8552008-06-17 20:13:36 +0000413 getMBBEndIdx(i)+1, // MBB ends at -1.
Owen Anderson31ec8412008-06-16 19:32:40 +0000414 ValNo);
415 interval.addRange(LR);
416 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000417 }
418 }
419
420 // Finally, this virtual register is live from the start of any killing
421 // block to the 'use' slot of the killing instruction.
422 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
423 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000424 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000425 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000426 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000427 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000428 interval.addKill(ValNo, killIdx);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000429 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000430 }
431
432 } else {
433 // If this is the second time we see a virtual register definition, it
434 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000435 // the result of two address elimination, then the vreg is one of the
436 // def-and-use register operand.
Evan Chengef0732d2008-07-10 07:35:43 +0000437 if (mi->isRegReDefinedByTwoAddr(interval.reg, MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000438 // If this is a two-address definition, then we have already processed
439 // the live range. The only problem is that we didn't realize there
440 // are actually two values in the live interval. Because of this we
441 // need to take the LiveRegion that defines this register and split it
442 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000443 assert(interval.containsOneValue());
444 unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
Chris Lattner6b128bd2006-09-03 08:07:11 +0000445 unsigned RedefIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000446 // Earlyclobbers move back one.
447 if (MO.isEarlyClobber())
448 RedefIndex = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000449
Evan Cheng4f8ff162007-08-11 00:59:19 +0000450 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000451 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000452
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000453 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000454 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000455 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000456
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000457 // Two-address vregs should always only be redefined once. This means
458 // that at this point, there should be exactly one value number in it.
459 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
460
Chris Lattner91725b72006-08-31 05:54:43 +0000461 // The new value number (#1) is defined by the instruction we claimed
462 // defined value #0.
Evan Chengc8d044e2008-02-15 18:24:29 +0000463 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->copy,
464 VNInfoAllocator);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000465
Chris Lattner91725b72006-08-31 05:54:43 +0000466 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000467 OldValNo->def = RedefIndex;
468 OldValNo->copy = 0;
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000469
470 // Add the new live interval which replaces the range for the input copy.
471 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000472 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000473 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000474 interval.addKill(ValNo, RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000475
476 // If this redefinition is dead, we need to add a dummy unit live
477 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000478 if (MO.isDead())
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000479 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000480
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000481 DOUT << " RESULT: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000482 interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000483
484 } else {
485 // Otherwise, this must be because of phi elimination. If this is the
486 // first redefinition of the vreg that we have seen, go back and change
487 // the live range in the PHI block to be a different value number.
488 if (interval.containsOneValue()) {
489 assert(vi.Kills.size() == 1 &&
490 "PHI elimination vreg should have one kill, the PHI itself!");
491
492 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000493 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000494 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000495 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000496 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000497 DOUT << " Removing [" << Start << "," << End << "] from: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000498 interval.print(DOUT, tri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000499 interval.removeRange(Start, End);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000500 VNI->hasPHIKill = true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000501 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000502
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000503 // Replace the interval with one of a NEW value number. Note that this
504 // value number isn't actually defined by an instruction, weird huh? :)
Evan Chengf3bb2e62007-09-05 21:46:51 +0000505 LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000506 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000507 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000508 interval.addKill(LR.valno, End);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000509 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000510 }
511
512 // In the case of PHI elimination, each variable definition is only
513 // live until the end of the block. We've already taken care of the
514 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000515 unsigned defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000516 // Earlyclobbers move back one.
517 if (MO.isEarlyClobber())
518 defIndex = getUseIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000519
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000520 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000521 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000522 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000523 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000524 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000525 tii_->isMoveInstr(*mi, SrcReg, DstReg))
526 CopyMI = mi;
527 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000528
Owen Anderson7fbad272008-07-23 21:37:49 +0000529 unsigned killIndex = getMBBEndIdx(mbb) + 1;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000530 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000531 interval.addRange(LR);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000532 interval.addKill(ValNo, killIndex);
533 ValNo->hasPHIKill = true;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000534 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000535 }
536 }
537
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000538 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000539}
540
Chris Lattnerf35fef72004-07-23 21:24:19 +0000541void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000542 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000543 unsigned MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000544 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000545 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000546 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000547 // A physical register cannot be live across basic block, so its
548 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000549 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000550
Chris Lattner6b128bd2006-09-03 08:07:11 +0000551 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000552 unsigned start = getDefIndex(baseIndex);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000553 // Earlyclobbers move back one.
554 if (MO.isEarlyClobber())
555 start = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000556 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000557
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000558 // If it is not used after definition, it is considered dead at
559 // the instruction defining it. Hence its interval is:
560 // [defSlot(def), defSlot(def)+1)
Owen Anderson6b098de2008-06-25 23:39:39 +0000561 if (MO.isDead()) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000562 DOUT << " dead";
Dale Johannesen86b49f82008-09-24 01:07:17 +0000563 end = start + 1;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000564 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000565 }
566
567 // If it is not dead on definition, it must be killed by a
568 // subsequent instruction. Hence its interval is:
569 // [defSlot(def), useSlot(kill)+1)
Owen Anderson7fbad272008-07-23 21:37:49 +0000570 baseIndex += InstrSlots::NUM;
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000571 while (++mi != MBB->end()) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000572 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
573 getInstructionFromIndex(baseIndex) == 0)
574 baseIndex += InstrSlots::NUM;
Evan Cheng6130f662008-03-05 00:59:57 +0000575 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000576 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000577 end = getUseIndex(baseIndex) + 1;
578 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000579 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Cheng9a1956a2006-11-15 20:54:11 +0000580 // Another instruction redefines the register before it is ever read.
581 // Then the register is essentially dead at the instruction that defines
582 // it. Hence its interval is:
583 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000584 DOUT << " dead";
Dale Johannesen86b49f82008-09-24 01:07:17 +0000585 end = start + 1;
Evan Cheng9a1956a2006-11-15 20:54:11 +0000586 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000587 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000588
589 baseIndex += InstrSlots::NUM;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000590 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000591
592 // The only case we should have a dead physreg here without a killing or
593 // instruction where we know it's dead is if it is live-in to the function
594 // and never used.
Evan Chengc8d044e2008-02-15 18:24:29 +0000595 assert(!CopyMI && "physreg was not killed in defining block!");
Dale Johannesen86b49f82008-09-24 01:07:17 +0000596 end = start + 1;
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000597
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000598exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000599 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000600
Evan Cheng24a3cc42007-04-25 07:30:23 +0000601 // Already exists? Extend old live interval.
602 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000603 VNInfo *ValNo = (OldLR != interval.end())
Evan Chengc8d044e2008-02-15 18:24:29 +0000604 ? OldLR->valno : interval.getNextValue(start, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000605 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000606 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000607 interval.addKill(LR.valno, end);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000608 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000609}
610
Chris Lattnerf35fef72004-07-23 21:24:19 +0000611void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
612 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000613 unsigned MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000614 MachineOperand& MO,
615 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000616 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000617 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000618 getOrCreateInterval(MO.getReg()));
619 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000620 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000621 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000622 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000623 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000624 tii_->isMoveInstr(*MI, SrcReg, DstReg))
625 CopyMI = MI;
Owen Anderson6b098de2008-06-25 23:39:39 +0000626 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
627 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000628 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000629 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000630 // If MI also modifies the sub-register explicitly, avoid processing it
631 // more than once. Do not pass in TRI here so it checks for exact match.
632 if (!MI->modifiesRegister(*AS))
Owen Anderson6b098de2008-06-25 23:39:39 +0000633 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
634 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000635 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000636}
637
Evan Chengb371f452007-02-19 21:49:54 +0000638void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000639 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000640 LiveInterval &interval, bool isAlias) {
Evan Chengb371f452007-02-19 21:49:54 +0000641 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
642
643 // Look for kills, if it reaches a def before it's killed, then it shouldn't
644 // be considered a livein.
645 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000646 unsigned baseIndex = MIIdx;
647 unsigned start = baseIndex;
Owen Anderson99500ae2008-09-15 22:00:38 +0000648 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
649 getInstructionFromIndex(baseIndex) == 0)
650 baseIndex += InstrSlots::NUM;
651 unsigned end = baseIndex;
652
Evan Chengb371f452007-02-19 21:49:54 +0000653 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000654 if (mi->killsRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000655 DOUT << " killed";
656 end = getUseIndex(baseIndex) + 1;
657 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000658 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000659 // Another instruction redefines the register before it is ever read.
660 // Then the register is essentially dead at the instruction that defines
661 // it. Hence its interval is:
662 // [defSlot(def), defSlot(def)+1)
663 DOUT << " dead";
664 end = getDefIndex(start) + 1;
665 goto exit;
666 }
667
668 baseIndex += InstrSlots::NUM;
Owen Anderson7fbad272008-07-23 21:37:49 +0000669 while (baseIndex / InstrSlots::NUM < i2miMap_.size() &&
670 getInstructionFromIndex(baseIndex) == 0)
671 baseIndex += InstrSlots::NUM;
Evan Chengb371f452007-02-19 21:49:54 +0000672 ++mi;
673 }
674
675exit:
Evan Cheng75611fb2007-06-27 01:16:36 +0000676 // Live-in register might not be used at all.
677 if (end == MIIdx) {
Evan Cheng292da942007-06-27 18:47:28 +0000678 if (isAlias) {
679 DOUT << " dead";
Evan Cheng75611fb2007-06-27 01:16:36 +0000680 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +0000681 } else {
682 DOUT << " live through";
683 end = baseIndex;
684 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000685 }
686
Owen Anderson99500ae2008-09-15 22:00:38 +0000687 LiveRange LR(start, end, interval.getNextValue(~0U, 0, VNInfoAllocator));
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000688 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000689 interval.addKill(LR.valno, end);
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000690 DOUT << " +" << LR << '\n';
Evan Chengb371f452007-02-19 21:49:54 +0000691}
692
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000693/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000694/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000695/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000696/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000697void LiveIntervals::computeIntervals() {
Dale Johannesen91aac102008-09-17 21:13:11 +0000698
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000699 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
700 << "********** Function: "
701 << ((Value*)mf_->getFunction())->getName() << '\n';
Owen Anderson7fbad272008-07-23 21:37:49 +0000702
Chris Lattner428b92e2006-09-15 03:57:23 +0000703 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
704 MBBI != E; ++MBBI) {
705 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +0000706 // Track the index of the current machine instr.
707 unsigned MIIndex = getMBBStartIdx(MBB);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000708 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000709
Chris Lattner428b92e2006-09-15 03:57:23 +0000710 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000711
Dan Gohmancb406c22007-10-03 19:26:29 +0000712 // Create intervals for live-ins to this BB first.
713 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
714 LE = MBB->livein_end(); LI != LE; ++LI) {
715 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
716 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000717 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000718 if (!hasInterval(*AS))
719 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
720 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000721 }
722
Owen Anderson99500ae2008-09-15 22:00:38 +0000723 // Skip over empty initial indices.
724 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
725 getInstructionFromIndex(MIIndex) == 0)
726 MIIndex += InstrSlots::NUM;
727
Chris Lattner428b92e2006-09-15 03:57:23 +0000728 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000729 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000730
Evan Cheng438f7bc2006-11-10 08:43:01 +0000731 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000732 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
733 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000734 // handle register defs - build intervals
Dan Gohmand735b802008-10-03 15:45:36 +0000735 if (MO.isReg() && MO.getReg() && MO.isDef()) {
Evan Chengef0732d2008-07-10 07:35:43 +0000736 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Dale Johannesen91aac102008-09-17 21:13:11 +0000737 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000738 }
Evan Cheng99fe34b2008-10-18 05:18:55 +0000739
740 // Skip over the empty slots after each instruction.
741 unsigned Slots = MI->getDesc().getNumDefs();
742 if (Slots == 0)
743 Slots = 1;
744 MIIndex += InstrSlots::NUM * Slots;
Owen Anderson7fbad272008-07-23 21:37:49 +0000745
746 // Skip over empty indices.
747 while (MIIndex / InstrSlots::NUM < i2miMap_.size() &&
748 getInstructionFromIndex(MIIndex) == 0)
749 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000750 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000751 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000752}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000753
Evan Chengd0e32c52008-10-29 05:06:14 +0000754bool LiveIntervals::findLiveInMBBs(unsigned Start, unsigned End,
Evan Chenga5bfc972007-10-17 06:53:44 +0000755 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +0000756 std::vector<IdxMBBPair>::const_iterator I =
Evan Chengd0e32c52008-10-29 05:06:14 +0000757 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
Evan Cheng4ca980e2007-10-17 02:10:22 +0000758
759 bool ResVal = false;
760 while (I != Idx2MBBMap.end()) {
Evan Chengd0e32c52008-10-29 05:06:14 +0000761 if (I->first > End)
Evan Cheng4ca980e2007-10-17 02:10:22 +0000762 break;
763 MBBs.push_back(I->second);
764 ResVal = true;
765 ++I;
766 }
767 return ResVal;
768}
769
Evan Chengd0e32c52008-10-29 05:06:14 +0000770bool LiveIntervals::findReachableMBBs(unsigned Start, unsigned End,
771 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
772 std::vector<IdxMBBPair>::const_iterator I =
773 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
774
775 bool ResVal = false;
776 while (I != Idx2MBBMap.end()) {
777 if (I->first > End)
778 break;
779 MachineBasicBlock *MBB = I->second;
780 if (getMBBEndIdx(MBB) > End)
781 break;
782 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
783 SE = MBB->succ_end(); SI != SE; ++SI)
784 MBBs.push_back(*SI);
785 ResVal = true;
786 ++I;
787 }
788 return ResVal;
789}
790
Owen Anderson03857b22008-08-13 21:49:13 +0000791LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000792 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ?
Jim Laskey7902c752006-11-07 12:25:45 +0000793 HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000794 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000795}
Evan Chengf2fbca62007-11-12 06:35:08 +0000796
Evan Chengc8d044e2008-02-15 18:24:29 +0000797/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
798/// copy field and returns the source register that defines it.
799unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
800 if (!VNI->copy)
801 return 0;
802
803 if (VNI->copy->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)
804 return VNI->copy->getOperand(1).getReg();
Evan Cheng7e073ba2008-04-09 20:57:25 +0000805 if (VNI->copy->getOpcode() == TargetInstrInfo::INSERT_SUBREG)
806 return VNI->copy->getOperand(2).getReg();
Evan Chengc8d044e2008-02-15 18:24:29 +0000807 unsigned SrcReg, DstReg;
808 if (tii_->isMoveInstr(*VNI->copy, SrcReg, DstReg))
809 return SrcReg;
810 assert(0 && "Unrecognized copy instruction!");
811 return 0;
812}
Evan Chengf2fbca62007-11-12 06:35:08 +0000813
814//===----------------------------------------------------------------------===//
815// Register allocator hooks.
816//
817
Evan Chengd70dbb52008-02-22 09:24:50 +0000818/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
819/// allow one) virtual register operand, then its uses are implicitly using
820/// the register. Returns the virtual register.
821unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
822 MachineInstr *MI) const {
823 unsigned RegOp = 0;
824 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
825 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000826 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000827 continue;
828 unsigned Reg = MO.getReg();
829 if (Reg == 0 || Reg == li.reg)
830 continue;
831 // FIXME: For now, only remat MI with at most one register operand.
832 assert(!RegOp &&
833 "Can't rematerialize instruction with multiple register operand!");
834 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000835#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000836 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000837#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000838 }
839 return RegOp;
840}
841
842/// isValNoAvailableAt - Return true if the val# of the specified interval
843/// which reaches the given instruction also reaches the specified use index.
844bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
845 unsigned UseIdx) const {
846 unsigned Index = getInstructionIndex(MI);
847 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
848 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
849 return UI != li.end() && UI->valno == ValNo;
850}
851
Evan Chengf2fbca62007-11-12 06:35:08 +0000852/// isReMaterializable - Returns true if the definition MI of the specified
853/// val# of the specified interval is re-materializable.
854bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000855 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000856 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000857 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000858 if (DisableReMat)
859 return false;
860
Evan Cheng20ccded2008-03-15 00:19:36 +0000861 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +0000862 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000863
864 int FrameIdx = 0;
865 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +0000866 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000867 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
868 // this but remember this is not safe to fold into a two-address
869 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +0000870 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +0000871 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000872
Dan Gohman6d69ba82008-07-25 00:02:30 +0000873 // If the target-specific rules don't identify an instruction as
874 // being trivially rematerializable, use some target-independent
875 // rules.
876 if (!MI->getDesc().isRematerializable() ||
877 !tii_->isTriviallyReMaterializable(MI)) {
Dan Gohman4c8f8702008-07-25 15:08:37 +0000878 if (!EnableAggressiveRemat)
879 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000880
Dan Gohman0471a792008-07-28 18:43:51 +0000881 // If the instruction accesses memory but the memoperands have been lost,
Dan Gohman6d69ba82008-07-25 00:02:30 +0000882 // we can't analyze it.
883 const TargetInstrDesc &TID = MI->getDesc();
884 if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty())
885 return false;
886
887 // Avoid instructions obviously unsafe for remat.
888 if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable())
889 return false;
890
891 // If the instruction accesses memory and the memory could be non-constant,
892 // assume the instruction is not rematerializable.
Evan Chengdc377862008-09-30 15:44:16 +0000893 for (std::list<MachineMemOperand>::const_iterator
894 I = MI->memoperands_begin(), E = MI->memoperands_end(); I != E; ++I){
Dan Gohman6d69ba82008-07-25 00:02:30 +0000895 const MachineMemOperand &MMO = *I;
896 if (MMO.isVolatile() || MMO.isStore())
897 return false;
898 const Value *V = MMO.getValue();
899 if (!V)
900 return false;
901 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
902 if (!PSV->isConstant(mf_->getFrameInfo()))
Evan Chengd70dbb52008-02-22 09:24:50 +0000903 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000904 } else if (!aa_->pointsToConstantMemory(V))
905 return false;
906 }
907
908 // If any of the registers accessed are non-constant, conservatively assume
909 // the instruction is not rematerializable.
910 unsigned ImpUse = 0;
911 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
912 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000913 if (MO.isReg()) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000914 unsigned Reg = MO.getReg();
915 if (Reg == 0)
916 continue;
917 if (TargetRegisterInfo::isPhysicalRegister(Reg))
918 return false;
919
920 // Only allow one def, and that in the first operand.
921 if (MO.isDef() != (i == 0))
922 return false;
923
924 // Only allow constant-valued registers.
925 bool IsLiveIn = mri_->isLiveIn(Reg);
926 MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg),
927 E = mri_->def_end();
928
929 // For the def, it should be the only def.
930 if (MO.isDef() && (next(I) != E || IsLiveIn))
931 return false;
932
933 if (MO.isUse()) {
934 // Only allow one use other register use, as that's all the
935 // remat mechanisms support currently.
936 if (Reg != li.reg) {
937 if (ImpUse == 0)
938 ImpUse = Reg;
939 else if (Reg != ImpUse)
940 return false;
941 }
942 // For uses, there should be only one associate def.
943 if (I != E && (next(I) != E || IsLiveIn))
944 return false;
945 }
Evan Chengd70dbb52008-02-22 09:24:50 +0000946 }
947 }
Evan Cheng5ef3a042007-12-06 00:01:56 +0000948 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000949
Dan Gohman6d69ba82008-07-25 00:02:30 +0000950 unsigned ImpUse = getReMatImplicitUse(li, MI);
951 if (ImpUse) {
952 const LiveInterval &ImpLi = getInterval(ImpUse);
953 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
954 re = mri_->use_end(); ri != re; ++ri) {
955 MachineInstr *UseMI = &*ri;
956 unsigned UseIdx = getInstructionIndex(UseMI);
957 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
958 continue;
959 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
960 return false;
961 }
Evan Chengdc377862008-09-30 15:44:16 +0000962
963 // If a register operand of the re-materialized instruction is going to
964 // be spilled next, then it's not legal to re-materialize this instruction.
965 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
966 if (ImpUse == SpillIs[i]->reg)
967 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000968 }
969 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000970}
971
Evan Cheng06587492008-10-24 02:05:00 +0000972/// isReMaterializable - Returns true if the definition MI of the specified
973/// val# of the specified interval is re-materializable.
974bool LiveIntervals::isReMaterializable(const LiveInterval &li,
975 const VNInfo *ValNo, MachineInstr *MI) {
976 SmallVector<LiveInterval*, 4> Dummy1;
977 bool Dummy2;
978 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
979}
980
Evan Cheng5ef3a042007-12-06 00:01:56 +0000981/// isReMaterializable - Returns true if every definition of MI of every
982/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000983bool LiveIntervals::isReMaterializable(const LiveInterval &li,
984 SmallVectorImpl<LiveInterval*> &SpillIs,
985 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000986 isLoad = false;
987 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
988 i != e; ++i) {
989 const VNInfo *VNI = *i;
990 unsigned DefIdx = VNI->def;
991 if (DefIdx == ~1U)
992 continue; // Dead val#.
993 // Is the def for the val# rematerializable?
994 if (DefIdx == ~0u)
995 return false;
996 MachineInstr *ReMatDefMI = getInstructionFromIndex(DefIdx);
997 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000998 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000999 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001000 return false;
1001 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001002 }
1003 return true;
1004}
1005
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001006/// FilterFoldedOps - Filter out two-address use operands. Return
1007/// true if it finds any issue with the operands that ought to prevent
1008/// folding.
1009static bool FilterFoldedOps(MachineInstr *MI,
1010 SmallVector<unsigned, 2> &Ops,
1011 unsigned &MRInfo,
1012 SmallVector<unsigned, 2> &FoldOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +00001013 const TargetInstrDesc &TID = MI->getDesc();
Evan Cheng6e141fd2007-12-12 23:12:09 +00001014
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001015 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +00001016 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
1017 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +00001018 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +00001019 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +00001020 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001021 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001022 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +00001023 MRInfo |= (unsigned)VirtRegMap::isMod;
1024 else {
1025 // Filter out two-address use operand(s).
Evan Chengd70dbb52008-02-22 09:24:50 +00001026 if (!MO.isImplicit() &&
1027 TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) {
Evan Chengaee4af62007-12-02 08:30:39 +00001028 MRInfo = VirtRegMap::isModRef;
1029 continue;
1030 }
1031 MRInfo |= (unsigned)VirtRegMap::isRef;
1032 }
1033 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +00001034 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001035 return false;
1036}
1037
1038
1039/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
1040/// slot / to reg or any rematerialized load into ith operand of specified
1041/// MI. If it is successul, MI is updated with the newly created MI and
1042/// returns true.
1043bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
1044 VirtRegMap &vrm, MachineInstr *DefMI,
1045 unsigned InstrIdx,
1046 SmallVector<unsigned, 2> &Ops,
1047 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001048 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +00001049 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001050 RemoveMachineInstrFromMaps(MI);
1051 vrm.RemoveMachineInstrFromMaps(MI);
1052 MI->eraseFromParent();
1053 ++numFolds;
1054 return true;
1055 }
1056
1057 // Filter the list of operand indexes that are to be folded. Abort if
1058 // any operand will prevent folding.
1059 unsigned MRInfo = 0;
1060 SmallVector<unsigned, 2> FoldOps;
1061 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1062 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001063
Evan Cheng427f4c12008-03-31 23:19:51 +00001064 // The only time it's safe to fold into a two address instruction is when
1065 // it's folding reload and spill from / into a spill stack slot.
1066 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001067 return false;
1068
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001069 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
1070 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001071 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001072 // Remember this instruction uses the spill slot.
1073 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1074
Evan Chengf2fbca62007-11-12 06:35:08 +00001075 // Attempt to fold the memory reference into the instruction. If
1076 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001077 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001078 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001079 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001080 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001081 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001082 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001083 mi2iMap_.erase(MI);
Evan Chengcddbb832007-11-30 21:23:43 +00001084 i2miMap_[InstrIdx /InstrSlots::NUM] = fmi;
1085 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +00001086 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001087 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001088 return true;
1089 }
1090 return false;
1091}
1092
Evan Cheng018f9b02007-12-05 03:22:34 +00001093/// canFoldMemoryOperand - Returns true if the specified load / store
1094/// folding is possible.
1095bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001096 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001097 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001098 // Filter the list of operand indexes that are to be folded. Abort if
1099 // any operand will prevent folding.
1100 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001101 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001102 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1103 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001104
Evan Cheng3c75ba82008-04-01 21:37:32 +00001105 // It's only legal to remat for a use, not a def.
1106 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001107 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001108
Evan Chengd70dbb52008-02-22 09:24:50 +00001109 return tii_->canFoldMemoryOperand(MI, FoldOps);
1110}
1111
Evan Cheng81a03822007-11-17 00:40:40 +00001112bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
1113 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
1114 for (LiveInterval::Ranges::const_iterator
1115 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1116 std::vector<IdxMBBPair>::const_iterator II =
1117 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
1118 if (II == Idx2MBBMap.end())
1119 continue;
1120 if (I->end > II->first) // crossing a MBB.
1121 return false;
1122 MBBs.insert(II->second);
1123 if (MBBs.size() > 1)
1124 return false;
1125 }
1126 return true;
1127}
1128
Evan Chengd70dbb52008-02-22 09:24:50 +00001129/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1130/// interval on to-be re-materialized operands of MI) with new register.
1131void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1132 MachineInstr *MI, unsigned NewVReg,
1133 VirtRegMap &vrm) {
1134 // There is an implicit use. That means one of the other operand is
1135 // being remat'ed and the remat'ed instruction has li.reg as an
1136 // use operand. Make sure we rewrite that as well.
1137 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1138 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001139 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001140 continue;
1141 unsigned Reg = MO.getReg();
1142 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1143 continue;
1144 if (!vrm.isReMaterialized(Reg))
1145 continue;
1146 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001147 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1148 if (UseMO)
1149 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001150 }
1151}
1152
Evan Chengf2fbca62007-11-12 06:35:08 +00001153/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1154/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001155bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001156rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
1157 bool TrySplit, unsigned index, unsigned end, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001158 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001159 unsigned Slot, int LdSlot,
1160 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001161 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001162 const TargetRegisterClass* rc,
1163 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001164 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001165 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001166 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001167 std::vector<LiveInterval*> &NewLIs, float &SSWeight) {
1168 MachineBasicBlock *MBB = MI->getParent();
1169 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Cheng018f9b02007-12-05 03:22:34 +00001170 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001171 RestartInstruction:
1172 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1173 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001174 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001175 continue;
1176 unsigned Reg = mop.getReg();
1177 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001178 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001179 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001180 if (Reg != li.reg)
1181 continue;
1182
1183 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001184 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001185 int FoldSlot = Slot;
1186 if (DefIsReMat) {
1187 // If this is the rematerializable definition MI itself and
1188 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001189 if (MI == ReMatOrigDefMI && CanDelete) {
Evan Chengcddbb832007-11-30 21:23:43 +00001190 DOUT << "\t\t\t\tErasing re-materlizable def: ";
1191 DOUT << MI << '\n';
Evan Chengf2fbca62007-11-12 06:35:08 +00001192 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001193 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001194 MI->eraseFromParent();
1195 break;
1196 }
1197
1198 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001199 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001200 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001201 if (isLoad) {
1202 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1203 FoldSS = isLoadSS;
1204 FoldSlot = LdSlot;
1205 }
1206 }
1207
Evan Chengf2fbca62007-11-12 06:35:08 +00001208 // Scan all of the operands of this instruction rewriting operands
1209 // to use NewVReg instead of li.reg as appropriate. We do this for
1210 // two reasons:
1211 //
1212 // 1. If the instr reads the same spilled vreg multiple times, we
1213 // want to reuse the NewVReg.
1214 // 2. If the instr is a two-addr instruction, we are required to
1215 // keep the src/dst regs pinned.
1216 //
1217 // Keep track of whether we replace a use and/or def so that we can
1218 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001219
Evan Cheng81a03822007-11-17 00:40:40 +00001220 HasUse = mop.isUse();
1221 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001222 SmallVector<unsigned, 2> Ops;
1223 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001224 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001225 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001226 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001227 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001228 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001229 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001230 continue;
1231 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001232 Ops.push_back(j);
1233 HasUse |= MOj.isUse();
1234 HasDef |= MOj.isDef();
Evan Chengf2fbca62007-11-12 06:35:08 +00001235 }
1236 }
1237
Evan Cheng79a796c2008-07-12 01:56:02 +00001238 if (HasUse && !li.liveAt(getUseIndex(index)))
1239 // Must be defined by an implicit def. It should not be spilled. Note,
1240 // this is for correctness reason. e.g.
1241 // 8 %reg1024<def> = IMPLICIT_DEF
1242 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1243 // The live range [12, 14) are not part of the r1024 live interval since
1244 // it's defined by an implicit def. It will not conflicts with live
1245 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001246 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001247 // the INSERT_SUBREG and both target registers that would overlap.
1248 HasUse = false;
1249
Evan Cheng9c3c2212008-06-06 07:54:39 +00001250 // Update stack slot spill weight if we are splitting.
Evan Chengc3417602008-06-21 06:45:54 +00001251 float Weight = getSpillWeight(HasDef, HasUse, loopDepth);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001252 if (!TrySplit)
1253 SSWeight += Weight;
1254
David Greene26b86a02008-10-27 17:38:59 +00001255 // Create a new virtual register for the spill interval.
1256 // Create the new register now so we can map the fold instruction
1257 // to the new register so when it is unfolded we get the correct
1258 // answer.
1259 bool CreatedNewVReg = false;
1260 if (NewVReg == 0) {
1261 NewVReg = mri_->createVirtualRegister(rc);
1262 vrm.grow();
1263 CreatedNewVReg = true;
1264 }
1265
Evan Cheng9c3c2212008-06-06 07:54:39 +00001266 if (!TryFold)
1267 CanFold = false;
1268 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001269 // Do not fold load / store here if we are splitting. We'll find an
1270 // optimal point to insert a load / store later.
1271 if (!TrySplit) {
1272 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001273 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001274 // Folding the load/store can completely change the instruction in
1275 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001276
1277 if (FoldSS) {
1278 // We need to give the new vreg the same stack slot as the
1279 // spilled interval.
1280 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1281 }
1282
Evan Cheng018f9b02007-12-05 03:22:34 +00001283 HasUse = false;
1284 HasDef = false;
1285 CanFold = false;
Evan Cheng9c3c2212008-06-06 07:54:39 +00001286 if (isRemoved(MI)) {
1287 SSWeight -= Weight;
Evan Cheng7e073ba2008-04-09 20:57:25 +00001288 break;
Evan Cheng9c3c2212008-06-06 07:54:39 +00001289 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001290 goto RestartInstruction;
1291 }
1292 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001293 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001294 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001295 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001296 }
Evan Chengcddbb832007-11-30 21:23:43 +00001297
Evan Chengcddbb832007-11-30 21:23:43 +00001298 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001299 if (mop.isImplicit())
1300 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001301
1302 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001303 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1304 MachineOperand &mopj = MI->getOperand(Ops[j]);
1305 mopj.setReg(NewVReg);
1306 if (mopj.isImplicit())
1307 rewriteImplicitOps(li, MI, NewVReg, vrm);
1308 }
Evan Chengcddbb832007-11-30 21:23:43 +00001309
Evan Cheng81a03822007-11-17 00:40:40 +00001310 if (CreatedNewVReg) {
1311 if (DefIsReMat) {
1312 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI/*, CanDelete*/);
Evan Chengd70dbb52008-02-22 09:24:50 +00001313 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001314 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001315 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001316 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001317 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001318 }
1319 if (!CanDelete || (HasUse && HasDef)) {
1320 // If this is a two-addr instruction then its use operands are
1321 // rematerializable but its def is not. It should be assigned a
1322 // stack slot.
1323 vrm.assignVirt2StackSlot(NewVReg, Slot);
1324 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001325 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001326 vrm.assignVirt2StackSlot(NewVReg, Slot);
1327 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001328 } else if (HasUse && HasDef &&
1329 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1330 // If this interval hasn't been assigned a stack slot (because earlier
1331 // def is a deleted remat def), do it now.
1332 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1333 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001334 }
1335
Evan Cheng313d4b82008-02-23 00:33:04 +00001336 // Re-matting an instruction with virtual register use. Add the
1337 // register as an implicit use on the use MI.
1338 if (DefIsReMat && ImpUse)
1339 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1340
Evan Chengf2fbca62007-11-12 06:35:08 +00001341 // create a new register interval for this spill / remat.
1342 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001343 if (CreatedNewVReg) {
1344 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001345 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001346 if (TrySplit)
1347 vrm.setIsSplitFromReg(NewVReg, li.reg);
1348 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001349
1350 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001351 if (CreatedNewVReg) {
1352 LiveRange LR(getLoadIndex(index), getUseIndex(index)+1,
1353 nI.getNextValue(~0U, 0, VNInfoAllocator));
1354 DOUT << " +" << LR;
1355 nI.addRange(LR);
1356 } else {
1357 // Extend the split live interval to this def / use.
1358 unsigned End = getUseIndex(index)+1;
1359 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1360 nI.getValNumInfo(nI.getNumValNums()-1));
1361 DOUT << " +" << LR;
1362 nI.addRange(LR);
1363 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001364 }
1365 if (HasDef) {
1366 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1367 nI.getNextValue(~0U, 0, VNInfoAllocator));
1368 DOUT << " +" << LR;
1369 nI.addRange(LR);
1370 }
Evan Cheng81a03822007-11-17 00:40:40 +00001371
Evan Chengf2fbca62007-11-12 06:35:08 +00001372 DOUT << "\t\t\t\tAdded new interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001373 nI.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001374 DOUT << '\n';
1375 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001376 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001377}
Evan Cheng81a03822007-11-17 00:40:40 +00001378bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001379 const VNInfo *VNI,
1380 MachineBasicBlock *MBB, unsigned Idx) const {
Evan Cheng81a03822007-11-17 00:40:40 +00001381 unsigned End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001382 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
1383 unsigned KillIdx = VNI->kills[j];
1384 if (KillIdx > Idx && KillIdx < End)
1385 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001386 }
1387 return false;
1388}
1389
Evan Cheng063284c2008-02-21 00:34:19 +00001390/// RewriteInfo - Keep track of machine instrs that will be rewritten
1391/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001392namespace {
1393 struct RewriteInfo {
1394 unsigned Index;
1395 MachineInstr *MI;
1396 bool HasUse;
1397 bool HasDef;
1398 RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d)
1399 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1400 };
Evan Cheng063284c2008-02-21 00:34:19 +00001401
Dan Gohman844731a2008-05-13 00:00:25 +00001402 struct RewriteInfoCompare {
1403 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1404 return LHS.Index < RHS.Index;
1405 }
1406 };
1407}
Evan Cheng063284c2008-02-21 00:34:19 +00001408
Evan Chengf2fbca62007-11-12 06:35:08 +00001409void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001410rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001411 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001412 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001413 unsigned Slot, int LdSlot,
1414 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001415 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001416 const TargetRegisterClass* rc,
1417 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001418 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001419 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001420 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001421 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001422 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1423 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001424 std::vector<LiveInterval*> &NewLIs, float &SSWeight) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001425 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001426 unsigned NewVReg = 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001427 unsigned start = getBaseIndex(I->start);
Evan Chengf2fbca62007-11-12 06:35:08 +00001428 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
Evan Chengf2fbca62007-11-12 06:35:08 +00001429
Evan Cheng063284c2008-02-21 00:34:19 +00001430 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001431 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001432 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001433 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1434 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001435 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001436 MachineOperand &O = ri.getOperand();
1437 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001438 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Evan Cheng063284c2008-02-21 00:34:19 +00001439 unsigned index = getInstructionIndex(MI);
1440 if (index < start || index >= end)
1441 continue;
Evan Cheng79a796c2008-07-12 01:56:02 +00001442 if (O.isUse() && !li.liveAt(getUseIndex(index)))
1443 // Must be defined by an implicit def. It should not be spilled. Note,
1444 // this is for correctness reason. e.g.
1445 // 8 %reg1024<def> = IMPLICIT_DEF
1446 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1447 // The live range [12, 14) are not part of the r1024 live interval since
1448 // it's defined by an implicit def. It will not conflicts with live
1449 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001450 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001451 // the INSERT_SUBREG and both target registers that would overlap.
1452 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001453 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1454 }
1455 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1456
Evan Cheng313d4b82008-02-23 00:33:04 +00001457 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001458 // Now rewrite the defs and uses.
1459 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1460 RewriteInfo &rwi = RewriteMIs[i];
1461 ++i;
1462 unsigned index = rwi.Index;
1463 bool MIHasUse = rwi.HasUse;
1464 bool MIHasDef = rwi.HasDef;
1465 MachineInstr *MI = rwi.MI;
1466 // If MI def and/or use the same register multiple times, then there
1467 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001468 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001469 while (i != e && RewriteMIs[i].MI == MI) {
1470 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001471 bool isUse = RewriteMIs[i].HasUse;
1472 if (isUse) ++NumUses;
1473 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001474 MIHasDef |= RewriteMIs[i].HasDef;
1475 ++i;
1476 }
Evan Cheng81a03822007-11-17 00:40:40 +00001477 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001478
Evan Cheng0a891ed2008-05-23 23:00:04 +00001479 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001480 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001481 // register interval's spill weight to HUGE_VALF to prevent it from
1482 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001483 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001484 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001485 }
1486
Evan Cheng063284c2008-02-21 00:34:19 +00001487 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001488 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001489 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001490 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001491 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001492 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001493 // One common case:
1494 // x = use
1495 // ...
1496 // ...
1497 // def = ...
1498 // = use
1499 // It's better to start a new interval to avoid artifically
1500 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001501 if (MIHasDef && !MIHasUse) {
1502 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001503 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001504 }
1505 }
Evan Chengcada2452007-11-28 01:28:46 +00001506 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001507
1508 bool IsNew = ThisVReg == 0;
1509 if (IsNew) {
1510 // This ends the previous live interval. If all of its def / use
1511 // can be folded, give it a low spill weight.
1512 if (NewVReg && TrySplit && AllCanFold) {
1513 LiveInterval &nI = getOrCreateInterval(NewVReg);
1514 nI.weight /= 10.0F;
1515 }
1516 AllCanFold = true;
1517 }
1518 NewVReg = ThisVReg;
1519
Evan Cheng81a03822007-11-17 00:40:40 +00001520 bool HasDef = false;
1521 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001522 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001523 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1524 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1525 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
1526 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001527 if (!HasDef && !HasUse)
1528 continue;
1529
Evan Cheng018f9b02007-12-05 03:22:34 +00001530 AllCanFold &= CanFold;
1531
Evan Cheng81a03822007-11-17 00:40:40 +00001532 // Update weight of spill interval.
1533 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001534 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001535 // The spill weight is now infinity as it cannot be spilled again.
1536 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001537 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001538 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001539
1540 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001541 if (HasDef) {
1542 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001543 bool HasKill = false;
1544 if (!HasUse)
1545 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1546 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001547 // If this is a two-address code, then this index starts a new VNInfo.
Evan Cheng3f32d652008-06-04 09:18:41 +00001548 const VNInfo *VNI = li.findDefinedVNInfo(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001549 if (VNI)
1550 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1551 }
Owen Anderson28998312008-08-13 22:28:50 +00001552 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001553 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001554 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001555 if (SII == SpillIdxes.end()) {
1556 std::vector<SRInfo> S;
1557 S.push_back(SRInfo(index, NewVReg, true));
1558 SpillIdxes.insert(std::make_pair(MBBId, S));
1559 } else if (SII->second.back().vreg != NewVReg) {
1560 SII->second.push_back(SRInfo(index, NewVReg, true));
1561 } else if ((int)index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001562 // If there is an earlier def and this is a two-address
1563 // instruction, then it's not possible to fold the store (which
1564 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001565 SRInfo &Info = SII->second.back();
1566 Info.index = index;
1567 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001568 }
1569 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001570 } else if (SII != SpillIdxes.end() &&
1571 SII->second.back().vreg == NewVReg &&
1572 (int)index > SII->second.back().index) {
1573 // There is an earlier def that's not killed (must be two-address).
1574 // The spill is no longer needed.
1575 SII->second.pop_back();
1576 if (SII->second.empty()) {
1577 SpillIdxes.erase(MBBId);
1578 SpillMBBs.reset(MBBId);
1579 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001580 }
1581 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001582 }
1583
1584 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001585 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001586 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001587 if (SII != SpillIdxes.end() &&
1588 SII->second.back().vreg == NewVReg &&
1589 (int)index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001590 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001591 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001592 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001593 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001594 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001595 // If we are splitting live intervals, only fold if it's the first
1596 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001597 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001598 else if (IsNew) {
1599 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001600 if (RII == RestoreIdxes.end()) {
1601 std::vector<SRInfo> Infos;
1602 Infos.push_back(SRInfo(index, NewVReg, true));
1603 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1604 } else {
1605 RII->second.push_back(SRInfo(index, NewVReg, true));
1606 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001607 RestoreMBBs.set(MBBId);
1608 }
1609 }
1610
1611 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001612 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001613 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001614 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001615
1616 if (NewVReg && TrySplit && AllCanFold) {
1617 // If all of its def / use can be folded, give it a low spill weight.
1618 LiveInterval &nI = getOrCreateInterval(NewVReg);
1619 nI.weight /= 10.0F;
1620 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001621}
1622
Evan Cheng1953d0c2007-11-29 10:12:14 +00001623bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr,
1624 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001625 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001626 if (!RestoreMBBs[Id])
1627 return false;
1628 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1629 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1630 if (Restores[i].index == index &&
1631 Restores[i].vreg == vr &&
1632 Restores[i].canFold)
1633 return true;
1634 return false;
1635}
1636
1637void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr,
1638 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001639 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001640 if (!RestoreMBBs[Id])
1641 return;
1642 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1643 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1644 if (Restores[i].index == index && Restores[i].vreg)
1645 Restores[i].index = -1;
1646}
Evan Cheng81a03822007-11-17 00:40:40 +00001647
Evan Cheng4cce6b42008-04-11 17:53:36 +00001648/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1649/// spilled and create empty intervals for their uses.
1650void
1651LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1652 const TargetRegisterClass* rc,
1653 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001654 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1655 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001656 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001657 MachineInstr *MI = &*ri;
1658 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001659 if (O.isDef()) {
1660 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1661 "Register def was not rewritten?");
1662 RemoveMachineInstrFromMaps(MI);
1663 vrm.RemoveMachineInstrFromMaps(MI);
1664 MI->eraseFromParent();
1665 } else {
1666 // This must be an use of an implicit_def so it's not part of the live
1667 // interval. Create a new empty live interval for it.
1668 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1669 unsigned NewVReg = mri_->createVirtualRegister(rc);
1670 vrm.grow();
1671 vrm.setIsImplicitlyDefined(NewVReg);
1672 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1673 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1674 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001675 if (MO.isReg() && MO.getReg() == li.reg)
Evan Cheng4cce6b42008-04-11 17:53:36 +00001676 MO.setReg(NewVReg);
1677 }
1678 }
Evan Cheng419852c2008-04-03 16:39:43 +00001679 }
1680}
1681
Owen Anderson133f10f2008-08-18 19:52:22 +00001682namespace {
1683 struct LISorter {
1684 bool operator()(LiveInterval* A, LiveInterval* B) {
1685 return A->beginNumber() < B->beginNumber();
1686 }
1687 };
1688}
Evan Cheng81a03822007-11-17 00:40:40 +00001689
Evan Chengf2fbca62007-11-12 06:35:08 +00001690std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001691addIntervalsForSpillsFast(const LiveInterval &li,
1692 const MachineLoopInfo *loopInfo,
1693 VirtRegMap &vrm, float& SSWeight) {
Owen Anderson17197312008-08-18 23:41:04 +00001694 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001695
1696 std::vector<LiveInterval*> added;
1697
1698 assert(li.weight != HUGE_VALF &&
1699 "attempt to spill already spilled interval!");
1700
1701 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
1702 DEBUG(li.dump());
1703 DOUT << '\n';
1704
1705 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1706
Owen Anderson9a032932008-08-18 21:20:32 +00001707 SSWeight = 0.0f;
1708
Owen Andersona41e47a2008-08-19 22:12:11 +00001709 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1710 while (RI != mri_->reg_end()) {
1711 MachineInstr* MI = &*RI;
1712
1713 SmallVector<unsigned, 2> Indices;
1714 bool HasUse = false;
1715 bool HasDef = false;
1716
1717 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1718 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001719 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001720
1721 HasUse |= MI->getOperand(i).isUse();
1722 HasDef |= MI->getOperand(i).isDef();
1723
1724 Indices.push_back(i);
1725 }
1726
1727 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1728 Indices, true, slot, li.reg)) {
1729 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001730 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001731 vrm.assignVirt2StackSlot(NewVReg, slot);
1732
Owen Andersona41e47a2008-08-19 22:12:11 +00001733 // create a new register for this spill
1734 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00001735
Owen Andersona41e47a2008-08-19 22:12:11 +00001736 // the spill weight is now infinity as it
1737 // cannot be spilled again
1738 nI.weight = HUGE_VALF;
1739
1740 // Rewrite register operands to use the new vreg.
1741 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1742 E = Indices.end(); I != E; ++I) {
1743 MI->getOperand(*I).setReg(NewVReg);
1744
1745 if (MI->getOperand(*I).isUse())
1746 MI->getOperand(*I).setIsKill(true);
1747 }
1748
1749 // Fill in the new live interval.
1750 unsigned index = getInstructionIndex(MI);
1751 if (HasUse) {
1752 LiveRange LR(getLoadIndex(index), getUseIndex(index),
1753 nI.getNextValue(~0U, 0, getVNInfoAllocator()));
1754 DOUT << " +" << LR;
1755 nI.addRange(LR);
1756 vrm.addRestorePoint(NewVReg, MI);
1757 }
1758 if (HasDef) {
1759 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1760 nI.getNextValue(~0U, 0, getVNInfoAllocator()));
1761 DOUT << " +" << LR;
1762 nI.addRange(LR);
1763 vrm.addSpillPoint(NewVReg, true, MI);
1764 }
1765
Owen Anderson17197312008-08-18 23:41:04 +00001766 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001767
Owen Andersona41e47a2008-08-19 22:12:11 +00001768 DOUT << "\t\t\t\tadded new interval: ";
1769 DEBUG(nI.dump());
1770 DOUT << '\n';
1771
1772 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
1773 if (HasUse) {
1774 if (HasDef)
1775 SSWeight += getSpillWeight(true, true, loopDepth);
1776 else
1777 SSWeight += getSpillWeight(false, true, loopDepth);
1778 } else
1779 SSWeight += getSpillWeight(true, false, loopDepth);
1780 }
Owen Anderson9a032932008-08-18 21:20:32 +00001781
Owen Anderson9a032932008-08-18 21:20:32 +00001782
Owen Andersona41e47a2008-08-19 22:12:11 +00001783 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001784 }
Owen Andersond6664312008-08-18 18:05:32 +00001785
Owen Andersona41e47a2008-08-19 22:12:11 +00001786 // Clients expect the new intervals to be returned in sorted order.
Owen Anderson133f10f2008-08-18 19:52:22 +00001787 std::sort(added.begin(), added.end(), LISorter());
1788
Owen Andersond6664312008-08-18 18:05:32 +00001789 return added;
1790}
1791
1792std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001793addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001794 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001795 const MachineLoopInfo *loopInfo, VirtRegMap &vrm,
1796 float &SSWeight) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001797
1798 if (EnableFastSpilling)
1799 return addIntervalsForSpillsFast(li, loopInfo, vrm, SSWeight);
1800
Evan Chengf2fbca62007-11-12 06:35:08 +00001801 assert(li.weight != HUGE_VALF &&
1802 "attempt to spill already spilled interval!");
1803
1804 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001805 li.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001806 DOUT << '\n';
1807
Evan Cheng9c3c2212008-06-06 07:54:39 +00001808 // Spill slot weight.
1809 SSWeight = 0.0f;
1810
Evan Cheng81a03822007-11-17 00:40:40 +00001811 // Each bit specify whether it a spill is required in the MBB.
1812 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001813 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001814 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001815 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1816 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001817 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001818 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001819
1820 unsigned NumValNums = li.getNumValNums();
1821 SmallVector<MachineInstr*, 4> ReMatDefs;
1822 ReMatDefs.resize(NumValNums, NULL);
1823 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1824 ReMatOrigDefs.resize(NumValNums, NULL);
1825 SmallVector<int, 4> ReMatIds;
1826 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1827 BitVector ReMatDelete(NumValNums);
1828 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1829
Evan Cheng81a03822007-11-17 00:40:40 +00001830 // Spilling a split live interval. It cannot be split any further. Also,
1831 // it's also guaranteed to be a single val# / range interval.
1832 if (vrm.getPreSplitReg(li.reg)) {
1833 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001834 // Unset the split kill marker on the last use.
1835 unsigned KillIdx = vrm.getKillPoint(li.reg);
1836 if (KillIdx) {
1837 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1838 assert(KillMI && "Last use disappeared?");
1839 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1840 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001841 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001842 }
Evan Chengadf85902007-12-05 09:51:10 +00001843 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001844 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1845 Slot = vrm.getStackSlot(li.reg);
1846 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1847 MachineInstr *ReMatDefMI = DefIsReMat ?
1848 vrm.getReMaterializedMI(li.reg) : NULL;
1849 int LdSlot = 0;
1850 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1851 bool isLoad = isLoadSS ||
Chris Lattner749c6f62008-01-07 07:27:27 +00001852 (DefIsReMat && (ReMatDefMI->getDesc().isSimpleLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001853 bool IsFirstRange = true;
1854 for (LiveInterval::Ranges::const_iterator
1855 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1856 // If this is a split live interval with multiple ranges, it means there
1857 // are two-address instructions that re-defined the value. Only the
1858 // first def can be rematerialized!
1859 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001860 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001861 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1862 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001863 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001864 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001865 MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001866 } else {
1867 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1868 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001869 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001870 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001871 MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001872 }
1873 IsFirstRange = false;
1874 }
Evan Cheng419852c2008-04-03 16:39:43 +00001875
Evan Cheng9c3c2212008-06-06 07:54:39 +00001876 SSWeight = 0.0f; // Already accounted for when split.
Evan Cheng4cce6b42008-04-11 17:53:36 +00001877 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001878 return NewLIs;
1879 }
1880
1881 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001882 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
1883 TrySplit = false;
1884 if (TrySplit)
1885 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001886 bool NeedStackSlot = false;
1887 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1888 i != e; ++i) {
1889 const VNInfo *VNI = *i;
1890 unsigned VN = VNI->id;
1891 unsigned DefIdx = VNI->def;
1892 if (DefIdx == ~1U)
1893 continue; // Dead val#.
1894 // Is the def for the val# rematerializable?
Evan Cheng81a03822007-11-17 00:40:40 +00001895 MachineInstr *ReMatDefMI = (DefIdx == ~0u)
1896 ? 0 : getInstructionFromIndex(DefIdx);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001897 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001898 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001899 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001900 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001901 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001902 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
1903 ClonedMIs.push_back(Clone);
1904 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001905
1906 bool CanDelete = true;
Evan Chengc3fc7d92007-11-29 09:49:23 +00001907 if (VNI->hasPHIKill) {
1908 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001909 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001910 CanDelete = false;
1911 // Need a stack slot if there is any live range where uses cannot be
1912 // rematerialized.
1913 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001914 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001915 if (CanDelete)
1916 ReMatDelete.set(VN);
1917 } else {
1918 // Need a stack slot if there is any live range where uses cannot be
1919 // rematerialized.
1920 NeedStackSlot = true;
1921 }
1922 }
1923
1924 // One stack slot per live interval.
Evan Cheng81a03822007-11-17 00:40:40 +00001925 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0)
Evan Chengf2fbca62007-11-12 06:35:08 +00001926 Slot = vrm.assignVirt2StackSlot(li.reg);
1927
1928 // Create new intervals and rewrite defs and uses.
1929 for (LiveInterval::Ranges::const_iterator
1930 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001931 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1932 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1933 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001934 bool CanDelete = ReMatDelete[I->valno->id];
1935 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001936 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001937 bool isLoad = isLoadSS ||
Chris Lattner749c6f62008-01-07 07:27:27 +00001938 (DefIsReMat && ReMatDefMI->getDesc().isSimpleLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001939 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001940 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001941 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001942 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001943 MBBVRegsMap, NewLIs, SSWeight);
Evan Chengf2fbca62007-11-12 06:35:08 +00001944 }
1945
Evan Cheng0cbb1162007-11-29 01:06:25 +00001946 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001947 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001948 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001949 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001950 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001951
Evan Chengb50bb8c2007-12-05 08:16:32 +00001952 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001953 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001954 if (NeedStackSlot) {
1955 int Id = SpillMBBs.find_first();
1956 while (Id != -1) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001957 MachineBasicBlock *MBB = mf_->getBlockNumbered(Id);
1958 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001959 std::vector<SRInfo> &spills = SpillIdxes[Id];
1960 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
1961 int index = spills[i].index;
1962 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001963 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001964 bool isReMat = vrm.isReMaterialized(VReg);
1965 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001966 bool CanFold = false;
1967 bool FoundUse = false;
1968 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001969 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001970 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001971 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1972 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001973 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001974 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001975
1976 Ops.push_back(j);
1977 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001978 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001979 if (isReMat ||
1980 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1981 RestoreMBBs, RestoreIdxes))) {
1982 // MI has two-address uses of the same register. If the use
1983 // isn't the first and only use in the BB, then we can't fold
1984 // it. FIXME: Move this to rewriteInstructionsForSpills.
1985 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001986 break;
1987 }
Evan Chengaee4af62007-12-02 08:30:39 +00001988 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001989 }
1990 }
1991 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001992 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001993 if (CanFold && !Ops.empty()) {
1994 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001995 Folded = true;
Evan Chengf38d14f2007-12-05 09:05:34 +00001996 if (FoundUse > 0) {
Evan Chengaee4af62007-12-02 08:30:39 +00001997 // Also folded uses, do not issue a load.
1998 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Evan Chengf38d14f2007-12-05 09:05:34 +00001999 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
2000 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002001 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00002002 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002003 }
2004
Evan Cheng7e073ba2008-04-09 20:57:25 +00002005 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00002006 if (!Folded) {
2007 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
2008 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00002009 if (!MI->registerDefIsDead(nI.reg))
2010 // No need to spill a dead def.
2011 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002012 if (isKill)
2013 AddedKill.insert(&nI);
2014 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00002015
2016 // Update spill slot weight.
2017 if (!isReMat)
Evan Chengc3417602008-06-21 06:45:54 +00002018 SSWeight += getSpillWeight(true, false, loopDepth);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002019 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002020 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002021 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002022 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002023
Evan Cheng1953d0c2007-11-29 10:12:14 +00002024 int Id = RestoreMBBs.find_first();
2025 while (Id != -1) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002026 MachineBasicBlock *MBB = mf_->getBlockNumbered(Id);
2027 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
2028
Evan Cheng1953d0c2007-11-29 10:12:14 +00002029 std::vector<SRInfo> &restores = RestoreIdxes[Id];
2030 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
2031 int index = restores[i].index;
2032 if (index == -1)
2033 continue;
2034 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002035 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002036 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00002037 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002038 bool CanFold = false;
2039 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002040 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002041 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00002042 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2043 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002044 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00002045 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002046
Evan Cheng0cbb1162007-11-29 01:06:25 +00002047 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00002048 // If this restore were to be folded, it would have been folded
2049 // already.
2050 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00002051 break;
2052 }
Evan Chengaee4af62007-12-02 08:30:39 +00002053 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00002054 }
2055 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002056
2057 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002058 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002059 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002060 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00002061 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
2062 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002063 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2064 int LdSlot = 0;
2065 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2066 // If the rematerializable def is a load, also try to fold it.
Chris Lattner749c6f62008-01-07 07:27:27 +00002067 if (isLoadSS || ReMatDefMI->getDesc().isSimpleLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002068 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2069 Ops, isLoadSS, LdSlot, VReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00002070 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2071 if (ImpUse) {
2072 // Re-matting an instruction with virtual register use. Add the
2073 // register as an implicit use on the use MI and update the register
Evan Cheng24d2f8a2008-03-31 07:53:30 +00002074 // interval's spill weight to HUGE_VALF to prevent it from being
2075 // spilled.
Evan Chengd70dbb52008-02-22 09:24:50 +00002076 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00002077 ImpLi.weight = HUGE_VALF;
Evan Chengd70dbb52008-02-22 09:24:50 +00002078 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2079 }
Evan Chengaee4af62007-12-02 08:30:39 +00002080 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002081 }
2082 // If folding is not possible / failed, then tell the spiller to issue a
2083 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002084 if (Folded)
2085 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002086 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002087 vrm.addRestorePoint(VReg, MI);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002088
2089 // Update spill slot weight.
2090 if (!isReMat)
Evan Chengc3417602008-06-21 06:45:54 +00002091 SSWeight += getSpillWeight(false, true, loopDepth);
Evan Cheng81a03822007-11-17 00:40:40 +00002092 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002093 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002094 }
2095
Evan Chengb50bb8c2007-12-05 08:16:32 +00002096 // Finalize intervals: add kills, finalize spill weights, and filter out
2097 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002098 std::vector<LiveInterval*> RetNewLIs;
2099 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2100 LiveInterval *LI = NewLIs[i];
2101 if (!LI->empty()) {
Owen Anderson496bac52008-07-23 19:47:27 +00002102 LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002103 if (!AddedKill.count(LI)) {
2104 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Evan Chengd120ffd2007-12-05 10:24:35 +00002105 unsigned LastUseIdx = getBaseIndex(LR->end);
2106 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002107 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002108 assert(UseIdx != -1);
Evan Chengd70dbb52008-02-22 09:24:50 +00002109 if (LastUse->getOperand(UseIdx).isImplicit() ||
2110 LastUse->getDesc().getOperandConstraint(UseIdx,TOI::TIED_TO) == -1){
Evan Chengb50bb8c2007-12-05 08:16:32 +00002111 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002112 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002113 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002114 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002115 RetNewLIs.push_back(LI);
2116 }
2117 }
Evan Cheng81a03822007-11-17 00:40:40 +00002118
Evan Cheng4cce6b42008-04-11 17:53:36 +00002119 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002120 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002121}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002122
2123/// hasAllocatableSuperReg - Return true if the specified physical register has
2124/// any super register that's allocatable.
2125bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2126 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2127 if (allocatableRegs_[*AS] && hasInterval(*AS))
2128 return true;
2129 return false;
2130}
2131
2132/// getRepresentativeReg - Find the largest super register of the specified
2133/// physical register.
2134unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2135 // Find the largest super-register that is allocatable.
2136 unsigned BestReg = Reg;
2137 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2138 unsigned SuperReg = *AS;
2139 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2140 BestReg = SuperReg;
2141 break;
2142 }
2143 }
2144 return BestReg;
2145}
2146
2147/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2148/// specified interval that conflicts with the specified physical register.
2149unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2150 unsigned PhysReg) const {
2151 unsigned NumConflicts = 0;
2152 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2153 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2154 E = mri_->reg_end(); I != E; ++I) {
2155 MachineOperand &O = I.getOperand();
2156 MachineInstr *MI = O.getParent();
2157 unsigned Index = getInstructionIndex(MI);
2158 if (pli.liveAt(Index))
2159 ++NumConflicts;
2160 }
2161 return NumConflicts;
2162}
2163
2164/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
2165/// around all defs and uses of the specified interval.
2166void LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
2167 unsigned PhysReg, VirtRegMap &vrm) {
2168 unsigned SpillReg = getRepresentativeReg(PhysReg);
2169
2170 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2171 // If there are registers which alias PhysReg, but which are not a
2172 // sub-register of the chosen representative super register. Assert
2173 // since we can't handle it yet.
2174 assert(*AS == SpillReg || !allocatableRegs_[*AS] ||
2175 tri_->isSuperRegister(*AS, SpillReg));
2176
2177 LiveInterval &pli = getInterval(SpillReg);
2178 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2179 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2180 E = mri_->reg_end(); I != E; ++I) {
2181 MachineOperand &O = I.getOperand();
2182 MachineInstr *MI = O.getParent();
2183 if (SeenMIs.count(MI))
2184 continue;
2185 SeenMIs.insert(MI);
2186 unsigned Index = getInstructionIndex(MI);
2187 if (pli.liveAt(Index)) {
2188 vrm.addEmergencySpill(SpillReg, MI);
2189 pli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
2190 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
2191 if (!hasInterval(*AS))
2192 continue;
2193 LiveInterval &spli = getInterval(*AS);
2194 if (spli.liveAt(Index))
2195 spli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
2196 }
2197 }
2198 }
2199}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002200
2201LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
2202 MachineInstr* startInst) {
2203 LiveInterval& Interval = getOrCreateInterval(reg);
2204 VNInfo* VN = Interval.getNextValue(
2205 getInstructionIndex(startInst) + InstrSlots::DEF,
2206 startInst, getVNInfoAllocator());
2207 VN->hasPHIKill = true;
2208 VN->kills.push_back(getMBBEndIdx(startInst->getParent()));
2209 LiveRange LR(getInstructionIndex(startInst) + InstrSlots::DEF,
2210 getMBBEndIdx(startInst->getParent()) + 1, VN);
2211 Interval.addRange(LR);
2212
2213 return LR;
2214}