Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/LoopInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/LiveVariables.h" |
| 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineInstr.h" |
| 26 | #include "llvm/CodeGen/Passes.h" |
| 27 | #include "llvm/CodeGen/SSARegMap.h" |
| 28 | #include "llvm/Target/MRegisterInfo.h" |
| 29 | #include "llvm/Target/TargetInstrInfo.h" |
| 30 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 31 | #include "llvm/Support/CommandLine.h" |
| 32 | #include "llvm/Support/Debug.h" |
| 33 | #include "llvm/ADT/Statistic.h" |
| 34 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 35 | #include <algorithm> |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 36 | #include <cmath> |
Chris Lattner | 2c2c6c6 | 2006-01-22 23:41:00 +0000 | [diff] [blame] | 37 | #include <iostream> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 38 | using namespace llvm; |
| 39 | |
| 40 | namespace { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 41 | RegisterAnalysis<LiveIntervals> X("liveintervals", "Live Interval Analysis"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 42 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 43 | Statistic<> numIntervals |
| 44 | ("liveintervals", "Number of original intervals"); |
Alkis Evlogimenos | 007726c | 2004-02-20 20:53:26 +0000 | [diff] [blame] | 45 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 46 | Statistic<> numIntervalsAfter |
| 47 | ("liveintervals", "Number of intervals after coalescing"); |
Alkis Evlogimenos | 007726c | 2004-02-20 20:53:26 +0000 | [diff] [blame] | 48 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 49 | Statistic<> numJoins |
| 50 | ("liveintervals", "Number of interval joins performed"); |
Alkis Evlogimenos | 007726c | 2004-02-20 20:53:26 +0000 | [diff] [blame] | 51 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 52 | Statistic<> numPeep |
| 53 | ("liveintervals", "Number of identity moves eliminated after coalescing"); |
Alkis Evlogimenos | 007726c | 2004-02-20 20:53:26 +0000 | [diff] [blame] | 54 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 55 | Statistic<> numFolded |
| 56 | ("liveintervals", "Number of loads/stores folded into instructions"); |
Alkis Evlogimenos | 007726c | 2004-02-20 20:53:26 +0000 | [diff] [blame] | 57 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 58 | cl::opt<bool> |
| 59 | EnableJoining("join-liveintervals", |
| 60 | cl::desc("Join compatible live intervals"), |
| 61 | cl::init(true)); |
Chris Lattner | d74ea2b | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 62 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 63 | |
| 64 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const |
| 65 | { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 66 | AU.addRequired<LiveVariables>(); |
| 67 | AU.addPreservedID(PHIEliminationID); |
| 68 | AU.addRequiredID(PHIEliminationID); |
| 69 | AU.addRequiredID(TwoAddressInstructionPassID); |
| 70 | AU.addRequired<LoopInfo>(); |
| 71 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 72 | } |
| 73 | |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 74 | void LiveIntervals::releaseMemory() |
| 75 | { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 76 | mi2iMap_.clear(); |
| 77 | i2miMap_.clear(); |
| 78 | r2iMap_.clear(); |
| 79 | r2rMap_.clear(); |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 80 | } |
| 81 | |
| 82 | |
Evan Cheng | 9931414 | 2006-05-11 07:29:24 +0000 | [diff] [blame] | 83 | static bool isZeroLengthInterval(LiveInterval *li) { |
| 84 | for (LiveInterval::Ranges::const_iterator |
| 85 | i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i) |
| 86 | if (i->end - i->start > LiveIntervals::InstrSlots::NUM) |
| 87 | return false; |
| 88 | return true; |
| 89 | } |
| 90 | |
| 91 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 92 | /// runOnMachineFunction - Register allocate the whole function |
| 93 | /// |
| 94 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 95 | mf_ = &fn; |
| 96 | tm_ = &fn.getTarget(); |
| 97 | mri_ = tm_->getRegisterInfo(); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 98 | tii_ = tm_->getInstrInfo(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 99 | lv_ = &getAnalysis<LiveVariables>(); |
Alkis Evlogimenos | 5327801 | 2004-08-26 22:22:38 +0000 | [diff] [blame] | 100 | allocatableRegs_ = mri_->getAllocatableSet(fn); |
Alkis Evlogimenos | 2c4f7b5 | 2004-09-09 19:24:38 +0000 | [diff] [blame] | 101 | r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg()); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 102 | |
Chris Lattner | 799a919 | 2005-04-09 16:17:50 +0000 | [diff] [blame] | 103 | // If this function has any live ins, insert a dummy instruction at the |
| 104 | // beginning of the function that we will pretend "defines" the values. This |
| 105 | // is to make the interval analysis simpler by providing a number. |
| 106 | if (fn.livein_begin() != fn.livein_end()) { |
Chris Lattner | 712ad0c | 2005-05-13 07:08:07 +0000 | [diff] [blame] | 107 | unsigned FirstLiveIn = fn.livein_begin()->first; |
Chris Lattner | 799a919 | 2005-04-09 16:17:50 +0000 | [diff] [blame] | 108 | |
| 109 | // Find a reg class that contains this live in. |
| 110 | const TargetRegisterClass *RC = 0; |
| 111 | for (MRegisterInfo::regclass_iterator RCI = mri_->regclass_begin(), |
| 112 | E = mri_->regclass_end(); RCI != E; ++RCI) |
| 113 | if ((*RCI)->contains(FirstLiveIn)) { |
| 114 | RC = *RCI; |
| 115 | break; |
| 116 | } |
| 117 | |
| 118 | MachineInstr *OldFirstMI = fn.begin()->begin(); |
| 119 | mri_->copyRegToReg(*fn.begin(), fn.begin()->begin(), |
| 120 | FirstLiveIn, FirstLiveIn, RC); |
| 121 | assert(OldFirstMI != fn.begin()->begin() && |
| 122 | "copyRetToReg didn't insert anything!"); |
| 123 | } |
| 124 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 125 | // number MachineInstrs |
| 126 | unsigned miIndex = 0; |
| 127 | for (MachineFunction::iterator mbb = mf_->begin(), mbbEnd = mf_->end(); |
| 128 | mbb != mbbEnd; ++mbb) |
| 129 | for (MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end(); |
| 130 | mi != miEnd; ++mi) { |
| 131 | bool inserted = mi2iMap_.insert(std::make_pair(mi, miIndex)).second; |
| 132 | assert(inserted && "multiple MachineInstr -> index mappings"); |
| 133 | i2miMap_.push_back(mi); |
| 134 | miIndex += InstrSlots::NUM; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 135 | } |
Alkis Evlogimenos | d6e40a6 | 2004-01-14 10:44:29 +0000 | [diff] [blame] | 136 | |
Chris Lattner | 799a919 | 2005-04-09 16:17:50 +0000 | [diff] [blame] | 137 | // Note intervals due to live-in values. |
| 138 | if (fn.livein_begin() != fn.livein_end()) { |
| 139 | MachineBasicBlock *Entry = fn.begin(); |
Chris Lattner | 712ad0c | 2005-05-13 07:08:07 +0000 | [diff] [blame] | 140 | for (MachineFunction::livein_iterator I = fn.livein_begin(), |
Chris Lattner | 799a919 | 2005-04-09 16:17:50 +0000 | [diff] [blame] | 141 | E = fn.livein_end(); I != E; ++I) { |
| 142 | handlePhysicalRegisterDef(Entry, Entry->begin(), |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 143 | getOrCreateInterval(I->first), 0, 0, true); |
Chris Lattner | 712ad0c | 2005-05-13 07:08:07 +0000 | [diff] [blame] | 144 | for (const unsigned* AS = mri_->getAliasSet(I->first); *AS; ++AS) |
Chris Lattner | 799a919 | 2005-04-09 16:17:50 +0000 | [diff] [blame] | 145 | handlePhysicalRegisterDef(Entry, Entry->begin(), |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 146 | getOrCreateInterval(*AS), 0, 0, true); |
Chris Lattner | 799a919 | 2005-04-09 16:17:50 +0000 | [diff] [blame] | 147 | } |
| 148 | } |
| 149 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 150 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 151 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 152 | numIntervals += getNumIntervals(); |
| 153 | |
Chris Lattner | 38135af | 2005-05-14 05:34:15 +0000 | [diff] [blame] | 154 | DEBUG(std::cerr << "********** INTERVALS **********\n"; |
| 155 | for (iterator I = begin(), E = end(); I != E; ++I) { |
| 156 | I->second.print(std::cerr, mri_); |
| 157 | std::cerr << "\n"; |
| 158 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 159 | |
| 160 | // join intervals if requested |
| 161 | if (EnableJoining) joinIntervals(); |
| 162 | |
| 163 | numIntervalsAfter += getNumIntervals(); |
| 164 | |
| 165 | // perform a final pass over the instructions and compute spill |
| 166 | // weights, coalesce virtual registers and remove identity moves |
| 167 | const LoopInfo& loopInfo = getAnalysis<LoopInfo>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 168 | |
| 169 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 170 | mbbi != mbbe; ++mbbi) { |
| 171 | MachineBasicBlock* mbb = mbbi; |
| 172 | unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock()); |
| 173 | |
| 174 | for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end(); |
| 175 | mii != mie; ) { |
| 176 | // if the move will be an identity move delete it |
| 177 | unsigned srcReg, dstReg, RegRep; |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 178 | if (tii_->isMoveInstr(*mii, srcReg, dstReg) && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 179 | (RegRep = rep(srcReg)) == rep(dstReg)) { |
| 180 | // remove from def list |
| 181 | LiveInterval &interval = getOrCreateInterval(RegRep); |
| 182 | // remove index -> MachineInstr and |
| 183 | // MachineInstr -> index mappings |
| 184 | Mi2IndexMap::iterator mi2i = mi2iMap_.find(mii); |
| 185 | if (mi2i != mi2iMap_.end()) { |
| 186 | i2miMap_[mi2i->second/InstrSlots::NUM] = 0; |
| 187 | mi2iMap_.erase(mi2i); |
| 188 | } |
| 189 | mii = mbbi->erase(mii); |
| 190 | ++numPeep; |
| 191 | } |
| 192 | else { |
| 193 | for (unsigned i = 0; i < mii->getNumOperands(); ++i) { |
| 194 | const MachineOperand& mop = mii->getOperand(i); |
| 195 | if (mop.isRegister() && mop.getReg() && |
| 196 | MRegisterInfo::isVirtualRegister(mop.getReg())) { |
| 197 | // replace register with representative register |
| 198 | unsigned reg = rep(mop.getReg()); |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 199 | mii->getOperand(i).setReg(reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 200 | |
| 201 | LiveInterval &RegInt = getInterval(reg); |
| 202 | RegInt.weight += |
Chris Lattner | 7a36ae8 | 2004-10-25 18:40:47 +0000 | [diff] [blame] | 203 | (mop.isUse() + mop.isDef()) * pow(10.0F, (int)loopDepth); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 204 | } |
| 205 | } |
| 206 | ++mii; |
| 207 | } |
| 208 | } |
| 209 | } |
| 210 | |
Evan Cheng | 9931414 | 2006-05-11 07:29:24 +0000 | [diff] [blame] | 211 | for (iterator I = begin(), E = end(); I != E; ++I) { |
| 212 | LiveInterval &li = I->second; |
| 213 | if (MRegisterInfo::isVirtualRegister(li.reg)) |
| 214 | // If the live interval legnth is essentially zero, i.e. in every live |
| 215 | // range the use follows def immediately, it doesn't make sense to spill |
| 216 | // it and hope it will be easier to allocate for this li. |
| 217 | if (isZeroLengthInterval(&li)) |
| 218 | li.weight = float(HUGE_VAL); |
| 219 | } |
| 220 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 221 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 222 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 223 | } |
| 224 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 225 | /// print - Implement the dump method. |
Reid Spencer | ce9653c | 2004-12-07 04:03:45 +0000 | [diff] [blame] | 226 | void LiveIntervals::print(std::ostream &O, const Module* ) const { |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 227 | O << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 228 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
| 229 | I->second.print(std::cerr, mri_); |
| 230 | std::cerr << "\n"; |
| 231 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 232 | |
| 233 | O << "********** MACHINEINSTRS **********\n"; |
| 234 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 235 | mbbi != mbbe; ++mbbi) { |
| 236 | O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n"; |
| 237 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 238 | mie = mbbi->end(); mii != mie; ++mii) { |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 239 | O << getInstructionIndex(mii) << '\t' << *mii; |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 240 | } |
| 241 | } |
| 242 | } |
| 243 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 244 | std::vector<LiveInterval*> LiveIntervals:: |
| 245 | addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) { |
Alkis Evlogimenos | d8d26b3 | 2004-08-27 18:59:22 +0000 | [diff] [blame] | 246 | // since this is called after the analysis is done we don't know if |
| 247 | // LiveVariables is available |
| 248 | lv_ = getAnalysisToUpdate<LiveVariables>(); |
| 249 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 250 | std::vector<LiveInterval*> added; |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 251 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 252 | assert(li.weight != HUGE_VAL && |
| 253 | "attempt to spill already spilled interval!"); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 254 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 255 | DEBUG(std::cerr << "\t\t\t\tadding intervals for spills for interval: " |
| 256 | << li << '\n'); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 257 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 258 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg); |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 259 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 260 | for (LiveInterval::Ranges::const_iterator |
| 261 | i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) { |
| 262 | unsigned index = getBaseIndex(i->start); |
| 263 | unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM; |
| 264 | for (; index != end; index += InstrSlots::NUM) { |
| 265 | // skip deleted instructions |
| 266 | while (index != end && !getInstructionFromIndex(index)) |
| 267 | index += InstrSlots::NUM; |
| 268 | if (index == end) break; |
Chris Lattner | 8640f4e | 2004-07-19 15:16:53 +0000 | [diff] [blame] | 269 | |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 270 | MachineInstr *MI = getInstructionFromIndex(index); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 271 | |
Chris Lattner | b11443d | 2005-09-09 19:17:47 +0000 | [diff] [blame] | 272 | // NewRegLiveIn - This instruction might have multiple uses of the spilled |
| 273 | // register. In this case, for the first use, keep track of the new vreg |
| 274 | // that we reload it into. If we see a second use, reuse this vreg |
| 275 | // instead of creating live ranges for two reloads. |
| 276 | unsigned NewRegLiveIn = 0; |
| 277 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 278 | for_operand: |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 279 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 280 | MachineOperand& mop = MI->getOperand(i); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 281 | if (mop.isRegister() && mop.getReg() == li.reg) { |
Chris Lattner | b11443d | 2005-09-09 19:17:47 +0000 | [diff] [blame] | 282 | if (NewRegLiveIn && mop.isUse()) { |
| 283 | // We already emitted a reload of this value, reuse it for |
| 284 | // subsequent operands. |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 285 | MI->getOperand(i).setReg(NewRegLiveIn); |
Chris Lattner | b11443d | 2005-09-09 19:17:47 +0000 | [diff] [blame] | 286 | DEBUG(std::cerr << "\t\t\t\treused reload into reg" << NewRegLiveIn |
| 287 | << " for operand #" << i << '\n'); |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 288 | } else if (MachineInstr* fmi = mri_->foldMemoryOperand(MI, i, slot)) { |
Chris Lattner | b11443d | 2005-09-09 19:17:47 +0000 | [diff] [blame] | 289 | // Attempt to fold the memory reference into the instruction. If we |
| 290 | // can do this, we don't need to insert spill code. |
Alkis Evlogimenos | d8d26b3 | 2004-08-27 18:59:22 +0000 | [diff] [blame] | 291 | if (lv_) |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 292 | lv_->instructionChanged(MI, fmi); |
Evan Cheng | 200370f | 2006-04-30 08:41:47 +0000 | [diff] [blame] | 293 | MachineBasicBlock &MBB = *MI->getParent(); |
Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 294 | vrm.virtFolded(li.reg, MI, i, fmi); |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 295 | mi2iMap_.erase(MI); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 296 | i2miMap_[index/InstrSlots::NUM] = fmi; |
| 297 | mi2iMap_[fmi] = index; |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 298 | MI = MBB.insert(MBB.erase(MI), fmi); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 299 | ++numFolded; |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 300 | // Folding the load/store can completely change the instruction in |
| 301 | // unpredictable ways, rescan it from the beginning. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 302 | goto for_operand; |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 303 | } else { |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 304 | // This is tricky. We need to add information in the interval about |
| 305 | // the spill code so we have to use our extra load/store slots. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 306 | // |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 307 | // If we have a use we are going to have a load so we start the |
| 308 | // interval from the load slot onwards. Otherwise we start from the |
| 309 | // def slot. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 310 | unsigned start = (mop.isUse() ? |
| 311 | getLoadIndex(index) : |
| 312 | getDefIndex(index)); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 313 | // If we have a def we are going to have a store right after it so |
| 314 | // we end the interval after the use of the next |
| 315 | // instruction. Otherwise we end after the use of this instruction. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 316 | unsigned end = 1 + (mop.isDef() ? |
| 317 | getStoreIndex(index) : |
| 318 | getUseIndex(index)); |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 319 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 320 | // create a new register for this spill |
Chris Lattner | b11443d | 2005-09-09 19:17:47 +0000 | [diff] [blame] | 321 | NewRegLiveIn = mf_->getSSARegMap()->createVirtualRegister(rc); |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 322 | MI->getOperand(i).setReg(NewRegLiveIn); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 323 | vrm.grow(); |
Chris Lattner | b11443d | 2005-09-09 19:17:47 +0000 | [diff] [blame] | 324 | vrm.assignVirt2StackSlot(NewRegLiveIn, slot); |
| 325 | LiveInterval& nI = getOrCreateInterval(NewRegLiveIn); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 326 | assert(nI.empty()); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 327 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 328 | // the spill weight is now infinity as it |
| 329 | // cannot be spilled again |
Chris Lattner | 28696be | 2005-01-08 19:55:00 +0000 | [diff] [blame] | 330 | nI.weight = float(HUGE_VAL); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 331 | LiveRange LR(start, end, nI.getNextValue()); |
| 332 | DEBUG(std::cerr << " +" << LR); |
| 333 | nI.addRange(LR); |
| 334 | added.push_back(&nI); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 335 | |
Alkis Evlogimenos | d8d26b3 | 2004-08-27 18:59:22 +0000 | [diff] [blame] | 336 | // update live variables if it is available |
| 337 | if (lv_) |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 338 | lv_->addVirtualRegisterKilled(NewRegLiveIn, MI); |
Chris Lattner | b11443d | 2005-09-09 19:17:47 +0000 | [diff] [blame] | 339 | |
| 340 | // If this is a live in, reuse it for subsequent live-ins. If it's |
| 341 | // a def, we can't do this. |
| 342 | if (!mop.isUse()) NewRegLiveIn = 0; |
| 343 | |
Alkis Evlogimenos | d8d26b3 | 2004-08-27 18:59:22 +0000 | [diff] [blame] | 344 | DEBUG(std::cerr << "\t\t\t\tadded new interval: " << nI << '\n'); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 345 | } |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 346 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 347 | } |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 348 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 349 | } |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 350 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 351 | return added; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 352 | } |
| 353 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 354 | void LiveIntervals::printRegName(unsigned reg) const |
| 355 | { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 356 | if (MRegisterInfo::isPhysicalRegister(reg)) |
| 357 | std::cerr << mri_->getName(reg); |
| 358 | else |
| 359 | std::cerr << "%reg" << reg; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 360 | } |
| 361 | |
| 362 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock* mbb, |
| 363 | MachineBasicBlock::iterator mi, |
Chris Lattner | 418da55 | 2004-06-21 13:10:56 +0000 | [diff] [blame] | 364 | LiveInterval& interval) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 365 | { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 366 | DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg)); |
| 367 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 368 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 369 | // Virtual registers may be defined multiple times (due to phi |
| 370 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 371 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 372 | // time we see a vreg. |
| 373 | if (interval.empty()) { |
| 374 | // Get the Idx of the defining instructions. |
| 375 | unsigned defIndex = getDefIndex(getInstructionIndex(mi)); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 376 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 377 | unsigned ValNum = interval.getNextValue(); |
| 378 | assert(ValNum == 0 && "First value in interval is not 0?"); |
| 379 | ValNum = 0; // Clue in the optimizer. |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 380 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 381 | // Loop over all of the blocks that the vreg is defined in. There are |
| 382 | // two cases we have to handle here. The most common case is a vreg |
| 383 | // whose lifetime is contained within a basic block. In this case there |
| 384 | // will be a single kill, in MBB, which comes after the definition. |
| 385 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 386 | // FIXME: what about dead vars? |
| 387 | unsigned killIdx; |
| 388 | if (vi.Kills[0] != mi) |
| 389 | killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1; |
| 390 | else |
| 391 | killIdx = defIndex+1; |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 392 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 393 | // If the kill happens after the definition, we have an intra-block |
| 394 | // live range. |
| 395 | if (killIdx > defIndex) { |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 396 | assert(vi.AliveBlocks.empty() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 397 | "Shouldn't be alive across any blocks!"); |
| 398 | LiveRange LR(defIndex, killIdx, ValNum); |
| 399 | interval.addRange(LR); |
| 400 | DEBUG(std::cerr << " +" << LR << "\n"); |
| 401 | return; |
| 402 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 403 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 404 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 405 | // The other case we handle is when a virtual register lives to the end |
| 406 | // of the defining block, potentially live across some blocks, then is |
| 407 | // live into some number of blocks, but gets killed. Start by adding a |
| 408 | // range that goes from this definition to the end of the defining block. |
Alkis Evlogimenos | d19e290 | 2004-08-31 17:39:15 +0000 | [diff] [blame] | 409 | LiveRange NewLR(defIndex, |
| 410 | getInstructionIndex(&mbb->back()) + InstrSlots::NUM, |
| 411 | ValNum); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 412 | DEBUG(std::cerr << " +" << NewLR); |
| 413 | interval.addRange(NewLR); |
| 414 | |
| 415 | // Iterate over all of the blocks that the variable is completely |
| 416 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 417 | // live interval. |
| 418 | for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) { |
| 419 | if (vi.AliveBlocks[i]) { |
| 420 | MachineBasicBlock* mbb = mf_->getBlockNumbered(i); |
| 421 | if (!mbb->empty()) { |
| 422 | LiveRange LR(getInstructionIndex(&mbb->front()), |
Alkis Evlogimenos | d19e290 | 2004-08-31 17:39:15 +0000 | [diff] [blame] | 423 | getInstructionIndex(&mbb->back()) + InstrSlots::NUM, |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 424 | ValNum); |
| 425 | interval.addRange(LR); |
| 426 | DEBUG(std::cerr << " +" << LR); |
| 427 | } |
| 428 | } |
| 429 | } |
| 430 | |
| 431 | // Finally, this virtual register is live from the start of any killing |
| 432 | // block to the 'use' slot of the killing instruction. |
| 433 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 434 | MachineInstr *Kill = vi.Kills[i]; |
| 435 | LiveRange LR(getInstructionIndex(Kill->getParent()->begin()), |
Alkis Evlogimenos | d19e290 | 2004-08-31 17:39:15 +0000 | [diff] [blame] | 436 | getUseIndex(getInstructionIndex(Kill))+1, |
| 437 | ValNum); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 438 | interval.addRange(LR); |
| 439 | DEBUG(std::cerr << " +" << LR); |
| 440 | } |
| 441 | |
| 442 | } else { |
| 443 | // If this is the second time we see a virtual register definition, it |
| 444 | // must be due to phi elimination or two addr elimination. If this is |
| 445 | // the result of two address elimination, then the vreg is the first |
| 446 | // operand, and is a def-and-use. |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 447 | if (mi->getOperand(0).isRegister() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 448 | mi->getOperand(0).getReg() == interval.reg && |
| 449 | mi->getOperand(0).isDef() && mi->getOperand(0).isUse()) { |
| 450 | // If this is a two-address definition, then we have already processed |
| 451 | // the live range. The only problem is that we didn't realize there |
| 452 | // are actually two values in the live interval. Because of this we |
| 453 | // need to take the LiveRegion that defines this register and split it |
| 454 | // into two values. |
| 455 | unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst)); |
| 456 | unsigned RedefIndex = getDefIndex(getInstructionIndex(mi)); |
| 457 | |
| 458 | // Delete the initial value, which should be short and continuous, |
| 459 | // becuase the 2-addr copy must be in the same MBB as the redef. |
| 460 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 461 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 462 | LiveRange LR(DefIndex, RedefIndex, interval.getNextValue()); |
| 463 | DEBUG(std::cerr << " replace range with " << LR); |
| 464 | interval.addRange(LR); |
| 465 | |
| 466 | // If this redefinition is dead, we need to add a dummy unit live |
| 467 | // range covering the def slot. |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 468 | if (lv_->RegisterDefIsDead(mi, interval.reg)) |
| 469 | interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 470 | |
| 471 | DEBUG(std::cerr << "RESULT: " << interval); |
| 472 | |
| 473 | } else { |
| 474 | // Otherwise, this must be because of phi elimination. If this is the |
| 475 | // first redefinition of the vreg that we have seen, go back and change |
| 476 | // the live range in the PHI block to be a different value number. |
| 477 | if (interval.containsOneValue()) { |
| 478 | assert(vi.Kills.size() == 1 && |
| 479 | "PHI elimination vreg should have one kill, the PHI itself!"); |
| 480 | |
| 481 | // Remove the old range that we now know has an incorrect number. |
| 482 | MachineInstr *Killer = vi.Kills[0]; |
| 483 | unsigned Start = getInstructionIndex(Killer->getParent()->begin()); |
| 484 | unsigned End = getUseIndex(getInstructionIndex(Killer))+1; |
| 485 | DEBUG(std::cerr << "Removing [" << Start << "," << End << "] from: " |
| 486 | << interval << "\n"); |
| 487 | interval.removeRange(Start, End); |
| 488 | DEBUG(std::cerr << "RESULT: " << interval); |
| 489 | |
| 490 | // Replace the interval with one of a NEW value number. |
| 491 | LiveRange LR(Start, End, interval.getNextValue()); |
| 492 | DEBUG(std::cerr << " replace range with " << LR); |
| 493 | interval.addRange(LR); |
| 494 | DEBUG(std::cerr << "RESULT: " << interval); |
| 495 | } |
| 496 | |
| 497 | // In the case of PHI elimination, each variable definition is only |
| 498 | // live until the end of the block. We've already taken care of the |
| 499 | // rest of the live range. |
| 500 | unsigned defIndex = getDefIndex(getInstructionIndex(mi)); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 501 | LiveRange LR(defIndex, |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 502 | getInstructionIndex(&mbb->back()) + InstrSlots::NUM, |
| 503 | interval.getNextValue()); |
| 504 | interval.addRange(LR); |
| 505 | DEBUG(std::cerr << " +" << LR); |
| 506 | } |
| 507 | } |
| 508 | |
| 509 | DEBUG(std::cerr << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 510 | } |
| 511 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 512 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 513 | MachineBasicBlock::iterator mi, |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 514 | LiveInterval& interval, |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 515 | unsigned SrcReg, unsigned DestReg, |
| 516 | bool isLiveIn) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 517 | { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 518 | // A physical register cannot be live across basic block, so its |
| 519 | // lifetime must end somewhere in its defining basic block. |
| 520 | DEBUG(std::cerr << "\t\tregister: "; printRegName(interval.reg)); |
| 521 | typedef LiveVariables::killed_iterator KillIter; |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 522 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 523 | unsigned baseIndex = getInstructionIndex(mi); |
| 524 | unsigned start = getDefIndex(baseIndex); |
| 525 | unsigned end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 526 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 527 | // If it is not used after definition, it is considered dead at |
| 528 | // the instruction defining it. Hence its interval is: |
| 529 | // [defSlot(def), defSlot(def)+1) |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 530 | if (lv_->RegisterDefIsDead(mi, interval.reg)) { |
| 531 | DEBUG(std::cerr << " dead"); |
| 532 | end = getDefIndex(start) + 1; |
| 533 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 534 | } |
| 535 | |
| 536 | // If it is not dead on definition, it must be killed by a |
| 537 | // subsequent instruction. Hence its interval is: |
| 538 | // [defSlot(def), useSlot(kill)+1) |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 539 | while (++mi != MBB->end()) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 540 | baseIndex += InstrSlots::NUM; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 541 | if (lv_->KillsRegister(mi, interval.reg)) { |
| 542 | DEBUG(std::cerr << " killed"); |
| 543 | end = getUseIndex(baseIndex) + 1; |
| 544 | goto exit; |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 545 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 546 | } |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 547 | |
| 548 | // The only case we should have a dead physreg here without a killing or |
| 549 | // instruction where we know it's dead is if it is live-in to the function |
| 550 | // and never used. |
| 551 | assert(isLiveIn && "physreg was not killed in defining block!"); |
| 552 | end = getDefIndex(start) + 1; // It's dead. |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 553 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 554 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 555 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 556 | |
| 557 | // Finally, if this is defining a new range for the physical register, and if |
| 558 | // that physreg is just a copy from a vreg, and if THAT vreg was a copy from |
| 559 | // the physreg, then the new fragment has the same value as the one copied |
| 560 | // into the vreg. |
| 561 | if (interval.reg == DestReg && !interval.empty() && |
Chris Lattner | e97568c | 2005-03-10 20:59:51 +0000 | [diff] [blame] | 562 | MRegisterInfo::isVirtualRegister(SrcReg)) { |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 563 | |
| 564 | // Get the live interval for the vreg, see if it is defined by a copy. |
| 565 | LiveInterval &SrcInterval = getOrCreateInterval(SrcReg); |
| 566 | |
| 567 | if (SrcInterval.containsOneValue()) { |
| 568 | assert(!SrcInterval.empty() && "Can't contain a value and be empty!"); |
| 569 | |
| 570 | // Get the first index of the first range. Though the interval may have |
| 571 | // multiple liveranges in it, we only check the first. |
| 572 | unsigned StartIdx = SrcInterval.begin()->start; |
| 573 | MachineInstr *SrcDefMI = getInstructionFromIndex(StartIdx); |
| 574 | |
| 575 | // Check to see if the vreg was defined by a copy instruction, and that |
| 576 | // the source was this physreg. |
| 577 | unsigned VRegSrcSrc, VRegSrcDest; |
| 578 | if (tii_->isMoveInstr(*SrcDefMI, VRegSrcSrc, VRegSrcDest) && |
| 579 | SrcReg == VRegSrcDest && VRegSrcSrc == DestReg) { |
| 580 | // Okay, now we know that the vreg was defined by a copy from this |
| 581 | // physreg. Find the value number being copied and use it as the value |
| 582 | // for this range. |
| 583 | const LiveRange *DefRange = interval.getLiveRangeContaining(StartIdx-1); |
| 584 | if (DefRange) { |
| 585 | LiveRange LR(start, end, DefRange->ValId); |
| 586 | interval.addRange(LR); |
| 587 | DEBUG(std::cerr << " +" << LR << '\n'); |
| 588 | return; |
| 589 | } |
| 590 | } |
| 591 | } |
| 592 | } |
| 593 | |
| 594 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 595 | LiveRange LR(start, end, interval.getNextValue()); |
| 596 | interval.addRange(LR); |
| 597 | DEBUG(std::cerr << " +" << LR << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 598 | } |
| 599 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 600 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 601 | MachineBasicBlock::iterator MI, |
| 602 | unsigned reg) { |
| 603 | if (MRegisterInfo::isVirtualRegister(reg)) |
| 604 | handleVirtualRegisterDef(MBB, MI, getOrCreateInterval(reg)); |
Alkis Evlogimenos | 5327801 | 2004-08-26 22:22:38 +0000 | [diff] [blame] | 605 | else if (allocatableRegs_[reg]) { |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 606 | unsigned SrcReg = 0, DestReg = 0; |
Chris Lattner | 60d97d4 | 2006-01-10 05:41:59 +0000 | [diff] [blame] | 607 | if (!tii_->isMoveInstr(*MI, SrcReg, DestReg)) |
| 608 | SrcReg = DestReg = 0; |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 609 | |
| 610 | handlePhysicalRegisterDef(MBB, MI, getOrCreateInterval(reg), |
| 611 | SrcReg, DestReg); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 612 | for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS) |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 613 | handlePhysicalRegisterDef(MBB, MI, getOrCreateInterval(*AS), |
| 614 | SrcReg, DestReg); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 615 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 616 | } |
| 617 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 618 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 619 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 620 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 621 | /// which a variable is live |
| 622 | void LiveIntervals::computeIntervals() |
| 623 | { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 624 | DEBUG(std::cerr << "********** COMPUTING LIVE INTERVALS **********\n"); |
| 625 | DEBUG(std::cerr << "********** Function: " |
| 626 | << ((Value*)mf_->getFunction())->getName() << '\n'); |
Chris Lattner | 799a919 | 2005-04-09 16:17:50 +0000 | [diff] [blame] | 627 | bool IgnoreFirstInstr = mf_->livein_begin() != mf_->livein_end(); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 628 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 629 | for (MachineFunction::iterator I = mf_->begin(), E = mf_->end(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 630 | I != E; ++I) { |
| 631 | MachineBasicBlock* mbb = I; |
| 632 | DEBUG(std::cerr << ((Value*)mbb->getBasicBlock())->getName() << ":\n"); |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 633 | |
Chris Lattner | 799a919 | 2005-04-09 16:17:50 +0000 | [diff] [blame] | 634 | MachineBasicBlock::iterator mi = mbb->begin(), miEnd = mbb->end(); |
| 635 | if (IgnoreFirstInstr) { ++mi; IgnoreFirstInstr = false; } |
| 636 | for (; mi != miEnd; ++mi) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 637 | const TargetInstrDescriptor& tid = |
| 638 | tm_->getInstrInfo()->get(mi->getOpcode()); |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 639 | DEBUG(std::cerr << getInstructionIndex(mi) << "\t" << *mi); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 640 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 641 | // handle implicit defs |
| 642 | for (const unsigned* id = tid.ImplicitDefs; *id; ++id) |
| 643 | handleRegisterDef(mbb, mi, *id); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 644 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 645 | // handle explicit defs |
| 646 | for (int i = mi->getNumOperands() - 1; i >= 0; --i) { |
| 647 | MachineOperand& mop = mi->getOperand(i); |
| 648 | // handle register defs - build intervals |
| 649 | if (mop.isRegister() && mop.getReg() && mop.isDef()) |
| 650 | handleRegisterDef(mbb, mi, mop.getReg()); |
| 651 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 652 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 653 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 654 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 655 | |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 656 | /// IntA is defined as a copy from IntB and we know it only has one value |
| 657 | /// number. If all of the places that IntA and IntB overlap are defined by |
| 658 | /// copies from IntA to IntB, we know that these two ranges can really be |
| 659 | /// merged if we adjust the value numbers. If it is safe, adjust the value |
Chris Lattner | c60e602 | 2005-10-26 18:41:41 +0000 | [diff] [blame] | 660 | /// numbers and return true, allowing coalescing to occur. |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 661 | bool LiveIntervals:: |
| 662 | AdjustIfAllOverlappingRangesAreCopiesFrom(LiveInterval &IntA, |
| 663 | LiveInterval &IntB, |
| 664 | unsigned CopyIdx) { |
| 665 | std::vector<LiveRange*> Ranges; |
| 666 | IntA.getOverlapingRanges(IntB, CopyIdx, Ranges); |
| 667 | |
| 668 | assert(!Ranges.empty() && "Why didn't we do a simple join of this?"); |
| 669 | |
| 670 | unsigned IntBRep = rep(IntB.reg); |
| 671 | |
| 672 | // Check to see if all of the overlaps (entries in Ranges) are defined by a |
| 673 | // copy from IntA. If not, exit. |
| 674 | for (unsigned i = 0, e = Ranges.size(); i != e; ++i) { |
| 675 | unsigned Idx = Ranges[i]->start; |
| 676 | MachineInstr *MI = getInstructionFromIndex(Idx); |
| 677 | unsigned SrcReg, DestReg; |
| 678 | if (!tii_->isMoveInstr(*MI, SrcReg, DestReg)) return false; |
| 679 | |
| 680 | // If this copy isn't actually defining this range, it must be a live |
| 681 | // range spanning basic blocks or something. |
| 682 | if (rep(DestReg) != rep(IntA.reg)) return false; |
| 683 | |
| 684 | // Check to see if this is coming from IntB. If not, bail out. |
| 685 | if (rep(SrcReg) != IntBRep) return false; |
| 686 | } |
| 687 | |
| 688 | // Okay, we can change this one. Get the IntB value number that IntA is |
| 689 | // copied from. |
| 690 | unsigned ActualValNo = IntA.getLiveRangeContaining(CopyIdx-1)->ValId; |
| 691 | |
| 692 | // Change all of the value numbers to the same as what we IntA is copied from. |
| 693 | for (unsigned i = 0, e = Ranges.size(); i != e; ++i) |
| 694 | Ranges[i]->ValId = ActualValNo; |
| 695 | |
| 696 | return true; |
| 697 | } |
| 698 | |
Chris Lattner | 1c5c044 | 2004-07-19 14:08:10 +0000 | [diff] [blame] | 699 | void LiveIntervals::joinIntervalsInMachineBB(MachineBasicBlock *MBB) { |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 700 | DEBUG(std::cerr << ((Value*)MBB->getBasicBlock())->getName() << ":\n"); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 701 | |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 702 | for (MachineBasicBlock::iterator mi = MBB->begin(), mie = MBB->end(); |
| 703 | mi != mie; ++mi) { |
| 704 | DEBUG(std::cerr << getInstructionIndex(mi) << '\t' << *mi); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 705 | |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 706 | // we only join virtual registers with allocatable |
| 707 | // physical registers since we do not have liveness information |
| 708 | // on not allocatable physical registers |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 709 | unsigned SrcReg, DestReg; |
| 710 | if (tii_->isMoveInstr(*mi, SrcReg, DestReg) && |
| 711 | (MRegisterInfo::isVirtualRegister(SrcReg) || allocatableRegs_[SrcReg])&& |
| 712 | (MRegisterInfo::isVirtualRegister(DestReg)||allocatableRegs_[DestReg])){ |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 713 | |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 714 | // Get representative registers. |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 715 | SrcReg = rep(SrcReg); |
| 716 | DestReg = rep(DestReg); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 717 | |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 718 | // If they are already joined we continue. |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 719 | if (SrcReg == DestReg) |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 720 | continue; |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 721 | |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 722 | // If they are both physical registers, we cannot join them. |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 723 | if (MRegisterInfo::isPhysicalRegister(SrcReg) && |
| 724 | MRegisterInfo::isPhysicalRegister(DestReg)) |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 725 | continue; |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 726 | |
Evan Cheng | 647c15e | 2006-05-12 06:06:34 +0000 | [diff] [blame] | 727 | // If they are not of the same register class, we cannot join them. |
| 728 | if (differingRegisterClasses(SrcReg, DestReg)) |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 729 | continue; |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 730 | |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 731 | LiveInterval &SrcInt = getInterval(SrcReg); |
| 732 | LiveInterval &DestInt = getInterval(DestReg); |
| 733 | assert(SrcInt.reg == SrcReg && DestInt.reg == DestReg && |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 734 | "Register mapping is horribly broken!"); |
Chris Lattner | 060913c | 2004-07-24 04:32:22 +0000 | [diff] [blame] | 735 | |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 736 | DEBUG(std::cerr << "\t\tInspecting " << SrcInt << " and " << DestInt |
| 737 | << ": "); |
Chris Lattner | 060913c | 2004-07-24 04:32:22 +0000 | [diff] [blame] | 738 | |
Chris Lattner | 4df98e5 | 2004-07-24 03:32:06 +0000 | [diff] [blame] | 739 | // If two intervals contain a single value and are joined by a copy, it |
| 740 | // does not matter if the intervals overlap, they can always be joined. |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 741 | bool Joinable = SrcInt.containsOneValue() && DestInt.containsOneValue(); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 742 | |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 743 | unsigned MIDefIdx = getDefIndex(getInstructionIndex(mi)); |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 744 | |
| 745 | // If the intervals think that this is joinable, do so now. |
| 746 | if (!Joinable && DestInt.joinable(SrcInt, MIDefIdx)) |
| 747 | Joinable = true; |
Chris Lattner | 1c5c044 | 2004-07-19 14:08:10 +0000 | [diff] [blame] | 748 | |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 749 | // If DestInt is actually a copy from SrcInt (which we know) that is used |
| 750 | // to define another value of SrcInt, we can change the other range of |
| 751 | // SrcInt to be the value of the range that defines DestInt, allowing a |
Chris Lattner | c60e602 | 2005-10-26 18:41:41 +0000 | [diff] [blame] | 752 | // coalesce. |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 753 | if (!Joinable && DestInt.containsOneValue() && |
| 754 | AdjustIfAllOverlappingRangesAreCopiesFrom(SrcInt, DestInt, MIDefIdx)) |
| 755 | Joinable = true; |
| 756 | |
| 757 | if (!Joinable || overlapsAliases(&SrcInt, &DestInt)) { |
| 758 | DEBUG(std::cerr << "Interference!\n"); |
| 759 | } else { |
| 760 | DestInt.join(SrcInt, MIDefIdx); |
| 761 | DEBUG(std::cerr << "Joined. Result = " << DestInt << "\n"); |
| 762 | |
Evan Cheng | 647c15e | 2006-05-12 06:06:34 +0000 | [diff] [blame] | 763 | if (!MRegisterInfo::isPhysicalRegister(SrcReg)) { |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 764 | r2iMap_.erase(SrcReg); |
| 765 | r2rMap_[SrcReg] = DestReg; |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 766 | } else { |
| 767 | // Otherwise merge the data structures the other way so we don't lose |
| 768 | // the physreg information. |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 769 | r2rMap_[DestReg] = SrcReg; |
| 770 | DestInt.reg = SrcReg; |
| 771 | SrcInt.swap(DestInt); |
| 772 | r2iMap_.erase(DestReg); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 773 | } |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 774 | ++numJoins; |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 775 | } |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 776 | } |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 777 | } |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 778 | } |
| 779 | |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 780 | namespace { |
| 781 | // DepthMBBCompare - Comparison predicate that sort first based on the loop |
| 782 | // depth of the basic block (the unsigned), and then on the MBB number. |
| 783 | struct DepthMBBCompare { |
| 784 | typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair; |
| 785 | bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const { |
| 786 | if (LHS.first > RHS.first) return true; // Deeper loops first |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 787 | return LHS.first == RHS.first && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 788 | LHS.second->getNumber() < RHS.second->getNumber(); |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 789 | } |
| 790 | }; |
| 791 | } |
Chris Lattner | 1c5c044 | 2004-07-19 14:08:10 +0000 | [diff] [blame] | 792 | |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 793 | void LiveIntervals::joinIntervals() { |
| 794 | DEBUG(std::cerr << "********** JOINING INTERVALS ***********\n"); |
| 795 | |
| 796 | const LoopInfo &LI = getAnalysis<LoopInfo>(); |
| 797 | if (LI.begin() == LI.end()) { |
| 798 | // If there are no loops in the function, join intervals in function order. |
Chris Lattner | 1c5c044 | 2004-07-19 14:08:10 +0000 | [diff] [blame] | 799 | for (MachineFunction::iterator I = mf_->begin(), E = mf_->end(); |
| 800 | I != E; ++I) |
| 801 | joinIntervalsInMachineBB(I); |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 802 | } else { |
| 803 | // Otherwise, join intervals in inner loops before other intervals. |
| 804 | // Unfortunately we can't just iterate over loop hierarchy here because |
| 805 | // there may be more MBB's than BB's. Collect MBB's for sorting. |
| 806 | std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs; |
| 807 | for (MachineFunction::iterator I = mf_->begin(), E = mf_->end(); |
| 808 | I != E; ++I) |
| 809 | MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I)); |
| 810 | |
| 811 | // Sort by loop depth. |
| 812 | std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare()); |
| 813 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 814 | // Finally, join intervals in loop nest order. |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 815 | for (unsigned i = 0, e = MBBs.size(); i != e; ++i) |
| 816 | joinIntervalsInMachineBB(MBBs[i].second); |
| 817 | } |
Chris Lattner | c83e40d | 2004-07-25 03:24:11 +0000 | [diff] [blame] | 818 | |
| 819 | DEBUG(std::cerr << "*** Register mapping ***\n"); |
Alkis Evlogimenos | 5d0d1e3 | 2004-09-08 03:01:50 +0000 | [diff] [blame] | 820 | DEBUG(for (int i = 0, e = r2rMap_.size(); i != e; ++i) |
| 821 | if (r2rMap_[i]) |
| 822 | std::cerr << " reg " << i << " -> reg " << r2rMap_[i] << "\n"); |
Chris Lattner | 1c5c044 | 2004-07-19 14:08:10 +0000 | [diff] [blame] | 823 | } |
| 824 | |
Evan Cheng | 647c15e | 2006-05-12 06:06:34 +0000 | [diff] [blame] | 825 | /// Return true if the two specified registers belong to different register |
| 826 | /// classes. The registers may be either phys or virt regs. |
| 827 | bool LiveIntervals::differingRegisterClasses(unsigned RegA, |
| 828 | unsigned RegB) const { |
Alkis Evlogimenos | 79b0c3f | 2004-01-23 13:37:51 +0000 | [diff] [blame] | 829 | |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 830 | // Get the register classes for the first reg. |
Chris Lattner | ad3c74f | 2004-10-26 05:29:18 +0000 | [diff] [blame] | 831 | if (MRegisterInfo::isPhysicalRegister(RegA)) { |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 832 | assert(MRegisterInfo::isVirtualRegister(RegB) && |
Chris Lattner | ad3c74f | 2004-10-26 05:29:18 +0000 | [diff] [blame] | 833 | "Shouldn't consider two physregs!"); |
Evan Cheng | 647c15e | 2006-05-12 06:06:34 +0000 | [diff] [blame] | 834 | return !mf_->getSSARegMap()->getRegClass(RegB)->contains(RegA); |
Chris Lattner | ad3c74f | 2004-10-26 05:29:18 +0000 | [diff] [blame] | 835 | } |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 836 | |
| 837 | // Compare against the regclass for the second reg. |
Evan Cheng | 647c15e | 2006-05-12 06:06:34 +0000 | [diff] [blame] | 838 | const TargetRegisterClass *RegClass = mf_->getSSARegMap()->getRegClass(RegA); |
| 839 | if (MRegisterInfo::isVirtualRegister(RegB)) |
| 840 | return RegClass != mf_->getSSARegMap()->getRegClass(RegB); |
| 841 | else |
| 842 | return !RegClass->contains(RegB); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 843 | } |
| 844 | |
| 845 | bool LiveIntervals::overlapsAliases(const LiveInterval *LHS, |
| 846 | const LiveInterval *RHS) const { |
| 847 | if (!MRegisterInfo::isPhysicalRegister(LHS->reg)) { |
| 848 | if (!MRegisterInfo::isPhysicalRegister(RHS->reg)) |
| 849 | return false; // vreg-vreg merge has no aliases! |
| 850 | std::swap(LHS, RHS); |
| 851 | } |
| 852 | |
| 853 | assert(MRegisterInfo::isPhysicalRegister(LHS->reg) && |
| 854 | MRegisterInfo::isVirtualRegister(RHS->reg) && |
| 855 | "first interval must describe a physical register"); |
| 856 | |
Chris Lattner | 4df98e5 | 2004-07-24 03:32:06 +0000 | [diff] [blame] | 857 | for (const unsigned *AS = mri_->getAliasSet(LHS->reg); *AS; ++AS) |
| 858 | if (RHS->overlaps(getInterval(*AS))) |
| 859 | return true; |
Alkis Evlogimenos | 79b0c3f | 2004-01-23 13:37:51 +0000 | [diff] [blame] | 860 | |
Chris Lattner | 4df98e5 | 2004-07-24 03:32:06 +0000 | [diff] [blame] | 861 | return false; |
Alkis Evlogimenos | 79b0c3f | 2004-01-23 13:37:51 +0000 | [diff] [blame] | 862 | } |
| 863 | |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 864 | LiveInterval LiveIntervals::createInterval(unsigned reg) { |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 865 | float Weight = MRegisterInfo::isPhysicalRegister(reg) ? |
Chris Lattner | 28696be | 2005-01-08 19:55:00 +0000 | [diff] [blame] | 866 | (float)HUGE_VAL :0.0F; |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 867 | return LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 868 | } |