blob: 10a3565c33e70faf8d491782ec35559feba0a1ca [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000022#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/MRegisterInfo.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000036using namespace llvm;
37
38namespace {
Chris Lattner5d8925c2006-08-27 22:30:17 +000039 RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000041 static Statistic<> numIntervals
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000042 ("liveintervals", "Number of original intervals");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000043
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000044 static Statistic<> numIntervalsAfter
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000045 ("liveintervals", "Number of intervals after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000046
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000047 static Statistic<> numJoins
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000048 ("liveintervals", "Number of interval joins performed");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000049
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000050 static Statistic<> numPeep
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000051 ("liveintervals", "Number of identity moves eliminated after coalescing");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000052
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000053 static Statistic<> numFolded
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000054 ("liveintervals", "Number of loads/stores folded into instructions");
Alkis Evlogimenos007726c2004-02-20 20:53:26 +000055
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000056 static cl::opt<bool>
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000057 EnableJoining("join-liveintervals",
Chris Lattner428b92e2006-09-15 03:57:23 +000058 cl::desc("Coallesce copies (default=true)"),
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000059 cl::init(true));
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000060}
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000061
Chris Lattnerf7da2c72006-08-24 22:43:55 +000062void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000063 AU.addRequired<LiveVariables>();
64 AU.addPreservedID(PHIEliminationID);
65 AU.addRequiredID(PHIEliminationID);
66 AU.addRequiredID(TwoAddressInstructionPassID);
67 AU.addRequired<LoopInfo>();
68 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000069}
70
Chris Lattnerf7da2c72006-08-24 22:43:55 +000071void LiveIntervals::releaseMemory() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000072 mi2iMap_.clear();
73 i2miMap_.clear();
74 r2iMap_.clear();
75 r2rMap_.clear();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000076}
77
78
Evan Cheng99314142006-05-11 07:29:24 +000079static bool isZeroLengthInterval(LiveInterval *li) {
80 for (LiveInterval::Ranges::const_iterator
81 i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i)
82 if (i->end - i->start > LiveIntervals::InstrSlots::NUM)
83 return false;
84 return true;
85}
86
87
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000088/// runOnMachineFunction - Register allocate the whole function
89///
90bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 mf_ = &fn;
92 tm_ = &fn.getTarget();
93 mri_ = tm_->getRegisterInfo();
Chris Lattnerf768bba2005-03-09 23:05:19 +000094 tii_ = tm_->getInstrInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000095 lv_ = &getAnalysis<LiveVariables>();
Alkis Evlogimenos53278012004-08-26 22:22:38 +000096 allocatableRegs_ = mri_->getAllocatableSet(fn);
Alkis Evlogimenos2c4f7b52004-09-09 19:24:38 +000097 r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg());
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000098
Chris Lattner799a9192005-04-09 16:17:50 +000099 // If this function has any live ins, insert a dummy instruction at the
100 // beginning of the function that we will pretend "defines" the values. This
101 // is to make the interval analysis simpler by providing a number.
102 if (fn.livein_begin() != fn.livein_end()) {
Chris Lattner712ad0c2005-05-13 07:08:07 +0000103 unsigned FirstLiveIn = fn.livein_begin()->first;
Chris Lattner799a9192005-04-09 16:17:50 +0000104
105 // Find a reg class that contains this live in.
106 const TargetRegisterClass *RC = 0;
107 for (MRegisterInfo::regclass_iterator RCI = mri_->regclass_begin(),
108 E = mri_->regclass_end(); RCI != E; ++RCI)
109 if ((*RCI)->contains(FirstLiveIn)) {
110 RC = *RCI;
111 break;
112 }
113
114 MachineInstr *OldFirstMI = fn.begin()->begin();
115 mri_->copyRegToReg(*fn.begin(), fn.begin()->begin(),
116 FirstLiveIn, FirstLiveIn, RC);
117 assert(OldFirstMI != fn.begin()->begin() &&
118 "copyRetToReg didn't insert anything!");
119 }
120
Chris Lattner428b92e2006-09-15 03:57:23 +0000121 // Number MachineInstrs and MachineBasicBlocks.
122 // Initialize MBB indexes to a sentinal.
123 MBB2IdxMap.resize(mf_->getNumBlockIDs(), ~0U);
124
125 unsigned MIIndex = 0;
126 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
127 MBB != E; ++MBB) {
128 // Set the MBB2IdxMap entry for this MBB.
129 MBB2IdxMap[MBB->getNumber()] = MIIndex;
130
131 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
132 I != E; ++I) {
133 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000134 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +0000135 i2miMap_.push_back(I);
136 MIIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000137 }
Chris Lattner428b92e2006-09-15 03:57:23 +0000138 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000139
Chris Lattner799a9192005-04-09 16:17:50 +0000140 // Note intervals due to live-in values.
141 if (fn.livein_begin() != fn.livein_end()) {
142 MachineBasicBlock *Entry = fn.begin();
Chris Lattner712ad0c2005-05-13 07:08:07 +0000143 for (MachineFunction::livein_iterator I = fn.livein_begin(),
Chris Lattner799a9192005-04-09 16:17:50 +0000144 E = fn.livein_end(); I != E; ++I) {
Chris Lattner6b128bd2006-09-03 08:07:11 +0000145 handlePhysicalRegisterDef(Entry, Entry->begin(), 0,
Chris Lattner91725b72006-08-31 05:54:43 +0000146 getOrCreateInterval(I->first), 0);
Chris Lattner712ad0c2005-05-13 07:08:07 +0000147 for (const unsigned* AS = mri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattner6b128bd2006-09-03 08:07:11 +0000148 handlePhysicalRegisterDef(Entry, Entry->begin(), 0,
Chris Lattner91725b72006-08-31 05:54:43 +0000149 getOrCreateInterval(*AS), 0);
Chris Lattner799a9192005-04-09 16:17:50 +0000150 }
151 }
152
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000153 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000154
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000155 numIntervals += getNumIntervals();
156
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000157 DOUT << "********** INTERVALS **********\n";
158 for (iterator I = begin(), E = end(); I != E; ++I) {
159 I->second.print(DOUT, mri_);
160 DOUT << "\n";
161 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000162
Chris Lattner428b92e2006-09-15 03:57:23 +0000163 // Join (coallesce) intervals if requested.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000164 if (EnableJoining) joinIntervals();
165
166 numIntervalsAfter += getNumIntervals();
Chris Lattner428b92e2006-09-15 03:57:23 +0000167
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000168
169 // perform a final pass over the instructions and compute spill
Chris Lattnerfbecc5a2006-09-03 07:53:50 +0000170 // weights, coalesce virtual registers and remove identity moves.
Chris Lattner428b92e2006-09-15 03:57:23 +0000171 const LoopInfo &loopInfo = getAnalysis<LoopInfo>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000172
173 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
174 mbbi != mbbe; ++mbbi) {
175 MachineBasicBlock* mbb = mbbi;
176 unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
177
178 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
179 mii != mie; ) {
180 // if the move will be an identity move delete it
181 unsigned srcReg, dstReg, RegRep;
Chris Lattnerf768bba2005-03-09 23:05:19 +0000182 if (tii_->isMoveInstr(*mii, srcReg, dstReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000183 (RegRep = rep(srcReg)) == rep(dstReg)) {
184 // remove from def list
Reid Spencer3ed469c2006-11-02 20:25:50 +0000185 getOrCreateInterval(RegRep);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000186 RemoveMachineInstrFromMaps(mii);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000187 mii = mbbi->erase(mii);
188 ++numPeep;
189 }
190 else {
Chris Lattnerfbecc5a2006-09-03 07:53:50 +0000191 for (unsigned i = 0, e = mii->getNumOperands(); i != e; ++i) {
192 const MachineOperand &mop = mii->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000193 if (mop.isRegister() && mop.getReg() &&
194 MRegisterInfo::isVirtualRegister(mop.getReg())) {
195 // replace register with representative register
196 unsigned reg = rep(mop.getReg());
Chris Lattnere53f4a02006-05-04 17:52:23 +0000197 mii->getOperand(i).setReg(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000198
199 LiveInterval &RegInt = getInterval(reg);
200 RegInt.weight +=
Chris Lattner7a36ae82004-10-25 18:40:47 +0000201 (mop.isUse() + mop.isDef()) * pow(10.0F, (int)loopDepth);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000202 }
203 }
204 ++mii;
205 }
206 }
207 }
208
Chris Lattnerb75a6632006-11-07 07:18:40 +0000209
Evan Cheng99314142006-05-11 07:29:24 +0000210 for (iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattnerb75a6632006-11-07 07:18:40 +0000211 LiveInterval &LI = I->second;
212 if (MRegisterInfo::isVirtualRegister(LI.reg)) {
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000213 // If the live interval length is essentially zero, i.e. in every live
Evan Cheng99314142006-05-11 07:29:24 +0000214 // range the use follows def immediately, it doesn't make sense to spill
215 // it and hope it will be easier to allocate for this li.
Chris Lattnerb75a6632006-11-07 07:18:40 +0000216 if (isZeroLengthInterval(&LI))
Jim Laskey7902c752006-11-07 12:25:45 +0000217 LI.weight = HUGE_VALF;
Chris Lattnerb75a6632006-11-07 07:18:40 +0000218
Chris Lattner393ebae2006-11-07 18:04:58 +0000219 // Divide the weight of the interval by its size. This encourages
220 // spilling of intervals that are large and have few uses, and
221 // discourages spilling of small intervals with many uses.
222 unsigned Size = 0;
223 for (LiveInterval::iterator II = LI.begin(), E = LI.end(); II != E;++II)
224 Size += II->end - II->start;
Chris Lattnerb75a6632006-11-07 07:18:40 +0000225
Chris Lattner393ebae2006-11-07 18:04:58 +0000226 LI.weight /= Size;
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000227 }
Evan Cheng99314142006-05-11 07:29:24 +0000228 }
229
Chris Lattner70ca3582004-09-30 15:59:17 +0000230 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000231 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000232}
233
Chris Lattner70ca3582004-09-30 15:59:17 +0000234/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000235void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000236 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000237 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000238 I->second.print(DOUT, mri_);
239 DOUT << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000240 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000241
242 O << "********** MACHINEINSTRS **********\n";
243 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
244 mbbi != mbbe; ++mbbi) {
245 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
246 for (MachineBasicBlock::iterator mii = mbbi->begin(),
247 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000248 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000249 }
250 }
251}
252
Bill Wendling01352aa2006-11-16 02:41:50 +0000253/// CreateNewLiveInterval - Create a new live interval with the given live
254/// ranges. The new live interval will have an infinite spill weight.
255LiveInterval&
256LiveIntervals::CreateNewLiveInterval(const LiveInterval *LI,
257 const std::vector<LiveRange> &LRs) {
258 const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(LI->reg);
259
260 // Create a new virtual register for the spill interval.
261 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(RC);
262
263 // Replace the old virtual registers in the machine operands with the shiny
264 // new one.
265 for (std::vector<LiveRange>::const_iterator
266 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
267 unsigned Index = getBaseIndex(I->start);
268 unsigned End = getBaseIndex(I->end - 1) + InstrSlots::NUM;
269
270 for (; Index != End; Index += InstrSlots::NUM) {
271 // Skip deleted instructions
272 while (Index != End && !getInstructionFromIndex(Index))
273 Index += InstrSlots::NUM;
274
275 if (Index == End) break;
276
277 MachineInstr *MI = getInstructionFromIndex(Index);
278
Bill Wendlingbeeb77f2006-11-16 07:35:18 +0000279 for (unsigned J = 0, e = MI->getNumOperands(); J != e; ++J) {
Bill Wendling01352aa2006-11-16 02:41:50 +0000280 MachineOperand &MOp = MI->getOperand(J);
281 if (MOp.isRegister() && rep(MOp.getReg()) == LI->reg)
282 MOp.setReg(NewVReg);
283 }
284 }
285 }
286
287 LiveInterval &NewLI = getOrCreateInterval(NewVReg);
288
289 // The spill weight is now infinity as it cannot be spilled again
290 NewLI.weight = float(HUGE_VAL);
291
292 for (std::vector<LiveRange>::const_iterator
293 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000294 DOUT << " Adding live range " << *I << " to new interval\n";
Bill Wendling01352aa2006-11-16 02:41:50 +0000295 NewLI.addRange(*I);
296 }
297
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000298 DOUT << "Created new live interval " << NewLI << "\n";
Bill Wendling01352aa2006-11-16 02:41:50 +0000299 return NewLI;
300}
301
Chris Lattner70ca3582004-09-30 15:59:17 +0000302std::vector<LiveInterval*> LiveIntervals::
303addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) {
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000304 // since this is called after the analysis is done we don't know if
305 // LiveVariables is available
306 lv_ = getAnalysisToUpdate<LiveVariables>();
307
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000308 std::vector<LiveInterval*> added;
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000309
Jim Laskey7902c752006-11-07 12:25:45 +0000310 assert(li.weight != HUGE_VALF &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000311 "attempt to spill already spilled interval!");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000312
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000313 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
314 li.print(DOUT, mri_);
315 DOUT << '\n';
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000316
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000317 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000318
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000319 for (LiveInterval::Ranges::const_iterator
320 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
321 unsigned index = getBaseIndex(i->start);
322 unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM;
323 for (; index != end; index += InstrSlots::NUM) {
324 // skip deleted instructions
325 while (index != end && !getInstructionFromIndex(index))
326 index += InstrSlots::NUM;
327 if (index == end) break;
Chris Lattner8640f4e2004-07-19 15:16:53 +0000328
Chris Lattner3b9db832006-01-03 07:41:37 +0000329 MachineInstr *MI = getInstructionFromIndex(index);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000330
Chris Lattner29268692006-09-05 02:12:02 +0000331 RestartInstruction:
Chris Lattner3b9db832006-01-03 07:41:37 +0000332 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
333 MachineOperand& mop = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000334 if (mop.isRegister() && mop.getReg() == li.reg) {
Chris Lattner29268692006-09-05 02:12:02 +0000335 if (MachineInstr *fmi = mri_->foldMemoryOperand(MI, i, slot)) {
Chris Lattnerb11443d2005-09-09 19:17:47 +0000336 // Attempt to fold the memory reference into the instruction. If we
337 // can do this, we don't need to insert spill code.
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000338 if (lv_)
Chris Lattner3b9db832006-01-03 07:41:37 +0000339 lv_->instructionChanged(MI, fmi);
Evan Cheng200370f2006-04-30 08:41:47 +0000340 MachineBasicBlock &MBB = *MI->getParent();
Chris Lattner35f27052006-05-01 21:16:03 +0000341 vrm.virtFolded(li.reg, MI, i, fmi);
Chris Lattner3b9db832006-01-03 07:41:37 +0000342 mi2iMap_.erase(MI);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343 i2miMap_[index/InstrSlots::NUM] = fmi;
344 mi2iMap_[fmi] = index;
Chris Lattner3b9db832006-01-03 07:41:37 +0000345 MI = MBB.insert(MBB.erase(MI), fmi);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346 ++numFolded;
Chris Lattner477e4552004-09-30 16:10:45 +0000347 // Folding the load/store can completely change the instruction in
348 // unpredictable ways, rescan it from the beginning.
Chris Lattner29268692006-09-05 02:12:02 +0000349 goto RestartInstruction;
Chris Lattner477e4552004-09-30 16:10:45 +0000350 } else {
Chris Lattner29268692006-09-05 02:12:02 +0000351 // Create a new virtual register for the spill interval.
352 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(rc);
353
354 // Scan all of the operands of this instruction rewriting operands
355 // to use NewVReg instead of li.reg as appropriate. We do this for
356 // two reasons:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000357 //
Chris Lattner29268692006-09-05 02:12:02 +0000358 // 1. If the instr reads the same spilled vreg multiple times, we
359 // want to reuse the NewVReg.
360 // 2. If the instr is a two-addr instruction, we are required to
361 // keep the src/dst regs pinned.
362 //
363 // Keep track of whether we replace a use and/or def so that we can
364 // create the spill interval with the appropriate range.
365 mop.setReg(NewVReg);
366
367 bool HasUse = mop.isUse();
368 bool HasDef = mop.isDef();
369 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
370 if (MI->getOperand(j).isReg() &&
371 MI->getOperand(j).getReg() == li.reg) {
372 MI->getOperand(j).setReg(NewVReg);
373 HasUse |= MI->getOperand(j).isUse();
374 HasDef |= MI->getOperand(j).isDef();
375 }
376 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000377
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000378 // create a new register for this spill
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000379 vrm.grow();
Chris Lattner29268692006-09-05 02:12:02 +0000380 vrm.assignVirt2StackSlot(NewVReg, slot);
381 LiveInterval &nI = getOrCreateInterval(NewVReg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000382 assert(nI.empty());
Chris Lattner70ca3582004-09-30 15:59:17 +0000383
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000384 // the spill weight is now infinity as it
385 // cannot be spilled again
Jim Laskey7902c752006-11-07 12:25:45 +0000386 nI.weight = HUGE_VALF;
Chris Lattner29268692006-09-05 02:12:02 +0000387
388 if (HasUse) {
389 LiveRange LR(getLoadIndex(index), getUseIndex(index),
390 nI.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000391 DOUT << " +" << LR;
Chris Lattner29268692006-09-05 02:12:02 +0000392 nI.addRange(LR);
393 }
394 if (HasDef) {
395 LiveRange LR(getDefIndex(index), getStoreIndex(index),
396 nI.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000397 DOUT << " +" << LR;
Chris Lattner29268692006-09-05 02:12:02 +0000398 nI.addRange(LR);
399 }
400
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000401 added.push_back(&nI);
Chris Lattner70ca3582004-09-30 15:59:17 +0000402
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000403 // update live variables if it is available
404 if (lv_)
Chris Lattner29268692006-09-05 02:12:02 +0000405 lv_->addVirtualRegisterKilled(NewVReg, MI);
Chris Lattnerb11443d2005-09-09 19:17:47 +0000406
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000407 DOUT << "\t\t\t\tadded new interval: ";
408 nI.print(DOUT, mri_);
409 DOUT << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000410 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000411 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000412 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000413 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000414 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000415
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 return added;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000417}
418
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000419void LiveIntervals::printRegName(unsigned reg) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000420 if (MRegisterInfo::isPhysicalRegister(reg))
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000421 llvm_cerr << mri_->getName(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000422 else
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000423 llvm_cerr << "%reg" << reg;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000424}
425
Evan Chengbf105c82006-11-03 03:04:46 +0000426/// isReDefinedByTwoAddr - Returns true if the Reg re-definition is due to
427/// two addr elimination.
428static bool isReDefinedByTwoAddr(MachineInstr *MI, unsigned Reg,
429 const TargetInstrInfo *TII) {
430 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
431 MachineOperand &MO1 = MI->getOperand(i);
432 if (MO1.isRegister() && MO1.isDef() && MO1.getReg() == Reg) {
433 for (unsigned j = i+1; j < e; ++j) {
434 MachineOperand &MO2 = MI->getOperand(j);
435 if (MO2.isRegister() && MO2.isUse() && MO2.getReg() == Reg &&
Evan Chengba59a1e2006-12-01 21:52:58 +0000436 TII->getOperandConstraint(MI->getOpcode(),j,TOI::TIED_TO) == (int)i)
Evan Chengbf105c82006-11-03 03:04:46 +0000437 return true;
438 }
439 }
440 }
441 return false;
442}
443
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000444void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000445 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000446 unsigned MIIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000447 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000448 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000449 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000450
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000451 // Virtual registers may be defined multiple times (due to phi
452 // elimination and 2-addr elimination). Much of what we do only has to be
453 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000454 // time we see a vreg.
455 if (interval.empty()) {
456 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000457 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner6097d132004-07-19 02:15:56 +0000458
Chris Lattner91725b72006-08-31 05:54:43 +0000459 unsigned ValNum;
460 unsigned SrcReg, DstReg;
461 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
462 ValNum = interval.getNextValue(~0U, 0);
463 else
464 ValNum = interval.getNextValue(defIndex, SrcReg);
465
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000466 assert(ValNum == 0 && "First value in interval is not 0?");
467 ValNum = 0; // Clue in the optimizer.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000468
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000469 // Loop over all of the blocks that the vreg is defined in. There are
470 // two cases we have to handle here. The most common case is a vreg
471 // whose lifetime is contained within a basic block. In this case there
472 // will be a single kill, in MBB, which comes after the definition.
473 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
474 // FIXME: what about dead vars?
475 unsigned killIdx;
476 if (vi.Kills[0] != mi)
477 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
478 else
479 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000480
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000481 // If the kill happens after the definition, we have an intra-block
482 // live range.
483 if (killIdx > defIndex) {
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000484 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000485 "Shouldn't be alive across any blocks!");
486 LiveRange LR(defIndex, killIdx, ValNum);
487 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000488 DOUT << " +" << LR << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000489 return;
490 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000491 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000492
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000493 // The other case we handle is when a virtual register lives to the end
494 // of the defining block, potentially live across some blocks, then is
495 // live into some number of blocks, but gets killed. Start by adding a
496 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000497 LiveRange NewLR(defIndex,
498 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
499 ValNum);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000500 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000501 interval.addRange(NewLR);
502
503 // Iterate over all of the blocks that the variable is completely
504 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
505 // live interval.
506 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
507 if (vi.AliveBlocks[i]) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000508 MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
509 if (!MBB->empty()) {
510 LiveRange LR(getMBBStartIdx(i),
511 getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000512 ValNum);
513 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000514 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000515 }
516 }
517 }
518
519 // Finally, this virtual register is live from the start of any killing
520 // block to the 'use' slot of the killing instruction.
521 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
522 MachineInstr *Kill = vi.Kills[i];
Chris Lattner428b92e2006-09-15 03:57:23 +0000523 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000524 getUseIndex(getInstructionIndex(Kill))+1,
525 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000526 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000527 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000528 }
529
530 } else {
531 // If this is the second time we see a virtual register definition, it
532 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000533 // the result of two address elimination, then the vreg is one of the
534 // def-and-use register operand.
535 if (isReDefinedByTwoAddr(mi, interval.reg, tii_)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000536 // If this is a two-address definition, then we have already processed
537 // the live range. The only problem is that we didn't realize there
538 // are actually two values in the live interval. Because of this we
539 // need to take the LiveRegion that defines this register and split it
540 // into two values.
541 unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
Chris Lattner6b128bd2006-09-03 08:07:11 +0000542 unsigned RedefIndex = getDefIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000543
544 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000545 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000546 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000547
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000548 // Two-address vregs should always only be redefined once. This means
549 // that at this point, there should be exactly one value number in it.
550 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
551
Chris Lattner91725b72006-08-31 05:54:43 +0000552 // The new value number (#1) is defined by the instruction we claimed
553 // defined value #0.
554 unsigned ValNo = interval.getNextValue(0, 0);
555 interval.setValueNumberInfo(1, interval.getValNumInfo(0));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000556
Chris Lattner91725b72006-08-31 05:54:43 +0000557 // Value#0 is now defined by the 2-addr instruction.
558 interval.setValueNumberInfo(0, std::make_pair(~0U, 0U));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000559
560 // Add the new live interval which replaces the range for the input copy.
561 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000562 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000563 interval.addRange(LR);
564
565 // If this redefinition is dead, we need to add a dummy unit live
566 // range covering the def slot.
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000567 if (lv_->RegisterDefIsDead(mi, interval.reg))
568 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000569
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000570 DOUT << "RESULT: ";
571 interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000572
573 } else {
574 // Otherwise, this must be because of phi elimination. If this is the
575 // first redefinition of the vreg that we have seen, go back and change
576 // the live range in the PHI block to be a different value number.
577 if (interval.containsOneValue()) {
578 assert(vi.Kills.size() == 1 &&
579 "PHI elimination vreg should have one kill, the PHI itself!");
580
581 // Remove the old range that we now know has an incorrect number.
582 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000583 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000584 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000585 DOUT << "Removing [" << Start << "," << End << "] from: ";
586 interval.print(DOUT, mri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000587 interval.removeRange(Start, End);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000588 DOUT << "RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000589
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000590 // Replace the interval with one of a NEW value number. Note that this
591 // value number isn't actually defined by an instruction, weird huh? :)
Chris Lattner91725b72006-08-31 05:54:43 +0000592 LiveRange LR(Start, End, interval.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000593 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000594 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000595 DOUT << "RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000596 }
597
598 // In the case of PHI elimination, each variable definition is only
599 // live until the end of the block. We've already taken care of the
600 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000601 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000602
603 unsigned ValNum;
604 unsigned SrcReg, DstReg;
605 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
606 ValNum = interval.getNextValue(~0U, 0);
607 else
608 ValNum = interval.getNextValue(defIndex, SrcReg);
609
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000610 LiveRange LR(defIndex,
Chris Lattner91725b72006-08-31 05:54:43 +0000611 getInstructionIndex(&mbb->back()) + InstrSlots::NUM, ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000612 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000613 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000614 }
615 }
616
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000617 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000618}
619
Chris Lattnerf35fef72004-07-23 21:24:19 +0000620void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000621 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000622 unsigned MIIdx,
Chris Lattner91725b72006-08-31 05:54:43 +0000623 LiveInterval &interval,
624 unsigned SrcReg) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000625 // A physical register cannot be live across basic block, so its
626 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000627 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000628
Chris Lattner6b128bd2006-09-03 08:07:11 +0000629 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000630 unsigned start = getDefIndex(baseIndex);
631 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000632
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000633 // If it is not used after definition, it is considered dead at
634 // the instruction defining it. Hence its interval is:
635 // [defSlot(def), defSlot(def)+1)
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000636 if (lv_->RegisterDefIsDead(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000637 DOUT << " dead";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000638 end = getDefIndex(start) + 1;
639 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000640 }
641
642 // If it is not dead on definition, it must be killed by a
643 // subsequent instruction. Hence its interval is:
644 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000645 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000646 baseIndex += InstrSlots::NUM;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000647 if (lv_->KillsRegister(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000648 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000649 end = getUseIndex(baseIndex) + 1;
650 goto exit;
Evan Cheng9a1956a2006-11-15 20:54:11 +0000651 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
652 // Another instruction redefines the register before it is ever read.
653 // Then the register is essentially dead at the instruction that defines
654 // it. Hence its interval is:
655 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000656 DOUT << " dead";
Evan Cheng9a1956a2006-11-15 20:54:11 +0000657 end = getDefIndex(start) + 1;
658 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000659 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000660 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000661
662 // The only case we should have a dead physreg here without a killing or
663 // instruction where we know it's dead is if it is live-in to the function
664 // and never used.
Chris Lattner91725b72006-08-31 05:54:43 +0000665 assert(!SrcReg && "physreg was not killed in defining block!");
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000666 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000667
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000668exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000669 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000670
Chris Lattner91725b72006-08-31 05:54:43 +0000671 LiveRange LR(start, end, interval.getNextValue(SrcReg != 0 ? start : ~0U,
672 SrcReg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000673 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000674 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000675}
676
Chris Lattnerf35fef72004-07-23 21:24:19 +0000677void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
678 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000679 unsigned MIIdx,
Chris Lattnerf35fef72004-07-23 21:24:19 +0000680 unsigned reg) {
681 if (MRegisterInfo::isVirtualRegister(reg))
Chris Lattner6b128bd2006-09-03 08:07:11 +0000682 handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000683 else if (allocatableRegs_[reg]) {
Chris Lattner91725b72006-08-31 05:54:43 +0000684 unsigned SrcReg, DstReg;
685 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg))
686 SrcReg = 0;
Chris Lattner6b128bd2006-09-03 08:07:11 +0000687 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000688 for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS)
Chris Lattner6b128bd2006-09-03 08:07:11 +0000689 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000690 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000691}
692
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000693/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000694/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000695/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000696/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000697void LiveIntervals::computeIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000698 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
699 << "********** Function: "
700 << ((Value*)mf_->getFunction())->getName() << '\n';
Chris Lattner799a9192005-04-09 16:17:50 +0000701 bool IgnoreFirstInstr = mf_->livein_begin() != mf_->livein_end();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000702
Chris Lattner6b128bd2006-09-03 08:07:11 +0000703 // Track the index of the current machine instr.
704 unsigned MIIndex = 0;
Chris Lattner428b92e2006-09-15 03:57:23 +0000705 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
706 MBBI != E; ++MBBI) {
707 MachineBasicBlock *MBB = MBBI;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000708 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000709
Chris Lattner428b92e2006-09-15 03:57:23 +0000710 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000711 if (IgnoreFirstInstr) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000712 ++MI;
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000713 IgnoreFirstInstr = false;
714 MIIndex += InstrSlots::NUM;
715 }
716
Chris Lattner428b92e2006-09-15 03:57:23 +0000717 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000718 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000719
Evan Cheng438f7bc2006-11-10 08:43:01 +0000720 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000721 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
722 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000723 // handle register defs - build intervals
Chris Lattner428b92e2006-09-15 03:57:23 +0000724 if (MO.isRegister() && MO.getReg() && MO.isDef())
725 handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000726 }
Chris Lattner6b128bd2006-09-03 08:07:11 +0000727
728 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000729 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000730 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000731}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000732
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000733/// AdjustCopiesBackFrom - We found a non-trivially-coallescable copy with IntA
734/// being the source and IntB being the dest, thus this defines a value number
735/// in IntB. If the source value number (in IntA) is defined by a copy from B,
736/// see if we can merge these two pieces of B into a single value number,
737/// eliminating a copy. For example:
738///
739/// A3 = B0
740/// ...
741/// B1 = A3 <- this copy
742///
743/// In this case, B0 can be extended to where the B1 copy lives, allowing the B1
744/// value number to be replaced with B0 (which simplifies the B liveinterval).
745///
746/// This returns true if an interval was modified.
747///
748bool LiveIntervals::AdjustCopiesBackFrom(LiveInterval &IntA, LiveInterval &IntB,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000749 MachineInstr *CopyMI) {
750 unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI));
751
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000752 // BValNo is a value number in B that is defined by a copy from A. 'B3' in
753 // the example above.
754 LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx);
755 unsigned BValNo = BLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000756
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000757 // Get the location that B is defined at. Two options: either this value has
758 // an unknown definition point or it is defined at CopyIdx. If unknown, we
759 // can't process it.
760 unsigned BValNoDefIdx = IntB.getInstForValNum(BValNo);
761 if (BValNoDefIdx == ~0U) return false;
762 assert(BValNoDefIdx == CopyIdx &&
763 "Copy doesn't define the value?");
Chris Lattneraa51a482005-10-21 06:49:50 +0000764
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000765 // AValNo is the value number in A that defines the copy, A0 in the example.
766 LiveInterval::iterator AValLR = IntA.FindLiveRangeContaining(CopyIdx-1);
767 unsigned AValNo = AValLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000768
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000769 // If AValNo is defined as a copy from IntB, we can potentially process this.
770
771 // Get the instruction that defines this value number.
Chris Lattner91725b72006-08-31 05:54:43 +0000772 unsigned SrcReg = IntA.getSrcRegForValNum(AValNo);
773 if (!SrcReg) return false; // Not defined by a copy.
Chris Lattneraa51a482005-10-21 06:49:50 +0000774
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000775 // If the value number is not defined by a copy instruction, ignore it.
Chris Lattneraa51a482005-10-21 06:49:50 +0000776
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000777 // If the source register comes from an interval other than IntB, we can't
778 // handle this.
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000779 if (rep(SrcReg) != IntB.reg) return false;
Chris Lattner91725b72006-08-31 05:54:43 +0000780
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000781 // Get the LiveRange in IntB that this value number starts with.
Chris Lattner91725b72006-08-31 05:54:43 +0000782 unsigned AValNoInstIdx = IntA.getInstForValNum(AValNo);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000783 LiveInterval::iterator ValLR = IntB.FindLiveRangeContaining(AValNoInstIdx-1);
784
785 // Make sure that the end of the live range is inside the same block as
786 // CopyMI.
787 MachineInstr *ValLREndInst = getInstructionFromIndex(ValLR->end-1);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000788 if (!ValLREndInst ||
789 ValLREndInst->getParent() != CopyMI->getParent()) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000790
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000791 // Okay, we now know that ValLR ends in the same block that the CopyMI
792 // live-range starts. If there are no intervening live ranges between them in
793 // IntB, we can merge them.
794 if (ValLR+1 != BLR) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000795
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000796 DOUT << "\nExtending: "; IntB.print(DOUT, mri_);
Chris Lattnerba256032006-08-30 23:02:29 +0000797
798 // We are about to delete CopyMI, so need to remove it as the 'instruction
799 // that defines this value #'.
Chris Lattner91725b72006-08-31 05:54:43 +0000800 IntB.setValueNumberInfo(BValNo, std::make_pair(~0U, 0));
Chris Lattnerba256032006-08-30 23:02:29 +0000801
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000802 // Okay, we can merge them. We need to insert a new liverange:
803 // [ValLR.end, BLR.begin) of either value number, then we merge the
804 // two value numbers.
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000805 unsigned FillerStart = ValLR->end, FillerEnd = BLR->start;
806 IntB.addRange(LiveRange(FillerStart, FillerEnd, BValNo));
807
808 // If the IntB live range is assigned to a physical register, and if that
809 // physreg has aliases,
810 if (MRegisterInfo::isPhysicalRegister(IntB.reg)) {
811 for (const unsigned *AS = mri_->getAliasSet(IntB.reg); *AS; ++AS) {
812 LiveInterval &AliasLI = getInterval(*AS);
813 AliasLI.addRange(LiveRange(FillerStart, FillerEnd,
Chris Lattner91725b72006-08-31 05:54:43 +0000814 AliasLI.getNextValue(~0U, 0)));
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000815 }
816 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000817
818 // Okay, merge "B1" into the same value number as "B0".
819 if (BValNo != ValLR->ValId)
820 IntB.MergeValueNumberInto(BValNo, ValLR->ValId);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000821 DOUT << " result = "; IntB.print(DOUT, mri_);
822 DOUT << "\n";
Chris Lattneraa51a482005-10-21 06:49:50 +0000823
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000824 // Finally, delete the copy instruction.
825 RemoveMachineInstrFromMaps(CopyMI);
826 CopyMI->eraseFromParent();
827 ++numPeep;
Chris Lattneraa51a482005-10-21 06:49:50 +0000828 return true;
829}
830
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000831
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000832/// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg,
833/// which are the src/dst of the copy instruction CopyMI. This returns true
834/// if the copy was successfully coallesced away, or if it is never possible
835/// to coallesce these this copy, due to register constraints. It returns
836/// false if it is not currently possible to coallesce this interval, but
837/// it may be possible if other things get coallesced.
838bool LiveIntervals::JoinCopy(MachineInstr *CopyMI,
839 unsigned SrcReg, unsigned DstReg) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000840 DOUT << getInstructionIndex(CopyMI) << '\t' << *CopyMI;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000841
842 // Get representative registers.
843 SrcReg = rep(SrcReg);
844 DstReg = rep(DstReg);
845
846 // If they are already joined we continue.
847 if (SrcReg == DstReg) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000848 DOUT << "\tCopy already coallesced.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000849 return true; // Not coallescable.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000850 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000851
852 // If they are both physical registers, we cannot join them.
853 if (MRegisterInfo::isPhysicalRegister(SrcReg) &&
854 MRegisterInfo::isPhysicalRegister(DstReg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000855 DOUT << "\tCan not coallesce physregs.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000856 return true; // Not coallescable.
857 }
858
859 // We only join virtual registers with allocatable physical registers.
860 if (MRegisterInfo::isPhysicalRegister(SrcReg) && !allocatableRegs_[SrcReg]){
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000861 DOUT << "\tSrc reg is unallocatable physreg.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000862 return true; // Not coallescable.
863 }
864 if (MRegisterInfo::isPhysicalRegister(DstReg) && !allocatableRegs_[DstReg]){
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000865 DOUT << "\tDst reg is unallocatable physreg.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000866 return true; // Not coallescable.
867 }
868
869 // If they are not of the same register class, we cannot join them.
870 if (differingRegisterClasses(SrcReg, DstReg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000871 DOUT << "\tSrc/Dest are different register classes.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000872 return true; // Not coallescable.
873 }
874
875 LiveInterval &SrcInt = getInterval(SrcReg);
876 LiveInterval &DestInt = getInterval(DstReg);
877 assert(SrcInt.reg == SrcReg && DestInt.reg == DstReg &&
878 "Register mapping is horribly broken!");
879
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000880 DOUT << "\t\tInspecting "; SrcInt.print(DOUT, mri_);
881 DOUT << " and "; DestInt.print(DOUT, mri_);
882 DOUT << ": ";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000883
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000884 // Okay, attempt to join these two intervals. On failure, this returns false.
885 // Otherwise, if one of the intervals being joined is a physreg, this method
886 // always canonicalizes DestInt to be it. The output "SrcInt" will not have
887 // been modified, so we can use this information below to update aliases.
888 if (!JoinIntervals(DestInt, SrcInt)) {
889 // Coallescing failed.
890
891 // If we can eliminate the copy without merging the live ranges, do so now.
892 if (AdjustCopiesBackFrom(SrcInt, DestInt, CopyMI))
893 return true;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000894
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000895 // Otherwise, we are unable to join the intervals.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000896 DOUT << "Interference!\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000897 return false;
898 }
899
Chris Lattnere7f729b2006-08-26 01:28:16 +0000900 bool Swapped = SrcReg == DestInt.reg;
901 if (Swapped)
902 std::swap(SrcReg, DstReg);
903 assert(MRegisterInfo::isVirtualRegister(SrcReg) &&
904 "LiveInterval::join didn't work right!");
905
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000906 // If we're about to merge live ranges into a physical register live range,
907 // we have to update any aliased register's live ranges to indicate that they
908 // have clobbered values for this range.
Chris Lattnere7f729b2006-08-26 01:28:16 +0000909 if (MRegisterInfo::isPhysicalRegister(DstReg)) {
910 for (const unsigned *AS = mri_->getAliasSet(DstReg); *AS; ++AS)
911 getInterval(*AS).MergeInClobberRanges(SrcInt);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000912 }
913
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000914 DOUT << "\n\t\tJoined. Result = "; DestInt.print(DOUT, mri_);
915 DOUT << "\n";
Chris Lattnere7f729b2006-08-26 01:28:16 +0000916
917 // If the intervals were swapped by Join, swap them back so that the register
918 // mapping (in the r2i map) is correct.
919 if (Swapped) SrcInt.swap(DestInt);
920 r2iMap_.erase(SrcReg);
921 r2rMap_[SrcReg] = DstReg;
922
Chris Lattnerbfe180a2006-08-31 05:58:59 +0000923 // Finally, delete the copy instruction.
924 RemoveMachineInstrFromMaps(CopyMI);
925 CopyMI->eraseFromParent();
926 ++numPeep;
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000927 ++numJoins;
928 return true;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +0000929}
930
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000931/// ComputeUltimateVN - Assuming we are going to join two live intervals,
932/// compute what the resultant value numbers for each value in the input two
933/// ranges will be. This is complicated by copies between the two which can
934/// and will commonly cause multiple value numbers to be merged into one.
935///
936/// VN is the value number that we're trying to resolve. InstDefiningValue
937/// keeps track of the new InstDefiningValue assignment for the result
938/// LiveInterval. ThisFromOther/OtherFromThis are sets that keep track of
939/// whether a value in this or other is a copy from the opposite set.
940/// ThisValNoAssignments/OtherValNoAssignments keep track of value #'s that have
941/// already been assigned.
942///
943/// ThisFromOther[x] - If x is defined as a copy from the other interval, this
944/// contains the value number the copy is from.
945///
946static unsigned ComputeUltimateVN(unsigned VN,
Chris Lattner91725b72006-08-31 05:54:43 +0000947 SmallVector<std::pair<unsigned,
948 unsigned>, 16> &ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000949 SmallVector<int, 16> &ThisFromOther,
950 SmallVector<int, 16> &OtherFromThis,
951 SmallVector<int, 16> &ThisValNoAssignments,
952 SmallVector<int, 16> &OtherValNoAssignments,
953 LiveInterval &ThisLI, LiveInterval &OtherLI) {
954 // If the VN has already been computed, just return it.
955 if (ThisValNoAssignments[VN] >= 0)
956 return ThisValNoAssignments[VN];
Chris Lattner8a67f6e2006-09-01 07:00:23 +0000957// assert(ThisValNoAssignments[VN] != -2 && "Cyclic case?");
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000958
959 // If this val is not a copy from the other val, then it must be a new value
960 // number in the destination.
961 int OtherValNo = ThisFromOther[VN];
962 if (OtherValNo == -1) {
Chris Lattner91725b72006-08-31 05:54:43 +0000963 ValueNumberInfo.push_back(ThisLI.getValNumInfo(VN));
964 return ThisValNoAssignments[VN] = ValueNumberInfo.size()-1;
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000965 }
966
Chris Lattner8a67f6e2006-09-01 07:00:23 +0000967 // Otherwise, this *is* a copy from the RHS. If the other side has already
968 // been computed, return it.
969 if (OtherValNoAssignments[OtherValNo] >= 0)
970 return ThisValNoAssignments[VN] = OtherValNoAssignments[OtherValNo];
971
972 // Mark this value number as currently being computed, then ask what the
973 // ultimate value # of the other value is.
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000974 ThisValNoAssignments[VN] = -2;
975 unsigned UltimateVN =
Chris Lattner91725b72006-08-31 05:54:43 +0000976 ComputeUltimateVN(OtherValNo, ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000977 OtherFromThis, ThisFromOther,
978 OtherValNoAssignments, ThisValNoAssignments,
979 OtherLI, ThisLI);
980 return ThisValNoAssignments[VN] = UltimateVN;
981}
982
Chris Lattnerf21f0202006-09-02 05:26:59 +0000983static bool InVector(unsigned Val, const SmallVector<unsigned, 8> &V) {
984 return std::find(V.begin(), V.end(), Val) != V.end();
985}
986
987/// SimpleJoin - Attempt to joint the specified interval into this one. The
988/// caller of this method must guarantee that the RHS only contains a single
989/// value number and that the RHS is not defined by a copy from this
990/// interval. This returns false if the intervals are not joinable, or it
991/// joins them and returns true.
992bool LiveIntervals::SimpleJoin(LiveInterval &LHS, LiveInterval &RHS) {
993 assert(RHS.containsOneValue());
994
995 // Some number (potentially more than one) value numbers in the current
996 // interval may be defined as copies from the RHS. Scan the overlapping
997 // portions of the LHS and RHS, keeping track of this and looking for
998 // overlapping live ranges that are NOT defined as copies. If these exist, we
999 // cannot coallesce.
1000
1001 LiveInterval::iterator LHSIt = LHS.begin(), LHSEnd = LHS.end();
1002 LiveInterval::iterator RHSIt = RHS.begin(), RHSEnd = RHS.end();
1003
1004 if (LHSIt->start < RHSIt->start) {
1005 LHSIt = std::upper_bound(LHSIt, LHSEnd, RHSIt->start);
1006 if (LHSIt != LHS.begin()) --LHSIt;
1007 } else if (RHSIt->start < LHSIt->start) {
1008 RHSIt = std::upper_bound(RHSIt, RHSEnd, LHSIt->start);
1009 if (RHSIt != RHS.begin()) --RHSIt;
1010 }
1011
1012 SmallVector<unsigned, 8> EliminatedLHSVals;
1013
1014 while (1) {
1015 // Determine if these live intervals overlap.
1016 bool Overlaps = false;
1017 if (LHSIt->start <= RHSIt->start)
1018 Overlaps = LHSIt->end > RHSIt->start;
1019 else
1020 Overlaps = RHSIt->end > LHSIt->start;
1021
1022 // If the live intervals overlap, there are two interesting cases: if the
1023 // LHS interval is defined by a copy from the RHS, it's ok and we record
1024 // that the LHS value # is the same as the RHS. If it's not, then we cannot
1025 // coallesce these live ranges and we bail out.
1026 if (Overlaps) {
1027 // If we haven't already recorded that this value # is safe, check it.
1028 if (!InVector(LHSIt->ValId, EliminatedLHSVals)) {
1029 // Copy from the RHS?
1030 unsigned SrcReg = LHS.getSrcRegForValNum(LHSIt->ValId);
1031 if (rep(SrcReg) != RHS.reg)
1032 return false; // Nope, bail out.
1033
1034 EliminatedLHSVals.push_back(LHSIt->ValId);
1035 }
1036
1037 // We know this entire LHS live range is okay, so skip it now.
1038 if (++LHSIt == LHSEnd) break;
1039 continue;
1040 }
1041
1042 if (LHSIt->end < RHSIt->end) {
1043 if (++LHSIt == LHSEnd) break;
1044 } else {
1045 // One interesting case to check here. It's possible that we have
1046 // something like "X3 = Y" which defines a new value number in the LHS,
1047 // and is the last use of this liverange of the RHS. In this case, we
1048 // want to notice this copy (so that it gets coallesced away) even though
1049 // the live ranges don't actually overlap.
1050 if (LHSIt->start == RHSIt->end) {
1051 if (InVector(LHSIt->ValId, EliminatedLHSVals)) {
1052 // We already know that this value number is going to be merged in
1053 // if coallescing succeeds. Just skip the liverange.
1054 if (++LHSIt == LHSEnd) break;
1055 } else {
1056 // Otherwise, if this is a copy from the RHS, mark it as being merged
1057 // in.
1058 if (rep(LHS.getSrcRegForValNum(LHSIt->ValId)) == RHS.reg) {
1059 EliminatedLHSVals.push_back(LHSIt->ValId);
1060
1061 // We know this entire LHS live range is okay, so skip it now.
1062 if (++LHSIt == LHSEnd) break;
1063 }
1064 }
1065 }
1066
1067 if (++RHSIt == RHSEnd) break;
1068 }
1069 }
1070
1071 // If we got here, we know that the coallescing will be successful and that
1072 // the value numbers in EliminatedLHSVals will all be merged together. Since
1073 // the most common case is that EliminatedLHSVals has a single number, we
1074 // optimize for it: if there is more than one value, we merge them all into
1075 // the lowest numbered one, then handle the interval as if we were merging
1076 // with one value number.
1077 unsigned LHSValNo;
1078 if (EliminatedLHSVals.size() > 1) {
1079 // Loop through all the equal value numbers merging them into the smallest
1080 // one.
1081 unsigned Smallest = EliminatedLHSVals[0];
1082 for (unsigned i = 1, e = EliminatedLHSVals.size(); i != e; ++i) {
1083 if (EliminatedLHSVals[i] < Smallest) {
1084 // Merge the current notion of the smallest into the smaller one.
1085 LHS.MergeValueNumberInto(Smallest, EliminatedLHSVals[i]);
1086 Smallest = EliminatedLHSVals[i];
1087 } else {
1088 // Merge into the smallest.
1089 LHS.MergeValueNumberInto(EliminatedLHSVals[i], Smallest);
1090 }
1091 }
1092 LHSValNo = Smallest;
1093 } else {
1094 assert(!EliminatedLHSVals.empty() && "No copies from the RHS?");
1095 LHSValNo = EliminatedLHSVals[0];
1096 }
1097
1098 // Okay, now that there is a single LHS value number that we're merging the
1099 // RHS into, update the value number info for the LHS to indicate that the
1100 // value number is defined where the RHS value number was.
1101 LHS.setValueNumberInfo(LHSValNo, RHS.getValNumInfo(0));
1102
1103 // Okay, the final step is to loop over the RHS live intervals, adding them to
1104 // the LHS.
1105 LHS.MergeRangesInAsValue(RHS, LHSValNo);
1106 LHS.weight += RHS.weight;
1107
1108 return true;
1109}
1110
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001111/// JoinIntervals - Attempt to join these two intervals. On failure, this
1112/// returns false. Otherwise, if one of the intervals being joined is a
1113/// physreg, this method always canonicalizes LHS to be it. The output
1114/// "RHS" will not have been modified, so we can use this information
1115/// below to update aliases.
1116bool LiveIntervals::JoinIntervals(LiveInterval &LHS, LiveInterval &RHS) {
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001117 // Compute the final value assignment, assuming that the live ranges can be
1118 // coallesced.
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001119 SmallVector<int, 16> LHSValNoAssignments;
1120 SmallVector<int, 16> RHSValNoAssignments;
Chris Lattner91725b72006-08-31 05:54:43 +00001121 SmallVector<std::pair<unsigned,unsigned>, 16> ValueNumberInfo;
Chris Lattner238416c2006-09-01 06:10:18 +00001122
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001123 // Compute ultimate value numbers for the LHS and RHS values.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001124 if (RHS.containsOneValue()) {
1125 // Copies from a liveinterval with a single value are simple to handle and
1126 // very common, handle the special case here. This is important, because
1127 // often RHS is small and LHS is large (e.g. a physreg).
1128
1129 // Find out if the RHS is defined as a copy from some value in the LHS.
1130 int RHSValID = -1;
1131 std::pair<unsigned,unsigned> RHSValNoInfo;
Chris Lattnerf21f0202006-09-02 05:26:59 +00001132 unsigned RHSSrcReg = RHS.getSrcRegForValNum(0);
1133 if ((RHSSrcReg == 0 || rep(RHSSrcReg) != LHS.reg)) {
1134 // If RHS is not defined as a copy from the LHS, we can use simpler and
1135 // faster checks to see if the live ranges are coallescable. This joiner
1136 // can't swap the LHS/RHS intervals though.
1137 if (!MRegisterInfo::isPhysicalRegister(RHS.reg)) {
1138 return SimpleJoin(LHS, RHS);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001139 } else {
Chris Lattnerf21f0202006-09-02 05:26:59 +00001140 RHSValNoInfo = RHS.getValNumInfo(0);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001141 }
1142 } else {
Chris Lattnerf21f0202006-09-02 05:26:59 +00001143 // It was defined as a copy from the LHS, find out what value # it is.
1144 unsigned ValInst = RHS.getInstForValNum(0);
1145 RHSValID = LHS.getLiveRangeContaining(ValInst-1)->ValId;
1146 RHSValNoInfo = LHS.getValNumInfo(RHSValID);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001147 }
1148
Chris Lattnerf21f0202006-09-02 05:26:59 +00001149 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
1150 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001151 ValueNumberInfo.resize(LHS.getNumValNums());
1152
1153 // Okay, *all* of the values in LHS that are defined as a copy from RHS
1154 // should now get updated.
1155 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
1156 if (unsigned LHSSrcReg = LHS.getSrcRegForValNum(VN)) {
1157 if (rep(LHSSrcReg) != RHS.reg) {
1158 // If this is not a copy from the RHS, its value number will be
1159 // unmodified by the coallescing.
1160 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
1161 LHSValNoAssignments[VN] = VN;
1162 } else if (RHSValID == -1) {
1163 // Otherwise, it is a copy from the RHS, and we don't already have a
1164 // value# for it. Keep the current value number, but remember it.
1165 LHSValNoAssignments[VN] = RHSValID = VN;
1166 ValueNumberInfo[VN] = RHSValNoInfo;
1167 } else {
1168 // Otherwise, use the specified value #.
1169 LHSValNoAssignments[VN] = RHSValID;
1170 if (VN != (unsigned)RHSValID)
1171 ValueNumberInfo[VN].first = ~1U;
1172 else
1173 ValueNumberInfo[VN] = RHSValNoInfo;
1174 }
1175 } else {
1176 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
1177 LHSValNoAssignments[VN] = VN;
1178 }
1179 }
1180
1181 assert(RHSValID != -1 && "Didn't find value #?");
1182 RHSValNoAssignments[0] = RHSValID;
1183
1184 } else {
Chris Lattner238416c2006-09-01 06:10:18 +00001185 // Loop over the value numbers of the LHS, seeing if any are defined from
1186 // the RHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001187 SmallVector<int, 16> LHSValsDefinedFromRHS;
1188 LHSValsDefinedFromRHS.resize(LHS.getNumValNums(), -1);
1189 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
1190 unsigned ValSrcReg = LHS.getSrcRegForValNum(VN);
1191 if (ValSrcReg == 0) // Src not defined by a copy?
1192 continue;
1193
Chris Lattner238416c2006-09-01 06:10:18 +00001194 // DstReg is known to be a register in the LHS interval. If the src is
1195 // from the RHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001196 if (rep(ValSrcReg) != RHS.reg)
1197 continue;
1198
1199 // Figure out the value # from the RHS.
1200 unsigned ValInst = LHS.getInstForValNum(VN);
1201 LHSValsDefinedFromRHS[VN] = RHS.getLiveRangeContaining(ValInst-1)->ValId;
1202 }
1203
Chris Lattner238416c2006-09-01 06:10:18 +00001204 // Loop over the value numbers of the RHS, seeing if any are defined from
1205 // the LHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001206 SmallVector<int, 16> RHSValsDefinedFromLHS;
1207 RHSValsDefinedFromLHS.resize(RHS.getNumValNums(), -1);
1208 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
1209 unsigned ValSrcReg = RHS.getSrcRegForValNum(VN);
1210 if (ValSrcReg == 0) // Src not defined by a copy?
1211 continue;
1212
Chris Lattner238416c2006-09-01 06:10:18 +00001213 // DstReg is known to be a register in the RHS interval. If the src is
1214 // from the LHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001215 if (rep(ValSrcReg) != LHS.reg)
1216 continue;
1217
1218 // Figure out the value # from the LHS.
1219 unsigned ValInst = RHS.getInstForValNum(VN);
1220 RHSValsDefinedFromLHS[VN] = LHS.getLiveRangeContaining(ValInst-1)->ValId;
1221 }
1222
Chris Lattnerf21f0202006-09-02 05:26:59 +00001223 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
1224 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
1225 ValueNumberInfo.reserve(LHS.getNumValNums() + RHS.getNumValNums());
1226
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001227 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001228 if (LHSValNoAssignments[VN] >= 0 || LHS.getInstForValNum(VN) == ~2U)
1229 continue;
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001230 ComputeUltimateVN(VN, ValueNumberInfo,
1231 LHSValsDefinedFromRHS, RHSValsDefinedFromLHS,
1232 LHSValNoAssignments, RHSValNoAssignments, LHS, RHS);
1233 }
1234 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001235 if (RHSValNoAssignments[VN] >= 0 || RHS.getInstForValNum(VN) == ~2U)
1236 continue;
1237 // If this value number isn't a copy from the LHS, it's a new number.
1238 if (RHSValsDefinedFromLHS[VN] == -1) {
1239 ValueNumberInfo.push_back(RHS.getValNumInfo(VN));
1240 RHSValNoAssignments[VN] = ValueNumberInfo.size()-1;
1241 continue;
1242 }
1243
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001244 ComputeUltimateVN(VN, ValueNumberInfo,
1245 RHSValsDefinedFromLHS, LHSValsDefinedFromRHS,
1246 RHSValNoAssignments, LHSValNoAssignments, RHS, LHS);
1247 }
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001248 }
1249
1250 // Armed with the mappings of LHS/RHS values to ultimate values, walk the
1251 // interval lists to see if these intervals are coallescable.
1252 LiveInterval::const_iterator I = LHS.begin();
1253 LiveInterval::const_iterator IE = LHS.end();
1254 LiveInterval::const_iterator J = RHS.begin();
1255 LiveInterval::const_iterator JE = RHS.end();
1256
1257 // Skip ahead until the first place of potential sharing.
1258 if (I->start < J->start) {
1259 I = std::upper_bound(I, IE, J->start);
1260 if (I != LHS.begin()) --I;
1261 } else if (J->start < I->start) {
1262 J = std::upper_bound(J, JE, I->start);
1263 if (J != RHS.begin()) --J;
1264 }
1265
1266 while (1) {
1267 // Determine if these two live ranges overlap.
1268 bool Overlaps;
1269 if (I->start < J->start) {
1270 Overlaps = I->end > J->start;
1271 } else {
1272 Overlaps = J->end > I->start;
1273 }
1274
1275 // If so, check value # info to determine if they are really different.
1276 if (Overlaps) {
1277 // If the live range overlap will map to the same value number in the
1278 // result liverange, we can still coallesce them. If not, we can't.
1279 if (LHSValNoAssignments[I->ValId] != RHSValNoAssignments[J->ValId])
1280 return false;
1281 }
1282
1283 if (I->end < J->end) {
1284 ++I;
1285 if (I == IE) break;
1286 } else {
1287 ++J;
1288 if (J == JE) break;
1289 }
1290 }
1291
1292 // If we get here, we know that we can coallesce the live ranges. Ask the
1293 // intervals to coallesce themselves now.
1294 LHS.join(RHS, &LHSValNoAssignments[0], &RHSValNoAssignments[0],
Chris Lattner91725b72006-08-31 05:54:43 +00001295 ValueNumberInfo);
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001296 return true;
1297}
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001298
1299
Chris Lattnercc0d1562004-07-19 14:40:29 +00001300namespace {
1301 // DepthMBBCompare - Comparison predicate that sort first based on the loop
1302 // depth of the basic block (the unsigned), and then on the MBB number.
1303 struct DepthMBBCompare {
1304 typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
1305 bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
1306 if (LHS.first > RHS.first) return true; // Deeper loops first
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001307 return LHS.first == RHS.first &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001308 LHS.second->getNumber() < RHS.second->getNumber();
Chris Lattnercc0d1562004-07-19 14:40:29 +00001309 }
1310 };
1311}
Chris Lattner1c5c0442004-07-19 14:08:10 +00001312
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001313
Chris Lattner1acb17c2006-09-02 05:32:53 +00001314void LiveIntervals::CopyCoallesceInMBB(MachineBasicBlock *MBB,
1315 std::vector<CopyRec> &TryAgain) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001316 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001317
1318 for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end();
1319 MII != E;) {
1320 MachineInstr *Inst = MII++;
1321
1322 // If this isn't a copy, we can't join intervals.
1323 unsigned SrcReg, DstReg;
1324 if (!tii_->isMoveInstr(*Inst, SrcReg, DstReg)) continue;
1325
Chris Lattner1acb17c2006-09-02 05:32:53 +00001326 if (!JoinCopy(Inst, SrcReg, DstReg))
1327 TryAgain.push_back(getCopyRec(Inst, SrcReg, DstReg));
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001328 }
1329}
1330
1331
Chris Lattnercc0d1562004-07-19 14:40:29 +00001332void LiveIntervals::joinIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001333 DOUT << "********** JOINING INTERVALS ***********\n";
Chris Lattnercc0d1562004-07-19 14:40:29 +00001334
Chris Lattner1acb17c2006-09-02 05:32:53 +00001335 std::vector<CopyRec> TryAgainList;
1336
Chris Lattnercc0d1562004-07-19 14:40:29 +00001337 const LoopInfo &LI = getAnalysis<LoopInfo>();
1338 if (LI.begin() == LI.end()) {
1339 // If there are no loops in the function, join intervals in function order.
Chris Lattner1c5c0442004-07-19 14:08:10 +00001340 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1341 I != E; ++I)
Chris Lattner1acb17c2006-09-02 05:32:53 +00001342 CopyCoallesceInMBB(I, TryAgainList);
Chris Lattnercc0d1562004-07-19 14:40:29 +00001343 } else {
1344 // Otherwise, join intervals in inner loops before other intervals.
1345 // Unfortunately we can't just iterate over loop hierarchy here because
1346 // there may be more MBB's than BB's. Collect MBB's for sorting.
1347 std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
1348 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1349 I != E; ++I)
1350 MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I));
1351
1352 // Sort by loop depth.
1353 std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
1354
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001355 // Finally, join intervals in loop nest order.
Chris Lattnercc0d1562004-07-19 14:40:29 +00001356 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
Chris Lattner1acb17c2006-09-02 05:32:53 +00001357 CopyCoallesceInMBB(MBBs[i].second, TryAgainList);
1358 }
1359
1360 // Joining intervals can allow other intervals to be joined. Iteratively join
1361 // until we make no progress.
1362 bool ProgressMade = true;
1363 while (ProgressMade) {
1364 ProgressMade = false;
1365
1366 for (unsigned i = 0, e = TryAgainList.size(); i != e; ++i) {
1367 CopyRec &TheCopy = TryAgainList[i];
1368 if (TheCopy.MI &&
1369 JoinCopy(TheCopy.MI, TheCopy.SrcReg, TheCopy.DstReg)) {
1370 TheCopy.MI = 0; // Mark this one as done.
1371 ProgressMade = true;
1372 }
1373 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001374 }
1375
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001376 DOUT << "*** Register mapping ***\n";
1377 for (int i = 0, e = r2rMap_.size(); i != e; ++i)
1378 if (r2rMap_[i]) {
1379 DOUT << " reg " << i << " -> ";
1380 DEBUG(printRegName(r2rMap_[i]));
1381 DOUT << "\n";
1382 }
Chris Lattner1c5c0442004-07-19 14:08:10 +00001383}
1384
Evan Cheng647c15e2006-05-12 06:06:34 +00001385/// Return true if the two specified registers belong to different register
1386/// classes. The registers may be either phys or virt regs.
1387bool LiveIntervals::differingRegisterClasses(unsigned RegA,
1388 unsigned RegB) const {
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +00001389
Chris Lattner7ac2d312004-07-24 02:59:07 +00001390 // Get the register classes for the first reg.
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001391 if (MRegisterInfo::isPhysicalRegister(RegA)) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001392 assert(MRegisterInfo::isVirtualRegister(RegB) &&
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001393 "Shouldn't consider two physregs!");
Evan Cheng647c15e2006-05-12 06:06:34 +00001394 return !mf_->getSSARegMap()->getRegClass(RegB)->contains(RegA);
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001395 }
Chris Lattner7ac2d312004-07-24 02:59:07 +00001396
1397 // Compare against the regclass for the second reg.
Evan Cheng647c15e2006-05-12 06:06:34 +00001398 const TargetRegisterClass *RegClass = mf_->getSSARegMap()->getRegClass(RegA);
1399 if (MRegisterInfo::isVirtualRegister(RegB))
1400 return RegClass != mf_->getSSARegMap()->getRegClass(RegB);
1401 else
1402 return !RegClass->contains(RegB);
Chris Lattner7ac2d312004-07-24 02:59:07 +00001403}
1404
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001405LiveInterval LiveIntervals::createInterval(unsigned reg) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001406 float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
Jim Laskey7902c752006-11-07 12:25:45 +00001407 HUGE_VALF : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001408 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001409}