blob: 8f53c5caaebbffe71a10727308da5ae7b695d688 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000051#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000052#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000053#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000054#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohman66336ed2009-11-23 17:42:46 +000056#include "FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman46510a72010-04-15 01:51:59 +000059unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +000060 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +000061 // Don't handle non-simple values in FastISel.
62 if (!RealVT.isSimple())
63 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000064
65 // Ignore illegal types. We must do this before looking up the value
66 // in ValueMap because Arguments are given virtual registers regardless
67 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +000068 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000069 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +000070 // Promote MVT::i1 to a legal type though, because it's common and easy.
71 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +000072 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000073 else
74 return 0;
75 }
76
Dan Gohman104e4ce2008-09-03 23:32:19 +000077 // Look up the value to see if we already have a register for it. We
78 // cache values defined by Instructions across blocks, and other values
79 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +000080 // def-dominates-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000081 if (ValueMap.count(V))
82 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000083 unsigned Reg = LocalValueMap[V];
84 if (Reg != 0)
85 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000086
Dan Gohman46510a72010-04-15 01:51:59 +000087 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 if (CI->getValue().getActiveBits() <= 64)
89 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000090 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000091 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000092 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000093 // Translate this as an integer zero so that it can be
94 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +000095 Reg =
96 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +000097 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman4183e312010-04-13 17:07:06 +000098 // Try to emit the constant directly.
Dan Gohman104e4ce2008-09-03 23:32:19 +000099 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000100
101 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000102 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000103 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000105
106 uint64_t x[2];
107 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000108 bool isExact;
109 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
110 APFloat::rmTowardZero, &isExact);
111 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000112 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000113
Owen Andersone922c022009-07-22 00:24:57 +0000114 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000115 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000116 if (IntegerReg != 0)
117 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
118 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000119 }
Dan Gohman46510a72010-04-15 01:51:59 +0000120 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman32acbc12010-04-14 02:33:23 +0000121 if (!SelectOperator(Op, Op->getOpcode())) return 0;
122 Reg = LocalValueMap[Op];
Dan Gohman205d9252008-08-28 21:19:07 +0000123 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000124 Reg = createResultReg(TLI.getRegClassFor(VT));
Chris Lattner518bb532010-02-09 19:54:29 +0000125 BuildMI(MBB, DL, TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000126 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000127
Dan Gohmandceffe62008-09-25 01:28:51 +0000128 // If target-independent code couldn't handle the value, give target-specific
129 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000130 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000131 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000132
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000133 // Don't cache constant materializations in the general ValueMap.
134 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000135 if (Reg != 0)
136 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000137 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000138}
139
Dan Gohman46510a72010-04-15 01:51:59 +0000140unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000141 // Look up the value to see if we already have a register for it. We
142 // cache values defined by Instructions across blocks, and other values
143 // only locally. This is because Instructions already have the SSA
144 // def-dominatess-use requirement enforced.
145 if (ValueMap.count(V))
146 return ValueMap[V];
147 return LocalValueMap[V];
148}
149
Owen Andersoncc54e762008-08-30 00:38:46 +0000150/// UpdateValueMap - Update the value map to include the new mapping for this
151/// instruction, or insert an extra copy to get the result in a previous
152/// determined register.
153/// NOTE: This is only necessary because we might select a block that uses
154/// a value before we select the block that defines the value. It might be
155/// possible to fix this by selecting blocks in reverse postorder.
Dan Gohman46510a72010-04-15 01:51:59 +0000156unsigned FastISel::UpdateValueMap(const Value *I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000157 if (!isa<Instruction>(I)) {
158 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000159 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000160 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000161
162 unsigned &AssignedReg = ValueMap[I];
163 if (AssignedReg == 0)
164 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000165 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000166 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
167 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
168 Reg, RegClass, RegClass);
169 }
170 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000171}
172
Dan Gohman46510a72010-04-15 01:51:59 +0000173unsigned FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000174 unsigned IdxN = getRegForValue(Idx);
175 if (IdxN == 0)
176 // Unhandled operand. Halt "fast" selection and bail.
177 return 0;
178
179 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000180 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000181 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000182 if (IdxVT.bitsLT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000183 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000184 else if (IdxVT.bitsGT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000185 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000186 return IdxN;
187}
188
Dan Gohmanbdedd442008-08-20 00:11:48 +0000189/// SelectBinaryOp - Select and emit code for a binary operator instruction,
190/// which has an opcode which directly corresponds to the given ISD opcode.
191///
Dan Gohman46510a72010-04-15 01:51:59 +0000192bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000193 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000195 // Unhandled type. Halt "fast" selection and bail.
196 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000197
Dan Gohmanb71fea22008-08-26 20:52:40 +0000198 // We only handle legal types. For example, on x86-32 the instruction
199 // selector contains all of the 64-bit instructions from x86-64,
200 // under the assumption that i64 won't be used if the target doesn't
201 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000202 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000204 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000206 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
207 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000208 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000209 else
210 return false;
211 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000212
Dan Gohman3df24e62008-09-03 23:12:08 +0000213 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000214 if (Op0 == 0)
215 // Unhandled operand. Halt "fast" selection and bail.
216 return false;
217
218 // Check if the second operand is a constant and handle it appropriately.
219 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000220 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
221 ISDOpcode, Op0, CI->getZExtValue());
222 if (ResultReg != 0) {
223 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000224 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000225 return true;
226 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000227 }
228
Dan Gohman10df0fa2008-08-27 01:09:54 +0000229 // Check if the second operand is a constant float.
230 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000231 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
232 ISDOpcode, Op0, CF);
233 if (ResultReg != 0) {
234 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000235 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000236 return true;
237 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000238 }
239
Dan Gohman3df24e62008-09-03 23:12:08 +0000240 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000241 if (Op1 == 0)
242 // Unhandled operand. Halt "fast" selection and bail.
243 return false;
244
Dan Gohmanad368ac2008-08-27 18:10:19 +0000245 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000246 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
247 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000248 if (ResultReg == 0)
249 // Target-specific code wasn't able to find a machine opcode for
250 // the given ISD opcode and type. Halt "fast" selection and bail.
251 return false;
252
Dan Gohman8014e862008-08-20 00:23:20 +0000253 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000254 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000255 return true;
256}
257
Dan Gohman46510a72010-04-15 01:51:59 +0000258bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000259 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000260 if (N == 0)
261 // Unhandled operand. Halt "fast" selection and bail.
262 return false;
263
264 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000266 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
267 E = I->op_end(); OI != E; ++OI) {
268 const Value *Idx = *OI;
Evan Cheng83785c82008-08-20 22:45:34 +0000269 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
270 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
271 if (Field) {
272 // N = N + Offset
273 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
274 // FIXME: This can be optimized by combining the add with a
275 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000276 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000277 if (N == 0)
278 // Unhandled operand. Halt "fast" selection and bail.
279 return false;
280 }
281 Ty = StTy->getElementType(Field);
282 } else {
283 Ty = cast<SequentialType>(Ty)->getElementType();
284
285 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000286 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Evan Cheng83785c82008-08-20 22:45:34 +0000287 if (CI->getZExtValue() == 0) continue;
288 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000289 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000290 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000291 if (N == 0)
292 // Unhandled operand. Halt "fast" selection and bail.
293 return false;
294 continue;
295 }
296
297 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000298 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000299 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000300 if (IdxN == 0)
301 // Unhandled operand. Halt "fast" selection and bail.
302 return false;
303
Dan Gohman80bc6e22008-08-26 20:57:08 +0000304 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000305 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000306 if (IdxN == 0)
307 // Unhandled operand. Halt "fast" selection and bail.
308 return false;
309 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000310 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000311 if (N == 0)
312 // Unhandled operand. Halt "fast" selection and bail.
313 return false;
314 }
315 }
316
317 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000318 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000319 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000320}
321
Dan Gohman46510a72010-04-15 01:51:59 +0000322bool FastISel::SelectCall(const User *I) {
323 const Function *F = cast<CallInst>(I)->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000324 if (!F) return false;
325
Dan Gohman4183e312010-04-13 17:07:06 +0000326 // Handle selected intrinsic function calls.
Dan Gohman33134c42008-09-25 17:05:24 +0000327 unsigned IID = F->getIntrinsicID();
328 switch (IID) {
329 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000330 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +0000331 const DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Chris Lattnerd850ac72010-04-05 02:19:28 +0000332 if (!DIDescriptor::ValidDebugInfo(DI->getVariable(), CodeGenOpt::None) ||
Chris Lattnered3a8062010-04-05 06:05:26 +0000333 !MF.getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000334 return true;
335
Dan Gohman46510a72010-04-15 01:51:59 +0000336 const Value *Address = DI->getAddress();
Dale Johannesendc918562010-02-06 02:26:02 +0000337 if (!Address)
338 return true;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000339 if (isa<UndefValue>(Address))
340 return true;
Dan Gohman46510a72010-04-15 01:51:59 +0000341 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000342 // Don't handle byval struct arguments or VLAs, for example.
343 if (!AI) break;
344 DenseMap<const AllocaInst*, int>::iterator SI =
345 StaticAllocaMap.find(AI);
346 if (SI == StaticAllocaMap.end()) break; // VLAs.
347 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +0000348 if (!DI->getDebugLoc().isUnknown())
Chris Lattnered3a8062010-04-05 06:05:26 +0000349 MF.getMMI().setVariableDbgInfo(DI->getVariable(), FI, DI->getDebugLoc());
Chris Lattner870cfcf2010-03-31 03:34:40 +0000350
Dale Johannesen10fedd22010-02-10 00:11:11 +0000351 // Building the map above is target independent. Generating DBG_VALUE
Dale Johannesen5ed17ae2010-01-26 00:09:58 +0000352 // inline is target dependent; do this now.
353 (void)TargetSelectInstruction(cast<Instruction>(I));
Dan Gohman33134c42008-09-25 17:05:24 +0000354 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000355 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000356 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000357 // This form of DBG_VALUE is target-independent.
Dan Gohman46510a72010-04-15 01:51:59 +0000358 const DbgValueInst *DI = cast<DbgValueInst>(I);
Dale Johannesen45df7612010-02-26 20:01:55 +0000359 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000360 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000361 if (!V) {
362 // Currently the optimizer can produce this; insert an undef to
363 // help debugging. Probably the optimizer should not do this.
364 BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()).
365 addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000366 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dale Johannesen45df7612010-02-26 20:01:55 +0000367 BuildMI(MBB, DL, II).addImm(CI->getZExtValue()).addImm(DI->getOffset()).
368 addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000369 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dale Johannesen45df7612010-02-26 20:01:55 +0000370 BuildMI(MBB, DL, II).addFPImm(CF).addImm(DI->getOffset()).
371 addMetadata(DI->getVariable());
372 } else if (unsigned Reg = lookUpRegForValue(V)) {
373 BuildMI(MBB, DL, II).addReg(Reg, RegState::Debug).addImm(DI->getOffset()).
374 addMetadata(DI->getVariable());
375 } else {
376 // We can't yet handle anything else here because it would require
377 // generating code, thus altering codegen because of debug info.
378 // Insert an undef so we can see what we dropped.
379 BuildMI(MBB, DL, II).addReg(0U).addImm(DI->getOffset()).
380 addMetadata(DI->getVariable());
381 }
382 return true;
383 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000384 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000385 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000386 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
387 default: break;
388 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000389 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000390 unsigned Reg = TLI.getExceptionAddressRegister();
391 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
392 unsigned ResultReg = createResultReg(RC);
393 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
394 Reg, RC, RC);
395 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000396 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000397 UpdateValueMap(I, ResultReg);
398 return true;
399 }
400 }
401 break;
402 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000403 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000404 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000405 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
406 default: break;
407 case TargetLowering::Expand: {
Chris Lattnered3a8062010-04-05 06:05:26 +0000408 if (MBB->isLandingPad())
409 AddCatchInfo(*cast<CallInst>(I), &MF.getMMI(), MBB);
410 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000411#ifndef NDEBUG
Chris Lattnered3a8062010-04-05 06:05:26 +0000412 CatchInfoLost.insert(cast<CallInst>(I));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000413#endif
Chris Lattnered3a8062010-04-05 06:05:26 +0000414 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000415 unsigned Reg = TLI.getExceptionSelectorRegister();
Chris Lattnered3a8062010-04-05 06:05:26 +0000416 if (Reg) MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000417 }
Chris Lattnered3a8062010-04-05 06:05:26 +0000418
419 unsigned Reg = TLI.getExceptionSelectorRegister();
420 EVT SrcVT = TLI.getPointerTy();
421 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
422 unsigned ResultReg = createResultReg(RC);
423 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, Reg,
424 RC, RC);
425 assert(InsertedCopy && "Can't copy address registers!");
426 InsertedCopy = InsertedCopy;
427
428 // Cast the register to the type of the selector.
429 if (SrcVT.bitsGT(MVT::i32))
430 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
431 ResultReg);
432 else if (SrcVT.bitsLT(MVT::i32))
433 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
434 ISD::SIGN_EXTEND, ResultReg);
435 if (ResultReg == 0)
436 // Unhandled operand. Halt "fast" selection and bail.
437 return false;
438
439 UpdateValueMap(I, ResultReg);
440
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000441 return true;
442 }
443 }
444 break;
445 }
Dan Gohman33134c42008-09-25 17:05:24 +0000446 }
Dan Gohman4183e312010-04-13 17:07:06 +0000447
448 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000449 return false;
450}
451
Dan Gohman46510a72010-04-15 01:51:59 +0000452bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000453 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
454 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000455
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
457 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000458 // Unhandled type. Halt "fast" selection and bail.
459 return false;
460
Dan Gohman474d3b32009-03-13 23:53:06 +0000461 // Check if the destination type is legal. Or as a special case,
462 // it may be i1 if we're doing a truncate because that's
463 // easy and somewhat common.
464 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000466 // Unhandled type. Halt "fast" selection and bail.
467 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000468
469 // Check if the source operand is legal. Or as a special case,
470 // it may be i1 if we're doing zero-extension because that's
471 // easy and somewhat common.
472 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000474 // Unhandled type. Halt "fast" selection and bail.
475 return false;
476
Dan Gohman3df24e62008-09-03 23:12:08 +0000477 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000478 if (!InputReg)
479 // Unhandled operand. Halt "fast" selection and bail.
480 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000481
482 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000484 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000485 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
486 if (!InputReg)
487 return false;
488 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000489 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000491 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000492
Owen Andersond0533c92008-08-26 23:46:32 +0000493 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
494 DstVT.getSimpleVT(),
495 Opcode,
496 InputReg);
497 if (!ResultReg)
498 return false;
499
Dan Gohman3df24e62008-09-03 23:12:08 +0000500 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000501 return true;
502}
503
Dan Gohman46510a72010-04-15 01:51:59 +0000504bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000505 // If the bitcast doesn't change the type, just use the operand value.
506 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000507 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000508 if (Reg == 0)
509 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000510 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000511 return true;
512 }
513
514 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000515 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
516 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000517
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
519 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000520 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
521 // Unhandled type. Halt "fast" selection and bail.
522 return false;
523
Dan Gohman3df24e62008-09-03 23:12:08 +0000524 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000525 if (Op0 == 0)
526 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000527 return false;
528
Dan Gohmanad368ac2008-08-27 18:10:19 +0000529 // First, try to perform the bitcast by inserting a reg-reg copy.
530 unsigned ResultReg = 0;
531 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
532 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
533 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
534 ResultReg = createResultReg(DstClass);
535
536 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
537 Op0, DstClass, SrcClass);
538 if (!InsertedCopy)
539 ResultReg = 0;
540 }
541
542 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
543 if (!ResultReg)
544 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
545 ISD::BIT_CONVERT, Op0);
546
547 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000548 return false;
549
Dan Gohman3df24e62008-09-03 23:12:08 +0000550 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000551 return true;
552}
553
Dan Gohman3df24e62008-09-03 23:12:08 +0000554bool
Dan Gohman46510a72010-04-15 01:51:59 +0000555FastISel::SelectInstruction(const Instruction *I) {
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000556 DL = I->getDebugLoc();
557
Dan Gohman6e3ff372009-12-05 01:27:58 +0000558 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000559 if (SelectOperator(I, I->getOpcode())) {
560 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000561 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000562 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000563
564 // Next, try calling the target to attempt to handle the instruction.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000565 if (TargetSelectInstruction(I)) {
566 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000567 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000568 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000569
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000570 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000571 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000572}
573
Dan Gohmand98d6202008-10-02 22:15:21 +0000574/// FastEmitBranch - Emit an unconditional branch to the given block,
575/// unless it is the immediate (fall-through) successor, and update
576/// the CFG.
577void
578FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000579 if (MBB->isLayoutSuccessor(MSucc)) {
580 // The unconditional fall-through case, which needs no instructions.
581 } else {
582 // The unconditional branch case.
583 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
584 }
585 MBB->addSuccessor(MSucc);
586}
587
Dan Gohman3d45a852009-09-03 22:53:57 +0000588/// SelectFNeg - Emit an FNeg operation.
589///
590bool
Dan Gohman46510a72010-04-15 01:51:59 +0000591FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000592 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
593 if (OpReg == 0) return false;
594
Dan Gohman4a215a12009-09-11 00:36:43 +0000595 // If the target has ISD::FNEG, use it.
596 EVT VT = TLI.getValueType(I->getType());
597 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
598 ISD::FNEG, OpReg);
599 if (ResultReg != 0) {
600 UpdateValueMap(I, ResultReg);
601 return true;
602 }
603
Dan Gohman5e5abb72009-09-11 00:34:46 +0000604 // Bitcast the value to integer, twiddle the sign bit with xor,
605 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000606 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000607 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
608 if (!TLI.isTypeLegal(IntVT))
609 return false;
610
611 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
612 ISD::BIT_CONVERT, OpReg);
613 if (IntReg == 0)
614 return false;
615
616 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, IntReg,
617 UINT64_C(1) << (VT.getSizeInBits()-1),
618 IntVT.getSimpleVT());
619 if (IntResultReg == 0)
620 return false;
621
622 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
623 ISD::BIT_CONVERT, IntResultReg);
Dan Gohman3d45a852009-09-03 22:53:57 +0000624 if (ResultReg == 0)
625 return false;
626
627 UpdateValueMap(I, ResultReg);
628 return true;
629}
630
Dan Gohman40b189e2008-09-05 18:18:20 +0000631bool
Dan Gohman46510a72010-04-15 01:51:59 +0000632FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000633 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000634 case Instruction::Add:
635 return SelectBinaryOp(I, ISD::ADD);
636 case Instruction::FAdd:
637 return SelectBinaryOp(I, ISD::FADD);
638 case Instruction::Sub:
639 return SelectBinaryOp(I, ISD::SUB);
640 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000641 // FNeg is currently represented in LLVM IR as a special case of FSub.
642 if (BinaryOperator::isFNeg(I))
643 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000644 return SelectBinaryOp(I, ISD::FSUB);
645 case Instruction::Mul:
646 return SelectBinaryOp(I, ISD::MUL);
647 case Instruction::FMul:
648 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000649 case Instruction::SDiv:
650 return SelectBinaryOp(I, ISD::SDIV);
651 case Instruction::UDiv:
652 return SelectBinaryOp(I, ISD::UDIV);
653 case Instruction::FDiv:
654 return SelectBinaryOp(I, ISD::FDIV);
655 case Instruction::SRem:
656 return SelectBinaryOp(I, ISD::SREM);
657 case Instruction::URem:
658 return SelectBinaryOp(I, ISD::UREM);
659 case Instruction::FRem:
660 return SelectBinaryOp(I, ISD::FREM);
661 case Instruction::Shl:
662 return SelectBinaryOp(I, ISD::SHL);
663 case Instruction::LShr:
664 return SelectBinaryOp(I, ISD::SRL);
665 case Instruction::AShr:
666 return SelectBinaryOp(I, ISD::SRA);
667 case Instruction::And:
668 return SelectBinaryOp(I, ISD::AND);
669 case Instruction::Or:
670 return SelectBinaryOp(I, ISD::OR);
671 case Instruction::Xor:
672 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000673
Dan Gohman3df24e62008-09-03 23:12:08 +0000674 case Instruction::GetElementPtr:
675 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000676
Dan Gohman3df24e62008-09-03 23:12:08 +0000677 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000678 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000679
Dan Gohman3df24e62008-09-03 23:12:08 +0000680 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000681 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohman3df24e62008-09-03 23:12:08 +0000682 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000683 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000684 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000685 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000686
687 // Conditional branches are not handed yet.
688 // Halt "fast" selection and bail.
689 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000690 }
691
Dan Gohman087c8502008-09-05 01:08:41 +0000692 case Instruction::Unreachable:
693 // Nothing to emit.
694 return true;
695
Dan Gohman0586d912008-09-10 20:11:02 +0000696 case Instruction::Alloca:
697 // FunctionLowering has the static-sized case covered.
698 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
699 return true;
700
701 // Dynamic-sized alloca is not handled yet.
702 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000703
Dan Gohman33134c42008-09-25 17:05:24 +0000704 case Instruction::Call:
705 return SelectCall(I);
706
Dan Gohman3df24e62008-09-03 23:12:08 +0000707 case Instruction::BitCast:
708 return SelectBitCast(I);
709
710 case Instruction::FPToSI:
711 return SelectCast(I, ISD::FP_TO_SINT);
712 case Instruction::ZExt:
713 return SelectCast(I, ISD::ZERO_EXTEND);
714 case Instruction::SExt:
715 return SelectCast(I, ISD::SIGN_EXTEND);
716 case Instruction::Trunc:
717 return SelectCast(I, ISD::TRUNCATE);
718 case Instruction::SIToFP:
719 return SelectCast(I, ISD::SINT_TO_FP);
720
721 case Instruction::IntToPtr: // Deliberate fall-through.
722 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000723 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
724 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000725 if (DstVT.bitsGT(SrcVT))
726 return SelectCast(I, ISD::ZERO_EXTEND);
727 if (DstVT.bitsLT(SrcVT))
728 return SelectCast(I, ISD::TRUNCATE);
729 unsigned Reg = getRegForValue(I->getOperand(0));
730 if (Reg == 0) return false;
731 UpdateValueMap(I, Reg);
732 return true;
733 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000734
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000735 case Instruction::PHI:
736 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
737
Dan Gohman3df24e62008-09-03 23:12:08 +0000738 default:
739 // Unhandled instruction. Halt "fast" selection and bail.
740 return false;
741 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000742}
743
Dan Gohman3df24e62008-09-03 23:12:08 +0000744FastISel::FastISel(MachineFunction &mf,
745 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000746 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000747 DenseMap<const AllocaInst *, int> &am
748#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +0000749 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000750#endif
751 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000752 : MBB(0),
753 ValueMap(vm),
754 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000755 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000756#ifndef NDEBUG
757 CatchInfoLost(cil),
758#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000759 MF(mf),
760 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000761 MFI(*MF.getFrameInfo()),
762 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000763 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000764 TD(*TM.getTargetData()),
765 TII(*TM.getInstrInfo()),
Owen Andersone922c022009-07-22 00:24:57 +0000766 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000767}
768
Dan Gohmane285a742008-08-14 21:51:29 +0000769FastISel::~FastISel() {}
770
Owen Anderson825b72b2009-08-11 20:47:22 +0000771unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000772 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000773 return 0;
774}
775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000777 unsigned, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000778 return 0;
779}
780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000782 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000783 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000784 return 0;
785}
786
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000787unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000788 return 0;
789}
790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +0000792 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000793 return 0;
794}
795
Owen Anderson825b72b2009-08-11 20:47:22 +0000796unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000797 unsigned, unsigned /*Op0*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000798 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000799 return 0;
800}
801
Owen Anderson825b72b2009-08-11 20:47:22 +0000802unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000803 unsigned, unsigned /*Op0*/,
Dan Gohman46510a72010-04-15 01:51:59 +0000804 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000805 return 0;
806}
807
Owen Anderson825b72b2009-08-11 20:47:22 +0000808unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000809 unsigned,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000810 unsigned /*Op0*/, unsigned /*Op1*/,
811 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000812 return 0;
813}
814
815/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
816/// to emit an instruction with an immediate operand using FastEmit_ri.
817/// If that fails, it materializes the immediate into a register and try
818/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000819unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000820 unsigned Op0, uint64_t Imm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000822 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000823 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000824 if (ResultReg != 0)
825 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000826 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000827 if (MaterialReg == 0)
828 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000829 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000830}
831
Dan Gohman10df0fa2008-08-27 01:09:54 +0000832/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
833/// to emit an instruction with a floating-point immediate operand using
834/// FastEmit_rf. If that fails, it materializes the immediate into a register
835/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000836unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohman46510a72010-04-15 01:51:59 +0000837 unsigned Op0, const ConstantFP *FPImm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000839 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000840 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000841 if (ResultReg != 0)
842 return ResultReg;
843
844 // Materialize the constant in a register.
845 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
846 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000847 // If the target doesn't have a way to directly enter a floating-point
848 // value into a register, use an alternate approach.
849 // TODO: The current approach only supports floating-point constants
850 // that can be constructed by conversion from integer values. This should
851 // be replaced by code that creates a load from a constant-pool entry,
852 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000853 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000854 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +0000855
856 uint64_t x[2];
857 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000858 bool isExact;
859 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
860 APFloat::rmTowardZero, &isExact);
861 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000862 return 0;
863 APInt IntVal(IntBitWidth, 2, x);
864
865 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
866 ISD::Constant, IntVal.getZExtValue());
867 if (IntegerReg == 0)
868 return 0;
869 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
870 ISD::SINT_TO_FP, IntegerReg);
871 if (MaterialReg == 0)
872 return 0;
873 }
874 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
875}
876
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000877unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
878 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000879}
880
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000881unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000882 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000883 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000884 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000885
Bill Wendling9bc96a52009-02-03 00:55:04 +0000886 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000887 return ResultReg;
888}
889
890unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
891 const TargetRegisterClass *RC,
892 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000893 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000894 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000895
Evan Cheng5960e4e2008-09-08 08:38:20 +0000896 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000897 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000898 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000899 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000900 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
901 II.ImplicitDefs[0], RC, RC);
902 if (!InsertedCopy)
903 ResultReg = 0;
904 }
905
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000906 return ResultReg;
907}
908
909unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
910 const TargetRegisterClass *RC,
911 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000912 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000913 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000914
Evan Cheng5960e4e2008-09-08 08:38:20 +0000915 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000916 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000917 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000918 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000919 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
920 II.ImplicitDefs[0], RC, RC);
921 if (!InsertedCopy)
922 ResultReg = 0;
923 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000924 return ResultReg;
925}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000926
927unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
928 const TargetRegisterClass *RC,
929 unsigned Op0, uint64_t Imm) {
930 unsigned ResultReg = createResultReg(RC);
931 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
932
Evan Cheng5960e4e2008-09-08 08:38:20 +0000933 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000934 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000935 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000936 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000937 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
938 II.ImplicitDefs[0], RC, RC);
939 if (!InsertedCopy)
940 ResultReg = 0;
941 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000942 return ResultReg;
943}
944
Dan Gohman10df0fa2008-08-27 01:09:54 +0000945unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
946 const TargetRegisterClass *RC,
Dan Gohman46510a72010-04-15 01:51:59 +0000947 unsigned Op0, const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000948 unsigned ResultReg = createResultReg(RC);
949 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
950
Evan Cheng5960e4e2008-09-08 08:38:20 +0000951 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000952 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000953 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000954 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000955 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
956 II.ImplicitDefs[0], RC, RC);
957 if (!InsertedCopy)
958 ResultReg = 0;
959 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000960 return ResultReg;
961}
962
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000963unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
964 const TargetRegisterClass *RC,
965 unsigned Op0, unsigned Op1, uint64_t Imm) {
966 unsigned ResultReg = createResultReg(RC);
967 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
968
Evan Cheng5960e4e2008-09-08 08:38:20 +0000969 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000970 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000971 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000972 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000973 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
974 II.ImplicitDefs[0], RC, RC);
975 if (!InsertedCopy)
976 ResultReg = 0;
977 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000978 return ResultReg;
979}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000980
981unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
982 const TargetRegisterClass *RC,
983 uint64_t Imm) {
984 unsigned ResultReg = createResultReg(RC);
985 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
986
Evan Cheng5960e4e2008-09-08 08:38:20 +0000987 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000988 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000989 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000990 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000991 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
992 II.ImplicitDefs[0], RC, RC);
993 if (!InsertedCopy)
994 ResultReg = 0;
995 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000996 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000997}
Owen Anderson8970f002008-08-27 22:30:02 +0000998
Owen Anderson825b72b2009-08-11 20:47:22 +0000999unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Evan Cheng536ab132009-01-22 09:10:11 +00001000 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +00001001 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +00001002
Evan Cheng536ab132009-01-22 09:10:11 +00001003 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Chris Lattner518bb532010-02-09 19:54:29 +00001004 const TargetInstrDesc &II = TII.get(TargetOpcode::EXTRACT_SUBREG);
Owen Anderson8970f002008-08-27 22:30:02 +00001005
Evan Cheng5960e4e2008-09-08 08:38:20 +00001006 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +00001007 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001008 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001009 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001010 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1011 II.ImplicitDefs[0], RC, RC);
1012 if (!InsertedCopy)
1013 ResultReg = 0;
1014 }
Owen Anderson8970f002008-08-27 22:30:02 +00001015 return ResultReg;
1016}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001017
1018/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1019/// with all but the least significant bit set to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +00001020unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001021 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1022}