blob: 0367ca62b6e97dcd3345848c835367ac3e56174d [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
128 setOperationAction(ISD::FSIN , MVT::f32, Expand);
129 setOperationAction(ISD::FCOS , MVT::f32, Expand);
130 setOperationAction(ISD::FREM , MVT::f32, Expand);
131 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000136 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
138 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000139 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
142 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Nate Begemand88fc032006-01-14 03:14:10 +0000144 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
146 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
147 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
148 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
149 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
150 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Nate Begeman35ef9132006-01-11 21:21:00 +0000152 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
154 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000155
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT, MVT::i32, Expand);
158 setOperationAction(ISD::SELECT, MVT::i64, Expand);
159 setOperationAction(ISD::SELECT, MVT::f32, Expand);
160 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000161
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000162 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
164 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000165
Nate Begeman750ac1b2006-02-01 07:19:44 +0000166 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Nate Begeman81e80972006-03-17 01:40:33 +0000169 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000171
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000173
Chris Lattnerf7605322005-08-31 21:09:52 +0000174 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000176
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000177 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
179 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000180
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000181 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
182 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
183 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
184 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000185
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000186 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Nate Begeman1db3c922008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000213
Nate Begemanacc398c2006-01-25 18:21:52 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
218 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000221 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000224 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
226 setOperationAction(ISD::VAEND , MVT::Other, Expand);
227 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
228 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000231
Chris Lattner6d92cad2006-03-26 10:06:40 +0000232 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000234
Dale Johannesen53e4e442008-11-07 22:54:33 +0000235 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnera7a58542006-06-16 17:34:12 +0000249 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
252 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
253 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
254 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000255 // This is just the low 32 bits of a (signed) fp->i64 conversion.
256 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattner7fbcef72006-03-24 07:53:47 +0000259 // FIXME: disable this lowered code. This generates 64-bit register values,
260 // and we don't model the fact that the top part is clobbered by calls. We
261 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000263 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000264 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000266 }
267
Chris Lattnera7a58542006-06-16 17:34:12 +0000268 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000269 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000271 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000273 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000278 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000282 }
Evan Chengd30bf012006-03-01 01:11:20 +0000283
Nate Begeman425a9692005-11-29 08:17:20 +0000284 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285 // First set operation action for all vector types to expand. Then we
286 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
288 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
289 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::ADD , VT, Legal);
293 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Chris Lattner7ff7e672006-04-04 17:25:31 +0000295 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298
299 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000312
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000313 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::MUL , VT, Expand);
315 setOperationAction(ISD::SDIV, VT, Expand);
316 setOperationAction(ISD::SREM, VT, Expand);
317 setOperationAction(ISD::UDIV, VT, Expand);
318 setOperationAction(ISD::UREM, VT, Expand);
319 setOperationAction(ISD::FDIV, VT, Expand);
320 setOperationAction(ISD::FNEG, VT, Expand);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::UDIVREM, VT, Expand);
327 setOperationAction(ISD::SDIVREM, VT, Expand);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
329 setOperationAction(ISD::FPOW, VT, Expand);
330 setOperationAction(ISD::CTPOP, VT, Expand);
331 setOperationAction(ISD::CTLZ, VT, Expand);
332 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000333 }
334
Chris Lattner7ff7e672006-04-04 17:25:31 +0000335 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
336 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::AND , MVT::v4i32, Legal);
340 setOperationAction(ISD::OR , MVT::v4i32, Legal);
341 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
342 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
343 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
344 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
347 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
352 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
353 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
354 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000363 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000366 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Jim Laskey2ad9f172007-02-22 14:56:36 +0000368 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::X3);
371 setExceptionSelectorRegister(PPC::X4);
372 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000373 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000374 setExceptionPointerRegister(PPC::R3);
375 setExceptionSelectorRegister(PPC::R4);
376 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000380 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000381 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000382 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000384 // Darwin long double math library functions have $LDBL128 appended.
385 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000386 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000387 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
388 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000389 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
390 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000391 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
392 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
393 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
394 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
395 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000396 }
397
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000398 computeRegisterProperties();
399}
400
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000401/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
402/// function arguments in the caller parameter area.
403unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000404 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000405 // Darwin passes everything on 4 byte boundary.
406 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
407 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000408 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000409 return 4;
410}
411
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000412const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
413 switch (Opcode) {
414 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000415 case PPCISD::FSEL: return "PPCISD::FSEL";
416 case PPCISD::FCFID: return "PPCISD::FCFID";
417 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
418 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
419 case PPCISD::STFIWX: return "PPCISD::STFIWX";
420 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
421 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
422 case PPCISD::VPERM: return "PPCISD::VPERM";
423 case PPCISD::Hi: return "PPCISD::Hi";
424 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000425 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000426 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
427 case PPCISD::LOAD: return "PPCISD::LOAD";
428 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000429 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
430 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
431 case PPCISD::SRL: return "PPCISD::SRL";
432 case PPCISD::SRA: return "PPCISD::SRA";
433 case PPCISD::SHL: return "PPCISD::SHL";
434 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
435 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000436 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
437 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000438 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000439 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000440 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
441 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000442 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
443 case PPCISD::MFCR: return "PPCISD::MFCR";
444 case PPCISD::VCMP: return "PPCISD::VCMP";
445 case PPCISD::VCMPo: return "PPCISD::VCMPo";
446 case PPCISD::LBRX: return "PPCISD::LBRX";
447 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000448 case PPCISD::LARX: return "PPCISD::LARX";
449 case PPCISD::STCX: return "PPCISD::STCX";
450 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
451 case PPCISD::MFFS: return "PPCISD::MFFS";
452 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
453 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
454 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
455 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000456 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000457 }
458}
459
Owen Anderson825b72b2009-08-11 20:47:22 +0000460MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
461 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000462}
463
Bill Wendlingb4202b82009-07-01 18:50:55 +0000464/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000465unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
466 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
467 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
468 else
469 return 2;
470}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000471
Chris Lattner1a635d62006-04-14 06:01:58 +0000472//===----------------------------------------------------------------------===//
473// Node matching predicates, for use by the tblgen matching code.
474//===----------------------------------------------------------------------===//
475
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000476/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000477static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000478 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000479 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000480 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481 // Maybe this has already been legalized into the constant pool?
482 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000483 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000484 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000485 }
486 return false;
487}
488
Chris Lattnerddb739e2006-04-06 17:23:16 +0000489/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
490/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000491static bool isConstantOrUndef(int Op, int Val) {
492 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000493}
494
495/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
496/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000497bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000498 if (!isUnary) {
499 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000501 return false;
502 } else {
503 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000504 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
505 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000506 return false;
507 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000508 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000509}
510
511/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
512/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000513bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000514 if (!isUnary) {
515 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000516 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
517 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000518 return false;
519 } else {
520 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000521 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
522 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
523 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
524 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000525 return false;
526 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000527 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000528}
529
Chris Lattnercaad1632006-04-06 22:02:42 +0000530/// isVMerge - Common function, used to match vmrg* shuffles.
531///
Nate Begeman9008ca62009-04-27 18:41:29 +0000532static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000533 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000535 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000536 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
537 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Chris Lattner116cc482006-04-06 21:11:54 +0000539 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
540 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000541 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000542 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000544 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000545 return false;
546 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000547 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000548}
549
550/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
551/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000552bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000553 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000554 if (!isUnary)
555 return isVMerge(N, UnitSize, 8, 24);
556 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000557}
558
559/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
560/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000561bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000562 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000563 if (!isUnary)
564 return isVMerge(N, UnitSize, 0, 16);
565 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000566}
567
568
Chris Lattnerd0608e12006-04-06 18:26:28 +0000569/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
570/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000571int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000573 "PPC only supports shuffles by bytes!");
574
575 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000576
Chris Lattnerd0608e12006-04-06 18:26:28 +0000577 // Find the first non-undef value in the shuffle mask.
578 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000579 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000581
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000583
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000585 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000587 if (ShiftAmt < i) return -1;
588 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000589
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000594 return -1;
595 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000597 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000599 return -1;
600 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000601 return ShiftAmt;
602}
Chris Lattneref819f82006-03-20 06:33:01 +0000603
604/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
605/// specifies a splat of a single element that is suitable for input to
606/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000607bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000609 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000610
Chris Lattner88a99ef2006-03-20 06:37:44 +0000611 // This is a splat operation if each element of the permute is the same, and
612 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000614
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 // FIXME: Handle UNDEF elements too!
616 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000617 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000618
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 // Check that the indices are consecutive, in the case of a multi-byte element
620 // splatted with a v16i8 mask.
621 for (unsigned i = 1; i != EltSize; ++i)
622 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000623 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000624
Chris Lattner7ff7e672006-04-04 17:25:31 +0000625 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000626 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000629 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000630 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000631 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000632}
633
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000634/// isAllNegativeZeroVector - Returns true if all elements of build_vector
635/// are -0.0.
636bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000637 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
638
639 APInt APVal, APUndef;
640 unsigned BitSize;
641 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000642
Dale Johannesen1e608812009-11-13 01:45:18 +0000643 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000645 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000646
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000647 return false;
648}
649
Chris Lattneref819f82006-03-20 06:33:01 +0000650/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
651/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000652unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
654 assert(isSplatShuffleMask(SVOp, EltSize));
655 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000656}
657
Chris Lattnere87192a2006-04-12 17:37:20 +0000658/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000659/// by using a vspltis[bhw] instruction of the specified element size, return
660/// the constant being splatted. The ByteSize field indicates the number of
661/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000662SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
663 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000664
665 // If ByteSize of the splat is bigger than the element size of the
666 // build_vector, then we have a case where we are checking for a splat where
667 // multiple elements of the buildvector are folded together into a single
668 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
669 unsigned EltSize = 16/N->getNumOperands();
670 if (EltSize < ByteSize) {
671 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000672 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000674
Chris Lattner79d9a882006-04-08 07:14:26 +0000675 // See if all of the elements in the buildvector agree across.
676 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
677 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
678 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000679 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000680
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Gabor Greifba36cb52008-08-28 21:40:38 +0000682 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000683 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
684 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000685 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000686 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
689 // either constant or undef values that are identical for each chunk. See
690 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000691
Chris Lattner79d9a882006-04-08 07:14:26 +0000692 // Check to see if all of the leading entries are either 0 or -1. If
693 // neither, then this won't fit into the immediate field.
694 bool LeadingZero = true;
695 bool LeadingOnes = true;
696 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000697 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000698
Chris Lattner79d9a882006-04-08 07:14:26 +0000699 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
700 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
701 }
702 // Finally, check the least significant entry.
703 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000704 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000706 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000707 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000709 }
710 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000711 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000713 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000714 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000716 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Dan Gohman475871a2008-07-27 21:46:04 +0000718 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000719 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000720
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 // Check to see if this buildvec has a single non-undef value in its elements.
722 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
723 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000724 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725 OpVal = N->getOperand(i);
726 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000727 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000728 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Gabor Greifba36cb52008-08-28 21:40:38 +0000730 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000731
Eli Friedman1a8229b2009-05-24 02:03:36 +0000732 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000733 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000735 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000736 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000738 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739 }
740
741 // If the splat value is larger than the element value, then we can never do
742 // this splat. The only case that we could fit the replicated bits into our
743 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000744 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000745
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000746 // If the element value is larger than the splat value, cut it in half and
747 // check to see if the two halves are equal. Continue doing this until we
748 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
749 while (ValSizeInBytes > ByteSize) {
750 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000753 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
754 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000755 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000756 }
757
758 // Properly sign extend the value.
759 int ShAmt = (4-ByteSize)*8;
760 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000761
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000762 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000763 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000764
Chris Lattner140a58f2006-04-08 06:46:53 +0000765 // Finally, if this value fits in a 5 bit sext field, return it
766 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000768 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000769}
770
Chris Lattner1a635d62006-04-14 06:01:58 +0000771//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000772// Addressing Mode Selection
773//===----------------------------------------------------------------------===//
774
775/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
776/// or 64-bit immediate, and if the value can be accurately represented as a
777/// sign extension from a 16-bit value. If so, this returns true and the
778/// immediate.
779static bool isIntS16Immediate(SDNode *N, short &Imm) {
780 if (N->getOpcode() != ISD::Constant)
781 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000782
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000783 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000785 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000786 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000787 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000788}
Dan Gohman475871a2008-07-27 21:46:04 +0000789static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000790 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000791}
792
793
794/// SelectAddressRegReg - Given the specified addressed, check to see if it
795/// can be represented as an indexed [r+r] operation. Returns false if it
796/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000797bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
798 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000799 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000800 short imm = 0;
801 if (N.getOpcode() == ISD::ADD) {
802 if (isIntS16Immediate(N.getOperand(1), imm))
803 return false; // r+i
804 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
805 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000807 Base = N.getOperand(0);
808 Index = N.getOperand(1);
809 return true;
810 } else if (N.getOpcode() == ISD::OR) {
811 if (isIntS16Immediate(N.getOperand(1), imm))
812 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000813
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000814 // If this is an or of disjoint bitfields, we can codegen this as an add
815 // (for better address arithmetic) if the LHS and RHS of the OR are provably
816 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000817 APInt LHSKnownZero, LHSKnownOne;
818 APInt RHSKnownZero, RHSKnownOne;
819 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000820 APInt::getAllOnesValue(N.getOperand(0)
821 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000822 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000824 if (LHSKnownZero.getBoolValue()) {
825 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000826 APInt::getAllOnesValue(N.getOperand(1)
827 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000828 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 // If all of the bits are known zero on the LHS or RHS, the add won't
830 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000831 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000832 Base = N.getOperand(0);
833 Index = N.getOperand(1);
834 return true;
835 }
836 }
837 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000838
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000839 return false;
840}
841
842/// Returns true if the address N can be represented by a base register plus
843/// a signed 16-bit displacement [r+imm], and if it is not better
844/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000845bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000846 SDValue &Base,
847 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000848 // FIXME dl should come from parent load or store, not from address
849 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 // If this can be more profitably realized as r+r, fail.
851 if (SelectAddressRegReg(N, Disp, Base, DAG))
852 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000853
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 if (N.getOpcode() == ISD::ADD) {
855 short imm = 0;
856 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000858 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
859 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
860 } else {
861 Base = N.getOperand(0);
862 }
863 return true; // [r+i]
864 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
865 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000866 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000867 && "Cannot handle constant offsets yet!");
868 Disp = N.getOperand(1).getOperand(0); // The global address.
869 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
870 Disp.getOpcode() == ISD::TargetConstantPool ||
871 Disp.getOpcode() == ISD::TargetJumpTable);
872 Base = N.getOperand(0);
873 return true; // [&g+r]
874 }
875 } else if (N.getOpcode() == ISD::OR) {
876 short imm = 0;
877 if (isIntS16Immediate(N.getOperand(1), imm)) {
878 // If this is an or of disjoint bitfields, we can codegen this as an add
879 // (for better address arithmetic) if the LHS and RHS of the OR are
880 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000881 APInt LHSKnownZero, LHSKnownOne;
882 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000883 APInt::getAllOnesValue(N.getOperand(0)
884 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000885 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000886
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000887 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 // If all of the bits are known zero on the LHS or RHS, the add won't
889 // carry.
890 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 return true;
893 }
894 }
895 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
896 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 // If this address fits entirely in a 16-bit sext immediate field, codegen
899 // this as "d, 0"
900 short Imm;
901 if (isIntS16Immediate(CN, Imm)) {
902 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
903 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
904 return true;
905 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000906
907 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000909 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
910 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000912 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
916 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000917 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 return true;
919 }
920 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000921
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922 Disp = DAG.getTargetConstant(0, getPointerTy());
923 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
924 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
925 else
926 Base = N;
927 return true; // [r+0]
928}
929
930/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
931/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000932bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
933 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000934 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 // Check to see if we can easily represent this as an [r+r] address. This
936 // will fail if it thinks that the address is more profitably represented as
937 // reg+imm, e.g. where imm = 0.
938 if (SelectAddressRegReg(N, Base, Index, DAG))
939 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 // If the operand is an addition, always emit this as [r+r], since this is
942 // better (for code size, and execution, as the memop does the add for free)
943 // than emitting an explicit add.
944 if (N.getOpcode() == ISD::ADD) {
945 Base = N.getOperand(0);
946 Index = N.getOperand(1);
947 return true;
948 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000949
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 // Otherwise, do it the hard way, using R0 as the base register.
951 Base = DAG.getRegister(PPC::R0, N.getValueType());
952 Index = N;
953 return true;
954}
955
956/// SelectAddressRegImmShift - Returns true if the address N can be
957/// represented by a base register plus a signed 14-bit displacement
958/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000959bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
960 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000961 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000962 // FIXME dl should come from the parent load or store, not the address
963 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 // If this can be more profitably realized as r+r, fail.
965 if (SelectAddressRegReg(N, Disp, Base, DAG))
966 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000967
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 if (N.getOpcode() == ISD::ADD) {
969 short imm = 0;
970 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
973 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
974 } else {
975 Base = N.getOperand(0);
976 }
977 return true; // [r+i]
978 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
979 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000980 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 && "Cannot handle constant offsets yet!");
982 Disp = N.getOperand(1).getOperand(0); // The global address.
983 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
984 Disp.getOpcode() == ISD::TargetConstantPool ||
985 Disp.getOpcode() == ISD::TargetJumpTable);
986 Base = N.getOperand(0);
987 return true; // [&g+r]
988 }
989 } else if (N.getOpcode() == ISD::OR) {
990 short imm = 0;
991 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
992 // If this is an or of disjoint bitfields, we can codegen this as an add
993 // (for better address arithmetic) if the LHS and RHS of the OR are
994 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000995 APInt LHSKnownZero, LHSKnownOne;
996 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000997 APInt::getAllOnesValue(N.getOperand(0)
998 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000999 LHSKnownZero, LHSKnownOne);
1000 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 // If all of the bits are known zero on the LHS or RHS, the add won't
1002 // carry.
1003 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001004 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 return true;
1006 }
1007 }
1008 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001009 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001010 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001011 // If this address fits entirely in a 14-bit sext immediate field, codegen
1012 // this as "d, 0"
1013 short Imm;
1014 if (isIntS16Immediate(CN, Imm)) {
1015 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1016 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1017 return true;
1018 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001019
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001020 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001022 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1023 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001024
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001025 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1027 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1028 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001029 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001030 return true;
1031 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 }
1033 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001034
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 Disp = DAG.getTargetConstant(0, getPointerTy());
1036 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1037 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1038 else
1039 Base = N;
1040 return true; // [r+0]
1041}
1042
1043
1044/// getPreIndexedAddressParts - returns true by value, base pointer and
1045/// offset pointer and addressing mode by reference if the node's address
1046/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001047bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1048 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001049 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001050 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001051 // Disabled by default for now.
1052 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Dan Gohman475871a2008-07-27 21:46:04 +00001054 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001055 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001056 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1057 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001058 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001059
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001061 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001062 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001063 } else
1064 return false;
1065
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001066 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001067 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001068 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001069
Chris Lattner0851b4f2006-11-15 19:55:13 +00001070 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001071
Chris Lattner0851b4f2006-11-15 19:55:13 +00001072 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001073 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001074 // reg + imm
1075 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1076 return false;
1077 } else {
1078 // reg + imm * 4.
1079 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1080 return false;
1081 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001082
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001083 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001084 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1085 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001086 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001087 LD->getExtensionType() == ISD::SEXTLOAD &&
1088 isa<ConstantSDNode>(Offset))
1089 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001090 }
1091
Chris Lattner4eab7142006-11-10 02:08:47 +00001092 AM = ISD::PRE_INC;
1093 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001094}
1095
1096//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001097// LowerOperation implementation
1098//===----------------------------------------------------------------------===//
1099
Chris Lattner1e61e692010-11-15 02:46:57 +00001100/// GetLabelAccessInfo - Return true if we should reference labels using a
1101/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1102static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001103 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1104 HiOpFlags = PPCII::MO_HA16;
1105 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001106
Chris Lattner1e61e692010-11-15 02:46:57 +00001107 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1108 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001109 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001110 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001111 if (isPIC) {
1112 HiOpFlags |= PPCII::MO_PIC_FLAG;
1113 LoOpFlags |= PPCII::MO_PIC_FLAG;
1114 }
1115
1116 // If this is a reference to a global value that requires a non-lazy-ptr, make
1117 // sure that instruction lowering adds it.
1118 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1119 HiOpFlags |= PPCII::MO_NLP_FLAG;
1120 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001121
Chris Lattner6d2ff122010-11-15 03:13:19 +00001122 if (GV->hasHiddenVisibility()) {
1123 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1124 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1125 }
1126 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001127
Chris Lattner1e61e692010-11-15 02:46:57 +00001128 return isPIC;
1129}
1130
1131static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1132 SelectionDAG &DAG) {
1133 EVT PtrVT = HiPart.getValueType();
1134 SDValue Zero = DAG.getConstant(0, PtrVT);
1135 DebugLoc DL = HiPart.getDebugLoc();
1136
1137 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1138 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001139
Chris Lattner1e61e692010-11-15 02:46:57 +00001140 // With PIC, the first instruction is actually "GR+hi(&G)".
1141 if (isPIC)
1142 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1143 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001144
Chris Lattner1e61e692010-11-15 02:46:57 +00001145 // Generate non-pic code that has direct accesses to the constant pool.
1146 // The address of the global is just (hi(&g)+lo(&g)).
1147 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1148}
1149
Scott Michelfdc40a02009-02-17 22:15:04 +00001150SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001151 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001152 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001153 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001154 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001155
Chris Lattner1e61e692010-11-15 02:46:57 +00001156 unsigned MOHiFlag, MOLoFlag;
1157 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1158 SDValue CPIHi =
1159 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1160 SDValue CPILo =
1161 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1162 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001163}
1164
Dan Gohmand858e902010-04-17 15:26:15 +00001165SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001166 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001167 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001168
Chris Lattner1e61e692010-11-15 02:46:57 +00001169 unsigned MOHiFlag, MOLoFlag;
1170 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1171 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1172 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1173 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001174}
1175
Dan Gohmand858e902010-04-17 15:26:15 +00001176SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1177 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001178 EVT PtrVT = Op.getValueType();
1179 DebugLoc DL = Op.getDebugLoc();
1180
Dan Gohman46510a72010-04-15 01:51:59 +00001181 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001182
Chris Lattner1e61e692010-11-15 02:46:57 +00001183 unsigned MOHiFlag, MOLoFlag;
1184 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1185 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1186 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1187 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1188}
1189
1190SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1191 SelectionDAG &DAG) const {
1192 EVT PtrVT = Op.getValueType();
1193 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1194 DebugLoc DL = GSDN->getDebugLoc();
1195 const GlobalValue *GV = GSDN->getGlobal();
1196
Chris Lattner1e61e692010-11-15 02:46:57 +00001197 // 64-bit SVR4 ABI code is always position-independent.
1198 // The actual address of the GlobalValue is stored in the TOC.
1199 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1200 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1201 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1202 DAG.getRegister(PPC::X2, MVT::i64));
1203 }
1204
Chris Lattner6d2ff122010-11-15 03:13:19 +00001205 unsigned MOHiFlag, MOLoFlag;
1206 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001207
Chris Lattner6d2ff122010-11-15 03:13:19 +00001208 SDValue GAHi =
1209 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1210 SDValue GALo =
1211 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001212
Chris Lattner6d2ff122010-11-15 03:13:19 +00001213 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001214
Chris Lattner6d2ff122010-11-15 03:13:19 +00001215 // If the global reference is actually to a non-lazy-pointer, we have to do an
1216 // extra load to get the address of the global.
1217 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1218 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1219 false, false, 0);
1220 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001221}
1222
Dan Gohmand858e902010-04-17 15:26:15 +00001223SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001224 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001225 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001226
Chris Lattner1a635d62006-04-14 06:01:58 +00001227 // If we're comparing for equality to zero, expose the fact that this is
1228 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1229 // fold the new nodes.
1230 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1231 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001232 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001233 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 if (VT.bitsLT(MVT::i32)) {
1235 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001236 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001237 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001238 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001239 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1240 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 DAG.getConstant(Log2b, MVT::i32));
1242 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001243 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001244 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001245 // optimized. FIXME: revisit this when we can custom lower all setcc
1246 // optimizations.
1247 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001248 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001250
Chris Lattner1a635d62006-04-14 06:01:58 +00001251 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001252 // by xor'ing the rhs with the lhs, which is faster than setting a
1253 // condition register, reading it back out, and masking the correct bit. The
1254 // normal approach here uses sub to do this instead of xor. Using xor exposes
1255 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001256 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001257 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001258 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001259 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001260 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001261 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001262 }
Dan Gohman475871a2008-07-27 21:46:04 +00001263 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001264}
1265
Dan Gohman475871a2008-07-27 21:46:04 +00001266SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001267 const PPCSubtarget &Subtarget) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00001268
Torok Edwinc23197a2009-07-14 16:55:14 +00001269 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001270 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001271}
1272
Dan Gohmand858e902010-04-17 15:26:15 +00001273SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1274 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001275 SDValue Chain = Op.getOperand(0);
1276 SDValue Trmp = Op.getOperand(1); // trampoline
1277 SDValue FPtr = Op.getOperand(2); // nested function
1278 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001279 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001280
Owen Andersone50ed302009-08-10 22:56:29 +00001281 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001282 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001283 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001284 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1285 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001286
Scott Michelfdc40a02009-02-17 22:15:04 +00001287 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001288 TargetLowering::ArgListEntry Entry;
1289
1290 Entry.Ty = IntPtrTy;
1291 Entry.Node = Trmp; Args.push_back(Entry);
1292
1293 // TrampSize == (isPPC64 ? 48 : 40);
1294 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001295 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001296 Args.push_back(Entry);
1297
1298 Entry.Node = FPtr; Args.push_back(Entry);
1299 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Bill Wendling77959322008-09-17 00:30:57 +00001301 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1302 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001303 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001304 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001305 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001306 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001307 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001308
1309 SDValue Ops[] =
1310 { CallResult.first, CallResult.second };
1311
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001312 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001313}
1314
Dan Gohman475871a2008-07-27 21:46:04 +00001315SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001316 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001317 MachineFunction &MF = DAG.getMachineFunction();
1318 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1319
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001320 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001321
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001322 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001323 // vastart just stores the address of the VarArgsFrameIndex slot into the
1324 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001325 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001326 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001327 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001328 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1329 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001330 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001331 }
1332
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001333 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001334 // We suppose the given va_list is already allocated.
1335 //
1336 // typedef struct {
1337 // char gpr; /* index into the array of 8 GPRs
1338 // * stored in the register save area
1339 // * gpr=0 corresponds to r3,
1340 // * gpr=1 to r4, etc.
1341 // */
1342 // char fpr; /* index into the array of 8 FPRs
1343 // * stored in the register save area
1344 // * fpr=0 corresponds to f1,
1345 // * fpr=1 to f2, etc.
1346 // */
1347 // char *overflow_arg_area;
1348 // /* location on stack that holds
1349 // * the next overflow argument
1350 // */
1351 // char *reg_save_area;
1352 // /* where r3:r10 and f1:f8 (if saved)
1353 // * are stored
1354 // */
1355 // } va_list[1];
1356
1357
Dan Gohman1e93df62010-04-17 14:41:14 +00001358 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1359 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001360
Nicolas Geoffray01119992007-04-03 13:59:52 +00001361
Owen Andersone50ed302009-08-10 22:56:29 +00001362 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001363
Dan Gohman1e93df62010-04-17 14:41:14 +00001364 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1365 PtrVT);
1366 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1367 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001368
Duncan Sands83ec4b62008-06-06 12:08:01 +00001369 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001370 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001371
Duncan Sands83ec4b62008-06-06 12:08:01 +00001372 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001373 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001374
1375 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001376 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001377
Dan Gohman69de1932008-02-06 22:27:42 +00001378 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001379
Nicolas Geoffray01119992007-04-03 13:59:52 +00001380 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001381 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001382 Op.getOperand(1),
1383 MachinePointerInfo(SV),
1384 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001385 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001386 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001387 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001388
Nicolas Geoffray01119992007-04-03 13:59:52 +00001389 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001390 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001391 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1392 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001393 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001394 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001395 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001396
Nicolas Geoffray01119992007-04-03 13:59:52 +00001397 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001398 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001399 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1400 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001401 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001402 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001403 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001404
1405 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001406 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1407 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001408 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001409
Chris Lattner1a635d62006-04-14 06:01:58 +00001410}
1411
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001412#include "PPCGenCallingConv.inc"
1413
Duncan Sands1e96bab2010-11-04 10:49:57 +00001414static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001415 CCValAssign::LocInfo &LocInfo,
1416 ISD::ArgFlagsTy &ArgFlags,
1417 CCState &State) {
1418 return true;
1419}
1420
Duncan Sands1e96bab2010-11-04 10:49:57 +00001421static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001422 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001423 CCValAssign::LocInfo &LocInfo,
1424 ISD::ArgFlagsTy &ArgFlags,
1425 CCState &State) {
1426 static const unsigned ArgRegs[] = {
1427 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1428 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1429 };
1430 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001431
Tilmann Schellerffd02002009-07-03 06:45:56 +00001432 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1433
1434 // Skip one register if the first unallocated register has an even register
1435 // number and there are still argument registers available which have not been
1436 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1437 // need to skip a register if RegNum is odd.
1438 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1439 State.AllocateReg(ArgRegs[RegNum]);
1440 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001441
Tilmann Schellerffd02002009-07-03 06:45:56 +00001442 // Always return false here, as this function only makes sure that the first
1443 // unallocated register has an odd register number and does not actually
1444 // allocate a register for the current argument.
1445 return false;
1446}
1447
Duncan Sands1e96bab2010-11-04 10:49:57 +00001448static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001449 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001450 CCValAssign::LocInfo &LocInfo,
1451 ISD::ArgFlagsTy &ArgFlags,
1452 CCState &State) {
1453 static const unsigned ArgRegs[] = {
1454 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1455 PPC::F8
1456 };
1457
1458 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001459
Tilmann Schellerffd02002009-07-03 06:45:56 +00001460 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1461
1462 // If there is only one Floating-point register left we need to put both f64
1463 // values of a split ppc_fp128 value on the stack.
1464 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1465 State.AllocateReg(ArgRegs[RegNum]);
1466 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001467
Tilmann Schellerffd02002009-07-03 06:45:56 +00001468 // Always return false here, as this function only makes sure that the two f64
1469 // values a ppc_fp128 value is split into are both passed in registers or both
1470 // passed on the stack and does not actually allocate a register for the
1471 // current argument.
1472 return false;
1473}
1474
Chris Lattner9f0bc652007-02-25 05:34:32 +00001475/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001476/// on Darwin.
1477static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001478 static const unsigned FPR[] = {
1479 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001480 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001481 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001482
Chris Lattner9f0bc652007-02-25 05:34:32 +00001483 return FPR;
1484}
1485
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001486/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1487/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001488static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001489 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001490 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001491 if (Flags.isByVal())
1492 ArgSize = Flags.getByValSize();
1493 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1494
1495 return ArgSize;
1496}
1497
Dan Gohman475871a2008-07-27 21:46:04 +00001498SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001500 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501 const SmallVectorImpl<ISD::InputArg>
1502 &Ins,
1503 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001504 SmallVectorImpl<SDValue> &InVals)
1505 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001506 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001507 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1508 dl, DAG, InVals);
1509 } else {
1510 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1511 dl, DAG, InVals);
1512 }
1513}
1514
1515SDValue
1516PPCTargetLowering::LowerFormalArguments_SVR4(
1517 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001518 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001519 const SmallVectorImpl<ISD::InputArg>
1520 &Ins,
1521 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001522 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001523
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001524 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001525 // +-----------------------------------+
1526 // +--> | Back chain |
1527 // | +-----------------------------------+
1528 // | | Floating-point register save area |
1529 // | +-----------------------------------+
1530 // | | General register save area |
1531 // | +-----------------------------------+
1532 // | | CR save word |
1533 // | +-----------------------------------+
1534 // | | VRSAVE save word |
1535 // | +-----------------------------------+
1536 // | | Alignment padding |
1537 // | +-----------------------------------+
1538 // | | Vector register save area |
1539 // | +-----------------------------------+
1540 // | | Local variable space |
1541 // | +-----------------------------------+
1542 // | | Parameter list area |
1543 // | +-----------------------------------+
1544 // | | LR save word |
1545 // | +-----------------------------------+
1546 // SP--> +--- | Back chain |
1547 // +-----------------------------------+
1548 //
1549 // Specifications:
1550 // System V Application Binary Interface PowerPC Processor Supplement
1551 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001552
Tilmann Schellerffd02002009-07-03 06:45:56 +00001553 MachineFunction &MF = DAG.getMachineFunction();
1554 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001555 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001556
Owen Andersone50ed302009-08-10 22:56:29 +00001557 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001558 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001559 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001560 unsigned PtrByteSize = 4;
1561
1562 // Assign locations to all of the incoming arguments.
1563 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001564 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1565 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001566
1567 // Reserve space for the linkage area on the stack.
1568 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1569
Dan Gohman98ca4f22009-08-05 01:29:28 +00001570 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001571
Tilmann Schellerffd02002009-07-03 06:45:56 +00001572 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1573 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001574
Tilmann Schellerffd02002009-07-03 06:45:56 +00001575 // Arguments stored in registers.
1576 if (VA.isRegLoc()) {
1577 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001578 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001579
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001581 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001582 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001584 RC = PPC::GPRCRegisterClass;
1585 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001587 RC = PPC::F4RCRegisterClass;
1588 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001590 RC = PPC::F8RCRegisterClass;
1591 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 case MVT::v16i8:
1593 case MVT::v8i16:
1594 case MVT::v4i32:
1595 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001596 RC = PPC::VRRCRegisterClass;
1597 break;
1598 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001599
Tilmann Schellerffd02002009-07-03 06:45:56 +00001600 // Transform the arguments stored in physical registers into virtual ones.
1601 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001603
Dan Gohman98ca4f22009-08-05 01:29:28 +00001604 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001605 } else {
1606 // Argument stored in memory.
1607 assert(VA.isMemLoc());
1608
1609 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1610 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001611 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001612
1613 // Create load nodes to retrieve arguments from the stack.
1614 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001615 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1616 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001617 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001618 }
1619 }
1620
1621 // Assign locations to all of the incoming aggregate by value arguments.
1622 // Aggregates passed by value are stored in the local variable space of the
1623 // caller's stack frame, right above the parameter list area.
1624 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001626 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001627
1628 // Reserve stack space for the allocations in CCInfo.
1629 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1630
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001632
1633 // Area that is at least reserved in the caller of this function.
1634 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001635
Tilmann Schellerffd02002009-07-03 06:45:56 +00001636 // Set the size that is at least reserved in caller of this function. Tail
1637 // call optimized function's reserved stack space needs to be aligned so that
1638 // taking the difference between two stack areas will result in an aligned
1639 // stack.
1640 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1641
1642 MinReservedArea =
1643 std::max(MinReservedArea,
1644 PPCFrameInfo::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001645
Tilmann Schellerffd02002009-07-03 06:45:56 +00001646 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1647 getStackAlignment();
1648 unsigned AlignMask = TargetAlign-1;
1649 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001650
Tilmann Schellerffd02002009-07-03 06:45:56 +00001651 FI->setMinReservedArea(MinReservedArea);
1652
1653 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001654
Tilmann Schellerffd02002009-07-03 06:45:56 +00001655 // If the function takes variable number of arguments, make a frame index for
1656 // the start of the first vararg value... for expansion of llvm.va_start.
1657 if (isVarArg) {
1658 static const unsigned GPArgRegs[] = {
1659 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1660 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1661 };
1662 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1663
1664 static const unsigned FPArgRegs[] = {
1665 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1666 PPC::F8
1667 };
1668 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1669
Dan Gohman1e93df62010-04-17 14:41:14 +00001670 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1671 NumGPArgRegs));
1672 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1673 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001674
1675 // Make room for NumGPArgRegs and NumFPArgRegs.
1676 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001678
Dan Gohman1e93df62010-04-17 14:41:14 +00001679 FuncInfo->setVarArgsStackOffset(
1680 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001681 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001682
Dan Gohman1e93df62010-04-17 14:41:14 +00001683 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1684 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001685
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001686 // The fixed integer arguments of a variadic function are stored to the
1687 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1688 // the result of va_next.
1689 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1690 // Get an existing live-in vreg, or add a new one.
1691 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1692 if (!VReg)
1693 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001694
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001696 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1697 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001698 MemOps.push_back(Store);
1699 // Increment the address by four for the next argument to store
1700 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1701 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1702 }
1703
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001704 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1705 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706 // The double arguments are stored to the VarArgsFrameIndex
1707 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001708 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1709 // Get an existing live-in vreg, or add a new one.
1710 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1711 if (!VReg)
1712 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001713
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001715 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1716 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001717 MemOps.push_back(Store);
1718 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001720 PtrVT);
1721 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1722 }
1723 }
1724
1725 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001727 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001730}
1731
1732SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733PPCTargetLowering::LowerFormalArguments_Darwin(
1734 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001735 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 const SmallVectorImpl<ISD::InputArg>
1737 &Ins,
1738 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001739 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001740 // TODO: add description of PPC stack frame format, or at least some docs.
1741 //
1742 MachineFunction &MF = DAG.getMachineFunction();
1743 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001744 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001745
Owen Andersone50ed302009-08-10 22:56:29 +00001746 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001748 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001749 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001750 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001751
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001752 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001753 // Area that is at least reserved in caller of this function.
1754 unsigned MinReservedArea = ArgOffset;
1755
Chris Lattnerc91a4752006-06-26 22:48:35 +00001756 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001757 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1758 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1759 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001760 static const unsigned GPR_64[] = { // 64-bit registers.
1761 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1762 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1763 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001764
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001765 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001766
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001767 static const unsigned VR[] = {
1768 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1769 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1770 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001771
Owen Anderson718cb662007-09-07 04:06:50 +00001772 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001773 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001774 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001775
1776 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Chris Lattnerc91a4752006-06-26 22:48:35 +00001778 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001779
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001780 // In 32-bit non-varargs functions, the stack space for vectors is after the
1781 // stack space for non-vectors. We do not use this space unless we have
1782 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001783 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001784 // that out...for the pathological case, compute VecArgOffset as the
1785 // start of the vector parameter area. Computing VecArgOffset is the
1786 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001787 unsigned VecArgOffset = ArgOffset;
1788 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001790 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001791 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001792 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001794
Duncan Sands276dcbd2008-03-21 09:14:45 +00001795 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001796 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001797 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001798 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001799 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1800 VecArgOffset += ArgSize;
1801 continue;
1802 }
1803
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001805 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 case MVT::i32:
1807 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001808 VecArgOffset += isPPC64 ? 8 : 4;
1809 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 case MVT::i64: // PPC64
1811 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001812 VecArgOffset += 8;
1813 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 case MVT::v4f32:
1815 case MVT::v4i32:
1816 case MVT::v8i16:
1817 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001818 // Nothing to do, we're only looking at Nonvector args here.
1819 break;
1820 }
1821 }
1822 }
1823 // We've found where the vector parameter area in memory is. Skip the
1824 // first 12 parameters; these don't use that memory.
1825 VecArgOffset = ((VecArgOffset+15)/16)*16;
1826 VecArgOffset += 12*16;
1827
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001828 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001829 // entry to a function on PPC, the arguments start after the linkage area,
1830 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001831
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001833 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001834 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001835 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001836 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001837 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001838 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001839 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001841
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001842 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001843
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001844 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1846 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001847 if (isVarArg || isPPC64) {
1848 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001850 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001851 PtrByteSize);
1852 } else nAltivecParamsAtEnd++;
1853 } else
1854 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001855 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001856 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001857 PtrByteSize);
1858
Dale Johannesen8419dd62008-03-07 20:27:40 +00001859 // FIXME the codegen can be much improved in some cases.
1860 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001861 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001862 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001863 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001864 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001865 // Objects of size 1 and 2 are right justified, everything else is
1866 // left justified. This means the memory address is adjusted forwards.
1867 if (ObjSize==1 || ObjSize==2) {
1868 CurArgOffset = CurArgOffset + (4 - ObjSize);
1869 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001870 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001871 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001872 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001874 if (ObjSize==1 || ObjSize==2) {
1875 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001876 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001877 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001878 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001879 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001880 ObjSize==1 ? MVT::i8 : MVT::i16,
1881 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001882 MemOps.push_back(Store);
1883 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001884 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001885
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001886 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001887
Dale Johannesen7f96f392008-03-08 01:41:42 +00001888 continue;
1889 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001890 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1891 // Store whatever pieces of the object are in registers
1892 // to memory. ArgVal will be address of the beginning of
1893 // the object.
1894 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001895 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00001896 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001897 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001899 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1900 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001901 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001902 MemOps.push_back(Store);
1903 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001904 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001905 } else {
1906 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1907 break;
1908 }
1909 }
1910 continue;
1911 }
1912
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001914 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001916 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001917 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001918 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001920 ++GPR_idx;
1921 } else {
1922 needsLoad = true;
1923 ArgSize = PtrByteSize;
1924 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001925 // All int arguments reserve stack space in the Darwin ABI.
1926 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001927 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001928 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001929 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001931 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001932 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001934
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001936 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001938 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001940 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001941 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001943 DAG.getValueType(ObjectVT));
1944
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001946 }
1947
Chris Lattnerc91a4752006-06-26 22:48:35 +00001948 ++GPR_idx;
1949 } else {
1950 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001951 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001952 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001953 // All int arguments reserve stack space in the Darwin ABI.
1954 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001955 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001956
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 case MVT::f32:
1958 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001959 // Every 4 bytes of argument space consumes one of the GPRs available for
1960 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001961 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001962 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001963 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001964 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001965 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001966 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001967 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001968
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001970 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001971 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001972 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
1973
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001975 ++FPR_idx;
1976 } else {
1977 needsLoad = true;
1978 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001979
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001980 // All FP arguments reserve stack space in the Darwin ABI.
1981 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001982 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 case MVT::v4f32:
1984 case MVT::v4i32:
1985 case MVT::v8i16:
1986 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001987 // Note that vector arguments in registers don't reserve stack space,
1988 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001989 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001990 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001991 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001992 if (isVarArg) {
1993 while ((ArgOffset % 16) != 0) {
1994 ArgOffset += PtrByteSize;
1995 if (GPR_idx != Num_GPR_Regs)
1996 GPR_idx++;
1997 }
1998 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001999 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002000 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002001 ++VR_idx;
2002 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002003 if (!isVarArg && !isPPC64) {
2004 // Vectors go after all the nonvectors.
2005 CurArgOffset = VecArgOffset;
2006 VecArgOffset += 16;
2007 } else {
2008 // Vectors are aligned.
2009 ArgOffset = ((ArgOffset+15)/16)*16;
2010 CurArgOffset = ArgOffset;
2011 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002012 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002013 needsLoad = true;
2014 }
2015 break;
2016 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002017
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002018 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002019 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002020 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002021 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002022 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002023 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002024 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002025 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002026 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002027 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002028
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002030 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002031
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002032 // Set the size that is at least reserved in caller of this function. Tail
2033 // call optimized function's reserved stack space needs to be aligned so that
2034 // taking the difference between two stack areas will result in an aligned
2035 // stack.
2036 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2037 // Add the Altivec parameters at the end, if needed.
2038 if (nAltivecParamsAtEnd) {
2039 MinReservedArea = ((MinReservedArea+15)/16)*16;
2040 MinReservedArea += 16*nAltivecParamsAtEnd;
2041 }
2042 MinReservedArea =
2043 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002044 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002045 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2046 getStackAlignment();
2047 unsigned AlignMask = TargetAlign-1;
2048 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2049 FI->setMinReservedArea(MinReservedArea);
2050
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002051 // If the function takes variable number of arguments, make a frame index for
2052 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002053 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002054 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002055
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 FuncInfo->setVarArgsFrameIndex(
2057 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002058 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002059 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002060
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002061 // If this function is vararg, store any remaining integer argument regs
2062 // to their spots on the stack so that they may be loaded by deferencing the
2063 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002064 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002065 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002066
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002067 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002068 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002069 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002070 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002071
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002073 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2074 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002075 MemOps.push_back(Store);
2076 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002077 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002078 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002079 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002080 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002081
Dale Johannesen8419dd62008-03-07 20:27:40 +00002082 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002083 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002085
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002087}
2088
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002089/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002090/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002091static unsigned
2092CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2093 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002094 bool isVarArg,
2095 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002096 const SmallVectorImpl<ISD::OutputArg>
2097 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002098 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002099 unsigned &nAltivecParamsAtEnd) {
2100 // Count how many bytes are to be pushed on the stack, including the linkage
2101 // area, and parameter passing area. We start with 24/48 bytes, which is
2102 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002103 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002104 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002105 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2106
2107 // Add up all the space actually used.
2108 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2109 // they all go in registers, but we must reserve stack space for them for
2110 // possible use by the caller. In varargs or 64-bit calls, parameters are
2111 // assigned stack space in order, with padding so Altivec parameters are
2112 // 16-byte aligned.
2113 nAltivecParamsAtEnd = 0;
2114 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002116 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002117 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2119 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002120 if (!isVarArg && !isPPC64) {
2121 // Non-varargs Altivec parameters go after all the non-Altivec
2122 // parameters; handle those later so we know how much padding we need.
2123 nAltivecParamsAtEnd++;
2124 continue;
2125 }
2126 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2127 NumBytes = ((NumBytes+15)/16)*16;
2128 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002130 }
2131
2132 // Allow for Altivec parameters at the end, if needed.
2133 if (nAltivecParamsAtEnd) {
2134 NumBytes = ((NumBytes+15)/16)*16;
2135 NumBytes += 16*nAltivecParamsAtEnd;
2136 }
2137
2138 // The prolog code of the callee may store up to 8 GPR argument registers to
2139 // the stack, allowing va_start to index over them in memory if its varargs.
2140 // Because we cannot tell if this is needed on the caller side, we have to
2141 // conservatively assume that it is needed. As such, make sure we have at
2142 // least enough stack space for the caller to store the 8 GPRs.
2143 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002144 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002145
2146 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002147 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002148 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2149 getStackAlignment();
2150 unsigned AlignMask = TargetAlign-1;
2151 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2152 }
2153
2154 return NumBytes;
2155}
2156
2157/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2158/// adjusted to accomodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002159static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002160 unsigned ParamSize) {
2161
Dale Johannesenb60d5192009-11-24 01:09:07 +00002162 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002163
2164 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2165 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2166 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2167 // Remember only if the new adjustement is bigger.
2168 if (SPDiff < FI->getTailCallSPDelta())
2169 FI->setTailCallSPDelta(SPDiff);
2170
2171 return SPDiff;
2172}
2173
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2175/// for tail call optimization. Targets which want to do tail call
2176/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002177bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002178PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002179 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002180 bool isVarArg,
2181 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002182 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002183 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002184 return false;
2185
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002186 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002188 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002189
Dan Gohman98ca4f22009-08-05 01:29:28 +00002190 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002191 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2193 // Functions containing by val parameters are not supported.
2194 for (unsigned i = 0; i != Ins.size(); i++) {
2195 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2196 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002197 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198
2199 // Non PIC/GOT tail calls are supported.
2200 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2201 return true;
2202
2203 // At the moment we can only do local tail calls (in same module, hidden
2204 // or protected) if we are generating PIC.
2205 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2206 return G->getGlobal()->hasHiddenVisibility()
2207 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208 }
2209
2210 return false;
2211}
2212
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002213/// isCallCompatibleAddress - Return the immediate to use if the specified
2214/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002215static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002216 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2217 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002218
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002219 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002220 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2221 (Addr << 6 >> 6) != Addr)
2222 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002223
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002224 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002225 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002226}
2227
Dan Gohman844731a2008-05-13 00:00:25 +00002228namespace {
2229
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002230struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue Arg;
2232 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002233 int FrameIdx;
2234
2235 TailCallArgumentInfo() : FrameIdx(0) {}
2236};
2237
Dan Gohman844731a2008-05-13 00:00:25 +00002238}
2239
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002240/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2241static void
2242StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002243 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002244 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002245 SmallVector<SDValue, 8> &MemOpChains,
2246 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002247 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002248 SDValue Arg = TailCallArgs[i].Arg;
2249 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002250 int FI = TailCallArgs[i].FrameIdx;
2251 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002252 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002253 MachinePointerInfo::getFixedStack(FI),
2254 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002255 }
2256}
2257
2258/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2259/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002260static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002261 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002262 SDValue Chain,
2263 SDValue OldRetAddr,
2264 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002265 int SPDiff,
2266 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002267 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002268 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002269 if (SPDiff) {
2270 // Calculate the new stack slot for the return address.
2271 int SlotSize = isPPC64 ? 8 : 4;
2272 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002273 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002274 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002275 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002278 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002279 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002280 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002281
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002282 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2283 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002284 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002285 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002286 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002287 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002288 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002289 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2290 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002291 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002292 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002293 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 }
2295 return Chain;
2296}
2297
2298/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2299/// the position of the argument.
2300static void
2301CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002302 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002303 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2304 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002305 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002306 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002307 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002308 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002309 TailCallArgumentInfo Info;
2310 Info.Arg = Arg;
2311 Info.FrameIdxOp = FIN;
2312 Info.FrameIdx = FI;
2313 TailCallArguments.push_back(Info);
2314}
2315
2316/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2317/// stack slot. Returns the chain as result and the loaded frame pointers in
2318/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002319SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002320 int SPDiff,
2321 SDValue Chain,
2322 SDValue &LROpOut,
2323 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002324 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002325 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002326 if (SPDiff) {
2327 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002329 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002330 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002331 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002332 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002333
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002334 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2335 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002336 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002337 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002338 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002339 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002340 Chain = SDValue(FPOpOut.getNode(), 1);
2341 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002342 }
2343 return Chain;
2344}
2345
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002346/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002347/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002348/// specified by the specific parameter attribute. The copy will be passed as
2349/// a byval function parameter.
2350/// Sometimes what we are copying is the end of a larger object, the part that
2351/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002352static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002353CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002354 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002355 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002357 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002358 false, false, MachinePointerInfo(0),
2359 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002360}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002361
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002362/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2363/// tail calls.
2364static void
Dan Gohman475871a2008-07-27 21:46:04 +00002365LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2366 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002368 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002369 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002370 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002371 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002372 if (!isTailCall) {
2373 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002375 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002377 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002378 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002379 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002380 DAG.getConstant(ArgOffset, PtrVT));
2381 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002382 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2383 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002384 // Calculate and remember argument location.
2385 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2386 TailCallArguments);
2387}
2388
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002389static
2390void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2391 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2392 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2393 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2394 MachineFunction &MF = DAG.getMachineFunction();
2395
2396 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2397 // might overwrite each other in case of tail call optimization.
2398 SmallVector<SDValue, 8> MemOpChains2;
2399 // Do not flag preceeding copytoreg stuff together with the following stuff.
2400 InFlag = SDValue();
2401 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2402 MemOpChains2, dl);
2403 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002404 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002405 &MemOpChains2[0], MemOpChains2.size());
2406
2407 // Store the return address to the appropriate stack slot.
2408 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2409 isPPC64, isDarwinABI, dl);
2410
2411 // Emit callseq_end just before tailcall node.
2412 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2413 DAG.getIntPtrConstant(0, true), InFlag);
2414 InFlag = Chain.getValue(1);
2415}
2416
2417static
2418unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2419 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2420 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002421 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002422 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002423
Chris Lattnerb9082582010-11-14 23:42:06 +00002424 bool isPPC64 = PPCSubTarget.isPPC64();
2425 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2426
Owen Andersone50ed302009-08-10 22:56:29 +00002427 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002428 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002429 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002430
2431 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2432
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002433 bool needIndirectCall = true;
2434 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002435 // If this is an absolute destination address, use the munged value.
2436 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002437 needIndirectCall = false;
2438 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002439
Chris Lattnerb9082582010-11-14 23:42:06 +00002440 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2441 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2442 // Use indirect calls for ALL functions calls in JIT mode, since the
2443 // far-call stubs may be outside relocation limits for a BL instruction.
2444 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2445 unsigned OpFlags = 0;
2446 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
2447 PPCSubTarget.getDarwinVers() < 9 &&
2448 (G->getGlobal()->isDeclaration() ||
2449 G->getGlobal()->isWeakForLinker())) {
2450 // PC-relative references to external symbols should go through $stub,
2451 // unless we're building with the leopard linker or later, which
2452 // automatically synthesizes these stubs.
2453 OpFlags = PPCII::MO_DARWIN_STUB;
2454 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002455
Chris Lattnerb9082582010-11-14 23:42:06 +00002456 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2457 // every direct call is) turn it into a TargetGlobalAddress /
2458 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002459 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002460 Callee.getValueType(),
2461 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002462 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002463 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002464 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002465
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002466 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002467 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002468
Chris Lattnerb9082582010-11-14 23:42:06 +00002469 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
2470 PPCSubTarget.getDarwinVers() < 9) {
2471 // PC-relative references to external symbols should go through $stub,
2472 // unless we're building with the leopard linker or later, which
2473 // automatically synthesizes these stubs.
2474 OpFlags = PPCII::MO_DARWIN_STUB;
2475 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002476
Chris Lattnerb9082582010-11-14 23:42:06 +00002477 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2478 OpFlags);
2479 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002480 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002481
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002482 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002483 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2484 // to do the call, we can't use PPCISD::CALL.
2485 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002486
2487 if (isSVR4ABI && isPPC64) {
2488 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2489 // entry point, but to the function descriptor (the function entry point
2490 // address is part of the function descriptor though).
2491 // The function descriptor is a three doubleword structure with the
2492 // following fields: function entry point, TOC base address and
2493 // environment pointer.
2494 // Thus for a call through a function pointer, the following actions need
2495 // to be performed:
2496 // 1. Save the TOC of the caller in the TOC save area of its stack
2497 // frame (this is done in LowerCall_Darwin()).
2498 // 2. Load the address of the function entry point from the function
2499 // descriptor.
2500 // 3. Load the TOC of the callee from the function descriptor into r2.
2501 // 4. Load the environment pointer from the function descriptor into
2502 // r11.
2503 // 5. Branch to the function entry point address.
2504 // 6. On return of the callee, the TOC of the caller needs to be
2505 // restored (this is done in FinishCall()).
2506 //
2507 // All those operations are flagged together to ensure that no other
2508 // operations can be scheduled in between. E.g. without flagging the
2509 // operations together, a TOC access in the caller could be scheduled
2510 // between the load of the callee TOC and the branch to the callee, which
2511 // results in the TOC access going through the TOC of the callee instead
2512 // of going through the TOC of the caller, which leads to incorrect code.
2513
2514 // Load the address of the function entry point from the function
2515 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002516 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002517 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2518 InFlag.getNode() ? 3 : 2);
2519 Chain = LoadFuncPtr.getValue(1);
2520 InFlag = LoadFuncPtr.getValue(2);
2521
2522 // Load environment pointer into r11.
2523 // Offset of the environment pointer within the function descriptor.
2524 SDValue PtrOff = DAG.getIntPtrConstant(16);
2525
2526 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2527 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2528 InFlag);
2529 Chain = LoadEnvPtr.getValue(1);
2530 InFlag = LoadEnvPtr.getValue(2);
2531
2532 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2533 InFlag);
2534 Chain = EnvVal.getValue(0);
2535 InFlag = EnvVal.getValue(1);
2536
2537 // Load TOC of the callee into r2. We are using a target-specific load
2538 // with r2 hard coded, because the result of a target-independent load
2539 // would never go directly into r2, since r2 is a reserved register (which
2540 // prevents the register allocator from allocating it), resulting in an
2541 // additional register being allocated and an unnecessary move instruction
2542 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002543 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002544 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2545 Callee, InFlag);
2546 Chain = LoadTOCPtr.getValue(0);
2547 InFlag = LoadTOCPtr.getValue(1);
2548
2549 MTCTROps[0] = Chain;
2550 MTCTROps[1] = LoadFuncPtr;
2551 MTCTROps[2] = InFlag;
2552 }
2553
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002554 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2555 2 + (InFlag.getNode() != 0));
2556 InFlag = Chain.getValue(1);
2557
2558 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002560 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002561 Ops.push_back(Chain);
2562 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2563 Callee.setNode(0);
2564 // Add CTR register as callee so a bctr can be emitted later.
2565 if (isTailCall)
2566 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2567 }
2568
2569 // If this is a direct call, pass the chain and the callee.
2570 if (Callee.getNode()) {
2571 Ops.push_back(Chain);
2572 Ops.push_back(Callee);
2573 }
2574 // If this is a tail call add stack pointer delta.
2575 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002576 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002577
2578 // Add argument registers to the end of the list so that they are known live
2579 // into the call.
2580 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2581 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2582 RegsToPass[i].second.getValueType()));
2583
2584 return CallOpc;
2585}
2586
Dan Gohman98ca4f22009-08-05 01:29:28 +00002587SDValue
2588PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002589 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002590 const SmallVectorImpl<ISD::InputArg> &Ins,
2591 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002592 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002593
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002594 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002595 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2596 RVLocs, *DAG.getContext());
2597 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002598
2599 // Copy all of the result registers out of their specified physreg.
2600 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2601 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002602 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002603 assert(VA.isRegLoc() && "Can only return in registers!");
2604 Chain = DAG.getCopyFromReg(Chain, dl,
2605 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002606 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002607 InFlag = Chain.getValue(2);
2608 }
2609
Dan Gohman98ca4f22009-08-05 01:29:28 +00002610 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002611}
2612
Dan Gohman98ca4f22009-08-05 01:29:28 +00002613SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002614PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2615 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002616 SelectionDAG &DAG,
2617 SmallVector<std::pair<unsigned, SDValue>, 8>
2618 &RegsToPass,
2619 SDValue InFlag, SDValue Chain,
2620 SDValue &Callee,
2621 int SPDiff, unsigned NumBytes,
2622 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002623 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002624 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002625 SmallVector<SDValue, 8> Ops;
2626 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2627 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002628 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002629
2630 // When performing tail call optimization the callee pops its arguments off
2631 // the stack. Account for this here so these bytes can be pushed back on in
2632 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2633 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002634 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002635
2636 if (InFlag.getNode())
2637 Ops.push_back(InFlag);
2638
2639 // Emit tail call.
2640 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002641 // If this is the first return lowered for this function, add the regs
2642 // to the liveout set for the function.
2643 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2644 SmallVector<CCValAssign, 16> RVLocs;
2645 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2646 *DAG.getContext());
2647 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2648 for (unsigned i = 0; i != RVLocs.size(); ++i)
2649 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2650 }
2651
2652 assert(((Callee.getOpcode() == ISD::Register &&
2653 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2654 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2655 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2656 isa<ConstantSDNode>(Callee)) &&
2657 "Expecting an global address, external symbol, absolute value or register");
2658
Owen Anderson825b72b2009-08-11 20:47:22 +00002659 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002660 }
2661
2662 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2663 InFlag = Chain.getValue(1);
2664
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002665 // Add a NOP immediately after the branch instruction when using the 64-bit
2666 // SVR4 ABI. At link time, if caller and callee are in a different module and
2667 // thus have a different TOC, the call will be replaced with a call to a stub
2668 // function which saves the current TOC, loads the TOC of the callee and
2669 // branches to the callee. The NOP will be replaced with a load instruction
2670 // which restores the TOC of the caller from the TOC save slot of the current
2671 // stack frame. If caller and callee belong to the same module (and have the
2672 // same TOC), the NOP will remain unchanged.
2673 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002674 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002675 if (CallOpc == PPCISD::BCTRL_SVR4) {
2676 // This is a call through a function pointer.
2677 // Restore the caller TOC from the save area into R2.
2678 // See PrepareCall() for more information about calls through function
2679 // pointers in the 64-bit SVR4 ABI.
2680 // We are using a target-specific load with r2 hard coded, because the
2681 // result of a target-independent load would never go directly into r2,
2682 // since r2 is a reserved register (which prevents the register allocator
2683 // from allocating it), resulting in an additional register being
2684 // allocated and an unnecessary move instruction being generated.
2685 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2686 InFlag = Chain.getValue(1);
2687 } else {
2688 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002689 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002690 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002691 }
2692
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002693 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2694 DAG.getIntPtrConstant(BytesCalleePops, true),
2695 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002697 InFlag = Chain.getValue(1);
2698
Dan Gohman98ca4f22009-08-05 01:29:28 +00002699 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2700 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002701}
2702
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002704PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002705 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002706 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002707 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002708 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002709 const SmallVectorImpl<ISD::InputArg> &Ins,
2710 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002711 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002712 if (isTailCall)
2713 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2714 Ins, DAG);
2715
Chris Lattnerb9082582010-11-14 23:42:06 +00002716 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002718 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002720
2721 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2722 isTailCall, Outs, OutVals, Ins,
2723 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002724}
2725
2726SDValue
2727PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002728 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002729 bool isTailCall,
2730 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002731 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002732 const SmallVectorImpl<ISD::InputArg> &Ins,
2733 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002734 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002735 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002736 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737
Dan Gohman98ca4f22009-08-05 01:29:28 +00002738 assert((CallConv == CallingConv::C ||
2739 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002740
Tilmann Schellerffd02002009-07-03 06:45:56 +00002741 unsigned PtrByteSize = 4;
2742
2743 MachineFunction &MF = DAG.getMachineFunction();
2744
2745 // Mark this function as potentially containing a function that contains a
2746 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2747 // and restoring the callers stack pointer in this functions epilog. This is
2748 // done because by tail calling the called function might overwrite the value
2749 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002750 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002751 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002752
Tilmann Schellerffd02002009-07-03 06:45:56 +00002753 // Count how many bytes are to be pushed on the stack, including the linkage
2754 // area, parameter list area and the part of the local variable space which
2755 // contains copies of aggregates which are passed by value.
2756
2757 // Assign locations to all of the outgoing arguments.
2758 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002759 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2760 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002761
2762 // Reserve space for the linkage area on the stack.
2763 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2764
2765 if (isVarArg) {
2766 // Handle fixed and variable vector arguments differently.
2767 // Fixed vector arguments go into registers as long as registers are
2768 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002769 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002770
Tilmann Schellerffd02002009-07-03 06:45:56 +00002771 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002772 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002773 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002774 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002775
Dan Gohman98ca4f22009-08-05 01:29:28 +00002776 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002777 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2778 CCInfo);
2779 } else {
2780 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2781 ArgFlags, CCInfo);
2782 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002783
Tilmann Schellerffd02002009-07-03 06:45:56 +00002784 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002785#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002786 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002787 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002788#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002789 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002790 }
2791 }
2792 } else {
2793 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002794 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002795 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002796
Tilmann Schellerffd02002009-07-03 06:45:56 +00002797 // Assign locations to all of the outgoing aggregate by value arguments.
2798 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002799 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002800 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002801
2802 // Reserve stack space for the allocations in CCInfo.
2803 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2804
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002806
2807 // Size of the linkage area, parameter list area and the part of the local
2808 // space variable where copies of aggregates which are passed by value are
2809 // stored.
2810 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002811
Tilmann Schellerffd02002009-07-03 06:45:56 +00002812 // Calculate by how many bytes the stack has to be adjusted in case of tail
2813 // call optimization.
2814 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2815
2816 // Adjust the stack pointer for the new arguments...
2817 // These operations are automatically eliminated by the prolog/epilog pass
2818 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2819 SDValue CallSeqStart = Chain;
2820
2821 // Load the return address and frame pointer so it can be moved somewhere else
2822 // later.
2823 SDValue LROp, FPOp;
2824 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2825 dl);
2826
2827 // Set up a copy of the stack pointer for use loading and storing any
2828 // arguments that may not fit in the registers available for argument
2829 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002830 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002831
Tilmann Schellerffd02002009-07-03 06:45:56 +00002832 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2833 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2834 SmallVector<SDValue, 8> MemOpChains;
2835
2836 // Walk the register/memloc assignments, inserting copies/loads.
2837 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2838 i != e;
2839 ++i) {
2840 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002841 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002842 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002843
Tilmann Schellerffd02002009-07-03 06:45:56 +00002844 if (Flags.isByVal()) {
2845 // Argument is an aggregate which is passed by value, thus we need to
2846 // create a copy of it in the local variable space of the current stack
2847 // frame (which is the stack frame of the caller) and pass the address of
2848 // this copy to the callee.
2849 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2850 CCValAssign &ByValVA = ByValArgLocs[j++];
2851 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002852
Tilmann Schellerffd02002009-07-03 06:45:56 +00002853 // Memory reserved in the local variable space of the callers stack frame.
2854 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002855
Tilmann Schellerffd02002009-07-03 06:45:56 +00002856 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2857 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002858
Tilmann Schellerffd02002009-07-03 06:45:56 +00002859 // Create a copy of the argument in the local area of the current
2860 // stack frame.
2861 SDValue MemcpyCall =
2862 CreateCopyOfByValArgument(Arg, PtrOff,
2863 CallSeqStart.getNode()->getOperand(0),
2864 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002865
Tilmann Schellerffd02002009-07-03 06:45:56 +00002866 // This must go outside the CALLSEQ_START..END.
2867 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2868 CallSeqStart.getNode()->getOperand(1));
2869 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2870 NewCallSeqStart.getNode());
2871 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002872
Tilmann Schellerffd02002009-07-03 06:45:56 +00002873 // Pass the address of the aggregate copy on the stack either in a
2874 // physical register or in the parameter list area of the current stack
2875 // frame to the callee.
2876 Arg = PtrOff;
2877 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002878
Tilmann Schellerffd02002009-07-03 06:45:56 +00002879 if (VA.isRegLoc()) {
2880 // Put argument in a physical register.
2881 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2882 } else {
2883 // Put argument in the parameter list area of the current stack frame.
2884 assert(VA.isMemLoc());
2885 unsigned LocMemOffset = VA.getLocMemOffset();
2886
2887 if (!isTailCall) {
2888 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2889 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2890
2891 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002892 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002893 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002894 } else {
2895 // Calculate and remember argument location.
2896 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2897 TailCallArguments);
2898 }
2899 }
2900 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002901
Tilmann Schellerffd02002009-07-03 06:45:56 +00002902 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002903 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002904 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002905
Tilmann Schellerffd02002009-07-03 06:45:56 +00002906 // Build a sequence of copy-to-reg nodes chained together with token chain
2907 // and flag operands which copy the outgoing args into the appropriate regs.
2908 SDValue InFlag;
2909 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2910 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2911 RegsToPass[i].second, InFlag);
2912 InFlag = Chain.getValue(1);
2913 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002914
Tilmann Schellerffd02002009-07-03 06:45:56 +00002915 // Set CR6 to true if this is a vararg call.
2916 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002917 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002918 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2919 InFlag = Chain.getValue(1);
2920 }
2921
Chris Lattnerb9082582010-11-14 23:42:06 +00002922 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002923 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2924 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002925
Dan Gohman98ca4f22009-08-05 01:29:28 +00002926 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2927 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2928 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002929}
2930
Dan Gohman98ca4f22009-08-05 01:29:28 +00002931SDValue
2932PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002933 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002934 bool isTailCall,
2935 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002936 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002937 const SmallVectorImpl<ISD::InputArg> &Ins,
2938 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002939 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002940
2941 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002942
Owen Andersone50ed302009-08-10 22:56:29 +00002943 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002944 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002945 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002946
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002947 MachineFunction &MF = DAG.getMachineFunction();
2948
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002949 // Mark this function as potentially containing a function that contains a
2950 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2951 // and restoring the callers stack pointer in this functions epilog. This is
2952 // done because by tail calling the called function might overwrite the value
2953 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002954 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2956
2957 unsigned nAltivecParamsAtEnd = 0;
2958
Chris Lattnerabde4602006-05-16 22:56:08 +00002959 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002960 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002961 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002962 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002963 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00002964 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002965 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002966
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002967 // Calculate by how many bytes the stack has to be adjusted in case of tail
2968 // call optimization.
2969 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002970
Dan Gohman98ca4f22009-08-05 01:29:28 +00002971 // To protect arguments on the stack from being clobbered in a tail call,
2972 // force all the loads to happen before doing any other lowering.
2973 if (isTailCall)
2974 Chain = DAG.getStackArgumentTokenFactor(Chain);
2975
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002976 // Adjust the stack pointer for the new arguments...
2977 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002978 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002979 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002980
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002981 // Load the return address and frame pointer so it can be move somewhere else
2982 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002983 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002984 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2985 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002986
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002987 // Set up a copy of the stack pointer for use loading and storing any
2988 // arguments that may not fit in the registers available for argument
2989 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002990 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002991 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002992 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002993 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002994 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002995
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002996 // Figure out which arguments are going to go in registers, and which in
2997 // memory. Also, if this is a vararg function, floating point operations
2998 // must be stored to our stack, and loaded into integer regs as well, if
2999 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003000 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003001 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003002
Chris Lattnerc91a4752006-06-26 22:48:35 +00003003 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003004 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3005 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3006 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003007 static const unsigned GPR_64[] = { // 64-bit registers.
3008 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3009 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3010 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003011 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003012
Chris Lattner9a2a4972006-05-17 06:01:33 +00003013 static const unsigned VR[] = {
3014 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3015 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3016 };
Owen Anderson718cb662007-09-07 04:06:50 +00003017 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003018 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003019 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003020
Chris Lattnerc91a4752006-06-26 22:48:35 +00003021 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3022
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003023 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003024 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3025
Dan Gohman475871a2008-07-27 21:46:04 +00003026 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003027 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003028 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003029 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003030
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003031 // PtrOff will be used to store the current argument to the stack if a
3032 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003033 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003034
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003035 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003036
Dale Johannesen39355f92009-02-04 02:34:38 +00003037 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003038
3039 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003040 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003041 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3042 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003043 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003044 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003045
Dale Johannesen8419dd62008-03-07 20:27:40 +00003046 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003047 if (Flags.isByVal()) {
3048 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003049 if (Size==1 || Size==2) {
3050 // Very small objects are passed right-justified.
3051 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003052 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003053 if (GPR_idx != NumGPRs) {
Evan Chengbcc80172010-07-07 22:15:37 +00003054 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, dl, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003055 MachinePointerInfo(), VT,
3056 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003057 MemOpChains.push_back(Load.getValue(1));
3058 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003059
3060 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003061 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003062 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003063 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003064 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003065 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003066 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003067 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003068 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003069 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003070 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3071 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003072 Chain = CallSeqStart = NewCallSeqStart;
3073 ArgOffset += PtrByteSize;
3074 }
3075 continue;
3076 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003077 // Copy entire object into memory. There are cases where gcc-generated
3078 // code assumes it is there, even if it could be put entirely into
3079 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003080 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003081 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003082 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003083 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003084 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003085 CallSeqStart.getNode()->getOperand(1));
3086 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003087 Chain = CallSeqStart = NewCallSeqStart;
3088 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003089 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003090 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003091 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003092 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003093 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3094 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003095 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003096 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003097 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003098 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003099 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003100 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003101 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003102 }
3103 }
3104 continue;
3105 }
3106
Owen Anderson825b72b2009-08-11 20:47:22 +00003107 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003108 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 case MVT::i32:
3110 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003111 if (GPR_idx != NumGPRs) {
3112 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003113 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003114 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3115 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003116 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003117 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003118 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003119 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003120 case MVT::f32:
3121 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003122 if (FPR_idx != NumFPRs) {
3123 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3124
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003125 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003126 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3127 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003128 MemOpChains.push_back(Store);
3129
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003130 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003131 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003132 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3133 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003134 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003135 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003136 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003138 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003139 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003140 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3141 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003142 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003143 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003144 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003145 }
3146 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003147 // If we have any FPRs remaining, we may also have GPRs remaining.
3148 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3149 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003150 if (GPR_idx != NumGPRs)
3151 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003153 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3154 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003155 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003156 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003157 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3158 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003159 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003160 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003161 if (isPPC64)
3162 ArgOffset += 8;
3163 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003165 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 case MVT::v4f32:
3167 case MVT::v4i32:
3168 case MVT::v8i16:
3169 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003170 if (isVarArg) {
3171 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003172 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003173 // V registers; in fact gcc does this only for arguments that are
3174 // prototyped, not for those that match the ... We do it for all
3175 // arguments, seems to work.
3176 while (ArgOffset % 16 !=0) {
3177 ArgOffset += PtrByteSize;
3178 if (GPR_idx != NumGPRs)
3179 GPR_idx++;
3180 }
3181 // We could elide this store in the case where the object fits
3182 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003183 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003184 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003185 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3186 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003187 MemOpChains.push_back(Store);
3188 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003189 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003190 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003191 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003192 MemOpChains.push_back(Load.getValue(1));
3193 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3194 }
3195 ArgOffset += 16;
3196 for (unsigned i=0; i<16; i+=PtrByteSize) {
3197 if (GPR_idx == NumGPRs)
3198 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003199 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003200 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003201 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003202 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003203 MemOpChains.push_back(Load.getValue(1));
3204 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3205 }
3206 break;
3207 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003208
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003209 // Non-varargs Altivec params generally go in registers, but have
3210 // stack space allocated at the end.
3211 if (VR_idx != NumVRs) {
3212 // Doesn't have GPR space allocated.
3213 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3214 } else if (nAltivecParamsAtEnd==0) {
3215 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003216 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3217 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003218 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003219 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003220 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003221 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003222 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003223 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003224 // If all Altivec parameters fit in registers, as they usually do,
3225 // they get stack space following the non-Altivec parameters. We
3226 // don't track this here because nobody below needs it.
3227 // If there are more Altivec parameters than fit in registers emit
3228 // the stores here.
3229 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3230 unsigned j = 0;
3231 // Offset is aligned; skip 1st 12 params which go in V registers.
3232 ArgOffset = ((ArgOffset+15)/16)*16;
3233 ArgOffset += 12*16;
3234 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003235 SDValue Arg = OutVals[i];
3236 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003237 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3238 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003239 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003240 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003241 // We are emitting Altivec params in order.
3242 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3243 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003244 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003245 ArgOffset += 16;
3246 }
3247 }
3248 }
3249 }
3250
Chris Lattner9a2a4972006-05-17 06:01:33 +00003251 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003252 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003253 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003254
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003255 // Check if this is an indirect call (MTCTR/BCTRL).
3256 // See PrepareCall() for more information about calls through function
3257 // pointers in the 64-bit SVR4 ABI.
3258 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3259 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3260 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3261 !isBLACompatibleAddress(Callee, DAG)) {
3262 // Load r2 into a virtual register and store it to the TOC save area.
3263 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3264 // TOC save area offset.
3265 SDValue PtrOff = DAG.getIntPtrConstant(40);
3266 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003267 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003268 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003269 }
3270
Dale Johannesenf7b73042010-03-09 20:15:42 +00003271 // On Darwin, R12 must contain the address of an indirect callee. This does
3272 // not mean the MTCTR instruction must use R12; it's easier to model this as
3273 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003274 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003275 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3276 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3277 !isBLACompatibleAddress(Callee, DAG))
3278 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3279 PPC::R12), Callee));
3280
Chris Lattner9a2a4972006-05-17 06:01:33 +00003281 // Build a sequence of copy-to-reg nodes chained together with token chain
3282 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003283 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003284 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003285 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003286 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003287 InFlag = Chain.getValue(1);
3288 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003289
Chris Lattnerb9082582010-11-14 23:42:06 +00003290 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003291 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3292 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003293
Dan Gohman98ca4f22009-08-05 01:29:28 +00003294 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3295 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3296 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003297}
3298
Dan Gohman98ca4f22009-08-05 01:29:28 +00003299SDValue
3300PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003301 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003302 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003303 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003304 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003305
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003306 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003307 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3308 RVLocs, *DAG.getContext());
3309 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003310
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003311 // If this is the first return lowered for this function, add the regs to the
3312 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003313 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003314 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003315 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003316 }
3317
Dan Gohman475871a2008-07-27 21:46:04 +00003318 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003319
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003320 // Copy the result values into the output registers.
3321 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3322 CCValAssign &VA = RVLocs[i];
3323 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003324 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003325 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003326 Flag = Chain.getValue(1);
3327 }
3328
Gabor Greifba36cb52008-08-28 21:40:38 +00003329 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003330 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003331 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003333}
3334
Dan Gohman475871a2008-07-27 21:46:04 +00003335SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003336 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003337 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003338 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003339
Jim Laskeyefc7e522006-12-04 22:04:42 +00003340 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003341 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003342
3343 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003344 bool isPPC64 = Subtarget.isPPC64();
3345 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003346 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003347
3348 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003349 SDValue Chain = Op.getOperand(0);
3350 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003351
Jim Laskeyefc7e522006-12-04 22:04:42 +00003352 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003353 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3354 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003355 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003356
Jim Laskeyefc7e522006-12-04 22:04:42 +00003357 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003358 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003359
Jim Laskeyefc7e522006-12-04 22:04:42 +00003360 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003361 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003362 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003363}
3364
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003365
3366
Dan Gohman475871a2008-07-27 21:46:04 +00003367SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003368PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003369 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003370 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003371 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003372 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003373
3374 // Get current frame pointer save index. The users of this index will be
3375 // primarily DYNALLOC instructions.
3376 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3377 int RASI = FI->getReturnAddrSaveIndex();
3378
3379 // If the frame pointer save index hasn't been defined yet.
3380 if (!RASI) {
3381 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003382 int LROffset = PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003383 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003384 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003385 // Save the result.
3386 FI->setReturnAddrSaveIndex(RASI);
3387 }
3388 return DAG.getFrameIndex(RASI, PtrVT);
3389}
3390
Dan Gohman475871a2008-07-27 21:46:04 +00003391SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003392PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3393 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003394 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003395 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003396 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003397
3398 // Get current frame pointer save index. The users of this index will be
3399 // primarily DYNALLOC instructions.
3400 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3401 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003402
Jim Laskey2f616bf2006-11-16 22:43:37 +00003403 // If the frame pointer save index hasn't been defined yet.
3404 if (!FPSI) {
3405 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003406 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003407 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003408
Jim Laskey2f616bf2006-11-16 22:43:37 +00003409 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003410 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003411 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003412 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003413 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003414 return DAG.getFrameIndex(FPSI, PtrVT);
3415}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003416
Dan Gohman475871a2008-07-27 21:46:04 +00003417SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003418 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003419 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003420 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003421 SDValue Chain = Op.getOperand(0);
3422 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003423 DebugLoc dl = Op.getDebugLoc();
3424
Jim Laskey2f616bf2006-11-16 22:43:37 +00003425 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003426 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003427 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003428 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003429 DAG.getConstant(0, PtrVT), Size);
3430 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003431 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003432 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003433 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003435 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003436}
3437
Chris Lattner1a635d62006-04-14 06:01:58 +00003438/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3439/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003440SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003441 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003442 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3443 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003444 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003445
Chris Lattner1a635d62006-04-14 06:01:58 +00003446 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003447
Chris Lattner1a635d62006-04-14 06:01:58 +00003448 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003449 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003450
Owen Andersone50ed302009-08-10 22:56:29 +00003451 EVT ResVT = Op.getValueType();
3452 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003453 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3454 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003455 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003456
Chris Lattner1a635d62006-04-14 06:01:58 +00003457 // If the RHS of the comparison is a 0.0, we don't need to do the
3458 // subtraction at all.
3459 if (isFloatingPointZero(RHS))
3460 switch (CC) {
3461 default: break; // SETUO etc aren't handled by fsel.
3462 case ISD::SETULT:
3463 case ISD::SETLT:
3464 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003465 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003466 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3468 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003469 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003470 case ISD::SETUGT:
3471 case ISD::SETGT:
3472 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003473 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003474 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3476 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003477 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003479 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003480
Dan Gohman475871a2008-07-27 21:46:04 +00003481 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003482 switch (CC) {
3483 default: break; // SETUO etc aren't handled by fsel.
3484 case ISD::SETULT:
3485 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003486 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3488 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003489 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003490 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003491 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003492 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3494 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003495 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003496 case ISD::SETUGT:
3497 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003498 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3500 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003501 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003502 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003503 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003504 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003505 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3506 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003507 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003508 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003509 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003510}
3511
Chris Lattner1f873002007-11-28 18:44:47 +00003512// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003513SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003514 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003515 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003516 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 if (Src.getValueType() == MVT::f32)
3518 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003519
Dan Gohman475871a2008-07-27 21:46:04 +00003520 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003522 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003524 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003525 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003527 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 case MVT::i64:
3529 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003530 break;
3531 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003532
Chris Lattner1a635d62006-04-14 06:01:58 +00003533 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003535
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003536 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003537 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3538 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003539
3540 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3541 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003542 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003543 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003544 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003545 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003546 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003547}
3548
Dan Gohmand858e902010-04-17 15:26:15 +00003549SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3550 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003551 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003552 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003554 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003555
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003557 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3559 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003560 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003562 return FP;
3563 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003564
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003566 "Unhandled SINT_TO_FP type in custom expander!");
3567 // Since we only generate this in 64-bit mode, we can take advantage of
3568 // 64-bit registers. In particular, sign extend the input value into the
3569 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3570 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003571 MachineFunction &MF = DAG.getMachineFunction();
3572 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003573 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003574 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003575 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003576
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003578 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003579
Chris Lattner1a635d62006-04-14 06:01:58 +00003580 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003581 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003582 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003583 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003584 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3585 SDValue Store =
3586 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3587 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003588 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003589 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3590 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003591
Chris Lattner1a635d62006-04-14 06:01:58 +00003592 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3594 if (Op.getValueType() == MVT::f32)
3595 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003596 return FP;
3597}
3598
Dan Gohmand858e902010-04-17 15:26:15 +00003599SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3600 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003601 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003602 /*
3603 The rounding mode is in bits 30:31 of FPSR, and has the following
3604 settings:
3605 00 Round to nearest
3606 01 Round to 0
3607 10 Round to +inf
3608 11 Round to -inf
3609
3610 FLT_ROUNDS, on the other hand, expects the following:
3611 -1 Undefined
3612 0 Round to 0
3613 1 Round to nearest
3614 2 Round to +inf
3615 3 Round to -inf
3616
3617 To perform the conversion, we do:
3618 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3619 */
3620
3621 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003622 EVT VT = Op.getValueType();
3623 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3624 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003625 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003626
3627 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003629 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003630 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003631
3632 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003633 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003634 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003635 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003636 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003637
3638 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003639 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003640 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003641 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003642 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003643
3644 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003645 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 DAG.getNode(ISD::AND, dl, MVT::i32,
3647 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003648 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 DAG.getNode(ISD::SRL, dl, MVT::i32,
3650 DAG.getNode(ISD::AND, dl, MVT::i32,
3651 DAG.getNode(ISD::XOR, dl, MVT::i32,
3652 CWD, DAG.getConstant(3, MVT::i32)),
3653 DAG.getConstant(3, MVT::i32)),
3654 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003655
Dan Gohman475871a2008-07-27 21:46:04 +00003656 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003658
Duncan Sands83ec4b62008-06-06 12:08:01 +00003659 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003660 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003661}
3662
Dan Gohmand858e902010-04-17 15:26:15 +00003663SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003664 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003665 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003666 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003667 assert(Op.getNumOperands() == 3 &&
3668 VT == Op.getOperand(1).getValueType() &&
3669 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003670
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003671 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003672 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003673 SDValue Lo = Op.getOperand(0);
3674 SDValue Hi = Op.getOperand(1);
3675 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003676 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003677
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003678 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003679 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003680 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3681 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3682 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3683 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003684 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003685 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3686 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3687 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003688 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003689 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003690}
3691
Dan Gohmand858e902010-04-17 15:26:15 +00003692SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003693 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003694 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003695 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003696 assert(Op.getNumOperands() == 3 &&
3697 VT == Op.getOperand(1).getValueType() &&
3698 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003699
Dan Gohman9ed06db2008-03-07 20:36:53 +00003700 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003701 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003702 SDValue Lo = Op.getOperand(0);
3703 SDValue Hi = Op.getOperand(1);
3704 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003705 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003706
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003707 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003708 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003709 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3710 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3711 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3712 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003713 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003714 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3715 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3716 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003717 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003718 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003719}
3720
Dan Gohmand858e902010-04-17 15:26:15 +00003721SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003722 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003723 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003724 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003725 assert(Op.getNumOperands() == 3 &&
3726 VT == Op.getOperand(1).getValueType() &&
3727 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003728
Dan Gohman9ed06db2008-03-07 20:36:53 +00003729 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003730 SDValue Lo = Op.getOperand(0);
3731 SDValue Hi = Op.getOperand(1);
3732 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003733 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003734
Dale Johannesenf5d97892009-02-04 01:48:28 +00003735 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003736 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003737 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3738 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3739 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3740 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003741 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003742 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3743 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3744 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003745 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003746 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003747 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003748}
3749
3750//===----------------------------------------------------------------------===//
3751// Vector related lowering.
3752//
3753
Chris Lattner4a998b92006-04-17 06:00:21 +00003754/// BuildSplatI - Build a canonical splati of Val with an element size of
3755/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003756static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003757 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003758 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003759
Owen Andersone50ed302009-08-10 22:56:29 +00003760 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003762 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003763
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003765
Chris Lattner70fa4932006-12-01 01:45:39 +00003766 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3767 if (Val == -1)
3768 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003769
Owen Andersone50ed302009-08-10 22:56:29 +00003770 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003771
Chris Lattner4a998b92006-04-17 06:00:21 +00003772 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003774 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003775 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003776 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3777 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003778 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003779}
3780
Chris Lattnere7c768e2006-04-18 03:24:30 +00003781/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003782/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003783static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003784 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 EVT DestVT = MVT::Other) {
3786 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003787 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003789}
3790
Chris Lattnere7c768e2006-04-18 03:24:30 +00003791/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3792/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003793static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003794 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 DebugLoc dl, EVT DestVT = MVT::Other) {
3796 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003797 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003799}
3800
3801
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003802/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3803/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003804static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003805 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003806 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003807 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3808 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003809
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003811 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003812 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003814 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003815}
3816
Chris Lattnerf1b47082006-04-14 05:19:18 +00003817// If this is a case we can't handle, return null and let the default
3818// expansion code take care of it. If we CAN select this case, and if it
3819// selects to a single instruction, return Op. Otherwise, if we can codegen
3820// this case more efficiently than a constant pool load, lower it to the
3821// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003822SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3823 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003824 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003825 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3826 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003827
Bob Wilson24e338e2009-03-02 23:24:16 +00003828 // Check if this is a splat of a constant value.
3829 APInt APSplatBits, APSplatUndef;
3830 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003831 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003832 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003833 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003834 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003835
Bob Wilsonf2950b02009-03-03 19:26:27 +00003836 unsigned SplatBits = APSplatBits.getZExtValue();
3837 unsigned SplatUndef = APSplatUndef.getZExtValue();
3838 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003839
Bob Wilsonf2950b02009-03-03 19:26:27 +00003840 // First, handle single instruction cases.
3841
3842 // All zeros?
3843 if (SplatBits == 0) {
3844 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3846 SDValue Z = DAG.getConstant(0, MVT::i32);
3847 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003848 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003849 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003850 return Op;
3851 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003852
Bob Wilsonf2950b02009-03-03 19:26:27 +00003853 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3854 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3855 (32-SplatBitSize));
3856 if (SextVal >= -16 && SextVal <= 15)
3857 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003858
3859
Bob Wilsonf2950b02009-03-03 19:26:27 +00003860 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003861
Bob Wilsonf2950b02009-03-03 19:26:27 +00003862 // If this value is in the range [-32,30] and is even, use:
3863 // tmp = VSPLTI[bhw], result = add tmp, tmp
3864 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003866 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003867 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003868 }
3869
3870 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3871 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3872 // for fneg/fabs.
3873 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3874 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003875 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003876
3877 // Make the VSLW intrinsic, computing 0x8000_0000.
3878 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3879 OnesV, DAG, dl);
3880
3881 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003883 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003884 }
3885
3886 // Check to see if this is a wide variety of vsplti*, binop self cases.
3887 static const signed char SplatCsts[] = {
3888 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3889 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3890 };
3891
3892 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3893 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3894 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3895 int i = SplatCsts[idx];
3896
3897 // Figure out what shift amount will be used by altivec if shifted by i in
3898 // this splat size.
3899 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3900
3901 // vsplti + shl self.
3902 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003904 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3905 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3906 Intrinsic::ppc_altivec_vslw
3907 };
3908 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003909 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003910 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003911
Bob Wilsonf2950b02009-03-03 19:26:27 +00003912 // vsplti + srl self.
3913 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003915 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3916 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3917 Intrinsic::ppc_altivec_vsrw
3918 };
3919 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003920 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003921 }
3922
Bob Wilsonf2950b02009-03-03 19:26:27 +00003923 // vsplti + sra self.
3924 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003926 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3927 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3928 Intrinsic::ppc_altivec_vsraw
3929 };
3930 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003931 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003932 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003933
Bob Wilsonf2950b02009-03-03 19:26:27 +00003934 // vsplti + rol self.
3935 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3936 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003938 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3939 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3940 Intrinsic::ppc_altivec_vrlw
3941 };
3942 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003943 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003944 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003945
Bob Wilsonf2950b02009-03-03 19:26:27 +00003946 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00003947 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003949 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003950 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003951 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00003952 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003954 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003955 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003956 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00003957 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003959 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3960 }
3961 }
3962
3963 // Three instruction sequences.
3964
3965 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3966 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3968 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003969 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003970 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003971 }
3972 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3973 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3975 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003976 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003977 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003978 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003979
Dan Gohman475871a2008-07-27 21:46:04 +00003980 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003981}
3982
Chris Lattner59138102006-04-17 05:28:54 +00003983/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3984/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003985static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003986 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003987 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003988 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003989 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003990 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003991
Chris Lattner59138102006-04-17 05:28:54 +00003992 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003993 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003994 OP_VMRGHW,
3995 OP_VMRGLW,
3996 OP_VSPLTISW0,
3997 OP_VSPLTISW1,
3998 OP_VSPLTISW2,
3999 OP_VSPLTISW3,
4000 OP_VSLDOI4,
4001 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004002 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004003 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004004
Chris Lattner59138102006-04-17 05:28:54 +00004005 if (OpNum == OP_COPY) {
4006 if (LHSID == (1*9+2)*9+3) return LHS;
4007 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4008 return RHS;
4009 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004010
Dan Gohman475871a2008-07-27 21:46:04 +00004011 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004012 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4013 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004014
Nate Begeman9008ca62009-04-27 18:41:29 +00004015 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004016 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004017 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004018 case OP_VMRGHW:
4019 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4020 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4021 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4022 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4023 break;
4024 case OP_VMRGLW:
4025 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4026 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4027 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4028 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4029 break;
4030 case OP_VSPLTISW0:
4031 for (unsigned i = 0; i != 16; ++i)
4032 ShufIdxs[i] = (i&3)+0;
4033 break;
4034 case OP_VSPLTISW1:
4035 for (unsigned i = 0; i != 16; ++i)
4036 ShufIdxs[i] = (i&3)+4;
4037 break;
4038 case OP_VSPLTISW2:
4039 for (unsigned i = 0; i != 16; ++i)
4040 ShufIdxs[i] = (i&3)+8;
4041 break;
4042 case OP_VSPLTISW3:
4043 for (unsigned i = 0; i != 16; ++i)
4044 ShufIdxs[i] = (i&3)+12;
4045 break;
4046 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004047 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004048 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004049 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004050 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004051 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004052 }
Owen Andersone50ed302009-08-10 22:56:29 +00004053 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004054 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4055 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004057 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004058}
4059
Chris Lattnerf1b47082006-04-14 05:19:18 +00004060/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4061/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4062/// return the code it can be lowered into. Worst case, it can always be
4063/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004064SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004065 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004066 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004067 SDValue V1 = Op.getOperand(0);
4068 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004070 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004071
Chris Lattnerf1b47082006-04-14 05:19:18 +00004072 // Cases that are handled by instructions that take permute immediates
4073 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4074 // selected by the instruction selector.
4075 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4077 PPC::isSplatShuffleMask(SVOp, 2) ||
4078 PPC::isSplatShuffleMask(SVOp, 4) ||
4079 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4080 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4081 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4082 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4083 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4084 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4085 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4086 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4087 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004088 return Op;
4089 }
4090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004091
Chris Lattnerf1b47082006-04-14 05:19:18 +00004092 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4093 // and produce a fixed permutation. If any of these match, do not lower to
4094 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4096 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4097 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4098 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4099 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4100 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4101 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4102 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4103 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004104 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004105
Chris Lattner59138102006-04-17 05:28:54 +00004106 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4107 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 SmallVector<int, 16> PermMask;
4109 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004110
Chris Lattner59138102006-04-17 05:28:54 +00004111 unsigned PFIndexes[4];
4112 bool isFourElementShuffle = true;
4113 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4114 unsigned EltNo = 8; // Start out undef.
4115 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004117 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004118
Nate Begeman9008ca62009-04-27 18:41:29 +00004119 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004120 if ((ByteSource & 3) != j) {
4121 isFourElementShuffle = false;
4122 break;
4123 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004124
Chris Lattner59138102006-04-17 05:28:54 +00004125 if (EltNo == 8) {
4126 EltNo = ByteSource/4;
4127 } else if (EltNo != ByteSource/4) {
4128 isFourElementShuffle = false;
4129 break;
4130 }
4131 }
4132 PFIndexes[i] = EltNo;
4133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004134
4135 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004136 // perfect shuffle vector to determine if it is cost effective to do this as
4137 // discrete instructions, or whether we should use a vperm.
4138 if (isFourElementShuffle) {
4139 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004140 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004141 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004142
Chris Lattner59138102006-04-17 05:28:54 +00004143 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4144 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004145
Chris Lattner59138102006-04-17 05:28:54 +00004146 // Determining when to avoid vperm is tricky. Many things affect the cost
4147 // of vperm, particularly how many times the perm mask needs to be computed.
4148 // For example, if the perm mask can be hoisted out of a loop or is already
4149 // used (perhaps because there are multiple permutes with the same shuffle
4150 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4151 // the loop requires an extra register.
4152 //
4153 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004154 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004155 // available, if this block is within a loop, we should avoid using vperm
4156 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004157 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004158 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004160
Chris Lattnerf1b47082006-04-14 05:19:18 +00004161 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4162 // vector that will get spilled to the constant pool.
4163 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004164
Chris Lattnerf1b47082006-04-14 05:19:18 +00004165 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4166 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004167 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004168 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004169
Dan Gohman475871a2008-07-27 21:46:04 +00004170 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4172 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004173
Chris Lattnerf1b47082006-04-14 05:19:18 +00004174 for (unsigned j = 0; j != BytesPerElement; ++j)
4175 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004176 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004177 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004178
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004180 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004181 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004182}
4183
Chris Lattner90564f22006-04-18 17:59:36 +00004184/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4185/// altivec comparison. If it is, return true and fill in Opc/isDot with
4186/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004187static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004188 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004189 unsigned IntrinsicID =
4190 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004191 CompareOpc = -1;
4192 isDot = false;
4193 switch (IntrinsicID) {
4194 default: return false;
4195 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004196 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4197 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4198 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4199 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4200 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4201 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4202 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4203 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4204 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4205 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4206 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4207 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4208 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004209
Chris Lattner1a635d62006-04-14 06:01:58 +00004210 // Normal Comparisons.
4211 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4212 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4213 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4214 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4215 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4216 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4217 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4218 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4219 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4220 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4221 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4222 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4223 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4224 }
Chris Lattner90564f22006-04-18 17:59:36 +00004225 return true;
4226}
4227
4228/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4229/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004230SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004231 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004232 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4233 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004234 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004235 int CompareOpc;
4236 bool isDot;
4237 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004238 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004239
Chris Lattner90564f22006-04-18 17:59:36 +00004240 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004241 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004242 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004243 Op.getOperand(1), Op.getOperand(2),
4244 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004245 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004247
Chris Lattner1a635d62006-04-14 06:01:58 +00004248 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004249 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004250 Op.getOperand(2), // LHS
4251 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004253 };
Owen Andersone50ed302009-08-10 22:56:29 +00004254 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004255 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004256 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004257 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004258
Chris Lattner1a635d62006-04-14 06:01:58 +00004259 // Now that we have the comparison, emit a copy from the CR to a GPR.
4260 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4262 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004263 CompNode.getValue(1));
4264
Chris Lattner1a635d62006-04-14 06:01:58 +00004265 // Unpack the result based on how the target uses it.
4266 unsigned BitNo; // Bit # of CR6.
4267 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004268 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004269 default: // Can't happen, don't crash on invalid number though.
4270 case 0: // Return the value of the EQ bit of CR6.
4271 BitNo = 0; InvertBit = false;
4272 break;
4273 case 1: // Return the inverted value of the EQ bit of CR6.
4274 BitNo = 0; InvertBit = true;
4275 break;
4276 case 2: // Return the value of the LT bit of CR6.
4277 BitNo = 2; InvertBit = false;
4278 break;
4279 case 3: // Return the inverted value of the LT bit of CR6.
4280 BitNo = 2; InvertBit = true;
4281 break;
4282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004283
Chris Lattner1a635d62006-04-14 06:01:58 +00004284 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4286 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004287 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4289 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004290
Chris Lattner1a635d62006-04-14 06:01:58 +00004291 // If we are supposed to, toggle the bit.
4292 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4294 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004295 return Flags;
4296}
4297
Scott Michelfdc40a02009-02-17 22:15:04 +00004298SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004299 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004300 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004301 // Create a stack slot that is 16-byte aligned.
4302 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004303 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004304 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004305 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004306
Chris Lattner1a635d62006-04-14 06:01:58 +00004307 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004308 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004309 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004310 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004311 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004312 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004313 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004314}
4315
Dan Gohmand858e902010-04-17 15:26:15 +00004316SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004317 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004318 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004319 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004320
Owen Anderson825b72b2009-08-11 20:47:22 +00004321 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4322 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004323
Dan Gohman475871a2008-07-27 21:46:04 +00004324 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004325 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004326
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004327 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004328 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4329 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4330 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004331
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004332 // Low parts multiplied together, generating 32-bit results (we ignore the
4333 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004334 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004335 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004336
Dan Gohman475871a2008-07-27 21:46:04 +00004337 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004338 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004339 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004340 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004341 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4343 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004344 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004345
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004347
Chris Lattnercea2aa72006-04-18 04:28:57 +00004348 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004349 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004351 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004352
Chris Lattner19a81522006-04-18 03:57:35 +00004353 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004354 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004355 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004356 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004357
Chris Lattner19a81522006-04-18 03:57:35 +00004358 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004359 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004360 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004361 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004362
Chris Lattner19a81522006-04-18 03:57:35 +00004363 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004365 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 Ops[i*2 ] = 2*i+1;
4367 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004368 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004370 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004371 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004372 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004373}
4374
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004375/// LowerOperation - Provide custom lowering hooks for some operations.
4376///
Dan Gohmand858e902010-04-17 15:26:15 +00004377SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004378 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004379 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004380 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004381 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004382 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004383 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004384 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004385 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004386 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004387 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004388 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004389
4390 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004391 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004392
Jim Laskeyefc7e522006-12-04 22:04:42 +00004393 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004394 case ISD::DYNAMIC_STACKALLOC:
4395 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004396
Chris Lattner1a635d62006-04-14 06:01:58 +00004397 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004398 case ISD::FP_TO_UINT:
4399 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004400 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004401 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004402 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004403
Chris Lattner1a635d62006-04-14 06:01:58 +00004404 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004405 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4406 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4407 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004408
Chris Lattner1a635d62006-04-14 06:01:58 +00004409 // Vector-related lowering.
4410 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4411 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4412 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4413 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004414 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004415
Chris Lattner3fc027d2007-12-08 06:59:59 +00004416 // Frame & Return address.
4417 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004418 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004419 }
Dan Gohman475871a2008-07-27 21:46:04 +00004420 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004421}
4422
Duncan Sands1607f052008-12-01 11:39:25 +00004423void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4424 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004425 SelectionDAG &DAG) const {
Dale Johannesen3484c092009-02-05 22:07:54 +00004426 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004427 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004428 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004429 assert(false && "Do not know how to custom type legalize this operation!");
4430 return;
4431 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 assert(N->getValueType(0) == MVT::ppcf128);
4433 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004434 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004435 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004436 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004437 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004439 DAG.getIntPtrConstant(1));
4440
4441 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4442 // of the long double, and puts FPSCR back the way it was. We do not
4443 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004444 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004445 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4446
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004448 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004449 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004450 MFFSreg = Result.getValue(0);
4451 InFlag = Result.getValue(1);
4452
4453 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004454 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004456 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004457 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004458 InFlag = Result.getValue(0);
4459
4460 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004461 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004463 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004464 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004465 InFlag = Result.getValue(0);
4466
4467 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004468 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004469 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004470 Ops[0] = Lo;
4471 Ops[1] = Hi;
4472 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004473 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004474 FPreg = Result.getValue(0);
4475 InFlag = Result.getValue(1);
4476
4477 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 NodeTys.push_back(MVT::f64);
4479 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004480 Ops[1] = MFFSreg;
4481 Ops[2] = FPreg;
4482 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004483 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004484 FPreg = Result.getValue(0);
4485
4486 // We know the low half is about to be thrown away, so just use something
4487 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004488 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004489 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004490 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004491 }
Duncan Sands1607f052008-12-01 11:39:25 +00004492 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004493 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004494 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004495 }
4496}
4497
4498
Chris Lattner1a635d62006-04-14 06:01:58 +00004499//===----------------------------------------------------------------------===//
4500// Other Lowering Code
4501//===----------------------------------------------------------------------===//
4502
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004503MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004504PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004505 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004506 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004507 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4508
4509 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4510 MachineFunction *F = BB->getParent();
4511 MachineFunction::iterator It = BB;
4512 ++It;
4513
4514 unsigned dest = MI->getOperand(0).getReg();
4515 unsigned ptrA = MI->getOperand(1).getReg();
4516 unsigned ptrB = MI->getOperand(2).getReg();
4517 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004518 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004519
4520 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4521 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4522 F->insert(It, loopMBB);
4523 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004524 exitMBB->splice(exitMBB->begin(), BB,
4525 llvm::next(MachineBasicBlock::iterator(MI)),
4526 BB->end());
4527 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004528
4529 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004530 unsigned TmpReg = (!BinOpcode) ? incr :
4531 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004532 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4533 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004534
4535 // thisMBB:
4536 // ...
4537 // fallthrough --> loopMBB
4538 BB->addSuccessor(loopMBB);
4539
4540 // loopMBB:
4541 // l[wd]arx dest, ptr
4542 // add r0, dest, incr
4543 // st[wd]cx. r0, ptr
4544 // bne- loopMBB
4545 // fallthrough --> exitMBB
4546 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004547 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004548 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004549 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004550 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4551 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004552 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004553 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004554 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004555 BB->addSuccessor(loopMBB);
4556 BB->addSuccessor(exitMBB);
4557
4558 // exitMBB:
4559 // ...
4560 BB = exitMBB;
4561 return BB;
4562}
4563
4564MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004565PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004566 MachineBasicBlock *BB,
4567 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004568 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004569 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004570 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4571 // In 64 bit mode we have to use 64 bits for addresses, even though the
4572 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4573 // registers without caring whether they're 32 or 64, but here we're
4574 // doing actual arithmetic on the addresses.
4575 bool is64bit = PPCSubTarget.isPPC64();
4576
4577 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4578 MachineFunction *F = BB->getParent();
4579 MachineFunction::iterator It = BB;
4580 ++It;
4581
4582 unsigned dest = MI->getOperand(0).getReg();
4583 unsigned ptrA = MI->getOperand(1).getReg();
4584 unsigned ptrB = MI->getOperand(2).getReg();
4585 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004586 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004587
4588 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4589 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4590 F->insert(It, loopMBB);
4591 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004592 exitMBB->splice(exitMBB->begin(), BB,
4593 llvm::next(MachineBasicBlock::iterator(MI)),
4594 BB->end());
4595 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004596
4597 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004598 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004599 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4600 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004601 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4602 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4603 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4604 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4605 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4606 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4607 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4608 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4609 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4610 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004611 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004612 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004613 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004614
4615 // thisMBB:
4616 // ...
4617 // fallthrough --> loopMBB
4618 BB->addSuccessor(loopMBB);
4619
4620 // The 4-byte load must be aligned, while a char or short may be
4621 // anywhere in the word. Hence all this nasty bookkeeping code.
4622 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4623 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004624 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004625 // rlwinm ptr, ptr1, 0, 0, 29
4626 // slw incr2, incr, shift
4627 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4628 // slw mask, mask2, shift
4629 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004630 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004631 // add tmp, tmpDest, incr2
4632 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004633 // and tmp3, tmp, mask
4634 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004635 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004636 // bne- loopMBB
4637 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004638 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004639
4640 if (ptrA!=PPC::R0) {
4641 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004642 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004643 .addReg(ptrA).addReg(ptrB);
4644 } else {
4645 Ptr1Reg = ptrB;
4646 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004647 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004648 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004649 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004650 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4651 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004652 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004653 .addReg(Ptr1Reg).addImm(0).addImm(61);
4654 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004655 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004656 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004657 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004658 .addReg(incr).addReg(ShiftReg);
4659 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004660 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004661 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004662 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4663 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004664 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004665 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004666 .addReg(Mask2Reg).addReg(ShiftReg);
4667
4668 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004669 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004670 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004671 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004672 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004673 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004674 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004675 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004676 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004677 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004678 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004679 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004680 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004681 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004682 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004683 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004684 BB->addSuccessor(loopMBB);
4685 BB->addSuccessor(exitMBB);
4686
4687 // exitMBB:
4688 // ...
4689 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004690 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004691 return BB;
4692}
4693
4694MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004695PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004696 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004697 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004698
4699 // To "insert" these instructions we actually have to insert their
4700 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004701 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004702 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004703 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004704
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004705 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004706
4707 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4708 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4709 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4710 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4711 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4712
4713 // The incoming instruction knows the destination vreg to set, the
4714 // condition code register to branch on, the true/false values to
4715 // select between, and a branch opcode to use.
4716
4717 // thisMBB:
4718 // ...
4719 // TrueVal = ...
4720 // cmpTY ccX, r1, r2
4721 // bCC copy1MBB
4722 // fallthrough --> copy0MBB
4723 MachineBasicBlock *thisMBB = BB;
4724 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4725 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4726 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004727 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004728 F->insert(It, copy0MBB);
4729 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004730
4731 // Transfer the remainder of BB and its successor edges to sinkMBB.
4732 sinkMBB->splice(sinkMBB->begin(), BB,
4733 llvm::next(MachineBasicBlock::iterator(MI)),
4734 BB->end());
4735 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4736
Evan Cheng53301922008-07-12 02:23:19 +00004737 // Next, add the true and fallthrough blocks as its successors.
4738 BB->addSuccessor(copy0MBB);
4739 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004740
Dan Gohman14152b42010-07-06 20:24:04 +00004741 BuildMI(BB, dl, TII->get(PPC::BCC))
4742 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4743
Evan Cheng53301922008-07-12 02:23:19 +00004744 // copy0MBB:
4745 // %FalseValue = ...
4746 // # fallthrough to sinkMBB
4747 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004748
Evan Cheng53301922008-07-12 02:23:19 +00004749 // Update machine-CFG edges
4750 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004751
Evan Cheng53301922008-07-12 02:23:19 +00004752 // sinkMBB:
4753 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4754 // ...
4755 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004756 BuildMI(*BB, BB->begin(), dl,
4757 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004758 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4759 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4760 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004761 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4762 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4763 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4764 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004765 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4766 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4767 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4768 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004769
4770 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4771 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4772 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4773 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004774 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4775 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4776 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4777 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004778
4779 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4780 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4781 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4782 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004783 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4784 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4785 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4786 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004787
4788 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4789 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4790 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4791 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004792 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4793 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4794 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4795 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004796
4797 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004798 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004799 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004800 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004801 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004802 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004803 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004804 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004805
4806 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4807 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4808 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4809 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004810 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4811 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4812 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4813 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004814
Dale Johannesen0e55f062008-08-29 18:29:46 +00004815 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4816 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4817 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4818 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4819 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4820 BB = EmitAtomicBinary(MI, BB, false, 0);
4821 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4822 BB = EmitAtomicBinary(MI, BB, true, 0);
4823
Evan Cheng53301922008-07-12 02:23:19 +00004824 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4825 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4826 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4827
4828 unsigned dest = MI->getOperand(0).getReg();
4829 unsigned ptrA = MI->getOperand(1).getReg();
4830 unsigned ptrB = MI->getOperand(2).getReg();
4831 unsigned oldval = MI->getOperand(3).getReg();
4832 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004833 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004834
Dale Johannesen65e39732008-08-25 18:53:26 +00004835 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4836 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4837 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004838 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004839 F->insert(It, loop1MBB);
4840 F->insert(It, loop2MBB);
4841 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004842 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004843 exitMBB->splice(exitMBB->begin(), BB,
4844 llvm::next(MachineBasicBlock::iterator(MI)),
4845 BB->end());
4846 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004847
4848 // thisMBB:
4849 // ...
4850 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004851 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004852
Dale Johannesen65e39732008-08-25 18:53:26 +00004853 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004854 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004855 // cmp[wd] dest, oldval
4856 // bne- midMBB
4857 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004858 // st[wd]cx. newval, ptr
4859 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004860 // b exitBB
4861 // midMBB:
4862 // st[wd]cx. dest, ptr
4863 // exitBB:
4864 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004865 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004866 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004867 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004868 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004869 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004870 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4871 BB->addSuccessor(loop2MBB);
4872 BB->addSuccessor(midMBB);
4873
4874 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004875 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004876 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004877 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004878 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004879 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004880 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004881 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004882
Dale Johannesen65e39732008-08-25 18:53:26 +00004883 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004884 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004885 .addReg(dest).addReg(ptrA).addReg(ptrB);
4886 BB->addSuccessor(exitMBB);
4887
Evan Cheng53301922008-07-12 02:23:19 +00004888 // exitMBB:
4889 // ...
4890 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004891 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4892 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4893 // We must use 64-bit registers for addresses when targeting 64-bit,
4894 // since we're actually doing arithmetic on them. Other registers
4895 // can be 32-bit.
4896 bool is64bit = PPCSubTarget.isPPC64();
4897 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4898
4899 unsigned dest = MI->getOperand(0).getReg();
4900 unsigned ptrA = MI->getOperand(1).getReg();
4901 unsigned ptrB = MI->getOperand(2).getReg();
4902 unsigned oldval = MI->getOperand(3).getReg();
4903 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004904 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004905
4906 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4907 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4908 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4909 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4910 F->insert(It, loop1MBB);
4911 F->insert(It, loop2MBB);
4912 F->insert(It, midMBB);
4913 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004914 exitMBB->splice(exitMBB->begin(), BB,
4915 llvm::next(MachineBasicBlock::iterator(MI)),
4916 BB->end());
4917 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004918
4919 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004920 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004921 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4922 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004923 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4924 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4925 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4926 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4927 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4928 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4929 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4930 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4931 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4932 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4933 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4934 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4935 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4936 unsigned Ptr1Reg;
4937 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4938 // thisMBB:
4939 // ...
4940 // fallthrough --> loopMBB
4941 BB->addSuccessor(loop1MBB);
4942
4943 // The 4-byte load must be aligned, while a char or short may be
4944 // anywhere in the word. Hence all this nasty bookkeeping code.
4945 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4946 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004947 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004948 // rlwinm ptr, ptr1, 0, 0, 29
4949 // slw newval2, newval, shift
4950 // slw oldval2, oldval,shift
4951 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4952 // slw mask, mask2, shift
4953 // and newval3, newval2, mask
4954 // and oldval3, oldval2, mask
4955 // loop1MBB:
4956 // lwarx tmpDest, ptr
4957 // and tmp, tmpDest, mask
4958 // cmpw tmp, oldval3
4959 // bne- midMBB
4960 // loop2MBB:
4961 // andc tmp2, tmpDest, mask
4962 // or tmp4, tmp2, newval3
4963 // stwcx. tmp4, ptr
4964 // bne- loop1MBB
4965 // b exitBB
4966 // midMBB:
4967 // stwcx. tmpDest, ptr
4968 // exitBB:
4969 // srw dest, tmpDest, shift
4970 if (ptrA!=PPC::R0) {
4971 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004972 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004973 .addReg(ptrA).addReg(ptrB);
4974 } else {
4975 Ptr1Reg = ptrB;
4976 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004977 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004978 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004979 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004980 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4981 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004982 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004983 .addReg(Ptr1Reg).addImm(0).addImm(61);
4984 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004985 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004986 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004987 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004988 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004989 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004990 .addReg(oldval).addReg(ShiftReg);
4991 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004992 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004993 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004994 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4995 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4996 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004997 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004998 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004999 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005000 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005001 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005002 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005003 .addReg(OldVal2Reg).addReg(MaskReg);
5004
5005 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005006 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005007 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005008 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5009 .addReg(TmpDestReg).addReg(MaskReg);
5010 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005011 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005012 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005013 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5014 BB->addSuccessor(loop2MBB);
5015 BB->addSuccessor(midMBB);
5016
5017 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005018 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5019 .addReg(TmpDestReg).addReg(MaskReg);
5020 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5021 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5022 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005023 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005024 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005025 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005026 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005027 BB->addSuccessor(loop1MBB);
5028 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005029
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005030 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005031 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005032 .addReg(PPC::R0).addReg(PtrReg);
5033 BB->addSuccessor(exitMBB);
5034
5035 // exitMBB:
5036 // ...
5037 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005038 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005039 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005040 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005041 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005042
Dan Gohman14152b42010-07-06 20:24:04 +00005043 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005044 return BB;
5045}
5046
Chris Lattner1a635d62006-04-14 06:01:58 +00005047//===----------------------------------------------------------------------===//
5048// Target Optimization Hooks
5049//===----------------------------------------------------------------------===//
5050
Duncan Sands25cf2272008-11-24 14:53:14 +00005051SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5052 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005053 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005054 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005055 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005056 switch (N->getOpcode()) {
5057 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005058 case PPCISD::SHL:
5059 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005060 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005061 return N->getOperand(0);
5062 }
5063 break;
5064 case PPCISD::SRL:
5065 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005066 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005067 return N->getOperand(0);
5068 }
5069 break;
5070 case PPCISD::SRA:
5071 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005072 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005073 C->isAllOnesValue()) // -1 >>s V -> -1.
5074 return N->getOperand(0);
5075 }
5076 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005077
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005078 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005079 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005080 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5081 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5082 // We allow the src/dst to be either f32/f64, but the intermediate
5083 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005084 if (N->getOperand(0).getValueType() == MVT::i64 &&
5085 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005086 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 if (Val.getValueType() == MVT::f32) {
5088 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005089 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005091
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005093 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005095 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 if (N->getValueType(0) == MVT::f32) {
5097 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005098 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005099 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005100 }
5101 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005102 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005103 // If the intermediate type is i32, we can avoid the load/store here
5104 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005105 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005106 }
5107 }
5108 break;
Chris Lattner51269842006-03-01 05:50:56 +00005109 case ISD::STORE:
5110 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5111 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005112 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005113 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005114 N->getOperand(1).getValueType() == MVT::i32 &&
5115 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005116 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 if (Val.getValueType() == MVT::f32) {
5118 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005119 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005120 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005121 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005122 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005123
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005125 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005126 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005127 return Val;
5128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005129
Chris Lattnerd9989382006-07-10 20:56:58 +00005130 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005131 if (cast<StoreSDNode>(N)->isUnindexed() &&
5132 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005133 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005134 (N->getOperand(1).getValueType() == MVT::i32 ||
5135 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005136 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005137 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005138 if (BSwapOp.getValueType() == MVT::i16)
5139 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005140
Dan Gohmanc76909a2009-09-25 20:36:54 +00005141 SDValue Ops[] = {
5142 N->getOperand(0), BSwapOp, N->getOperand(2),
5143 DAG.getValueType(N->getOperand(1).getValueType())
5144 };
5145 return
5146 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5147 Ops, array_lengthof(Ops),
5148 cast<StoreSDNode>(N)->getMemoryVT(),
5149 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005150 }
5151 break;
5152 case ISD::BSWAP:
5153 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005154 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005155 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005156 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005157 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005158 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005159 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005160 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005161 LD->getChain(), // Chain
5162 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005163 DAG.getValueType(N->getValueType(0)) // VT
5164 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005165 SDValue BSLoad =
5166 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5167 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5168 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005169
Scott Michelfdc40a02009-02-17 22:15:04 +00005170 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005171 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005172 if (N->getValueType(0) == MVT::i16)
5173 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005174
Chris Lattnerd9989382006-07-10 20:56:58 +00005175 // First, combine the bswap away. This makes the value produced by the
5176 // load dead.
5177 DCI.CombineTo(N, ResVal);
5178
5179 // Next, combine the load away, we give it a bogus result value but a real
5180 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005181 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005182
Chris Lattnerd9989382006-07-10 20:56:58 +00005183 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005184 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005185 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005186
Chris Lattner51269842006-03-01 05:50:56 +00005187 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005188 case PPCISD::VCMP: {
5189 // If a VCMPo node already exists with exactly the same operands as this
5190 // node, use its result instead of this node (VCMPo computes both a CR6 and
5191 // a normal output).
5192 //
5193 if (!N->getOperand(0).hasOneUse() &&
5194 !N->getOperand(1).hasOneUse() &&
5195 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005196
Chris Lattner4468c222006-03-31 06:02:07 +00005197 // Scan all of the users of the LHS, looking for VCMPo's that match.
5198 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005199
Gabor Greifba36cb52008-08-28 21:40:38 +00005200 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005201 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5202 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005203 if (UI->getOpcode() == PPCISD::VCMPo &&
5204 UI->getOperand(1) == N->getOperand(1) &&
5205 UI->getOperand(2) == N->getOperand(2) &&
5206 UI->getOperand(0) == N->getOperand(0)) {
5207 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005208 break;
5209 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005210
Chris Lattner00901202006-04-18 18:28:22 +00005211 // If there is no VCMPo node, or if the flag value has a single use, don't
5212 // transform this.
5213 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5214 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005215
5216 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005217 // chain, this transformation is more complex. Note that multiple things
5218 // could use the value result, which we should ignore.
5219 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005220 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005221 FlagUser == 0; ++UI) {
5222 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005223 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005224 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005225 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005226 FlagUser = User;
5227 break;
5228 }
5229 }
5230 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005231
Chris Lattner00901202006-04-18 18:28:22 +00005232 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5233 // give up for right now.
5234 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005235 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005236 }
5237 break;
5238 }
Chris Lattner90564f22006-04-18 17:59:36 +00005239 case ISD::BR_CC: {
5240 // If this is a branch on an altivec predicate comparison, lower this so
5241 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5242 // lowering is done pre-legalize, because the legalizer lowers the predicate
5243 // compare down to code that is difficult to reassemble.
5244 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005245 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005246 int CompareOpc;
5247 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005248
Chris Lattner90564f22006-04-18 17:59:36 +00005249 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5250 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5251 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5252 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Chris Lattner90564f22006-04-18 17:59:36 +00005254 // If this is a comparison against something other than 0/1, then we know
5255 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005256 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005257 if (Val != 0 && Val != 1) {
5258 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5259 return N->getOperand(0);
5260 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005261 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005262 N->getOperand(0), N->getOperand(4));
5263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005264
Chris Lattner90564f22006-04-18 17:59:36 +00005265 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005266
Chris Lattner90564f22006-04-18 17:59:36 +00005267 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005268 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005269 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005270 LHS.getOperand(2), // LHS of compare
5271 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005273 };
Chris Lattner90564f22006-04-18 17:59:36 +00005274 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005275 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005276 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005277
Chris Lattner90564f22006-04-18 17:59:36 +00005278 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005279 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005280 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005281 default: // Can't happen, don't crash on invalid number though.
5282 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005283 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005284 break;
5285 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005286 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005287 break;
5288 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005289 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005290 break;
5291 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005292 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005293 break;
5294 }
5295
Owen Anderson825b72b2009-08-11 20:47:22 +00005296 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5297 DAG.getConstant(CompOpc, MVT::i32),
5298 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005299 N->getOperand(4), CompNode.getValue(1));
5300 }
5301 break;
5302 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005303 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005304
Dan Gohman475871a2008-07-27 21:46:04 +00005305 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005306}
5307
Chris Lattner1a635d62006-04-14 06:01:58 +00005308//===----------------------------------------------------------------------===//
5309// Inline Assembly Support
5310//===----------------------------------------------------------------------===//
5311
Dan Gohman475871a2008-07-27 21:46:04 +00005312void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005313 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005314 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005315 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005316 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005317 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005318 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005319 switch (Op.getOpcode()) {
5320 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005321 case PPCISD::LBRX: {
5322 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005323 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005324 KnownZero = 0xFFFF0000;
5325 break;
5326 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005327 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005328 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005329 default: break;
5330 case Intrinsic::ppc_altivec_vcmpbfp_p:
5331 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5332 case Intrinsic::ppc_altivec_vcmpequb_p:
5333 case Intrinsic::ppc_altivec_vcmpequh_p:
5334 case Intrinsic::ppc_altivec_vcmpequw_p:
5335 case Intrinsic::ppc_altivec_vcmpgefp_p:
5336 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5337 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5338 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5339 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5340 case Intrinsic::ppc_altivec_vcmpgtub_p:
5341 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5342 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5343 KnownZero = ~1U; // All bits but the low one are known to be zero.
5344 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005345 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005346 }
5347 }
5348}
5349
5350
Chris Lattner4234f572007-03-25 02:14:49 +00005351/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005352/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005353PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005354PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5355 if (Constraint.size() == 1) {
5356 switch (Constraint[0]) {
5357 default: break;
5358 case 'b':
5359 case 'r':
5360 case 'f':
5361 case 'v':
5362 case 'y':
5363 return C_RegisterClass;
5364 }
5365 }
5366 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005367}
5368
John Thompson44ab89e2010-10-29 17:29:13 +00005369/// Examine constraint type and operand type and determine a weight value.
5370/// This object must already have been set up with the operand type
5371/// and the current alternative constraint selected.
5372TargetLowering::ConstraintWeight
5373PPCTargetLowering::getSingleConstraintMatchWeight(
5374 AsmOperandInfo &info, const char *constraint) const {
5375 ConstraintWeight weight = CW_Invalid;
5376 Value *CallOperandVal = info.CallOperandVal;
5377 // If we don't have a value, we can't do a match,
5378 // but allow it at the lowest weight.
5379 if (CallOperandVal == NULL)
5380 return CW_Default;
5381 const Type *type = CallOperandVal->getType();
5382 // Look at the constraint type.
5383 switch (*constraint) {
5384 default:
5385 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5386 break;
5387 case 'b':
5388 if (type->isIntegerTy())
5389 weight = CW_Register;
5390 break;
5391 case 'f':
5392 if (type->isFloatTy())
5393 weight = CW_Register;
5394 break;
5395 case 'd':
5396 if (type->isDoubleTy())
5397 weight = CW_Register;
5398 break;
5399 case 'v':
5400 if (type->isVectorTy())
5401 weight = CW_Register;
5402 break;
5403 case 'y':
5404 weight = CW_Register;
5405 break;
5406 }
5407 return weight;
5408}
5409
Scott Michelfdc40a02009-02-17 22:15:04 +00005410std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005411PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005412 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005413 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005414 // GCC RS6000 Constraint Letters
5415 switch (Constraint[0]) {
5416 case 'b': // R1-R31
5417 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005419 return std::make_pair(0U, PPC::G8RCRegisterClass);
5420 return std::make_pair(0U, PPC::GPRCRegisterClass);
5421 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005423 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005424 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005425 return std::make_pair(0U, PPC::F8RCRegisterClass);
5426 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005427 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005428 return std::make_pair(0U, PPC::VRRCRegisterClass);
5429 case 'y': // crrc
5430 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005431 }
5432 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005433
Chris Lattner331d1bc2006-11-02 01:44:04 +00005434 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005435}
Chris Lattner763317d2006-02-07 00:47:13 +00005436
Chris Lattner331d1bc2006-11-02 01:44:04 +00005437
Chris Lattner48884cd2007-08-25 00:47:38 +00005438/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005439/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00005440void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
5441 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005442 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005443 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005444 switch (Letter) {
5445 default: break;
5446 case 'I':
5447 case 'J':
5448 case 'K':
5449 case 'L':
5450 case 'M':
5451 case 'N':
5452 case 'O':
5453 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005454 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005455 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005456 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005457 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005458 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005459 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005460 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005461 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005462 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005463 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5464 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005465 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005466 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005467 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005468 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005469 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005470 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005471 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005472 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005473 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005474 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005475 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005476 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005477 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005478 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005479 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005480 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005481 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005482 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005483 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005484 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005485 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005486 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005487 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005488 }
5489 break;
5490 }
5491 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Gabor Greifba36cb52008-08-28 21:40:38 +00005493 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005494 Ops.push_back(Result);
5495 return;
5496 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Chris Lattner763317d2006-02-07 00:47:13 +00005498 // Handle standard constraint letters.
Dale Johannesen1784d162010-06-25 21:55:36 +00005499 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005500}
Evan Chengc4c62572006-03-13 23:20:37 +00005501
Chris Lattnerc9addb72007-03-30 23:15:24 +00005502// isLegalAddressingMode - Return true if the addressing mode represented
5503// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005504bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005505 const Type *Ty) const {
5506 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005507
Chris Lattnerc9addb72007-03-30 23:15:24 +00005508 // PPC allows a sign-extended 16-bit immediate field.
5509 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5510 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005511
Chris Lattnerc9addb72007-03-30 23:15:24 +00005512 // No global is ever allowed as a base.
5513 if (AM.BaseGV)
5514 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005515
5516 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005517 switch (AM.Scale) {
5518 case 0: // "r+i" or just "i", depending on HasBaseReg.
5519 break;
5520 case 1:
5521 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5522 return false;
5523 // Otherwise we have r+r or r+i.
5524 break;
5525 case 2:
5526 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5527 return false;
5528 // Allow 2*r as r+r.
5529 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005530 default:
5531 // No other scales are supported.
5532 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005533 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Chris Lattnerc9addb72007-03-30 23:15:24 +00005535 return true;
5536}
5537
Evan Chengc4c62572006-03-13 23:20:37 +00005538/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005539/// as the offset of the target addressing mode for load / store of the
5540/// given type.
5541bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005542 // PPC allows a sign-extended 16-bit immediate field.
5543 return (V > -(1 << 16) && V < (1 << 16)-1);
5544}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005545
5546bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005547 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005548}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005549
Dan Gohmand858e902010-04-17 15:26:15 +00005550SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5551 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005552 MachineFunction &MF = DAG.getMachineFunction();
5553 MachineFrameInfo *MFI = MF.getFrameInfo();
5554 MFI->setReturnAddressIsTaken(true);
5555
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005556 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005557 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005558
Dale Johannesen08673d22010-05-03 22:59:34 +00005559 // Make sure the function does not optimize away the store of the RA to
5560 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005561 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005562 FuncInfo->setLRStoreRequired();
5563 bool isPPC64 = PPCSubTarget.isPPC64();
5564 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5565
5566 if (Depth > 0) {
5567 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5568 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005569
Dale Johannesen08673d22010-05-03 22:59:34 +00005570 DAG.getConstant(PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI),
5571 isPPC64? MVT::i64 : MVT::i32);
5572 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5573 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5574 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005575 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005576 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005577
Chris Lattner3fc027d2007-12-08 06:59:59 +00005578 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005579 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005580 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005581 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005582}
5583
Dan Gohmand858e902010-04-17 15:26:15 +00005584SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5585 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005586 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005587 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005588
Owen Andersone50ed302009-08-10 22:56:29 +00005589 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005590 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005591
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005592 MachineFunction &MF = DAG.getMachineFunction();
5593 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005594 MFI->setFrameAddressIsTaken(true);
5595 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5596 MFI->getStackSize() &&
5597 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5598 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5599 (is31 ? PPC::R31 : PPC::R1);
5600 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5601 PtrVT);
5602 while (Depth--)
5603 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005604 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005605 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005606}
Dan Gohman54aeea32008-10-21 03:41:46 +00005607
5608bool
5609PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5610 // The PowerPC target isn't yet aware of offsets.
5611 return false;
5612}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005613
Evan Cheng42642d02010-04-01 20:10:42 +00005614/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005615/// and store operations as a result of memset, memcpy, and memmove
5616/// lowering. If DstAlign is zero that means it's safe to destination
5617/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5618/// means there isn't a need to check it against alignment requirement,
5619/// probably because the source does not need to be loaded. If
5620/// 'NonScalarIntSafe' is true, that means it's safe to return a
5621/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005622/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5623/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005624/// It returns EVT::Other if the type should be determined using generic
5625/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005626EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5627 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005628 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005629 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005630 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005631 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005633 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005635 }
5636}