blob: 96b1e89b0df097cef35a84c004b74032f61bb894 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "ARMTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000014#include "ARMFrameLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000015#include "ARM.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "llvm/PassManager.h"
Evan Cheng93072922007-05-16 02:01:49 +000017#include "llvm/CodeGen/Passes.h"
Bill Wendling0481d292011-09-27 22:14:12 +000018#include "llvm/MC/MCAsmInfo.h"
Evan Cheng48575f62010-12-05 22:04:16 +000019#include "llvm/Support/CommandLine.h"
David Greene71847812009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000021#include "llvm/Support/TargetRegistry.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "llvm/Target/TargetOptions.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000023using namespace llvm;
24
Evan Chengb8cfe4f2011-08-25 01:00:36 +000025static cl::opt<bool>
Evan Cheng77eaaf02011-08-25 01:22:49 +000026EnableGlobalMerge("global-merge", cl::Hidden,
Evan Chengb8cfe4f2011-08-25 01:00:36 +000027 cl::desc("Enable global merge pass"),
28 cl::init(true));
29
Jim Grosbach764ab522009-08-11 15:33:49 +000030extern "C" void LLVMInitializeARMTarget() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +000031 // Register the target.
32 RegisterTargetMachine<ARMTargetMachine> X(TheARMTarget);
33 RegisterTargetMachine<ThumbTargetMachine> Y(TheThumbTarget);
34}
Douglas Gregor1555a232009-06-16 20:12:29 +000035
Evan Cheng04321f72007-02-23 03:14:31 +000036/// TargetMachine ctor - Create an ARM architecture model.
37///
Evan Cheng43966132011-07-19 06:37:02 +000038ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT,
39 StringRef CPU, StringRef FS,
Evan Cheng34ad6db2011-07-20 07:51:56 +000040 Reloc::Model RM, CodeModel::Model CM)
41 : LLVMTargetMachine(T, TT, CPU, FS, RM, CM),
Evan Cheng94ca42f2011-07-07 00:08:19 +000042 Subtarget(TT, CPU, FS),
Evan Cheng3cc82232008-11-08 07:38:22 +000043 JITInfo(),
Jim Grosbachf22eefba2011-04-06 22:35:47 +000044 InstrItins(Subtarget.getInstrItineraryData()) {
Evan Chengdf214fa2011-06-23 18:15:17 +000045 // Default to soft float ABI
46 if (FloatABIType == FloatABI::Default)
47 FloatABIType = FloatABI::Soft;
Evan Cheng65f24422008-10-30 16:10:54 +000048}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000049
Evan Cheng43966132011-07-19 06:37:02 +000050ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT,
51 StringRef CPU, StringRef FS,
Evan Cheng34ad6db2011-07-20 07:51:56 +000052 Reloc::Model RM, CodeModel::Model CM)
53 : ARMBaseTargetMachine(T, TT, CPU, FS, RM, CM), InstrInfo(Subtarget),
Rafael Espindola0febc462010-10-03 18:59:45 +000054 DataLayout(Subtarget.isAPCS_ABI() ?
55 std::string("e-p:32:32-f64:32:64-i64:32:64-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +000056 "v128:32:128-v64:32:64-n32-S32") :
57 Subtarget.isAAPCS_ABI() ?
Rafael Espindola0febc462010-10-03 18:59:45 +000058 std::string("e-p:32:32-f64:64:64-i64:64:64-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +000059 "v128:64:128-v64:64:64-n32-S64") :
60 std::string("e-p:32:32-f64:64:64-i64:64:64-"
61 "v128:64:128-v64:64:64-n32-S32")),
Rafael Espindola0febc462010-10-03 18:59:45 +000062 ELFWriterInfo(*this),
Dan Gohmanff7a5622010-05-11 17:31:57 +000063 TLInfo(*this),
Anton Korobeynikov33464912010-11-15 00:06:54 +000064 TSInfo(*this),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000065 FrameLowering(Subtarget) {
Evan Cheng7b4d3112010-08-11 07:17:46 +000066 if (!Subtarget.hasARMOps())
67 report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
68 "support ARM mode execution!");
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000069}
70
Evan Cheng43966132011-07-19 06:37:02 +000071ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT,
72 StringRef CPU, StringRef FS,
Evan Cheng34ad6db2011-07-20 07:51:56 +000073 Reloc::Model RM, CodeModel::Model CM)
74 : ARMBaseTargetMachine(T, TT, CPU, FS, RM, CM),
Evan Chengbc9b7542009-08-15 07:59:10 +000075 InstrInfo(Subtarget.hasThumb2()
76 ? ((ARMBaseInstrInfo*)new Thumb2InstrInfo(Subtarget))
77 : ((ARMBaseInstrInfo*)new Thumb1InstrInfo(Subtarget))),
Rafael Espindola0febc462010-10-03 18:59:45 +000078 DataLayout(Subtarget.isAPCS_ABI() ?
79 std::string("e-p:32:32-f64:32:64-i64:32:64-"
80 "i16:16:32-i8:8:32-i1:8:32-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +000081 "v128:32:128-v64:32:64-a:0:32-n32-S32") :
82 Subtarget.isAAPCS_ABI() ?
Rafael Espindola0febc462010-10-03 18:59:45 +000083 std::string("e-p:32:32-f64:64:64-i64:64:64-"
84 "i16:16:32-i8:8:32-i1:8:32-"
Lang Hamesbb5b3f32011-10-10 23:42:08 +000085 "v128:64:128-v64:64:64-a:0:32-n32-S64") :
86 std::string("e-p:32:32-f64:64:64-i64:64:64-"
87 "i16:16:32-i8:8:32-i1:8:32-"
88 "v128:64:128-v64:64:64-a:0:32-n32-S32")),
Rafael Espindola0febc462010-10-03 18:59:45 +000089 ELFWriterInfo(*this),
Dan Gohmanff7a5622010-05-11 17:31:57 +000090 TLInfo(*this),
Anton Korobeynikov33464912010-11-15 00:06:54 +000091 TSInfo(*this),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000092 FrameLowering(Subtarget.hasThumb2()
93 ? new ARMFrameLowering(Subtarget)
94 : (ARMFrameLowering*)new Thumb1FrameLowering(Subtarget)) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000095}
96
Anton Korobeynikovcec36f42010-07-24 21:52:08 +000097bool ARMBaseTargetMachine::addPreISel(PassManagerBase &PM,
98 CodeGenOpt::Level OptLevel) {
Evan Chengb8cfe4f2011-08-25 01:00:36 +000099 if (OptLevel != CodeGenOpt::None && EnableGlobalMerge)
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000100 PM.add(createARMGlobalMergePass(getTargetLowering()));
101
102 return false;
103}
104
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000105bool ARMBaseTargetMachine::addInstSelector(PassManagerBase &PM,
106 CodeGenOpt::Level OptLevel) {
Bob Wilson522ce972009-09-28 14:30:20 +0000107 PM.add(createARMISelDag(*this, OptLevel));
Chris Lattner1911fd42006-09-04 04:14:57 +0000108 return false;
109}
Rafael Espindola71f3b942006-09-19 15:49:25 +0000110
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000111bool ARMBaseTargetMachine::addPreRegAlloc(PassManagerBase &PM,
112 CodeGenOpt::Level OptLevel) {
Evan Chenge298ab22009-09-27 09:46:04 +0000113 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
Eric Christopher79ab2fe2010-11-11 20:50:14 +0000114 if (OptLevel != CodeGenOpt::None && !Subtarget.isThumb1Only())
Evan Chenge7d6df72009-06-13 09:12:55 +0000115 PM.add(createARMLoadStoreOptimizationPass(true));
Bob Wilson84c5eed2011-04-19 18:11:57 +0000116 if (OptLevel != CodeGenOpt::None && Subtarget.isCortexA9())
Evan Cheng48575f62010-12-05 22:04:16 +0000117 PM.add(createMLxExpansionPass());
Evan Chenge7d6df72009-06-13 09:12:55 +0000118 return true;
119}
120
Evan Cheng792e1f62009-09-30 08:53:01 +0000121bool ARMBaseTargetMachine::addPreSched2(PassManagerBase &PM,
122 CodeGenOpt::Level OptLevel) {
123 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
Eric Christopher79ab2fe2010-11-11 20:50:14 +0000124 if (OptLevel != CodeGenOpt::None) {
125 if (!Subtarget.isThumb1Only())
126 PM.add(createARMLoadStoreOptimizationPass());
127 if (Subtarget.hasNEON())
Jakob Stoklund Olesen8bb3d3c2011-09-29 02:48:41 +0000128 PM.add(createExecutionDependencyFixPass(&ARM::DPRRegClass));
Eric Christopher79ab2fe2010-11-11 20:50:14 +0000129 }
Evan Cheng792e1f62009-09-30 08:53:01 +0000130
Evan Chengb9803a82009-11-06 23:52:48 +0000131 // Expand some pseudo instructions into multiple instructions to allow
132 // proper scheduling.
133 PM.add(createARMExpandPseudoPass());
134
Evan Cheng96c3da62010-06-18 23:32:07 +0000135 if (OptLevel != CodeGenOpt::None) {
Evan Cheng86050dc2010-06-18 23:09:54 +0000136 if (!Subtarget.isThumb1Only())
Evan Cheng46df4eb2010-06-16 07:35:02 +0000137 PM.add(createIfConverterPass());
138 }
Evan Cheng8acf6762010-06-24 19:10:14 +0000139 if (Subtarget.isThumb2())
140 PM.add(createThumb2ITBlockPass());
Evan Cheng46df4eb2010-06-16 07:35:02 +0000141
Evan Cheng792e1f62009-09-30 08:53:01 +0000142 return true;
143}
144
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000145bool ARMBaseTargetMachine::addPreEmitPass(PassManagerBase &PM,
146 CodeGenOpt::Level OptLevel) {
Evan Chenge44be632010-08-09 18:35:19 +0000147 if (Subtarget.isThumb2() && !Subtarget.prefers32BitThumb())
Evan Cheng3a1f0f62009-08-10 23:56:04 +0000148 PM.add(createThumb2SizeReductionPass());
Evan Cheng06e16582009-07-10 01:54:42 +0000149
Evan Chenga8e29892007-01-19 07:51:42 +0000150 PM.add(createARMConstantIslandPass());
Rafael Espindola71f3b942006-09-19 15:49:25 +0000151 return true;
152}
153
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000154bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
155 CodeGenOpt::Level OptLevel,
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000156 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000157 // Machine code emitter pass for ARM.
158 PM.add(createARMJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000159 return false;
160}