blob: c23ae5d967fcf496b5cc839cb899094e211af2a4 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 let PrintMethod = "printT2SOOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 let MIOperandInfo = (ops GPR, i32imm);
36}
37
Evan Chengf49810c2009-06-23 17:48:47 +000038// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
39def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000040 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}]>;
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
44def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000046}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000047
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm - Match a 32-bit immediate operand, which is an
49// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
50// immediate splatted into multiple bytes of the word. t2_so_imm values are
51// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000052// into t2_so_imm instructions: the 8-bit immediate is the least significant
53// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Evan Chengf49810c2009-06-23 17:48:47 +000054def t2_so_imm : Operand<i32>,
55 PatLeaf<(imm), [{
Jim Grosbach64171712010-02-16 21:07:46 +000056 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000057}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000058
Jim Grosbach64171712010-02-16 21:07:46 +000059// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000060// of a t2_so_imm.
61def t2_so_imm_not : Operand<i32>,
62 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000063 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
64}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000065
66// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
67def t2_so_imm_neg : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
70}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000072// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
73// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
74// to get the first/second pieces.
75def t2_so_imm2part : Operand<i32>,
76 PatLeaf<(imm), [{
77 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
78 }]> {
79}
80
81def t2_so_imm2part_1 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
86def t2_so_imm2part_2 : SDNodeXForm<imm, [{
87 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
88 return CurDAG->getTargetConstant(V, MVT::i32);
89}]>;
90
Jim Grosbach15e6ef82009-11-23 20:35:53 +000091def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
92 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
93 }]> {
94}
95
96def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
101def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
102 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
103 return CurDAG->getTargetConstant(V, MVT::i32);
104}]>;
105
Evan Chenga67efd12009-06-23 19:39:13 +0000106/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
107def imm1_31 : PatLeaf<(i32 imm), [{
108 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
109}]>;
110
Evan Chengf49810c2009-06-23 17:48:47 +0000111/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000112def imm0_4095 : Operand<i32>,
113 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000114 return (uint32_t)N->getZExtValue() < 4096;
115}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000116
Jim Grosbach64171712010-02-16 21:07:46 +0000117def imm0_4095_neg : PatLeaf<(i32 imm), [{
118 return (uint32_t)(-N->getZExtValue()) < 4096;
119}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000120
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000121def imm0_255_neg : PatLeaf<(i32 imm), [{
122 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000123}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000124
Evan Cheng055b0312009-06-29 07:51:04 +0000125// Define Thumb2 specific addressing modes.
126
127// t2addrmode_imm12 := reg + imm12
128def t2addrmode_imm12 : Operand<i32>,
129 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
130 let PrintMethod = "printT2AddrModeImm12Operand";
131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
138 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
139}
140
Evan Cheng6d94f112009-07-03 00:06:39 +0000141def t2am_imm8_offset : Operand<i32>,
142 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{
Evan Chenge88d5ce2009-07-02 07:28:31 +0000143 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
144}
145
Evan Cheng5c874172009-07-09 22:21:59 +0000146// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
David Goodwin6647cea2009-06-30 22:50:01 +0000147def t2addrmode_imm8s4 : Operand<i32>,
148 ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> {
Evan Cheng5c874172009-07-09 22:21:59 +0000149 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000150 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
151}
152
Johnny Chenae1757b2010-03-11 01:13:36 +0000153def t2am_imm8s4_offset : Operand<i32> {
154 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
155}
156
Evan Chengcba962d2009-07-09 20:40:44 +0000157// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000158def t2addrmode_so_reg : Operand<i32>,
159 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
160 let PrintMethod = "printT2AddrModeSoRegOperand";
161 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
162}
163
164
Anton Korobeynikov52237112009-06-17 18:13:58 +0000165//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000166// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000167//
168
Evan Chenga67efd12009-06-23 19:39:13 +0000169/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000170/// unary operation that produces a value. These are predicable and can be
171/// changed to modify CPSR.
Johnny Chend68e1192009-12-15 17:24:14 +0000172multiclass T2I_un_irs<bits<4> opcod, string opc, PatFrag opnode,
173 bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000174 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000175 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000176 opc, "\t$dst, $src",
Evan Chenga67efd12009-06-23 19:39:13 +0000177 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
178 let isAsCheapAsAMove = Cheap;
179 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000180 let Inst{31-27} = 0b11110;
181 let Inst{25} = 0;
182 let Inst{24-21} = opcod;
183 let Inst{20} = ?; // The S bit.
184 let Inst{19-16} = 0b1111; // Rn
185 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000186 }
187 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000188 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000189 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000190 [(set GPR:$dst, (opnode GPR:$src))]> {
191 let Inst{31-27} = 0b11101;
192 let Inst{26-25} = 0b01;
193 let Inst{24-21} = opcod;
194 let Inst{20} = ?; // The S bit.
195 let Inst{19-16} = 0b1111; // Rn
196 let Inst{14-12} = 0b000; // imm3
197 let Inst{7-6} = 0b00; // imm2
198 let Inst{5-4} = 0b00; // type
199 }
Evan Chenga67efd12009-06-23 19:39:13 +0000200 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000201 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000202 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000203 [(set GPR:$dst, (opnode t2_so_reg:$src))]> {
204 let Inst{31-27} = 0b11101;
205 let Inst{26-25} = 0b01;
206 let Inst{24-21} = opcod;
207 let Inst{20} = ?; // The S bit.
208 let Inst{19-16} = 0b1111; // Rn
209 }
Evan Chenga67efd12009-06-23 19:39:13 +0000210}
211
212/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000213// binary operation that produces a value. These are predicable and can be
214/// changed to modify CPSR.
Jim Grosbach64171712010-02-16 21:07:46 +0000215multiclass T2I_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
David Goodwin1f096272009-07-27 23:34:12 +0000216 bit Commutable = 0, string wide =""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000217 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000218 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000219 opc, "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000220 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
221 let Inst{31-27} = 0b11110;
222 let Inst{25} = 0;
223 let Inst{24-21} = opcod;
224 let Inst{20} = ?; // The S bit.
225 let Inst{15} = 0;
226 }
Evan Chenga67efd12009-06-23 19:39:13 +0000227 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000228 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000229 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Evan Cheng8de898a2009-06-26 00:19:44 +0000230 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
231 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000232 let Inst{31-27} = 0b11101;
233 let Inst{26-25} = 0b01;
234 let Inst{24-21} = opcod;
235 let Inst{20} = ?; // The S bit.
236 let Inst{14-12} = 0b000; // imm3
237 let Inst{7-6} = 0b00; // imm2
238 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000239 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000240 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000241 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000242 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000243 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
244 let Inst{31-27} = 0b11101;
245 let Inst{26-25} = 0b01;
246 let Inst{24-21} = opcod;
247 let Inst{20} = ?; // The S bit.
248 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000249}
250
David Goodwin1f096272009-07-27 23:34:12 +0000251/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
252// the ".w" prefix to indicate that they are wide.
Johnny Chend68e1192009-12-15 17:24:14 +0000253multiclass T2I_bin_w_irs<bits<4> opcod, string opc, PatFrag opnode,
254 bit Commutable = 0> :
255 T2I_bin_irs<opcod, opc, opnode, Commutable, ".w">;
David Goodwin1f096272009-07-27 23:34:12 +0000256
Evan Cheng1e249e32009-06-25 20:59:23 +0000257/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
258/// reversed. It doesn't define the 'rr' form since it's handled by its
259/// T2I_bin_irs counterpart.
Johnny Chend68e1192009-12-15 17:24:14 +0000260multiclass T2I_rbin_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000261 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000262 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000263 opc, ".w\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000264 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
265 let Inst{31-27} = 0b11110;
266 let Inst{25} = 0;
267 let Inst{24-21} = opcod;
268 let Inst{20} = 0; // The S bit.
269 let Inst{15} = 0;
270 }
Evan Chengf49810c2009-06-23 17:48:47 +0000271 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000272 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000273 opc, "\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000274 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
275 let Inst{31-27} = 0b11101;
276 let Inst{26-25} = 0b01;
277 let Inst{24-21} = opcod;
278 let Inst{20} = 0; // The S bit.
279 }
Evan Chengf49810c2009-06-23 17:48:47 +0000280}
281
Evan Chenga67efd12009-06-23 19:39:13 +0000282/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000283/// instruction modifies the CPSR register.
284let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000285multiclass T2I_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
286 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000287 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000288 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000289 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000290 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
291 let Inst{31-27} = 0b11110;
292 let Inst{25} = 0;
293 let Inst{24-21} = opcod;
294 let Inst{20} = 1; // The S bit.
295 let Inst{15} = 0;
296 }
Evan Chenga67efd12009-06-23 19:39:13 +0000297 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000298 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000299 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000300 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
301 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000302 let Inst{31-27} = 0b11101;
303 let Inst{26-25} = 0b01;
304 let Inst{24-21} = opcod;
305 let Inst{20} = 1; // The S bit.
306 let Inst{14-12} = 0b000; // imm3
307 let Inst{7-6} = 0b00; // imm2
308 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000309 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000310 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000311 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000312 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000313 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
314 let Inst{31-27} = 0b11101;
315 let Inst{26-25} = 0b01;
316 let Inst{24-21} = opcod;
317 let Inst{20} = 1; // The S bit.
318 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000319}
320}
321
Evan Chenga67efd12009-06-23 19:39:13 +0000322/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
323/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000324multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
325 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000326 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000327 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000328 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000329 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
330 let Inst{31-27} = 0b11110;
331 let Inst{25} = 0;
332 let Inst{24} = 1;
333 let Inst{23-21} = op23_21;
334 let Inst{20} = 0; // The S bit.
335 let Inst{15} = 0;
336 }
Evan Chengf49810c2009-06-23 17:48:47 +0000337 // 12-bit imm
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000338 def ri12 : T2I<(outs GPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi,
339 !strconcat(opc, "w"), "\t$dst, $lhs, $rhs",
340 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000341 let Inst{31-27} = 0b11110;
342 let Inst{25} = 1;
343 let Inst{24} = 0;
344 let Inst{23-21} = op23_21;
345 let Inst{20} = 0; // The S bit.
346 let Inst{15} = 0;
347 }
Evan Chenga67efd12009-06-23 19:39:13 +0000348 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000349 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000350 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000351 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
352 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000353 let Inst{31-27} = 0b11101;
354 let Inst{26-25} = 0b01;
355 let Inst{24} = 1;
356 let Inst{23-21} = op23_21;
357 let Inst{20} = 0; // The S bit.
358 let Inst{14-12} = 0b000; // imm3
359 let Inst{7-6} = 0b00; // imm2
360 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000361 }
Evan Chengf49810c2009-06-23 17:48:47 +0000362 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000363 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000364 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000365 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
366 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000367 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000368 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000369 let Inst{23-21} = op23_21;
370 let Inst{20} = 0; // The S bit.
371 }
Evan Chengf49810c2009-06-23 17:48:47 +0000372}
373
Jim Grosbach6935efc2009-11-24 00:20:27 +0000374/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000375/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000376/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000377let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000378multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
379 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000380 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000381 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000382 opc, "\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000383 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000384 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000385 let Inst{31-27} = 0b11110;
386 let Inst{25} = 0;
387 let Inst{24-21} = opcod;
388 let Inst{20} = 0; // The S bit.
389 let Inst{15} = 0;
390 }
Evan Chenga67efd12009-06-23 19:39:13 +0000391 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000392 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000393 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000394 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000395 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000396 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000397 let Inst{31-27} = 0b11101;
398 let Inst{26-25} = 0b01;
399 let Inst{24-21} = opcod;
400 let Inst{20} = 0; // The S bit.
401 let Inst{14-12} = 0b000; // imm3
402 let Inst{7-6} = 0b00; // imm2
403 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000404 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000405 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000406 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000407 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000408 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000409 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000410 let Inst{31-27} = 0b11101;
411 let Inst{26-25} = 0b01;
412 let Inst{24-21} = opcod;
413 let Inst{20} = 0; // The S bit.
414 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000415}
416
417// Carry setting variants
418let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000419multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
420 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000421 // shifted imm
Johnny Chenb5031ad2010-03-02 19:38:59 +0000422 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
423 opc, "\t$dst, $lhs, $rhs",
424 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
425 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000426 let Inst{31-27} = 0b11110;
427 let Inst{25} = 0;
428 let Inst{24-21} = opcod;
429 let Inst{20} = 1; // The S bit.
430 let Inst{15} = 0;
431 }
Evan Cheng62674222009-06-25 23:34:10 +0000432 // register
Johnny Chenb5031ad2010-03-02 19:38:59 +0000433 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
434 opc, ".w\t$dst, $lhs, $rhs",
435 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
436 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000437 let isCommutable = Commutable;
438 let Inst{31-27} = 0b11101;
439 let Inst{26-25} = 0b01;
440 let Inst{24-21} = opcod;
441 let Inst{20} = 1; // The S bit.
442 let Inst{14-12} = 0b000; // imm3
443 let Inst{7-6} = 0b00; // imm2
444 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000445 }
Evan Cheng62674222009-06-25 23:34:10 +0000446 // shifted register
Johnny Chenb5031ad2010-03-02 19:38:59 +0000447 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
448 opc, ".w\t$dst, $lhs, $rhs",
449 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
450 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000451 let Inst{31-27} = 0b11101;
452 let Inst{26-25} = 0b01;
453 let Inst{24-21} = opcod;
454 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000455 }
Evan Chengf49810c2009-06-23 17:48:47 +0000456}
457}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000458}
Evan Chengf49810c2009-06-23 17:48:47 +0000459
David Goodwinaf0d08d2009-07-27 16:31:55 +0000460/// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit.
Evan Cheng1e249e32009-06-25 20:59:23 +0000461let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000462multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000463 // shifted imm
Bob Wilsonbb7ecb22010-05-24 18:44:06 +0000464 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
465 !strconcat(opc, "s.w\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000466 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
467 let Inst{31-27} = 0b11110;
468 let Inst{25} = 0;
469 let Inst{24-21} = opcod;
470 let Inst{20} = 1; // The S bit.
471 let Inst{15} = 0;
472 }
Evan Chengf49810c2009-06-23 17:48:47 +0000473 // shifted register
Bob Wilsonbb7ecb22010-05-24 18:44:06 +0000474 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
475 !strconcat(opc, "s\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000476 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
477 let Inst{31-27} = 0b11101;
478 let Inst{26-25} = 0b01;
479 let Inst{24-21} = opcod;
480 let Inst{20} = 1; // The S bit.
481 }
Evan Chengf49810c2009-06-23 17:48:47 +0000482}
483}
484
Evan Chenga67efd12009-06-23 19:39:13 +0000485/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
486// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000487multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000488 // 5-bit imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000489 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000490 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000491 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]> {
492 let Inst{31-27} = 0b11101;
493 let Inst{26-21} = 0b010010;
494 let Inst{19-16} = 0b1111; // Rn
495 let Inst{5-4} = opcod;
496 }
Evan Chenga67efd12009-06-23 19:39:13 +0000497 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000498 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000499 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000500 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
501 let Inst{31-27} = 0b11111;
502 let Inst{26-23} = 0b0100;
503 let Inst{22-21} = opcod;
504 let Inst{15-12} = 0b1111;
505 let Inst{7-4} = 0b0000;
506 }
Evan Chenga67efd12009-06-23 19:39:13 +0000507}
Evan Chengf49810c2009-06-23 17:48:47 +0000508
Johnny Chend68e1192009-12-15 17:24:14 +0000509/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000510/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000511/// a explicit result, only implicitly set CPSR.
David Goodwinc27a4542009-07-20 22:13:31 +0000512let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000513multiclass T2I_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000514 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000515 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000516 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000517 [(opnode GPR:$lhs, t2_so_imm:$rhs)]> {
518 let Inst{31-27} = 0b11110;
519 let Inst{25} = 0;
520 let Inst{24-21} = opcod;
521 let Inst{20} = 1; // The S bit.
522 let Inst{15} = 0;
523 let Inst{11-8} = 0b1111; // Rd
524 }
Evan Chenga67efd12009-06-23 19:39:13 +0000525 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000526 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000527 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000528 [(opnode GPR:$lhs, GPR:$rhs)]> {
529 let Inst{31-27} = 0b11101;
530 let Inst{26-25} = 0b01;
531 let Inst{24-21} = opcod;
532 let Inst{20} = 1; // The S bit.
533 let Inst{14-12} = 0b000; // imm3
534 let Inst{11-8} = 0b1111; // Rd
535 let Inst{7-6} = 0b00; // imm2
536 let Inst{5-4} = 0b00; // type
537 }
Evan Chengf49810c2009-06-23 17:48:47 +0000538 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000539 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iCMPsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000540 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000541 [(opnode GPR:$lhs, t2_so_reg:$rhs)]> {
542 let Inst{31-27} = 0b11101;
543 let Inst{26-25} = 0b01;
544 let Inst{24-21} = opcod;
545 let Inst{20} = 1; // The S bit.
546 let Inst{11-8} = 0b1111; // Rd
547 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000548}
549}
550
Evan Chengf3c21b82009-06-30 02:15:48 +0000551/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000552multiclass T2I_ld<bit signed, bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000553 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000554 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000555 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> {
556 let Inst{31-27} = 0b11111;
557 let Inst{26-25} = 0b00;
558 let Inst{24} = signed;
559 let Inst{23} = 1;
560 let Inst{22-21} = opcod;
561 let Inst{20} = 1; // load
562 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000563 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000564 opc, "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000565 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> {
566 let Inst{31-27} = 0b11111;
567 let Inst{26-25} = 0b00;
568 let Inst{24} = signed;
569 let Inst{23} = 0;
570 let Inst{22-21} = opcod;
571 let Inst{20} = 1; // load
572 let Inst{11} = 1;
573 // Offset: index==TRUE, wback==FALSE
574 let Inst{10} = 1; // The P bit.
575 let Inst{8} = 0; // The W bit.
576 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000577 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000578 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000579 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> {
580 let Inst{31-27} = 0b11111;
581 let Inst{26-25} = 0b00;
582 let Inst{24} = signed;
583 let Inst{23} = 0;
584 let Inst{22-21} = opcod;
585 let Inst{20} = 1; // load
586 let Inst{11-6} = 0b000000;
587 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000588 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000589 opc, ".w\t$dst, $addr",
Evan Cheng9eda6892009-10-31 03:39:36 +0000590 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> {
591 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000592 let Inst{31-27} = 0b11111;
593 let Inst{26-25} = 0b00;
594 let Inst{24} = signed;
595 let Inst{23} = ?; // add = (U == '1')
596 let Inst{22-21} = opcod;
597 let Inst{20} = 1; // load
598 let Inst{19-16} = 0b1111; // Rn
Evan Cheng9eda6892009-10-31 03:39:36 +0000599 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000600}
601
David Goodwin73b8f162009-06-30 22:11:34 +0000602/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000603multiclass T2I_st<bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000604 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000605 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000606 [(opnode GPR:$src, t2addrmode_imm12:$addr)]> {
607 let Inst{31-27} = 0b11111;
608 let Inst{26-23} = 0b0001;
609 let Inst{22-21} = opcod;
610 let Inst{20} = 0; // !load
611 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000612 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000613 opc, "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000614 [(opnode GPR:$src, t2addrmode_imm8:$addr)]> {
615 let Inst{31-27} = 0b11111;
616 let Inst{26-23} = 0b0000;
617 let Inst{22-21} = opcod;
618 let Inst{20} = 0; // !load
619 let Inst{11} = 1;
620 // Offset: index==TRUE, wback==FALSE
621 let Inst{10} = 1; // The P bit.
622 let Inst{8} = 0; // The W bit.
623 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000624 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000625 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000626 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> {
627 let Inst{31-27} = 0b11111;
628 let Inst{26-23} = 0b0000;
629 let Inst{22-21} = opcod;
630 let Inst{20} = 0; // !load
631 let Inst{11-6} = 0b000000;
632 }
David Goodwin73b8f162009-06-30 22:11:34 +0000633}
634
Evan Chengd27c9fc2009-07-03 01:43:10 +0000635/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
636/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000637multiclass T2I_unary_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000638 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000639 opc, ".w\t$dst, $src",
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000640 [(set GPR:$dst, (opnode GPR:$src))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000641 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000642 let Inst{31-27} = 0b11111;
643 let Inst{26-23} = 0b0100;
644 let Inst{22-20} = opcod;
645 let Inst{19-16} = 0b1111; // Rn
646 let Inst{15-12} = 0b1111;
647 let Inst{7} = 1;
648 let Inst{5-4} = 0b00; // rotate
649 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000650 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000651 opc, ".w\t$dst, $src, ror $rot",
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000652 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000653 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000654 let Inst{31-27} = 0b11111;
655 let Inst{26-23} = 0b0100;
656 let Inst{22-20} = opcod;
657 let Inst{19-16} = 0b1111; // Rn
658 let Inst{15-12} = 0b1111;
659 let Inst{7} = 1;
660 let Inst{5-4} = {?,?}; // rotate
661 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000662}
663
Johnny Chen267124c2010-03-04 22:24:41 +0000664// SXTB16 and UXTB16 do not need the .w qualifier.
665multiclass T2I_unary_rrot_nw<bits<3> opcod, string opc, PatFrag opnode> {
666 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
667 opc, "\t$dst, $src",
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000668 [(set GPR:$dst, (opnode GPR:$src))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000669 Requires<[HasT2ExtractPack]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000670 let Inst{31-27} = 0b11111;
671 let Inst{26-23} = 0b0100;
672 let Inst{22-20} = opcod;
673 let Inst{19-16} = 0b1111; // Rn
674 let Inst{15-12} = 0b1111;
675 let Inst{7} = 1;
676 let Inst{5-4} = 0b00; // rotate
677 }
678 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
679 opc, "\t$dst, $src, ror $rot",
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000680 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000681 Requires<[HasT2ExtractPack]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000682 let Inst{31-27} = 0b11111;
683 let Inst{26-23} = 0b0100;
684 let Inst{22-20} = opcod;
685 let Inst{19-16} = 0b1111; // Rn
686 let Inst{15-12} = 0b1111;
687 let Inst{7} = 1;
688 let Inst{5-4} = {?,?}; // rotate
689 }
690}
691
Johnny Chen93042d12010-03-02 18:14:57 +0000692// DO variant - disassembly only, no pattern
693
694multiclass T2I_unary_rrot_DO<bits<3> opcod, string opc> {
695 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
696 opc, "\t$dst, $src", []> {
697 let Inst{31-27} = 0b11111;
698 let Inst{26-23} = 0b0100;
699 let Inst{22-20} = opcod;
700 let Inst{19-16} = 0b1111; // Rn
701 let Inst{15-12} = 0b1111;
702 let Inst{7} = 1;
703 let Inst{5-4} = 0b00; // rotate
704 }
705 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
706 opc, "\t$dst, $src, ror $rot", []> {
707 let Inst{31-27} = 0b11111;
708 let Inst{26-23} = 0b0100;
709 let Inst{22-20} = opcod;
710 let Inst{19-16} = 0b1111; // Rn
711 let Inst{15-12} = 0b1111;
712 let Inst{7} = 1;
713 let Inst{5-4} = {?,?}; // rotate
714 }
715}
716
Evan Chengd27c9fc2009-07-03 01:43:10 +0000717/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
718/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000719multiclass T2I_bin_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000720 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000721 opc, "\t$dst, $LHS, $RHS",
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000722 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000723 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000724 let Inst{31-27} = 0b11111;
725 let Inst{26-23} = 0b0100;
726 let Inst{22-20} = opcod;
727 let Inst{15-12} = 0b1111;
728 let Inst{7} = 1;
729 let Inst{5-4} = 0b00; // rotate
730 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000731 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng699beba2009-10-27 00:08:59 +0000732 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chengd27c9fc2009-07-03 01:43:10 +0000733 [(set GPR:$dst, (opnode GPR:$LHS,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000734 (rotr GPR:$RHS, rot_imm:$rot)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000735 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000736 let Inst{31-27} = 0b11111;
737 let Inst{26-23} = 0b0100;
738 let Inst{22-20} = opcod;
739 let Inst{15-12} = 0b1111;
740 let Inst{7} = 1;
741 let Inst{5-4} = {?,?}; // rotate
742 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000743}
744
Johnny Chen93042d12010-03-02 18:14:57 +0000745// DO variant - disassembly only, no pattern
746
747multiclass T2I_bin_rrot_DO<bits<3> opcod, string opc> {
748 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
749 opc, "\t$dst, $LHS, $RHS", []> {
750 let Inst{31-27} = 0b11111;
751 let Inst{26-23} = 0b0100;
752 let Inst{22-20} = opcod;
753 let Inst{15-12} = 0b1111;
754 let Inst{7} = 1;
755 let Inst{5-4} = 0b00; // rotate
756 }
757 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
758 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot", []> {
759 let Inst{31-27} = 0b11111;
760 let Inst{26-23} = 0b0100;
761 let Inst{22-20} = opcod;
762 let Inst{15-12} = 0b1111;
763 let Inst{7} = 1;
764 let Inst{5-4} = {?,?}; // rotate
765 }
766}
767
Anton Korobeynikov52237112009-06-17 18:13:58 +0000768//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000769// Instructions
770//===----------------------------------------------------------------------===//
771
772//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +0000773// Miscellaneous Instructions.
774//
775
Evan Chenga09b9ca2009-06-24 23:47:58 +0000776// LEApcrel - Load a pc-relative address into a register without offending the
777// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000778let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000779let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000780def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000781 "adr$p.w\t$dst, #$label", []> {
782 let Inst{31-27} = 0b11110;
783 let Inst{25-24} = 0b10;
784 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
785 let Inst{22} = 0;
786 let Inst{20} = 0;
787 let Inst{19-16} = 0b1111; // Rn
788 let Inst{15} = 0;
789}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000790def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000791 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000792 "adr$p.w\t$dst, #${label}_${id}", []> {
793 let Inst{31-27} = 0b11110;
794 let Inst{25-24} = 0b10;
795 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
796 let Inst{22} = 0;
797 let Inst{20} = 0;
798 let Inst{19-16} = 0b1111; // Rn
799 let Inst{15} = 0;
800}
Evan Chengea420b22010-05-19 01:52:25 +0000801} // neverHasSideEffects
Evan Chenga09b9ca2009-06-24 23:47:58 +0000802
Evan Cheng86198642009-08-07 00:34:42 +0000803// ADD r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000804def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000805 IIC_iALUi, "add", ".w\t$dst, $sp, $imm", []> {
806 let Inst{31-27} = 0b11110;
807 let Inst{25} = 0;
808 let Inst{24-21} = 0b1000;
809 let Inst{20} = ?; // The S bit.
810 let Inst{19-16} = 0b1101; // Rn = sp
811 let Inst{15} = 0;
812}
Jim Grosbach64171712010-02-16 21:07:46 +0000813def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000814 IIC_iALUi, "addw", "\t$dst, $sp, $imm", []> {
815 let Inst{31-27} = 0b11110;
816 let Inst{25} = 1;
817 let Inst{24-21} = 0b0000;
818 let Inst{20} = 0; // The S bit.
819 let Inst{19-16} = 0b1101; // Rn = sp
820 let Inst{15} = 0;
821}
Evan Cheng86198642009-08-07 00:34:42 +0000822
823// ADD r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000824def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +0000825 IIC_iALUsi, "add", ".w\t$dst, $sp, $rhs", []> {
826 let Inst{31-27} = 0b11101;
827 let Inst{26-25} = 0b01;
828 let Inst{24-21} = 0b1000;
829 let Inst{20} = ?; // The S bit.
830 let Inst{19-16} = 0b1101; // Rn = sp
831 let Inst{15} = 0;
832}
Evan Cheng86198642009-08-07 00:34:42 +0000833
834// SUB r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000835def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000836 IIC_iALUi, "sub", ".w\t$dst, $sp, $imm", []> {
837 let Inst{31-27} = 0b11110;
838 let Inst{25} = 0;
839 let Inst{24-21} = 0b1101;
840 let Inst{20} = ?; // The S bit.
841 let Inst{19-16} = 0b1101; // Rn = sp
842 let Inst{15} = 0;
843}
David Goodwin5d598aa2009-08-19 18:00:44 +0000844def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000845 IIC_iALUi, "subw", "\t$dst, $sp, $imm", []> {
846 let Inst{31-27} = 0b11110;
847 let Inst{25} = 1;
848 let Inst{24-21} = 0b0101;
849 let Inst{20} = 0; // The S bit.
850 let Inst{19-16} = 0b1101; // Rn = sp
851 let Inst{15} = 0;
852}
Evan Cheng86198642009-08-07 00:34:42 +0000853
854// SUB r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000855def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
856 IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +0000857 "sub", "\t$dst, $sp, $rhs", []> {
858 let Inst{31-27} = 0b11101;
859 let Inst{26-25} = 0b01;
860 let Inst{24-21} = 0b1101;
861 let Inst{20} = ?; // The S bit.
862 let Inst{19-16} = 0b1101; // Rn = sp
863 let Inst{15} = 0;
864}
Evan Cheng86198642009-08-07 00:34:42 +0000865
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000866// Signed and unsigned division on v7-M
Johnny Chen93042d12010-03-02 18:14:57 +0000867def t2SDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000868 "sdiv", "\t$dst, $a, $b",
869 [(set GPR:$dst, (sdiv GPR:$a, GPR:$b))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000870 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +0000871 let Inst{31-27} = 0b11111;
872 let Inst{26-21} = 0b011100;
873 let Inst{20} = 0b1;
874 let Inst{15-12} = 0b1111;
875 let Inst{7-4} = 0b1111;
876}
877
878def t2UDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000879 "udiv", "\t$dst, $a, $b",
880 [(set GPR:$dst, (udiv GPR:$a, GPR:$b))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000881 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +0000882 let Inst{31-27} = 0b11111;
883 let Inst{26-21} = 0b011101;
884 let Inst{20} = 0b1;
885 let Inst{15-12} = 0b1111;
886 let Inst{7-4} = 0b1111;
887}
888
Evan Cheng86198642009-08-07 00:34:42 +0000889// Pseudo instruction that will expand into a t2SUBrSPi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000890let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng86198642009-08-07 00:34:42 +0000891def t2SUBrSPi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000892 NoItinerary, "${:comment} sub.w\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000893def t2SUBrSPi12_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000894 NoItinerary, "${:comment} subw\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000895def t2SUBrSPs_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000896 NoItinerary, "${:comment} sub\t$dst, $sp, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000897} // usesCustomInserter
Evan Cheng86198642009-08-07 00:34:42 +0000898
899
Evan Chenga09b9ca2009-06-24 23:47:58 +0000900//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000901// Load / store Instructions.
902//
903
Evan Cheng055b0312009-06-29 07:51:04 +0000904// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000905let canFoldAsLoad = 1, isReMaterializable = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000906defm t2LDR : T2I_ld<0, 0b10, "ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000907
Evan Chengf3c21b82009-06-30 02:15:48 +0000908// Loads with zero extension
Johnny Chend68e1192009-12-15 17:24:14 +0000909defm t2LDRH : T2I_ld<0, 0b01, "ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
910defm t2LDRB : T2I_ld<0, 0b00, "ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000911
Evan Chengf3c21b82009-06-30 02:15:48 +0000912// Loads with sign extension
Johnny Chend68e1192009-12-15 17:24:14 +0000913defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
914defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000915
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000916let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +0000917// Load doubleword
Johnny Chend68e1192009-12-15 17:24:14 +0000918def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000919 (ins t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +0000920 IIC_iLoadi, "ldrd", "\t$dst1, $addr", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +0000921def t2LDRDpci : T2Ii8s4<1, 0, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000922 (ins i32imm:$addr), IIC_iLoadi,
Johnny Chen83142992010-01-05 22:37:28 +0000923 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000924 let Inst{19-16} = 0b1111; // Rn
925}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000926} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +0000927
928// zextload i1 -> zextload i8
929def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
930 (t2LDRBi12 t2addrmode_imm12:$addr)>;
931def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
932 (t2LDRBi8 t2addrmode_imm8:$addr)>;
933def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
934 (t2LDRBs t2addrmode_so_reg:$addr)>;
935def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
936 (t2LDRBpci tconstpool:$addr)>;
937
938// extload -> zextload
939// FIXME: Reduce the number of patterns by legalizing extload to zextload
940// earlier?
941def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
942 (t2LDRBi12 t2addrmode_imm12:$addr)>;
943def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
944 (t2LDRBi8 t2addrmode_imm8:$addr)>;
945def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
946 (t2LDRBs t2addrmode_so_reg:$addr)>;
947def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
948 (t2LDRBpci tconstpool:$addr)>;
949
950def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
951 (t2LDRBi12 t2addrmode_imm12:$addr)>;
952def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
953 (t2LDRBi8 t2addrmode_imm8:$addr)>;
954def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
955 (t2LDRBs t2addrmode_so_reg:$addr)>;
956def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
957 (t2LDRBpci tconstpool:$addr)>;
958
959def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
960 (t2LDRHi12 t2addrmode_imm12:$addr)>;
961def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
962 (t2LDRHi8 t2addrmode_imm8:$addr)>;
963def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
964 (t2LDRHs t2addrmode_so_reg:$addr)>;
965def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
966 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +0000967
Evan Chenge88d5ce2009-07-02 07:28:31 +0000968// Indexed loads
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000969let mayLoad = 1, neverHasSideEffects = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000970def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000971 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000972 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000973 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000974 []>;
975
Johnny Chend68e1192009-12-15 17:24:14 +0000976def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000977 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000978 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000979 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000980 []>;
981
Johnny Chend68e1192009-12-15 17:24:14 +0000982def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000983 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000984 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000985 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000986 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000987def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000988 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000989 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000990 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000991 []>;
992
Johnny Chend68e1192009-12-15 17:24:14 +0000993def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000994 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000995 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000996 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000997 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000998def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000999 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001000 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001001 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001002 []>;
1003
Johnny Chend68e1192009-12-15 17:24:14 +00001004def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001005 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001006 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001007 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001008 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001009def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001010 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001011 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001012 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001013 []>;
1014
Johnny Chend68e1192009-12-15 17:24:14 +00001015def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001016 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001017 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001018 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001019 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001020def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001021 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001022 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001023 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001024 []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001025} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001026
Johnny Chene54a3ef2010-03-03 18:45:36 +00001027// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1028// for disassembly only.
1029// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
1030class T2IldT<bit signed, bits<2> type, string opc>
1031 : T2Ii8<(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi, opc,
1032 "\t$dst, $addr", []> {
1033 let Inst{31-27} = 0b11111;
1034 let Inst{26-25} = 0b00;
1035 let Inst{24} = signed;
1036 let Inst{23} = 0;
1037 let Inst{22-21} = type;
1038 let Inst{20} = 1; // load
1039 let Inst{11} = 1;
1040 let Inst{10-8} = 0b110; // PUW.
1041}
1042
1043def t2LDRT : T2IldT<0, 0b10, "ldrt">;
1044def t2LDRBT : T2IldT<0, 0b00, "ldrbt">;
1045def t2LDRHT : T2IldT<0, 0b01, "ldrht">;
1046def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt">;
1047def t2LDRSHT : T2IldT<1, 0b01, "ldrsht">;
1048
David Goodwin73b8f162009-06-30 22:11:34 +00001049// Store
Jim Grosbach80dc1162010-02-16 21:23:02 +00001050defm t2STR :T2I_st<0b10,"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
1051defm t2STRB:T2I_st<0b00,"strb",BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
1052defm t2STRH:T2I_st<0b01,"strh",BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001053
David Goodwin6647cea2009-06-30 22:50:01 +00001054// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001055let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001056def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001057 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +00001058 IIC_iStorer, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001059
Evan Cheng6d94f112009-07-03 00:06:39 +00001060// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +00001061def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001062 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001063 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001064 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001065 [(set GPR:$base_wb,
1066 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1067
Johnny Chend68e1192009-12-15 17:24:14 +00001068def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001069 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001070 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001071 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001072 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +00001073 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001074
Johnny Chend68e1192009-12-15 17:24:14 +00001075def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001076 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001077 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001078 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001079 [(set GPR:$base_wb,
1080 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1081
Johnny Chend68e1192009-12-15 17:24:14 +00001082def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001083 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001084 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001085 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001086 [(set GPR:$base_wb,
1087 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1088
Johnny Chend68e1192009-12-15 17:24:14 +00001089def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001090 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001091 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001092 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001093 [(set GPR:$base_wb,
1094 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1095
Johnny Chend68e1192009-12-15 17:24:14 +00001096def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001097 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001098 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001099 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001100 [(set GPR:$base_wb,
1101 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1102
Johnny Chene54a3ef2010-03-03 18:45:36 +00001103// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1104// only.
1105// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
1106class T2IstT<bits<2> type, string opc>
1107 : T2Ii8<(outs GPR:$src), (ins t2addrmode_imm8:$addr), IIC_iStorei, opc,
1108 "\t$src, $addr", []> {
1109 let Inst{31-27} = 0b11111;
1110 let Inst{26-25} = 0b00;
1111 let Inst{24} = 0; // not signed
1112 let Inst{23} = 0;
1113 let Inst{22-21} = type;
1114 let Inst{20} = 0; // store
1115 let Inst{11} = 1;
1116 let Inst{10-8} = 0b110; // PUW
1117}
1118
1119def t2STRT : T2IstT<0b10, "strt">;
1120def t2STRBT : T2IstT<0b00, "strbt">;
1121def t2STRHT : T2IstT<0b01, "strht">;
David Goodwind1fa1202009-07-01 00:01:13 +00001122
Johnny Chenae1757b2010-03-11 01:13:36 +00001123// ldrd / strd pre / post variants
1124// For disassembly only.
1125
1126def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$dst1, GPR:$dst2),
1127 (ins GPR:$base, t2am_imm8s4_offset:$imm), NoItinerary,
1128 "ldrd", "\t$dst1, $dst2, [$base, $imm]!", []>;
1129
1130def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$dst1, GPR:$dst2),
1131 (ins GPR:$base, t2am_imm8s4_offset:$imm), NoItinerary,
1132 "ldrd", "\t$dst1, $dst2, [$base], $imm", []>;
1133
1134def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
1135 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
1136 NoItinerary, "strd", "\t$src1, $src2, [$base, $imm]!", []>;
1137
1138def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
1139 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
1140 NoItinerary, "strd", "\t$src1, $src2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001141
Johnny Chen0635fc52010-03-04 17:40:44 +00001142// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1143// data/instruction access. These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001144//
1145// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
1146// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chen0635fc52010-03-04 17:40:44 +00001147multiclass T2Ipl<bit instr, bit write, string opc> {
1148
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001149 def i12 : T2I<(outs), (ins GPR:$base, i32imm:$imm), IIC_iLoadi, opc,
1150 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001151 let Inst{31-25} = 0b1111100;
1152 let Inst{24} = instr;
1153 let Inst{23} = 1; // U = 1
1154 let Inst{22} = 0;
1155 let Inst{21} = write;
1156 let Inst{20} = 1;
1157 let Inst{15-12} = 0b1111;
1158 }
1159
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001160 def i8 : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoadi, opc,
1161 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001162 let Inst{31-25} = 0b1111100;
1163 let Inst{24} = instr;
1164 let Inst{23} = 0; // U = 0
1165 let Inst{22} = 0;
1166 let Inst{21} = write;
1167 let Inst{20} = 1;
1168 let Inst{15-12} = 0b1111;
1169 let Inst{11-8} = 0b1100;
1170 }
1171
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001172 def pci : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoadi, opc,
1173 "\t[pc, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001174 let Inst{31-25} = 0b1111100;
1175 let Inst{24} = instr;
1176 let Inst{23} = ?; // add = (U == 1)
1177 let Inst{22} = 0;
1178 let Inst{21} = write;
1179 let Inst{20} = 1;
1180 let Inst{19-16} = 0b1111; // Rn = 0b1111
1181 let Inst{15-12} = 0b1111;
1182 }
1183
1184 def r : T2I<(outs), (ins GPR:$base, GPR:$a), IIC_iLoadi, opc,
1185 "\t[$base, $a]", []> {
1186 let Inst{31-25} = 0b1111100;
1187 let Inst{24} = instr;
1188 let Inst{23} = 0; // add = TRUE for T1
1189 let Inst{22} = 0;
1190 let Inst{21} = write;
1191 let Inst{20} = 1;
1192 let Inst{15-12} = 0b1111;
1193 let Inst{11-6} = 0000000;
1194 let Inst{5-4} = 0b00; // no shift is applied
1195 }
1196
1197 def s : T2I<(outs), (ins GPR:$base, GPR:$a, i32imm:$shamt), IIC_iLoadi, opc,
1198 "\t[$base, $a, lsl $shamt]", []> {
1199 let Inst{31-25} = 0b1111100;
1200 let Inst{24} = instr;
1201 let Inst{23} = 0; // add = TRUE for T1
1202 let Inst{22} = 0;
1203 let Inst{21} = write;
1204 let Inst{20} = 1;
1205 let Inst{15-12} = 0b1111;
1206 let Inst{11-6} = 0000000;
1207 }
1208}
1209
1210defm t2PLD : T2Ipl<0, 0, "pld">;
1211defm t2PLDW : T2Ipl<0, 1, "pldw">;
1212defm t2PLI : T2Ipl<1, 0, "pli">;
1213
Evan Cheng2889cce2009-07-03 00:18:36 +00001214//===----------------------------------------------------------------------===//
1215// Load / store multiple Instructions.
1216//
1217
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001218let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001219def t2LDM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1220 reglist:$dsts, variable_ops), IIC_iLoadm,
1221 "ldm${addr:submode}${p}${addr:wide}\t$addr, $dsts", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001222 let Inst{31-27} = 0b11101;
1223 let Inst{26-25} = 0b00;
1224 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1225 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001226 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001227 let Inst{20} = 1; // Load
1228}
Evan Cheng2889cce2009-07-03 00:18:36 +00001229
Bob Wilson815baeb2010-03-13 01:08:20 +00001230def t2LDM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1231 reglist:$dsts, variable_ops), IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001232 "ldm${addr:submode}${p}${addr:wide}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001233 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001234 let Inst{31-27} = 0b11101;
1235 let Inst{26-25} = 0b00;
1236 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1237 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001238 let Inst{21} = 1; // The W bit.
1239 let Inst{20} = 1; // Load
1240}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001241} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001242
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001243let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001244def t2STM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1245 reglist:$srcs, variable_ops), IIC_iStorem,
1246 "stm${addr:submode}${p}${addr:wide}\t$addr, $srcs", []> {
1247 let Inst{31-27} = 0b11101;
1248 let Inst{26-25} = 0b00;
1249 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1250 let Inst{22} = 0;
1251 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001252 let Inst{20} = 0; // Store
1253}
Evan Cheng2889cce2009-07-03 00:18:36 +00001254
Bob Wilson815baeb2010-03-13 01:08:20 +00001255def t2STM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1256 reglist:$srcs, variable_ops),
1257 IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001258 "stm${addr:submode}${p}${addr:wide}\t$addr!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +00001259 "$addr.addr = $wb", []> {
1260 let Inst{31-27} = 0b11101;
1261 let Inst{26-25} = 0b00;
1262 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1263 let Inst{22} = 0;
1264 let Inst{21} = 1; // The W bit.
1265 let Inst{20} = 0; // Store
1266}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001267} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001268
Evan Cheng9cb9e672009-06-27 02:26:13 +00001269//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001270// Move Instructions.
1271//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001272
Evan Chengf49810c2009-06-23 17:48:47 +00001273let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001274def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001275 "mov", ".w\t$dst, $src", []> {
1276 let Inst{31-27} = 0b11101;
1277 let Inst{26-25} = 0b01;
1278 let Inst{24-21} = 0b0010;
1279 let Inst{20} = ?; // The S bit.
1280 let Inst{19-16} = 0b1111; // Rn
1281 let Inst{14-12} = 0b000;
1282 let Inst{7-4} = 0b0000;
1283}
Evan Chengf49810c2009-06-23 17:48:47 +00001284
Evan Cheng5adb66a2009-09-28 09:14:39 +00001285// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
1286let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001287def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001288 "mov", ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001289 [(set GPR:$dst, t2_so_imm:$src)]> {
1290 let Inst{31-27} = 0b11110;
1291 let Inst{25} = 0;
1292 let Inst{24-21} = 0b0010;
1293 let Inst{20} = ?; // The S bit.
1294 let Inst{19-16} = 0b1111; // Rn
1295 let Inst{15} = 0;
1296}
David Goodwin83b35932009-06-26 16:10:07 +00001297
1298let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001299def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001300 "movw", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001301 [(set GPR:$dst, imm0_65535:$src)]> {
1302 let Inst{31-27} = 0b11110;
1303 let Inst{25} = 1;
1304 let Inst{24-21} = 0b0010;
1305 let Inst{20} = 0; // The S bit.
1306 let Inst{15} = 0;
1307}
Evan Chengf49810c2009-06-23 17:48:47 +00001308
Evan Cheng3850a6a2009-06-23 05:23:49 +00001309let Constraints = "$src = $dst" in
Evan Cheng5adb66a2009-09-28 09:14:39 +00001310def t2MOVTi16 : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001311 "movt", "\t$dst, $imm",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001312 [(set GPR:$dst,
Johnny Chend68e1192009-12-15 17:24:14 +00001313 (or (and GPR:$src, 0xffff), lo16AllZero:$imm))]> {
1314 let Inst{31-27} = 0b11110;
1315 let Inst{25} = 1;
1316 let Inst{24-21} = 0b0110;
1317 let Inst{20} = 0; // The S bit.
1318 let Inst{15} = 0;
1319}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001320
Evan Cheng20956592009-10-21 08:15:52 +00001321def : T2Pat<(or GPR:$src, 0xffff0000), (t2MOVTi16 GPR:$src, 0xffff)>;
1322
Anton Korobeynikov52237112009-06-17 18:13:58 +00001323//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001324// Extend Instructions.
1325//
1326
1327// Sign extenders
1328
Johnny Chend68e1192009-12-15 17:24:14 +00001329defm t2SXTB : T2I_unary_rrot<0b100, "sxtb",
1330 UnOpFrag<(sext_inreg node:$Src, i8)>>;
1331defm t2SXTH : T2I_unary_rrot<0b000, "sxth",
1332 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001333defm t2SXTB16 : T2I_unary_rrot_DO<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001334
Johnny Chend68e1192009-12-15 17:24:14 +00001335defm t2SXTAB : T2I_bin_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001336 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001337defm t2SXTAH : T2I_bin_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001338 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001339defm t2SXTAB16 : T2I_bin_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001340
Johnny Chen93042d12010-03-02 18:14:57 +00001341// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001342
1343// Zero extenders
1344
1345let AddedComplexity = 16 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001346defm t2UXTB : T2I_unary_rrot<0b101, "uxtb",
1347 UnOpFrag<(and node:$Src, 0x000000FF)>>;
1348defm t2UXTH : T2I_unary_rrot<0b001, "uxth",
1349 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Johnny Chen267124c2010-03-04 22:24:41 +00001350defm t2UXTB16 : T2I_unary_rrot_nw<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001351 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001352
1353def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1354 (t2UXTB16r_rot GPR:$Src, 24)>;
1355def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
1356 (t2UXTB16r_rot GPR:$Src, 8)>;
1357
Johnny Chend68e1192009-12-15 17:24:14 +00001358defm t2UXTAB : T2I_bin_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001359 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001360defm t2UXTAH : T2I_bin_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001361 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001362defm t2UXTAB16 : T2I_bin_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001363}
1364
1365//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001366// Arithmetic Instructions.
1367//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001368
Johnny Chend68e1192009-12-15 17:24:14 +00001369defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1370 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1371defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1372 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001373
Evan Chengf49810c2009-06-23 17:48:47 +00001374// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001375defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
1376 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1377defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
1378 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001379
Johnny Chend68e1192009-12-15 17:24:14 +00001380defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001381 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001382defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001383 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001384defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001385 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001386defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001387 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001388
David Goodwin752aa7d2009-07-27 16:39:05 +00001389// RSB
Johnny Chend68e1192009-12-15 17:24:14 +00001390defm t2RSB : T2I_rbin_is <0b1110, "rsb",
1391 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1392defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1393 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001394
1395// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001396let AddedComplexity = 1 in
1397def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1398 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
Evan Cheng9cb9e672009-06-27 02:26:13 +00001399def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1400 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1401def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1402 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001403
Johnny Chen93042d12010-03-02 18:14:57 +00001404// Select Bytes -- for disassembly only
1405
1406def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1407 "\t$dst, $a, $b", []> {
1408 let Inst{31-27} = 0b11111;
1409 let Inst{26-24} = 0b010;
1410 let Inst{23} = 0b1;
1411 let Inst{22-20} = 0b010;
1412 let Inst{15-12} = 0b1111;
1413 let Inst{7} = 0b1;
1414 let Inst{6-4} = 0b000;
1415}
1416
Johnny Chenadc77332010-02-26 22:04:29 +00001417// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1418// And Miscellaneous operations -- for disassembly only
1419class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc>
1420 : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, opc,
1421 "\t$dst, $a, $b", [/* For disassembly only; pattern left blank */]> {
1422 let Inst{31-27} = 0b11111;
1423 let Inst{26-23} = 0b0101;
1424 let Inst{22-20} = op22_20;
1425 let Inst{15-12} = 0b1111;
1426 let Inst{7-4} = op7_4;
1427}
1428
1429// Saturating add/subtract -- for disassembly only
1430
1431def t2QADD : T2I_pam<0b000, 0b1000, "qadd">;
1432def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1433def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1434def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1435def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1436def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1437def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
1438def t2QSUB : T2I_pam<0b000, 0b1010, "qsub">;
1439def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1440def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1441def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1442def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1443def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1444def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1445def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1446def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1447
1448// Signed/Unsigned add/subtract -- for disassembly only
1449
1450def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1451def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1452def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1453def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1454def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1455def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1456def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1457def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1458def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1459def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1460def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1461def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1462
1463// Signed/Unsigned halving add/subtract -- for disassembly only
1464
1465def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1466def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1467def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1468def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1469def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1470def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1471def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1472def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1473def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1474def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1475def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1476def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1477
1478// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1479
1480def t2USAD8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1481 NoItinerary, "usad8", "\t$dst, $a, $b", []> {
1482 let Inst{15-12} = 0b1111;
1483}
1484def t2USADA8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst),
1485 (ins GPR:$a, GPR:$b, GPR:$acc), NoItinerary, "usada8",
1486 "\t$dst, $a, $b, $acc", []>;
1487
1488// Signed/Unsigned saturate -- for disassembly only
1489
1490def t2SSATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001491 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001492 [/* For disassembly only; pattern left blank */]> {
1493 let Inst{31-27} = 0b11110;
1494 let Inst{25-22} = 0b1100;
1495 let Inst{20} = 0;
1496 let Inst{15} = 0;
1497 let Inst{21} = 0; // sh = '0'
1498}
1499
1500def t2SSATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001501 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001502 [/* For disassembly only; pattern left blank */]> {
1503 let Inst{31-27} = 0b11110;
1504 let Inst{25-22} = 0b1100;
1505 let Inst{20} = 0;
1506 let Inst{15} = 0;
1507 let Inst{21} = 1; // sh = '1'
1508}
1509
1510def t2SSAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1511 "ssat16", "\t$dst, $bit_pos, $a",
1512 [/* For disassembly only; pattern left blank */]> {
1513 let Inst{31-27} = 0b11110;
1514 let Inst{25-22} = 0b1100;
1515 let Inst{20} = 0;
1516 let Inst{15} = 0;
1517 let Inst{21} = 1; // sh = '1'
1518 let Inst{14-12} = 0b000; // imm3 = '000'
1519 let Inst{7-6} = 0b00; // imm2 = '00'
1520}
1521
1522def t2USATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001523 NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001524 [/* For disassembly only; pattern left blank */]> {
1525 let Inst{31-27} = 0b11110;
1526 let Inst{25-22} = 0b1110;
1527 let Inst{20} = 0;
1528 let Inst{15} = 0;
1529 let Inst{21} = 0; // sh = '0'
1530}
1531
1532def t2USATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001533 NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001534 [/* For disassembly only; pattern left blank */]> {
1535 let Inst{31-27} = 0b11110;
1536 let Inst{25-22} = 0b1110;
1537 let Inst{20} = 0;
1538 let Inst{15} = 0;
1539 let Inst{21} = 1; // sh = '1'
1540}
1541
1542def t2USAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1543 "usat16", "\t$dst, $bit_pos, $a",
1544 [/* For disassembly only; pattern left blank */]> {
1545 let Inst{31-27} = 0b11110;
1546 let Inst{25-22} = 0b1110;
1547 let Inst{20} = 0;
1548 let Inst{15} = 0;
1549 let Inst{21} = 1; // sh = '1'
1550 let Inst{14-12} = 0b000; // imm3 = '000'
1551 let Inst{7-6} = 0b00; // imm2 = '00'
1552}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001553
Evan Chengf49810c2009-06-23 17:48:47 +00001554//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001555// Shift and rotate Instructions.
1556//
1557
Johnny Chend68e1192009-12-15 17:24:14 +00001558defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1559defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1560defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1561defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001562
David Goodwinca01a8d2009-09-01 18:32:09 +00001563let Uses = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001564def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001565 "rrx", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001566 [(set GPR:$dst, (ARMrrx GPR:$src))]> {
1567 let Inst{31-27} = 0b11101;
1568 let Inst{26-25} = 0b01;
1569 let Inst{24-21} = 0b0010;
1570 let Inst{20} = ?; // The S bit.
1571 let Inst{19-16} = 0b1111; // Rn
1572 let Inst{14-12} = 0b000;
1573 let Inst{7-4} = 0b0011;
1574}
David Goodwinca01a8d2009-09-01 18:32:09 +00001575}
Evan Chenga67efd12009-06-23 19:39:13 +00001576
David Goodwin3583df72009-07-28 17:06:49 +00001577let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001578def t2MOVsrl_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001579 "lsrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001580 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]> {
1581 let Inst{31-27} = 0b11101;
1582 let Inst{26-25} = 0b01;
1583 let Inst{24-21} = 0b0010;
1584 let Inst{20} = 1; // The S bit.
1585 let Inst{19-16} = 0b1111; // Rn
1586 let Inst{5-4} = 0b01; // Shift type.
1587 // Shift amount = Inst{14-12:7-6} = 1.
1588 let Inst{14-12} = 0b000;
1589 let Inst{7-6} = 0b01;
1590}
David Goodwin5d598aa2009-08-19 18:00:44 +00001591def t2MOVsra_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001592 "asrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001593 [(set GPR:$dst, (ARMsra_flag GPR:$src))]> {
1594 let Inst{31-27} = 0b11101;
1595 let Inst{26-25} = 0b01;
1596 let Inst{24-21} = 0b0010;
1597 let Inst{20} = 1; // The S bit.
1598 let Inst{19-16} = 0b1111; // Rn
1599 let Inst{5-4} = 0b10; // Shift type.
1600 // Shift amount = Inst{14-12:7-6} = 1.
1601 let Inst{14-12} = 0b000;
1602 let Inst{7-6} = 0b01;
1603}
David Goodwin3583df72009-07-28 17:06:49 +00001604}
1605
Evan Chenga67efd12009-06-23 19:39:13 +00001606//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001607// Bitwise Instructions.
1608//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001609
Johnny Chend68e1192009-12-15 17:24:14 +00001610defm t2AND : T2I_bin_w_irs<0b0000, "and",
1611 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
1612defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
1613 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
1614defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
1615 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001616
Johnny Chend68e1192009-12-15 17:24:14 +00001617defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
1618 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001619
Evan Chengf49810c2009-06-23 17:48:47 +00001620let Constraints = "$src = $dst" in
David Goodwin5d598aa2009-08-19 18:00:44 +00001621def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001622 IIC_iUNAsi, "bfc", "\t$dst, $imm",
Johnny Chend68e1192009-12-15 17:24:14 +00001623 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]> {
1624 let Inst{31-27} = 0b11110;
1625 let Inst{25} = 1;
1626 let Inst{24-20} = 0b10110;
1627 let Inst{19-16} = 0b1111; // Rn
1628 let Inst{15} = 0;
1629}
Evan Chengf49810c2009-06-23 17:48:47 +00001630
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001631def t2SBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001632 IIC_iALUi, "sbfx", "\t$dst, $src, $lsb, $width", []> {
1633 let Inst{31-27} = 0b11110;
1634 let Inst{25} = 1;
1635 let Inst{24-20} = 0b10100;
1636 let Inst{15} = 0;
1637}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001638
1639def t2UBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001640 IIC_iALUi, "ubfx", "\t$dst, $src, $lsb, $width", []> {
1641 let Inst{31-27} = 0b11110;
1642 let Inst{25} = 1;
1643 let Inst{24-20} = 0b11100;
1644 let Inst{15} = 0;
1645}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001646
Johnny Chen9474d552010-02-02 19:31:58 +00001647// A8.6.18 BFI - Bitfield insert (Encoding T1)
1648// Added for disassembler with the pattern field purposely left blank.
1649// FIXME: Utilize this instruction in codgen.
1650def t2BFI : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1651 IIC_iALUi, "bfi", "\t$dst, $src, $lsb, $width", []> {
1652 let Inst{31-27} = 0b11110;
1653 let Inst{25} = 1;
1654 let Inst{24-20} = 0b10110;
1655 let Inst{15} = 0;
1656}
Evan Chengf49810c2009-06-23 17:48:47 +00001657
Johnny Chend68e1192009-12-15 17:24:14 +00001658defm t2ORN : T2I_bin_irs<0b0011, "orn", BinOpFrag<(or node:$LHS,
1659 (not node:$RHS))>>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001660
1661// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
1662let AddedComplexity = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001663defm t2MVN : T2I_un_irs <0b0011, "mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001664
1665
1666def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
1667 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
1668
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001669// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
David Goodwin8f652532009-07-30 21:51:41 +00001670def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001671 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00001672 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001673
1674def : T2Pat<(t2_so_imm_not:$src),
1675 (t2MVNi t2_so_imm_not:$src)>;
1676
Evan Chengf49810c2009-06-23 17:48:47 +00001677//===----------------------------------------------------------------------===//
1678// Multiply Instructions.
1679//
Evan Cheng8de898a2009-06-26 00:19:44 +00001680let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001681def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001682 "mul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001683 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]> {
1684 let Inst{31-27} = 0b11111;
1685 let Inst{26-23} = 0b0110;
1686 let Inst{22-20} = 0b000;
1687 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1688 let Inst{7-4} = 0b0000; // Multiply
1689}
Evan Chengf49810c2009-06-23 17:48:47 +00001690
David Goodwin5d598aa2009-08-19 18:00:44 +00001691def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001692 "mla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001693 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]> {
1694 let Inst{31-27} = 0b11111;
1695 let Inst{26-23} = 0b0110;
1696 let Inst{22-20} = 0b000;
1697 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1698 let Inst{7-4} = 0b0000; // Multiply
1699}
Evan Chengf49810c2009-06-23 17:48:47 +00001700
David Goodwin5d598aa2009-08-19 18:00:44 +00001701def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001702 "mls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001703 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]> {
1704 let Inst{31-27} = 0b11111;
1705 let Inst{26-23} = 0b0110;
1706 let Inst{22-20} = 0b000;
1707 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1708 let Inst{7-4} = 0b0001; // Multiply and Subtract
1709}
Evan Chengf49810c2009-06-23 17:48:47 +00001710
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001711// Extra precision multiplies with low / high results
1712let neverHasSideEffects = 1 in {
1713let isCommutable = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001714def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001715 "smull", "\t$ldst, $hdst, $a, $b", []> {
1716 let Inst{31-27} = 0b11111;
1717 let Inst{26-23} = 0b0111;
1718 let Inst{22-20} = 0b000;
1719 let Inst{7-4} = 0b0000;
1720}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001721
David Goodwin5d598aa2009-08-19 18:00:44 +00001722def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001723 "umull", "\t$ldst, $hdst, $a, $b", []> {
1724 let Inst{31-27} = 0b11111;
1725 let Inst{26-23} = 0b0111;
1726 let Inst{22-20} = 0b010;
1727 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001728}
Johnny Chend68e1192009-12-15 17:24:14 +00001729} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001730
1731// Multiply + accumulate
David Goodwin5d598aa2009-08-19 18:00:44 +00001732def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001733 "smlal", "\t$ldst, $hdst, $a, $b", []>{
1734 let Inst{31-27} = 0b11111;
1735 let Inst{26-23} = 0b0111;
1736 let Inst{22-20} = 0b100;
1737 let Inst{7-4} = 0b0000;
1738}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001739
David Goodwin5d598aa2009-08-19 18:00:44 +00001740def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001741 "umlal", "\t$ldst, $hdst, $a, $b", []>{
1742 let Inst{31-27} = 0b11111;
1743 let Inst{26-23} = 0b0111;
1744 let Inst{22-20} = 0b110;
1745 let Inst{7-4} = 0b0000;
1746}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001747
David Goodwin5d598aa2009-08-19 18:00:44 +00001748def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001749 "umaal", "\t$ldst, $hdst, $a, $b", []>{
1750 let Inst{31-27} = 0b11111;
1751 let Inst{26-23} = 0b0111;
1752 let Inst{22-20} = 0b110;
1753 let Inst{7-4} = 0b0110;
1754}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001755} // neverHasSideEffects
1756
Johnny Chen93042d12010-03-02 18:14:57 +00001757// Rounding variants of the below included for disassembly only
1758
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001759// Most significant word multiply
David Goodwin5d598aa2009-08-19 18:00:44 +00001760def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001761 "smmul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001762 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]> {
1763 let Inst{31-27} = 0b11111;
1764 let Inst{26-23} = 0b0110;
1765 let Inst{22-20} = 0b101;
1766 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1767 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1768}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001769
Johnny Chen93042d12010-03-02 18:14:57 +00001770def t2SMMULR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
1771 "smmulr", "\t$dst, $a, $b", []> {
1772 let Inst{31-27} = 0b11111;
1773 let Inst{26-23} = 0b0110;
1774 let Inst{22-20} = 0b101;
1775 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1776 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1777}
1778
David Goodwin5d598aa2009-08-19 18:00:44 +00001779def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001780 "smmla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001781 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]> {
1782 let Inst{31-27} = 0b11111;
1783 let Inst{26-23} = 0b0110;
1784 let Inst{22-20} = 0b101;
1785 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1786 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1787}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001788
Johnny Chen93042d12010-03-02 18:14:57 +00001789def t2SMMLAR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1790 "smmlar", "\t$dst, $a, $b, $c", []> {
1791 let Inst{31-27} = 0b11111;
1792 let Inst{26-23} = 0b0110;
1793 let Inst{22-20} = 0b101;
1794 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1795 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1796}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001797
David Goodwin5d598aa2009-08-19 18:00:44 +00001798def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001799 "smmls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001800 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]> {
1801 let Inst{31-27} = 0b11111;
1802 let Inst{26-23} = 0b0110;
1803 let Inst{22-20} = 0b110;
1804 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1805 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1806}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001807
Johnny Chen93042d12010-03-02 18:14:57 +00001808def t2SMMLSR : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1809 "smmlsr", "\t$dst, $a, $b, $c", []> {
1810 let Inst{31-27} = 0b11111;
1811 let Inst{26-23} = 0b0110;
1812 let Inst{22-20} = 0b110;
1813 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1814 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1815}
1816
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001817multiclass T2I_smul<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001818 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001819 !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001820 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001821 (sext_inreg GPR:$b, i16)))]> {
1822 let Inst{31-27} = 0b11111;
1823 let Inst{26-23} = 0b0110;
1824 let Inst{22-20} = 0b001;
1825 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1826 let Inst{7-6} = 0b00;
1827 let Inst{5-4} = 0b00;
1828 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001829
David Goodwin5d598aa2009-08-19 18:00:44 +00001830 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001831 !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001832 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001833 (sra GPR:$b, (i32 16))))]> {
1834 let Inst{31-27} = 0b11111;
1835 let Inst{26-23} = 0b0110;
1836 let Inst{22-20} = 0b001;
1837 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1838 let Inst{7-6} = 0b00;
1839 let Inst{5-4} = 0b01;
1840 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001841
David Goodwin5d598aa2009-08-19 18:00:44 +00001842 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001843 !strconcat(opc, "tb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001844 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001845 (sext_inreg GPR:$b, i16)))]> {
1846 let Inst{31-27} = 0b11111;
1847 let Inst{26-23} = 0b0110;
1848 let Inst{22-20} = 0b001;
1849 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1850 let Inst{7-6} = 0b00;
1851 let Inst{5-4} = 0b10;
1852 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001853
David Goodwin5d598aa2009-08-19 18:00:44 +00001854 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001855 !strconcat(opc, "tt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001856 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001857 (sra GPR:$b, (i32 16))))]> {
1858 let Inst{31-27} = 0b11111;
1859 let Inst{26-23} = 0b0110;
1860 let Inst{22-20} = 0b001;
1861 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1862 let Inst{7-6} = 0b00;
1863 let Inst{5-4} = 0b11;
1864 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001865
David Goodwin5d598aa2009-08-19 18:00:44 +00001866 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001867 !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001868 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001869 (sext_inreg GPR:$b, i16)), (i32 16)))]> {
1870 let Inst{31-27} = 0b11111;
1871 let Inst{26-23} = 0b0110;
1872 let Inst{22-20} = 0b011;
1873 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1874 let Inst{7-6} = 0b00;
1875 let Inst{5-4} = 0b00;
1876 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001877
David Goodwin5d598aa2009-08-19 18:00:44 +00001878 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001879 !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001880 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001881 (sra GPR:$b, (i32 16))), (i32 16)))]> {
1882 let Inst{31-27} = 0b11111;
1883 let Inst{26-23} = 0b0110;
1884 let Inst{22-20} = 0b011;
1885 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1886 let Inst{7-6} = 0b00;
1887 let Inst{5-4} = 0b01;
1888 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001889}
1890
1891
1892multiclass T2I_smla<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001893 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001894 !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001895 [(set GPR:$dst, (add GPR:$acc,
1896 (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001897 (sext_inreg GPR:$b, i16))))]> {
1898 let Inst{31-27} = 0b11111;
1899 let Inst{26-23} = 0b0110;
1900 let Inst{22-20} = 0b001;
1901 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1902 let Inst{7-6} = 0b00;
1903 let Inst{5-4} = 0b00;
1904 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001905
David Goodwin5d598aa2009-08-19 18:00:44 +00001906 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001907 !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001908 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001909 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001910 let Inst{31-27} = 0b11111;
1911 let Inst{26-23} = 0b0110;
1912 let Inst{22-20} = 0b001;
1913 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1914 let Inst{7-6} = 0b00;
1915 let Inst{5-4} = 0b01;
1916 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001917
David Goodwin5d598aa2009-08-19 18:00:44 +00001918 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001919 !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001920 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001921 (sext_inreg GPR:$b, i16))))]> {
1922 let Inst{31-27} = 0b11111;
1923 let Inst{26-23} = 0b0110;
1924 let Inst{22-20} = 0b001;
1925 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1926 let Inst{7-6} = 0b00;
1927 let Inst{5-4} = 0b10;
1928 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001929
David Goodwin5d598aa2009-08-19 18:00:44 +00001930 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001931 !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001932 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001933 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001934 let Inst{31-27} = 0b11111;
1935 let Inst{26-23} = 0b0110;
1936 let Inst{22-20} = 0b001;
1937 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1938 let Inst{7-6} = 0b00;
1939 let Inst{5-4} = 0b11;
1940 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001941
David Goodwin5d598aa2009-08-19 18:00:44 +00001942 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001943 !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001944 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001945 (sext_inreg GPR:$b, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001946 let Inst{31-27} = 0b11111;
1947 let Inst{26-23} = 0b0110;
1948 let Inst{22-20} = 0b011;
1949 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1950 let Inst{7-6} = 0b00;
1951 let Inst{5-4} = 0b00;
1952 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001953
David Goodwin5d598aa2009-08-19 18:00:44 +00001954 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001955 !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001956 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001957 (sra GPR:$b, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001958 let Inst{31-27} = 0b11111;
1959 let Inst{26-23} = 0b0110;
1960 let Inst{22-20} = 0b011;
1961 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1962 let Inst{7-6} = 0b00;
1963 let Inst{5-4} = 0b01;
1964 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001965}
1966
1967defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1968defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1969
Johnny Chenadc77332010-02-26 22:04:29 +00001970// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
1971def t2SMLALBB : T2I_mac<1, 0b100, 0b1000, (outs GPR:$ldst,GPR:$hdst),
1972 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1973 [/* For disassembly only; pattern left blank */]>;
1974def t2SMLALBT : T2I_mac<1, 0b100, 0b1001, (outs GPR:$ldst,GPR:$hdst),
1975 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1976 [/* For disassembly only; pattern left blank */]>;
1977def t2SMLALTB : T2I_mac<1, 0b100, 0b1010, (outs GPR:$ldst,GPR:$hdst),
1978 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1979 [/* For disassembly only; pattern left blank */]>;
1980def t2SMLALTT : T2I_mac<1, 0b100, 0b1011, (outs GPR:$ldst,GPR:$hdst),
1981 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1982 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001983
Johnny Chenadc77332010-02-26 22:04:29 +00001984// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1985// These are for disassembly only.
1986
1987def t2SMUAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1988 IIC_iMAC32, "smuad", "\t$dst, $a, $b", []> {
1989 let Inst{15-12} = 0b1111;
1990}
1991def t2SMUADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1992 IIC_iMAC32, "smuadx", "\t$dst, $a, $b", []> {
1993 let Inst{15-12} = 0b1111;
1994}
1995def t2SMUSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1996 IIC_iMAC32, "smusd", "\t$dst, $a, $b", []> {
1997 let Inst{15-12} = 0b1111;
1998}
1999def t2SMUSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2000 IIC_iMAC32, "smusdx", "\t$dst, $a, $b", []> {
2001 let Inst{15-12} = 0b1111;
2002}
2003def t2SMLAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst),
2004 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlad",
2005 "\t$dst, $a, $b, $acc", []>;
2006def t2SMLADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst),
2007 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smladx",
2008 "\t$dst, $a, $b, $acc", []>;
2009def t2SMLSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst),
2010 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsd",
2011 "\t$dst, $a, $b, $acc", []>;
2012def t2SMLSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst),
2013 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsdx",
2014 "\t$dst, $a, $b, $acc", []>;
2015def t2SMLALD : T2I_mac<1, 0b100, 0b1100, (outs GPR:$ldst,GPR:$hdst),
2016 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlald",
2017 "\t$ldst, $hdst, $a, $b", []>;
2018def t2SMLALDX : T2I_mac<1, 0b100, 0b1101, (outs GPR:$ldst,GPR:$hdst),
2019 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaldx",
2020 "\t$ldst, $hdst, $a, $b", []>;
2021def t2SMLSLD : T2I_mac<1, 0b101, 0b1100, (outs GPR:$ldst,GPR:$hdst),
2022 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsld",
2023 "\t$ldst, $hdst, $a, $b", []>;
2024def t2SMLSLDX : T2I_mac<1, 0b101, 0b1101, (outs GPR:$ldst,GPR:$hdst),
2025 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsldx",
2026 "\t$ldst, $hdst, $a, $b", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002027
2028//===----------------------------------------------------------------------===//
2029// Misc. Arithmetic Instructions.
2030//
2031
Jim Grosbach80dc1162010-02-16 21:23:02 +00002032class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2033 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00002034 : T2I<oops, iops, itin, opc, asm, pattern> {
2035 let Inst{31-27} = 0b11111;
2036 let Inst{26-22} = 0b01010;
2037 let Inst{21-20} = op1;
2038 let Inst{15-12} = 0b1111;
2039 let Inst{7-6} = 0b10;
2040 let Inst{5-4} = op2;
2041}
Evan Chengf49810c2009-06-23 17:48:47 +00002042
Johnny Chend68e1192009-12-15 17:24:14 +00002043def t2CLZ : T2I_misc<0b11, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2044 "clz", "\t$dst, $src", [(set GPR:$dst, (ctlz GPR:$src))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002045
Jim Grosbach3482c802010-01-18 19:58:49 +00002046def t2RBIT : T2I_misc<0b01, 0b10, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002047 "rbit", "\t$dst, $src",
2048 [(set GPR:$dst, (ARMrbit GPR:$src))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002049
Johnny Chend68e1192009-12-15 17:24:14 +00002050def t2REV : T2I_misc<0b01, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2051 "rev", ".w\t$dst, $src", [(set GPR:$dst, (bswap GPR:$src))]>;
2052
2053def t2REV16 : T2I_misc<0b01, 0b01, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2054 "rev16", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00002055 [(set GPR:$dst,
2056 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2057 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2058 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2059 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
2060
Johnny Chend68e1192009-12-15 17:24:14 +00002061def t2REVSH : T2I_misc<0b01, 0b11, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2062 "revsh", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00002063 [(set GPR:$dst,
2064 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +00002065 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
Evan Chengf49810c2009-06-23 17:48:47 +00002066 (shl GPR:$src, (i32 8))), i16))]>;
2067
Evan Cheng40289b02009-07-07 05:35:52 +00002068def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00002069 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00002070 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2071 (and (shl GPR:$src2, (i32 imm:$shamt)),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002072 0xFFFF0000)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00002073 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002074 let Inst{31-27} = 0b11101;
2075 let Inst{26-25} = 0b01;
2076 let Inst{24-20} = 0b01100;
2077 let Inst{5} = 0; // BT form
2078 let Inst{4} = 0;
2079}
Evan Cheng40289b02009-07-07 05:35:52 +00002080
2081// Alternate cases for PKHBT where identities eliminate some nodes.
2082def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002083 (t2PKHBT GPR:$src1, GPR:$src2, 0)>,
Jim Grosbach29402132010-05-05 23:44:43 +00002084 Requires<[HasT2ExtractPack]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002085def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002086 (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>,
Jim Grosbach29402132010-05-05 23:44:43 +00002087 Requires<[HasT2ExtractPack]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002088
2089def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00002090 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00002091 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2092 (and (sra GPR:$src2, imm16_31:$shamt),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002093 0xFFFF)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00002094 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002095 let Inst{31-27} = 0b11101;
2096 let Inst{26-25} = 0b01;
2097 let Inst{24-20} = 0b01100;
2098 let Inst{5} = 1; // TB form
2099 let Inst{4} = 0;
2100}
Evan Cheng40289b02009-07-07 05:35:52 +00002101
2102// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2103// a shift amount of 0 is *not legal* here, it is PKHBT instead.
2104def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002105 (t2PKHTB GPR:$src1, GPR:$src2, 16)>,
Jim Grosbach29402132010-05-05 23:44:43 +00002106 Requires<[HasT2ExtractPack]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002107def : T2Pat<(or (and GPR:$src1, 0xFFFF0000),
2108 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002109 (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>,
Jim Grosbach29402132010-05-05 23:44:43 +00002110 Requires<[HasT2ExtractPack]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002111
2112//===----------------------------------------------------------------------===//
2113// Comparison Instructions...
2114//
2115
Johnny Chend68e1192009-12-15 17:24:14 +00002116defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
2117 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2118defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
2119 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002120
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002121//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2122// Compare-to-zero still works out, just not the relationals
2123//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2124// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002125defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
2126 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002127
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002128//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2129// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002130
David Goodwinc0309b42009-06-29 15:33:01 +00002131def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002132 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002133
Johnny Chend68e1192009-12-15 17:24:14 +00002134defm t2TST : T2I_cmp_irs<0b0000, "tst",
2135 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
2136defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
2137 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002138
2139// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
2140// Short range conditional branch. Looks awesome for loops. Need to figure
2141// out how to use this one.
2142
Evan Chenge253c952009-07-07 20:39:03 +00002143
2144// Conditional moves
2145// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002146// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002147let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00002148def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +00002149 "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00002150 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002151 RegConstraint<"$false = $dst"> {
2152 let Inst{31-27} = 0b11101;
2153 let Inst{26-25} = 0b01;
2154 let Inst{24-21} = 0b0010;
2155 let Inst{20} = 0; // The S bit.
2156 let Inst{19-16} = 0b1111; // Rn
2157 let Inst{14-12} = 0b000;
2158 let Inst{7-4} = 0b0000;
2159}
Evan Chenge253c952009-07-07 20:39:03 +00002160
David Goodwin5d598aa2009-08-19 18:00:44 +00002161def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true),
Evan Cheng699beba2009-10-27 00:08:59 +00002162 IIC_iCMOVi, "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00002163[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002164 RegConstraint<"$false = $dst"> {
2165 let Inst{31-27} = 0b11110;
2166 let Inst{25} = 0;
2167 let Inst{24-21} = 0b0010;
2168 let Inst{20} = 0; // The S bit.
2169 let Inst{19-16} = 0b1111; // Rn
2170 let Inst{15} = 0;
2171}
Evan Chengf49810c2009-06-23 17:48:47 +00002172
Johnny Chend68e1192009-12-15 17:24:14 +00002173class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2174 string opc, string asm, list<dag> pattern>
2175 : T2I<oops, iops, itin, opc, asm, pattern> {
2176 let Inst{31-27} = 0b11101;
2177 let Inst{26-25} = 0b01;
2178 let Inst{24-21} = 0b0010;
2179 let Inst{20} = 0; // The S bit.
2180 let Inst{19-16} = 0b1111; // Rn
2181 let Inst{5-4} = opcod; // Shift type.
2182}
2183def t2MOVCClsl : T2I_movcc_sh<0b00, (outs GPR:$dst),
2184 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2185 IIC_iCMOVsi, "lsl", ".w\t$dst, $true, $rhs", []>,
2186 RegConstraint<"$false = $dst">;
2187def t2MOVCClsr : T2I_movcc_sh<0b01, (outs GPR:$dst),
2188 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2189 IIC_iCMOVsi, "lsr", ".w\t$dst, $true, $rhs", []>,
2190 RegConstraint<"$false = $dst">;
2191def t2MOVCCasr : T2I_movcc_sh<0b10, (outs GPR:$dst),
2192 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2193 IIC_iCMOVsi, "asr", ".w\t$dst, $true, $rhs", []>,
2194 RegConstraint<"$false = $dst">;
2195def t2MOVCCror : T2I_movcc_sh<0b11, (outs GPR:$dst),
2196 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2197 IIC_iCMOVsi, "ror", ".w\t$dst, $true, $rhs", []>,
2198 RegConstraint<"$false = $dst">;
Evan Chengea420b22010-05-19 01:52:25 +00002199} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002200
David Goodwin5e47a9a2009-06-30 18:04:13 +00002201//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002202// Atomic operations intrinsics
2203//
2204
2205// memory barriers protect the atomic sequences
2206let hasSideEffects = 1 in {
2207def t2Int_MemBarrierV7 : AInoP<(outs), (ins),
Johnny Chenc0b5dce2010-03-11 21:02:50 +00002208 ThumbFrm, NoItinerary,
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002209 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002210 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002211 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002212 let Inst{31-4} = 0xF3BF8F5;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002213 // FIXME: add support for options other than a full system DMB
Johnny Chend68e1192009-12-15 17:24:14 +00002214 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002215}
2216
2217def t2Int_SyncBarrierV7 : AInoP<(outs), (ins),
Johnny Chenc0b5dce2010-03-11 21:02:50 +00002218 ThumbFrm, NoItinerary,
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002219 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002220 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002221 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002222 let Inst{31-4} = 0xF3BF8F4;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002223 // FIXME: add support for options other than a full system DSB
Johnny Chend68e1192009-12-15 17:24:14 +00002224 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002225}
2226}
2227
Johnny Chena4339822010-03-03 00:16:28 +00002228// Helper class for multiclass T2MemB -- for disassembly only
2229class T2I_memb<string opc, string asm>
2230 : T2I<(outs), (ins), NoItinerary, opc, asm,
2231 [/* For disassembly only; pattern left blank */]>,
2232 Requires<[IsThumb2, HasV7]> {
2233 let Inst{31-20} = 0xf3b;
2234 let Inst{15-14} = 0b10;
2235 let Inst{12} = 0;
2236}
2237
2238multiclass T2MemB<bits<4> op7_4, string opc> {
2239
2240 def st : T2I_memb<opc, "\tst"> {
2241 let Inst{7-4} = op7_4;
2242 let Inst{3-0} = 0b1110;
2243 }
2244
2245 def ish : T2I_memb<opc, "\tish"> {
2246 let Inst{7-4} = op7_4;
2247 let Inst{3-0} = 0b1011;
2248 }
2249
2250 def ishst : T2I_memb<opc, "\tishst"> {
2251 let Inst{7-4} = op7_4;
2252 let Inst{3-0} = 0b1010;
2253 }
2254
2255 def nsh : T2I_memb<opc, "\tnsh"> {
2256 let Inst{7-4} = op7_4;
2257 let Inst{3-0} = 0b0111;
2258 }
2259
2260 def nshst : T2I_memb<opc, "\tnshst"> {
2261 let Inst{7-4} = op7_4;
2262 let Inst{3-0} = 0b0110;
2263 }
2264
2265 def osh : T2I_memb<opc, "\tosh"> {
2266 let Inst{7-4} = op7_4;
2267 let Inst{3-0} = 0b0011;
2268 }
2269
2270 def oshst : T2I_memb<opc, "\toshst"> {
2271 let Inst{7-4} = op7_4;
2272 let Inst{3-0} = 0b0010;
2273 }
2274}
2275
2276// These DMB variants are for disassembly only.
2277defm t2DMB : T2MemB<0b0101, "dmb">;
2278
2279// These DSB variants are for disassembly only.
2280defm t2DSB : T2MemB<0b0100, "dsb">;
2281
2282// ISB has only full system option -- for disassembly only
2283def t2ISBsy : T2I_memb<"isb", ""> {
2284 let Inst{7-4} = 0b0110;
2285 let Inst{3-0} = 0b1111;
2286}
2287
Johnny Chend68e1192009-12-15 17:24:14 +00002288class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2289 InstrItinClass itin, string opc, string asm, string cstr,
2290 list<dag> pattern, bits<4> rt2 = 0b1111>
2291 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2292 let Inst{31-27} = 0b11101;
2293 let Inst{26-20} = 0b0001101;
2294 let Inst{11-8} = rt2;
2295 let Inst{7-6} = 0b01;
2296 let Inst{5-4} = opcod;
2297 let Inst{3-0} = 0b1111;
2298}
2299class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2300 InstrItinClass itin, string opc, string asm, string cstr,
2301 list<dag> pattern, bits<4> rt2 = 0b1111>
2302 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2303 let Inst{31-27} = 0b11101;
2304 let Inst{26-20} = 0b0001100;
2305 let Inst{11-8} = rt2;
2306 let Inst{7-6} = 0b01;
2307 let Inst{5-4} = opcod;
2308}
2309
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002310let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00002311def t2LDREXB : T2I_ldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2312 Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]",
2313 "", []>;
2314def t2LDREXH : T2I_ldrex<0b01, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2315 Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]",
2316 "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002317def t2LDREX : Thumb2I<(outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002318 Size4Bytes, NoItinerary,
2319 "ldrex", "\t$dest, [$ptr]", "",
2320 []> {
2321 let Inst{31-27} = 0b11101;
2322 let Inst{26-20} = 0b0000101;
2323 let Inst{11-8} = 0b1111;
2324 let Inst{7-0} = 0b00000000; // imm8 = 0
2325}
2326def t2LDREXD : T2I_ldrex<0b11, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
2327 AddrModeNone, Size4Bytes, NoItinerary,
2328 "ldrexd", "\t$dest, $dest2, [$ptr]", "",
2329 [], {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002330}
2331
Jim Grosbach587b0722009-12-16 19:44:06 +00002332let mayStore = 1, Constraints = "@earlyclobber $success" in {
Johnny Chend68e1192009-12-15 17:24:14 +00002333def t2STREXB : T2I_strex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2334 AddrModeNone, Size4Bytes, NoItinerary,
2335 "strexb", "\t$success, $src, [$ptr]", "", []>;
2336def t2STREXH : T2I_strex<0b01, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2337 AddrModeNone, Size4Bytes, NoItinerary,
2338 "strexh", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002339def t2STREX : Thumb2I<(outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002340 AddrModeNone, Size4Bytes, NoItinerary,
2341 "strex", "\t$success, $src, [$ptr]", "",
2342 []> {
2343 let Inst{31-27} = 0b11101;
2344 let Inst{26-20} = 0b0000100;
2345 let Inst{7-0} = 0b00000000; // imm8 = 0
2346}
2347def t2STREXD : T2I_strex<0b11, (outs GPR:$success),
2348 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2349 AddrModeNone, Size4Bytes, NoItinerary,
2350 "strexd", "\t$success, $src, $src2, [$ptr]", "", [],
2351 {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002352}
2353
Johnny Chen10a77e12010-03-02 22:11:06 +00002354// Clear-Exclusive is for disassembly only.
2355def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2356 [/* For disassembly only; pattern left blank */]>,
2357 Requires<[IsARM, HasV7]> {
2358 let Inst{31-20} = 0xf3b;
2359 let Inst{15-14} = 0b10;
2360 let Inst{12} = 0;
2361 let Inst{7-4} = 0b0010;
2362}
2363
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002364//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002365// TLS Instructions
2366//
2367
2368// __aeabi_read_tp preserves the registers r1-r3.
2369let isCall = 1,
2370 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002371 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002372 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002373 [(set R0, ARMthread_pointer)]> {
2374 let Inst{31-27} = 0b11110;
2375 let Inst{15-14} = 0b11;
2376 let Inst{12} = 1;
2377 }
David Goodwin334c2642009-07-08 16:09:28 +00002378}
2379
2380//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002381// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002382// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002383// address and save #0 in R0 for the non-longjmp case.
2384// Since by its nature we may be coming from some other function to get
2385// here, and we're using the stack frame for the containing function to
2386// save/restore registers, we can't keep anything live in regs across
2387// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2388// when we get here from a longjmp(). We force everthing out of registers
2389// except for our own input by listing the relevant registers in Defs. By
2390// doing so, we also cause the prologue/epilogue code to actively preserve
2391// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002392// The current SP is passed in $val, and we reuse the reg as a scratch.
2393let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002394 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2395 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002396 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
2397 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002398 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins GPR:$src, tGPR:$val),
Jim Grosbach5aa16842009-08-11 19:42:21 +00002399 AddrModeNone, SizeSpecial, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002400 "str\t$val, [$src, #8]\t${:comment} begin eh.setjmp\n"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002401 "\tmov\t$val, pc\n"
2402 "\tadds\t$val, #9\n"
2403 "\tstr\t$val, [$src, #4]\n"
Evan Cheng699beba2009-10-27 00:08:59 +00002404 "\tmovs\tr0, #0\n"
2405 "\tb\t1f\n"
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002406 "\tmovs\tr0, #1\t${:comment} end eh.setjmp\n"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00002407 "1:", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002408 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, tGPR:$val))]>,
2409 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002410}
2411
Bob Wilsonec80e262010-04-09 20:41:18 +00002412let Defs =
2413 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ] in {
2414 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins GPR:$src, tGPR:$val),
2415 AddrModeNone, SizeSpecial, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002416 "str\t$val, [$src, #8]\t${:comment} begin eh.setjmp\n"
Bob Wilsonec80e262010-04-09 20:41:18 +00002417 "\tmov\t$val, pc\n"
2418 "\tadds\t$val, #9\n"
2419 "\tstr\t$val, [$src, #4]\n"
2420 "\tmovs\tr0, #0\n"
2421 "\tb\t1f\n"
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002422 "\tmovs\tr0, #1\t${:comment} end eh.setjmp\n"
Bob Wilsonec80e262010-04-09 20:41:18 +00002423 "1:", "",
2424 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, tGPR:$val))]>,
2425 Requires<[IsThumb2, NoVFP]>;
2426}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002427
2428
2429//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002430// Control-Flow Instructions
2431//
2432
Evan Chengc50a1cb2009-07-09 22:58:39 +00002433// FIXME: remove when we have a way to marking a MI with these properties.
2434// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2435// operand list.
2436// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002437let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2438 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00002439 def t2LDM_RET : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
2440 reglist:$dsts, variable_ops), IIC_Br,
2441 "ldm${addr:submode}${p}${addr:wide}\t$addr, $dsts",
2442 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002443 let Inst{31-27} = 0b11101;
2444 let Inst{26-25} = 0b00;
2445 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
2446 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00002447 let Inst{21} = 1; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00002448 let Inst{20} = 1; // Load
2449}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002450
David Goodwin5e47a9a2009-06-30 18:04:13 +00002451let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2452let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002453def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002454 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002455 [(br bb:$target)]> {
2456 let Inst{31-27} = 0b11110;
2457 let Inst{15-14} = 0b10;
2458 let Inst{12} = 1;
2459}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002460
Evan Cheng5657c012009-07-29 02:18:14 +00002461let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng66ac5312009-07-25 00:33:29 +00002462def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00002463 T2JTI<(outs),
2464 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +00002465 IIC_Br, "mov\tpc, $target\n$jt",
Johnny Chend68e1192009-12-15 17:24:14 +00002466 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> {
2467 let Inst{31-27} = 0b11101;
2468 let Inst{26-20} = 0b0100100;
2469 let Inst{19-16} = 0b1111;
2470 let Inst{14-12} = 0b000;
2471 let Inst{11-8} = 0b1111; // Rd = pc
2472 let Inst{7-4} = 0b0000;
2473}
Evan Cheng5657c012009-07-29 02:18:14 +00002474
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002475// FIXME: Add a non-pc based case that can be predicated.
Evan Cheng5657c012009-07-29 02:18:14 +00002476def t2TBB :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002477 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002478 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002479 IIC_Br, "tbb\t$index\n$jt", []> {
2480 let Inst{31-27} = 0b11101;
2481 let Inst{26-20} = 0b0001101;
2482 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2483 let Inst{15-8} = 0b11110000;
2484 let Inst{7-4} = 0b0000; // B form
2485}
Evan Cheng5657c012009-07-29 02:18:14 +00002486
2487def t2TBH :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002488 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002489 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002490 IIC_Br, "tbh\t$index\n$jt", []> {
2491 let Inst{31-27} = 0b11101;
2492 let Inst{26-20} = 0b0001101;
2493 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2494 let Inst{15-8} = 0b11110000;
2495 let Inst{7-4} = 0b0001; // H form
2496}
Johnny Chen93042d12010-03-02 18:14:57 +00002497
2498// Generic versions of the above two instructions, for disassembly only
2499
2500def t2TBBgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2501 "tbb", "\t[$a, $b]", []>{
2502 let Inst{31-27} = 0b11101;
2503 let Inst{26-20} = 0b0001101;
2504 let Inst{15-8} = 0b11110000;
2505 let Inst{7-4} = 0b0000; // B form
2506}
2507
2508def t2TBHgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2509 "tbh", "\t[$a, $b, lsl #1]", []> {
2510 let Inst{31-27} = 0b11101;
2511 let Inst{26-20} = 0b0001101;
2512 let Inst{15-8} = 0b11110000;
2513 let Inst{7-4} = 0b0001; // H form
2514}
Evan Cheng5657c012009-07-29 02:18:14 +00002515} // isNotDuplicable, isIndirectBranch
2516
David Goodwinc9a59b52009-06-30 19:50:22 +00002517} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002518
2519// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2520// a two-value operand where a dag node expects two operands. :(
2521let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002522def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002523 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002524 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2525 let Inst{31-27} = 0b11110;
2526 let Inst{15-14} = 0b10;
2527 let Inst{12} = 0;
2528}
Evan Chengf49810c2009-06-23 17:48:47 +00002529
Evan Cheng06e16582009-07-10 01:54:42 +00002530
2531// IT block
2532def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00002533 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00002534 "it$mask\t$cc", "", []> {
2535 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00002536 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00002537 let Inst{15-8} = 0b10111111;
2538}
Evan Cheng06e16582009-07-10 01:54:42 +00002539
Johnny Chence6275f2010-02-25 19:05:29 +00002540// Branch and Exchange Jazelle -- for disassembly only
2541// Rm = Inst{19-16}
2542def t2BXJ : T2I<(outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
2543 [/* For disassembly only; pattern left blank */]> {
2544 let Inst{31-27} = 0b11110;
2545 let Inst{26} = 0;
2546 let Inst{25-20} = 0b111100;
2547 let Inst{15-14} = 0b10;
2548 let Inst{12} = 0;
2549}
2550
Johnny Chen93042d12010-03-02 18:14:57 +00002551// Change Processor State is a system instruction -- for disassembly only.
2552// The singleton $opt operand contains the following information:
2553// opt{4-0} = mode from Inst{4-0}
2554// opt{5} = changemode from Inst{17}
2555// opt{8-6} = AIF from Inst{8-6}
2556// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002557def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00002558 [/* For disassembly only; pattern left blank */]> {
2559 let Inst{31-27} = 0b11110;
2560 let Inst{26} = 0;
2561 let Inst{25-20} = 0b111010;
2562 let Inst{15-14} = 0b10;
2563 let Inst{12} = 0;
2564}
2565
Johnny Chen0f7866e2010-03-03 02:09:43 +00002566// A6.3.4 Branches and miscellaneous control
2567// Table A6-14 Change Processor State, and hint instructions
2568// Helper class for disassembly only.
2569class T2I_hint<bits<8> op7_0, string opc, string asm>
2570 : T2I<(outs), (ins), NoItinerary, opc, asm,
2571 [/* For disassembly only; pattern left blank */]> {
2572 let Inst{31-20} = 0xf3a;
2573 let Inst{15-14} = 0b10;
2574 let Inst{12} = 0;
2575 let Inst{10-8} = 0b000;
2576 let Inst{7-0} = op7_0;
2577}
2578
2579def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
2580def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
2581def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
2582def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
2583def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
2584
2585def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
2586 [/* For disassembly only; pattern left blank */]> {
2587 let Inst{31-20} = 0xf3a;
2588 let Inst{15-14} = 0b10;
2589 let Inst{12} = 0;
2590 let Inst{10-8} = 0b000;
2591 let Inst{7-4} = 0b1111;
2592}
2593
Johnny Chen6341c5a2010-02-25 20:25:24 +00002594// Secure Monitor Call is a system instruction -- for disassembly only
2595// Option = Inst{19-16}
2596def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
2597 [/* For disassembly only; pattern left blank */]> {
2598 let Inst{31-27} = 0b11110;
2599 let Inst{26-20} = 0b1111111;
2600 let Inst{15-12} = 0b1000;
2601}
2602
2603// Store Return State is a system instruction -- for disassembly only
2604def t2SRSDBW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
2605 [/* For disassembly only; pattern left blank */]> {
2606 let Inst{31-27} = 0b11101;
2607 let Inst{26-20} = 0b0000010; // W = 1
2608}
2609
2610def t2SRSDB : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
2611 [/* For disassembly only; pattern left blank */]> {
2612 let Inst{31-27} = 0b11101;
2613 let Inst{26-20} = 0b0000000; // W = 0
2614}
2615
2616def t2SRSIAW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
2617 [/* For disassembly only; pattern left blank */]> {
2618 let Inst{31-27} = 0b11101;
2619 let Inst{26-20} = 0b0011010; // W = 1
2620}
2621
2622def t2SRSIA : T2I<(outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
2623 [/* For disassembly only; pattern left blank */]> {
2624 let Inst{31-27} = 0b11101;
2625 let Inst{26-20} = 0b0011000; // W = 0
2626}
2627
2628// Return From Exception is a system instruction -- for disassembly only
2629def t2RFEDBW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfedb", "\t$base!",
2630 [/* For disassembly only; pattern left blank */]> {
2631 let Inst{31-27} = 0b11101;
2632 let Inst{26-20} = 0b0000011; // W = 1
2633}
2634
2635def t2RFEDB : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeab", "\t$base",
2636 [/* For disassembly only; pattern left blank */]> {
2637 let Inst{31-27} = 0b11101;
2638 let Inst{26-20} = 0b0000001; // W = 0
2639}
2640
2641def t2RFEIAW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base!",
2642 [/* For disassembly only; pattern left blank */]> {
2643 let Inst{31-27} = 0b11101;
2644 let Inst{26-20} = 0b0011011; // W = 1
2645}
2646
2647def t2RFEIA : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base",
2648 [/* For disassembly only; pattern left blank */]> {
2649 let Inst{31-27} = 0b11101;
2650 let Inst{26-20} = 0b0011001; // W = 0
2651}
2652
Evan Chengf49810c2009-06-23 17:48:47 +00002653//===----------------------------------------------------------------------===//
2654// Non-Instruction Patterns
2655//
2656
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002657// Two piece so_imms.
2658def : T2Pat<(or GPR:$LHS, t2_so_imm2part:$RHS),
2659 (t2ORRri (t2ORRri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2660 (t2_so_imm2part_2 imm:$RHS))>;
2661def : T2Pat<(xor GPR:$LHS, t2_so_imm2part:$RHS),
2662 (t2EORri (t2EORri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2663 (t2_so_imm2part_2 imm:$RHS))>;
2664def : T2Pat<(add GPR:$LHS, t2_so_imm2part:$RHS),
2665 (t2ADDri (t2ADDri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2666 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002667def : T2Pat<(add GPR:$LHS, t2_so_neg_imm2part:$RHS),
2668 (t2SUBri (t2SUBri GPR:$LHS, (t2_so_neg_imm2part_1 imm:$RHS)),
2669 (t2_so_neg_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002670
Evan Cheng5adb66a2009-09-28 09:14:39 +00002671// 32-bit immediate using movw + movt.
2672// This is a single pseudo instruction to make it re-materializable. Remove
2673// when we can do generalized remat.
2674let isReMaterializable = 1 in
2675def t2MOVi32imm : T2Ix2<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00002676 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002677 [(set GPR:$dst, (i32 imm:$src))]>;
Evan Chengb9803a82009-11-06 23:52:48 +00002678
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002679// ConstantPool, GlobalAddress, and JumpTable
2680def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
2681 Requires<[IsThumb2, DontUseMovt]>;
2682def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
2683def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
2684 Requires<[IsThumb2, UseMovt]>;
2685
2686def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2687 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
2688
Evan Chengb9803a82009-11-06 23:52:48 +00002689// Pseudo instruction that combines ldr from constpool and add pc. This should
2690// be expanded into two instructions late to allow if-conversion and
2691// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00002692let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00002693def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002694 NoItinerary, "${:comment} ldr.w\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
Evan Chengb9803a82009-11-06 23:52:48 +00002695 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
2696 imm:$cp))]>,
2697 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00002698
2699//===----------------------------------------------------------------------===//
2700// Move between special register and ARM core register -- for disassembly only
2701//
2702
2703// Rd = Instr{11-8}
2704def t2MRS : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, cpsr",
2705 [/* For disassembly only; pattern left blank */]> {
2706 let Inst{31-27} = 0b11110;
2707 let Inst{26} = 0;
2708 let Inst{25-21} = 0b11111;
2709 let Inst{20} = 0; // The R bit.
2710 let Inst{15-14} = 0b10;
2711 let Inst{12} = 0;
2712}
2713
2714// Rd = Instr{11-8}
2715def t2MRSsys : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, spsr",
2716 [/* For disassembly only; pattern left blank */]> {
2717 let Inst{31-27} = 0b11110;
2718 let Inst{26} = 0;
2719 let Inst{25-21} = 0b11111;
2720 let Inst{20} = 1; // The R bit.
2721 let Inst{15-14} = 0b10;
2722 let Inst{12} = 0;
2723}
2724
Johnny Chen23336552010-02-25 18:46:43 +00002725// Rn = Inst{19-16}
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002726def t2MSR : T2I<(outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, "msr",
2727 "\tcpsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002728 [/* For disassembly only; pattern left blank */]> {
2729 let Inst{31-27} = 0b11110;
2730 let Inst{26} = 0;
2731 let Inst{25-21} = 0b11100;
2732 let Inst{20} = 0; // The R bit.
2733 let Inst{15-14} = 0b10;
2734 let Inst{12} = 0;
2735}
2736
Johnny Chen23336552010-02-25 18:46:43 +00002737// Rn = Inst{19-16}
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002738def t2MSRsys : T2I<(outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, "msr",
2739 "\tspsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002740 [/* For disassembly only; pattern left blank */]> {
2741 let Inst{31-27} = 0b11110;
2742 let Inst{26} = 0;
2743 let Inst{25-21} = 0b11100;
2744 let Inst{20} = 1; // The R bit.
2745 let Inst{15-14} = 0b10;
2746 let Inst{12} = 0;
2747}