blob: 7fcd98c8c13cb1046c1d6ea5d799e438c4bc8ad7 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbach31b3e682008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000011//
12//===----------------------------------------------------------------------===//
13
Dan Gohmanf17a25c2007-07-18 16:29:46 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
Jim Grosbache2fda532009-11-09 00:11:35 +000020def SDT_VMOVDRR :
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Evan Chengc63e15e2008-11-11 02:11:05 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner3d254552008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Chengc63e15e2008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
Jim Grosbache2fda532009-11-09 00:11:35 +000031def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
33//===----------------------------------------------------------------------===//
Evan Cheng7c7a3ff2009-10-28 01:44:26 +000034// Operand Definitions.
35//
36
37
38def vfp_f32imm : Operand<f32>,
39 PatLeaf<(f32 fpimm), [{
40 return ARM::getVFPf32Imm(N->getValueAPF()) != -1;
41 }]> {
42 let PrintMethod = "printVFPf32ImmOperand";
43}
44
45def vfp_f64imm : Operand<f64>,
46 PatLeaf<(f64 fpimm), [{
47 return ARM::getVFPf64Imm(N->getValueAPF()) != -1;
48 }]> {
49 let PrintMethod = "printVFPf64ImmOperand";
50}
51
52
53//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054// Load / store Instructions.
55//
56
Evan Cheng2f6bfd42009-11-20 19:57:15 +000057let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Jim Grosbache2fda532009-11-09 00:11:35 +000058def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
59 IIC_fpLoad64, "vldr", ".64\t$dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060 [(set DPR:$dst, (load addrmode5:$addr))]>;
61
Jim Grosbache2fda532009-11-09 00:11:35 +000062def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
63 IIC_fpLoad32, "vldr", ".32\t$dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064 [(set SPR:$dst, (load addrmode5:$addr))]>;
Dan Gohman5574cc72008-12-03 18:15:48 +000065} // canFoldAsLoad
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
Jim Grosbache2fda532009-11-09 00:11:35 +000067def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
68 IIC_fpStore64, "vstr", ".64\t$src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069 [(store DPR:$src, addrmode5:$addr)]>;
70
Jim Grosbache2fda532009-11-09 00:11:35 +000071def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
72 IIC_fpStore32, "vstr", ".32\t$src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073 [(store SPR:$src, addrmode5:$addr)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074
75//===----------------------------------------------------------------------===//
76// Load / store multiple Instructions.
77//
78
Evan Cheng7c8d5ea2009-10-01 08:22:27 +000079let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Jim Grosbache2fda532009-11-09 00:11:35 +000080def VLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb,
David Goodwin35d49122009-09-21 20:52:17 +000081 variable_ops), IIC_fpLoadm,
Jim Grosbache2fda532009-11-09 00:11:35 +000082 "vldm${addr:submode}${p}\t${addr:base}, $wb",
Evan Chengbb786b32008-11-11 21:48:44 +000083 []> {
84 let Inst{20} = 1;
85}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
Jim Grosbache2fda532009-11-09 00:11:35 +000087def VLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb,
David Goodwin35d49122009-09-21 20:52:17 +000088 variable_ops), IIC_fpLoadm,
Jim Grosbache2fda532009-11-09 00:11:35 +000089 "vldm${addr:submode}${p}\t${addr:base}, $wb",
Evan Chengbb786b32008-11-11 21:48:44 +000090 []> {
91 let Inst{20} = 1;
92}
Evan Cheng7c8d5ea2009-10-01 08:22:27 +000093} // mayLoad, hasExtraDefRegAllocReq
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
Evan Cheng7c8d5ea2009-10-01 08:22:27 +000095let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbache2fda532009-11-09 00:11:35 +000096def VSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb,
David Goodwin35d49122009-09-21 20:52:17 +000097 variable_ops), IIC_fpStorem,
Jim Grosbache2fda532009-11-09 00:11:35 +000098 "vstm${addr:submode}${p}\t${addr:base}, $wb",
Evan Chengbb786b32008-11-11 21:48:44 +000099 []> {
100 let Inst{20} = 0;
101}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102
Jim Grosbache2fda532009-11-09 00:11:35 +0000103def VSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$wb,
David Goodwin35d49122009-09-21 20:52:17 +0000104 variable_ops), IIC_fpStorem,
Jim Grosbache2fda532009-11-09 00:11:35 +0000105 "vstm${addr:submode}${p}\t${addr:base}, $wb",
Evan Chengbb786b32008-11-11 21:48:44 +0000106 []> {
107 let Inst{20} = 0;
108}
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000109} // mayStore, hasExtraSrcRegAllocReq
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110
111// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
112
113//===----------------------------------------------------------------------===//
114// FP Binary Operations.
115//
116
Johnny Chenf363f2b2010-01-29 23:21:10 +0000117def VADDD : ADbI<0b11100, 0b11, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000118 IIC_fpALU64, "vadd", ".f64\t$dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
120
Johnny Chenf363f2b2010-01-29 23:21:10 +0000121def VADDS : ASbIn<0b11100, 0b11, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000122 IIC_fpALU32, "vadd", ".f32\t$dst, $a, $b",
David Goodwindd19ce42009-08-04 17:53:06 +0000123 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124
Evan Cheng11838a82008-11-12 07:18:38 +0000125// These are encoded as unary instructions.
Evan Chengdf6703e2009-07-20 02:12:31 +0000126let Defs = [FPSCR] in {
Johnny Chenf363f2b2010-01-29 23:21:10 +0000127def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins DPR:$a, DPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000128 IIC_fpCMP64, "vcmpe", ".f64\t$a, $b",
Evan Cheng11838a82008-11-12 07:18:38 +0000129 [(arm_cmpfp DPR:$a, DPR:$b)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130
Johnny Chenf363f2b2010-01-29 23:21:10 +0000131def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins SPR:$a, SPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000132 IIC_fpCMP32, "vcmpe", ".f32\t$a, $b",
Evan Cheng11838a82008-11-12 07:18:38 +0000133 [(arm_cmpfp SPR:$a, SPR:$b)]>;
Evan Chengdf6703e2009-07-20 02:12:31 +0000134}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135
Johnny Chenf363f2b2010-01-29 23:21:10 +0000136def VDIVD : ADbI<0b11101, 0b00, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000137 IIC_fpDIV64, "vdiv", ".f64\t$dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
139
Johnny Chenf363f2b2010-01-29 23:21:10 +0000140def VDIVS : ASbI<0b11101, 0b00, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000141 IIC_fpDIV32, "vdiv", ".f32\t$dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
143
Johnny Chenf363f2b2010-01-29 23:21:10 +0000144def VMULD : ADbI<0b11100, 0b10, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000145 IIC_fpMUL64, "vmul", ".f64\t$dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
147
Johnny Chenf363f2b2010-01-29 23:21:10 +0000148def VMULS : ASbIn<0b11100, 0b10, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000149 IIC_fpMUL32, "vmul", ".f32\t$dst, $a, $b",
David Goodwindd19ce42009-08-04 17:53:06 +0000150 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Jim Grosbache2fda532009-11-09 00:11:35 +0000151
Johnny Chenf363f2b2010-01-29 23:21:10 +0000152def VNMULD : ADbI<0b11100, 0b10, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000153 IIC_fpMUL64, "vnmul", ".f64\t$dst, $a, $b",
Johnny Chenf363f2b2010-01-29 23:21:10 +0000154 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155
Johnny Chenf363f2b2010-01-29 23:21:10 +0000156def VNMULS : ASbI<0b11100, 0b10, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000157 IIC_fpMUL32, "vnmul", ".f32\t$dst, $a, $b",
Johnny Chenf363f2b2010-01-29 23:21:10 +0000158 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159
160// Match reassociated forms only if not sign dependent rounding.
161def : Pat<(fmul (fneg DPR:$a), DPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000162 (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163def : Pat<(fmul (fneg SPR:$a), SPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000164 (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165
166
Johnny Chenf363f2b2010-01-29 23:21:10 +0000167def VSUBD : ADbI<0b11100, 0b11, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000168 IIC_fpALU64, "vsub", ".f64\t$dst, $a, $b",
Johnny Chenf363f2b2010-01-29 23:21:10 +0000169 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170
Johnny Chenf363f2b2010-01-29 23:21:10 +0000171def VSUBS : ASbIn<0b11100, 0b11, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000172 IIC_fpALU32, "vsub", ".f32\t$dst, $a, $b",
Johnny Chenf363f2b2010-01-29 23:21:10 +0000173 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174
175//===----------------------------------------------------------------------===//
176// FP Unary Operations.
177//
178
Johnny Chenf363f2b2010-01-29 23:21:10 +0000179def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000180 IIC_fpUNA64, "vabs", ".f64\t$dst, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181 [(set DPR:$dst, (fabs DPR:$a))]>;
182
Johnny Chenf363f2b2010-01-29 23:21:10 +0000183def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000184 IIC_fpUNA32, "vabs", ".f32\t$dst, $a",
David Goodwinbc7c05e2009-08-04 20:39:05 +0000185 [(set SPR:$dst, (fabs SPR:$a))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186
Evan Chengdf6703e2009-07-20 02:12:31 +0000187let Defs = [FPSCR] in {
Johnny Chenf363f2b2010-01-29 23:21:10 +0000188def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins DPR:$a),
Jim Grosbachcdc49802009-11-09 15:27:51 +0000189 IIC_fpCMP64, "vcmpe", ".f64\t$a, #0",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 [(arm_cmpfp0 DPR:$a)]>;
191
Johnny Chenf363f2b2010-01-29 23:21:10 +0000192def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins SPR:$a),
Jim Grosbachcdc49802009-11-09 15:27:51 +0000193 IIC_fpCMP32, "vcmpe", ".f32\t$a, #0",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 [(arm_cmpfp0 SPR:$a)]>;
Evan Chengdf6703e2009-07-20 02:12:31 +0000195}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196
Johnny Chenf363f2b2010-01-29 23:21:10 +0000197def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0, (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000198 IIC_fpCVTDS, "vcvt", ".f64.f32\t$dst, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000199 [(set DPR:$dst, (fextend SPR:$a))]>;
200
Evan Chengc63e15e2008-11-11 02:11:05 +0000201// Special case encoding: bits 11-8 is 0b1011.
Jim Grosbache2fda532009-11-09 00:11:35 +0000202def VCVTSD : VFPAI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
203 IIC_fpCVTSD, "vcvt", ".f32.f64\t$dst, $a",
David Goodwince9fbbe2009-07-10 17:03:29 +0000204 [(set SPR:$dst, (fround DPR:$a))]> {
Evan Chengc63e15e2008-11-11 02:11:05 +0000205 let Inst{27-23} = 0b11101;
206 let Inst{21-16} = 0b110111;
207 let Inst{11-8} = 0b1011;
Johnny Chenf363f2b2010-01-29 23:21:10 +0000208 let Inst{7-6} = 0b11;
209 let Inst{4} = 0;
Evan Chengc63e15e2008-11-11 02:11:05 +0000210}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211
Evan Chengd97d7142009-06-12 20:46:18 +0000212let neverHasSideEffects = 1 in {
Johnny Chenf363f2b2010-01-29 23:21:10 +0000213def VMOVD: ADuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000214 IIC_fpUNA64, "vmov", ".f64\t$dst, $a", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215
Johnny Chenf363f2b2010-01-29 23:21:10 +0000216def VMOVS: ASuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000217 IIC_fpUNA32, "vmov", ".f32\t$dst, $a", []>;
Evan Chengd97d7142009-06-12 20:46:18 +0000218} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219
Johnny Chenf363f2b2010-01-29 23:21:10 +0000220def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000221 IIC_fpUNA64, "vneg", ".f64\t$dst, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000222 [(set DPR:$dst, (fneg DPR:$a))]>;
223
Johnny Chenf363f2b2010-01-29 23:21:10 +0000224def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000225 IIC_fpUNA32, "vneg", ".f32\t$dst, $a",
David Goodwinbc7c05e2009-08-04 20:39:05 +0000226 [(set SPR:$dst, (fneg SPR:$a))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227
Johnny Chenf363f2b2010-01-29 23:21:10 +0000228def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000229 IIC_fpSQRT64, "vsqrt", ".f64\t$dst, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 [(set DPR:$dst, (fsqrt DPR:$a))]>;
231
Johnny Chenf363f2b2010-01-29 23:21:10 +0000232def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000233 IIC_fpSQRT32, "vsqrt", ".f32\t$dst, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 [(set SPR:$dst, (fsqrt SPR:$a))]>;
235
236//===----------------------------------------------------------------------===//
237// FP <-> GPR Copies. Int <-> FP Conversions.
238//
239
Jim Grosbache2fda532009-11-09 00:11:35 +0000240def VMOVRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
241 IIC_VMOVSI, "vmov", "\t$dst, $src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000242 [(set GPR:$dst, (bitconvert SPR:$src))]>;
243
Jim Grosbache2fda532009-11-09 00:11:35 +0000244def VMOVSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
245 IIC_VMOVIS, "vmov", "\t$dst, $src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 [(set SPR:$dst, (bitconvert GPR:$src))]>;
247
Jim Grosbache2fda532009-11-09 00:11:35 +0000248def VMOVRRD : AVConv3I<0b11000101, 0b1011,
Evan Chengb43a20e2009-10-01 01:33:39 +0000249 (outs GPR:$wb, GPR:$dst2), (ins DPR:$src),
Jim Grosbache2fda532009-11-09 00:11:35 +0000250 IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src",
Johnny Chen92a90ab2010-02-05 18:04:58 +0000251 [/* FIXME: Can't write pattern for multiple result instr*/]> {
252 let Inst{7-6} = 0b00;
253}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254
Johnny Chenbbe77262010-02-08 17:26:09 +0000255def VMOVRRS : AVConv3I<0b11000101, 0b1010,
256 (outs GPR:$wb, GPR:$dst2), (ins SPR:$src1, SPR:$src2),
257 IIC_VMOVDI, "vmov", "\t$wb, $dst2, $src1, $src2",
258 [/* For disassembly only; pattern left blank */]> {
259 let Inst{7-6} = 0b00;
260}
261
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262// FMDHR: GPR -> SPR
263// FMDLR: GPR -> SPR
264
Jim Grosbache2fda532009-11-09 00:11:35 +0000265def VMOVDRR : AVConv5I<0b11000100, 0b1011,
Evan Cheng74165932008-12-11 22:02:02 +0000266 (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Jim Grosbache2fda532009-11-09 00:11:35 +0000267 IIC_VMOVID, "vmov", "\t$dst, $src1, $src2",
Johnny Chen92a90ab2010-02-05 18:04:58 +0000268 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]> {
269 let Inst{7-6} = 0b00;
270}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271
Johnny Chenbbe77262010-02-08 17:26:09 +0000272def VMOVSRR : AVConv5I<0b11000100, 0b1010,
273 (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2),
274 IIC_VMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2",
275 [/* For disassembly only; pattern left blank */]> {
276 let Inst{7-6} = 0b00;
277}
278
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279// FMRDH: SPR -> GPR
280// FMRDL: SPR -> GPR
281// FMRRS: SPR -> GPR
282// FMRX : SPR system reg -> GPR
283
284// FMSRR: GPR -> SPR
285
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286// FMXR: GPR -> VFP Sstem reg
287
288
289// Int to FP:
290
Johnny Chenf363f2b2010-01-29 23:21:10 +0000291def VSITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
292 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000293 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000294 [(set DPR:$dst, (arm_sitof SPR:$a))]> {
Johnny Chenf363f2b2010-01-29 23:21:10 +0000295 let Inst{7} = 1; // s32
Evan Cheng9d3cc182008-11-11 19:40:26 +0000296}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297
Johnny Chenf363f2b2010-01-29 23:21:10 +0000298def VSITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
299 (outs SPR:$dst),(ins SPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000300 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000301 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
Johnny Chenf363f2b2010-01-29 23:21:10 +0000302 let Inst{7} = 1; // s32
Evan Cheng9d3cc182008-11-11 19:40:26 +0000303}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304
Johnny Chenf363f2b2010-01-29 23:21:10 +0000305def VUITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
306 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000307 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a",
Johnny Chenf363f2b2010-01-29 23:21:10 +0000308 [(set DPR:$dst, (arm_uitof SPR:$a))]> {
309 let Inst{7} = 0; // u32
310}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311
Johnny Chenf363f2b2010-01-29 23:21:10 +0000312def VUITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
313 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000314 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a",
Johnny Chenf363f2b2010-01-29 23:21:10 +0000315 [(set SPR:$dst, (arm_uitof SPR:$a))]> {
316 let Inst{7} = 0; // u32
317}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318
319// FP to Int:
320// Always set Z bit in the instruction, i.e. "round towards zero" variants.
321
Johnny Chenf363f2b2010-01-29 23:21:10 +0000322def VTOSIZD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000323 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000324 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000325 [(set SPR:$dst, (arm_ftosi DPR:$a))]> {
326 let Inst{7} = 1; // Z bit
327}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328
Johnny Chenf363f2b2010-01-29 23:21:10 +0000329def VTOSIZS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
David Goodwin4b358db2009-08-10 22:17:39 +0000330 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000331 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000332 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
333 let Inst{7} = 1; // Z bit
334}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335
Johnny Chenf363f2b2010-01-29 23:21:10 +0000336def VTOUIZD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000337 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000338 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000339 [(set SPR:$dst, (arm_ftoui DPR:$a))]> {
340 let Inst{7} = 1; // Z bit
341}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342
Johnny Chenf363f2b2010-01-29 23:21:10 +0000343def VTOUIZS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
David Goodwin4b358db2009-08-10 22:17:39 +0000344 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache2fda532009-11-09 00:11:35 +0000345 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000346 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
347 let Inst{7} = 1; // Z bit
348}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349
350//===----------------------------------------------------------------------===//
351// FP FMA Operations.
352//
353
Johnny Chenf363f2b2010-01-29 23:21:10 +0000354def VMLAD : ADbI<0b11100, 0b00, 0, 0,
355 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000356 IIC_fpMAC64, "vmla", ".f64\t$dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
358 RegConstraint<"$dstin = $dst">;
359
Johnny Chenf363f2b2010-01-29 23:21:10 +0000360def VMLAS : ASbIn<0b11100, 0b00, 0, 0,
361 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000362 IIC_fpMAC32, "vmla", ".f32\t$dst, $a, $b",
David Goodwindd19ce42009-08-04 17:53:06 +0000363 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
364 RegConstraint<"$dstin = $dst">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365
Johnny Chenf363f2b2010-01-29 23:21:10 +0000366def VNMLSD : ADbI<0b11100, 0b01, 0, 0,
367 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000368 IIC_fpMAC64, "vnmls", ".f64\t$dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
370 RegConstraint<"$dstin = $dst">;
371
Johnny Chenf363f2b2010-01-29 23:21:10 +0000372def VNMLSS : ASbI<0b11100, 0b01, 0, 0,
373 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000374 IIC_fpMAC32, "vnmls", ".f32\t$dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
376 RegConstraint<"$dstin = $dst">;
377
Johnny Chenf363f2b2010-01-29 23:21:10 +0000378def VMLSD : ADbI<0b11100, 0b00, 1, 0,
379 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000380 IIC_fpMAC64, "vmls", ".f64\t$dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000381 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Johnny Chenf363f2b2010-01-29 23:21:10 +0000382 RegConstraint<"$dstin = $dst">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383
Johnny Chenf363f2b2010-01-29 23:21:10 +0000384def VMLSS : ASbIn<0b11100, 0b00, 1, 0,
385 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000386 IIC_fpMAC32, "vmls", ".f32\t$dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chenf363f2b2010-01-29 23:21:10 +0000388 RegConstraint<"$dstin = $dst">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389
David Goodwinf31748c2009-08-04 18:44:29 +0000390def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, DPR:$b)),
Jim Grosbache2fda532009-11-09 00:11:35 +0000391 (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinf31748c2009-08-04 18:44:29 +0000392def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)),
Jim Grosbache2fda532009-11-09 00:11:35 +0000393 (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinf31748c2009-08-04 18:44:29 +0000394
Johnny Chenf363f2b2010-01-29 23:21:10 +0000395def VNMLAD : ADbI<0b11100, 0b01, 1, 0,
396 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000397 IIC_fpMAC64, "vnmla", ".f64\t$dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Johnny Chenf363f2b2010-01-29 23:21:10 +0000399 RegConstraint<"$dstin = $dst">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400
Johnny Chenf363f2b2010-01-29 23:21:10 +0000401def VNMLAS : ASbI<0b11100, 0b01, 1, 0,
402 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache2fda532009-11-09 00:11:35 +0000403 IIC_fpMAC32, "vnmla", ".f32\t$dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chenf363f2b2010-01-29 23:21:10 +0000405 RegConstraint<"$dstin = $dst">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406
407//===----------------------------------------------------------------------===//
408// FP Conditional moves.
409//
410
Johnny Chenf363f2b2010-01-29 23:21:10 +0000411def VMOVDcc : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000412 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache2fda532009-11-09 00:11:35 +0000413 IIC_fpUNA64, "vmov", ".f64\t$dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
415 RegConstraint<"$false = $dst">;
416
Johnny Chenf363f2b2010-01-29 23:21:10 +0000417def VMOVScc : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000418 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache2fda532009-11-09 00:11:35 +0000419 IIC_fpUNA32, "vmov", ".f32\t$dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
421 RegConstraint<"$false = $dst">;
422
Johnny Chenf363f2b2010-01-29 23:21:10 +0000423def VNEGDcc : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000424 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache2fda532009-11-09 00:11:35 +0000425 IIC_fpUNA64, "vneg", ".f64\t$dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
427 RegConstraint<"$false = $dst">;
428
Johnny Chenf363f2b2010-01-29 23:21:10 +0000429def VNEGScc : ASuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000430 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache2fda532009-11-09 00:11:35 +0000431 IIC_fpUNA32, "vneg", ".f32\t$dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
433 RegConstraint<"$false = $dst">;
Evan Cheng9d3cc182008-11-11 19:40:26 +0000434
435
436//===----------------------------------------------------------------------===//
437// Misc.
438//
439
Evan Cheng979c7ab2009-11-10 19:44:56 +0000440// APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags
441// to APSR.
Evan Chengdf6703e2009-07-20 02:12:31 +0000442let Defs = [CPSR], Uses = [FPSCR] in
Jim Grosbache2fda532009-11-09 00:11:35 +0000443def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs",
Jim Grosbach0b6f9872009-11-13 01:17:22 +0000444 "\tapsr_nzcv, fpscr",
Evan Chengc1db4e52009-10-27 00:20:49 +0000445 [(arm_fmstat)]> {
Evan Chengbb786b32008-11-11 21:48:44 +0000446 let Inst{27-20} = 0b11101111;
447 let Inst{19-16} = 0b0001;
448 let Inst{15-12} = 0b1111;
449 let Inst{11-8} = 0b1010;
450 let Inst{7} = 0;
451 let Inst{4} = 1;
452}
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000453
454
455// Materialize FP immediates. VFP3 only.
Jim Grosbache2fda532009-11-09 00:11:35 +0000456let isReMaterializable = 1 in {
457def FCONSTD : VFPAI<(outs DPR:$dst), (ins vfp_f64imm:$imm),
458 VFPMiscFrm, IIC_VMOVImm,
Evan Cheng9f433ab2009-11-24 01:05:23 +0000459 "vmov", ".f64\t$dst, $imm",
Jim Grosbache2fda532009-11-09 00:11:35 +0000460 [(set DPR:$dst, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
461 let Inst{27-23} = 0b11101;
462 let Inst{21-20} = 0b11;
463 let Inst{11-9} = 0b101;
464 let Inst{8} = 1;
465 let Inst{7-4} = 0b0000;
466}
467
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000468def FCONSTS : VFPAI<(outs SPR:$dst), (ins vfp_f32imm:$imm),
469 VFPMiscFrm, IIC_VMOVImm,
Evan Cheng9f433ab2009-11-24 01:05:23 +0000470 "vmov", ".f32\t$dst, $imm",
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000471 [(set SPR:$dst, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
472 let Inst{27-23} = 0b11101;
473 let Inst{21-20} = 0b11;
474 let Inst{11-9} = 0b101;
475 let Inst{8} = 0;
476 let Inst{7-4} = 0b0000;
477}
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000478}