blob: fa467693bcf28616437893aff2e21e8fed67b83c [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
41using namespace llvm;
42
Evan Cheng2aea0b42008-04-25 19:11:04 +000043// Forward declarations.
Dan Gohman8181bd12008-07-27 21:46:04 +000044static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
Evan Cheng2aea0b42008-04-25 19:11:04 +000045
Dan Gohmanb41dfba2008-05-14 01:58:56 +000046X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 : TargetLowering(TM) {
48 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000049 X86ScalarSSEf64 = Subtarget->hasSSE2();
50 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000052
Chris Lattnerdec9cb52008-01-24 08:07:48 +000053 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000056 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58 // Set up the TargetLowering object.
59
60 // X86 is weird, it always uses i8 for shift amounts and setcc results.
61 setShiftAmountType(MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 setSetCCResultContents(ZeroOrOneSetCCResult);
63 setSchedulingPreference(SchedulingForRegPressure);
64 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
65 setStackPointerRegisterToSaveRestore(X86StackPtr);
66
67 if (Subtarget->isTargetDarwin()) {
68 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
69 setUseUnderscoreSetJmp(false);
70 setUseUnderscoreLongJmp(false);
71 } else if (Subtarget->isTargetMingw()) {
72 // MS runtime is weird: it exports _setjmp, but longjmp!
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(false);
75 } else {
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(true);
78 }
79
80 // Set up the register classes.
81 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
84 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
86
Evan Cheng08c171a2008-10-14 21:26:46 +000087 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088
Chris Lattner3bc08502008-01-17 19:59:44 +000089 // We don't accept any truncstore of integer registers.
90 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
92 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
93 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
94 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng71343822008-10-15 02:05:31 +000095 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
96
97 // SETOEQ and SETUNE require checking two conditions.
98 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
99 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
100 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
101 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
102 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
103 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000104
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
106 // operation.
107 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
108 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
109 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
110
111 if (Subtarget->is64Bit()) {
112 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
114 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000115 if (X86ScalarSSEf64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
117 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
118 else
119 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
120 }
121
122 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
123 // this operation.
124 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
125 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
126 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000127 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000129 // f32 and f64 cases are Legal, f80 case is not
130 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
131 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
133 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
134 }
135
Dale Johannesen958b08b2007-09-19 23:55:34 +0000136 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
137 // are Legal, f80 is custom lowered.
138 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
139 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140
141 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
142 // this operation.
143 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
144 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
145
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000146 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000148 // f32 and f64 cases are Legal, f80 case is not
149 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150 } else {
151 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
152 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
153 }
154
155 // Handle FP_TO_UINT by promoting the destination to a larger signed
156 // conversion.
157 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
158 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
159 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
160
161 if (Subtarget->is64Bit()) {
162 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
163 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
164 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000165 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166 // Expand FP_TO_UINT into a select.
167 // FIXME: We would like to use a Custom expander here eventually to do
168 // the optimal thing for SSE vs. the default expansion in the legalizer.
169 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
170 else
171 // With SSE3 we can use fisttpll to convert to a signed i64.
172 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
173 }
174
175 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000176 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
178 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
179 }
180
Dan Gohman8450d862008-02-18 19:34:53 +0000181 // Scalar integer divide and remainder are lowered to use operations that
182 // produce two results, to match the available instructions. This exposes
183 // the two-result form to trivial CSE, which is able to combine x/y and x%y
184 // into a single instruction.
185 //
186 // Scalar integer multiply-high is also lowered to use two-result
187 // operations, to match the available instructions. However, plain multiply
188 // (low) operations are left as Legal, as there are single-result
189 // instructions for this in x86. Using the two-result multiply instructions
190 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000191 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
192 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
193 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
194 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
195 setOperationAction(ISD::SREM , MVT::i8 , Expand);
196 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000197 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
198 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
199 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
200 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
201 setOperationAction(ISD::SREM , MVT::i16 , Expand);
202 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000203 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
204 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
205 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
206 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
207 setOperationAction(ISD::SREM , MVT::i32 , Expand);
208 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000209 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
210 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
211 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
212 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
213 setOperationAction(ISD::SREM , MVT::i64 , Expand);
214 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000215
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
217 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
218 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
219 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000221 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
222 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
223 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
225 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000226 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000228 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000229 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000230
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000232 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
233 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000235 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
236 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000238 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
239 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240 if (Subtarget->is64Bit()) {
241 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000242 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
243 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000244 }
245
246 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
247 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
248
249 // These should be promoted to a larger select which is supported.
250 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
251 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
252 // X86 wants to expand cmov itself.
253 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
254 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
255 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
256 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000257 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
259 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
260 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
261 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
262 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000263 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 if (Subtarget->is64Bit()) {
265 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
266 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
267 }
268 // X86 ret instruction may pop stack.
269 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000270 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271
272 // Darwin ABI issue.
273 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
274 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
275 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
276 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000277 if (Subtarget->is64Bit())
278 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000279 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 if (Subtarget->is64Bit()) {
281 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
282 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
283 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000284 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 }
286 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
287 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
288 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
289 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000290 if (Subtarget->is64Bit()) {
291 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
292 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
293 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
294 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295
Evan Cheng8d51ab32008-03-10 19:38:10 +0000296 if (Subtarget->hasSSE1())
297 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000298
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000299 if (!Subtarget->hasSSE2())
300 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
301
Mon P Wang078a62d2008-05-05 19:05:59 +0000302 // Expand certain atomics
Dale Johannesenbc187662008-08-28 02:44:49 +0000303 setOperationAction(ISD::ATOMIC_CMP_SWAP_8 , MVT::i8, Custom);
304 setOperationAction(ISD::ATOMIC_CMP_SWAP_16, MVT::i16, Custom);
305 setOperationAction(ISD::ATOMIC_CMP_SWAP_32, MVT::i32, Custom);
306 setOperationAction(ISD::ATOMIC_CMP_SWAP_64, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000307
Dale Johannesen9011d872008-09-29 22:25:26 +0000308 setOperationAction(ISD::ATOMIC_LOAD_SUB_8 , MVT::i8, Custom);
309 setOperationAction(ISD::ATOMIC_LOAD_SUB_16, MVT::i16, Custom);
310 setOperationAction(ISD::ATOMIC_LOAD_SUB_32, MVT::i32, Custom);
311 setOperationAction(ISD::ATOMIC_LOAD_SUB_64, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000312
Dale Johannesenf160d802008-10-02 18:53:47 +0000313 if (!Subtarget->is64Bit()) {
314 setOperationAction(ISD::ATOMIC_LOAD_ADD_64, MVT::i64, Custom);
315 setOperationAction(ISD::ATOMIC_LOAD_SUB_64, MVT::i64, Custom);
316 setOperationAction(ISD::ATOMIC_LOAD_AND_64, MVT::i64, Custom);
317 setOperationAction(ISD::ATOMIC_LOAD_OR_64, MVT::i64, Custom);
318 setOperationAction(ISD::ATOMIC_LOAD_XOR_64, MVT::i64, Custom);
319 setOperationAction(ISD::ATOMIC_LOAD_NAND_64, MVT::i64, Custom);
320 setOperationAction(ISD::ATOMIC_SWAP_64, MVT::i64, Custom);
321 }
322
Dan Gohman472d12c2008-06-30 20:59:49 +0000323 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
324 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 // FIXME - use subtarget debug flags
326 if (!Subtarget->isTargetDarwin() &&
327 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000328 !Subtarget->isTargetCygMing()) {
329 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
330 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
331 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332
333 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
334 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
335 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
336 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
337 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 setExceptionPointerRegister(X86::RAX);
339 setExceptionSelectorRegister(X86::RDX);
340 } else {
341 setExceptionPointerRegister(X86::EAX);
342 setExceptionSelectorRegister(X86::EDX);
343 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000344 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000345 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
346
Duncan Sands7407a9f2007-09-11 14:10:23 +0000347 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000348
Chris Lattner56b941f2008-01-15 21:58:22 +0000349 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000350
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
352 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000354 if (Subtarget->is64Bit()) {
355 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000357 } else {
358 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000360 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361
362 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
363 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
364 if (Subtarget->is64Bit())
365 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
366 if (Subtarget->isTargetCygMing())
367 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
368 else
369 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
370
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000371 if (X86ScalarSSEf64) {
372 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 // Set up the FP register classes.
374 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
375 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
376
377 // Use ANDPD to simulate FABS.
378 setOperationAction(ISD::FABS , MVT::f64, Custom);
379 setOperationAction(ISD::FABS , MVT::f32, Custom);
380
381 // Use XORP to simulate FNEG.
382 setOperationAction(ISD::FNEG , MVT::f64, Custom);
383 setOperationAction(ISD::FNEG , MVT::f32, Custom);
384
385 // Use ANDPD and ORPD to simulate FCOPYSIGN.
386 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
387 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
388
389 // We don't support sin/cos/fmod
390 setOperationAction(ISD::FSIN , MVT::f64, Expand);
391 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 setOperationAction(ISD::FSIN , MVT::f32, Expand);
393 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394
395 // Expand FP immediates into loads from the stack, except for the special
396 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000397 addLegalFPImmediate(APFloat(+0.0)); // xorpd
398 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000399
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000400 // Floating truncations from f80 and extensions to f80 go through memory.
401 // If optimizing, we lie about this though and handle it in
402 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
403 if (Fast) {
404 setConvertAction(MVT::f32, MVT::f80, Expand);
405 setConvertAction(MVT::f64, MVT::f80, Expand);
406 setConvertAction(MVT::f80, MVT::f32, Expand);
407 setConvertAction(MVT::f80, MVT::f64, Expand);
408 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000409 } else if (X86ScalarSSEf32) {
410 // Use SSE for f32, x87 for f64.
411 // Set up the FP register classes.
412 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
413 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
414
415 // Use ANDPS to simulate FABS.
416 setOperationAction(ISD::FABS , MVT::f32, Custom);
417
418 // Use XORP to simulate FNEG.
419 setOperationAction(ISD::FNEG , MVT::f32, Custom);
420
421 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
422
423 // Use ANDPS and ORPS to simulate FCOPYSIGN.
424 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
425 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
426
427 // We don't support sin/cos/fmod
428 setOperationAction(ISD::FSIN , MVT::f32, Expand);
429 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000430
Nate Begemane2ba64f2008-02-14 08:57:00 +0000431 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000432 addLegalFPImmediate(APFloat(+0.0f)); // xorps
433 addLegalFPImmediate(APFloat(+0.0)); // FLD0
434 addLegalFPImmediate(APFloat(+1.0)); // FLD1
435 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
436 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
437
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000438 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
439 // this though and handle it in InstructionSelectPreprocess so that
440 // dagcombine2 can hack on these.
441 if (Fast) {
442 setConvertAction(MVT::f32, MVT::f64, Expand);
443 setConvertAction(MVT::f32, MVT::f80, Expand);
444 setConvertAction(MVT::f80, MVT::f32, Expand);
445 setConvertAction(MVT::f64, MVT::f32, Expand);
446 // And x87->x87 truncations also.
447 setConvertAction(MVT::f80, MVT::f64, Expand);
448 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000449
450 if (!UnsafeFPMath) {
451 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
452 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
453 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000455 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456 // Set up the FP register classes.
457 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
458 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
459
460 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
461 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
462 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
463 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000464
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000465 // Floating truncations go through memory. If optimizing, we lie about
466 // this though and handle it in InstructionSelectPreprocess so that
467 // dagcombine2 can hack on these.
468 if (Fast) {
469 setConvertAction(MVT::f80, MVT::f32, Expand);
470 setConvertAction(MVT::f64, MVT::f32, Expand);
471 setConvertAction(MVT::f80, MVT::f64, Expand);
472 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473
474 if (!UnsafeFPMath) {
475 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
476 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
477 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000478 addLegalFPImmediate(APFloat(+0.0)); // FLD0
479 addLegalFPImmediate(APFloat(+1.0)); // FLD1
480 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
481 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000482 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
483 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
484 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
485 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 }
487
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000488 // Long double always uses X87.
489 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000490 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000492 {
Dale Johannesen6e547b42008-10-09 23:00:39 +0000493 bool ignored;
Chris Lattnerdd867392008-01-27 06:19:31 +0000494 APFloat TmpFlt(+0.0);
Dale Johannesen6e547b42008-10-09 23:00:39 +0000495 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
496 &ignored);
Chris Lattnerdd867392008-01-27 06:19:31 +0000497 addLegalFPImmediate(TmpFlt); // FLD0
498 TmpFlt.changeSign();
499 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
500 APFloat TmpFlt2(+1.0);
Dale Johannesen6e547b42008-10-09 23:00:39 +0000501 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
502 &ignored);
Chris Lattnerdd867392008-01-27 06:19:31 +0000503 addLegalFPImmediate(TmpFlt2); // FLD1
504 TmpFlt2.changeSign();
505 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
506 }
507
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000508 if (!UnsafeFPMath) {
509 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
510 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
511 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000512
Dan Gohman2f7b1982007-10-11 23:21:31 +0000513 // Always use a library call for pow.
514 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
515 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
516 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
517
Dale Johannesen92b33082008-09-04 00:47:13 +0000518 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000519 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000520 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000521 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000522 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
523
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000524 // First set operation action for all vector types to expand. Then we
525 // will selectively turn on ones that can be effectively codegen'd.
526 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
527 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000528 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000541 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
543 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000544 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesen177edff2008-09-10 17:31:40 +0000566 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571 }
572
573 if (Subtarget->hasMMX()) {
574 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
575 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
576 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000577 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
579
580 // FIXME: add MMX packed arithmetics
581
582 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
583 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
584 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
585 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
586
587 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
588 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
589 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000590 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591
592 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
593 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
594
595 setOperationAction(ISD::AND, MVT::v8i8, Promote);
596 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
597 setOperationAction(ISD::AND, MVT::v4i16, Promote);
598 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
599 setOperationAction(ISD::AND, MVT::v2i32, Promote);
600 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
601 setOperationAction(ISD::AND, MVT::v1i64, Legal);
602
603 setOperationAction(ISD::OR, MVT::v8i8, Promote);
604 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
605 setOperationAction(ISD::OR, MVT::v4i16, Promote);
606 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
607 setOperationAction(ISD::OR, MVT::v2i32, Promote);
608 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
609 setOperationAction(ISD::OR, MVT::v1i64, Legal);
610
611 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
612 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
613 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
614 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
615 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
616 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
617 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
618
619 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
620 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
621 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
622 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
623 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
624 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000625 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
626 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
628
629 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
630 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
631 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000632 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
634
635 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
636 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
637 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
638 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
639
Evan Cheng759fe022008-07-22 18:39:19 +0000640 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
642 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000644
645 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 }
647
648 if (Subtarget->hasSSE1()) {
649 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
650
651 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
652 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
653 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
654 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
655 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
656 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
658 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
659 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
660 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
661 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000662 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 }
664
665 if (Subtarget->hasSSE2()) {
666 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
667 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
668 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
669 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
670 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
671
672 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
673 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
674 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
675 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
676 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
677 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
678 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
679 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
680 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
681 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
682 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
683 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
684 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
685 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
686 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687
Nate Begeman03605a02008-07-17 16:51:19 +0000688 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000692
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
694 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
696 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
698
699 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000700 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
701 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000702 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000703 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000704 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000705 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
706 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
707 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 }
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
710 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
711 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
712 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000715 if (Subtarget->is64Bit()) {
716 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000717 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000718 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719
720 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
721 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000722 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
723 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
724 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
725 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
726 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
727 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
728 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
729 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
730 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
731 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 }
733
Chris Lattner3bc08502008-01-17 19:59:44 +0000734 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000735
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 // Custom lower v2i64 and v2f64 selects.
737 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
738 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
739 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
740 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000741
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000743
744 if (Subtarget->hasSSE41()) {
745 // FIXME: Do we need to handle scalar-to-vector here?
746 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Dan Gohmane3731f52008-05-23 17:49:40 +0000747 setOperationAction(ISD::MUL, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000748
749 // i8 and i16 vectors are custom , because the source register and source
750 // source memory operand types are not the same width. f32 vectors are
751 // custom since the immediate controlling the insert encodes additional
752 // information.
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
757
758 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
759 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
760 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
Evan Cheng6c249332008-03-24 21:52:23 +0000761 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000762
763 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000764 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
765 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000766 }
767 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768
Nate Begeman03605a02008-07-17 16:51:19 +0000769 if (Subtarget->hasSSE42()) {
770 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
771 }
772
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773 // We want to custom lower some of our intrinsics.
774 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
775
776 // We have target-specific dag combine patterns for the following nodes:
777 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000778 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000780 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781
782 computeRegisterProperties();
783
784 // FIXME: These should be based on subtarget info. Plus, the values should
785 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000786 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
787 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
788 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000790 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791}
792
Scott Michel502151f2008-03-10 15:42:14 +0000793
Dan Gohman8181bd12008-07-27 21:46:04 +0000794MVT X86TargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000795 return MVT::i8;
796}
797
798
Evan Cheng5a67b812008-01-23 23:17:41 +0000799/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
800/// the desired ByVal argument alignment.
801static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
802 if (MaxAlign == 16)
803 return;
804 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
805 if (VTy->getBitWidth() == 128)
806 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000807 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
808 unsigned EltAlign = 0;
809 getMaxByValAlign(ATy->getElementType(), EltAlign);
810 if (EltAlign > MaxAlign)
811 MaxAlign = EltAlign;
812 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
813 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
814 unsigned EltAlign = 0;
815 getMaxByValAlign(STy->getElementType(i), EltAlign);
816 if (EltAlign > MaxAlign)
817 MaxAlign = EltAlign;
818 if (MaxAlign == 16)
819 break;
820 }
821 }
822 return;
823}
824
825/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
826/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000827/// that contain SSE vectors are placed at 16-byte boundaries while the rest
828/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000829unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000830 if (Subtarget->is64Bit()) {
831 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000832 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000833 if (TyAlign > 8)
834 return TyAlign;
835 return 8;
836 }
837
Evan Cheng5a67b812008-01-23 23:17:41 +0000838 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000839 if (Subtarget->hasSSE1())
840 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000841 return Align;
842}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843
Evan Cheng8c590372008-05-15 08:39:06 +0000844/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000845/// and store operations as a result of memset, memcpy, and memmove
846/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000847/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000848MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000849X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
850 bool isSrcConst, bool isSrcStr) const {
851 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
852 return MVT::v4i32;
853 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
854 return MVT::v4f32;
855 if (Subtarget->is64Bit() && Size >= 8)
856 return MVT::i64;
857 return MVT::i32;
858}
859
860
Evan Cheng6fb06762007-11-09 01:32:10 +0000861/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
862/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000863SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000864 SelectionDAG &DAG) const {
865 if (usesGlobalOffsetTable())
866 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
867 if (!Subtarget->isPICStyleRIPRel())
868 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
869 return Table;
870}
871
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872//===----------------------------------------------------------------------===//
873// Return Value Calling Convention Implementation
874//===----------------------------------------------------------------------===//
875
876#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000877
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000879SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
881
882 SmallVector<CCValAssign, 16> RVLocs;
883 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
884 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
885 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000886 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000887
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 // If this is the first return lowered for this function, add the regs to the
889 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000890 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 for (unsigned i = 0; i != RVLocs.size(); ++i)
892 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000893 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000895 SDValue Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000897 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000898 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000899 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000900 SDValue TailCall = Chain;
901 SDValue TargetAddress = TailCall.getOperand(1);
902 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000903 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +0000904 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000905 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendlingfef06052008-09-16 21:48:12 +0000906 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000907 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
908 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000909 assert(StackAdjustment.getOpcode() == ISD::Constant &&
910 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000911
Dan Gohman8181bd12008-07-27 21:46:04 +0000912 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000913 Operands.push_back(Chain.getOperand(0));
914 Operands.push_back(TargetAddress);
915 Operands.push_back(StackAdjustment);
916 // Copy registers used by the call. Last operand is a flag so it is not
917 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000918 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000919 Operands.push_back(Chain.getOperand(i));
920 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000921 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
922 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000923 }
924
925 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000926 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000927
Dan Gohman8181bd12008-07-27 21:46:04 +0000928 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000929 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
930 // Operand #1 = Bytes To Pop
931 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
932
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000934 for (unsigned i = 0; i != RVLocs.size(); ++i) {
935 CCValAssign &VA = RVLocs[i];
936 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000937 SDValue ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938
Chris Lattnerb56cc342008-03-11 03:23:40 +0000939 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
940 // the RET instruction and handled by the FP Stackifier.
941 if (RVLocs[i].getLocReg() == X86::ST0 ||
942 RVLocs[i].getLocReg() == X86::ST1) {
943 // If this is a copy from an xmm register to ST(0), use an FPExtend to
944 // change the value to the FP stack register class.
945 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
946 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
947 RetOps.push_back(ValToCopy);
948 // Don't emit a copytoreg.
949 continue;
950 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000951
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000952 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953 Flag = Chain.getValue(1);
954 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000955
956 // The x86-64 ABI for returning structs by value requires that we copy
957 // the sret argument into %rax for the return. We saved the argument into
958 // a virtual register in the entry block, so now we copy the value out
959 // and into %rax.
960 if (Subtarget->is64Bit() &&
961 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
962 MachineFunction &MF = DAG.getMachineFunction();
963 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
964 unsigned Reg = FuncInfo->getSRetReturnReg();
965 if (!Reg) {
966 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
967 FuncInfo->setSRetReturnReg(Reg);
968 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000969 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000970
971 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
972 Flag = Chain.getValue(1);
973 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974
Chris Lattnerb56cc342008-03-11 03:23:40 +0000975 RetOps[0] = Chain; // Update chain.
976
977 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +0000978 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +0000979 RetOps.push_back(Flag);
980
981 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982}
983
984
985/// LowerCallResult - Lower the result values of an ISD::CALL into the
986/// appropriate copies out of appropriate physical registers. This assumes that
987/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
988/// being lowered. The returns a SDNode with the same number of values as the
989/// ISD::CALL.
990SDNode *X86TargetLowering::
Dan Gohman705e3f72008-09-13 01:54:27 +0000991LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992 unsigned CallingConv, SelectionDAG &DAG) {
993
994 // Assign locations to each value returned by this call.
995 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman705e3f72008-09-13 01:54:27 +0000996 bool isVarArg = TheCall->isVarArg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
998 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
999
Dan Gohman8181bd12008-07-27 21:46:04 +00001000 SmallVector<SDValue, 8> ResultVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001
1002 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001003 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +00001004 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001005
1006 // If this is a call to a function that returns an fp value on the floating
1007 // point stack, but where we prefer to use the value in xmm registers, copy
1008 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Mon P Wang73a2c152008-08-21 19:54:16 +00001009 if ((RVLocs[i].getLocReg() == X86::ST0 ||
1010 RVLocs[i].getLocReg() == X86::ST1) &&
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001011 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
1012 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001015 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
1016 CopyVT, InFlag).getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00001017 SDValue Val = Chain.getValue(0);
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001018 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001019
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001020 if (CopyVT != RVLocs[i].getValVT()) {
1021 // Round the F80 the right size, which also moves to the appropriate xmm
1022 // register.
1023 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
1024 // This truncation won't change the value.
1025 DAG.getIntPtrConstant(1));
1026 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +00001027
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001028 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 }
Duncan Sands698842f2008-07-02 17:40:58 +00001030
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031 // Merge everything together with a MERGE_VALUES node.
1032 ResultVals.push_back(Chain);
Duncan Sandsf19591c2008-06-30 10:19:09 +00001033 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
Gabor Greif1c80d112008-08-28 21:40:38 +00001034 ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035}
1036
1037
1038//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001039// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040//===----------------------------------------------------------------------===//
1041// StdCall calling convention seems to be standard for many Windows' API
1042// routines and around. It differs from C calling convention just a little:
1043// callee should clean up the stack, not caller. Symbols should be also
1044// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001045// For info on fast calling convention see Fast Calling Convention (tail call)
1046// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047
1048/// AddLiveIn - This helper function adds the specified physical register to the
1049/// MachineFunction as a live in value. It also creates a corresponding virtual
1050/// register for it.
1051static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1052 const TargetRegisterClass *RC) {
1053 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001054 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1055 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 return VReg;
1057}
1058
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001059/// CallIsStructReturn - Determines whether a CALL node uses struct return
1060/// semantics.
Dan Gohman705e3f72008-09-13 01:54:27 +00001061static bool CallIsStructReturn(CallSDNode *TheCall) {
1062 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001063 if (!NumOps)
1064 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001065
Dan Gohman705e3f72008-09-13 01:54:27 +00001066 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001067}
1068
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001069/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1070/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001071static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001072 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001073 if (!NumArgs)
1074 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001075
1076 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001077}
1078
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001079/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1080/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001081/// calls.
Dan Gohman705e3f72008-09-13 01:54:27 +00001082bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001083 if (IsVarArg)
1084 return false;
1085
Dan Gohman705e3f72008-09-13 01:54:27 +00001086 switch (CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001087 default:
1088 return false;
1089 case CallingConv::X86_StdCall:
1090 return !Subtarget->is64Bit();
1091 case CallingConv::X86_FastCall:
1092 return !Subtarget->is64Bit();
1093 case CallingConv::Fast:
1094 return PerformTailCallOpt;
1095 }
1096}
1097
Dan Gohman705e3f72008-09-13 01:54:27 +00001098/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1099/// given CallingConvention value.
1100CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001101 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001102 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001103 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001104 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1105 return CC_X86_64_TailCall;
1106 else
1107 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001108 }
1109
Gordon Henriksen18ace102008-01-05 16:56:59 +00001110 if (CC == CallingConv::X86_FastCall)
1111 return CC_X86_32_FastCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001112 else if (CC == CallingConv::Fast)
1113 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001114 else
1115 return CC_X86_32_C;
1116}
1117
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001118/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1119/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001120NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001121X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001122 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001123 if (CC == CallingConv::X86_FastCall)
1124 return FastCall;
1125 else if (CC == CallingConv::X86_StdCall)
1126 return StdCall;
1127 return None;
1128}
1129
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001130
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001131/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1132/// in a register before calling.
1133bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1134 return !IsTailCall && !Is64Bit &&
1135 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1136 Subtarget->isPICStyleGOT();
1137}
1138
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001139/// CallRequiresFnAddressInReg - Check whether the call requires the function
1140/// address to be loaded in a register.
1141bool
1142X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1143 return !Is64Bit && IsTailCall &&
1144 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1145 Subtarget->isPICStyleGOT();
1146}
1147
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001148/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1149/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001150/// the specific parameter attribute. The copy will be passed as a byval
1151/// function parameter.
Dan Gohman8181bd12008-07-27 21:46:04 +00001152static SDValue
1153CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001154 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001155 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001156 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001157 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001158}
1159
Dan Gohman8181bd12008-07-27 21:46:04 +00001160SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001161 const CCValAssign &VA,
1162 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001163 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001164 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001165 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001166 ISD::ArgFlagsTy Flags =
1167 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001168 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001169 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001170
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001171 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1172 // changed with more analysis.
1173 // In case of tail call optimization mark all arguments mutable. Since they
1174 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001175 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001176 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001177 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001178 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001179 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001180 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001181 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001182}
1183
Dan Gohman8181bd12008-07-27 21:46:04 +00001184SDValue
1185X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001187 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1188
1189 const Function* Fn = MF.getFunction();
1190 if (Fn->hasExternalLinkage() &&
1191 Subtarget->isTargetCygMing() &&
1192 Fn->getName() == "main")
1193 FuncInfo->setForceFramePointer(true);
1194
1195 // Decorate the function name.
1196 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1197
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001198 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001199 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001200 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001201 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001202 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001203 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001204
1205 assert(!(isVarArg && CC == CallingConv::Fast) &&
1206 "Var args not supported with calling convention fastcc");
1207
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 // Assign locations to all of the incoming arguments.
1209 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001210 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001211 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001212
Dan Gohman8181bd12008-07-27 21:46:04 +00001213 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 unsigned LastVal = ~0U;
1215 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1216 CCValAssign &VA = ArgLocs[i];
1217 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1218 // places.
1219 assert(VA.getValNo() != LastVal &&
1220 "Don't support value assigned to multiple locs yet");
1221 LastVal = VA.getValNo();
1222
1223 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001224 MVT RegVT = VA.getLocVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225 TargetRegisterClass *RC;
1226 if (RegVT == MVT::i32)
1227 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001228 else if (Is64Bit && RegVT == MVT::i64)
1229 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001230 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001231 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001232 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001233 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001234 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001235 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001236 else if (RegVT.isVector()) {
1237 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001238 if (!Is64Bit)
1239 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1240 else {
1241 // Darwin calling convention passes MMX values in either GPRs or
1242 // XMMs in x86-64. Other targets pass them in memory.
1243 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1244 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1245 RegVT = MVT::v2i64;
1246 } else {
1247 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1248 RegVT = MVT::i64;
1249 }
1250 }
1251 } else {
1252 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001254
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman8181bd12008-07-27 21:46:04 +00001256 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257
1258 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1259 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1260 // right size.
1261 if (VA.getLocInfo() == CCValAssign::SExt)
1262 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1263 DAG.getValueType(VA.getValVT()));
1264 else if (VA.getLocInfo() == CCValAssign::ZExt)
1265 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1266 DAG.getValueType(VA.getValVT()));
1267
1268 if (VA.getLocInfo() != CCValAssign::Full)
1269 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1270
Gordon Henriksen18ace102008-01-05 16:56:59 +00001271 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001272 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001273 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001274 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1275 else if (RC == X86::VR128RegisterClass) {
1276 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1277 DAG.getConstant(0, MVT::i64));
1278 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1279 }
1280 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001281
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001282 ArgValues.push_back(ArgValue);
1283 } else {
1284 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001285 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 }
1287 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001288
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001289 // The x86-64 ABI for returning structs by value requires that we copy
1290 // the sret argument into %rax for the return. Save the argument into
1291 // a virtual register so that we can access it from the return points.
1292 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1293 MachineFunction &MF = DAG.getMachineFunction();
1294 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1295 unsigned Reg = FuncInfo->getSRetReturnReg();
1296 if (!Reg) {
1297 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1298 FuncInfo->setSRetReturnReg(Reg);
1299 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001300 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001301 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1302 }
1303
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001305 // align stack specially for tail calls
Evan Chengded8f902008-09-07 09:07:23 +00001306 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001307 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001308
1309 // If the function takes variable number of arguments, make a frame index for
1310 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001311 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001312 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1313 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1314 }
1315 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001316 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1317
1318 // FIXME: We should really autogenerate these arrays
1319 static const unsigned GPR64ArgRegsWin64[] = {
1320 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001321 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001322 static const unsigned XMMArgRegsWin64[] = {
1323 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1324 };
1325 static const unsigned GPR64ArgRegs64Bit[] = {
1326 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1327 };
1328 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001329 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1330 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1331 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001332 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1333
1334 if (IsWin64) {
1335 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1336 GPR64ArgRegs = GPR64ArgRegsWin64;
1337 XMMArgRegs = XMMArgRegsWin64;
1338 } else {
1339 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1340 GPR64ArgRegs = GPR64ArgRegs64Bit;
1341 XMMArgRegs = XMMArgRegs64Bit;
1342 }
1343 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1344 TotalNumIntRegs);
1345 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1346 TotalNumXMMRegs);
1347
Gordon Henriksen18ace102008-01-05 16:56:59 +00001348 // For X86-64, if there are vararg parameters that are passed via
1349 // registers, then we must store them to their spots on the stack so they
1350 // may be loaded by deferencing the result of va_next.
1351 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001352 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1353 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1354 TotalNumXMMRegs * 16, 16);
1355
Gordon Henriksen18ace102008-01-05 16:56:59 +00001356 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001357 SmallVector<SDValue, 8> MemOps;
1358 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1359 SDValue FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001360 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001361 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001362 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1363 X86::GR64RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001364 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1365 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001366 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001367 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001368 MemOps.push_back(Store);
1369 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001370 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001371 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001372
Gordon Henriksen18ace102008-01-05 16:56:59 +00001373 // Now store the XMM (fp + vector) parameter registers.
1374 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001375 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001376 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001377 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1378 X86::VR128RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001379 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1380 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001381 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001382 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001383 MemOps.push_back(Store);
1384 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001385 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001386 }
1387 if (!MemOps.empty())
1388 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1389 &MemOps[0], MemOps.size());
1390 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001391 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001392
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001393 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001394
Gordon Henriksen18ace102008-01-05 16:56:59 +00001395 // Some CCs need callee pop.
Dan Gohman705e3f72008-09-13 01:54:27 +00001396 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001397 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398 BytesCallerReserves = 0;
1399 } else {
1400 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001401 // If this is an sret function, the return should pop the hidden pointer.
Evan Chenga9d15b92008-09-10 18:25:29 +00001402 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001403 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001404 BytesCallerReserves = StackSize;
1405 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001406
Gordon Henriksen18ace102008-01-05 16:56:59 +00001407 if (!Is64Bit) {
1408 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1409 if (CC == CallingConv::X86_FastCall)
1410 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1411 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412
Anton Korobeynikove844e472007-08-15 17:12:32 +00001413 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001414
1415 // Return the new list of results.
Gabor Greif1c80d112008-08-28 21:40:38 +00001416 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Gabor Greif46bf5472008-08-26 22:36:50 +00001417 ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001418}
1419
Dan Gohman8181bd12008-07-27 21:46:04 +00001420SDValue
Dan Gohman705e3f72008-09-13 01:54:27 +00001421X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001422 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001423 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001424 SDValue Chain,
Dan Gohman705e3f72008-09-13 01:54:27 +00001425 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001426 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001427 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001428 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001429 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001430 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001431 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001432 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001433 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001434}
1435
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001436/// EmitTailCallLoadRetAddr - Emit a load of return adress if tail call
1437/// optimization is performed and it is required.
Dan Gohman8181bd12008-07-27 21:46:04 +00001438SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001439X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001440 SDValue &OutRetAddr,
1441 SDValue Chain,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001442 bool IsTailCall,
1443 bool Is64Bit,
1444 int FPDiff) {
1445 if (!IsTailCall || FPDiff==0) return Chain;
1446
1447 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001448 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001449 OutRetAddr = getReturnAddressFrameIndex(DAG);
1450 // Load the "old" Return address.
1451 OutRetAddr = DAG.getLoad(VT, Chain,OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001452 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001453}
1454
1455/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1456/// optimization is performed and it is required (FPDiff!=0).
Dan Gohman8181bd12008-07-27 21:46:04 +00001457static SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001458EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001459 SDValue Chain, SDValue RetAddrFrIdx,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001460 bool Is64Bit, int FPDiff) {
1461 // Store the return address to the appropriate stack slot.
1462 if (!FPDiff) return Chain;
1463 // Calculate the new stack slot for the return address.
1464 int SlotSize = Is64Bit ? 8 : 4;
1465 int NewReturnAddrFI =
1466 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001467 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001468 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001469 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001470 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001471 return Chain;
1472}
1473
Dan Gohman8181bd12008-07-27 21:46:04 +00001474SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001475 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman705e3f72008-09-13 01:54:27 +00001476 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1477 SDValue Chain = TheCall->getChain();
1478 unsigned CC = TheCall->getCallingConv();
1479 bool isVarArg = TheCall->isVarArg();
1480 bool IsTailCall = TheCall->isTailCall() &&
1481 CC == CallingConv::Fast && PerformTailCallOpt;
1482 SDValue Callee = TheCall->getCallee();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001483 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman705e3f72008-09-13 01:54:27 +00001484 bool IsStructRet = CallIsStructReturn(TheCall);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001485
1486 assert(!(isVarArg && CC == CallingConv::Fast) &&
1487 "Var args not supported with calling convention fastcc");
1488
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489 // Analyze operands of the call, assigning locations to each operand.
1490 SmallVector<CCValAssign, 16> ArgLocs;
1491 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001492 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493
1494 // Get a count of how many bytes are to be pushed on the stack.
1495 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofere91fdbf2008-09-11 20:28:43 +00001496 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001497 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498
Gordon Henriksen18ace102008-01-05 16:56:59 +00001499 int FPDiff = 0;
1500 if (IsTailCall) {
1501 // Lower arguments at fp - stackoffset + fpdiff.
1502 unsigned NumBytesCallerPushed =
1503 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1504 FPDiff = NumBytesCallerPushed - NumBytes;
1505
1506 // Set the delta of movement of the returnaddr stackslot.
1507 // But only set if delta is greater than previous delta.
1508 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1509 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1510 }
1511
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001512 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513
Dan Gohman8181bd12008-07-27 21:46:04 +00001514 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001515 // Load return adress for tail calls.
1516 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1517 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001518
Dan Gohman8181bd12008-07-27 21:46:04 +00001519 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1520 SmallVector<SDValue, 8> MemOpChains;
1521 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001523 // Walk the register/memloc assignments, inserting copies/loads. In the case
1524 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001525 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1526 CCValAssign &VA = ArgLocs[i];
Dan Gohman705e3f72008-09-13 01:54:27 +00001527 SDValue Arg = TheCall->getArg(i);
1528 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1529 bool isByVal = Flags.isByVal();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001530
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531 // Promote the value if needed.
1532 switch (VA.getLocInfo()) {
1533 default: assert(0 && "Unknown loc info!");
1534 case CCValAssign::Full: break;
1535 case CCValAssign::SExt:
1536 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1537 break;
1538 case CCValAssign::ZExt:
1539 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1540 break;
1541 case CCValAssign::AExt:
1542 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1543 break;
1544 }
1545
1546 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001547 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001548 MVT RegVT = VA.getLocVT();
1549 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001550 switch (VA.getLocReg()) {
1551 default:
1552 break;
1553 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1554 case X86::R8: {
1555 // Special case: passing MMX values in GPR registers.
1556 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1557 break;
1558 }
1559 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1560 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1561 // Special case: passing MMX values in XMM registers.
1562 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1563 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1564 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1565 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1566 getMOVLMask(2, DAG));
1567 break;
1568 }
1569 }
1570 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1572 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001573 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001574 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001575 if (StackPtr.getNode() == 0)
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001576 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1577
Dan Gohman705e3f72008-09-13 01:54:27 +00001578 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1579 Chain, Arg, Flags));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001580 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001581 }
1582 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001583
1584 if (!MemOpChains.empty())
1585 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1586 &MemOpChains[0], MemOpChains.size());
1587
1588 // Build a sequence of copy-to-reg nodes chained together with token chain
1589 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001590 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001591 // Tail call byval lowering might overwrite argument registers so in case of
1592 // tail call optimization the copies to registers are lowered later.
1593 if (!IsTailCall)
1594 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1595 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1596 InFlag);
1597 InFlag = Chain.getValue(1);
1598 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001599
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001600 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001601 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001602 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1603 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1604 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1605 InFlag);
1606 InFlag = Chain.getValue(1);
1607 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001608 // If we are tail calling and generating PIC/GOT style code load the address
1609 // of the callee into ecx. The value in ecx is used as target of the tail
1610 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1611 // calls on PIC/GOT architectures. Normally we would just put the address of
1612 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1613 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001614 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001615 // Note: The actual moving to ecx is done further down.
1616 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Cheng7f250d62008-09-24 00:05:32 +00001617 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001618 !G->getGlobal()->hasProtectedVisibility())
1619 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00001620 else if (isa<ExternalSymbolSDNode>(Callee))
1621 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001623
Gordon Henriksen18ace102008-01-05 16:56:59 +00001624 if (Is64Bit && isVarArg) {
1625 // From AMD64 ABI document:
1626 // For calls that may call functions that use varargs or stdargs
1627 // (prototype-less calls or calls to functions containing ellipsis (...) in
1628 // the declaration) %al is used as hidden argument to specify the number
1629 // of SSE registers used. The contents of %al do not need to match exactly
1630 // the number of registers, but must be an ubound on the number of SSE
1631 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001632
1633 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001634 // Count the number of XMM registers allocated.
1635 static const unsigned XMMArgRegs[] = {
1636 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1637 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1638 };
1639 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1640
1641 Chain = DAG.getCopyToReg(Chain, X86::AL,
1642 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1643 InFlag = Chain.getValue(1);
1644 }
1645
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001646
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001647 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001648 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001649 SmallVector<SDValue, 8> MemOpChains2;
1650 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001651 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001652 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001653 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001654 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1655 CCValAssign &VA = ArgLocs[i];
1656 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001657 assert(VA.isMemLoc());
Dan Gohman705e3f72008-09-13 01:54:27 +00001658 SDValue Arg = TheCall->getArg(i);
1659 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001660 // Create frame index.
1661 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001662 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001663 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001664 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001665
Duncan Sandsc93fae32008-03-21 09:14:45 +00001666 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001667 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001668 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001669 if (StackPtr.getNode() == 0)
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001670 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1671 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1672
1673 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001674 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001675 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001676 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001677 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001678 DAG.getStore(Chain, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001679 PseudoSourceValue::getFixedStack(FI), 0));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001680 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001681 }
1682 }
1683
1684 if (!MemOpChains2.empty())
1685 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001686 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001687
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001688 // Copy arguments to their registers.
1689 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1690 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1691 InFlag);
1692 InFlag = Chain.getValue(1);
1693 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001694 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001695
Gordon Henriksen18ace102008-01-05 16:56:59 +00001696 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001697 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1698 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001699 }
1700
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 // If the callee is a GlobalAddress node (quite common, every direct call is)
1702 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1703 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1704 // We should use extra load for direct calls to dllimported functions in
1705 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001706 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1707 getTargetMachine(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Bill Wendlingfef06052008-09-16 21:48:12 +00001709 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1710 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001711 } else if (IsTailCall) {
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +00001712 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001713
1714 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001715 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001716 Callee,InFlag);
1717 Callee = DAG.getRegister(Opc, getPointerTy());
1718 // Add register as live out.
1719 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001720 }
1721
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001722 // Returns a chain & a flag for retval copy to use.
1723 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001724 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001725
1726 if (IsTailCall) {
1727 Ops.push_back(Chain);
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001728 Ops.push_back(DAG.getIntPtrConstant(NumBytes, true));
1729 Ops.push_back(DAG.getIntPtrConstant(0, true));
Gabor Greif1c80d112008-08-28 21:40:38 +00001730 if (InFlag.getNode())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001731 Ops.push_back(InFlag);
1732 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1733 InFlag = Chain.getValue(1);
1734
1735 // Returns a chain & a flag for retval copy to use.
1736 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1737 Ops.clear();
1738 }
1739
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740 Ops.push_back(Chain);
1741 Ops.push_back(Callee);
1742
Gordon Henriksen18ace102008-01-05 16:56:59 +00001743 if (IsTailCall)
1744 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745
Gordon Henriksen18ace102008-01-05 16:56:59 +00001746 // Add argument registers to the end of the list so that they are known live
1747 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001748 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1749 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1750 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001751
Evan Cheng8ba45e62008-03-18 23:36:35 +00001752 // Add an implicit use GOT pointer in EBX.
1753 if (!IsTailCall && !Is64Bit &&
1754 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1755 Subtarget->isPICStyleGOT())
1756 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1757
1758 // Add an implicit use of AL for x86 vararg functions.
1759 if (Is64Bit && isVarArg)
1760 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1761
Gabor Greif1c80d112008-08-28 21:40:38 +00001762 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001763 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001764
Gordon Henriksen18ace102008-01-05 16:56:59 +00001765 if (IsTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001766 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001767 "Flag must be set. Depend on flag being set in LowerRET");
1768 Chain = DAG.getNode(X86ISD::TAILCALL,
Dan Gohman705e3f72008-09-13 01:54:27 +00001769 TheCall->getVTList(), &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001770
Gabor Greif1c80d112008-08-28 21:40:38 +00001771 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001772 }
1773
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001774 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001775 InFlag = Chain.getValue(1);
1776
1777 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001778 unsigned NumBytesForCalleeToPush;
Dan Gohman705e3f72008-09-13 01:54:27 +00001779 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen18ace102008-01-05 16:56:59 +00001780 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chenga9d15b92008-09-10 18:25:29 +00001781 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782 // If this is is a call to a struct-return function, the callee
1783 // pops the hidden struct pointer, so we have to push it back.
1784 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001785 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001786 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001787 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001788
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001789 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001790 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001791 DAG.getIntPtrConstant(NumBytes, true),
1792 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1793 true),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001794 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001795 InFlag = Chain.getValue(1);
1796
1797 // Handle result values, copying them out of physregs into vregs that we
1798 // return.
Dan Gohman705e3f72008-09-13 01:54:27 +00001799 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif825aa892008-08-28 23:19:51 +00001800 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001801}
1802
1803
1804//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001805// Fast Calling Convention (tail call) implementation
1806//===----------------------------------------------------------------------===//
1807
1808// Like std call, callee cleans arguments, convention except that ECX is
1809// reserved for storing the tail called function address. Only 2 registers are
1810// free for argument passing (inreg). Tail call optimization is performed
1811// provided:
1812// * tailcallopt is enabled
1813// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001814// On X86_64 architecture with GOT-style position independent code only local
1815// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001816// To keep the stack aligned according to platform abi the function
1817// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1818// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001819// If a tail called function callee has more arguments than the caller the
1820// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001821// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001822// original REtADDR, but before the saved framepointer or the spilled registers
1823// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1824// stack layout:
1825// arg1
1826// arg2
1827// RETADDR
1828// [ new RETADDR
1829// move area ]
1830// (possible EBP)
1831// ESI
1832// EDI
1833// local1 ..
1834
1835/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1836/// for a 16 byte align requirement.
1837unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1838 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00001839 MachineFunction &MF = DAG.getMachineFunction();
1840 const TargetMachine &TM = MF.getTarget();
1841 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1842 unsigned StackAlignment = TFI.getStackAlignment();
1843 uint64_t AlignMask = StackAlignment - 1;
1844 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001845 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00001846 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1847 // Number smaller than 12 so just add the difference.
1848 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1849 } else {
1850 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1851 Offset = ((~AlignMask) & Offset) + StackAlignment +
1852 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001853 }
Evan Chengded8f902008-09-07 09:07:23 +00001854 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001855}
1856
1857/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001858/// following the call is a return. A function is eligible if caller/callee
1859/// calling conventions match, currently only fastcc supports tail calls, and
1860/// the function CALL is immediatly followed by a RET.
Dan Gohman705e3f72008-09-13 01:54:27 +00001861bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00001862 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001863 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001864 if (!PerformTailCallOpt)
1865 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001866
Dan Gohman705e3f72008-09-13 01:54:27 +00001867 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001868 MachineFunction &MF = DAG.getMachineFunction();
1869 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman705e3f72008-09-13 01:54:27 +00001870 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001871 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001872 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001873 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001874 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001875 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001876 return true;
1877
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001878 // Can only do local tail calls (in same module, hidden or protected) on
1879 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001880 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1881 return G->getGlobal()->hasHiddenVisibility()
1882 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001883 }
1884 }
Evan Chenge7a87392007-11-02 01:26:22 +00001885
1886 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001887}
1888
Dan Gohmanca4857a2008-09-03 23:12:08 +00001889FastISel *
1890X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohman76dd96e2008-09-23 21:53:34 +00001891 MachineModuleInfo *mmo,
Dan Gohmanca4857a2008-09-03 23:12:08 +00001892 DenseMap<const Value *, unsigned> &vm,
1893 DenseMap<const BasicBlock *,
Dan Gohmand6211a72008-09-10 20:11:02 +00001894 MachineBasicBlock *> &bm,
Dan Gohman9dd43582008-10-14 23:54:11 +00001895 DenseMap<const AllocaInst *, int> &am
1896#ifndef NDEBUG
1897 , SmallSet<Instruction*, 8> &cil
1898#endif
1899 ) {
1900 return X86::createFastISel(mf, mmo, vm, bm, am
1901#ifndef NDEBUG
1902 , cil
1903#endif
1904 );
Dan Gohman97805ee2008-08-19 21:32:53 +00001905}
1906
1907
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001908//===----------------------------------------------------------------------===//
1909// Other Lowering Hooks
1910//===----------------------------------------------------------------------===//
1911
1912
Dan Gohman8181bd12008-07-27 21:46:04 +00001913SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001914 MachineFunction &MF = DAG.getMachineFunction();
1915 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1916 int ReturnAddrIndex = FuncInfo->getRAIndex();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001917 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikove844e472007-08-15 17:12:32 +00001918
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001919 if (ReturnAddrIndex == 0) {
1920 // Set up a frame object for the return address.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001921 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001922 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923 }
1924
1925 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1926}
1927
1928
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001929/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1930/// specific condition code. It returns a false if it cannot do a direct
1931/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1932/// needed.
1933static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Dan Gohman8181bd12008-07-27 21:46:04 +00001934 unsigned &X86CC, SDValue &LHS, SDValue &RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001935 SelectionDAG &DAG) {
1936 X86CC = X86::COND_INVALID;
1937 if (!isFP) {
1938 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1939 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1940 // X > -1 -> X == 0, jump !sign.
1941 RHS = DAG.getConstant(0, RHS.getValueType());
1942 X86CC = X86::COND_NS;
1943 return true;
1944 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1945 // X < 0 -> X == 0, jump on sign.
1946 X86CC = X86::COND_S;
1947 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001948 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00001949 // X < 1 -> X <= 0
1950 RHS = DAG.getConstant(0, RHS.getValueType());
1951 X86CC = X86::COND_LE;
1952 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001953 }
1954 }
1955
1956 switch (SetCCOpcode) {
1957 default: break;
1958 case ISD::SETEQ: X86CC = X86::COND_E; break;
1959 case ISD::SETGT: X86CC = X86::COND_G; break;
1960 case ISD::SETGE: X86CC = X86::COND_GE; break;
1961 case ISD::SETLT: X86CC = X86::COND_L; break;
1962 case ISD::SETLE: X86CC = X86::COND_LE; break;
1963 case ISD::SETNE: X86CC = X86::COND_NE; break;
1964 case ISD::SETULT: X86CC = X86::COND_B; break;
1965 case ISD::SETUGT: X86CC = X86::COND_A; break;
1966 case ISD::SETULE: X86CC = X86::COND_BE; break;
1967 case ISD::SETUGE: X86CC = X86::COND_AE; break;
1968 }
1969 } else {
Evan Chengb488ca32008-08-29 23:22:12 +00001970 // First determine if it requires or is profitable to flip the operands.
1971 bool Flip = false;
1972 switch (SetCCOpcode) {
1973 default: break;
1974 case ISD::SETOLT:
1975 case ISD::SETOLE:
1976 case ISD::SETUGT:
1977 case ISD::SETUGE:
1978 Flip = true;
1979 break;
1980 }
1981
1982 // If LHS is a foldable load, but RHS is not, flip the condition.
1983 if (!Flip &&
1984 (ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
1985 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
1986 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
1987 Flip = true;
1988 }
1989 if (Flip)
1990 std::swap(LHS, RHS);
1991
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001992 // On a floating point condition, the flags are set as follows:
1993 // ZF PF CF op
1994 // 0 | 0 | 0 | X > Y
1995 // 0 | 0 | 1 | X < Y
1996 // 1 | 0 | 0 | X == Y
1997 // 1 | 1 | 1 | unordered
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001998 switch (SetCCOpcode) {
1999 default: break;
2000 case ISD::SETUEQ:
Evan Chengb488ca32008-08-29 23:22:12 +00002001 case ISD::SETEQ:
2002 X86CC = X86::COND_E;
2003 break;
2004 case ISD::SETOLT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002005 case ISD::SETOGT:
Evan Chengb488ca32008-08-29 23:22:12 +00002006 case ISD::SETGT:
2007 X86CC = X86::COND_A;
2008 break;
2009 case ISD::SETOLE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002010 case ISD::SETOGE:
Evan Chengb488ca32008-08-29 23:22:12 +00002011 case ISD::SETGE:
2012 X86CC = X86::COND_AE;
2013 break;
2014 case ISD::SETUGT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002015 case ISD::SETULT:
Evan Chengb488ca32008-08-29 23:22:12 +00002016 case ISD::SETLT:
2017 X86CC = X86::COND_B;
2018 break;
2019 case ISD::SETUGE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020 case ISD::SETULE:
Evan Chengb488ca32008-08-29 23:22:12 +00002021 case ISD::SETLE:
2022 X86CC = X86::COND_BE;
2023 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002024 case ISD::SETONE:
Evan Chengb488ca32008-08-29 23:22:12 +00002025 case ISD::SETNE:
2026 X86CC = X86::COND_NE;
2027 break;
2028 case ISD::SETUO:
2029 X86CC = X86::COND_P;
2030 break;
2031 case ISD::SETO:
2032 X86CC = X86::COND_NP;
2033 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002034 }
Evan Chengfc937c92008-08-28 23:48:31 +00002035 }
2036
Evan Chengc6162692008-08-29 22:13:21 +00002037 return X86CC != X86::COND_INVALID;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002038}
2039
2040/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2041/// code. Current x86 isa includes the following FP cmov instructions:
2042/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2043static bool hasFPCMov(unsigned X86CC) {
2044 switch (X86CC) {
2045 default:
2046 return false;
2047 case X86::COND_B:
2048 case X86::COND_BE:
2049 case X86::COND_E:
2050 case X86::COND_P:
2051 case X86::COND_A:
2052 case X86::COND_AE:
2053 case X86::COND_NE:
2054 case X86::COND_NP:
2055 return true;
2056 }
2057}
2058
2059/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2060/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002061static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002062 if (Op.getOpcode() == ISD::UNDEF)
2063 return true;
2064
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002065 unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 return (Val >= Low && Val < Hi);
2067}
2068
2069/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2070/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002071static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002072 if (Op.getOpcode() == ISD::UNDEF)
2073 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002074 return cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075}
2076
2077/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2078/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2079bool X86::isPSHUFDMask(SDNode *N) {
2080 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2081
Dan Gohman7dc19012007-08-02 21:17:01 +00002082 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002083 return false;
2084
2085 // Check if the value doesn't reference the second vector.
2086 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002087 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 if (Arg.getOpcode() == ISD::UNDEF) continue;
2089 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002090 if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002091 return false;
2092 }
2093
2094 return true;
2095}
2096
2097/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2098/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2099bool X86::isPSHUFHWMask(SDNode *N) {
2100 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2101
2102 if (N->getNumOperands() != 8)
2103 return false;
2104
2105 // Lower quadword copied in order.
2106 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002107 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108 if (Arg.getOpcode() == ISD::UNDEF) continue;
2109 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002110 if (cast<ConstantSDNode>(Arg)->getZExtValue() != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111 return false;
2112 }
2113
2114 // Upper quadword shuffled.
2115 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002116 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002117 if (Arg.getOpcode() == ISD::UNDEF) continue;
2118 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002119 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 if (Val < 4 || Val > 7)
2121 return false;
2122 }
2123
2124 return true;
2125}
2126
2127/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2128/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2129bool X86::isPSHUFLWMask(SDNode *N) {
2130 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2131
2132 if (N->getNumOperands() != 8)
2133 return false;
2134
2135 // Upper quadword copied in order.
2136 for (unsigned i = 4; i != 8; ++i)
2137 if (!isUndefOrEqual(N->getOperand(i), i))
2138 return false;
2139
2140 // Lower quadword shuffled.
2141 for (unsigned i = 0; i != 4; ++i)
2142 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2143 return false;
2144
2145 return true;
2146}
2147
2148/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2149/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002150static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151 if (NumElems != 2 && NumElems != 4) return false;
2152
2153 unsigned Half = NumElems / 2;
2154 for (unsigned i = 0; i < Half; ++i)
2155 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2156 return false;
2157 for (unsigned i = Half; i < NumElems; ++i)
2158 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2159 return false;
2160
2161 return true;
2162}
2163
2164bool X86::isSHUFPMask(SDNode *N) {
2165 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2166 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2167}
2168
2169/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2170/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2171/// half elements to come from vector 1 (which would equal the dest.) and
2172/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002173static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 if (NumOps != 2 && NumOps != 4) return false;
2175
2176 unsigned Half = NumOps / 2;
2177 for (unsigned i = 0; i < Half; ++i)
2178 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2179 return false;
2180 for (unsigned i = Half; i < NumOps; ++i)
2181 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2182 return false;
2183 return true;
2184}
2185
2186static bool isCommutedSHUFP(SDNode *N) {
2187 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2188 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2189}
2190
2191/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2192/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2193bool X86::isMOVHLPSMask(SDNode *N) {
2194 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2195
2196 if (N->getNumOperands() != 4)
2197 return false;
2198
2199 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2200 return isUndefOrEqual(N->getOperand(0), 6) &&
2201 isUndefOrEqual(N->getOperand(1), 7) &&
2202 isUndefOrEqual(N->getOperand(2), 2) &&
2203 isUndefOrEqual(N->getOperand(3), 3);
2204}
2205
2206/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2207/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2208/// <2, 3, 2, 3>
2209bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2210 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2211
2212 if (N->getNumOperands() != 4)
2213 return false;
2214
2215 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2216 return isUndefOrEqual(N->getOperand(0), 2) &&
2217 isUndefOrEqual(N->getOperand(1), 3) &&
2218 isUndefOrEqual(N->getOperand(2), 2) &&
2219 isUndefOrEqual(N->getOperand(3), 3);
2220}
2221
2222/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2223/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2224bool X86::isMOVLPMask(SDNode *N) {
2225 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2226
2227 unsigned NumElems = N->getNumOperands();
2228 if (NumElems != 2 && NumElems != 4)
2229 return false;
2230
2231 for (unsigned i = 0; i < NumElems/2; ++i)
2232 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2233 return false;
2234
2235 for (unsigned i = NumElems/2; i < NumElems; ++i)
2236 if (!isUndefOrEqual(N->getOperand(i), i))
2237 return false;
2238
2239 return true;
2240}
2241
2242/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2243/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2244/// and MOVLHPS.
2245bool X86::isMOVHPMask(SDNode *N) {
2246 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2247
2248 unsigned NumElems = N->getNumOperands();
2249 if (NumElems != 2 && NumElems != 4)
2250 return false;
2251
2252 for (unsigned i = 0; i < NumElems/2; ++i)
2253 if (!isUndefOrEqual(N->getOperand(i), i))
2254 return false;
2255
2256 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002257 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002258 if (!isUndefOrEqual(Arg, i + NumElems))
2259 return false;
2260 }
2261
2262 return true;
2263}
2264
2265/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2266/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002267bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002268 bool V2IsSplat = false) {
2269 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2270 return false;
2271
2272 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002273 SDValue BitI = Elts[i];
2274 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002275 if (!isUndefOrEqual(BitI, j))
2276 return false;
2277 if (V2IsSplat) {
2278 if (isUndefOrEqual(BitI1, NumElts))
2279 return false;
2280 } else {
2281 if (!isUndefOrEqual(BitI1, j + NumElts))
2282 return false;
2283 }
2284 }
2285
2286 return true;
2287}
2288
2289bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2290 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2291 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2292}
2293
2294/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2295/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002296bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002297 bool V2IsSplat = false) {
2298 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2299 return false;
2300
2301 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002302 SDValue BitI = Elts[i];
2303 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 if (!isUndefOrEqual(BitI, j + NumElts/2))
2305 return false;
2306 if (V2IsSplat) {
2307 if (isUndefOrEqual(BitI1, NumElts))
2308 return false;
2309 } else {
2310 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2311 return false;
2312 }
2313 }
2314
2315 return true;
2316}
2317
2318bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2319 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2320 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2321}
2322
2323/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2324/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2325/// <0, 0, 1, 1>
2326bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2327 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2328
2329 unsigned NumElems = N->getNumOperands();
2330 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2331 return false;
2332
2333 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002334 SDValue BitI = N->getOperand(i);
2335 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002336
2337 if (!isUndefOrEqual(BitI, j))
2338 return false;
2339 if (!isUndefOrEqual(BitI1, j))
2340 return false;
2341 }
2342
2343 return true;
2344}
2345
2346/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2347/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2348/// <2, 2, 3, 3>
2349bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2350 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2351
2352 unsigned NumElems = N->getNumOperands();
2353 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2354 return false;
2355
2356 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002357 SDValue BitI = N->getOperand(i);
2358 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002359
2360 if (!isUndefOrEqual(BitI, j))
2361 return false;
2362 if (!isUndefOrEqual(BitI1, j))
2363 return false;
2364 }
2365
2366 return true;
2367}
2368
2369/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2370/// specifies a shuffle of elements that is suitable for input to MOVSS,
2371/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002372static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002373 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002374 return false;
2375
2376 if (!isUndefOrEqual(Elts[0], NumElts))
2377 return false;
2378
2379 for (unsigned i = 1; i < NumElts; ++i) {
2380 if (!isUndefOrEqual(Elts[i], i))
2381 return false;
2382 }
2383
2384 return true;
2385}
2386
2387bool X86::isMOVLMask(SDNode *N) {
2388 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2389 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2390}
2391
2392/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2393/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2394/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002395static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002396 bool V2IsSplat = false,
2397 bool V2IsUndef = false) {
2398 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2399 return false;
2400
2401 if (!isUndefOrEqual(Ops[0], 0))
2402 return false;
2403
2404 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002405 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002406 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2407 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2408 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2409 return false;
2410 }
2411
2412 return true;
2413}
2414
2415static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2416 bool V2IsUndef = false) {
2417 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2418 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2419 V2IsSplat, V2IsUndef);
2420}
2421
2422/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2423/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2424bool X86::isMOVSHDUPMask(SDNode *N) {
2425 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2426
2427 if (N->getNumOperands() != 4)
2428 return false;
2429
2430 // Expect 1, 1, 3, 3
2431 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002432 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002433 if (Arg.getOpcode() == ISD::UNDEF) continue;
2434 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002435 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002436 if (Val != 1) return false;
2437 }
2438
2439 bool HasHi = false;
2440 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002441 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002442 if (Arg.getOpcode() == ISD::UNDEF) continue;
2443 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002444 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002445 if (Val != 3) return false;
2446 HasHi = true;
2447 }
2448
2449 // Don't use movshdup if it can be done with a shufps.
2450 return HasHi;
2451}
2452
2453/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2454/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2455bool X86::isMOVSLDUPMask(SDNode *N) {
2456 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2457
2458 if (N->getNumOperands() != 4)
2459 return false;
2460
2461 // Expect 0, 0, 2, 2
2462 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002463 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002464 if (Arg.getOpcode() == ISD::UNDEF) continue;
2465 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002466 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467 if (Val != 0) return false;
2468 }
2469
2470 bool HasHi = false;
2471 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002472 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002473 if (Arg.getOpcode() == ISD::UNDEF) continue;
2474 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002475 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002476 if (Val != 2) return false;
2477 HasHi = true;
2478 }
2479
2480 // Don't use movshdup if it can be done with a shufps.
2481 return HasHi;
2482}
2483
2484/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2485/// specifies a identity operation on the LHS or RHS.
2486static bool isIdentityMask(SDNode *N, bool RHS = false) {
2487 unsigned NumElems = N->getNumOperands();
2488 for (unsigned i = 0; i < NumElems; ++i)
2489 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2490 return false;
2491 return true;
2492}
2493
2494/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2495/// a splat of a single element.
2496static bool isSplatMask(SDNode *N) {
2497 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2498
2499 // This is a splat operation if each element of the permute is the same, and
2500 // if the value doesn't reference the second vector.
2501 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002502 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002503 unsigned i = 0;
2504 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002505 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506 if (isa<ConstantSDNode>(Elt)) {
2507 ElementBase = Elt;
2508 break;
2509 }
2510 }
2511
Gabor Greif1c80d112008-08-28 21:40:38 +00002512 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002513 return false;
2514
2515 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002516 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002517 if (Arg.getOpcode() == ISD::UNDEF) continue;
2518 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2519 if (Arg != ElementBase) return false;
2520 }
2521
2522 // Make sure it is a splat of the first vector operand.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002523 return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002524}
2525
2526/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2527/// a splat of a single element and it's a 2 or 4 element mask.
2528bool X86::isSplatMask(SDNode *N) {
2529 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2530
2531 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2532 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2533 return false;
2534 return ::isSplatMask(N);
2535}
2536
2537/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2538/// specifies a splat of zero element.
2539bool X86::isSplatLoMask(SDNode *N) {
2540 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2541
2542 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2543 if (!isUndefOrEqual(N->getOperand(i), 0))
2544 return false;
2545 return true;
2546}
2547
Evan Chenga2497eb2008-09-25 20:50:48 +00002548/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2549/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
2550bool X86::isMOVDDUPMask(SDNode *N) {
2551 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2552
2553 unsigned e = N->getNumOperands() / 2;
2554 for (unsigned i = 0; i < e; ++i)
2555 if (!isUndefOrEqual(N->getOperand(i), i))
2556 return false;
2557 for (unsigned i = 0; i < e; ++i)
2558 if (!isUndefOrEqual(N->getOperand(e+i), i))
2559 return false;
2560 return true;
2561}
2562
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002563/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2564/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2565/// instructions.
2566unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2567 unsigned NumOperands = N->getNumOperands();
2568 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2569 unsigned Mask = 0;
2570 for (unsigned i = 0; i < NumOperands; ++i) {
2571 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002572 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002573 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002574 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002575 if (Val >= NumOperands) Val -= NumOperands;
2576 Mask |= Val;
2577 if (i != NumOperands - 1)
2578 Mask <<= Shift;
2579 }
2580
2581 return Mask;
2582}
2583
2584/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2585/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2586/// instructions.
2587unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2588 unsigned Mask = 0;
2589 // 8 nodes, but we only care about the last 4.
2590 for (unsigned i = 7; i >= 4; --i) {
2591 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002592 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002593 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002594 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002595 Mask |= (Val - 4);
2596 if (i != 4)
2597 Mask <<= 2;
2598 }
2599
2600 return Mask;
2601}
2602
2603/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2604/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2605/// instructions.
2606unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2607 unsigned Mask = 0;
2608 // 8 nodes, but we only care about the first 4.
2609 for (int i = 3; i >= 0; --i) {
2610 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002611 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002613 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002614 Mask |= Val;
2615 if (i != 0)
2616 Mask <<= 2;
2617 }
2618
2619 return Mask;
2620}
2621
2622/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2623/// specifies a 8 element shuffle that can be broken into a pair of
2624/// PSHUFHW and PSHUFLW.
2625static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2626 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2627
2628 if (N->getNumOperands() != 8)
2629 return false;
2630
2631 // Lower quadword shuffled.
2632 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002633 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002634 if (Arg.getOpcode() == ISD::UNDEF) continue;
2635 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002636 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002637 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002638 return false;
2639 }
2640
2641 // Upper quadword shuffled.
2642 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002643 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002644 if (Arg.getOpcode() == ISD::UNDEF) continue;
2645 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002646 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002647 if (Val < 4 || Val > 7)
2648 return false;
2649 }
2650
2651 return true;
2652}
2653
Chris Lattnere6aa3862007-11-25 00:24:49 +00002654/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002655/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002656static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2657 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002658 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002659 MVT VT = Op.getValueType();
2660 MVT MaskVT = Mask.getValueType();
2661 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002662 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002663 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002664
2665 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002666 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002667 if (Arg.getOpcode() == ISD::UNDEF) {
2668 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2669 continue;
2670 }
2671 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002672 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002673 if (Val < NumElems)
2674 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2675 else
2676 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2677 }
2678
2679 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002680 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002681 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2682}
2683
Evan Chenga6769df2007-12-07 21:30:01 +00002684/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2685/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002686static
Dan Gohman8181bd12008-07-27 21:46:04 +00002687SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002688 MVT MaskVT = Mask.getValueType();
2689 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002690 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002691 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002692 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002693 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002694 if (Arg.getOpcode() == ISD::UNDEF) {
2695 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2696 continue;
2697 }
2698 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002699 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengfca29242007-12-07 08:07:39 +00002700 if (Val < NumElems)
2701 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2702 else
2703 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2704 }
2705 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2706}
2707
2708
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002709/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2710/// match movhlps. The lower half elements should come from upper half of
2711/// V1 (and in order), and the upper half elements should come from the upper
2712/// half of V2 (and in order).
2713static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2714 unsigned NumElems = Mask->getNumOperands();
2715 if (NumElems != 4)
2716 return false;
2717 for (unsigned i = 0, e = 2; i != e; ++i)
2718 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2719 return false;
2720 for (unsigned i = 2; i != 4; ++i)
2721 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2722 return false;
2723 return true;
2724}
2725
2726/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002727/// is promoted to a vector. It also returns the LoadSDNode by reference if
2728/// required.
2729static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00002730 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2731 return false;
2732 N = N->getOperand(0).getNode();
2733 if (!ISD::isNON_EXTLoad(N))
2734 return false;
2735 if (LD)
2736 *LD = cast<LoadSDNode>(N);
2737 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002738}
2739
2740/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2741/// match movlp{s|d}. The lower half elements should come from lower half of
2742/// V1 (and in order), and the upper half elements should come from the upper
2743/// half of V2 (and in order). And since V1 will become the source of the
2744/// MOVLP, it must be either a vector load or a scalar load to vector.
2745static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2746 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2747 return false;
2748 // Is V2 is a vector load, don't do this transformation. We will try to use
2749 // load folding shufps op.
2750 if (ISD::isNON_EXTLoad(V2))
2751 return false;
2752
2753 unsigned NumElems = Mask->getNumOperands();
2754 if (NumElems != 2 && NumElems != 4)
2755 return false;
2756 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2757 if (!isUndefOrEqual(Mask->getOperand(i), i))
2758 return false;
2759 for (unsigned i = NumElems/2; i != NumElems; ++i)
2760 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2761 return false;
2762 return true;
2763}
2764
2765/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2766/// all the same.
2767static bool isSplatVector(SDNode *N) {
2768 if (N->getOpcode() != ISD::BUILD_VECTOR)
2769 return false;
2770
Dan Gohman8181bd12008-07-27 21:46:04 +00002771 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002772 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2773 if (N->getOperand(i) != SplatValue)
2774 return false;
2775 return true;
2776}
2777
2778/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2779/// to an undef.
2780static bool isUndefShuffle(SDNode *N) {
2781 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2782 return false;
2783
Dan Gohman8181bd12008-07-27 21:46:04 +00002784 SDValue V1 = N->getOperand(0);
2785 SDValue V2 = N->getOperand(1);
2786 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002787 unsigned NumElems = Mask.getNumOperands();
2788 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002789 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002790 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002791 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002792 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2793 return false;
2794 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2795 return false;
2796 }
2797 }
2798 return true;
2799}
2800
2801/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2802/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002803static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002804 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002805 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002806 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002807 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002808}
2809
2810/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2811/// to an zero vector.
2812static bool isZeroShuffle(SDNode *N) {
2813 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2814 return false;
2815
Dan Gohman8181bd12008-07-27 21:46:04 +00002816 SDValue V1 = N->getOperand(0);
2817 SDValue V2 = N->getOperand(1);
2818 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002819 unsigned NumElems = Mask.getNumOperands();
2820 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002821 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002822 if (Arg.getOpcode() == ISD::UNDEF)
2823 continue;
2824
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002825 unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
Chris Lattnere6aa3862007-11-25 00:24:49 +00002826 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002827 unsigned Opc = V1.getNode()->getOpcode();
2828 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002829 continue;
2830 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002831 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002832 return false;
2833 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002834 unsigned Opc = V2.getNode()->getOpcode();
2835 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002836 continue;
2837 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002838 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002839 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002840 }
2841 }
2842 return true;
2843}
2844
2845/// getZeroVector - Returns a vector of specified type with all zero elements.
2846///
Dan Gohman8181bd12008-07-27 21:46:04 +00002847static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002848 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002849
2850 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2851 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002852 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002853 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002854 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002855 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002856 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002857 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002858 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002859 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002860 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Cheng8c590372008-05-15 08:39:06 +00002861 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2862 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002863 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002864}
2865
Chris Lattnere6aa3862007-11-25 00:24:49 +00002866/// getOnesVector - Returns a vector of specified type with all bits set.
2867///
Dan Gohman8181bd12008-07-27 21:46:04 +00002868static SDValue getOnesVector(MVT VT, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002869 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002870
2871 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2872 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002873 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2874 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002875 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002876 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2877 else // SSE
2878 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2879 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2880}
2881
2882
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002883/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2884/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002885static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002886 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2887
2888 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002889 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890 unsigned NumElems = Mask.getNumOperands();
2891 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002892 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002893 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002894 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002895 if (Val > NumElems) {
2896 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2897 Changed = true;
2898 }
2899 }
2900 MaskVec.push_back(Arg);
2901 }
2902
2903 if (Changed)
2904 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2905 &MaskVec[0], MaskVec.size());
2906 return Mask;
2907}
2908
2909/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2910/// operation of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002911static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002912 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2913 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002914
Dan Gohman8181bd12008-07-27 21:46:04 +00002915 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2917 for (unsigned i = 1; i != NumElems; ++i)
2918 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2919 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2920}
2921
2922/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2923/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002924static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002925 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2926 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002927 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002928 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2929 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2930 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2931 }
2932 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2933}
2934
2935/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2936/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002937static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002938 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2939 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002940 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00002941 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002942 for (unsigned i = 0; i != Half; ++i) {
2943 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2944 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2945 }
2946 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2947}
2948
Chris Lattner2d91b962008-03-09 01:05:04 +00002949/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2950/// element #0 of a vector with the specified index, leaving the rest of the
2951/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00002952static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Chris Lattner2d91b962008-03-09 01:05:04 +00002953 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002954 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2955 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002956 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00002957 // Element #0 of the result gets the elt we are replacing.
2958 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2959 for (unsigned i = 1; i != NumElems; ++i)
2960 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2961 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2962}
2963
Evan Chengbf8b2c52008-04-05 00:30:36 +00002964/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00002965static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00002966 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
2967 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002968 if (PVT == VT)
2969 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00002970 SDValue V1 = Op.getOperand(0);
2971 SDValue Mask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002972 unsigned NumElems = Mask.getNumOperands();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002973 // Special handling of v4f32 -> v4i32.
2974 if (VT != MVT::v4f32) {
2975 Mask = getUnpacklMask(NumElems, DAG);
2976 while (NumElems > 4) {
2977 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
2978 NumElems >>= 1;
2979 }
Evan Cheng8c590372008-05-15 08:39:06 +00002980 Mask = getZeroVector(MVT::v4i32, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002982
Evan Chengbf8b2c52008-04-05 00:30:36 +00002983 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
Dan Gohman8181bd12008-07-27 21:46:04 +00002984 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
Evan Chengbf8b2c52008-04-05 00:30:36 +00002985 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002986 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2987}
2988
Evan Chenga2497eb2008-09-25 20:50:48 +00002989/// isVectorLoad - Returns true if the node is a vector load, a scalar
2990/// load that's promoted to vector, or a load bitcasted.
2991static bool isVectorLoad(SDValue Op) {
2992 assert(Op.getValueType().isVector() && "Expected a vector type");
2993 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR ||
2994 Op.getOpcode() == ISD::BIT_CONVERT) {
2995 return isa<LoadSDNode>(Op.getOperand(0));
2996 }
2997 return isa<LoadSDNode>(Op);
2998}
2999
3000
3001/// CanonicalizeMovddup - Cannonicalize movddup shuffle to v2f64.
3002///
3003static SDValue CanonicalizeMovddup(SDValue Op, SDValue V1, SDValue Mask,
3004 SelectionDAG &DAG, bool HasSSE3) {
3005 // If we have sse3 and shuffle has more than one use or input is a load, then
3006 // use movddup. Otherwise, use movlhps.
3007 bool UseMovddup = HasSSE3 && (!Op.hasOneUse() || isVectorLoad(V1));
3008 MVT PVT = UseMovddup ? MVT::v2f64 : MVT::v4f32;
3009 MVT VT = Op.getValueType();
3010 if (VT == PVT)
3011 return Op;
3012 unsigned NumElems = PVT.getVectorNumElements();
3013 if (NumElems == 2) {
3014 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3015 Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
3016 } else {
3017 assert(NumElems == 4);
3018 SDValue Cst0 = DAG.getTargetConstant(0, MVT::i32);
3019 SDValue Cst1 = DAG.getTargetConstant(1, MVT::i32);
3020 Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst0, Cst1, Cst0, Cst1);
3021 }
3022
3023 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
3024 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
3025 DAG.getNode(ISD::UNDEF, PVT), Mask);
3026 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
3027}
3028
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003029/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003030/// vector of zero or undef vector. This produces a shuffle where the low
3031/// element of V2 is swizzled into the zero/undef vector, landing at element
3032/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003033static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003034 bool isZero, bool HasSSE2,
3035 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003036 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003037 SDValue V1 = isZero
Evan Cheng8c590372008-05-15 08:39:06 +00003038 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00003039 unsigned NumElems = V2.getValueType().getVectorNumElements();
3040 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3041 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003042 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003043 for (unsigned i = 0; i != NumElems; ++i)
3044 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
3045 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
3046 else
3047 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003048 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003049 &MaskVec[0], MaskVec.size());
3050 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3051}
3052
Evan Chengdea99362008-05-29 08:22:04 +00003053/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3054/// a shuffle that is zero.
3055static
Dan Gohman8181bd12008-07-27 21:46:04 +00003056unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00003057 unsigned NumElems, bool Low,
3058 SelectionDAG &DAG) {
3059 unsigned NumZeros = 0;
3060 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003061 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00003062 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00003063 if (Idx.getOpcode() == ISD::UNDEF) {
3064 ++NumZeros;
3065 continue;
3066 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003067 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
3068 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003069 ++NumZeros;
3070 else
3071 break;
3072 }
3073 return NumZeros;
3074}
3075
3076/// isVectorShift - Returns true if the shuffle can be implemented as a
3077/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003078static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3079 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003080 unsigned NumElems = Mask.getNumOperands();
3081
3082 isLeft = true;
3083 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3084 if (!NumZeros) {
3085 isLeft = false;
3086 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3087 if (!NumZeros)
3088 return false;
3089 }
3090
3091 bool SeenV1 = false;
3092 bool SeenV2 = false;
3093 for (unsigned i = NumZeros; i < NumElems; ++i) {
3094 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003095 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003096 if (Idx.getOpcode() == ISD::UNDEF)
3097 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003098 unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue();
Evan Chengdea99362008-05-29 08:22:04 +00003099 if (Index < NumElems)
3100 SeenV1 = true;
3101 else {
3102 Index -= NumElems;
3103 SeenV2 = true;
3104 }
3105 if (Index != Val)
3106 return false;
3107 }
3108 if (SeenV1 && SeenV2)
3109 return false;
3110
3111 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3112 ShAmt = NumZeros;
3113 return true;
3114}
3115
3116
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003117/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3118///
Dan Gohman8181bd12008-07-27 21:46:04 +00003119static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003120 unsigned NumNonZero, unsigned NumZero,
3121 SelectionDAG &DAG, TargetLowering &TLI) {
3122 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003123 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003124
Dan Gohman8181bd12008-07-27 21:46:04 +00003125 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003126 bool First = true;
3127 for (unsigned i = 0; i < 16; ++i) {
3128 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3129 if (ThisIsNonZero && First) {
3130 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003131 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003132 else
3133 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3134 First = false;
3135 }
3136
3137 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003138 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003139 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3140 if (LastIsNonZero) {
3141 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3142 }
3143 if (ThisIsNonZero) {
3144 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3145 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3146 ThisElt, DAG.getConstant(8, MVT::i8));
3147 if (LastIsNonZero)
3148 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3149 } else
3150 ThisElt = LastElt;
3151
Gabor Greif1c80d112008-08-28 21:40:38 +00003152 if (ThisElt.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003153 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003154 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003155 }
3156 }
3157
3158 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3159}
3160
3161/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3162///
Dan Gohman8181bd12008-07-27 21:46:04 +00003163static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003164 unsigned NumNonZero, unsigned NumZero,
3165 SelectionDAG &DAG, TargetLowering &TLI) {
3166 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003167 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003168
Dan Gohman8181bd12008-07-27 21:46:04 +00003169 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003170 bool First = true;
3171 for (unsigned i = 0; i < 8; ++i) {
3172 bool isNonZero = (NonZeros & (1 << i)) != 0;
3173 if (isNonZero) {
3174 if (First) {
3175 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003176 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003177 else
3178 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3179 First = false;
3180 }
3181 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003182 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003183 }
3184 }
3185
3186 return V;
3187}
3188
Evan Chengdea99362008-05-29 08:22:04 +00003189/// getVShift - Return a vector logical shift node.
3190///
Dan Gohman8181bd12008-07-27 21:46:04 +00003191static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003192 unsigned NumBits, SelectionDAG &DAG,
3193 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003194 bool isMMX = VT.getSizeInBits() == 64;
3195 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003196 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3197 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3198 return DAG.getNode(ISD::BIT_CONVERT, VT,
3199 DAG.getNode(Opc, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003200 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003201}
3202
Dan Gohman8181bd12008-07-27 21:46:04 +00003203SDValue
3204X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003205 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003206 if (ISD::isBuildVectorAllZeros(Op.getNode())
3207 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003208 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3209 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3210 // eliminated on x86-32 hosts.
3211 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3212 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003213
Gabor Greif1c80d112008-08-28 21:40:38 +00003214 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003215 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003216 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003217 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003218
Duncan Sands92c43912008-06-06 12:08:01 +00003219 MVT VT = Op.getValueType();
3220 MVT EVT = VT.getVectorElementType();
3221 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003222
3223 unsigned NumElems = Op.getNumOperands();
3224 unsigned NumZero = 0;
3225 unsigned NumNonZero = 0;
3226 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003227 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003228 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003229 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003230 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003231 if (Elt.getOpcode() == ISD::UNDEF)
3232 continue;
3233 Values.insert(Elt);
3234 if (Elt.getOpcode() != ISD::Constant &&
3235 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003236 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003237 if (isZeroNode(Elt))
3238 NumZero++;
3239 else {
3240 NonZeros |= (1 << i);
3241 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003242 }
3243 }
3244
3245 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003246 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3247 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003248 }
3249
Chris Lattner66a4dda2008-03-09 05:42:06 +00003250 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003251 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003252 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003253 SDValue Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003254
Chris Lattner2d91b962008-03-09 01:05:04 +00003255 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3256 // the value are obviously zero, truncate the value to i32 and do the
3257 // insertion that way. Only do this if the value is non-constant or if the
3258 // value is a constant being inserted into element 0. It is cheaper to do
3259 // a constant pool load than it is to do a movd + shuffle.
3260 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3261 (!IsAllConstants || Idx == 0)) {
3262 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3263 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003264 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3265 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003266
3267 // Truncate the value (which may itself be a constant) to i32, and
3268 // convert it to a vector with movd (S2V+shuffle to zero extend).
3269 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3270 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003271 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3272 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003273
3274 // Now we have our 32-bit value zero extended in the low element of
3275 // a vector. If Idx != 0, swizzle it into place.
3276 if (Idx != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003277 SDValue Ops[] = {
Chris Lattner2d91b962008-03-09 01:05:04 +00003278 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3279 getSwapEltZeroMask(VecElts, Idx, DAG)
3280 };
3281 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3282 }
3283 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3284 }
3285 }
3286
Chris Lattnerac914892008-03-08 22:59:52 +00003287 // If we have a constant or non-constant insertion into the low element of
3288 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3289 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3290 // depending on what the source datatype is. Because we can only get here
3291 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3292 if (Idx == 0 &&
3293 // Don't do this for i64 values on x86-32.
3294 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003295 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003296 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003297 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3298 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003299 }
Evan Chengdea99362008-05-29 08:22:04 +00003300
3301 // Is it a vector logical left shift?
3302 if (NumElems == 2 && Idx == 1 &&
3303 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003304 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003305 return getVShift(true, VT,
3306 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3307 NumBits/2, DAG, *this);
3308 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003309
3310 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003311 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003312
Chris Lattnerac914892008-03-08 22:59:52 +00003313 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3314 // is a non-constant being inserted into an element other than the low one,
3315 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3316 // movd/movss) to move this into the low element, then shuffle it into
3317 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003318 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003319 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3320
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003321 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003322 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3323 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003324 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3325 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003326 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003327 for (unsigned i = 0; i < NumElems; i++)
3328 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003329 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003330 &MaskVec[0], MaskVec.size());
3331 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3332 DAG.getNode(ISD::UNDEF, VT), Mask);
3333 }
3334 }
3335
Chris Lattner66a4dda2008-03-09 05:42:06 +00003336 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3337 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003338 return SDValue();
Chris Lattner66a4dda2008-03-09 05:42:06 +00003339
Dan Gohman21463242007-07-24 22:55:08 +00003340 // A vector full of immediates; various special cases are already
3341 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003342 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003343 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003344
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003345 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003346 if (EVTBits == 64) {
3347 if (NumNonZero == 1) {
3348 // One half is zero or undef.
3349 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003350 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003351 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003352 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3353 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003354 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003355 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003356 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003357
3358 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3359 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003360 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003361 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003362 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003363 }
3364
3365 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003366 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003367 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003368 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003369 }
3370
3371 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003372 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003373 V.resize(NumElems);
3374 if (NumElems == 4 && NumZero > 0) {
3375 for (unsigned i = 0; i < 4; ++i) {
3376 bool isZero = !(NonZeros & (1 << i));
3377 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003378 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003379 else
3380 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3381 }
3382
3383 for (unsigned i = 0; i < 2; ++i) {
3384 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3385 default: break;
3386 case 0:
3387 V[i] = V[i*2]; // Must be a zero vector.
3388 break;
3389 case 1:
3390 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3391 getMOVLMask(NumElems, DAG));
3392 break;
3393 case 2:
3394 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3395 getMOVLMask(NumElems, DAG));
3396 break;
3397 case 3:
3398 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3399 getUnpacklMask(NumElems, DAG));
3400 break;
3401 }
3402 }
3403
Duncan Sands92c43912008-06-06 12:08:01 +00003404 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3405 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003406 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003407 bool Reverse = (NonZeros & 0x3) == 2;
3408 for (unsigned i = 0; i < 2; ++i)
3409 if (Reverse)
3410 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3411 else
3412 MaskVec.push_back(DAG.getConstant(i, EVT));
3413 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3414 for (unsigned i = 0; i < 2; ++i)
3415 if (Reverse)
3416 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3417 else
3418 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003419 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003420 &MaskVec[0], MaskVec.size());
3421 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3422 }
3423
3424 if (Values.size() > 2) {
3425 // Expand into a number of unpckl*.
3426 // e.g. for v4f32
3427 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3428 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3429 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohman8181bd12008-07-27 21:46:04 +00003430 SDValue UnpckMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003431 for (unsigned i = 0; i < NumElems; ++i)
3432 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3433 NumElems >>= 1;
3434 while (NumElems != 0) {
3435 for (unsigned i = 0; i < NumElems; ++i)
3436 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3437 UnpckMask);
3438 NumElems >>= 1;
3439 }
3440 return V[0];
3441 }
3442
Dan Gohman8181bd12008-07-27 21:46:04 +00003443 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003444}
3445
Evan Chengfca29242007-12-07 08:07:39 +00003446static
Dan Gohman8181bd12008-07-27 21:46:04 +00003447SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003448 SDValue PermMask, SelectionDAG &DAG,
3449 TargetLowering &TLI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003450 SDValue NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003451 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3452 MVT MaskEVT = MaskVT.getVectorElementType();
3453 MVT PtrVT = TLI.getPointerTy();
Gabor Greif1c80d112008-08-28 21:40:38 +00003454 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3455 PermMask.getNode()->op_end());
Evan Cheng75184a92007-12-11 01:46:18 +00003456
3457 // First record which half of which vector the low elements come from.
3458 SmallVector<unsigned, 4> LowQuad(4);
3459 for (unsigned i = 0; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003460 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003461 if (Elt.getOpcode() == ISD::UNDEF)
3462 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003463 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003464 int QuadIdx = EltIdx / 4;
3465 ++LowQuad[QuadIdx];
3466 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003467
Evan Cheng75184a92007-12-11 01:46:18 +00003468 int BestLowQuad = -1;
3469 unsigned MaxQuad = 1;
3470 for (unsigned i = 0; i < 4; ++i) {
3471 if (LowQuad[i] > MaxQuad) {
3472 BestLowQuad = i;
3473 MaxQuad = LowQuad[i];
3474 }
Evan Chengfca29242007-12-07 08:07:39 +00003475 }
3476
Evan Cheng75184a92007-12-11 01:46:18 +00003477 // Record which half of which vector the high elements come from.
3478 SmallVector<unsigned, 4> HighQuad(4);
3479 for (unsigned i = 4; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003480 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003481 if (Elt.getOpcode() == ISD::UNDEF)
3482 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003483 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003484 int QuadIdx = EltIdx / 4;
3485 ++HighQuad[QuadIdx];
3486 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003487
Evan Cheng75184a92007-12-11 01:46:18 +00003488 int BestHighQuad = -1;
3489 MaxQuad = 1;
3490 for (unsigned i = 0; i < 4; ++i) {
3491 if (HighQuad[i] > MaxQuad) {
3492 BestHighQuad = i;
3493 MaxQuad = HighQuad[i];
3494 }
3495 }
3496
3497 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3498 if (BestLowQuad != -1 || BestHighQuad != -1) {
3499 // First sort the 4 chunks in order using shufpd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003500 SmallVector<SDValue, 8> MaskVec;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003501
Evan Cheng75184a92007-12-11 01:46:18 +00003502 if (BestLowQuad != -1)
3503 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3504 else
3505 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003506
Evan Cheng75184a92007-12-11 01:46:18 +00003507 if (BestHighQuad != -1)
3508 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3509 else
3510 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003511
Dan Gohman8181bd12008-07-27 21:46:04 +00003512 SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
Evan Cheng75184a92007-12-11 01:46:18 +00003513 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3514 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3515 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3516 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3517
3518 // Now sort high and low parts separately.
3519 BitVector InOrder(8);
3520 if (BestLowQuad != -1) {
3521 // Sort lower half in order using PSHUFLW.
3522 MaskVec.clear();
3523 bool AnyOutOrder = false;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003524
Evan Cheng75184a92007-12-11 01:46:18 +00003525 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003526 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003527 if (Elt.getOpcode() == ISD::UNDEF) {
3528 MaskVec.push_back(Elt);
3529 InOrder.set(i);
3530 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003531 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003532 if (EltIdx != i)
3533 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003534
Evan Cheng75184a92007-12-11 01:46:18 +00003535 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003536
Evan Cheng75184a92007-12-11 01:46:18 +00003537 // If this element is in the right place after this shuffle, then
3538 // remember it.
3539 if ((int)(EltIdx / 4) == BestLowQuad)
3540 InOrder.set(i);
3541 }
3542 }
3543 if (AnyOutOrder) {
3544 for (unsigned i = 4; i != 8; ++i)
3545 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003546 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003547 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3548 }
3549 }
3550
3551 if (BestHighQuad != -1) {
3552 // Sort high half in order using PSHUFHW if possible.
3553 MaskVec.clear();
Bill Wendling2c7cd592008-08-21 22:35:37 +00003554
Evan Cheng75184a92007-12-11 01:46:18 +00003555 for (unsigned i = 0; i != 4; ++i)
3556 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003557
Evan Cheng75184a92007-12-11 01:46:18 +00003558 bool AnyOutOrder = false;
3559 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003560 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003561 if (Elt.getOpcode() == ISD::UNDEF) {
3562 MaskVec.push_back(Elt);
3563 InOrder.set(i);
3564 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003565 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003566 if (EltIdx != i)
3567 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003568
Evan Cheng75184a92007-12-11 01:46:18 +00003569 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003570
Evan Cheng75184a92007-12-11 01:46:18 +00003571 // If this element is in the right place after this shuffle, then
3572 // remember it.
3573 if ((int)(EltIdx / 4) == BestHighQuad)
3574 InOrder.set(i);
3575 }
3576 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003577
Evan Cheng75184a92007-12-11 01:46:18 +00003578 if (AnyOutOrder) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003579 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003580 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3581 }
3582 }
3583
3584 // The other elements are put in the right place using pextrw and pinsrw.
3585 for (unsigned i = 0; i != 8; ++i) {
3586 if (InOrder[i])
3587 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003588 SDValue Elt = MaskElts[i];
Bill Wendling49bd4db2008-08-21 22:36:36 +00003589 if (Elt.getOpcode() == ISD::UNDEF)
3590 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003591 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003592 SDValue ExtOp = (EltIdx < 8)
Evan Cheng75184a92007-12-11 01:46:18 +00003593 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3594 DAG.getConstant(EltIdx, PtrVT))
3595 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3596 DAG.getConstant(EltIdx - 8, PtrVT));
3597 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3598 DAG.getConstant(i, PtrVT));
3599 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003600
Evan Cheng75184a92007-12-11 01:46:18 +00003601 return NewV;
3602 }
3603
Bill Wendling2c7cd592008-08-21 22:35:37 +00003604 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as
3605 // few as possible. First, let's find out how many elements are already in the
3606 // right order.
Evan Chengfca29242007-12-07 08:07:39 +00003607 unsigned V1InOrder = 0;
3608 unsigned V1FromV1 = 0;
3609 unsigned V2InOrder = 0;
3610 unsigned V2FromV2 = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003611 SmallVector<SDValue, 8> V1Elts;
3612 SmallVector<SDValue, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003613 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003614 SDValue Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003615 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003616 V1Elts.push_back(Elt);
3617 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003618 ++V1InOrder;
3619 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003620 continue;
3621 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003622 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003623 if (EltIdx == i) {
3624 V1Elts.push_back(Elt);
3625 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3626 ++V1InOrder;
3627 } else if (EltIdx == i+8) {
3628 V1Elts.push_back(Elt);
3629 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3630 ++V2InOrder;
3631 } else if (EltIdx < 8) {
3632 V1Elts.push_back(Elt);
3633 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003634 } else {
Evan Cheng75184a92007-12-11 01:46:18 +00003635 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3636 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003637 }
3638 }
3639
3640 if (V2InOrder > V1InOrder) {
3641 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3642 std::swap(V1, V2);
3643 std::swap(V1Elts, V2Elts);
3644 std::swap(V1FromV1, V2FromV2);
3645 }
3646
Evan Cheng75184a92007-12-11 01:46:18 +00003647 if ((V1FromV1 + V1InOrder) != 8) {
3648 // Some elements are from V2.
3649 if (V1FromV1) {
3650 // If there are elements that are from V1 but out of place,
3651 // then first sort them in place
Dan Gohman8181bd12008-07-27 21:46:04 +00003652 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003653 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003654 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003655 if (Elt.getOpcode() == ISD::UNDEF) {
3656 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3657 continue;
3658 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003659 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003660 if (EltIdx >= 8)
3661 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3662 else
3663 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3664 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003665 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003666 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003667 }
Evan Cheng75184a92007-12-11 01:46:18 +00003668
3669 NewV = V1;
3670 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003671 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003672 if (Elt.getOpcode() == ISD::UNDEF)
3673 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003674 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003675 if (EltIdx < 8)
3676 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003677 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003678 DAG.getConstant(EltIdx - 8, PtrVT));
3679 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3680 DAG.getConstant(i, PtrVT));
3681 }
3682 return NewV;
3683 } else {
3684 // All elements are from V1.
3685 NewV = V1;
3686 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003687 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003688 if (Elt.getOpcode() == ISD::UNDEF)
3689 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003690 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003691 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003692 DAG.getConstant(EltIdx, PtrVT));
3693 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3694 DAG.getConstant(i, PtrVT));
3695 }
3696 return NewV;
3697 }
3698}
3699
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003700/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3701/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3702/// done when every pair / quad of shuffle mask elements point to elements in
3703/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003704/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3705static
Dan Gohman8181bd12008-07-27 21:46:04 +00003706SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003707 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003708 SDValue PermMask, SelectionDAG &DAG,
Evan Cheng75184a92007-12-11 01:46:18 +00003709 TargetLowering &TLI) {
3710 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003711 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003712 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003713 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003714 MVT NewVT = MaskVT;
3715 switch (VT.getSimpleVT()) {
3716 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003717 case MVT::v4f32: NewVT = MVT::v2f64; break;
3718 case MVT::v4i32: NewVT = MVT::v2i64; break;
3719 case MVT::v8i16: NewVT = MVT::v4i32; break;
3720 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003721 }
3722
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003723 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003724 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003725 NewVT = MVT::v2i64;
3726 else
3727 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003728 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003729 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003730 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003731 for (unsigned i = 0; i < NumElems; i += Scale) {
3732 unsigned StartIdx = ~0U;
3733 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003734 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003735 if (Elt.getOpcode() == ISD::UNDEF)
3736 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003737 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003738 if (StartIdx == ~0U)
3739 StartIdx = EltIdx - (EltIdx % Scale);
3740 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003741 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003742 }
3743 if (StartIdx == ~0U)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003744 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003745 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003746 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003747 }
3748
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003749 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3750 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3751 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3752 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3753 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003754}
3755
Evan Chenge9b9c672008-05-09 21:53:03 +00003756/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003757///
Dan Gohman8181bd12008-07-27 21:46:04 +00003758static SDValue getVZextMovL(MVT VT, MVT OpVT,
3759 SDValue SrcOp, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003760 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003761 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3762 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003763 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003764 LD = dyn_cast<LoadSDNode>(SrcOp);
3765 if (!LD) {
3766 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3767 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003768 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003769 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3770 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3771 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3772 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3773 // PR2108
3774 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3775 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003776 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003777 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003778 SrcOp.getOperand(0)
3779 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003780 }
3781 }
3782 }
3783
3784 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003785 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003786 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3787}
3788
Evan Chengf50554e2008-07-22 21:13:36 +00003789/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3790/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003791static SDValue
3792LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
3793 SDValue PermMask, MVT VT, SelectionDAG &DAG) {
Evan Chengf50554e2008-07-22 21:13:36 +00003794 MVT MaskVT = PermMask.getValueType();
3795 MVT MaskEVT = MaskVT.getVectorElementType();
3796 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00003797 Locs.resize(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00003798 SmallVector<SDValue, 8> Mask1(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003799 unsigned NumHi = 0;
3800 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00003801 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003802 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003803 if (Elt.getOpcode() == ISD::UNDEF) {
3804 Locs[i] = std::make_pair(-1, -1);
3805 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003806 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00003807 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00003808 if (Val < 4) {
3809 Locs[i] = std::make_pair(0, NumLo);
3810 Mask1[NumLo] = Elt;
3811 NumLo++;
3812 } else {
3813 Locs[i] = std::make_pair(1, NumHi);
3814 if (2+NumHi < 4)
3815 Mask1[2+NumHi] = Elt;
3816 NumHi++;
3817 }
3818 }
3819 }
Evan Cheng3cae0332008-07-23 00:22:17 +00003820
Evan Chengf50554e2008-07-22 21:13:36 +00003821 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00003822 // If no more than two elements come from either vector. This can be
3823 // implemented with two shuffles. First shuffle gather the elements.
3824 // The second shuffle, which takes the first shuffle as both of its
3825 // vector operands, put the elements into the right order.
Evan Chengf50554e2008-07-22 21:13:36 +00003826 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3827 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3828 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003829
Dan Gohman8181bd12008-07-27 21:46:04 +00003830 SmallVector<SDValue, 8> Mask2(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003831 for (unsigned i = 0; i != 4; ++i) {
3832 if (Locs[i].first == -1)
3833 continue;
3834 else {
3835 unsigned Idx = (i < 2) ? 0 : 4;
3836 Idx += Locs[i].first * 2 + Locs[i].second;
3837 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3838 }
3839 }
3840
3841 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3842 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3843 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003844 } else if (NumLo == 3 || NumHi == 3) {
3845 // Otherwise, we must have three elements from one vector, call it X, and
3846 // one element from the other, call it Y. First, use a shufps to build an
3847 // intermediate vector with the one element from Y and the element from X
3848 // that will be in the same half in the final destination (the indexes don't
3849 // matter). Then, use a shufps to build the final vector, taking the half
3850 // containing the element from Y from the intermediate, and the other half
3851 // from X.
3852 if (NumHi == 3) {
3853 // Normalize it so the 3 elements come from V1.
3854 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3855 std::swap(V1, V2);
3856 }
3857
3858 // Find the element from V2.
3859 unsigned HiIndex;
3860 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003861 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00003862 if (Elt.getOpcode() == ISD::UNDEF)
3863 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003864 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng3cae0332008-07-23 00:22:17 +00003865 if (Val >= 4)
3866 break;
3867 }
3868
3869 Mask1[0] = PermMask.getOperand(HiIndex);
3870 Mask1[1] = DAG.getNode(ISD::UNDEF, MaskEVT);
3871 Mask1[2] = PermMask.getOperand(HiIndex^1);
3872 Mask1[3] = DAG.getNode(ISD::UNDEF, MaskEVT);
3873 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3874 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3875
3876 if (HiIndex >= 2) {
3877 Mask1[0] = PermMask.getOperand(0);
3878 Mask1[1] = PermMask.getOperand(1);
3879 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
3880 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
3881 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3882 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3883 } else {
3884 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
3885 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
3886 Mask1[2] = PermMask.getOperand(2);
3887 Mask1[3] = PermMask.getOperand(3);
3888 if (Mask1[2].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003889 Mask1[2] =
3890 DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4,
3891 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00003892 if (Mask1[3].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003893 Mask1[3] =
3894 DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4,
3895 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00003896 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1,
3897 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3898 }
Evan Chengf50554e2008-07-22 21:13:36 +00003899 }
3900
3901 // Break it into (shuffle shuffle_hi, shuffle_lo).
3902 Locs.clear();
Dan Gohman8181bd12008-07-27 21:46:04 +00003903 SmallVector<SDValue,8> LoMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3904 SmallVector<SDValue,8> HiMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3905 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00003906 unsigned MaskIdx = 0;
3907 unsigned LoIdx = 0;
3908 unsigned HiIdx = 2;
3909 for (unsigned i = 0; i != 4; ++i) {
3910 if (i == 2) {
3911 MaskPtr = &HiMask;
3912 MaskIdx = 1;
3913 LoIdx = 0;
3914 HiIdx = 2;
3915 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003916 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003917 if (Elt.getOpcode() == ISD::UNDEF) {
3918 Locs[i] = std::make_pair(-1, -1);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003919 } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00003920 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3921 (*MaskPtr)[LoIdx] = Elt;
3922 LoIdx++;
3923 } else {
3924 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3925 (*MaskPtr)[HiIdx] = Elt;
3926 HiIdx++;
3927 }
3928 }
3929
Dan Gohman8181bd12008-07-27 21:46:04 +00003930 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003931 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3932 &LoMask[0], LoMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003933 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003934 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3935 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003936 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00003937 for (unsigned i = 0; i != 4; ++i) {
3938 if (Locs[i].first == -1) {
3939 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3940 } else {
3941 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
3942 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3943 }
3944 }
3945 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3946 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3947 &MaskOps[0], MaskOps.size()));
3948}
3949
Dan Gohman8181bd12008-07-27 21:46:04 +00003950SDValue
3951X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
3952 SDValue V1 = Op.getOperand(0);
3953 SDValue V2 = Op.getOperand(1);
3954 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003955 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003956 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00003957 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003958 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3959 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3960 bool V1IsSplat = false;
3961 bool V2IsSplat = false;
3962
Gabor Greif1c80d112008-08-28 21:40:38 +00003963 if (isUndefShuffle(Op.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003964 return DAG.getNode(ISD::UNDEF, VT);
3965
Gabor Greif1c80d112008-08-28 21:40:38 +00003966 if (isZeroShuffle(Op.getNode()))
Evan Cheng8c590372008-05-15 08:39:06 +00003967 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003968
Gabor Greif1c80d112008-08-28 21:40:38 +00003969 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003970 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00003971 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003972 return V2;
3973
Evan Chengae6c9212008-09-25 23:35:16 +00003974 // Canonicalize movddup shuffles.
3975 if (V2IsUndef && Subtarget->hasSSE2() &&
Evan Chengbdd9d9f2008-10-06 21:13:08 +00003976 VT.getSizeInBits() == 128 &&
Evan Chengae6c9212008-09-25 23:35:16 +00003977 X86::isMOVDDUPMask(PermMask.getNode()))
3978 return CanonicalizeMovddup(Op, V1, PermMask, DAG, Subtarget->hasSSE3());
3979
Gabor Greif1c80d112008-08-28 21:40:38 +00003980 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00003981 if (isMMX || NumElems < 4) return Op;
3982 // Promote it to a v4{if}32 splat.
3983 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003984 }
3985
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003986 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3987 // do it!
3988 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003989 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003990 if (NewOp.getNode())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003991 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3992 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3993 // FIXME: Figure out a cleaner way to do this.
3994 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00003995 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003996 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003997 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003998 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003999 SDValue NewV1 = NewOp.getOperand(0);
4000 SDValue NewV2 = NewOp.getOperand(1);
4001 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00004002 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004003 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00004004 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004005 }
4006 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004007 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004008 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00004009 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004010 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004011 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00004012 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004013 }
4014 }
4015
Evan Chengdea99362008-05-29 08:22:04 +00004016 // Check if this can be converted into a logical shift.
4017 bool isLeft = false;
4018 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004019 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00004020 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
4021 if (isShift && ShVal.hasOneUse()) {
4022 // If the shifted value has multiple uses, it may be cheaper to use
4023 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00004024 MVT EVT = VT.getVectorElementType();
4025 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00004026 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
4027 }
4028
Gabor Greif1c80d112008-08-28 21:40:38 +00004029 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004030 if (V1IsUndef)
4031 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004032 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004033 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004034 if (!isMMX)
4035 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004036 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004037
Gabor Greif1c80d112008-08-28 21:40:38 +00004038 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
4039 X86::isMOVSLDUPMask(PermMask.getNode()) ||
4040 X86::isMOVHLPSMask(PermMask.getNode()) ||
4041 X86::isMOVHPMask(PermMask.getNode()) ||
4042 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004043 return Op;
4044
Gabor Greif1c80d112008-08-28 21:40:38 +00004045 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
4046 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004047 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4048
Evan Chengdea99362008-05-29 08:22:04 +00004049 if (isShift) {
4050 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00004051 MVT EVT = VT.getVectorElementType();
4052 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00004053 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
4054 }
4055
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004056 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004057 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4058 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004059 V1IsSplat = isSplatVector(V1.getNode());
4060 V2IsSplat = isSplatVector(V2.getNode());
Chris Lattnere6aa3862007-11-25 00:24:49 +00004061
4062 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004063 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
4064 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4065 std::swap(V1IsSplat, V2IsSplat);
4066 std::swap(V1IsUndef, V2IsUndef);
4067 Commuted = true;
4068 }
4069
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004070 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00004071 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004072 if (V2IsUndef) return V1;
4073 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4074 if (V2IsSplat) {
4075 // V2 is a splat, so the mask may be malformed. That is, it may point
4076 // to any V2 element. The instruction selectior won't like this. Get
4077 // a corrected mask and commute to form a proper MOVS{S|D}.
Dan Gohman8181bd12008-07-27 21:46:04 +00004078 SDValue NewMask = getMOVLMask(NumElems, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004079 if (NewMask.getNode() != PermMask.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004080 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4081 }
4082 return Op;
4083 }
4084
Gabor Greif1c80d112008-08-28 21:40:38 +00004085 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4086 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4087 X86::isUNPCKLMask(PermMask.getNode()) ||
4088 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004089 return Op;
4090
4091 if (V2IsSplat) {
4092 // Normalize mask so all entries that point to V2 points to its first
4093 // element then try to match unpck{h|l} again. If match, return a
4094 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004095 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004096 if (NewMask.getNode() != PermMask.getNode()) {
4097 if (X86::isUNPCKLMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004098 SDValue NewMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004099 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Gabor Greif1c80d112008-08-28 21:40:38 +00004100 } else if (X86::isUNPCKHMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004101 SDValue NewMask = getUnpackhMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004102 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4103 }
4104 }
4105 }
4106
4107 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004108 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004109 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4110
4111 if (Commuted) {
4112 // Commute is back and try unpck* again.
4113 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004114 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4115 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4116 X86::isUNPCKLMask(PermMask.getNode()) ||
4117 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004118 return Op;
4119 }
4120
Evan Chengbf8b2c52008-04-05 00:30:36 +00004121 // Try PSHUF* first, then SHUFP*.
4122 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4123 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004124 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004125 if (V2.getOpcode() != ISD::UNDEF)
4126 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
4127 DAG.getNode(ISD::UNDEF, VT), PermMask);
4128 return Op;
4129 }
4130
4131 if (!isMMX) {
4132 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004133 (X86::isPSHUFDMask(PermMask.getNode()) ||
4134 X86::isPSHUFHWMask(PermMask.getNode()) ||
4135 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004136 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004137 if (VT == MVT::v4f32) {
4138 RVT = MVT::v4i32;
4139 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
4140 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
4141 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4142 } else if (V2.getOpcode() != ISD::UNDEF)
4143 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
4144 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4145 if (RVT != VT)
4146 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004147 return Op;
4148 }
4149
Evan Chengbf8b2c52008-04-05 00:30:36 +00004150 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004151 if (X86::isSHUFPMask(PermMask.getNode()) ||
4152 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004153 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004154 }
4155
Evan Cheng75184a92007-12-11 01:46:18 +00004156 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4157 if (VT == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004158 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004159 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004160 return NewOp;
4161 }
4162
Evan Chengf50554e2008-07-22 21:13:36 +00004163 // Handle all 4 wide cases with a number of shuffles except for MMX.
4164 if (NumElems == 4 && !isMMX)
4165 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004166
Dan Gohman8181bd12008-07-27 21:46:04 +00004167 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004168}
4169
Dan Gohman8181bd12008-07-27 21:46:04 +00004170SDValue
4171X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004172 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004173 MVT VT = Op.getValueType();
4174 if (VT.getSizeInBits() == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004175 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004176 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004177 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004178 DAG.getValueType(VT));
4179 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004180 } else if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004181 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004182 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004183 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004184 DAG.getValueType(VT));
4185 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004186 } else if (VT == MVT::f32) {
4187 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4188 // the result back to FR32 register. It's only worth matching if the
Dan Gohman788db592008-04-16 02:32:24 +00004189 // result has a single use which is a store or a bitcast to i32.
Evan Cheng6c249332008-03-24 21:52:23 +00004190 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004191 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004192 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman788db592008-04-16 02:32:24 +00004193 if (User->getOpcode() != ISD::STORE &&
4194 (User->getOpcode() != ISD::BIT_CONVERT ||
4195 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004196 return SDValue();
4197 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
Evan Cheng6c249332008-03-24 21:52:23 +00004198 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
4199 Op.getOperand(1));
4200 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Nate Begemand77e59e2008-02-11 04:19:36 +00004201 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004202 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004203}
4204
4205
Dan Gohman8181bd12008-07-27 21:46:04 +00004206SDValue
4207X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004208 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004209 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004210
Evan Cheng6c249332008-03-24 21:52:23 +00004211 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004212 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004213 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004214 return Res;
4215 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004216
Duncan Sands92c43912008-06-06 12:08:01 +00004217 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004218 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004219 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004220 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004221 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004222 if (Idx == 0)
4223 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4224 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4225 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4226 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004227 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004228 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004229 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004230 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004231 SDValue Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004232 DAG.getValueType(VT));
4233 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004234 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004235 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004236 if (Idx == 0)
4237 return Op;
4238 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004239 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004240 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004241 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004242 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004243 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004244 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004245 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004246 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004247 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004248 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004249 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004250 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004251 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004252 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4253 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4254 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004255 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004256 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004257 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4258 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4259 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004260 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004261 if (Idx == 0)
4262 return Op;
4263
4264 // UNPCKHPD the element to the lowest double word, then movsd.
4265 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4266 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004267 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004268 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004269 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004270 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004271 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004272 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004273 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004274 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004275 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4276 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4277 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004278 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004279 }
4280
Dan Gohman8181bd12008-07-27 21:46:04 +00004281 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004282}
4283
Dan Gohman8181bd12008-07-27 21:46:04 +00004284SDValue
4285X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004286 MVT VT = Op.getValueType();
4287 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004288
Dan Gohman8181bd12008-07-27 21:46:04 +00004289 SDValue N0 = Op.getOperand(0);
4290 SDValue N1 = Op.getOperand(1);
4291 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004292
Dan Gohman5a7af042008-08-14 22:53:18 +00004293 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4294 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004295 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004296 : X86ISD::PINSRW;
4297 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4298 // argument.
4299 if (N1.getValueType() != MVT::i32)
4300 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4301 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004302 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Nate Begemand77e59e2008-02-11 04:19:36 +00004303 return DAG.getNode(Opc, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004304 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004305 // Bits [7:6] of the constant are the source select. This will always be
4306 // zero here. The DAG Combiner may combine an extract_elt index into these
4307 // bits. For example (insert (extract, 3), 2) could be matched by putting
4308 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4309 // Bits [5:4] of the constant are the destination select. This is the
4310 // value of the incoming immediate.
4311 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4312 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004313 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Nate Begemand77e59e2008-02-11 04:19:36 +00004314 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
4315 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004316 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004317}
4318
Dan Gohman8181bd12008-07-27 21:46:04 +00004319SDValue
4320X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004321 MVT VT = Op.getValueType();
4322 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004323
4324 if (Subtarget->hasSSE41())
4325 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4326
Evan Chenge12a7eb2007-12-12 07:55:34 +00004327 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004328 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004329
Dan Gohman8181bd12008-07-27 21:46:04 +00004330 SDValue N0 = Op.getOperand(0);
4331 SDValue N1 = Op.getOperand(1);
4332 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004333
Duncan Sands92c43912008-06-06 12:08:01 +00004334 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004335 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4336 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004337 if (N1.getValueType() != MVT::i32)
4338 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4339 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004340 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004341 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004342 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004343 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004344}
4345
Dan Gohman8181bd12008-07-27 21:46:04 +00004346SDValue
4347X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng759fe022008-07-22 18:39:19 +00004348 if (Op.getValueType() == MVT::v2f32)
4349 return DAG.getNode(ISD::BIT_CONVERT, MVT::v2f32,
4350 DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i32,
4351 DAG.getNode(ISD::BIT_CONVERT, MVT::i32,
4352 Op.getOperand(0))));
4353
Dan Gohman8181bd12008-07-27 21:46:04 +00004354 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004355 MVT VT = MVT::v2i32;
4356 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004357 default: break;
4358 case MVT::v16i8:
4359 case MVT::v8i16:
4360 VT = MVT::v4i32;
4361 break;
4362 }
4363 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4364 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004365}
4366
Bill Wendlingfef06052008-09-16 21:48:12 +00004367// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4368// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4369// one of the above mentioned nodes. It has to be wrapped because otherwise
4370// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4371// be used to form addressing mode. These wrapped nodes will be selected
4372// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004373SDValue
4374X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004375 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004376 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004377 getPointerTy(),
4378 CP->getAlignment());
4379 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4380 // With PIC, the address is actually $g + Offset.
4381 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4382 !Subtarget->isPICStyleRIPRel()) {
4383 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4384 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4385 Result);
4386 }
4387
4388 return Result;
4389}
4390
Dan Gohman8181bd12008-07-27 21:46:04 +00004391SDValue
Evan Cheng7f250d62008-09-24 00:05:32 +00004392X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV,
4393 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00004394 SDValue Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004395 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4396 // With PIC, the address is actually $g + Offset.
4397 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4398 !Subtarget->isPICStyleRIPRel()) {
4399 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4400 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4401 Result);
4402 }
4403
4404 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4405 // load the value at address GV, not the value of GV itself. This means that
4406 // the GlobalAddress must be in the base or index register of the address, not
4407 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4408 // The same applies for external symbols during PIC codegen
4409 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman12a9c082008-02-06 22:27:42 +00004410 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004411 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004412
4413 return Result;
4414}
4415
Evan Cheng7f250d62008-09-24 00:05:32 +00004416SDValue
4417X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4418 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
4419 return LowerGlobalAddress(GV, DAG);
4420}
4421
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004422// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004423static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004424LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004425 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004426 SDValue InFlag;
4427 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004428 DAG.getNode(X86ISD::GlobalBaseReg,
4429 PtrVT), InFlag);
4430 InFlag = Chain.getValue(1);
4431
4432 // emit leal symbol@TLSGD(,%ebx,1), %eax
4433 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004434 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004435 GA->getValueType(0),
4436 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004437 SDValue Ops[] = { Chain, TGA, InFlag };
4438 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004439 InFlag = Result.getValue(2);
4440 Chain = Result.getValue(1);
4441
4442 // call ___tls_get_addr. This function receives its argument in
4443 // the register EAX.
4444 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4445 InFlag = Chain.getValue(1);
4446
4447 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004448 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004449 DAG.getTargetExternalSymbol("___tls_get_addr",
4450 PtrVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004451 DAG.getRegister(X86::EAX, PtrVT),
4452 DAG.getRegister(X86::EBX, PtrVT),
4453 InFlag };
4454 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4455 InFlag = Chain.getValue(1);
4456
4457 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4458}
4459
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004460// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004461static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004462LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004463 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004464 SDValue InFlag, Chain;
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004465
4466 // emit leaq symbol@TLSGD(%rip), %rdi
4467 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004468 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004469 GA->getValueType(0),
4470 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004471 SDValue Ops[] = { DAG.getEntryNode(), TGA};
4472 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004473 Chain = Result.getValue(1);
4474 InFlag = Result.getValue(2);
4475
aslb204cd52008-08-16 12:58:29 +00004476 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004477 // the register RDI.
4478 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4479 InFlag = Chain.getValue(1);
4480
4481 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004482 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004483 DAG.getTargetExternalSymbol("__tls_get_addr",
4484 PtrVT),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004485 DAG.getRegister(X86::RDI, PtrVT),
4486 InFlag };
4487 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4488 InFlag = Chain.getValue(1);
4489
4490 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4491}
4492
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004493// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4494// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004495static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004496 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004497 // Get the Thread Pointer
Dan Gohman8181bd12008-07-27 21:46:04 +00004498 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004499 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4500 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004501 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004502 GA->getValueType(0),
4503 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004504 SDValue Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004505
4506 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004507 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004508 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004509
4510 // The address of the thread local variable is the add of the thread
4511 // pointer with the offset of the variable.
4512 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4513}
4514
Dan Gohman8181bd12008-07-27 21:46:04 +00004515SDValue
4516X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004517 // TODO: implement the "local dynamic" model
4518 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004519 assert(Subtarget->isTargetELF() &&
4520 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004521 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4522 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4523 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004524 if (Subtarget->is64Bit()) {
4525 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4526 } else {
4527 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4528 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4529 else
4530 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4531 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004532}
4533
Dan Gohman8181bd12008-07-27 21:46:04 +00004534SDValue
4535X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Bill Wendlingfef06052008-09-16 21:48:12 +00004536 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4537 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004538 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4539 // With PIC, the address is actually $g + Offset.
4540 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4541 !Subtarget->isPICStyleRIPRel()) {
4542 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4543 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4544 Result);
4545 }
4546
4547 return Result;
4548}
4549
Dan Gohman8181bd12008-07-27 21:46:04 +00004550SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004551 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004552 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004553 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4554 // With PIC, the address is actually $g + Offset.
4555 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4556 !Subtarget->isPICStyleRIPRel()) {
4557 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4558 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4559 Result);
4560 }
4561
4562 return Result;
4563}
4564
Chris Lattner62814a32007-10-17 06:02:13 +00004565/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4566/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004567SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004568 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004569 MVT VT = Op.getValueType();
4570 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004571 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004572 SDValue ShOpLo = Op.getOperand(0);
4573 SDValue ShOpHi = Op.getOperand(1);
4574 SDValue ShAmt = Op.getOperand(2);
4575 SDValue Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004576 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4577 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004578
Dan Gohman8181bd12008-07-27 21:46:04 +00004579 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004580 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004581 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4582 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004583 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004584 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4585 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004586 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004587
Dan Gohman8181bd12008-07-27 21:46:04 +00004588 SDValue AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004589 DAG.getConstant(VTBits, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00004590 SDValue Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004591 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004592
Dan Gohman8181bd12008-07-27 21:46:04 +00004593 SDValue Hi, Lo;
4594 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4595 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4596 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004597
Chris Lattner62814a32007-10-17 06:02:13 +00004598 if (Op.getOpcode() == ISD::SHL_PARTS) {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004599 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4600 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004601 } else {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004602 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4603 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004604 }
4605
Dan Gohman8181bd12008-07-27 21:46:04 +00004606 SDValue Ops[2] = { Lo, Hi };
Duncan Sands698842f2008-07-02 17:40:58 +00004607 return DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004608}
4609
Dan Gohman8181bd12008-07-27 21:46:04 +00004610SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004611 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004612 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004613 "Unknown SINT_TO_FP to lower!");
4614
4615 // These are really Legal; caller falls through into that case.
4616 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004617 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004618 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4619 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004620 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004621
Duncan Sands92c43912008-06-06 12:08:01 +00004622 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004623 MachineFunction &MF = DAG.getMachineFunction();
4624 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004625 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4626 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004627 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004628 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004629
4630 // Build the FILD
4631 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004632 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004633 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004634 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4635 else
4636 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004637 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004638 Ops.push_back(Chain);
4639 Ops.push_back(StackSlot);
4640 Ops.push_back(DAG.getValueType(SrcVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004641 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004642 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004643
Dale Johannesen2fc20782007-09-14 22:26:36 +00004644 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004645 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004646 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004647
4648 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4649 // shouldn't be necessary except that RFP cannot be live across
4650 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4651 MachineFunction &MF = DAG.getMachineFunction();
4652 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004653 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004654 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004655 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004656 Ops.push_back(Chain);
4657 Ops.push_back(Result);
4658 Ops.push_back(StackSlot);
4659 Ops.push_back(DAG.getValueType(Op.getValueType()));
4660 Ops.push_back(InFlag);
4661 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004662 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004663 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004664 }
4665
4666 return Result;
4667}
4668
Dan Gohman8181bd12008-07-27 21:46:04 +00004669std::pair<SDValue,SDValue> X86TargetLowering::
4670FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004671 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4672 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004673 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004674
Dale Johannesen2fc20782007-09-14 22:26:36 +00004675 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004676 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004677 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004678 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004679 if (Subtarget->is64Bit() &&
4680 Op.getValueType() == MVT::i64 &&
4681 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00004682 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004683
Evan Cheng05441e62007-10-15 20:11:21 +00004684 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4685 // stack slot.
4686 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004687 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004688 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00004689 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004690 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004691 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004692 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4693 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4694 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4695 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004696 }
4697
Dan Gohman8181bd12008-07-27 21:46:04 +00004698 SDValue Chain = DAG.getEntryNode();
4699 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004700 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004701 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004702 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004703 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004704 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004705 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004706 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4707 };
4708 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4709 Chain = Value.getValue(1);
4710 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4711 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4712 }
4713
4714 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00004715 SDValue Ops[] = { Chain, Value, StackSlot };
4716 SDValue FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004717
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004718 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004719}
4720
Dan Gohman8181bd12008-07-27 21:46:04 +00004721SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
4722 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
4723 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004724 if (FIST.getNode() == 0) return SDValue();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004725
4726 // Load the result.
4727 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4728}
4729
4730SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004731 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
4732 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004733 if (FIST.getNode() == 0) return 0;
Duncan Sandsf19591c2008-06-30 10:19:09 +00004734
4735 MVT VT = N->getValueType(0);
4736
4737 // Return a load from the stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00004738 SDValue Res = DAG.getLoad(VT, FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004739
Duncan Sands698842f2008-07-02 17:40:58 +00004740 // Use MERGE_VALUES to drop the chain result value and get a node with one
4741 // result. This requires turning off getMergeValues simplification, since
4742 // otherwise it will give us Res back.
Gabor Greif1c80d112008-08-28 21:40:38 +00004743 return DAG.getMergeValues(&Res, 1, false).getNode();
Duncan Sandsf19591c2008-06-30 10:19:09 +00004744}
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004745
Dan Gohman8181bd12008-07-27 21:46:04 +00004746SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004747 MVT VT = Op.getValueType();
4748 MVT EltVT = VT;
4749 if (VT.isVector())
4750 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004751 std::vector<Constant*> CV;
4752 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004753 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004754 CV.push_back(C);
4755 CV.push_back(C);
4756 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004757 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004758 CV.push_back(C);
4759 CV.push_back(C);
4760 CV.push_back(C);
4761 CV.push_back(C);
4762 }
Dan Gohman11821702007-07-27 17:16:43 +00004763 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004764 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4765 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004766 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004767 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004768 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4769}
4770
Dan Gohman8181bd12008-07-27 21:46:04 +00004771SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004772 MVT VT = Op.getValueType();
4773 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004774 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004775 if (VT.isVector()) {
4776 EltVT = VT.getVectorElementType();
4777 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004778 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004779 std::vector<Constant*> CV;
4780 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004781 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004782 CV.push_back(C);
4783 CV.push_back(C);
4784 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004785 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004786 CV.push_back(C);
4787 CV.push_back(C);
4788 CV.push_back(C);
4789 CV.push_back(C);
4790 }
Dan Gohman11821702007-07-27 17:16:43 +00004791 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004792 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4793 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004794 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004795 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004796 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004797 return DAG.getNode(ISD::BIT_CONVERT, VT,
4798 DAG.getNode(ISD::XOR, MVT::v2i64,
4799 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4800 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4801 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004802 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4803 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004804}
4805
Dan Gohman8181bd12008-07-27 21:46:04 +00004806SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4807 SDValue Op0 = Op.getOperand(0);
4808 SDValue Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004809 MVT VT = Op.getValueType();
4810 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004811
4812 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004813 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004814 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4815 SrcVT = VT;
4816 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004817 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004818 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004819 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004820 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004821 }
4822
4823 // At this point the operands and the result should have the same
4824 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004825
4826 // First get the sign bit of second operand.
4827 std::vector<Constant*> CV;
4828 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004829 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4830 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004831 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004832 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4833 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4834 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4835 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004836 }
Dan Gohman11821702007-07-27 17:16:43 +00004837 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004838 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4839 SDValue Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004840 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004841 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004842 SDValue SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004843
4844 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004845 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004846 // Op0 is MVT::f32, Op1 is MVT::f64.
4847 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4848 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4849 DAG.getConstant(32, MVT::i32));
4850 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4851 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00004852 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004853 }
4854
4855 // Clear first operand sign bit.
4856 CV.clear();
4857 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004858 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
4859 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004860 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004861 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
4862 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4863 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4864 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004865 }
Dan Gohman11821702007-07-27 17:16:43 +00004866 C = ConstantVector::get(CV);
4867 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004868 SDValue Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004869 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004870 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004871 SDValue Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004872
4873 // Or the value with the sign bit.
4874 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
4875}
4876
Dan Gohman8181bd12008-07-27 21:46:04 +00004877SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00004878 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00004879 SDValue Cond;
4880 SDValue Op0 = Op.getOperand(0);
4881 SDValue Op1 = Op.getOperand(1);
4882 SDValue CC = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00004883 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Evan Cheng950aac02007-09-25 01:57:46 +00004884 unsigned X86CC;
4885
Evan Cheng950aac02007-09-25 01:57:46 +00004886 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00004887 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00004888 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4889 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004890 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00004891 }
Evan Cheng950aac02007-09-25 01:57:46 +00004892
Evan Cheng71343822008-10-15 02:05:31 +00004893 assert(0 && "Illegal SetCC!");
4894 return SDValue();
Evan Cheng950aac02007-09-25 01:57:46 +00004895}
4896
Dan Gohman8181bd12008-07-27 21:46:04 +00004897SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4898 SDValue Cond;
4899 SDValue Op0 = Op.getOperand(0);
4900 SDValue Op1 = Op.getOperand(1);
4901 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00004902 MVT VT = Op.getValueType();
4903 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4904 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
4905
4906 if (isFP) {
4907 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00004908 MVT VT0 = Op0.getValueType();
4909 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
4910 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00004911 bool Swap = false;
4912
4913 switch (SetCCOpcode) {
4914 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004915 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00004916 case ISD::SETEQ: SSECC = 0; break;
4917 case ISD::SETOGT:
4918 case ISD::SETGT: Swap = true; // Fallthrough
4919 case ISD::SETLT:
4920 case ISD::SETOLT: SSECC = 1; break;
4921 case ISD::SETOGE:
4922 case ISD::SETGE: Swap = true; // Fallthrough
4923 case ISD::SETLE:
4924 case ISD::SETOLE: SSECC = 2; break;
4925 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004926 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00004927 case ISD::SETNE: SSECC = 4; break;
4928 case ISD::SETULE: Swap = true;
4929 case ISD::SETUGE: SSECC = 5; break;
4930 case ISD::SETULT: Swap = true;
4931 case ISD::SETUGT: SSECC = 6; break;
4932 case ISD::SETO: SSECC = 7; break;
4933 }
4934 if (Swap)
4935 std::swap(Op0, Op1);
4936
Nate Begeman6357f9d2008-07-25 19:05:58 +00004937 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00004938 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00004939 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004940 SDValue UNORD, EQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004941 UNORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
4942 EQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
4943 return DAG.getNode(ISD::OR, VT, UNORD, EQ);
4944 }
4945 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004946 SDValue ORD, NEQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004947 ORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
4948 NEQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
4949 return DAG.getNode(ISD::AND, VT, ORD, NEQ);
4950 }
4951 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00004952 }
4953 // Handle all other FP comparisons here.
4954 return DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
4955 }
4956
4957 // We are handling one of the integer comparisons here. Since SSE only has
4958 // GT and EQ comparisons for integer, swapping operands and multiple
4959 // operations may be required for some comparisons.
4960 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
4961 bool Swap = false, Invert = false, FlipSigns = false;
4962
4963 switch (VT.getSimpleVT()) {
4964 default: break;
4965 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
4966 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
4967 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
4968 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
4969 }
4970
4971 switch (SetCCOpcode) {
4972 default: break;
4973 case ISD::SETNE: Invert = true;
4974 case ISD::SETEQ: Opc = EQOpc; break;
4975 case ISD::SETLT: Swap = true;
4976 case ISD::SETGT: Opc = GTOpc; break;
4977 case ISD::SETGE: Swap = true;
4978 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
4979 case ISD::SETULT: Swap = true;
4980 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
4981 case ISD::SETUGE: Swap = true;
4982 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
4983 }
4984 if (Swap)
4985 std::swap(Op0, Op1);
4986
4987 // Since SSE has no unsigned integer comparisons, we need to flip the sign
4988 // bits of the inputs before performing those operations.
4989 if (FlipSigns) {
4990 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004991 SDValue SignBit = DAG.getConstant(EltVT.getIntegerVTSignBit(), EltVT);
4992 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
4993 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, VT, &SignBits[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004994 SignBits.size());
4995 Op0 = DAG.getNode(ISD::XOR, VT, Op0, SignVec);
4996 Op1 = DAG.getNode(ISD::XOR, VT, Op1, SignVec);
4997 }
4998
Dan Gohman8181bd12008-07-27 21:46:04 +00004999 SDValue Result = DAG.getNode(Opc, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00005000
5001 // If the logical-not of the result is required, perform that now.
5002 if (Invert) {
5003 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005004 SDValue NegOne = DAG.getConstant(EltVT.getIntegerVTBitMask(), EltVT);
5005 std::vector<SDValue> NegOnes(VT.getVectorNumElements(), NegOne);
5006 SDValue NegOneV = DAG.getNode(ISD::BUILD_VECTOR, VT, &NegOnes[0],
Nate Begeman03605a02008-07-17 16:51:19 +00005007 NegOnes.size());
5008 Result = DAG.getNode(ISD::XOR, VT, Result, NegOneV);
5009 }
5010 return Result;
5011}
Evan Cheng950aac02007-09-25 01:57:46 +00005012
Dan Gohman8181bd12008-07-27 21:46:04 +00005013SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005014 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005015 SDValue Cond = Op.getOperand(0);
5016 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005017
5018 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005019 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005020
Evan Cheng50d37ab2007-10-08 22:16:29 +00005021 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5022 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005023 if (Cond.getOpcode() == X86ISD::SETCC) {
5024 CC = Cond.getOperand(0);
5025
Dan Gohman8181bd12008-07-27 21:46:04 +00005026 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005027 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00005028 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00005029
Evan Cheng50d37ab2007-10-08 22:16:29 +00005030 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00005031 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005032 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00005033 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Chris Lattnerfca7f222008-01-16 06:19:45 +00005034
Evan Cheng621216e2007-09-29 00:00:36 +00005035 if ((Opc == X86ISD::CMP ||
5036 Opc == X86ISD::COMI ||
5037 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005038 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005039 addTest = false;
5040 }
5041 }
5042
5043 if (addTest) {
5044 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00005045 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005046 }
5047
Duncan Sands92c43912008-06-06 12:08:01 +00005048 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005049 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005050 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00005051 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5052 // condition is true.
5053 Ops.push_back(Op.getOperand(2));
5054 Ops.push_back(Op.getOperand(1));
5055 Ops.push_back(CC);
5056 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00005057 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00005058}
5059
Dan Gohman8181bd12008-07-27 21:46:04 +00005060SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005061 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005062 SDValue Chain = Op.getOperand(0);
5063 SDValue Cond = Op.getOperand(1);
5064 SDValue Dest = Op.getOperand(2);
5065 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005066
5067 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005068 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005069
Evan Cheng50d37ab2007-10-08 22:16:29 +00005070 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5071 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005072 if (Cond.getOpcode() == X86ISD::SETCC) {
5073 CC = Cond.getOperand(0);
5074
Dan Gohman8181bd12008-07-27 21:46:04 +00005075 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005076 unsigned Opc = Cmp.getOpcode();
Evan Cheng621216e2007-09-29 00:00:36 +00005077 if (Opc == X86ISD::CMP ||
5078 Opc == X86ISD::COMI ||
5079 Opc == X86ISD::UCOMI) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005080 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005081 addTest = false;
5082 }
5083 }
5084
5085 if (addTest) {
5086 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00005087 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005088 }
Evan Cheng621216e2007-09-29 00:00:36 +00005089 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005090 Chain, Op.getOperand(2), CC, Cond);
5091}
5092
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005093
5094// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5095// Calls to _alloca is needed to probe the stack when allocating more than 4k
5096// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5097// that the guard pages used by the OS virtual memory manager are allocated in
5098// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005099SDValue
5100X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005101 SelectionDAG &DAG) {
5102 assert(Subtarget->isTargetCygMing() &&
5103 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005104
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005105 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005106 SDValue Chain = Op.getOperand(0);
5107 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005108 // FIXME: Ensure alignment here
5109
Dan Gohman8181bd12008-07-27 21:46:04 +00005110 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005111
Duncan Sands92c43912008-06-06 12:08:01 +00005112 MVT IntPtr = getPointerTy();
5113 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005114
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005115 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005116
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005117 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
5118 Flag = Chain.getValue(1);
5119
5120 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005121 SDValue Ops[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00005122 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005123 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005124 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005125 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005126 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005127 Flag = Chain.getValue(1);
5128
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005129 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005130 DAG.getIntPtrConstant(0, true),
5131 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005132 Flag);
5133
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005134 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005135
Dan Gohman8181bd12008-07-27 21:46:04 +00005136 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Duncan Sands698842f2008-07-02 17:40:58 +00005137 return DAG.getMergeValues(Ops1, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005138}
5139
Dan Gohman8181bd12008-07-27 21:46:04 +00005140SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005141X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005142 SDValue Chain,
5143 SDValue Dst, SDValue Src,
5144 SDValue Size, unsigned Align,
5145 const Value *DstSV,
Bill Wendling4b2e3782008-10-01 00:59:58 +00005146 uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005147 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005148
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005149 // If not DWORD aligned or size is more than the threshold, call the library.
5150 // The libc version is likely to be faster for these cases. It can use the
5151 // address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005152 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005153 !ConstantSize ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005154 ConstantSize->getZExtValue() >
5155 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005156 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005157
5158 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005159 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005160
Bill Wendling4b2e3782008-10-01 00:59:58 +00005161 if (const char *bzeroEntry = V &&
5162 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5163 MVT IntPtr = getPointerTy();
5164 const Type *IntPtrTy = TD->getIntPtrType();
5165 TargetLowering::ArgListTy Args;
5166 TargetLowering::ArgListEntry Entry;
5167 Entry.Node = Dst;
5168 Entry.Ty = IntPtrTy;
5169 Args.push_back(Entry);
5170 Entry.Node = Size;
5171 Args.push_back(Entry);
5172 std::pair<SDValue,SDValue> CallResult =
5173 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5174 CallingConv::C, false,
5175 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG);
5176 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005177 }
5178
Dan Gohmane8b391e2008-04-12 04:36:06 +00005179 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005180 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005181 }
5182
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005183 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005184 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005185 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005186 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005187 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005188 unsigned BytesLeft = 0;
5189 bool TwoRepStos = false;
5190 if (ValC) {
5191 unsigned ValReg;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005192 uint64_t Val = ValC->getZExtValue() & 255;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005193
5194 // If the value is a constant, then we can potentially use larger sets.
5195 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005196 case 2: // WORD aligned
5197 AVT = MVT::i16;
5198 ValReg = X86::AX;
5199 Val = (Val << 8) | Val;
5200 break;
5201 case 0: // DWORD aligned
5202 AVT = MVT::i32;
5203 ValReg = X86::EAX;
5204 Val = (Val << 8) | Val;
5205 Val = (Val << 16) | Val;
5206 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5207 AVT = MVT::i64;
5208 ValReg = X86::RAX;
5209 Val = (Val << 32) | Val;
5210 }
5211 break;
5212 default: // Byte aligned
5213 AVT = MVT::i8;
5214 ValReg = X86::AL;
5215 Count = DAG.getIntPtrConstant(SizeVal);
5216 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005217 }
5218
Duncan Sandsec142ee2008-06-08 20:54:56 +00005219 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005220 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005221 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5222 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005223 }
5224
5225 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
5226 InFlag);
5227 InFlag = Chain.getValue(1);
5228 } else {
5229 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005230 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005231 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005232 InFlag = Chain.getValue(1);
5233 }
5234
5235 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5236 Count, InFlag);
5237 InFlag = Chain.getValue(1);
5238 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005239 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005240 InFlag = Chain.getValue(1);
5241
5242 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005243 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005244 Ops.push_back(Chain);
5245 Ops.push_back(DAG.getValueType(AVT));
5246 Ops.push_back(InFlag);
5247 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5248
5249 if (TwoRepStos) {
5250 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005251 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005252 MVT CVT = Count.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005253 SDValue Left = DAG.getNode(ISD::AND, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005254 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5255 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
5256 Left, InFlag);
5257 InFlag = Chain.getValue(1);
5258 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5259 Ops.clear();
5260 Ops.push_back(Chain);
5261 Ops.push_back(DAG.getValueType(MVT::i8));
5262 Ops.push_back(InFlag);
5263 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5264 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005265 // Handle the last 1 - 7 bytes.
5266 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005267 MVT AddrVT = Dst.getValueType();
5268 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005269
5270 Chain = DAG.getMemset(Chain,
5271 DAG.getNode(ISD::ADD, AddrVT, Dst,
5272 DAG.getConstant(Offset, AddrVT)),
5273 Src,
5274 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005275 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005276 }
5277
Dan Gohmane8b391e2008-04-12 04:36:06 +00005278 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005279 return Chain;
5280}
5281
Dan Gohman8181bd12008-07-27 21:46:04 +00005282SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005283X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005284 SDValue Chain, SDValue Dst, SDValue Src,
5285 SDValue Size, unsigned Align,
5286 bool AlwaysInline,
5287 const Value *DstSV, uint64_t DstSVOff,
5288 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005289 // This requires the copy size to be a constant, preferrably
5290 // within a subtarget-specific limit.
5291 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5292 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005293 return SDValue();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005294 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005295 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005296 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005297
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005298 /// If not DWORD aligned, call the library.
5299 if ((Align & 3) != 0)
5300 return SDValue();
5301
5302 // DWORD aligned
5303 MVT AVT = MVT::i32;
5304 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005305 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005306
Duncan Sands92c43912008-06-06 12:08:01 +00005307 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005308 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005309 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005310 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005311
Dan Gohman8181bd12008-07-27 21:46:04 +00005312 SDValue InFlag(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005313 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5314 Count, InFlag);
5315 InFlag = Chain.getValue(1);
5316 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005317 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005318 InFlag = Chain.getValue(1);
5319 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005320 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005321 InFlag = Chain.getValue(1);
5322
5323 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005324 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005325 Ops.push_back(Chain);
5326 Ops.push_back(DAG.getValueType(AVT));
5327 Ops.push_back(InFlag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005328 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005329
Dan Gohman8181bd12008-07-27 21:46:04 +00005330 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005331 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005332 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005333 // Handle the last 1 - 7 bytes.
5334 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005335 MVT DstVT = Dst.getValueType();
5336 MVT SrcVT = Src.getValueType();
5337 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005338 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005339 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005340 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005341 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005342 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005343 DAG.getConstant(BytesLeft, SizeVT),
5344 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005345 DstSV, DstSVOff + Offset,
5346 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005347 }
5348
Dan Gohmane8b391e2008-04-12 04:36:06 +00005349 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005350}
5351
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005352/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
5353SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005354 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005355 SDValue TheChain = N->getOperand(0);
5356 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005357 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005358 SDValue rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
5359 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005360 MVT::i64, rax.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005361 SDValue Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005362 DAG.getConstant(32, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005363 SDValue Ops[] = {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005364 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005365 };
5366
Gabor Greif1c80d112008-08-28 21:40:38 +00005367 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005368 }
5369
Dan Gohman8181bd12008-07-27 21:46:04 +00005370 SDValue eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
5371 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005372 MVT::i32, eax.getValue(2));
5373 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
Dan Gohman8181bd12008-07-27 21:46:04 +00005374 SDValue Ops[] = { eax, edx };
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005375 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
5376
5377 // Use a MERGE_VALUES to return the value and chain.
5378 Ops[1] = edx.getValue(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00005379 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005380}
5381
Dan Gohman8181bd12008-07-27 21:46:04 +00005382SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005383 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005384
5385 if (!Subtarget->is64Bit()) {
5386 // vastart just stores the address of the VarArgsFrameIndex slot into the
5387 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005388 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005389 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005390 }
5391
5392 // __va_list_tag:
5393 // gp_offset (0 - 6 * 8)
5394 // fp_offset (48 - 48 + 8 * 16)
5395 // overflow_arg_area (point to parameters coming in memory).
5396 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005397 SmallVector<SDValue, 8> MemOps;
5398 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005399 // Store gp_offset
Dan Gohman8181bd12008-07-27 21:46:04 +00005400 SDValue Store = DAG.getStore(Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005401 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005402 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005403 MemOps.push_back(Store);
5404
5405 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005406 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005407 Store = DAG.getStore(Op.getOperand(0),
5408 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005409 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005410 MemOps.push_back(Store);
5411
5412 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005413 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005414 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005415 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005416 MemOps.push_back(Store);
5417
5418 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005419 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005420 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005421 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005422 MemOps.push_back(Store);
5423 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5424}
5425
Dan Gohman8181bd12008-07-27 21:46:04 +00005426SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00005427 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5428 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005429 SDValue Chain = Op.getOperand(0);
5430 SDValue SrcPtr = Op.getOperand(1);
5431 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005432
5433 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5434 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00005435 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005436}
5437
Dan Gohman8181bd12008-07-27 21:46:04 +00005438SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005439 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005440 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005441 SDValue Chain = Op.getOperand(0);
5442 SDValue DstPtr = Op.getOperand(1);
5443 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005444 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5445 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005446
Dan Gohman840ff5c2008-04-18 20:55:41 +00005447 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5448 DAG.getIntPtrConstant(24), 8, false,
5449 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005450}
5451
Dan Gohman8181bd12008-07-27 21:46:04 +00005452SDValue
5453X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005454 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005455 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005456 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005457 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005458 case Intrinsic::x86_sse_comieq_ss:
5459 case Intrinsic::x86_sse_comilt_ss:
5460 case Intrinsic::x86_sse_comile_ss:
5461 case Intrinsic::x86_sse_comigt_ss:
5462 case Intrinsic::x86_sse_comige_ss:
5463 case Intrinsic::x86_sse_comineq_ss:
5464 case Intrinsic::x86_sse_ucomieq_ss:
5465 case Intrinsic::x86_sse_ucomilt_ss:
5466 case Intrinsic::x86_sse_ucomile_ss:
5467 case Intrinsic::x86_sse_ucomigt_ss:
5468 case Intrinsic::x86_sse_ucomige_ss:
5469 case Intrinsic::x86_sse_ucomineq_ss:
5470 case Intrinsic::x86_sse2_comieq_sd:
5471 case Intrinsic::x86_sse2_comilt_sd:
5472 case Intrinsic::x86_sse2_comile_sd:
5473 case Intrinsic::x86_sse2_comigt_sd:
5474 case Intrinsic::x86_sse2_comige_sd:
5475 case Intrinsic::x86_sse2_comineq_sd:
5476 case Intrinsic::x86_sse2_ucomieq_sd:
5477 case Intrinsic::x86_sse2_ucomilt_sd:
5478 case Intrinsic::x86_sse2_ucomile_sd:
5479 case Intrinsic::x86_sse2_ucomigt_sd:
5480 case Intrinsic::x86_sse2_ucomige_sd:
5481 case Intrinsic::x86_sse2_ucomineq_sd: {
5482 unsigned Opc = 0;
5483 ISD::CondCode CC = ISD::SETCC_INVALID;
5484 switch (IntNo) {
5485 default: break;
5486 case Intrinsic::x86_sse_comieq_ss:
5487 case Intrinsic::x86_sse2_comieq_sd:
5488 Opc = X86ISD::COMI;
5489 CC = ISD::SETEQ;
5490 break;
5491 case Intrinsic::x86_sse_comilt_ss:
5492 case Intrinsic::x86_sse2_comilt_sd:
5493 Opc = X86ISD::COMI;
5494 CC = ISD::SETLT;
5495 break;
5496 case Intrinsic::x86_sse_comile_ss:
5497 case Intrinsic::x86_sse2_comile_sd:
5498 Opc = X86ISD::COMI;
5499 CC = ISD::SETLE;
5500 break;
5501 case Intrinsic::x86_sse_comigt_ss:
5502 case Intrinsic::x86_sse2_comigt_sd:
5503 Opc = X86ISD::COMI;
5504 CC = ISD::SETGT;
5505 break;
5506 case Intrinsic::x86_sse_comige_ss:
5507 case Intrinsic::x86_sse2_comige_sd:
5508 Opc = X86ISD::COMI;
5509 CC = ISD::SETGE;
5510 break;
5511 case Intrinsic::x86_sse_comineq_ss:
5512 case Intrinsic::x86_sse2_comineq_sd:
5513 Opc = X86ISD::COMI;
5514 CC = ISD::SETNE;
5515 break;
5516 case Intrinsic::x86_sse_ucomieq_ss:
5517 case Intrinsic::x86_sse2_ucomieq_sd:
5518 Opc = X86ISD::UCOMI;
5519 CC = ISD::SETEQ;
5520 break;
5521 case Intrinsic::x86_sse_ucomilt_ss:
5522 case Intrinsic::x86_sse2_ucomilt_sd:
5523 Opc = X86ISD::UCOMI;
5524 CC = ISD::SETLT;
5525 break;
5526 case Intrinsic::x86_sse_ucomile_ss:
5527 case Intrinsic::x86_sse2_ucomile_sd:
5528 Opc = X86ISD::UCOMI;
5529 CC = ISD::SETLE;
5530 break;
5531 case Intrinsic::x86_sse_ucomigt_ss:
5532 case Intrinsic::x86_sse2_ucomigt_sd:
5533 Opc = X86ISD::UCOMI;
5534 CC = ISD::SETGT;
5535 break;
5536 case Intrinsic::x86_sse_ucomige_ss:
5537 case Intrinsic::x86_sse2_ucomige_sd:
5538 Opc = X86ISD::UCOMI;
5539 CC = ISD::SETGE;
5540 break;
5541 case Intrinsic::x86_sse_ucomineq_ss:
5542 case Intrinsic::x86_sse2_ucomineq_sd:
5543 Opc = X86ISD::UCOMI;
5544 CC = ISD::SETNE;
5545 break;
5546 }
5547
5548 unsigned X86CC;
Dan Gohman8181bd12008-07-27 21:46:04 +00005549 SDValue LHS = Op.getOperand(1);
5550 SDValue RHS = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005551 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
5552
Dan Gohman8181bd12008-07-27 21:46:04 +00005553 SDValue Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5554 SDValue SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00005555 DAG.getConstant(X86CC, MVT::i8), Cond);
5556 return DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005557 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005558
5559 // Fix vector shift instructions where the last operand is a non-immediate
5560 // i32 value.
5561 case Intrinsic::x86_sse2_pslli_w:
5562 case Intrinsic::x86_sse2_pslli_d:
5563 case Intrinsic::x86_sse2_pslli_q:
5564 case Intrinsic::x86_sse2_psrli_w:
5565 case Intrinsic::x86_sse2_psrli_d:
5566 case Intrinsic::x86_sse2_psrli_q:
5567 case Intrinsic::x86_sse2_psrai_w:
5568 case Intrinsic::x86_sse2_psrai_d:
5569 case Intrinsic::x86_mmx_pslli_w:
5570 case Intrinsic::x86_mmx_pslli_d:
5571 case Intrinsic::x86_mmx_pslli_q:
5572 case Intrinsic::x86_mmx_psrli_w:
5573 case Intrinsic::x86_mmx_psrli_d:
5574 case Intrinsic::x86_mmx_psrli_q:
5575 case Intrinsic::x86_mmx_psrai_w:
5576 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00005577 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005578 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00005579 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005580
5581 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005582 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005583 switch (IntNo) {
5584 case Intrinsic::x86_sse2_pslli_w:
5585 NewIntNo = Intrinsic::x86_sse2_psll_w;
5586 break;
5587 case Intrinsic::x86_sse2_pslli_d:
5588 NewIntNo = Intrinsic::x86_sse2_psll_d;
5589 break;
5590 case Intrinsic::x86_sse2_pslli_q:
5591 NewIntNo = Intrinsic::x86_sse2_psll_q;
5592 break;
5593 case Intrinsic::x86_sse2_psrli_w:
5594 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5595 break;
5596 case Intrinsic::x86_sse2_psrli_d:
5597 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5598 break;
5599 case Intrinsic::x86_sse2_psrli_q:
5600 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5601 break;
5602 case Intrinsic::x86_sse2_psrai_w:
5603 NewIntNo = Intrinsic::x86_sse2_psra_w;
5604 break;
5605 case Intrinsic::x86_sse2_psrai_d:
5606 NewIntNo = Intrinsic::x86_sse2_psra_d;
5607 break;
5608 default: {
5609 ShAmtVT = MVT::v2i32;
5610 switch (IntNo) {
5611 case Intrinsic::x86_mmx_pslli_w:
5612 NewIntNo = Intrinsic::x86_mmx_psll_w;
5613 break;
5614 case Intrinsic::x86_mmx_pslli_d:
5615 NewIntNo = Intrinsic::x86_mmx_psll_d;
5616 break;
5617 case Intrinsic::x86_mmx_pslli_q:
5618 NewIntNo = Intrinsic::x86_mmx_psll_q;
5619 break;
5620 case Intrinsic::x86_mmx_psrli_w:
5621 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5622 break;
5623 case Intrinsic::x86_mmx_psrli_d:
5624 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5625 break;
5626 case Intrinsic::x86_mmx_psrli_q:
5627 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5628 break;
5629 case Intrinsic::x86_mmx_psrai_w:
5630 NewIntNo = Intrinsic::x86_mmx_psra_w;
5631 break;
5632 case Intrinsic::x86_mmx_psrai_d:
5633 NewIntNo = Intrinsic::x86_mmx_psra_d;
5634 break;
5635 default: abort(); // Can't reach here.
5636 }
5637 break;
5638 }
5639 }
Duncan Sands92c43912008-06-06 12:08:01 +00005640 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005641 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5642 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5643 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5644 DAG.getConstant(NewIntNo, MVT::i32),
5645 Op.getOperand(1), ShAmt);
5646 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005647 }
5648}
5649
Dan Gohman8181bd12008-07-27 21:46:04 +00005650SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005651 // Depths > 0 not supported yet!
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005652 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005653 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005654
5655 // Just load the return address
Dan Gohman8181bd12008-07-27 21:46:04 +00005656 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005657 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5658}
5659
Dan Gohman8181bd12008-07-27 21:46:04 +00005660SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng33633672008-09-27 01:56:22 +00005661 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5662 MFI->setFrameAddressIsTaken(true);
5663 MVT VT = Op.getValueType();
5664 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5665 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
5666 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), FrameReg, VT);
5667 while (Depth--)
5668 FrameAddr = DAG.getLoad(VT, DAG.getEntryNode(), FrameAddr, NULL, 0);
5669 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005670}
5671
Dan Gohman8181bd12008-07-27 21:46:04 +00005672SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005673 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005674 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005675}
5676
Dan Gohman8181bd12008-07-27 21:46:04 +00005677SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005678{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005679 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00005680 SDValue Chain = Op.getOperand(0);
5681 SDValue Offset = Op.getOperand(1);
5682 SDValue Handler = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005683
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005684 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
5685 getPointerTy());
5686 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005687
Dan Gohman8181bd12008-07-27 21:46:04 +00005688 SDValue StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005689 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005690 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5691 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005692 Chain = DAG.getCopyToReg(Chain, StoreAddrReg, StoreAddr);
5693 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005694
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005695 return DAG.getNode(X86ISD::EH_RETURN,
5696 MVT::Other,
5697 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005698}
5699
Dan Gohman8181bd12008-07-27 21:46:04 +00005700SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005701 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005702 SDValue Root = Op.getOperand(0);
5703 SDValue Trmp = Op.getOperand(1); // trampoline
5704 SDValue FPtr = Op.getOperand(2); // nested function
5705 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005706
Dan Gohman12a9c082008-02-06 22:27:42 +00005707 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005708
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005709 const X86InstrInfo *TII =
5710 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5711
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005712 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005713 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005714
5715 // Large code-model.
5716
5717 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5718 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5719
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005720 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5721 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005722
5723 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5724
5725 // Load the pointer to the nested function into R11.
5726 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00005727 SDValue Addr = Trmp;
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005728 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005729 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005730
5731 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005732 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005733
5734 // Load the 'nest' parameter value into R10.
5735 // R10 is specified in X86CallingConv.td
5736 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5737 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5738 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005739 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005740
5741 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005742 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005743
5744 // Jump to the nested function.
5745 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5746 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5747 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005748 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005749
5750 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5751 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5752 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005753 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005754
Dan Gohman8181bd12008-07-27 21:46:04 +00005755 SDValue Ops[] =
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005756 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
Duncan Sands698842f2008-07-02 17:40:58 +00005757 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005758 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00005759 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005760 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5761 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00005762 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005763
5764 switch (CC) {
5765 default:
5766 assert(0 && "Unsupported calling convention");
5767 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005768 case CallingConv::X86_StdCall: {
5769 // Pass 'nest' parameter in ECX.
5770 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005771 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005772
5773 // Check that ECX wasn't needed by an 'inreg' parameter.
5774 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00005775 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005776
Chris Lattner1c8733e2008-03-12 17:45:29 +00005777 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005778 unsigned InRegCount = 0;
5779 unsigned Idx = 1;
5780
5781 for (FunctionType::param_iterator I = FTy->param_begin(),
5782 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00005783 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005784 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005785 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005786
5787 if (InRegCount > 2) {
5788 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5789 abort();
5790 }
5791 }
5792 break;
5793 }
5794 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00005795 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005796 // Pass 'nest' parameter in EAX.
5797 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005798 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005799 break;
5800 }
5801
Dan Gohman8181bd12008-07-27 21:46:04 +00005802 SDValue OutChains[4];
5803 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005804
5805 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5806 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5807
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005808 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005809 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00005810 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00005811 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005812
5813 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005814 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005815
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005816 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005817 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5818 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005819 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005820
5821 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005822 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005823
Dan Gohman8181bd12008-07-27 21:46:04 +00005824 SDValue Ops[] =
Duncan Sands7407a9f2007-09-11 14:10:23 +00005825 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
Duncan Sands698842f2008-07-02 17:40:58 +00005826 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005827 }
5828}
5829
Dan Gohman8181bd12008-07-27 21:46:04 +00005830SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005831 /*
5832 The rounding mode is in bits 11:10 of FPSR, and has the following
5833 settings:
5834 00 Round to nearest
5835 01 Round to -inf
5836 10 Round to +inf
5837 11 Round to 0
5838
5839 FLT_ROUNDS, on the other hand, expects the following:
5840 -1 Undefined
5841 0 Round to 0
5842 1 Round to nearest
5843 2 Round to +inf
5844 3 Round to -inf
5845
5846 To perform the conversion, we do:
5847 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5848 */
5849
5850 MachineFunction &MF = DAG.getMachineFunction();
5851 const TargetMachine &TM = MF.getTarget();
5852 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5853 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00005854 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005855
5856 // Save FP Control Word to stack slot
5857 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00005858 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005859
Dan Gohman8181bd12008-07-27 21:46:04 +00005860 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00005861 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005862
5863 // Load FP Control Word from stack slot
Dan Gohman8181bd12008-07-27 21:46:04 +00005864 SDValue CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005865
5866 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00005867 SDValue CWD1 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005868 DAG.getNode(ISD::SRL, MVT::i16,
5869 DAG.getNode(ISD::AND, MVT::i16,
5870 CWD, DAG.getConstant(0x800, MVT::i16)),
5871 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005872 SDValue CWD2 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005873 DAG.getNode(ISD::SRL, MVT::i16,
5874 DAG.getNode(ISD::AND, MVT::i16,
5875 CWD, DAG.getConstant(0x400, MVT::i16)),
5876 DAG.getConstant(9, MVT::i8));
5877
Dan Gohman8181bd12008-07-27 21:46:04 +00005878 SDValue RetVal =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005879 DAG.getNode(ISD::AND, MVT::i16,
5880 DAG.getNode(ISD::ADD, MVT::i16,
5881 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5882 DAG.getConstant(1, MVT::i16)),
5883 DAG.getConstant(3, MVT::i16));
5884
5885
Duncan Sands92c43912008-06-06 12:08:01 +00005886 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005887 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5888}
5889
Dan Gohman8181bd12008-07-27 21:46:04 +00005890SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005891 MVT VT = Op.getValueType();
5892 MVT OpVT = VT;
5893 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005894
5895 Op = Op.getOperand(0);
5896 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005897 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00005898 OpVT = MVT::i32;
5899 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5900 }
Evan Cheng48679f42007-12-14 02:13:44 +00005901
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005902 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5903 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5904 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5905
5906 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005907 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005908 Ops.push_back(Op);
5909 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5910 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5911 Ops.push_back(Op.getValue(1));
5912 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5913
5914 // Finally xor with NumBits-1.
5915 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5916
Evan Cheng48679f42007-12-14 02:13:44 +00005917 if (VT == MVT::i8)
5918 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5919 return Op;
5920}
5921
Dan Gohman8181bd12008-07-27 21:46:04 +00005922SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005923 MVT VT = Op.getValueType();
5924 MVT OpVT = VT;
5925 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005926
5927 Op = Op.getOperand(0);
5928 if (VT == MVT::i8) {
5929 OpVT = MVT::i32;
5930 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5931 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005932
5933 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5934 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5935 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5936
5937 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005938 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005939 Ops.push_back(Op);
5940 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5941 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5942 Ops.push_back(Op.getValue(1));
5943 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5944
Evan Cheng48679f42007-12-14 02:13:44 +00005945 if (VT == MVT::i8)
5946 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5947 return Op;
5948}
5949
Dan Gohman8181bd12008-07-27 21:46:04 +00005950SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005951 MVT T = Op.getValueType();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00005952 unsigned Reg = 0;
5953 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005954 switch(T.getSimpleVT()) {
5955 default:
5956 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005957 case MVT::i8: Reg = X86::AL; size = 1; break;
5958 case MVT::i16: Reg = X86::AX; size = 2; break;
5959 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00005960 case MVT::i64:
5961 if (Subtarget->is64Bit()) {
5962 Reg = X86::RAX; size = 8;
5963 } else //Should go away when LowerType stuff lands
Gabor Greif1c80d112008-08-28 21:40:38 +00005964 return SDValue(ExpandATOMIC_CMP_SWAP(Op.getNode(), DAG), 0);
Andrew Lenharth81580822008-03-05 01:15:49 +00005965 break;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005966 };
Dan Gohman8181bd12008-07-27 21:46:04 +00005967 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00005968 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00005969 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00005970 Op.getOperand(1),
5971 Op.getOperand(3),
5972 DAG.getTargetConstant(size, MVT::i8),
5973 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005974 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005975 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
5976 SDValue cpOut =
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005977 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
5978 return cpOut;
5979}
5980
Gabor Greif825aa892008-08-28 23:19:51 +00005981SDNode* X86TargetLowering::ExpandATOMIC_CMP_SWAP(SDNode* Op,
5982 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005983 MVT T = Op->getValueType(0);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005984 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Dan Gohman8181bd12008-07-27 21:46:04 +00005985 SDValue cpInL, cpInH;
Dale Johannesenddb761b2008-09-11 03:12:59 +00005986 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
Andrew Lenharth81580822008-03-05 01:15:49 +00005987 DAG.getConstant(0, MVT::i32));
Dale Johannesenddb761b2008-09-11 03:12:59 +00005988 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
Andrew Lenharth81580822008-03-05 01:15:49 +00005989 DAG.getConstant(1, MVT::i32));
5990 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
Dan Gohman8181bd12008-07-27 21:46:04 +00005991 cpInL, SDValue());
Andrew Lenharth81580822008-03-05 01:15:49 +00005992 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
5993 cpInH, cpInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005994 SDValue swapInL, swapInH;
Dale Johannesenddb761b2008-09-11 03:12:59 +00005995 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
Andrew Lenharth81580822008-03-05 01:15:49 +00005996 DAG.getConstant(0, MVT::i32));
Dale Johannesenddb761b2008-09-11 03:12:59 +00005997 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
Andrew Lenharth81580822008-03-05 01:15:49 +00005998 DAG.getConstant(1, MVT::i32));
5999 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
6000 swapInL, cpInH.getValue(1));
6001 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
6002 swapInH, swapInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00006003 SDValue Ops[] = { swapInH.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00006004 Op->getOperand(1),
6005 swapInH.getValue(1) };
Andrew Lenharth81580822008-03-05 01:15:49 +00006006 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006007 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
6008 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00006009 Result.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00006010 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00006011 cpOutL.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00006012 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
6013 SDValue ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
6014 SDValue Vals[2] = { ResultVal, cpOutH.getValue(1) };
Gabor Greif1c80d112008-08-28 21:40:38 +00006015 return DAG.getMergeValues(Vals, 2).getNode();
Andrew Lenharth81580822008-03-05 01:15:49 +00006016}
6017
Dale Johannesenf160d802008-10-02 18:53:47 +00006018SDValue X86TargetLowering::LowerATOMIC_BINARY_64(SDValue Op,
6019 SelectionDAG &DAG,
6020 unsigned NewOp) {
6021 SDNode *Node = Op.getNode();
6022 MVT T = Node->getValueType(0);
6023 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6024
6025 SDValue Chain = Node->getOperand(0);
6026 SDValue In1 = Node->getOperand(1);
6027 assert(Node->getOperand(2).getNode()->getOpcode()==ISD::BUILD_PAIR);
6028 SDValue In2L = Node->getOperand(2).getNode()->getOperand(0);
6029 SDValue In2H = Node->getOperand(2).getNode()->getOperand(1);
Dale Johannesen44eb5372008-10-03 19:41:08 +00006030 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6031 // have a MemOperand. Pass the info through as a normal operand.
6032 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6033 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
Dale Johannesenf160d802008-10-02 18:53:47 +00006034 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesen44eb5372008-10-03 19:41:08 +00006035 SDValue Result = DAG.getNode(NewOp, Tys, Ops, 5);
Dale Johannesenf160d802008-10-02 18:53:47 +00006036 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
6037 SDValue ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
6038 SDValue Vals[2] = { ResultVal, Result.getValue(2) };
6039 return SDValue(DAG.getMergeValues(Vals, 2).getNode(), 0);
6040}
6041
Dale Johannesen9011d872008-09-29 22:25:26 +00006042SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6043 SDNode *Node = Op.getNode();
6044 MVT T = Node->getValueType(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00006045 SDValue negOp = DAG.getNode(ISD::SUB, T,
Dale Johannesen9011d872008-09-29 22:25:26 +00006046 DAG.getConstant(0, T), Node->getOperand(2));
6047 return DAG.getAtomic((Op.getOpcode()==ISD::ATOMIC_LOAD_SUB_8 ?
6048 ISD::ATOMIC_LOAD_ADD_8 :
6049 Op.getOpcode()==ISD::ATOMIC_LOAD_SUB_16 ?
6050 ISD::ATOMIC_LOAD_ADD_16 :
6051 Op.getOpcode()==ISD::ATOMIC_LOAD_SUB_32 ?
6052 ISD::ATOMIC_LOAD_ADD_32 :
6053 ISD::ATOMIC_LOAD_ADD_64),
6054 Node->getOperand(0),
6055 Node->getOperand(1), negOp,
6056 cast<AtomicSDNode>(Node)->getSrcValue(),
6057 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00006058}
6059
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006060/// LowerOperation - Provide custom lowering hooks for some operations.
6061///
Dan Gohman8181bd12008-07-27 21:46:04 +00006062SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006063 switch (Op.getOpcode()) {
6064 default: assert(0 && "Should not custom lower this!");
Dale Johannesenf160d802008-10-02 18:53:47 +00006065 case ISD::ATOMIC_CMP_SWAP_8:
6066 case ISD::ATOMIC_CMP_SWAP_16:
6067 case ISD::ATOMIC_CMP_SWAP_32:
Dale Johannesenbc187662008-08-28 02:44:49 +00006068 case ISD::ATOMIC_CMP_SWAP_64: return LowerCMP_SWAP(Op,DAG);
Dale Johannesenf160d802008-10-02 18:53:47 +00006069 case ISD::ATOMIC_LOAD_SUB_8:
6070 case ISD::ATOMIC_LOAD_SUB_16:
Dale Johannesen9011d872008-09-29 22:25:26 +00006071 case ISD::ATOMIC_LOAD_SUB_32: return LowerLOAD_SUB(Op,DAG);
Dale Johannesenf160d802008-10-02 18:53:47 +00006072 case ISD::ATOMIC_LOAD_SUB_64: return (Subtarget->is64Bit()) ?
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006073 LowerLOAD_SUB(Op,DAG) :
6074 LowerATOMIC_BINARY_64(Op,DAG,
Dale Johannesenf160d802008-10-02 18:53:47 +00006075 X86ISD::ATOMSUB64_DAG);
6076 case ISD::ATOMIC_LOAD_AND_64: return LowerATOMIC_BINARY_64(Op,DAG,
6077 X86ISD::ATOMAND64_DAG);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006078 case ISD::ATOMIC_LOAD_OR_64: return LowerATOMIC_BINARY_64(Op, DAG,
Dale Johannesenf160d802008-10-02 18:53:47 +00006079 X86ISD::ATOMOR64_DAG);
6080 case ISD::ATOMIC_LOAD_XOR_64: return LowerATOMIC_BINARY_64(Op,DAG,
6081 X86ISD::ATOMXOR64_DAG);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006082 case ISD::ATOMIC_LOAD_NAND_64:return LowerATOMIC_BINARY_64(Op,DAG,
Dale Johannesenf160d802008-10-02 18:53:47 +00006083 X86ISD::ATOMNAND64_DAG);
6084 case ISD::ATOMIC_LOAD_ADD_64: return LowerATOMIC_BINARY_64(Op,DAG,
6085 X86ISD::ATOMADD64_DAG);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006086 case ISD::ATOMIC_SWAP_64: return LowerATOMIC_BINARY_64(Op,DAG,
6087 X86ISD::ATOMSWAP64_DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006088 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6089 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6090 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6091 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6092 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6093 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6094 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
6095 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00006096 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006097 case ISD::SHL_PARTS:
6098 case ISD::SRA_PARTS:
6099 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6100 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
6101 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
6102 case ISD::FABS: return LowerFABS(Op, DAG);
6103 case ISD::FNEG: return LowerFNEG(Op, DAG);
6104 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006105 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00006106 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006107 case ISD::SELECT: return LowerSELECT(Op, DAG);
6108 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006109 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
6110 case ISD::CALL: return LowerCALL(Op, DAG);
6111 case ISD::RET: return LowerRET(Op, DAG);
6112 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006113 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006114 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006115 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
6116 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6117 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6118 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
6119 case ISD::FRAME_TO_ARGS_OFFSET:
6120 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6121 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6122 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006123 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006124 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006125 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6126 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006127
6128 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
6129 case ISD::READCYCLECOUNTER:
Gabor Greif1c80d112008-08-28 21:40:38 +00006130 return SDValue(ExpandREADCYCLECOUNTER(Op.getNode(), DAG), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006131 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006132}
6133
Duncan Sandsac496a12008-07-04 11:47:58 +00006134/// ReplaceNodeResults - Replace a node with an illegal result type
6135/// with a new node built out of custom code.
6136SDNode *X86TargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006137 switch (N->getOpcode()) {
6138 default: assert(0 && "Should not custom lower this!");
6139 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
6140 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Dale Johannesenbc187662008-08-28 02:44:49 +00006141 case ISD::ATOMIC_CMP_SWAP_64: return ExpandATOMIC_CMP_SWAP(N, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006142 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006143}
6144
6145const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6146 switch (Opcode) {
6147 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006148 case X86ISD::BSF: return "X86ISD::BSF";
6149 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006150 case X86ISD::SHLD: return "X86ISD::SHLD";
6151 case X86ISD::SHRD: return "X86ISD::SHRD";
6152 case X86ISD::FAND: return "X86ISD::FAND";
6153 case X86ISD::FOR: return "X86ISD::FOR";
6154 case X86ISD::FXOR: return "X86ISD::FXOR";
6155 case X86ISD::FSRL: return "X86ISD::FSRL";
6156 case X86ISD::FILD: return "X86ISD::FILD";
6157 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6158 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6159 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6160 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6161 case X86ISD::FLD: return "X86ISD::FLD";
6162 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006163 case X86ISD::CALL: return "X86ISD::CALL";
6164 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6165 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
6166 case X86ISD::CMP: return "X86ISD::CMP";
6167 case X86ISD::COMI: return "X86ISD::COMI";
6168 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6169 case X86ISD::SETCC: return "X86ISD::SETCC";
6170 case X86ISD::CMOV: return "X86ISD::CMOV";
6171 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6172 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6173 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6174 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006175 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6176 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006177 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006178 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006179 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6180 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006181 case X86ISD::PINSRW: return "X86ISD::PINSRW";
6182 case X86ISD::FMAX: return "X86ISD::FMAX";
6183 case X86ISD::FMIN: return "X86ISD::FMIN";
6184 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6185 case X86ISD::FRCP: return "X86ISD::FRCP";
6186 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6187 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6188 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006189 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006190 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006191 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6192 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00006193 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6194 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6195 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6196 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6197 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6198 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006199 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6200 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006201 case X86ISD::VSHL: return "X86ISD::VSHL";
6202 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006203 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6204 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6205 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6206 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6207 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6208 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6209 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6210 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6211 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6212 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006213 }
6214}
6215
6216// isLegalAddressingMode - Return true if the addressing mode represented
6217// by AM is legal for this target, for a load/store of the specified type.
6218bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
6219 const Type *Ty) const {
6220 // X86 supports extremely general addressing modes.
6221
6222 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6223 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6224 return false;
6225
6226 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006227 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006228 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6229 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006230
6231 // X86-64 only supports addr of globals in small code model.
6232 if (Subtarget->is64Bit()) {
6233 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6234 return false;
6235 // If lower 4G is not available, then we must use rip-relative addressing.
6236 if (AM.BaseOffs || AM.Scale > 1)
6237 return false;
6238 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006239 }
6240
6241 switch (AM.Scale) {
6242 case 0:
6243 case 1:
6244 case 2:
6245 case 4:
6246 case 8:
6247 // These scales always work.
6248 break;
6249 case 3:
6250 case 5:
6251 case 9:
6252 // These scales are formed with basereg+scalereg. Only accept if there is
6253 // no basereg yet.
6254 if (AM.HasBaseReg)
6255 return false;
6256 break;
6257 default: // Other stuff never works.
6258 return false;
6259 }
6260
6261 return true;
6262}
6263
6264
Evan Cheng27a820a2007-10-26 01:56:11 +00006265bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6266 if (!Ty1->isInteger() || !Ty2->isInteger())
6267 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00006268 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6269 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006270 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00006271 return false;
6272 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00006273}
6274
Duncan Sands92c43912008-06-06 12:08:01 +00006275bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6276 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00006277 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00006278 unsigned NumBits1 = VT1.getSizeInBits();
6279 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006280 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00006281 return false;
6282 return Subtarget->is64Bit() || NumBits1 < 64;
6283}
Evan Cheng27a820a2007-10-26 01:56:11 +00006284
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006285/// isShuffleMaskLegal - Targets can use this to indicate that they only
6286/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6287/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6288/// are assumed to be legal.
6289bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006290X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006291 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006292 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00006293 return (Mask.getNode()->getNumOperands() <= 4 ||
6294 isIdentityMask(Mask.getNode()) ||
6295 isIdentityMask(Mask.getNode(), true) ||
6296 isSplatMask(Mask.getNode()) ||
6297 isPSHUFHW_PSHUFLWMask(Mask.getNode()) ||
6298 X86::isUNPCKLMask(Mask.getNode()) ||
6299 X86::isUNPCKHMask(Mask.getNode()) ||
6300 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
6301 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006302}
6303
Dan Gohman48d5f062008-04-09 20:09:42 +00006304bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006305X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00006306 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006307 unsigned NumElts = BVOps.size();
6308 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006309 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006310 if (NumElts == 2) return true;
6311 if (NumElts == 4) {
6312 return (isMOVLMask(&BVOps[0], 4) ||
6313 isCommutedMOVL(&BVOps[0], 4, true) ||
6314 isSHUFPMask(&BVOps[0], 4) ||
6315 isCommutedSHUFP(&BVOps[0], 4));
6316 }
6317 return false;
6318}
6319
6320//===----------------------------------------------------------------------===//
6321// X86 Scheduler Hooks
6322//===----------------------------------------------------------------------===//
6323
Mon P Wang078a62d2008-05-05 19:05:59 +00006324// private utility function
6325MachineBasicBlock *
6326X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6327 MachineBasicBlock *MBB,
6328 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006329 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00006330 unsigned LoadOpc,
6331 unsigned CXchgOpc,
6332 unsigned copyOpc,
6333 unsigned notOpc,
6334 unsigned EAXreg,
6335 TargetRegisterClass *RC,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006336 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00006337 // For the atomic bitwise operator, we generate
6338 // thisMBB:
6339 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006340 // ld t1 = [bitinstr.addr]
6341 // op t2 = t1, [bitinstr.val]
6342 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006343 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6344 // bz newMBB
6345 // fallthrough -->nextMBB
6346 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6347 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006348 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006349 ++MBBIter;
6350
6351 /// First build the CFG
6352 MachineFunction *F = MBB->getParent();
6353 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006354 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6355 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6356 F->insert(MBBIter, newMBB);
6357 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006358
6359 // Move all successors to thisMBB to nextMBB
6360 nextMBB->transferSuccessors(thisMBB);
6361
6362 // Update thisMBB to fall through to newMBB
6363 thisMBB->addSuccessor(newMBB);
6364
6365 // newMBB jumps to itself and fall through to nextMBB
6366 newMBB->addSuccessor(nextMBB);
6367 newMBB->addSuccessor(newMBB);
6368
6369 // Insert instructions into newMBB based on incoming instruction
6370 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
6371 MachineOperand& destOper = bInstr->getOperand(0);
6372 MachineOperand* argOpers[6];
6373 int numArgs = bInstr->getNumOperands() - 1;
6374 for (int i=0; i < numArgs; ++i)
6375 argOpers[i] = &bInstr->getOperand(i+1);
6376
6377 // x86 address has 4 operands: base, index, scale, and displacement
6378 int lastAddrIndx = 3; // [0,3]
6379 int valArgIndx = 4;
6380
Dale Johannesend20e4452008-08-19 18:47:28 +00006381 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6382 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006383 for (int i=0; i <= lastAddrIndx; ++i)
6384 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006385
Dale Johannesend20e4452008-08-19 18:47:28 +00006386 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006387 if (invSrc) {
Dale Johannesend20e4452008-08-19 18:47:28 +00006388 MIB = BuildMI(newMBB, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006389 }
6390 else
6391 tt = t1;
6392
Dale Johannesend20e4452008-08-19 18:47:28 +00006393 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006394 assert((argOpers[valArgIndx]->isReg() ||
6395 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00006396 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006397 if (argOpers[valArgIndx]->isReg())
Mon P Wang078a62d2008-05-05 19:05:59 +00006398 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6399 else
6400 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006401 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006402 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006403
Dale Johannesend20e4452008-08-19 18:47:28 +00006404 MIB = BuildMI(newMBB, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00006405 MIB.addReg(t1);
6406
Dale Johannesend20e4452008-08-19 18:47:28 +00006407 MIB = BuildMI(newMBB, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00006408 for (int i=0; i <= lastAddrIndx; ++i)
6409 (*MIB).addOperand(*argOpers[i]);
6410 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00006411 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6412 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6413
Dale Johannesend20e4452008-08-19 18:47:28 +00006414 MIB = BuildMI(newMBB, TII->get(copyOpc), destOper.getReg());
6415 MIB.addReg(EAXreg);
Mon P Wang078a62d2008-05-05 19:05:59 +00006416
6417 // insert branch
6418 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6419
Dan Gohman221a4372008-07-07 23:14:23 +00006420 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006421 return nextMBB;
6422}
6423
Dale Johannesen44eb5372008-10-03 19:41:08 +00006424// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00006425MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00006426X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
6427 MachineBasicBlock *MBB,
6428 unsigned regOpcL,
6429 unsigned regOpcH,
6430 unsigned immOpcL,
6431 unsigned immOpcH,
6432 bool invSrc) {
6433 // For the atomic bitwise operator, we generate
6434 // thisMBB (instructions are in pairs, except cmpxchg8b)
6435 // ld t1,t2 = [bitinstr.addr]
6436 // newMBB:
6437 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
6438 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006439 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00006440 // mov ECX, EBX <- t5, t6
6441 // mov EAX, EDX <- t1, t2
6442 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
6443 // mov t3, t4 <- EAX, EDX
6444 // bz newMBB
6445 // result in out1, out2
6446 // fallthrough -->nextMBB
6447
6448 const TargetRegisterClass *RC = X86::GR32RegisterClass;
6449 const unsigned LoadOpc = X86::MOV32rm;
6450 const unsigned copyOpc = X86::MOV32rr;
6451 const unsigned NotOpc = X86::NOT32r;
6452 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6453 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
6454 MachineFunction::iterator MBBIter = MBB;
6455 ++MBBIter;
6456
6457 /// First build the CFG
6458 MachineFunction *F = MBB->getParent();
6459 MachineBasicBlock *thisMBB = MBB;
6460 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6461 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6462 F->insert(MBBIter, newMBB);
6463 F->insert(MBBIter, nextMBB);
6464
6465 // Move all successors to thisMBB to nextMBB
6466 nextMBB->transferSuccessors(thisMBB);
6467
6468 // Update thisMBB to fall through to newMBB
6469 thisMBB->addSuccessor(newMBB);
6470
6471 // newMBB jumps to itself and fall through to nextMBB
6472 newMBB->addSuccessor(nextMBB);
6473 newMBB->addSuccessor(newMBB);
6474
6475 // Insert instructions into newMBB based on incoming instruction
6476 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
6477 assert(bInstr->getNumOperands() < 18 && "unexpected number of operands");
6478 MachineOperand& dest1Oper = bInstr->getOperand(0);
6479 MachineOperand& dest2Oper = bInstr->getOperand(1);
6480 MachineOperand* argOpers[6];
6481 for (int i=0; i < 6; ++i)
6482 argOpers[i] = &bInstr->getOperand(i+2);
6483
6484 // x86 address has 4 operands: base, index, scale, and displacement
6485 int lastAddrIndx = 3; // [0,3]
6486
6487 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6488 MachineInstrBuilder MIB = BuildMI(thisMBB, TII->get(LoadOpc), t1);
6489 for (int i=0; i <= lastAddrIndx; ++i)
6490 (*MIB).addOperand(*argOpers[i]);
6491 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
6492 MIB = BuildMI(thisMBB, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006493 // add 4 to displacement.
Dale Johannesenf160d802008-10-02 18:53:47 +00006494 for (int i=0; i <= lastAddrIndx-1; ++i)
6495 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006496 MachineOperand newOp3 = *(argOpers[3]);
6497 if (newOp3.isImm())
6498 newOp3.setImm(newOp3.getImm()+4);
6499 else
6500 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00006501 (*MIB).addOperand(newOp3);
6502
6503 // t3/4 are defined later, at the bottom of the loop
6504 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
6505 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
6506 BuildMI(newMBB, TII->get(X86::PHI), dest1Oper.getReg())
6507 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
6508 BuildMI(newMBB, TII->get(X86::PHI), dest2Oper.getReg())
6509 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
6510
6511 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
6512 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
6513 if (invSrc) {
6514 MIB = BuildMI(newMBB, TII->get(NotOpc), tt1).addReg(t1);
6515 MIB = BuildMI(newMBB, TII->get(NotOpc), tt2).addReg(t2);
6516 } else {
6517 tt1 = t1;
6518 tt2 = t2;
6519 }
6520
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006521 assert((argOpers[4]->isReg() || argOpers[4]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00006522 "invalid operand");
6523 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
6524 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006525 if (argOpers[4]->isReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00006526 MIB = BuildMI(newMBB, TII->get(regOpcL), t5);
6527 else
6528 MIB = BuildMI(newMBB, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006529 if (regOpcL != X86::MOV32rr)
6530 MIB.addReg(tt1);
Dale Johannesenf160d802008-10-02 18:53:47 +00006531 (*MIB).addOperand(*argOpers[4]);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006532 assert(argOpers[5]->isReg() == argOpers[4]->isReg());
6533 assert(argOpers[5]->isImm() == argOpers[4]->isImm());
6534 if (argOpers[5]->isReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00006535 MIB = BuildMI(newMBB, TII->get(regOpcH), t6);
6536 else
6537 MIB = BuildMI(newMBB, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006538 if (regOpcH != X86::MOV32rr)
6539 MIB.addReg(tt2);
Dale Johannesenf160d802008-10-02 18:53:47 +00006540 (*MIB).addOperand(*argOpers[5]);
6541
6542 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EAX);
6543 MIB.addReg(t1);
6544 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EDX);
6545 MIB.addReg(t2);
6546
6547 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EBX);
6548 MIB.addReg(t5);
6549 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::ECX);
6550 MIB.addReg(t6);
6551
6552 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG8B));
6553 for (int i=0; i <= lastAddrIndx; ++i)
6554 (*MIB).addOperand(*argOpers[i]);
6555
6556 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6557 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6558
6559 MIB = BuildMI(newMBB, TII->get(copyOpc), t3);
6560 MIB.addReg(X86::EAX);
6561 MIB = BuildMI(newMBB, TII->get(copyOpc), t4);
6562 MIB.addReg(X86::EDX);
6563
6564 // insert branch
6565 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6566
6567 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
6568 return nextMBB;
6569}
6570
6571// private utility function
6572MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00006573X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6574 MachineBasicBlock *MBB,
6575 unsigned cmovOpc) {
6576 // For the atomic min/max operator, we generate
6577 // thisMBB:
6578 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006579 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006580 // mov t2 = [min/max.val]
6581 // cmp t1, t2
6582 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006583 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006584 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6585 // bz newMBB
6586 // fallthrough -->nextMBB
6587 //
6588 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6589 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006590 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006591 ++MBBIter;
6592
6593 /// First build the CFG
6594 MachineFunction *F = MBB->getParent();
6595 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006596 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6597 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6598 F->insert(MBBIter, newMBB);
6599 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006600
6601 // Move all successors to thisMBB to nextMBB
6602 nextMBB->transferSuccessors(thisMBB);
6603
6604 // Update thisMBB to fall through to newMBB
6605 thisMBB->addSuccessor(newMBB);
6606
6607 // newMBB jumps to newMBB and fall through to nextMBB
6608 newMBB->addSuccessor(nextMBB);
6609 newMBB->addSuccessor(newMBB);
6610
6611 // Insert instructions into newMBB based on incoming instruction
6612 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
6613 MachineOperand& destOper = mInstr->getOperand(0);
6614 MachineOperand* argOpers[6];
6615 int numArgs = mInstr->getNumOperands() - 1;
6616 for (int i=0; i < numArgs; ++i)
6617 argOpers[i] = &mInstr->getOperand(i+1);
6618
6619 // x86 address has 4 operands: base, index, scale, and displacement
6620 int lastAddrIndx = 3; // [0,3]
6621 int valArgIndx = 4;
6622
Mon P Wang318b0372008-05-05 22:56:23 +00006623 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6624 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006625 for (int i=0; i <= lastAddrIndx; ++i)
6626 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00006627
Mon P Wang078a62d2008-05-05 19:05:59 +00006628 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006629 assert((argOpers[valArgIndx]->isReg() ||
6630 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00006631 "invalid operand");
Mon P Wang078a62d2008-05-05 19:05:59 +00006632
6633 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006634 if (argOpers[valArgIndx]->isReg())
Mon P Wang078a62d2008-05-05 19:05:59 +00006635 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6636 else
6637 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6638 (*MIB).addOperand(*argOpers[valArgIndx]);
6639
Mon P Wang318b0372008-05-05 22:56:23 +00006640 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6641 MIB.addReg(t1);
6642
Mon P Wang078a62d2008-05-05 19:05:59 +00006643 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
6644 MIB.addReg(t1);
6645 MIB.addReg(t2);
6646
6647 // Generate movc
6648 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6649 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
6650 MIB.addReg(t2);
6651 MIB.addReg(t1);
6652
6653 // Cmp and exchange if none has modified the memory location
6654 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6655 for (int i=0; i <= lastAddrIndx; ++i)
6656 (*MIB).addOperand(*argOpers[i]);
6657 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00006658 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6659 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Mon P Wang078a62d2008-05-05 19:05:59 +00006660
6661 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6662 MIB.addReg(X86::EAX);
6663
6664 // insert branch
6665 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6666
Dan Gohman221a4372008-07-07 23:14:23 +00006667 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006668 return nextMBB;
6669}
6670
6671
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006672MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00006673X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
6674 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006675 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6676 switch (MI->getOpcode()) {
6677 default: assert(false && "Unexpected instr type to insert");
6678 case X86::CMOV_FR32:
6679 case X86::CMOV_FR64:
6680 case X86::CMOV_V4F32:
6681 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00006682 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006683 // To "insert" a SELECT_CC instruction, we actually have to insert the
6684 // diamond control-flow pattern. The incoming instruction knows the
6685 // destination vreg to set, the condition code register to branch on, the
6686 // true/false values to select between, and a branch opcode to use.
6687 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006688 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006689 ++It;
6690
6691 // thisMBB:
6692 // ...
6693 // TrueVal = ...
6694 // cmpTY ccX, r1, r2
6695 // bCC copy1MBB
6696 // fallthrough --> copy0MBB
6697 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00006698 MachineFunction *F = BB->getParent();
6699 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6700 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006701 unsigned Opc =
6702 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
6703 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00006704 F->insert(It, copy0MBB);
6705 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006706 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006707 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00006708 sinkMBB->transferSuccessors(BB);
6709
6710 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006711 BB->addSuccessor(copy0MBB);
6712 BB->addSuccessor(sinkMBB);
6713
6714 // copy0MBB:
6715 // %FalseValue = ...
6716 // # fallthrough to sinkMBB
6717 BB = copy0MBB;
6718
6719 // Update machine-CFG edges
6720 BB->addSuccessor(sinkMBB);
6721
6722 // sinkMBB:
6723 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6724 // ...
6725 BB = sinkMBB;
6726 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
6727 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6728 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6729
Dan Gohman221a4372008-07-07 23:14:23 +00006730 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006731 return BB;
6732 }
6733
6734 case X86::FP32_TO_INT16_IN_MEM:
6735 case X86::FP32_TO_INT32_IN_MEM:
6736 case X86::FP32_TO_INT64_IN_MEM:
6737 case X86::FP64_TO_INT16_IN_MEM:
6738 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006739 case X86::FP64_TO_INT64_IN_MEM:
6740 case X86::FP80_TO_INT16_IN_MEM:
6741 case X86::FP80_TO_INT32_IN_MEM:
6742 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006743 // Change the floating point control register to use "round towards zero"
6744 // mode when truncating to an integer value.
6745 MachineFunction *F = BB->getParent();
6746 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
6747 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
6748
6749 // Load the old value of the high byte of the control word...
6750 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00006751 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006752 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
6753
6754 // Set the high part to be round to zero...
6755 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
6756 .addImm(0xC7F);
6757
6758 // Reload the modified control word now...
6759 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6760
6761 // Restore the memory image of control word to original value
6762 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
6763 .addReg(OldCW);
6764
6765 // Get the X86 opcode to use.
6766 unsigned Opc;
6767 switch (MI->getOpcode()) {
6768 default: assert(0 && "illegal opcode!");
6769 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
6770 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
6771 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
6772 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
6773 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
6774 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006775 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
6776 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
6777 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006778 }
6779
6780 X86AddressMode AM;
6781 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006782 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006783 AM.BaseType = X86AddressMode::RegBase;
6784 AM.Base.Reg = Op.getReg();
6785 } else {
6786 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00006787 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006788 }
6789 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006790 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006791 AM.Scale = Op.getImm();
6792 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006793 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006794 AM.IndexReg = Op.getImm();
6795 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006796 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006797 AM.GV = Op.getGlobal();
6798 } else {
6799 AM.Disp = Op.getImm();
6800 }
6801 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
6802 .addReg(MI->getOperand(4).getReg());
6803
6804 // Reload the original control word now.
6805 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6806
Dan Gohman221a4372008-07-07 23:14:23 +00006807 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006808 return BB;
6809 }
Mon P Wang078a62d2008-05-05 19:05:59 +00006810 case X86::ATOMAND32:
6811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006812 X86::AND32ri, X86::MOV32rm,
6813 X86::LCMPXCHG32, X86::MOV32rr,
6814 X86::NOT32r, X86::EAX,
6815 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006816 case X86::ATOMOR32:
6817 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006818 X86::OR32ri, X86::MOV32rm,
6819 X86::LCMPXCHG32, X86::MOV32rr,
6820 X86::NOT32r, X86::EAX,
6821 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006822 case X86::ATOMXOR32:
6823 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006824 X86::XOR32ri, X86::MOV32rm,
6825 X86::LCMPXCHG32, X86::MOV32rr,
6826 X86::NOT32r, X86::EAX,
6827 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006828 case X86::ATOMNAND32:
6829 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006830 X86::AND32ri, X86::MOV32rm,
6831 X86::LCMPXCHG32, X86::MOV32rr,
6832 X86::NOT32r, X86::EAX,
6833 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00006834 case X86::ATOMMIN32:
6835 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
6836 case X86::ATOMMAX32:
6837 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
6838 case X86::ATOMUMIN32:
6839 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
6840 case X86::ATOMUMAX32:
6841 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00006842
6843 case X86::ATOMAND16:
6844 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6845 X86::AND16ri, X86::MOV16rm,
6846 X86::LCMPXCHG16, X86::MOV16rr,
6847 X86::NOT16r, X86::AX,
6848 X86::GR16RegisterClass);
6849 case X86::ATOMOR16:
6850 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
6851 X86::OR16ri, X86::MOV16rm,
6852 X86::LCMPXCHG16, X86::MOV16rr,
6853 X86::NOT16r, X86::AX,
6854 X86::GR16RegisterClass);
6855 case X86::ATOMXOR16:
6856 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
6857 X86::XOR16ri, X86::MOV16rm,
6858 X86::LCMPXCHG16, X86::MOV16rr,
6859 X86::NOT16r, X86::AX,
6860 X86::GR16RegisterClass);
6861 case X86::ATOMNAND16:
6862 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6863 X86::AND16ri, X86::MOV16rm,
6864 X86::LCMPXCHG16, X86::MOV16rr,
6865 X86::NOT16r, X86::AX,
6866 X86::GR16RegisterClass, true);
6867 case X86::ATOMMIN16:
6868 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
6869 case X86::ATOMMAX16:
6870 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
6871 case X86::ATOMUMIN16:
6872 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
6873 case X86::ATOMUMAX16:
6874 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
6875
6876 case X86::ATOMAND8:
6877 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6878 X86::AND8ri, X86::MOV8rm,
6879 X86::LCMPXCHG8, X86::MOV8rr,
6880 X86::NOT8r, X86::AL,
6881 X86::GR8RegisterClass);
6882 case X86::ATOMOR8:
6883 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
6884 X86::OR8ri, X86::MOV8rm,
6885 X86::LCMPXCHG8, X86::MOV8rr,
6886 X86::NOT8r, X86::AL,
6887 X86::GR8RegisterClass);
6888 case X86::ATOMXOR8:
6889 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
6890 X86::XOR8ri, X86::MOV8rm,
6891 X86::LCMPXCHG8, X86::MOV8rr,
6892 X86::NOT8r, X86::AL,
6893 X86::GR8RegisterClass);
6894 case X86::ATOMNAND8:
6895 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6896 X86::AND8ri, X86::MOV8rm,
6897 X86::LCMPXCHG8, X86::MOV8rr,
6898 X86::NOT8r, X86::AL,
6899 X86::GR8RegisterClass, true);
6900 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00006901 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00006902 case X86::ATOMAND64:
6903 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6904 X86::AND64ri32, X86::MOV64rm,
6905 X86::LCMPXCHG64, X86::MOV64rr,
6906 X86::NOT64r, X86::RAX,
6907 X86::GR64RegisterClass);
6908 case X86::ATOMOR64:
6909 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
6910 X86::OR64ri32, X86::MOV64rm,
6911 X86::LCMPXCHG64, X86::MOV64rr,
6912 X86::NOT64r, X86::RAX,
6913 X86::GR64RegisterClass);
6914 case X86::ATOMXOR64:
6915 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
6916 X86::XOR64ri32, X86::MOV64rm,
6917 X86::LCMPXCHG64, X86::MOV64rr,
6918 X86::NOT64r, X86::RAX,
6919 X86::GR64RegisterClass);
6920 case X86::ATOMNAND64:
6921 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6922 X86::AND64ri32, X86::MOV64rm,
6923 X86::LCMPXCHG64, X86::MOV64rr,
6924 X86::NOT64r, X86::RAX,
6925 X86::GR64RegisterClass, true);
6926 case X86::ATOMMIN64:
6927 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
6928 case X86::ATOMMAX64:
6929 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
6930 case X86::ATOMUMIN64:
6931 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
6932 case X86::ATOMUMAX64:
6933 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00006934
6935 // This group does 64-bit operations on a 32-bit host.
6936 case X86::ATOMAND6432:
6937 return EmitAtomicBit6432WithCustomInserter(MI, BB,
6938 X86::AND32rr, X86::AND32rr,
6939 X86::AND32ri, X86::AND32ri,
6940 false);
6941 case X86::ATOMOR6432:
6942 return EmitAtomicBit6432WithCustomInserter(MI, BB,
6943 X86::OR32rr, X86::OR32rr,
6944 X86::OR32ri, X86::OR32ri,
6945 false);
6946 case X86::ATOMXOR6432:
6947 return EmitAtomicBit6432WithCustomInserter(MI, BB,
6948 X86::XOR32rr, X86::XOR32rr,
6949 X86::XOR32ri, X86::XOR32ri,
6950 false);
6951 case X86::ATOMNAND6432:
6952 return EmitAtomicBit6432WithCustomInserter(MI, BB,
6953 X86::AND32rr, X86::AND32rr,
6954 X86::AND32ri, X86::AND32ri,
6955 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00006956 case X86::ATOMADD6432:
6957 return EmitAtomicBit6432WithCustomInserter(MI, BB,
6958 X86::ADD32rr, X86::ADC32rr,
6959 X86::ADD32ri, X86::ADC32ri,
6960 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00006961 case X86::ATOMSUB6432:
6962 return EmitAtomicBit6432WithCustomInserter(MI, BB,
6963 X86::SUB32rr, X86::SBB32rr,
6964 X86::SUB32ri, X86::SBB32ri,
6965 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006966 case X86::ATOMSWAP6432:
6967 return EmitAtomicBit6432WithCustomInserter(MI, BB,
6968 X86::MOV32rr, X86::MOV32rr,
6969 X86::MOV32ri, X86::MOV32ri,
6970 false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006971 }
6972}
6973
6974//===----------------------------------------------------------------------===//
6975// X86 Optimization Hooks
6976//===----------------------------------------------------------------------===//
6977
Dan Gohman8181bd12008-07-27 21:46:04 +00006978void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00006979 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00006980 APInt &KnownZero,
6981 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006982 const SelectionDAG &DAG,
6983 unsigned Depth) const {
6984 unsigned Opc = Op.getOpcode();
6985 assert((Opc >= ISD::BUILTIN_OP_END ||
6986 Opc == ISD::INTRINSIC_WO_CHAIN ||
6987 Opc == ISD::INTRINSIC_W_CHAIN ||
6988 Opc == ISD::INTRINSIC_VOID) &&
6989 "Should use MaskedValueIsZero if you don't know whether Op"
6990 " is a target node!");
6991
Dan Gohman1d79e432008-02-13 23:07:24 +00006992 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006993 switch (Opc) {
6994 default: break;
6995 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00006996 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
6997 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006998 break;
6999 }
7000}
7001
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007002/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00007003/// node is a GlobalAddress + offset.
7004bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7005 GlobalValue* &GA, int64_t &Offset) const{
7006 if (N->getOpcode() == X86ISD::Wrapper) {
7007 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007008 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
7009 return true;
7010 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007011 }
Evan Chengef7be082008-05-12 19:56:52 +00007012 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007013}
7014
Evan Chengef7be082008-05-12 19:56:52 +00007015static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7016 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007017 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00007018 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00007019 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007020 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00007021 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007022 return false;
7023}
7024
Dan Gohman8181bd12008-07-27 21:46:04 +00007025static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00007026 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00007027 SDNode *&Base,
7028 SelectionDAG &DAG, MachineFrameInfo *MFI,
7029 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007030 Base = NULL;
7031 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007032 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007033 if (Idx.getOpcode() == ISD::UNDEF) {
7034 if (!Base)
7035 return false;
7036 continue;
7037 }
7038
Dan Gohman8181bd12008-07-27 21:46:04 +00007039 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00007040 if (!Elt.getNode() ||
7041 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007042 return false;
7043 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007044 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00007045 if (Base->getOpcode() == ISD::UNDEF)
7046 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00007047 continue;
7048 }
7049 if (Elt.getOpcode() == ISD::UNDEF)
7050 continue;
7051
Gabor Greif1c80d112008-08-28 21:40:38 +00007052 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00007053 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007054 return false;
7055 }
7056 return true;
7057}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007058
7059/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7060/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7061/// if the load addresses are consecutive, non-overlapping, and in the right
7062/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00007063static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00007064 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007065 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00007066 MVT VT = N->getValueType(0);
7067 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00007068 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00007069 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007070 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00007071 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
7072 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00007073 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007074
Dan Gohman11821702007-07-27 17:16:43 +00007075 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00007076 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007077 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00007078 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00007079 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
7080 LD->getSrcValueOffset(), LD->isVolatile(),
7081 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007082}
7083
Evan Chengb6290462008-05-12 23:04:07 +00007084/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00007085static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng6617eed2008-09-24 23:26:36 +00007086 const X86Subtarget *Subtarget,
7087 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00007088 unsigned NumOps = N->getNumOperands();
7089
Evan Chenge9b9c672008-05-09 21:53:03 +00007090 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00007091 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00007092 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007093
Duncan Sands92c43912008-06-06 12:08:01 +00007094 MVT VT = N->getValueType(0);
7095 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00007096 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
7097 // We are looking for load i64 and zero extend. We want to transform
7098 // it before legalizer has a chance to expand it. Also look for i64
7099 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00007100 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007101 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00007102 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00007103 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00007104 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007105
7106 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00007107 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00007108 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00007109 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00007110 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00007111 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00007112 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00007113 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007114 }
Evan Chenge9b9c672008-05-09 21:53:03 +00007115
7116 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00007117 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00007118
7119 // Load must not be an extload.
7120 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00007121 return SDValue();
Nate Begeman211c4742008-05-28 00:24:25 +00007122
Evan Cheng6617eed2008-09-24 23:26:36 +00007123 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
7124 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7125 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, Tys, Ops, 2);
7126 DAG.ReplaceAllUsesOfValueWith(SDValue(Base, 1), ResNode.getValue(1));
7127 return ResNode;
Evan Chenge9b9c672008-05-09 21:53:03 +00007128}
7129
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007130/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007131static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007132 const X86Subtarget *Subtarget) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007133 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007134
7135 // If we have SSE[12] support, try to form min/max nodes.
7136 if (Subtarget->hasSSE2() &&
7137 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
7138 if (Cond.getOpcode() == ISD::SETCC) {
7139 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00007140 SDValue LHS = N->getOperand(1);
7141 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007142 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
7143
7144 unsigned Opcode = 0;
7145 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7146 switch (CC) {
7147 default: break;
7148 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7149 case ISD::SETULE:
7150 case ISD::SETLE:
7151 if (!UnsafeFPMath) break;
7152 // FALL THROUGH.
7153 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7154 case ISD::SETLT:
7155 Opcode = X86ISD::FMIN;
7156 break;
7157
7158 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7159 case ISD::SETUGT:
7160 case ISD::SETGT:
7161 if (!UnsafeFPMath) break;
7162 // FALL THROUGH.
7163 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7164 case ISD::SETGE:
7165 Opcode = X86ISD::FMAX;
7166 break;
7167 }
7168 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
7169 switch (CC) {
7170 default: break;
7171 case ISD::SETOGT: // (X > Y) ? Y : X -> min
7172 case ISD::SETUGT:
7173 case ISD::SETGT:
7174 if (!UnsafeFPMath) break;
7175 // FALL THROUGH.
7176 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
7177 case ISD::SETGE:
7178 Opcode = X86ISD::FMIN;
7179 break;
7180
7181 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
7182 case ISD::SETULE:
7183 case ISD::SETLE:
7184 if (!UnsafeFPMath) break;
7185 // FALL THROUGH.
7186 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
7187 case ISD::SETLT:
7188 Opcode = X86ISD::FMAX;
7189 break;
7190 }
7191 }
7192
7193 if (Opcode)
7194 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
7195 }
7196
7197 }
7198
Dan Gohman8181bd12008-07-27 21:46:04 +00007199 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007200}
7201
Chris Lattnerce84ae42008-02-22 02:09:43 +00007202/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007203static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00007204 const X86Subtarget *Subtarget) {
7205 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
7206 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00007207 // A preferable solution to the general problem is to figure out the right
7208 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00007209 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00007210 if (St->getValue().getValueType().isVector() &&
7211 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00007212 isa<LoadSDNode>(St->getValue()) &&
7213 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
7214 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007215 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00007216 LoadSDNode *Ld = 0;
7217 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00007218 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00007219 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00007220 // Must be a store of a load. We currently handle two cases: the load
7221 // is a direct child, and it's under an intervening TokenFactor. It is
7222 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00007223 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00007224 Ld = cast<LoadSDNode>(St->getChain());
7225 else if (St->getValue().hasOneUse() &&
7226 ChainVal->getOpcode() == ISD::TokenFactor) {
7227 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007228 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00007229 TokenFactorIndex = i;
7230 Ld = cast<LoadSDNode>(St->getValue());
7231 } else
7232 Ops.push_back(ChainVal->getOperand(i));
7233 }
7234 }
7235 if (Ld) {
7236 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
7237 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007238 SDValue NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
Dale Johannesend112b802008-02-25 19:20:14 +00007239 Ld->getBasePtr(), Ld->getSrcValue(),
7240 Ld->getSrcValueOffset(), Ld->isVolatile(),
7241 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007242 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00007243 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00007244 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00007245 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
7246 Ops.size());
7247 }
7248 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
7249 St->getSrcValue(), St->getSrcValueOffset(),
7250 St->isVolatile(), St->getAlignment());
7251 }
7252
7253 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00007254 SDValue LoAddr = Ld->getBasePtr();
7255 SDValue HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00007256 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00007257
Dan Gohman8181bd12008-07-27 21:46:04 +00007258 SDValue LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00007259 Ld->getSrcValue(), Ld->getSrcValueOffset(),
7260 Ld->isVolatile(), Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007261 SDValue HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00007262 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
7263 Ld->isVolatile(),
7264 MinAlign(Ld->getAlignment(), 4));
7265
Dan Gohman8181bd12008-07-27 21:46:04 +00007266 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00007267 if (TokenFactorIndex != -1) {
7268 Ops.push_back(LoLd);
7269 Ops.push_back(HiLd);
7270 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
7271 Ops.size());
7272 }
7273
7274 LoAddr = St->getBasePtr();
7275 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00007276 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00007277
Dan Gohman8181bd12008-07-27 21:46:04 +00007278 SDValue LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00007279 St->getSrcValue(), St->getSrcValueOffset(),
7280 St->isVolatile(), St->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007281 SDValue HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00007282 St->getSrcValue(),
7283 St->getSrcValueOffset() + 4,
Dale Johannesend112b802008-02-25 19:20:14 +00007284 St->isVolatile(),
7285 MinAlign(St->getAlignment(), 4));
7286 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00007287 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00007288 }
Dan Gohman8181bd12008-07-27 21:46:04 +00007289 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00007290}
7291
Chris Lattner470d5dc2008-01-25 06:14:17 +00007292/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
7293/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007294static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00007295 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
7296 // F[X]OR(0.0, x) -> x
7297 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00007298 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
7299 if (C->getValueAPF().isPosZero())
7300 return N->getOperand(1);
7301 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7302 if (C->getValueAPF().isPosZero())
7303 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00007304 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007305}
7306
7307/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007308static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00007309 // FAND(0.0, x) -> 0.0
7310 // FAND(x, 0.0) -> 0.0
7311 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
7312 if (C->getValueAPF().isPosZero())
7313 return N->getOperand(0);
7314 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7315 if (C->getValueAPF().isPosZero())
7316 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00007317 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007318}
7319
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007320
Dan Gohman8181bd12008-07-27 21:46:04 +00007321SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007322 DAGCombinerInfo &DCI) const {
7323 SelectionDAG &DAG = DCI.DAG;
7324 switch (N->getOpcode()) {
7325 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00007326 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
7327 case ISD::BUILD_VECTOR:
7328 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00007329 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007330 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00007331 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00007332 case X86ISD::FOR: return PerformFORCombine(N, DAG);
7333 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007334 }
7335
Dan Gohman8181bd12008-07-27 21:46:04 +00007336 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007337}
7338
7339//===----------------------------------------------------------------------===//
7340// X86 Inline Assembly Support
7341//===----------------------------------------------------------------------===//
7342
7343/// getConstraintType - Given a constraint letter, return the type of
7344/// constraint it is for this target.
7345X86TargetLowering::ConstraintType
7346X86TargetLowering::getConstraintType(const std::string &Constraint) const {
7347 if (Constraint.size() == 1) {
7348 switch (Constraint[0]) {
7349 case 'A':
Chris Lattner267805f2008-03-11 19:06:29 +00007350 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007351 case 'r':
7352 case 'R':
7353 case 'l':
7354 case 'q':
7355 case 'Q':
7356 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00007357 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007358 case 'Y':
7359 return C_RegisterClass;
7360 default:
7361 break;
7362 }
7363 }
7364 return TargetLowering::getConstraintType(Constraint);
7365}
7366
Dale Johannesene99fc902008-01-29 02:21:21 +00007367/// LowerXConstraint - try to replace an X constraint, which matches anything,
7368/// with another that has more specific requirements based on the type of the
7369/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00007370const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00007371LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00007372 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
7373 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00007374 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00007375 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00007376 return "Y";
7377 if (Subtarget->hasSSE1())
7378 return "x";
7379 }
7380
7381 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00007382}
7383
Chris Lattnera531abc2007-08-25 00:47:38 +00007384/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7385/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00007386void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00007387 char Constraint,
Evan Cheng7f250d62008-09-24 00:05:32 +00007388 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00007389 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00007390 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007391 SDValue Result(0, 0);
Chris Lattnera531abc2007-08-25 00:47:38 +00007392
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007393 switch (Constraint) {
7394 default: break;
7395 case 'I':
7396 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007397 if (C->getZExtValue() <= 31) {
7398 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007399 break;
7400 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007401 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007402 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00007403 case 'J':
7404 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
7405 if (C->getZExtValue() <= 63) {
7406 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
7407 break;
7408 }
7409 }
7410 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007411 case 'N':
7412 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007413 if (C->getZExtValue() <= 255) {
7414 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007415 break;
7416 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007417 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007418 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007419 case 'i': {
7420 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00007421 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007422 Result = DAG.getTargetConstant(CST->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007423 break;
7424 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007425
7426 // If we are in non-pic codegen mode, we allow the address of a global (with
7427 // an optional displacement) to be used with 'i'.
7428 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
7429 int64_t Offset = 0;
7430
7431 // Match either (GA) or (GA+C)
7432 if (GA) {
7433 Offset = GA->getOffset();
7434 } else if (Op.getOpcode() == ISD::ADD) {
7435 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7436 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7437 if (C && GA) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007438 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007439 } else {
7440 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7441 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7442 if (C && GA)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007443 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007444 else
7445 C = 0, GA = 0;
7446 }
7447 }
7448
7449 if (GA) {
Evan Cheng7f250d62008-09-24 00:05:32 +00007450 if (hasMemory)
7451 Op = LowerGlobalAddress(GA->getGlobal(), DAG);
7452 else
7453 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
7454 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00007455 Result = Op;
7456 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007457 }
7458
7459 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00007460 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007461 }
7462 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007463
Gabor Greif1c80d112008-08-28 21:40:38 +00007464 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007465 Ops.push_back(Result);
7466 return;
7467 }
Evan Cheng7f250d62008-09-24 00:05:32 +00007468 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
7469 Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007470}
7471
7472std::vector<unsigned> X86TargetLowering::
7473getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007474 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007475 if (Constraint.size() == 1) {
7476 // FIXME: not handling fp-stack yet!
7477 switch (Constraint[0]) { // GCC X86 Constraint Letters
7478 default: break; // Unknown constraint letter
7479 case 'A': // EAX/EDX
7480 if (VT == MVT::i32 || VT == MVT::i64)
7481 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
7482 break;
7483 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
7484 case 'Q': // Q_REGS
7485 if (VT == MVT::i32)
7486 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
7487 else if (VT == MVT::i16)
7488 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
7489 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00007490 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00007491 else if (VT == MVT::i64)
7492 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
7493 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007494 }
7495 }
7496
7497 return std::vector<unsigned>();
7498}
7499
7500std::pair<unsigned, const TargetRegisterClass*>
7501X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007502 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007503 // First, see if this is a constraint that directly corresponds to an LLVM
7504 // register class.
7505 if (Constraint.size() == 1) {
7506 // GCC Constraint Letters
7507 switch (Constraint[0]) {
7508 default: break;
7509 case 'r': // GENERAL_REGS
7510 case 'R': // LEGACY_REGS
7511 case 'l': // INDEX_REGS
Chris Lattnerbbfea052008-10-17 18:15:05 +00007512 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007513 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00007514 if (VT == MVT::i16)
7515 return std::make_pair(0U, X86::GR16RegisterClass);
7516 if (VT == MVT::i32 || !Subtarget->is64Bit())
7517 return std::make_pair(0U, X86::GR32RegisterClass);
7518 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +00007519 case 'f': // FP Stack registers.
7520 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
7521 // value to the correct fpstack register class.
7522 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
7523 return std::make_pair(0U, X86::RFP32RegisterClass);
7524 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
7525 return std::make_pair(0U, X86::RFP64RegisterClass);
7526 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007527 case 'y': // MMX_REGS if MMX allowed.
7528 if (!Subtarget->hasMMX()) break;
7529 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007530 case 'Y': // SSE_REGS if SSE2 allowed
7531 if (!Subtarget->hasSSE2()) break;
7532 // FALL THROUGH.
7533 case 'x': // SSE_REGS if SSE1 allowed
7534 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00007535
7536 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007537 default: break;
7538 // Scalar SSE types.
7539 case MVT::f32:
7540 case MVT::i32:
7541 return std::make_pair(0U, X86::FR32RegisterClass);
7542 case MVT::f64:
7543 case MVT::i64:
7544 return std::make_pair(0U, X86::FR64RegisterClass);
7545 // Vector types.
7546 case MVT::v16i8:
7547 case MVT::v8i16:
7548 case MVT::v4i32:
7549 case MVT::v2i64:
7550 case MVT::v4f32:
7551 case MVT::v2f64:
7552 return std::make_pair(0U, X86::VR128RegisterClass);
7553 }
7554 break;
7555 }
7556 }
7557
7558 // Use the default implementation in TargetLowering to convert the register
7559 // constraint into a member of a register class.
7560 std::pair<unsigned, const TargetRegisterClass*> Res;
7561 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7562
7563 // Not found as a standard register?
7564 if (Res.second == 0) {
7565 // GCC calls "st(0)" just plain "st".
7566 if (StringsEqualNoCase("{st}", Constraint)) {
7567 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00007568 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007569 }
7570
7571 return Res;
7572 }
7573
7574 // Otherwise, check to see if this is a register class of the wrong value
7575 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
7576 // turn into {ax},{dx}.
7577 if (Res.second->hasType(VT))
7578 return Res; // Correct type already, nothing to do.
7579
7580 // All of the single-register GCC register classes map their values onto
7581 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
7582 // really want an 8-bit or 32-bit register, map to the appropriate register
7583 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00007584 if (Res.second == X86::GR16RegisterClass) {
7585 if (VT == MVT::i8) {
7586 unsigned DestReg = 0;
7587 switch (Res.first) {
7588 default: break;
7589 case X86::AX: DestReg = X86::AL; break;
7590 case X86::DX: DestReg = X86::DL; break;
7591 case X86::CX: DestReg = X86::CL; break;
7592 case X86::BX: DestReg = X86::BL; break;
7593 }
7594 if (DestReg) {
7595 Res.first = DestReg;
7596 Res.second = Res.second = X86::GR8RegisterClass;
7597 }
7598 } else if (VT == MVT::i32) {
7599 unsigned DestReg = 0;
7600 switch (Res.first) {
7601 default: break;
7602 case X86::AX: DestReg = X86::EAX; break;
7603 case X86::DX: DestReg = X86::EDX; break;
7604 case X86::CX: DestReg = X86::ECX; break;
7605 case X86::BX: DestReg = X86::EBX; break;
7606 case X86::SI: DestReg = X86::ESI; break;
7607 case X86::DI: DestReg = X86::EDI; break;
7608 case X86::BP: DestReg = X86::EBP; break;
7609 case X86::SP: DestReg = X86::ESP; break;
7610 }
7611 if (DestReg) {
7612 Res.first = DestReg;
7613 Res.second = Res.second = X86::GR32RegisterClass;
7614 }
7615 } else if (VT == MVT::i64) {
7616 unsigned DestReg = 0;
7617 switch (Res.first) {
7618 default: break;
7619 case X86::AX: DestReg = X86::RAX; break;
7620 case X86::DX: DestReg = X86::RDX; break;
7621 case X86::CX: DestReg = X86::RCX; break;
7622 case X86::BX: DestReg = X86::RBX; break;
7623 case X86::SI: DestReg = X86::RSI; break;
7624 case X86::DI: DestReg = X86::RDI; break;
7625 case X86::BP: DestReg = X86::RBP; break;
7626 case X86::SP: DestReg = X86::RSP; break;
7627 }
7628 if (DestReg) {
7629 Res.first = DestReg;
7630 Res.second = Res.second = X86::GR64RegisterClass;
7631 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007632 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00007633 } else if (Res.second == X86::FR32RegisterClass ||
7634 Res.second == X86::FR64RegisterClass ||
7635 Res.second == X86::VR128RegisterClass) {
7636 // Handle references to XMM physical registers that got mapped into the
7637 // wrong class. This can happen with constraints like {xmm0} where the
7638 // target independent register mapper will just pick the first match it can
7639 // find, ignoring the required type.
7640 if (VT == MVT::f32)
7641 Res.second = X86::FR32RegisterClass;
7642 else if (VT == MVT::f64)
7643 Res.second = X86::FR64RegisterClass;
7644 else if (X86::VR128RegisterClass->hasType(VT))
7645 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007646 }
7647
7648 return Res;
7649}