blob: 5449663450f06ac343d3d12806e58e8fd1a5c425 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000027#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Akira Hatanakadbe9a312011-08-18 20:07:42 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
40// mask (Pos), and return true.
Akira Hatanaka854a7db2011-08-19 22:59:00 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
42static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Chris Lattnerf0144122009-07-28 03:13:23 +000051const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
52 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000053 case MipsISD::JmpLink: return "MipsISD::JmpLink";
54 case MipsISD::Hi: return "MipsISD::Hi";
55 case MipsISD::Lo: return "MipsISD::Lo";
56 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000057 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::Ret: return "MipsISD::Ret";
59 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
60 case MipsISD::FPCmp: return "MipsISD::FPCmp";
61 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
62 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
63 case MipsISD::FPRound: return "MipsISD::FPRound";
64 case MipsISD::MAdd: return "MipsISD::MAdd";
65 case MipsISD::MAddu: return "MipsISD::MAddu";
66 case MipsISD::MSub: return "MipsISD::MSub";
67 case MipsISD::MSubu: return "MipsISD::MSubu";
68 case MipsISD::DivRem: return "MipsISD::DivRem";
69 case MipsISD::DivRemU: return "MipsISD::DivRemU";
70 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
71 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000072 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000073 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000074 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000075 case MipsISD::Ext: return "MipsISD::Ext";
76 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000077 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000078 }
79}
80
81MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000082MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000083 : TargetLowering(TM, new MipsTargetObjectFile()),
84 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000085 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
86 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000087
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000088 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000089 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000090 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000091 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000092
93 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000094 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000095
Akira Hatanaka95934842011-09-24 01:34:44 +000096 if (HasMips64)
97 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
98
Akira Hatanakab0e7af72012-01-04 19:29:11 +000099 if (!TM.Options.UseSoftFloat) {
100 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
101
102 // When dealing with single precision only, use libcalls
103 if (!Subtarget->isSingleFloat()) {
104 if (HasMips64)
105 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
106 else
107 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
108 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000109 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000110
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000111 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
113 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
114 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000115
Eli Friedman6055a6a2009-07-17 04:07:24 +0000116 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
118 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000119
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000120 // Used by legalize types to correctly generate the setcc result.
121 // Without this, every float setcc comes with a AND/OR with the result,
122 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000123 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000125
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000126 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000128 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000129 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Akira Hatanaka9b944a82011-11-16 22:42:10 +0000130 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Akira Hatanakaca074792011-12-08 20:34:32 +0000132 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +0000134 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Akira Hatanaka620db892011-11-16 22:44:38 +0000136 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::SELECT, MVT::f32, Custom);
138 setOperationAction(ISD::SELECT, MVT::f64, Custom);
139 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
141 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Akira Hatanaka93883832011-12-20 23:35:46 +0000142 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000143 setOperationAction(ISD::VASTART, MVT::Other, Custom);
144
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000145 setOperationAction(ISD::SDIV, MVT::i32, Expand);
146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UDIV, MVT::i32, Expand);
148 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000149 setOperationAction(ISD::SDIV, MVT::i64, Expand);
150 setOperationAction(ISD::SREM, MVT::i64, Expand);
151 setOperationAction(ISD::UDIV, MVT::i64, Expand);
152 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000153
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000154 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
156 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
157 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
158 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000159 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000161 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
163 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000164 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000166 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000167 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
168 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
169 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
170 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000172 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000173
Akira Hatanaka56633442011-09-20 23:53:09 +0000174 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000175 setOperationAction(ISD::ROTR, MVT::i32, Expand);
176
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000177 if (!Subtarget->hasMips64r2())
178 setOperationAction(ISD::ROTR, MVT::i64, Expand);
179
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
181 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
182 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000183 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
184 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000186 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000188 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
190 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000191 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FLOG, MVT::f32, Expand);
193 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
194 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
195 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000196 setOperationAction(ISD::FMA, MVT::f32, Expand);
197 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000198
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000199 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000200 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000201 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000202 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000203
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000204 setOperationAction(ISD::VAARG, MVT::Other, Expand);
205 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
206 setOperationAction(ISD::VAEND, MVT::Other, Expand);
207
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000208 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
210 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000211
Akira Hatanakadb548262011-07-19 23:30:50 +0000212 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000213 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000214
Eli Friedman4db5aca2011-08-29 18:23:02 +0000215 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000216 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000217 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000218 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000219
Eli Friedman26689ac2011-08-03 21:06:02 +0000220 setInsertFencesForAtomic(true);
221
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000222 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000224
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000225 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
227 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000228 }
229
Akira Hatanakac79507a2011-12-21 00:20:27 +0000230 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000232 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
233 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000234
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000235 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000237 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
238 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000239
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000240 setTargetDAGCombine(ISD::ADDE);
241 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000242 setTargetDAGCombine(ISD::SDIVREM);
243 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000244 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000245 setTargetDAGCombine(ISD::AND);
246 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000247
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000248 setMinFunctionAlignment(2);
249
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000250 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000251 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000252
Akira Hatanaka590baca2012-02-02 03:13:40 +0000253 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
254 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000255}
256
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000257bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000258 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000259 return SVT == MVT::i64 || SVT == MVT::i32 || SVT == MVT::i16;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000260}
261
Duncan Sands28b77e92011-09-06 19:07:46 +0000262EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000264}
265
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000266// SelectMadd -
267// Transforms a subgraph in CurDAG if the following pattern is found:
268// (addc multLo, Lo0), (adde multHi, Hi0),
269// where,
270// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000271// Lo0: initial value of Lo register
272// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000273// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000274static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000275 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000276 // for the matching to be successful.
277 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
278
279 if (ADDCNode->getOpcode() != ISD::ADDC)
280 return false;
281
282 SDValue MultHi = ADDENode->getOperand(0);
283 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000284 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000285 unsigned MultOpc = MultHi.getOpcode();
286
287 // MultHi and MultLo must be generated by the same node,
288 if (MultLo.getNode() != MultNode)
289 return false;
290
291 // and it must be a multiplication.
292 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
293 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000294
295 // MultLo amd MultHi must be the first and second output of MultNode
296 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000297 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
298 return false;
299
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000300 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000301 // of the values of MultNode, in which case MultNode will be removed in later
302 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000303 // If there exist users other than ADDENode or ADDCNode, this function returns
304 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000305 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000306 // produced.
307 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
308 return false;
309
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000310 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000311 DebugLoc dl = ADDENode->getDebugLoc();
312
313 // create MipsMAdd(u) node
314 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000315
Akira Hatanaka82099682011-12-19 19:52:25 +0000316 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000317 MultNode->getOperand(0),// Factor 0
318 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000319 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000320 ADDENode->getOperand(1));// Hi0
321
322 // create CopyFromReg nodes
323 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
324 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000325 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000326 Mips::HI, MVT::i32,
327 CopyFromLo.getValue(2));
328
329 // replace uses of adde and addc here
330 if (!SDValue(ADDCNode, 0).use_empty())
331 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
332
333 if (!SDValue(ADDENode, 0).use_empty())
334 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
335
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000336 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000337}
338
339// SelectMsub -
340// Transforms a subgraph in CurDAG if the following pattern is found:
341// (addc Lo0, multLo), (sube Hi0, multHi),
342// where,
343// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000344// Lo0: initial value of Lo register
345// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000346// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000347static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000348 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000349 // for the matching to be successful.
350 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
351
352 if (SUBCNode->getOpcode() != ISD::SUBC)
353 return false;
354
355 SDValue MultHi = SUBENode->getOperand(1);
356 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000357 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000358 unsigned MultOpc = MultHi.getOpcode();
359
360 // MultHi and MultLo must be generated by the same node,
361 if (MultLo.getNode() != MultNode)
362 return false;
363
364 // and it must be a multiplication.
365 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
366 return false;
367
368 // MultLo amd MultHi must be the first and second output of MultNode
369 // respectively.
370 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
371 return false;
372
373 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
374 // of the values of MultNode, in which case MultNode will be removed in later
375 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000376 // If there exist users other than SUBENode or SUBCNode, this function returns
377 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000378 // instruction node rather than a pair of MULT and MSUB instructions being
379 // produced.
380 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
381 return false;
382
383 SDValue Chain = CurDAG->getEntryNode();
384 DebugLoc dl = SUBENode->getDebugLoc();
385
386 // create MipsSub(u) node
387 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
388
Akira Hatanaka82099682011-12-19 19:52:25 +0000389 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000390 MultNode->getOperand(0),// Factor 0
391 MultNode->getOperand(1),// Factor 1
392 SUBCNode->getOperand(0),// Lo0
393 SUBENode->getOperand(0));// Hi0
394
395 // create CopyFromReg nodes
396 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
397 MSub);
398 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
399 Mips::HI, MVT::i32,
400 CopyFromLo.getValue(2));
401
402 // replace uses of sube and subc here
403 if (!SDValue(SUBCNode, 0).use_empty())
404 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
405
406 if (!SDValue(SUBENode, 0).use_empty())
407 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
408
409 return true;
410}
411
412static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
413 TargetLowering::DAGCombinerInfo &DCI,
414 const MipsSubtarget* Subtarget) {
415 if (DCI.isBeforeLegalize())
416 return SDValue();
417
Akira Hatanakae184fec2011-11-11 04:18:21 +0000418 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
419 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000420 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000421
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000422 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000423}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000424
425static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
426 TargetLowering::DAGCombinerInfo &DCI,
427 const MipsSubtarget* Subtarget) {
428 if (DCI.isBeforeLegalize())
429 return SDValue();
430
Akira Hatanakae184fec2011-11-11 04:18:21 +0000431 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
432 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000433 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000434
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000435 return SDValue();
436}
437
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000438static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
439 TargetLowering::DAGCombinerInfo &DCI,
440 const MipsSubtarget* Subtarget) {
441 if (DCI.isBeforeLegalizeOps())
442 return SDValue();
443
Akira Hatanakadda4a072011-10-03 21:06:13 +0000444 EVT Ty = N->getValueType(0);
445 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
446 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000447 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
448 MipsISD::DivRemU;
449 DebugLoc dl = N->getDebugLoc();
450
451 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
452 N->getOperand(0), N->getOperand(1));
453 SDValue InChain = DAG.getEntryNode();
454 SDValue InGlue = DivRem;
455
456 // insert MFLO
457 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000458 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000459 InGlue);
460 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
461 InChain = CopyFromLo.getValue(1);
462 InGlue = CopyFromLo.getValue(2);
463 }
464
465 // insert MFHI
466 if (N->hasAnyUseOfValue(1)) {
467 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000468 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000469 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
470 }
471
472 return SDValue();
473}
474
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000475static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
476 switch (CC) {
477 default: llvm_unreachable("Unknown fp condition code!");
478 case ISD::SETEQ:
479 case ISD::SETOEQ: return Mips::FCOND_OEQ;
480 case ISD::SETUNE: return Mips::FCOND_UNE;
481 case ISD::SETLT:
482 case ISD::SETOLT: return Mips::FCOND_OLT;
483 case ISD::SETGT:
484 case ISD::SETOGT: return Mips::FCOND_OGT;
485 case ISD::SETLE:
486 case ISD::SETOLE: return Mips::FCOND_OLE;
487 case ISD::SETGE:
488 case ISD::SETOGE: return Mips::FCOND_OGE;
489 case ISD::SETULT: return Mips::FCOND_ULT;
490 case ISD::SETULE: return Mips::FCOND_ULE;
491 case ISD::SETUGT: return Mips::FCOND_UGT;
492 case ISD::SETUGE: return Mips::FCOND_UGE;
493 case ISD::SETUO: return Mips::FCOND_UN;
494 case ISD::SETO: return Mips::FCOND_OR;
495 case ISD::SETNE:
496 case ISD::SETONE: return Mips::FCOND_ONE;
497 case ISD::SETUEQ: return Mips::FCOND_UEQ;
498 }
499}
500
501
502// Returns true if condition code has to be inverted.
503static bool InvertFPCondCode(Mips::CondCode CC) {
504 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
505 return false;
506
Akira Hatanaka82099682011-12-19 19:52:25 +0000507 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
508 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000509
Akira Hatanaka82099682011-12-19 19:52:25 +0000510 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000511}
512
513// Creates and returns an FPCmp node from a setcc node.
514// Returns Op if setcc is not a floating point comparison.
515static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
516 // must be a SETCC node
517 if (Op.getOpcode() != ISD::SETCC)
518 return Op;
519
520 SDValue LHS = Op.getOperand(0);
521
522 if (!LHS.getValueType().isFloatingPoint())
523 return Op;
524
525 SDValue RHS = Op.getOperand(1);
526 DebugLoc dl = Op.getDebugLoc();
527
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000528 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
529 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000530 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
531
532 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
533 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
534}
535
536// Creates and returns a CMovFPT/F node.
537static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
538 SDValue False, DebugLoc DL) {
539 bool invert = InvertFPCondCode((Mips::CondCode)
540 cast<ConstantSDNode>(Cond.getOperand(2))
541 ->getSExtValue());
542
543 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
544 True.getValueType(), True, False, Cond);
545}
546
547static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
548 TargetLowering::DAGCombinerInfo &DCI,
549 const MipsSubtarget* Subtarget) {
550 if (DCI.isBeforeLegalizeOps())
551 return SDValue();
552
553 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
554
555 if (Cond.getOpcode() != MipsISD::FPCmp)
556 return SDValue();
557
558 SDValue True = DAG.getConstant(1, MVT::i32);
559 SDValue False = DAG.getConstant(0, MVT::i32);
560
561 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
562}
563
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000564static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
565 TargetLowering::DAGCombinerInfo &DCI,
566 const MipsSubtarget* Subtarget) {
567 // Pattern match EXT.
568 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
569 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000570 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000571 return SDValue();
572
573 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000574 unsigned ShiftRightOpc = ShiftRight.getOpcode();
575
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000576 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000577 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000578 return SDValue();
579
580 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000581 ConstantSDNode *CN;
582 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
583 return SDValue();
584
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000585 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000586 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000587
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000588 // Op's second operand must be a shifted mask.
589 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000590 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000591 return SDValue();
592
593 // Return if the shifted mask does not start at bit 0 or the sum of its size
594 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000595 EVT ValTy = N->getValueType(0);
596 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000597 return SDValue();
598
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000599 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000600 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000601 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000602}
603
604static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
605 TargetLowering::DAGCombinerInfo &DCI,
606 const MipsSubtarget* Subtarget) {
607 // Pattern match INS.
608 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
609 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
610 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000611 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000612 return SDValue();
613
614 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
615 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
616 ConstantSDNode *CN;
617
618 // See if Op's first operand matches (and $src1 , mask0).
619 if (And0.getOpcode() != ISD::AND)
620 return SDValue();
621
622 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000623 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000624 return SDValue();
625
626 // See if Op's second operand matches (and (shl $src, pos), mask1).
627 if (And1.getOpcode() != ISD::AND)
628 return SDValue();
629
630 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000631 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000632 return SDValue();
633
634 // The shift masks must have the same position and size.
635 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
636 return SDValue();
637
638 SDValue Shl = And1.getOperand(0);
639 if (Shl.getOpcode() != ISD::SHL)
640 return SDValue();
641
642 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
643 return SDValue();
644
645 unsigned Shamt = CN->getZExtValue();
646
647 // Return if the shift amount and the first bit position of mask are not the
648 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000649 EVT ValTy = N->getValueType(0);
650 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000651 return SDValue();
652
Akira Hatanaka82099682011-12-19 19:52:25 +0000653 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000654 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000655 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000656}
657
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000658SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000659 const {
660 SelectionDAG &DAG = DCI.DAG;
661 unsigned opc = N->getOpcode();
662
663 switch (opc) {
664 default: break;
665 case ISD::ADDE:
666 return PerformADDECombine(N, DAG, DCI, Subtarget);
667 case ISD::SUBE:
668 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000669 case ISD::SDIVREM:
670 case ISD::UDIVREM:
671 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000672 case ISD::SETCC:
673 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000674 case ISD::AND:
675 return PerformANDCombine(N, DAG, DCI, Subtarget);
676 case ISD::OR:
677 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000678 }
679
680 return SDValue();
681}
682
Dan Gohman475871a2008-07-27 21:46:04 +0000683SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000684LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000685{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000686 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000687 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000688 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000689 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
690 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000691 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000692 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000693 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
694 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000695 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000696 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000697 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000698 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000699 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000700 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000701 }
Dan Gohman475871a2008-07-27 21:46:04 +0000702 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000703}
704
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000705//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000706// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000707//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000708
709// AddLiveIn - This helper function adds the specified physical register to the
710// MachineFunction as a live in value. It also creates a corresponding
711// virtual register for it.
712static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000713AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000714{
715 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000716 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
717 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000718 return VReg;
719}
720
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000721// Get fp branch code (not opcode) from condition code.
722static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
723 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
724 return Mips::BRANCH_T;
725
Akira Hatanaka82099682011-12-19 19:52:25 +0000726 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
727 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000728
Akira Hatanaka82099682011-12-19 19:52:25 +0000729 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000730}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000731
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000732/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000733static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
734 DebugLoc dl,
735 const MipsSubtarget* Subtarget,
736 const TargetInstrInfo *TII,
737 bool isFPCmp, unsigned Opc) {
738 // There is no need to expand CMov instructions if target has
739 // conditional moves.
740 if (Subtarget->hasCondMov())
741 return BB;
742
743 // To "insert" a SELECT_CC instruction, we actually have to insert the
744 // diamond control-flow pattern. The incoming instruction knows the
745 // destination vreg to set, the condition code register to branch on, the
746 // true/false values to select between, and a branch opcode to use.
747 const BasicBlock *LLVM_BB = BB->getBasicBlock();
748 MachineFunction::iterator It = BB;
749 ++It;
750
751 // thisMBB:
752 // ...
753 // TrueVal = ...
754 // setcc r1, r2, r3
755 // bNE r1, r0, copy1MBB
756 // fallthrough --> copy0MBB
757 MachineBasicBlock *thisMBB = BB;
758 MachineFunction *F = BB->getParent();
759 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
760 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
761 F->insert(It, copy0MBB);
762 F->insert(It, sinkMBB);
763
764 // Transfer the remainder of BB and its successor edges to sinkMBB.
765 sinkMBB->splice(sinkMBB->begin(), BB,
766 llvm::next(MachineBasicBlock::iterator(MI)),
767 BB->end());
768 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
769
770 // Next, add the true and fallthrough blocks as its successors.
771 BB->addSuccessor(copy0MBB);
772 BB->addSuccessor(sinkMBB);
773
774 // Emit the right instruction according to the type of the operands compared
775 if (isFPCmp)
776 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
777 else
778 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
779 .addReg(Mips::ZERO).addMBB(sinkMBB);
780
781 // copy0MBB:
782 // %FalseValue = ...
783 // # fallthrough to sinkMBB
784 BB = copy0MBB;
785
786 // Update machine-CFG edges
787 BB->addSuccessor(sinkMBB);
788
789 // sinkMBB:
790 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
791 // ...
792 BB = sinkMBB;
793
794 if (isFPCmp)
795 BuildMI(*BB, BB->begin(), dl,
796 TII->get(Mips::PHI), MI->getOperand(0).getReg())
797 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
798 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
799 else
800 BuildMI(*BB, BB->begin(), dl,
801 TII->get(Mips::PHI), MI->getOperand(0).getReg())
802 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
803 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
804
805 MI->eraseFromParent(); // The pseudo instruction is gone now.
806 return BB;
807}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000808*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000809MachineBasicBlock *
810MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000811 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000812 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000813 default:
814 assert(false && "Unexpected instr type to insert");
815 return NULL;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000816 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000817 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000818 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
819 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000820 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000821 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
822 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000823 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000824 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000825 case Mips::ATOMIC_LOAD_ADD_I64:
826 case Mips::ATOMIC_LOAD_ADD_I64_P8:
827 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000828
829 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000830 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000831 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
832 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000833 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000834 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
835 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000836 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000837 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000838 case Mips::ATOMIC_LOAD_AND_I64:
839 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000840 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000841
842 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000843 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000844 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
845 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000846 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000847 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
848 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000849 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000850 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000851 case Mips::ATOMIC_LOAD_OR_I64:
852 case Mips::ATOMIC_LOAD_OR_I64_P8:
853 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000854
855 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000856 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000857 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
858 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000859 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000860 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
861 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000862 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000864 case Mips::ATOMIC_LOAD_XOR_I64:
865 case Mips::ATOMIC_LOAD_XOR_I64_P8:
866 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000867
868 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000869 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000870 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
871 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000872 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000873 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
874 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000875 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000877 case Mips::ATOMIC_LOAD_NAND_I64:
878 case Mips::ATOMIC_LOAD_NAND_I64_P8:
879 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000880
881 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000882 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000883 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
884 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000885 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
887 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000888 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000890 case Mips::ATOMIC_LOAD_SUB_I64:
891 case Mips::ATOMIC_LOAD_SUB_I64_P8:
892 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000893
894 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000895 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000896 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
897 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000898 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000899 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
900 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000901 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000903 case Mips::ATOMIC_SWAP_I64:
904 case Mips::ATOMIC_SWAP_I64_P8:
905 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000906
907 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000908 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000909 return EmitAtomicCmpSwapPartword(MI, BB, 1);
910 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000911 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000912 return EmitAtomicCmpSwapPartword(MI, BB, 2);
913 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000914 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000916 case Mips::ATOMIC_CMP_SWAP_I64:
917 case Mips::ATOMIC_CMP_SWAP_I64_P8:
918 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000919 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000920}
921
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000922// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
923// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
924MachineBasicBlock *
925MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000926 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000927 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000928 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000929
930 MachineFunction *MF = BB->getParent();
931 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000932 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000933 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
934 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000935 unsigned LL, SC, AND, NOR, ZERO, BEQ;
936
937 if (Size == 4) {
938 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
939 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
940 AND = Mips::AND;
941 NOR = Mips::NOR;
942 ZERO = Mips::ZERO;
943 BEQ = Mips::BEQ;
944 }
945 else {
946 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
947 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
948 AND = Mips::AND64;
949 NOR = Mips::NOR64;
950 ZERO = Mips::ZERO_64;
951 BEQ = Mips::BEQ64;
952 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000953
Akira Hatanaka4061da12011-07-19 20:11:17 +0000954 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000955 unsigned Ptr = MI->getOperand(1).getReg();
956 unsigned Incr = MI->getOperand(2).getReg();
957
Akira Hatanaka4061da12011-07-19 20:11:17 +0000958 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
959 unsigned AndRes = RegInfo.createVirtualRegister(RC);
960 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000961
962 // insert new blocks after the current block
963 const BasicBlock *LLVM_BB = BB->getBasicBlock();
964 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
965 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
966 MachineFunction::iterator It = BB;
967 ++It;
968 MF->insert(It, loopMBB);
969 MF->insert(It, exitMBB);
970
971 // Transfer the remainder of BB and its successor edges to exitMBB.
972 exitMBB->splice(exitMBB->begin(), BB,
973 llvm::next(MachineBasicBlock::iterator(MI)),
974 BB->end());
975 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
976
977 // thisMBB:
978 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000979 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000980 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000981 loopMBB->addSuccessor(loopMBB);
982 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000983
984 // loopMBB:
985 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000986 // <binop> storeval, oldval, incr
987 // sc success, storeval, 0(ptr)
988 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000989 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +0000990 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000991 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000992 // and andres, oldval, incr
993 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +0000994 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
995 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000996 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000997 // <binop> storeval, oldval, incr
998 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000999 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001000 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001001 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001002 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1003 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001004
1005 MI->eraseFromParent(); // The instruction is gone now.
1006
Akira Hatanaka939ece12011-07-19 03:42:13 +00001007 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001008}
1009
1010MachineBasicBlock *
1011MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001012 MachineBasicBlock *BB,
1013 unsigned Size, unsigned BinOpcode,
1014 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001015 assert((Size == 1 || Size == 2) &&
1016 "Unsupported size for EmitAtomicBinaryPartial.");
1017
1018 MachineFunction *MF = BB->getParent();
1019 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1020 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1021 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1022 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001023 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1024 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001025
1026 unsigned Dest = MI->getOperand(0).getReg();
1027 unsigned Ptr = MI->getOperand(1).getReg();
1028 unsigned Incr = MI->getOperand(2).getReg();
1029
Akira Hatanaka4061da12011-07-19 20:11:17 +00001030 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1031 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001032 unsigned Mask = RegInfo.createVirtualRegister(RC);
1033 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001034 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1035 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001036 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001037 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1038 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1039 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1040 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1041 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001042 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001043 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1044 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1045 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1046 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1047 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001048
1049 // insert new blocks after the current block
1050 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1051 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001052 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001053 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1054 MachineFunction::iterator It = BB;
1055 ++It;
1056 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001057 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001058 MF->insert(It, exitMBB);
1059
1060 // Transfer the remainder of BB and its successor edges to exitMBB.
1061 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001062 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001063 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1064
Akira Hatanaka81b44112011-07-19 17:09:53 +00001065 BB->addSuccessor(loopMBB);
1066 loopMBB->addSuccessor(loopMBB);
1067 loopMBB->addSuccessor(sinkMBB);
1068 sinkMBB->addSuccessor(exitMBB);
1069
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001070 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001071 // addiu masklsb2,$0,-4 # 0xfffffffc
1072 // and alignedaddr,ptr,masklsb2
1073 // andi ptrlsb2,ptr,3
1074 // sll shiftamt,ptrlsb2,3
1075 // ori maskupper,$0,255 # 0xff
1076 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001077 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001078 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001079
1080 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001081 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1082 .addReg(Mips::ZERO).addImm(-4);
1083 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1084 .addReg(Ptr).addReg(MaskLSB2);
1085 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1086 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1087 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1088 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001089 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1090 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001091 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001092 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001093
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001094 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001095 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001096 // ll oldval,0(alignedaddr)
1097 // binop binopres,oldval,incr2
1098 // and newval,binopres,mask
1099 // and maskedoldval0,oldval,mask2
1100 // or storeval,maskedoldval0,newval
1101 // sc success,storeval,0(alignedaddr)
1102 // beq success,$0,loopMBB
1103
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001104 // atomic.swap
1105 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001106 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001107 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001108 // and maskedoldval0,oldval,mask2
1109 // or storeval,maskedoldval0,newval
1110 // sc success,storeval,0(alignedaddr)
1111 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001112
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001113 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001114 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001115 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001116 // and andres, oldval, incr2
1117 // nor binopres, $0, andres
1118 // and newval, binopres, mask
1119 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1120 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1121 .addReg(Mips::ZERO).addReg(AndRes);
1122 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001124 // <binop> binopres, oldval, incr2
1125 // and newval, binopres, mask
1126 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1127 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001128 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001129 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001130 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001131 }
1132
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001133 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001134 .addReg(OldVal).addReg(Mask2);
1135 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001136 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001137 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001138 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001139 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001140 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001141
Akira Hatanaka939ece12011-07-19 03:42:13 +00001142 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001143 // and maskedoldval1,oldval,mask
1144 // srl srlres,maskedoldval1,shiftamt
1145 // sll sllres,srlres,24
1146 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001147 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001148 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001149
Akira Hatanaka4061da12011-07-19 20:11:17 +00001150 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1151 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001152 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1153 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001154 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1155 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001156 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001157 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001158
1159 MI->eraseFromParent(); // The instruction is gone now.
1160
Akira Hatanaka939ece12011-07-19 03:42:13 +00001161 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001162}
1163
1164MachineBasicBlock *
1165MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001166 MachineBasicBlock *BB,
1167 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001168 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001169
1170 MachineFunction *MF = BB->getParent();
1171 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001172 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001173 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1174 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001175 unsigned LL, SC, ZERO, BNE, BEQ;
1176
1177 if (Size == 4) {
1178 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1179 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1180 ZERO = Mips::ZERO;
1181 BNE = Mips::BNE;
1182 BEQ = Mips::BEQ;
1183 }
1184 else {
1185 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1186 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1187 ZERO = Mips::ZERO_64;
1188 BNE = Mips::BNE64;
1189 BEQ = Mips::BEQ64;
1190 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001191
1192 unsigned Dest = MI->getOperand(0).getReg();
1193 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001194 unsigned OldVal = MI->getOperand(2).getReg();
1195 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001196
Akira Hatanaka4061da12011-07-19 20:11:17 +00001197 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001198
1199 // insert new blocks after the current block
1200 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1201 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1202 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1203 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1204 MachineFunction::iterator It = BB;
1205 ++It;
1206 MF->insert(It, loop1MBB);
1207 MF->insert(It, loop2MBB);
1208 MF->insert(It, exitMBB);
1209
1210 // Transfer the remainder of BB and its successor edges to exitMBB.
1211 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001212 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001213 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1214
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001215 // thisMBB:
1216 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001217 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001219 loop1MBB->addSuccessor(exitMBB);
1220 loop1MBB->addSuccessor(loop2MBB);
1221 loop2MBB->addSuccessor(loop1MBB);
1222 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001223
1224 // loop1MBB:
1225 // ll dest, 0(ptr)
1226 // bne dest, oldval, exitMBB
1227 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001228 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1229 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001230 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001231
1232 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001233 // sc success, newval, 0(ptr)
1234 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001235 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001236 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001237 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001238 BuildMI(BB, dl, TII->get(BEQ))
1239 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001240
1241 MI->eraseFromParent(); // The instruction is gone now.
1242
Akira Hatanaka939ece12011-07-19 03:42:13 +00001243 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001244}
1245
1246MachineBasicBlock *
1247MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001248 MachineBasicBlock *BB,
1249 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250 assert((Size == 1 || Size == 2) &&
1251 "Unsupported size for EmitAtomicCmpSwapPartial.");
1252
1253 MachineFunction *MF = BB->getParent();
1254 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1255 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1256 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1257 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001258 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1259 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260
1261 unsigned Dest = MI->getOperand(0).getReg();
1262 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001263 unsigned CmpVal = MI->getOperand(2).getReg();
1264 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001265
Akira Hatanaka4061da12011-07-19 20:11:17 +00001266 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1267 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001268 unsigned Mask = RegInfo.createVirtualRegister(RC);
1269 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001270 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1271 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1272 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1273 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1274 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1275 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1276 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1277 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1278 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1279 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1280 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1281 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1282 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1283 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001284
1285 // insert new blocks after the current block
1286 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1287 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1288 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001289 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001290 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1291 MachineFunction::iterator It = BB;
1292 ++It;
1293 MF->insert(It, loop1MBB);
1294 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001295 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001296 MF->insert(It, exitMBB);
1297
1298 // Transfer the remainder of BB and its successor edges to exitMBB.
1299 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001300 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001301 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1302
Akira Hatanaka81b44112011-07-19 17:09:53 +00001303 BB->addSuccessor(loop1MBB);
1304 loop1MBB->addSuccessor(sinkMBB);
1305 loop1MBB->addSuccessor(loop2MBB);
1306 loop2MBB->addSuccessor(loop1MBB);
1307 loop2MBB->addSuccessor(sinkMBB);
1308 sinkMBB->addSuccessor(exitMBB);
1309
Akira Hatanaka70564a92011-07-19 18:14:26 +00001310 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001311 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001312 // addiu masklsb2,$0,-4 # 0xfffffffc
1313 // and alignedaddr,ptr,masklsb2
1314 // andi ptrlsb2,ptr,3
1315 // sll shiftamt,ptrlsb2,3
1316 // ori maskupper,$0,255 # 0xff
1317 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001318 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001319 // andi maskedcmpval,cmpval,255
1320 // sll shiftedcmpval,maskedcmpval,shiftamt
1321 // andi maskednewval,newval,255
1322 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001323 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001324 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1325 .addReg(Mips::ZERO).addImm(-4);
1326 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1327 .addReg(Ptr).addReg(MaskLSB2);
1328 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1329 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1330 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1331 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001332 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1333 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001334 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001335 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1336 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001337 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1338 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001339 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1340 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001341 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1342 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001343
1344 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001345 // ll oldval,0(alginedaddr)
1346 // and maskedoldval0,oldval,mask
1347 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001348 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001349 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001350 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1351 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001352 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001353 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001354
1355 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001356 // and maskedoldval1,oldval,mask2
1357 // or storeval,maskedoldval1,shiftednewval
1358 // sc success,storeval,0(alignedaddr)
1359 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001360 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001361 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1362 .addReg(OldVal).addReg(Mask2);
1363 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1364 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001365 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001366 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001367 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001368 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001369
Akira Hatanaka939ece12011-07-19 03:42:13 +00001370 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001371 // srl srlres,maskedoldval0,shiftamt
1372 // sll sllres,srlres,24
1373 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001374 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001375 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001376
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001377 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1378 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001379 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1380 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001381 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001382 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001383
1384 MI->eraseFromParent(); // The instruction is gone now.
1385
Akira Hatanaka939ece12011-07-19 03:42:13 +00001386 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001387}
1388
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001389//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001390// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001391//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001392SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001393LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001394{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001395 MachineFunction &MF = DAG.getMachineFunction();
1396 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001397 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001398
1399 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001400 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1401 "Cannot lower if the alignment of the allocated space is larger than \
1402 that of the stack.");
1403
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001404 SDValue Chain = Op.getOperand(0);
1405 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001406 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001407
1408 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001409 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001410
1411 // Subtract the dynamic size from the actual stack size to
1412 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001413 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001414
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001415 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001416 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001417 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001418
1419 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001420 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001421 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001422 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1423 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1424
1425 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001426}
1427
1428SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001429LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001430{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001431 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001432 // the block to branch to if the condition is true.
1433 SDValue Chain = Op.getOperand(0);
1434 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001435 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001436
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001437 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1438
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001439 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001440 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001441 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001442
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001443 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001444 Mips::CondCode CC =
1445 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001446 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001447
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001448 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001449 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001450}
1451
1452SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001453LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001454{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001455 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001456
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001457 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001458 if (Cond.getOpcode() != MipsISD::FPCmp)
1459 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001460
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001461 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1462 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001463}
1464
Dan Gohmand858e902010-04-17 15:26:15 +00001465SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1466 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001467 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001468 DebugLoc dl = Op.getDebugLoc();
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001469 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001470
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001471 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001472 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001473
Chris Lattnerb71b9092009-08-13 06:28:06 +00001474 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001475
Chris Lattnere3736f82009-08-13 05:41:27 +00001476 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001477 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1478 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001479 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001480 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1481 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001482 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001483 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001484 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001485 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1486 MipsII::MO_ABS_HI);
1487 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1488 MipsII::MO_ABS_LO);
1489 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1490 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001491 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001492 }
1493
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001494 EVT ValTy = Op.getValueType();
1495 bool HasGotOfst = (GV->hasInternalLinkage() ||
1496 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1497 unsigned GotFlag = IsN64 ?
1498 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001499 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001500 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001501 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001502 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1503 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001504 // On functions and global targets not internal linked only
1505 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001506 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001507 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001508 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1509 IsN64 ? MipsII::MO_GOT_OFST :
1510 MipsII::MO_ABS_LO);
1511 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1512 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001513}
1514
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001515SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1516 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001517 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1518 // FIXME there isn't actually debug info here
1519 DebugLoc dl = Op.getDebugLoc();
1520
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001521 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001522 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001523 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1524 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001525 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1526 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1527 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001528 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001529
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001530 EVT ValTy = Op.getValueType();
1531 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1532 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1533 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001534 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy, BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001535 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001536 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001537 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001538 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1539 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001540}
1541
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001542SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001543LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001544{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001545 // If the relocation model is PIC, use the General Dynamic TLS Model or
1546 // Local Dynamic TLS model, otherwise use the Initial Exec or
1547 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001548
1549 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1550 DebugLoc dl = GA->getDebugLoc();
1551 const GlobalValue *GV = GA->getGlobal();
1552 EVT PtrVT = getPointerTy();
1553
1554 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1555 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001556 bool LocalDynamic = GV->hasInternalLinkage();
1557 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1558 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001559 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001560 unsigned PtrSize = PtrVT.getSizeInBits();
1561 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1562
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001563 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001564
1565 ArgListTy Args;
1566 ArgListEntry Entry;
1567 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001568 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001569 Args.push_back(Entry);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001570
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001571 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001572 LowerCallTo(DAG.getEntryNode(), PtrTy,
1573 false, false, false, false, 0, CallingConv::C, false, true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001574 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001575
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001576 SDValue Ret = CallResult.first;
1577
1578 if (!LocalDynamic)
1579 return Ret;
1580
1581 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1582 MipsII::MO_DTPREL_HI);
1583 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1584 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1585 MipsII::MO_DTPREL_LO);
1586 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1587 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1588 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001589 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001590
1591 SDValue Offset;
1592 if (GV->isDeclaration()) {
1593 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001594 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001595 MipsII::MO_GOTTPREL);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001596 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001597 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001598 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001599 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001600 } else {
1601 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001602 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001603 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001604 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001605 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001606 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1607 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1608 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001609 }
1610
1611 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1612 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001613}
1614
1615SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001616LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001617{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001618 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001619 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001620 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001621 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001622 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001623 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001624
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001625 if (!IsPIC && !IsN64) {
1626 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1627 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1628 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001629 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001630 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1631 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1632 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001633 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001634 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1635 MachinePointerInfo(), false, false, false, 0);
1636 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001637 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001638
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001639 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1640 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001641}
1642
Dan Gohman475871a2008-07-27 21:46:04 +00001643SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001644LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001645{
Dan Gohman475871a2008-07-27 21:46:04 +00001646 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001647 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001648 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001649 // FIXME there isn't actually debug info here
1650 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001651
1652 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001653 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001654 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001655 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001656 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001657 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1659 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001660 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001661
1662 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001663 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001664 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001665 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001666 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001667 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1668 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001670 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001671 EVT ValTy = Op.getValueType();
1672 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1673 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1674 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1675 N->getOffset(), GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001676 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001677 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1678 MachinePointerInfo::getConstantPool(), false,
1679 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001680 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1681 N->getOffset(), OFSTFlag);
1682 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1683 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001684 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001685
1686 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001687}
1688
Dan Gohmand858e902010-04-17 15:26:15 +00001689SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001690 MachineFunction &MF = DAG.getMachineFunction();
1691 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1692
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001693 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001694 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1695 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001696
1697 // vastart just stores the address of the VarArgsFrameIndex slot into the
1698 // memory location argument.
1699 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001700 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001701 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001702}
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001703
1704// Called if the size of integer registers is large enough to hold the whole
1705// floating point number.
1706static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001707 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001708 EVT ValTy = Op.getValueType();
1709 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1710 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001711 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001712 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1713 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1714 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1715 DAG.getConstant(Mask - 1, IntValTy));
1716 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1717 DAG.getConstant(Mask, IntValTy));
1718 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1719 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001720}
1721
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001722// Called if the size of integer registers is not large enough to hold the whole
1723// floating point number (e.g. f64 & 32-bit integer register).
1724static SDValue
1725LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001726 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001727 // Use ext/ins instructions if target architecture is Mips32r2.
1728 // Eliminate redundant mfc1 and mtc1 instructions.
1729 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001730
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001731 if (!isLittle)
1732 std::swap(LoIdx, HiIdx);
1733
1734 DebugLoc dl = Op.getDebugLoc();
1735 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1736 Op.getOperand(0),
1737 DAG.getConstant(LoIdx, MVT::i32));
1738 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1739 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1740 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1741 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1742 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1743 DAG.getConstant(0x7fffffff, MVT::i32));
1744 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1745 DAG.getConstant(0x80000000, MVT::i32));
1746 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1747
1748 if (!isLittle)
1749 std::swap(Word0, Word1);
1750
1751 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1752}
1753
Akira Hatanaka82099682011-12-19 19:52:25 +00001754SDValue
1755MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001756 EVT Ty = Op.getValueType();
1757
1758 assert(Ty == MVT::f32 || Ty == MVT::f64);
1759
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001760 if (Ty == MVT::f32 || HasMips64)
1761 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Akira Hatanaka82099682011-12-19 19:52:25 +00001762
1763 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001764}
1765
Akira Hatanaka2e591472011-06-02 00:24:44 +00001766SDValue MipsTargetLowering::
1767LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001768 // check the depth
1769 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001770 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001771
1772 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1773 MFI->setFrameAddressIsTaken(true);
1774 EVT VT = Op.getValueType();
1775 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001776 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1777 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001778 return FrameAddr;
1779}
1780
Akira Hatanakadb548262011-07-19 23:30:50 +00001781// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001782SDValue
1783MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001784 unsigned SType = 0;
1785 DebugLoc dl = Op.getDebugLoc();
1786 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1787 DAG.getConstant(SType, MVT::i32));
1788}
1789
Eli Friedman14648462011-07-27 22:21:52 +00001790SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1791 SelectionDAG& DAG) const {
1792 // FIXME: Need pseudo-fence for 'singlethread' fences
1793 // FIXME: Set SType for weaker fences where supported/appropriate.
1794 unsigned SType = 0;
1795 DebugLoc dl = Op.getDebugLoc();
1796 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1797 DAG.getConstant(SType, MVT::i32));
1798}
1799
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001800//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001801// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001802//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001803
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001804//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001805// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001806// Mips O32 ABI rules:
1807// ---
1808// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001809// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001810// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001811// f64 - Only passed in two aliased f32 registers if no int reg has been used
1812// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001813// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1814// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001815//
1816// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001817//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001818
Duncan Sands1e96bab2010-11-04 10:49:57 +00001819static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001820 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001821 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1822
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001823 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001824
1825 static const unsigned IntRegs[] = {
1826 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1827 };
1828 static const unsigned F32Regs[] = {
1829 Mips::F12, Mips::F14
1830 };
1831 static const unsigned F64Regs[] = {
1832 Mips::D6, Mips::D7
1833 };
1834
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001835 // ByVal Args
1836 if (ArgFlags.isByVal()) {
1837 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1838 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1839 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1840 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1841 r < std::min(IntRegsSize, NextReg); ++r)
1842 State.AllocateReg(IntRegs[r]);
1843 return false;
1844 }
1845
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001846 // Promote i8 and i16
1847 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1848 LocVT = MVT::i32;
1849 if (ArgFlags.isSExt())
1850 LocInfo = CCValAssign::SExt;
1851 else if (ArgFlags.isZExt())
1852 LocInfo = CCValAssign::ZExt;
1853 else
1854 LocInfo = CCValAssign::AExt;
1855 }
1856
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001857 unsigned Reg;
1858
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001859 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1860 // is true: function is vararg, argument is 3rd or higher, there is previous
1861 // argument which is not f32 or f64.
1862 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1863 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001864 unsigned OrigAlign = ArgFlags.getOrigAlign();
1865 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001866
1867 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001868 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001869 // If this is the first part of an i64 arg,
1870 // the allocated register must be either A0 or A2.
1871 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1872 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001873 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001874 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1875 // Allocate int register and shadow next int register. If first
1876 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001877 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1878 if (Reg == Mips::A1 || Reg == Mips::A3)
1879 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1880 State.AllocateReg(IntRegs, IntRegsSize);
1881 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001882 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1883 // we are guaranteed to find an available float register
1884 if (ValVT == MVT::f32) {
1885 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1886 // Shadow int register
1887 State.AllocateReg(IntRegs, IntRegsSize);
1888 } else {
1889 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1890 // Shadow int registers
1891 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1892 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1893 State.AllocateReg(IntRegs, IntRegsSize);
1894 State.AllocateReg(IntRegs, IntRegsSize);
1895 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001896 } else
1897 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001898
Akira Hatanakad37776d2011-05-20 21:39:54 +00001899 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1900 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1901
1902 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001903 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001904 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001905 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001906
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001907 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001908}
1909
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001910static const unsigned Mips64IntRegs[8] =
1911 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1912 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
1913static const unsigned Mips64DPRegs[8] =
1914 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1915 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1916
1917static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1918 CCValAssign::LocInfo LocInfo,
1919 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1920 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1921 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1922 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1923
1924 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1925
1926 // If byval is 16-byte aligned, the first arg register must be even.
1927 if ((Align == 16) && (FirstIdx % 2)) {
1928 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1929 ++FirstIdx;
1930 }
1931
1932 // Mark the registers allocated.
1933 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1934 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1935
1936 // Allocate space on caller's stack.
1937 unsigned Offset = State.AllocateStack(Size, Align);
1938
1939 if (FirstIdx < 8)
1940 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
1941 LocVT, LocInfo));
1942 else
1943 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1944
1945 return true;
1946}
1947
1948#include "MipsGenCallingConv.inc"
1949
Akira Hatanaka49617092011-11-14 19:02:54 +00001950static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00001951AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00001952 const SmallVectorImpl<ISD::OutputArg> &Outs) {
1953 unsigned NumOps = Outs.size();
1954 for (unsigned i = 0; i != NumOps; ++i) {
1955 MVT ArgVT = Outs[i].VT;
1956 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
1957 bool R;
1958
1959 if (Outs[i].IsFixed)
1960 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1961 else
1962 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1963
Akira Hatanaka49617092011-11-14 19:02:54 +00001964 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00001965#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00001966 dbgs() << "Call operand #" << i << " has unhandled type "
1967 << EVT(ArgVT).getEVTString();
1968#endif
1969 llvm_unreachable(0);
1970 }
1971 }
1972}
1973
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001974//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001976//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001977
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001978static const unsigned O32IntRegsSize = 4;
1979
1980static const unsigned O32IntRegs[] = {
1981 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1982};
1983
Akira Hatanaka373e3a42011-09-23 00:58:33 +00001984// Return next O32 integer argument register.
1985static unsigned getNextIntArgReg(unsigned Reg) {
1986 assert((Reg == Mips::A0) || (Reg == Mips::A2));
1987 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
1988}
1989
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001990// Write ByVal Arg to arg registers and stack.
1991static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001992WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001993 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1994 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1995 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001996 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001997 MVT PtrType, bool isLittle) {
1998 unsigned LocMemOffset = VA.getLocMemOffset();
1999 unsigned Offset = 0;
2000 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002001 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002002
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002003 // Copy the first 4 words of byval arg to registers A0 - A3.
2004 // FIXME: Use a stricter alignment if it enables better optimization in passes
2005 // run later.
2006 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2007 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002008 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002009 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002010 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002011 MachinePointerInfo(), false, false, false,
2012 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002013 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002014 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002015 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2016 }
2017
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002018 if (RemainingSize == 0)
2019 return;
2020
2021 // If there still is a register available for argument passing, write the
2022 // remaining part of the structure to it using subword loads and shifts.
2023 if (LocMemOffset < 4 * 4) {
2024 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2025 "There must be one to three bytes remaining.");
2026 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2027 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2028 DAG.getConstant(Offset, MVT::i32));
2029 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2030 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2031 LoadPtr, MachinePointerInfo(),
2032 MVT::getIntegerVT(LoadSize * 8), false,
2033 false, Alignment);
2034 MemOpChains.push_back(LoadVal.getValue(1));
2035
2036 // If target is big endian, shift it to the most significant half-word or
2037 // byte.
2038 if (!isLittle)
2039 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2040 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2041
2042 Offset += LoadSize;
2043 RemainingSize -= LoadSize;
2044
2045 // Read second subword if necessary.
2046 if (RemainingSize != 0) {
2047 assert(RemainingSize == 1 && "There must be one byte remaining.");
2048 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2049 DAG.getConstant(Offset, MVT::i32));
2050 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2051 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2052 LoadPtr, MachinePointerInfo(),
2053 MVT::i8, false, false, Alignment);
2054 MemOpChains.push_back(Subword.getValue(1));
2055 // Insert the loaded byte to LoadVal.
2056 // FIXME: Use INS if supported by target.
2057 unsigned ShiftAmt = isLittle ? 16 : 8;
2058 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2059 DAG.getConstant(ShiftAmt, MVT::i32));
2060 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2061 }
2062
2063 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2064 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2065 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002066 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002067
2068 // Create a fixed object on stack at offset LocMemOffset and copy
2069 // remaining part of byval arg to it using memcpy.
2070 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2071 DAG.getConstant(Offset, MVT::i32));
2072 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2073 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002074 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2075 DAG.getConstant(RemainingSize, MVT::i32),
2076 std::min(ByValAlign, (unsigned)4),
2077 /*isVolatile=*/false, /*AlwaysInline=*/false,
2078 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002079}
2080
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002081// Copy Mips64 byVal arg to registers and stack.
2082void static
2083PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2084 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2085 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2086 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2087 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2088 EVT PtrTy, bool isLittle) {
2089 unsigned ByValSize = Flags.getByValSize();
2090 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2091 bool IsRegLoc = VA.isRegLoc();
2092 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2093 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002094 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002095
2096 if (!IsRegLoc)
2097 LocMemOffset = VA.getLocMemOffset();
2098 else {
2099 const unsigned *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
2100 VA.getLocReg());
2101 const unsigned *RegEnd = Mips64IntRegs + 8;
2102
2103 // Copy double words to registers.
2104 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2105 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2106 DAG.getConstant(Offset, PtrTy));
2107 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2108 MachinePointerInfo(), false, false, false,
2109 Alignment);
2110 MemOpChains.push_back(LoadVal.getValue(1));
2111 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2112 }
2113
Akira Hatanaka16040852011-11-15 18:42:25 +00002114 // Return if the struct has been fully copied.
2115 if (!(MemCpySize = ByValSize - Offset))
2116 return;
2117
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002118 // If there is an argument register available, copy the remainder of the
2119 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002120 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002121 assert((ByValSize < Offset + 8) &&
2122 "Size of the remainder should be smaller than 8-byte.");
2123 SDValue Val;
2124 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2125 unsigned RemSize = ByValSize - Offset;
2126
2127 if (RemSize < LoadSize)
2128 continue;
2129
2130 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2131 DAG.getConstant(Offset, PtrTy));
2132 SDValue LoadVal =
2133 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2134 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2135 false, false, Alignment);
2136 MemOpChains.push_back(LoadVal.getValue(1));
2137
2138 // Offset in number of bits from double word boundary.
2139 unsigned OffsetDW = (Offset % 8) * 8;
2140 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2141 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2142 DAG.getConstant(Shamt, MVT::i32));
2143
2144 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2145 Shift;
2146 Offset += LoadSize;
2147 Alignment = std::min(Alignment, LoadSize);
2148 }
2149
2150 RegsToPass.push_back(std::make_pair(*Reg, Val));
2151 return;
2152 }
2153 }
2154
Akira Hatanaka16040852011-11-15 18:42:25 +00002155 assert(MemCpySize && "MemCpySize must not be zero.");
2156
2157 // Create a fixed object on stack at offset LocMemOffset and copy
2158 // remainder of byval arg to it with memcpy.
2159 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2160 DAG.getConstant(Offset, PtrTy));
2161 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2162 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2163 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2164 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2165 /*isVolatile=*/false, /*AlwaysInline=*/false,
2166 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002167}
2168
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002170/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002171/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002173MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002174 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002175 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002177 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002178 const SmallVectorImpl<ISD::InputArg> &Ins,
2179 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002180 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002181 // MIPs target does not yet support tail call optimization.
2182 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002184 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002185 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002186 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002187 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002188 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002189
2190 // Analyze operands of the call, assigning locations to each operand.
2191 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002192 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002193 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002194
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002195 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002196 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002197 else if (HasMips64)
2198 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002199 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002201
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002202 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002203 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2204
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002205 // Chain is the output chain of the last Load/Store or CopyToReg node.
2206 // ByValChain is the output chain of the last Memcpy node created for copying
2207 // byval arguments to the stack.
2208 SDValue Chain, CallSeqStart, ByValChain;
2209 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2210 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2211 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002212
2213 // If this is the first call, create a stack frame object that points to
2214 // a location to which .cprestore saves $gp.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002215 if (IsO32 && IsPIC && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002216 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2217
Akira Hatanaka21afc632011-06-21 00:40:49 +00002218 // Get the frame index of the stack frame object that points to the location
2219 // of dynamically allocated area on the stack.
2220 int DynAllocFI = MipsFI->getDynAllocFI();
2221
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002222 // Update size of the maximum argument space.
2223 // For O32, a minimum of four words (16 bytes) of argument space is
2224 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002225 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002226 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2227
2228 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2229
2230 if (MaxCallFrameSize < NextStackOffset) {
2231 MipsFI->setMaxCallFrameSize(NextStackOffset);
2232
Akira Hatanaka21afc632011-06-21 00:40:49 +00002233 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2234 // allocated stack space. These offsets must be aligned to a boundary
2235 // determined by the stack alignment of the ABI.
2236 unsigned StackAlignment = TFL->getStackAlignment();
2237 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2238 StackAlignment * StackAlignment;
2239
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002240 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002241 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2242
2243 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002244 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002245
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002246 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002247 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2248 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002249
Eric Christopher471e4222011-06-08 23:55:35 +00002250 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002251
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002252 // Walk the register/memloc assignments, inserting copies/loads.
2253 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002254 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002255 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002256 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002257 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2258
2259 // ByVal Arg.
2260 if (Flags.isByVal()) {
2261 assert(Flags.getByValSize() &&
2262 "ByVal args of size 0 should have been ignored by front-end.");
2263 if (IsO32)
2264 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2265 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2266 Subtarget->isLittle());
2267 else
2268 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2269 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2270 Subtarget->isLittle());
2271 continue;
2272 }
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002273
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002274 // Promote the value if needed.
2275 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002276 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002277 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002278 if (VA.isRegLoc()) {
2279 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2280 (ValVT == MVT::f64 && LocVT == MVT::i64))
2281 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2282 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002283 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2284 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002285 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2286 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002287 if (!Subtarget->isLittle())
2288 std::swap(Lo, Hi);
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002289 unsigned LocRegLo = VA.getLocReg();
2290 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2291 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2292 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002293 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002294 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002295 }
2296 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002297 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002298 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002299 break;
2300 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002301 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002302 break;
2303 case CCValAssign::AExt:
Akira Hatanaka25dae8f2012-01-24 23:18:43 +00002304 if (ValVT == MVT::i32)
2305 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
2306 else
2307 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002308 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002309 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002310
2311 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002312 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002313 if (VA.isRegLoc()) {
2314 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002315 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002316 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002317
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002318 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002319 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002320
Chris Lattnere0b12152008-03-17 06:57:02 +00002321 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002322 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002323 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002324 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002325
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002326 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002327 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002328 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002329 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002330 }
2331
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002332 // Extend range of indices of frame objects for outgoing arguments that were
2333 // created during this function call. Skip this step if no such objects were
2334 // created.
2335 if (LastFI)
2336 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2337
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002338 // If a memcpy has been created to copy a byval arg to a stack, replace the
2339 // chain input of CallSeqStart with ByValChain.
2340 if (InChain != ByValChain)
2341 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2342 NextStackOffsetVal);
2343
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002344 // Transform all store nodes into one single node because all store
2345 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002346 if (!MemOpChains.empty())
2347 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002348 &MemOpChains[0], MemOpChains.size());
2349
Bill Wendling056292f2008-09-16 21:48:12 +00002350 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002351 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2352 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002353 unsigned char OpFlag;
2354 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002355 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002356 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002357
2358 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002359 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2360 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2361 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2362 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2363 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002364 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002365 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002366 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002367 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002368 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2369 getPointerTy(), 0, OpFlag);
2370 }
2371
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002372 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002373 }
2374 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002375 if (IsN64 || (!IsO32 && IsPIC))
2376 OpFlag = MipsII::MO_GOT_DISP;
2377 else if (!IsPIC) // !N64 && static
2378 OpFlag = MipsII::MO_NO_FLAG;
2379 else // O32 & PIC
2380 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002381 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2382 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002383 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002384 }
2385
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002386 SDValue InFlag;
2387
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002388 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002389 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002390 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002391 // Load callee address
Akira Hatanaka6df7e232011-12-09 01:53:17 +00002392 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002393 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2394 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002395 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002396
2397 // Use GOT+LO if callee has internal linkage.
2398 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002399 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2400 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002401 } else
2402 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002403 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002404 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002405
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002406 // T9 should contain the address of the callee function if
2407 // -reloction-model=pic or it is an indirect call.
2408 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002409 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002410 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2411 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002412 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002413 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002414 }
Bill Wendling056292f2008-09-16 21:48:12 +00002415
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002416 // Build a sequence of copy-to-reg nodes chained together with token
2417 // chain and flag operands which copy the outgoing args into registers.
2418 // The InFlag in necessary since all emitted instructions must be
2419 // stuck together.
2420 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2421 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2422 RegsToPass[i].second, InFlag);
2423 InFlag = Chain.getValue(1);
2424 }
2425
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002426 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002427 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002428 //
2429 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002430 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002431 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002432 Ops.push_back(Chain);
2433 Ops.push_back(Callee);
2434
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002435 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002436 // known live into the call.
2437 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2438 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2439 RegsToPass[i].second.getValueType()));
2440
Gabor Greifba36cb52008-08-28 21:40:38 +00002441 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002442 Ops.push_back(InFlag);
2443
Dale Johannesen33c960f2009-02-04 20:06:27 +00002444 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002445 InFlag = Chain.getValue(1);
2446
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002447 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002448 Chain = DAG.getCALLSEQ_END(Chain,
2449 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002450 DAG.getIntPtrConstant(0, true), InFlag);
2451 InFlag = Chain.getValue(1);
2452
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002453 // Handle result values, copying them out of physregs into vregs that we
2454 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002455 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2456 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002457}
2458
Dan Gohman98ca4f22009-08-05 01:29:28 +00002459/// LowerCallResult - Lower the result values of a call into the
2460/// appropriate copies out of appropriate physical registers.
2461SDValue
2462MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002463 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002464 const SmallVectorImpl<ISD::InputArg> &Ins,
2465 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002466 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002467 // Assign locations to each value returned by this call.
2468 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002469 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2470 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002471
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002473
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002474 // Copy all of the result registers out of their specified physreg.
2475 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002476 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002477 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002478 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002480 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002481
Dan Gohman98ca4f22009-08-05 01:29:28 +00002482 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002483}
2484
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002485//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002486// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002487//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002488static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2489 std::vector<SDValue>& OutChains,
2490 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2491 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2492 unsigned LocMem = VA.getLocMemOffset();
2493 unsigned FirstWord = LocMem / 4;
2494
2495 // copy register A0 - A3 to frame object
2496 for (unsigned i = 0; i < NumWords; ++i) {
2497 unsigned CurWord = FirstWord + i;
2498 if (CurWord >= O32IntRegsSize)
2499 break;
2500
2501 unsigned SrcReg = O32IntRegs[CurWord];
2502 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2503 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2504 DAG.getConstant(i * 4, MVT::i32));
2505 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2506 StorePtr, MachinePointerInfo(), false,
2507 false, 0);
2508 OutChains.push_back(Store);
2509 }
2510}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002511
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002512// Create frame object on stack and copy registers used for byval passing to it.
2513static unsigned
2514CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2515 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2516 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2517 MachineFrameInfo *MFI, bool IsRegLoc,
2518 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
2519 EVT PtrTy) {
2520 const unsigned *Reg = Mips64IntRegs + 8;
2521 int FOOffset; // Frame object offset from virtual frame pointer.
2522
2523 if (IsRegLoc) {
2524 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2525 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002526 }
2527 else
2528 FOOffset = VA.getLocMemOffset();
2529
2530 // Create frame object.
2531 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2532 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2533 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2534 InVals.push_back(FIN);
2535
2536 // Copy arg registers.
2537 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2538 ++Reg, ++I) {
2539 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2540 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2541 DAG.getConstant(I * 8, PtrTy));
2542 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
2543 StorePtr, MachinePointerInfo(), false,
2544 false, 0);
2545 OutChains.push_back(Store);
2546 }
2547
2548 return LastFI;
2549}
2550
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002551/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002552/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002553SDValue
2554MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002555 CallingConv::ID CallConv,
2556 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002557 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002558 DebugLoc dl, SelectionDAG &DAG,
2559 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002560 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002561 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002562 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002563 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002564
Dan Gohman1e93df62010-04-17 14:41:14 +00002565 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002566
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002567 // Used with vargs to acumulate store chains.
2568 std::vector<SDValue> OutChains;
2569
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002570 // Assign locations to all of the incoming arguments.
2571 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002572 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002573 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002574
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002575 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002576 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002577 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002578 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002579
Akira Hatanaka43299772011-05-20 23:22:14 +00002580 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002581
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002582 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002583 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002584 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002585 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2586 bool IsRegLoc = VA.isRegLoc();
2587
2588 if (Flags.isByVal()) {
2589 assert(Flags.getByValSize() &&
2590 "ByVal args of size 0 should have been ignored by front-end.");
2591 if (IsO32) {
2592 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2593 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2594 true);
2595 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2596 InVals.push_back(FIN);
2597 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2598 } else // N32/64
2599 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2600 MFI, IsRegLoc, InVals, MipsFI,
2601 getPointerTy());
2602 continue;
2603 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002604
2605 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002606 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002607 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002608 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002609 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002610
Owen Anderson825b72b2009-08-11 20:47:22 +00002611 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002612 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002613 else if (RegVT == MVT::i64)
2614 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002615 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002616 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002617 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002618 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002619 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002620 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002621
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002622 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002623 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002624 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002625 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002626
2627 // If this is an 8 or 16-bit value, it has been passed promoted
2628 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002629 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002630 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002631 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002632 if (VA.getLocInfo() == CCValAssign::SExt)
2633 Opcode = ISD::AssertSext;
2634 else if (VA.getLocInfo() == CCValAssign::ZExt)
2635 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002636 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002637 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002638 DAG.getValueType(ValVT));
2639 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002640 }
2641
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002642 // Handle floating point arguments passed in integer registers.
2643 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2644 (RegVT == MVT::i64 && ValVT == MVT::f64))
2645 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2646 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2647 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2648 getNextIntArgReg(ArgReg), RC);
2649 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2650 if (!Subtarget->isLittle())
2651 std::swap(ArgValue, ArgValue2);
2652 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2653 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002654 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002655
Dan Gohman98ca4f22009-08-05 01:29:28 +00002656 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002657 } else { // VA.isRegLoc()
2658
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002659 // sanity check
2660 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002661
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002662 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002663 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002664 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002665
2666 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002667 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002668 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002669 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002670 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002671 }
2672 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002673
2674 // The mips ABIs for returning structs by value requires that we copy
2675 // the sret argument into $v0 for the return. Save the argument into
2676 // a virtual register so that we can access it from the return points.
2677 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2678 unsigned Reg = MipsFI->getSRetReturnReg();
2679 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002680 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002681 MipsFI->setSRetReturnReg(Reg);
2682 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002683 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002684 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002685 }
2686
Akira Hatanakabad53f42011-11-14 19:01:09 +00002687 if (isVarArg) {
2688 unsigned NumOfRegs = IsO32 ? 4 : 8;
2689 const unsigned *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
2690 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2691 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
2692 TargetRegisterClass *RC
2693 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2694 unsigned RegSize = RC->getSize();
2695 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2696
2697 // Offset of the first variable argument from stack pointer.
2698 int FirstVaArgOffset;
2699
2700 if (IsO32 || (Idx == NumOfRegs)) {
2701 FirstVaArgOffset =
2702 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2703 } else
2704 FirstVaArgOffset = RegSlotOffset;
2705
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002706 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002707 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002708 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002709 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002710
Akira Hatanakabad53f42011-11-14 19:01:09 +00002711 // Copy the integer registers that have not been used for argument passing
2712 // to the argument register save area. For O32, the save area is allocated
2713 // in the caller's stack frame, while for N32/64, it is allocated in the
2714 // callee's stack frame.
2715 for (int StackOffset = RegSlotOffset;
2716 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2717 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2718 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2719 MVT::getIntegerVT(RegSize * 8));
2720 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002721 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2722 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002723 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002724 }
2725 }
2726
Akira Hatanaka43299772011-05-20 23:22:14 +00002727 MipsFI->setLastInArgFI(LastFI);
2728
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002729 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002730 // the size of Ins and InVals. This only happens when on varg functions
2731 if (!OutChains.empty()) {
2732 OutChains.push_back(Chain);
2733 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2734 &OutChains[0], OutChains.size());
2735 }
2736
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002738}
2739
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002740//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002741// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002742//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002743
Dan Gohman98ca4f22009-08-05 01:29:28 +00002744SDValue
2745MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002746 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002747 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002748 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002749 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002750
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002751 // CCValAssign - represent the assignment of
2752 // the return value to a location
2753 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002754
2755 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002756 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2757 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002758
Dan Gohman98ca4f22009-08-05 01:29:28 +00002759 // Analize return values.
2760 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002761
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002762 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002763 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002764 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002765 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002766 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002767 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002768 }
2769
Dan Gohman475871a2008-07-27 21:46:04 +00002770 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002771
2772 // Copy the result values into the output registers.
2773 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2774 CCValAssign &VA = RVLocs[i];
2775 assert(VA.isRegLoc() && "Can only return in registers!");
2776
Akira Hatanaka82099682011-12-19 19:52:25 +00002777 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002778
2779 // guarantee that all emitted copies are
2780 // stuck together, avoiding something bad
2781 Flag = Chain.getValue(1);
2782 }
2783
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002784 // The mips ABIs for returning structs by value requires that we copy
2785 // the sret argument into $v0 for the return. We saved the argument into
2786 // a virtual register in the entry block, so now we copy the value out
2787 // and into $v0.
2788 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2789 MachineFunction &MF = DAG.getMachineFunction();
2790 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2791 unsigned Reg = MipsFI->getSRetReturnReg();
2792
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002793 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002794 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002795 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002796
Dale Johannesena05dca42009-02-04 23:02:30 +00002797 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002798 Flag = Chain.getValue(1);
2799 }
2800
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002801 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002802 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002803 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002804 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002805 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002806 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002807 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002808}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002809
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002810//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002811// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002812//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002813
2814/// getConstraintType - Given a constraint letter, return the type of
2815/// constraint it is for this target.
2816MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002817getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002818{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002819 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002820 // GCC config/mips/constraints.md
2821 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002822 // 'd' : An address register. Equivalent to r
2823 // unless generating MIPS16 code.
2824 // 'y' : Equivalent to r; retained for
2825 // backwards compatibility.
2826 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002827 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002828 switch (Constraint[0]) {
2829 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002830 case 'd':
2831 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002832 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002833 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002834 }
2835 }
2836 return TargetLowering::getConstraintType(Constraint);
2837}
2838
John Thompson44ab89e2010-10-29 17:29:13 +00002839/// Examine constraint type and operand type and determine a weight value.
2840/// This object must already have been set up with the operand type
2841/// and the current alternative constraint selected.
2842TargetLowering::ConstraintWeight
2843MipsTargetLowering::getSingleConstraintMatchWeight(
2844 AsmOperandInfo &info, const char *constraint) const {
2845 ConstraintWeight weight = CW_Invalid;
2846 Value *CallOperandVal = info.CallOperandVal;
2847 // If we don't have a value, we can't do a match,
2848 // but allow it at the lowest weight.
2849 if (CallOperandVal == NULL)
2850 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002851 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002852 // Look at the constraint type.
2853 switch (*constraint) {
2854 default:
2855 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2856 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002857 case 'd':
2858 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002859 if (type->isIntegerTy())
2860 weight = CW_Register;
2861 break;
2862 case 'f':
2863 if (type->isFloatTy())
2864 weight = CW_Register;
2865 break;
2866 }
2867 return weight;
2868}
2869
Eric Christopher38d64262011-06-29 19:33:04 +00002870/// Given a register class constraint, like 'r', if this corresponds directly
2871/// to an LLVM register class, return a register of 0 and the register class
2872/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002873std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002874getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002875{
2876 if (Constraint.size() == 1) {
2877 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002878 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2879 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002880 case 'r':
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002881 if (VT == MVT::i32)
2882 return std::make_pair(0U, Mips::CPURegsRegisterClass);
2883 assert(VT == MVT::i64 && "Unexpected type.");
2884 return std::make_pair(0U, Mips::CPU64RegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002885 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002886 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002887 return std::make_pair(0U, Mips::FGR32RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002888 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2889 if (Subtarget->isFP64bit())
2890 return std::make_pair(0U, Mips::FGR64RegisterClass);
2891 else
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002892 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002893 }
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002894 }
2895 }
2896 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2897}
2898
Dan Gohman6520e202008-10-18 02:06:02 +00002899bool
2900MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2901 // The Mips target isn't yet aware of offsets.
2902 return false;
2903}
Evan Chengeb2f9692009-10-27 19:56:55 +00002904
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002905bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2906 if (VT != MVT::f32 && VT != MVT::f64)
2907 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002908 if (Imm.isNegZero())
2909 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002910 return Imm.isZero();
2911}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002912
2913unsigned MipsTargetLowering::getJumpTableEncoding() const {
2914 if (IsN64)
2915 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
2916
2917 return TargetLowering::getJumpTableEncoding();
2918}