blob: 7a6bb0f6efe3a210c11c606611b943a4a188a6b2 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000048 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000049
Scott Michel266bc8f2007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel266bc8f2007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel94bd57e2009-01-15 04:41:47 +000082
Scott Michelc9c8b2a2009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000092 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000093 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000134
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000146
Scott Michel266bc8f2007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000161
Scott Michel266bc8f2007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000170
Scott Michelf0569be2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000181 }
182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel266bc8f2007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000209
Eli Friedman5427d712009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000249
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000254
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000270
Scott Michel266bc8f2007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000275
Scott Michel02d711b2008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000280
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000285
Eli Friedman6314ac22009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000304
Scott Michel8bf61e82008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000310
Scott Michel266bc8f2007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000315
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000327
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000333
Scott Michel8bf61e82008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000346
Scott Michelf0569be2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000349
Scott Michel77f452d2009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
Scott Michel9de57a92009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000386
Scott Michel5af8f0e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392
Scott Michel1df30c42008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000396 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
Scott Michel266bc8f2007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000413
Scott Michel266bc8f2007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000428
Scott Michel21213e72009-01-06 23:10:38 +0000429 // "Odd size" vector classes that we're willing to support:
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Kalle Raiskilac9fda992010-08-02 10:25:47 +0000431 addRegisterClass(MVT::v2f32, SPU::VECREGRegisterClass);
Scott Michel21213e72009-01-06 23:10:38 +0000432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
434 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
435 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000436
Duncan Sands83ec4b62008-06-06 12:08:01 +0000437 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000438 setOperationAction(ISD::ADD, VT, Legal);
439 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000440 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000441 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000442
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000443 setOperationAction(ISD::AND, VT, Legal);
444 setOperationAction(ISD::OR, VT, Legal);
445 setOperationAction(ISD::XOR, VT, Legal);
446 setOperationAction(ISD::LOAD, VT, Legal);
447 setOperationAction(ISD::SELECT, VT, Legal);
448 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000449
Scott Michel266bc8f2007-12-04 22:23:35 +0000450 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000451 setOperationAction(ISD::SDIV, VT, Expand);
452 setOperationAction(ISD::SREM, VT, Expand);
453 setOperationAction(ISD::UDIV, VT, Expand);
454 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000455
456 // Custom lower build_vector, constant pool spills, insert and
457 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000458 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
459 setOperationAction(ISD::ConstantPool, VT, Custom);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
461 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
462 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
463 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000464 }
465
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::AND, MVT::v16i8, Custom);
467 setOperationAction(ISD::OR, MVT::v16i8, Custom);
468 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
469 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000470
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000472
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000474 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000475
Scott Michel266bc8f2007-12-04 22:23:35 +0000476 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000477
Scott Michel266bc8f2007-12-04 22:23:35 +0000478 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000479 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000480 setTargetDAGCombine(ISD::ZERO_EXTEND);
481 setTargetDAGCombine(ISD::SIGN_EXTEND);
482 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000483
Scott Michel266bc8f2007-12-04 22:23:35 +0000484 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000485
Scott Michele07d3de2008-12-09 03:37:19 +0000486 // Set pre-RA register scheduler default to BURR, which produces slightly
487 // better code than the default (could also be TDRR, but TargetLowering.h
488 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000489 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000490}
491
492const char *
493SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
494{
495 if (node_names.empty()) {
496 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
497 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
498 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
499 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000500 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000501 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000502 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
503 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
504 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000505 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000506 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000507 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000508 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000509 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
510 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000511 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
512 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000513 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
514 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
515 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000516 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000517 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000518 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
519 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
520 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000521 }
522
523 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
524
525 return ((i != node_names.end()) ? i->second : 0);
526}
527
Bill Wendlingb4202b82009-07-01 18:50:55 +0000528/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000529unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
530 return 3;
531}
532
Scott Michelf0569be2008-12-27 04:51:36 +0000533//===----------------------------------------------------------------------===//
534// Return the Cell SPU's SETCC result type
535//===----------------------------------------------------------------------===//
536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000538 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
540 VT.getSimpleVT().SimpleTy :
541 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000542}
543
Scott Michel266bc8f2007-12-04 22:23:35 +0000544//===----------------------------------------------------------------------===//
545// Calling convention code:
546//===----------------------------------------------------------------------===//
547
548#include "SPUGenCallingConv.inc"
549
550//===----------------------------------------------------------------------===//
551// LowerOperation implementation
552//===----------------------------------------------------------------------===//
553
554/// Custom lower loads for CellSPU
555/*!
556 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
557 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000558
559 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000560 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000561
562\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000563%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000564%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000565%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000566%4 f32 = vec2perfslot %3
567%5 f64 = fp_extend %4
568\endverbatim
569*/
Dan Gohman475871a2008-07-27 21:46:04 +0000570static SDValue
571LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000572 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000573 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000574 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
575 EVT InVT = LN->getMemoryVT();
576 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000577 ISD::LoadExtType ExtType = LN->getExtensionType();
578 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000579 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000580 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000581
Scott Michel266bc8f2007-12-04 22:23:35 +0000582 switch (LN->getAddressingMode()) {
583 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000584 SDValue result;
585 SDValue basePtr = LN->getBasePtr();
586 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000587
Scott Michelf0569be2008-12-27 04:51:36 +0000588 if (alignment == 16) {
589 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000590
Scott Michelf0569be2008-12-27 04:51:36 +0000591 // Special cases for a known aligned load to simplify the base pointer
592 // and the rotation amount:
593 if (basePtr.getOpcode() == ISD::ADD
594 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
595 // Known offset into basePtr
596 int64_t offset = CN->getSExtValue();
597 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000598
Scott Michelf0569be2008-12-27 04:51:36 +0000599 if (rotamt < 0)
600 rotamt += 16;
601
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000603
604 // Simplify the base pointer for this case:
605 basePtr = basePtr.getOperand(0);
606 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000607 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000608 basePtr,
609 DAG.getConstant((offset & ~0xf), PtrVT));
610 }
611 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
612 || (basePtr.getOpcode() == SPUISD::IndirectAddr
613 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
614 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
615 // Plain aligned a-form address: rotate into preferred slot
616 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
617 int64_t rotamt = -vtm->prefslot_byte;
618 if (rotamt < 0)
619 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000621 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000622 // Offset the rotate amount by the basePtr and the preferred slot
623 // byte offset
624 int64_t rotamt = -vtm->prefslot_byte;
625 if (rotamt < 0)
626 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000627 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000628 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000629 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000630 }
Scott Michelf0569be2008-12-27 04:51:36 +0000631 } else {
632 // Unaligned load: must be more pessimistic about addressing modes:
633 if (basePtr.getOpcode() == ISD::ADD) {
634 MachineFunction &MF = DAG.getMachineFunction();
635 MachineRegisterInfo &RegInfo = MF.getRegInfo();
636 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
637 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000638
Scott Michelf0569be2008-12-27 04:51:36 +0000639 SDValue Op0 = basePtr.getOperand(0);
640 SDValue Op1 = basePtr.getOperand(1);
641
642 if (isa<ConstantSDNode>(Op1)) {
643 // Convert the (add <ptr>, <const>) to an indirect address contained
644 // in a register. Note that this is done because we need to avoid
645 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000646 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000647 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
648 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000649 } else {
650 // Convert the (add <arg1>, <arg2>) to an indirect address, which
651 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000652 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000653 }
654 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000655 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000656 basePtr,
657 DAG.getConstant(0, PtrVT));
658 }
659
660 // Offset the rotate amount by the basePtr and the preferred slot
661 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000662 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000663 basePtr,
664 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000665 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000666
Scott Michelf0569be2008-12-27 04:51:36 +0000667 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000669 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000670 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000671
672 // Update the chain
673 the_chain = result.getValue(1);
674
675 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000677 result.getValue(0), rotate);
678
Scott Michel30ee7df2008-12-04 03:02:42 +0000679 // Convert the loaded v16i8 vector to the appropriate vector type
680 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000681 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
682 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000683 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
684 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000685
Scott Michel30ee7df2008-12-04 03:02:42 +0000686 // Handle extending loads by extending the scalar result:
687 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000688 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000689 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000690 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000691 } else if (ExtType == ISD::EXTLOAD) {
692 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000693
Scott Michel30ee7df2008-12-04 03:02:42 +0000694 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000695 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000696
Dale Johannesen33c960f2009-02-04 20:06:27 +0000697 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000698 }
699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000701 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000702 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000703 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000704 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000705
Dale Johannesen33c960f2009-02-04 20:06:27 +0000706 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000707 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000708 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000709 }
710 case ISD::PRE_INC:
711 case ISD::PRE_DEC:
712 case ISD::POST_INC:
713 case ISD::POST_DEC:
714 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000715 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000716 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
717 "than UNINDEXED\n" +
718 Twine((unsigned)LN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000719 /*NOTREACHED*/
720 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000721 }
722
Dan Gohman475871a2008-07-27 21:46:04 +0000723 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000724}
725
726/// Custom lower stores for CellSPU
727/*!
728 All CellSPU stores are aligned to 16-byte boundaries, so for elements
729 within a 16-byte block, we have to generate a shuffle to insert the
730 requested element into its place, then store the resulting block.
731 */
Dan Gohman475871a2008-07-27 21:46:04 +0000732static SDValue
733LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000734 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000735 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000736 EVT VT = Value.getValueType();
737 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
738 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000739 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000740 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000741
742 switch (SN->getAddressingMode()) {
743 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000744 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000745 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling53df23c2009-12-28 02:04:53 +0000746 VT, (128 / VT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000747
Scott Michelf0569be2008-12-27 04:51:36 +0000748 SDValue alignLoadVec;
749 SDValue basePtr = SN->getBasePtr();
750 SDValue the_chain = SN->getChain();
751 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000752
Scott Michelf0569be2008-12-27 04:51:36 +0000753 if (alignment == 16) {
754 ConstantSDNode *CN;
755
756 // Special cases for a known aligned load to simplify the base pointer
757 // and insertion byte:
758 if (basePtr.getOpcode() == ISD::ADD
759 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
760 // Known offset into basePtr
761 int64_t offset = CN->getSExtValue();
762
763 // Simplify the base pointer for this case:
764 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000765 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000766 basePtr,
767 DAG.getConstant((offset & 0xf), PtrVT));
768
769 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000770 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000771 basePtr,
772 DAG.getConstant((offset & ~0xf), PtrVT));
773 }
774 } else {
775 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000776 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000777 basePtr,
778 DAG.getConstant(0, PtrVT));
779 }
780 } else {
781 // Unaligned load: must be more pessimistic about addressing modes:
782 if (basePtr.getOpcode() == ISD::ADD) {
783 MachineFunction &MF = DAG.getMachineFunction();
784 MachineRegisterInfo &RegInfo = MF.getRegInfo();
785 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
786 SDValue Flag;
787
788 SDValue Op0 = basePtr.getOperand(0);
789 SDValue Op1 = basePtr.getOperand(1);
790
791 if (isa<ConstantSDNode>(Op1)) {
792 // Convert the (add <ptr>, <const>) to an indirect address contained
793 // in a register. Note that this is done because we need to avoid
794 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000795 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000796 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
797 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000798 } else {
799 // Convert the (add <arg1>, <arg2>) to an indirect address, which
800 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000801 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000802 }
803 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000804 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000805 basePtr,
806 DAG.getConstant(0, PtrVT));
807 }
808
809 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000810 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000811 basePtr,
812 DAG.getConstant(0, PtrVT));
813 }
814
815 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000817 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000818 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000819
820 // Update the chain
821 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000822
Scott Michel9de5d0d2008-01-11 02:53:15 +0000823 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000824 SDValue theValue = SN->getValue();
825 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000826
827 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000828 && (theValue.getOpcode() == ISD::AssertZext
829 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000830 // Drill down and get the value for zero- and sign-extended
831 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000832 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000833 }
834
Scott Michel9de5d0d2008-01-11 02:53:15 +0000835 // If the base pointer is already a D-form address, then just create
836 // a new D-form address with a slot offset and the orignal base pointer.
837 // Otherwise generate a D-form address with the slot offset relative
838 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000839#if !defined(NDEBUG)
840 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000841 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000842 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000843 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000844 }
845#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000846
Scott Michel430a5552008-11-19 15:24:16 +0000847 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000848 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000849 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000850 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000851
Dale Johannesen33c960f2009-02-04 20:06:27 +0000852 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000853 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000854 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000856
Dale Johannesen33c960f2009-02-04 20:06:27 +0000857 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000858 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000859 LN->isVolatile(), LN->isNonTemporal(),
860 LN->getAlignment());
Scott Michel266bc8f2007-12-04 22:23:35 +0000861
Scott Michel23f2ff72008-12-04 17:16:59 +0000862#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000863 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
864 const SDValue &currentRoot = DAG.getRoot();
865
866 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000867 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000868 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000869 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000870 DAG.setRoot(currentRoot);
871 }
872#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000873
Scott Michel266bc8f2007-12-04 22:23:35 +0000874 return result;
875 /*UNREACHED*/
876 }
877 case ISD::PRE_INC:
878 case ISD::PRE_DEC:
879 case ISD::POST_INC:
880 case ISD::POST_DEC:
881 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000882 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000883 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
884 "than UNINDEXED\n" +
885 Twine((unsigned)SN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000886 /*NOTREACHED*/
887 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000888 }
889
Dan Gohman475871a2008-07-27 21:46:04 +0000890 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000891}
892
Scott Michel94bd57e2009-01-15 04:41:47 +0000893//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000894static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000895LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000896 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000897 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000898 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000899 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
900 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000901 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000902 // FIXME there is no actual debug info here
903 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000904
905 if (TM.getRelocationModel() == Reloc::Static) {
906 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000907 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000908 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000909 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000910 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
911 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
912 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000913 }
914 }
915
Torok Edwinc23197a2009-07-14 16:55:14 +0000916 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000917 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000918 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000919}
920
Scott Michel94bd57e2009-01-15 04:41:47 +0000921//! Alternate entry point for generating the address of a constant pool entry
922SDValue
923SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
924 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
925}
926
Dan Gohman475871a2008-07-27 21:46:04 +0000927static SDValue
928LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000929 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000930 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000931 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
932 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000933 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000934 // FIXME there is no actual debug info here
935 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000936
937 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000938 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000939 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000940 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000941 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
942 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
943 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000944 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000945 }
946
Torok Edwinc23197a2009-07-14 16:55:14 +0000947 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000948 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000949 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000950}
951
Dan Gohman475871a2008-07-27 21:46:04 +0000952static SDValue
953LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000954 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000955 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000956 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +0000957 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
958 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000959 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000960 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000961 // FIXME there is no actual debug info here
962 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000963
Scott Michel266bc8f2007-12-04 22:23:35 +0000964 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000965 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000966 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000967 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000968 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
969 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
970 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000971 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000972 } else {
Chris Lattner75361b62010-04-07 22:58:41 +0000973 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +0000974 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000975 /*NOTREACHED*/
976 }
977
Dan Gohman475871a2008-07-27 21:46:04 +0000978 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000979}
980
Nate Begemanccef5802008-02-14 18:43:04 +0000981//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000982static SDValue
983LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000984 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000985 // FIXME there is no actual debug info here
986 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000987
Owen Anderson825b72b2009-08-11 20:47:22 +0000988 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000989 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
990
991 assert((FP != 0) &&
992 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000993
Scott Michel170783a2007-12-19 20:15:47 +0000994 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 SDValue T = DAG.getConstant(dbits, MVT::i64);
996 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +0000997 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +0000999 }
1000
Dan Gohman475871a2008-07-27 21:46:04 +00001001 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001002}
1003
Dan Gohman98ca4f22009-08-05 01:29:28 +00001004SDValue
1005SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001006 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001007 const SmallVectorImpl<ISD::InputArg>
1008 &Ins,
1009 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001010 SmallVectorImpl<SDValue> &InVals)
1011 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001012
Scott Michel266bc8f2007-12-04 22:23:35 +00001013 MachineFunction &MF = DAG.getMachineFunction();
1014 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001015 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001016 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001017
Scott Michel266bc8f2007-12-04 22:23:35 +00001018 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1019 unsigned ArgRegIdx = 0;
1020 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001021
Owen Andersone50ed302009-08-10 22:56:29 +00001022 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001023
Kalle Raiskilad258c492010-07-08 21:15:22 +00001024 SmallVector<CCValAssign, 16> ArgLocs;
1025 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1026 *DAG.getContext());
1027 // FIXME: allow for other calling conventions
1028 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1029
Scott Michel266bc8f2007-12-04 22:23:35 +00001030 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001031 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001032 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001033 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001034 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001035 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001036
Kalle Raiskilad258c492010-07-08 21:15:22 +00001037 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001038 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001039
Owen Anderson825b72b2009-08-11 20:47:22 +00001040 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001041 default:
1042 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1043 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001044 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001045 ArgRegClass = &SPU::R8CRegClass;
1046 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001048 ArgRegClass = &SPU::R16CRegClass;
1049 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001051 ArgRegClass = &SPU::R32CRegClass;
1052 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001054 ArgRegClass = &SPU::R64CRegClass;
1055 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001057 ArgRegClass = &SPU::GPRCRegClass;
1058 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001060 ArgRegClass = &SPU::R32FPRegClass;
1061 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001062 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001063 ArgRegClass = &SPU::R64FPRegClass;
1064 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001065 case MVT::v2f64:
1066 case MVT::v4f32:
1067 case MVT::v2i64:
1068 case MVT::v4i32:
1069 case MVT::v8i16:
1070 case MVT::v16i8:
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001071 case MVT::v2i32:
Kalle Raiskilac9fda992010-08-02 10:25:47 +00001072 case MVT::v2f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001073 ArgRegClass = &SPU::VECREGRegClass;
1074 break;
Scott Micheld976c212008-10-30 01:51:48 +00001075 }
1076
1077 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001078 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001079 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001080 ++ArgRegIdx;
1081 } else {
1082 // We need to load the argument to a virtual register if we determined
1083 // above that we ran out of physical registers of the appropriate type
1084 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001085 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001086 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene73657df2010-02-15 16:55:58 +00001087 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001088 ArgOffset += StackSlotSize;
1089 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001090
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001092 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001093 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001094 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001095
Scott Micheld976c212008-10-30 01:51:48 +00001096 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001097 if (isVarArg) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001098 // FIXME: we should be able to query the argument registers from
1099 // tablegen generated code.
1100 static const unsigned ArgRegs[] = {
1101 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1102 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1103 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1104 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1105 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1106 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1107 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1108 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1109 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1110 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1111 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1112 };
1113 // size of ArgRegs array
1114 unsigned NumArgRegs = 77;
1115
Scott Micheld976c212008-10-30 01:51:48 +00001116 // We will spill (79-3)+1 registers to the stack
1117 SmallVector<SDValue, 79-3+1> MemOps;
1118
1119 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001120 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001121 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001122 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001123 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001124 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1125 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greene73657df2010-02-15 16:55:58 +00001126 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1127 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001129 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001130
1131 // Increment address by stack slot size for the next stored argument
1132 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001133 }
1134 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001135 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001136 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001137 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001138
Dan Gohman98ca4f22009-08-05 01:29:28 +00001139 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001140}
1141
1142/// isLSAAddress - Return the immediate to use if the specified
1143/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001144static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001145 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001146 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001147
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001148 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001149 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1150 (Addr << 14 >> 14) != Addr)
1151 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001152
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001154}
1155
Dan Gohman98ca4f22009-08-05 01:29:28 +00001156SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001157SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001158 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001159 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001160 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001161 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001162 const SmallVectorImpl<ISD::InputArg> &Ins,
1163 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001164 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001165 // CellSPU target does not yet support tail call optimization.
1166 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001167
1168 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1169 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001170 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001171
1172 SmallVector<CCValAssign, 16> ArgLocs;
1173 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1174 *DAG.getContext());
1175 // FIXME: allow for other calling conventions
1176 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
1177
1178 const unsigned NumArgRegs = ArgLocs.size();
1179
Scott Michel266bc8f2007-12-04 22:23:35 +00001180
1181 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001182 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001183
Scott Michel266bc8f2007-12-04 22:23:35 +00001184 // Set up a copy of the stack pointer for use loading and storing any
1185 // arguments that may not fit in the registers available for argument
1186 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001188
Scott Michel266bc8f2007-12-04 22:23:35 +00001189 // Figure out which arguments are going to go in registers, and which in
1190 // memory.
1191 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1192 unsigned ArgRegIdx = 0;
1193
1194 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001195 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001196 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001197 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001198
Kalle Raiskilad258c492010-07-08 21:15:22 +00001199 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1200 SDValue Arg = OutVals[ArgRegIdx];
1201 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001202
Scott Michel266bc8f2007-12-04 22:23:35 +00001203 // PtrOff will be used to store the current argument to the stack if a
1204 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001205 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001206 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001207
Owen Anderson825b72b2009-08-11 20:47:22 +00001208 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001209 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 case MVT::i8:
1211 case MVT::i16:
1212 case MVT::i32:
1213 case MVT::i64:
1214 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 case MVT::f32:
1216 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001217 case MVT::v2i64:
1218 case MVT::v2f64:
1219 case MVT::v4f32:
1220 case MVT::v4i32:
1221 case MVT::v8i16:
1222 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001223 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001224 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001225 } else {
David Greene73657df2010-02-15 16:55:58 +00001226 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1227 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001228 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001229 }
1230 break;
1231 }
1232 }
1233
Bill Wendlingce90c242009-12-28 01:31:11 +00001234 // Accumulate how many bytes are to be pushed on the stack, including the
1235 // linkage area, and parameter passing area. According to the SPU ABI,
1236 // we minimally need space for [LR] and [SP].
1237 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1238
1239 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001240 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1241 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001242
1243 if (!MemOpChains.empty()) {
1244 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001245 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001246 &MemOpChains[0], MemOpChains.size());
1247 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001248
Scott Michel266bc8f2007-12-04 22:23:35 +00001249 // Build a sequence of copy-to-reg nodes chained together with token chain
1250 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001252 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001253 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001254 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001255 InFlag = Chain.getValue(1);
1256 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001257
Dan Gohman475871a2008-07-27 21:46:04 +00001258 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001259 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001260
Bill Wendling056292f2008-09-16 21:48:12 +00001261 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1262 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1263 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001264 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001265 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001266 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001267 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001268 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001269
Scott Michel9de5d0d2008-01-11 02:53:15 +00001270 if (!ST->usingLargeMem()) {
1271 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1272 // style calls, otherwise, external symbols are BRASL calls. This assumes
1273 // that declared/defined symbols are in the same compilation unit and can
1274 // be reached through PC-relative jumps.
1275 //
1276 // NOTE:
1277 // This may be an unsafe assumption for JIT and really large compilation
1278 // units.
1279 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001280 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001281 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001282 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001283 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001284 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001285 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1286 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001287 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001288 }
Scott Michel1df30c42008-12-29 03:23:36 +00001289 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001290 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001291 SDValue Zero = DAG.getConstant(0, PtrVT);
1292 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1293 Callee.getValueType());
1294
1295 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001296 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001297 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001298 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001299 }
1300 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001301 // If this is an absolute destination address that appears to be a legal
1302 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001303 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001304 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001305
1306 Ops.push_back(Chain);
1307 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001308
Scott Michel266bc8f2007-12-04 22:23:35 +00001309 // Add argument registers to the end of the list so that they are known live
1310 // into the call.
1311 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001312 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001313 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001314
Gabor Greifba36cb52008-08-28 21:40:38 +00001315 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001316 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001317 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001319 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001320 InFlag = Chain.getValue(1);
1321
Chris Lattnere563bbc2008-10-11 22:08:30 +00001322 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1323 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001324 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001325 InFlag = Chain.getValue(1);
1326
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 // If the function returns void, just return the chain.
1328 if (Ins.empty())
1329 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001330
Scott Michel266bc8f2007-12-04 22:23:35 +00001331 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001333 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 case MVT::Other: break;
1335 case MVT::i32:
1336 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001337 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001338 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001339 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001341 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001342 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001343 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001345 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001347 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001348 break;
Chris Lattneraa2776e2010-04-20 05:36:09 +00001349 case MVT::i8:
1350 case MVT::i16:
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 case MVT::i64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 case MVT::f32:
1354 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001355 case MVT::v2f64:
1356 case MVT::v2i64:
1357 case MVT::v4f32:
1358 case MVT::v4i32:
1359 case MVT::v8i16:
1360 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001362 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001364 break;
1365 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001366
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001368}
1369
Dan Gohman98ca4f22009-08-05 01:29:28 +00001370SDValue
1371SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001372 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001373 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001374 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001375 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001376
Scott Michel266bc8f2007-12-04 22:23:35 +00001377 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1379 RVLocs, *DAG.getContext());
1380 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001381
Scott Michel266bc8f2007-12-04 22:23:35 +00001382 // If this is the first return lowered for this function, add the regs to the
1383 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001384 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001385 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001386 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001387 }
1388
Dan Gohman475871a2008-07-27 21:46:04 +00001389 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001390
Scott Michel266bc8f2007-12-04 22:23:35 +00001391 // Copy the result values into the output registers.
1392 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1393 CCValAssign &VA = RVLocs[i];
1394 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001395 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001396 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001397 Flag = Chain.getValue(1);
1398 }
1399
Gabor Greifba36cb52008-08-28 21:40:38 +00001400 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001401 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001402 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001404}
1405
1406
1407//===----------------------------------------------------------------------===//
1408// Vector related lowering:
1409//===----------------------------------------------------------------------===//
1410
1411static ConstantSDNode *
1412getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001413 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001414
Scott Michel266bc8f2007-12-04 22:23:35 +00001415 // Check to see if this buildvec has a single non-undef value in its elements.
1416 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1417 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001418 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001419 OpVal = N->getOperand(i);
1420 else if (OpVal != N->getOperand(i))
1421 return 0;
1422 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001423
Gabor Greifba36cb52008-08-28 21:40:38 +00001424 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001425 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001426 return CN;
1427 }
1428 }
1429
Scott Michel7ea02ff2009-03-17 01:15:45 +00001430 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001431}
1432
1433/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1434/// and the value fits into an unsigned 18-bit constant, and if so, return the
1435/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001436SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001437 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001438 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001439 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001440 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001441 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001442 uint32_t upper = uint32_t(UValue >> 32);
1443 uint32_t lower = uint32_t(UValue);
1444 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001445 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001446 Value = Value >> 32;
1447 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001448 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001449 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001450 }
1451
Dan Gohman475871a2008-07-27 21:46:04 +00001452 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001453}
1454
1455/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1456/// and the value fits into a signed 16-bit constant, and if so, return the
1457/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001458SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001459 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001460 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001461 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001463 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001464 uint32_t upper = uint32_t(UValue >> 32);
1465 uint32_t lower = uint32_t(UValue);
1466 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001467 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001468 Value = Value >> 32;
1469 }
Scott Michelad2715e2008-03-05 23:02:02 +00001470 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001471 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001472 }
1473 }
1474
Dan Gohman475871a2008-07-27 21:46:04 +00001475 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001476}
1477
1478/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1479/// and the value fits into a signed 10-bit constant, and if so, return the
1480/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001481SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001482 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001483 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001484 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001485 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001486 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001487 uint32_t upper = uint32_t(UValue >> 32);
1488 uint32_t lower = uint32_t(UValue);
1489 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001490 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001491 Value = Value >> 32;
1492 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001493 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001494 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001495 }
1496
Dan Gohman475871a2008-07-27 21:46:04 +00001497 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001498}
1499
1500/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1501/// and the value fits into a signed 8-bit constant, and if so, return the
1502/// constant.
1503///
1504/// @note: The incoming vector is v16i8 because that's the only way we can load
1505/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1506/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001507SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001508 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001509 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001510 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001512 && Value <= 0xffff /* truncated from uint64_t */
1513 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001514 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001515 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001516 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001517 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001518 }
1519
Dan Gohman475871a2008-07-27 21:46:04 +00001520 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001521}
1522
1523/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1524/// and the value fits into a signed 16-bit constant, and if so, return the
1525/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001526SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001527 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001528 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001529 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001531 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001533 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001534 }
1535
Dan Gohman475871a2008-07-27 21:46:04 +00001536 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001537}
1538
1539/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001540SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001541 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001542 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001543 }
1544
Dan Gohman475871a2008-07-27 21:46:04 +00001545 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001546}
1547
1548/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001549SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001550 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001552 }
1553
Dan Gohman475871a2008-07-27 21:46:04 +00001554 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001555}
1556
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001557//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001558static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001559LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001560 EVT VT = Op.getValueType();
1561 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001562 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001563 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1564 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1565 unsigned minSplatBits = EltVT.getSizeInBits();
1566
1567 if (minSplatBits < 16)
1568 minSplatBits = 16;
1569
1570 APInt APSplatBits, APSplatUndef;
1571 unsigned SplatBitSize;
1572 bool HasAnyUndefs;
1573
1574 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1575 HasAnyUndefs, minSplatBits)
1576 || minSplatBits < SplatBitSize)
1577 return SDValue(); // Wasn't a constant vector or splat exceeded min
1578
1579 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001580
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001582 default:
1583 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1584 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001585 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001587 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001588 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001589 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001590 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 SDValue T = DAG.getConstant(Value32, MVT::i32);
1592 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1593 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001594 break;
1595 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001597 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001598 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001599 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001600 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001601 SDValue T = DAG.getConstant(f64val, MVT::i64);
1602 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1603 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001604 break;
1605 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001607 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001608 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1609 SmallVector<SDValue, 8> Ops;
1610
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001612 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001614 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001615 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001616 unsigned short Value16 = SplatBits;
1617 SDValue T = DAG.getConstant(Value16, EltVT);
1618 SmallVector<SDValue, 8> Ops;
1619
1620 Ops.assign(8, T);
1621 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001622 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001624 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001625 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001626 }
Kalle Raiskilae1c91592010-08-02 11:22:10 +00001627 case MVT::v2f32:
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 case MVT::v2i32: {
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001629 return SDValue();
Scott Michel21213e72009-01-06 23:10:38 +00001630 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001632 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001633 }
1634 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001635
Dan Gohman475871a2008-07-27 21:46:04 +00001636 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001637}
1638
Scott Michel7ea02ff2009-03-17 01:15:45 +00001639/*!
1640 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001641SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001642SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001643 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001644 uint32_t upper = uint32_t(SplatVal >> 32);
1645 uint32_t lower = uint32_t(SplatVal);
1646
1647 if (upper == lower) {
1648 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001650 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001652 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001653 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001654 bool upper_special, lower_special;
1655
1656 // NOTE: This code creates common-case shuffle masks that can be easily
1657 // detected as common expressions. It is not attempting to create highly
1658 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1659
1660 // Detect if the upper or lower half is a special shuffle mask pattern:
1661 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1662 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1663
Scott Michel7ea02ff2009-03-17 01:15:45 +00001664 // Both upper and lower are special, lower to a constant pool load:
1665 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1667 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001668 SplatValCN, SplatValCN);
1669 }
1670
1671 SDValue LO32;
1672 SDValue HI32;
1673 SmallVector<SDValue, 16> ShufBytes;
1674 SDValue Result;
1675
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001676 // Create lower vector if not a special pattern
1677 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001679 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001681 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001682 }
1683
1684 // Create upper vector if not a special pattern
1685 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001687 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001689 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001690 }
1691
1692 // If either upper or lower are special, then the two input operands are
1693 // the same (basically, one of them is a "don't care")
1694 if (lower_special)
1695 LO32 = HI32;
1696 if (upper_special)
1697 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001698
1699 for (int i = 0; i < 4; ++i) {
1700 uint64_t val = 0;
1701 for (int j = 0; j < 4; ++j) {
1702 SDValue V;
1703 bool process_upper, process_lower;
1704 val <<= 8;
1705 process_upper = (upper_special && (i & 1) == 0);
1706 process_lower = (lower_special && (i & 1) == 1);
1707
1708 if (process_upper || process_lower) {
1709 if ((process_upper && upper == 0)
1710 || (process_lower && lower == 0))
1711 val |= 0x80;
1712 else if ((process_upper && upper == 0xffffffff)
1713 || (process_lower && lower == 0xffffffff))
1714 val |= 0xc0;
1715 else if ((process_upper && upper == 0x80000000)
1716 || (process_lower && lower == 0x80000000))
1717 val |= (j == 0 ? 0xe0 : 0x80);
1718 } else
1719 val |= i * 4 + j + ((i & 1) * 16);
1720 }
1721
Owen Anderson825b72b2009-08-11 20:47:22 +00001722 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001723 }
1724
Dale Johannesened2eee62009-02-06 01:31:28 +00001725 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001727 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001728 }
1729}
1730
Scott Michel266bc8f2007-12-04 22:23:35 +00001731/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1732/// which the Cell can operate. The code inspects V3 to ascertain whether the
1733/// permutation vector, V3, is monotonically increasing with one "exception"
1734/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001735/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001736/// In either case, the net result is going to eventually invoke SHUFB to
1737/// permute/shuffle the bytes from V1 and V2.
1738/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001739/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001740/// control word for byte/halfword/word insertion. This takes care of a single
1741/// element move from V2 into V1.
1742/// \note
1743/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001744static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001745 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001746 SDValue V1 = Op.getOperand(0);
1747 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001748 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001749
Scott Michel266bc8f2007-12-04 22:23:35 +00001750 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001751
Scott Michel266bc8f2007-12-04 22:23:35 +00001752 // If we have a single element being moved from V1 to V2, this can be handled
1753 // using the C*[DX] compute mask instructions, but the vector elements have
1754 // to be monotonically increasing with one exception element.
Owen Andersone50ed302009-08-10 22:56:29 +00001755 EVT VecVT = V1.getValueType();
1756 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001757 unsigned EltsFromV2 = 0;
1758 unsigned V2Elt = 0;
1759 unsigned V2EltIdx0 = 0;
1760 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001761 unsigned MaxElts = VecVT.getVectorNumElements();
1762 unsigned PrevElt = 0;
1763 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001764 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001765 bool rotate = true;
Kalle Raiskila47948072010-06-21 10:17:36 +00001766 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001767
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001769 V2EltIdx0 = 16;
Kalle Raiskila47948072010-06-21 10:17:36 +00001770 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001772 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001773 maskVT = MVT::v8i16;
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001774 } else if (VecVT == MVT::v2i32 || VecVT == MVT::v2f32 ) {
1775 V2EltIdx0 = 2;
1776 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001778 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001779 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001781 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001782 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001783 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001784 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001785
Nate Begeman9008ca62009-04-27 18:41:29 +00001786 for (unsigned i = 0; i != MaxElts; ++i) {
1787 if (SVN->getMaskElt(i) < 0)
1788 continue;
1789
1790 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001791
Nate Begeman9008ca62009-04-27 18:41:29 +00001792 if (monotonic) {
1793 if (SrcElt >= V2EltIdx0) {
1794 if (1 >= (++EltsFromV2)) {
1795 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001796 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001797 } else if (CurrElt != SrcElt) {
1798 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001799 }
1800
Nate Begeman9008ca62009-04-27 18:41:29 +00001801 ++CurrElt;
1802 }
1803
1804 if (rotate) {
1805 if (PrevElt > 0 && SrcElt < MaxElts) {
1806 if ((PrevElt == SrcElt - 1)
1807 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001808 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001809 if (SrcElt == 0)
1810 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001811 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001812 rotate = false;
1813 }
Kalle Raiskila91fdee12010-06-21 14:42:19 +00001814 } else if (i == 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001815 // First time through, need to keep track of previous element
1816 PrevElt = SrcElt;
1817 } else {
1818 // This isn't a rotation, takes elements from vector 2
1819 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001820 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001821 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001822 }
1823
1824 if (EltsFromV2 == 1 && monotonic) {
1825 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001826 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001827
1828 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1829 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1830 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1831 DAG.getRegister(SPU::R1, PtrVT),
1832 DAG.getConstant(V2Elt, MVT::i32));
1833 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1834 maskVT, Pointer);
1835
Scott Michel266bc8f2007-12-04 22:23:35 +00001836 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001837 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001838 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001839 } else if (rotate) {
1840 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001841
Dale Johannesena05dca42009-02-04 23:02:30 +00001842 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001844 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001845 // Convert the SHUFFLE_VECTOR mask's input element units to the
1846 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001847 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001848
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001850 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1851 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001852
Nate Begeman9008ca62009-04-27 18:41:29 +00001853 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001855 }
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001856 // For half vectors padd the mask with zeros for the second half.
1857 // This is needed because mask is assumed to be full vector elsewhere in
1858 // the SPU backend.
1859 if(VecVT == MVT::v2i32 || VecVT == MVT::v2f32)
1860 for( unsigned i = 0; i < 2; ++i )
1861 {
1862 for (unsigned j = 0; j < BytesPerElement; ++j)
1863 ResultMask.push_back(DAG.getConstant(0,MVT::i8));
1864 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001865
Owen Anderson825b72b2009-08-11 20:47:22 +00001866 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001867 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001868 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001869 }
1870}
1871
Dan Gohman475871a2008-07-27 21:46:04 +00001872static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1873 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001874 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001875
Gabor Greifba36cb52008-08-28 21:40:38 +00001876 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001877 // For a constant, build the appropriate constant vector, which will
1878 // eventually simplify to a vector register load.
1879
Gabor Greifba36cb52008-08-28 21:40:38 +00001880 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001881 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001882 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001883 size_t n_copies;
1884
1885 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001887 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001888 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001889 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1890 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1891 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1892 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1893 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1894 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001895 case MVT::v2i32: n_copies = 2; VT = MVT::i32; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001896 }
1897
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001898 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001899 for (size_t j = 0; j < n_copies; ++j)
1900 ConstVecValues.push_back(CValue);
1901
Evan Chenga87008d2009-02-25 22:49:59 +00001902 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1903 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001904 } else {
1905 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001907 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001908 case MVT::i8:
1909 case MVT::i16:
1910 case MVT::i32:
1911 case MVT::i64:
1912 case MVT::f32:
1913 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001914 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001915 }
1916 }
1917
Dan Gohman475871a2008-07-27 21:46:04 +00001918 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001919}
1920
Dan Gohman475871a2008-07-27 21:46:04 +00001921static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001922 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001923 SDValue N = Op.getOperand(0);
1924 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001925 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001926 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001927
Scott Michel7a1c9e92008-11-22 23:50:42 +00001928 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1929 // Constant argument:
1930 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001931
Scott Michel7a1c9e92008-11-22 23:50:42 +00001932 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001934 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001936 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001938 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001940 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001941
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001943 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001944 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001945 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001946
Scott Michel7a1c9e92008-11-22 23:50:42 +00001947 // Need to generate shuffle mask and extract:
1948 int prefslot_begin = -1, prefslot_end = -1;
1949 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1950
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001952 default:
1953 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001955 prefslot_begin = prefslot_end = 3;
1956 break;
1957 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001959 prefslot_begin = 2; prefslot_end = 3;
1960 break;
1961 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 case MVT::i32:
1963 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001964 prefslot_begin = 0; prefslot_end = 3;
1965 break;
1966 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 case MVT::i64:
1968 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001969 prefslot_begin = 0; prefslot_end = 7;
1970 break;
1971 }
1972 }
1973
1974 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1975 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1976
Scott Michel9b2420d2009-08-24 21:53:27 +00001977 unsigned int ShufBytes[16] = {
1978 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1979 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001980 for (int i = 0; i < 16; ++i) {
1981 // zero fill uppper part of preferred slot, don't care about the
1982 // other slots:
1983 unsigned int mask_val;
1984 if (i <= prefslot_end) {
1985 mask_val =
1986 ((i < prefslot_begin)
1987 ? 0x80
1988 : elt_byte + (i - prefslot_begin));
1989
1990 ShufBytes[i] = mask_val;
1991 } else
1992 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1993 }
1994
1995 SDValue ShufMask[4];
1996 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001997 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001998 unsigned int bits = ((ShufBytes[bidx] << 24) |
1999 (ShufBytes[bidx+1] << 16) |
2000 (ShufBytes[bidx+2] << 8) |
2001 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002003 }
2004
Scott Michel7ea02ff2009-03-17 01:15:45 +00002005 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002007 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002008
Dale Johannesened2eee62009-02-06 01:31:28 +00002009 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2010 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002011 N, N, ShufMaskVec));
2012 } else {
2013 // Variable index: Rotate the requested element into slot 0, then replicate
2014 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002015 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002016 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002017 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002018 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002019 }
2020
2021 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 if (Elt.getValueType() != MVT::i32)
2023 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002024
2025 // Scale the index to a bit/byte shift quantity
2026 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002027 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2028 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002029 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002030
Scott Michel104de432008-11-24 17:11:17 +00002031 if (scaleShift > 0) {
2032 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2034 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002035 }
2036
Dale Johannesened2eee62009-02-06 01:31:28 +00002037 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002038
2039 // Replicate the bytes starting at byte 0 across the entire vector (for
2040 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002041 SDValue replicate;
2042
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002044 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002045 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002046 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002047 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 case MVT::i8: {
2049 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2050 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002051 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002052 break;
2053 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 case MVT::i16: {
2055 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2056 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002057 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002058 break;
2059 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 case MVT::i32:
2061 case MVT::f32: {
2062 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2063 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002064 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002065 break;
2066 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002067 case MVT::i64:
2068 case MVT::f64: {
2069 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2070 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2071 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002072 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002073 break;
2074 }
2075 }
2076
Dale Johannesened2eee62009-02-06 01:31:28 +00002077 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2078 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002079 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002080 }
2081
Scott Michel7a1c9e92008-11-22 23:50:42 +00002082 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002083}
2084
Dan Gohman475871a2008-07-27 21:46:04 +00002085static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2086 SDValue VecOp = Op.getOperand(0);
2087 SDValue ValOp = Op.getOperand(1);
2088 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002089 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002090 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002091
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002092 // use 0 when the lane to insert to is 'undef'
2093 int64_t Idx=0;
2094 if (IdxOp.getOpcode() != ISD::UNDEF) {
2095 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2096 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2097 Idx = (CN->getSExtValue());
2098 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002099
Owen Andersone50ed302009-08-10 22:56:29 +00002100 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002101 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002102 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002103 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002104 DAG.getConstant(Idx, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002105 // widen the mask when dealing with half vectors
2106 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
2107 128/ VT.getVectorElementType().getSizeInBits());
2108 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002109
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002111 DAG.getNode(SPUISD::SHUFB, dl, VT,
2112 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002113 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002115
2116 return result;
2117}
2118
Scott Michelf0569be2008-12-27 04:51:36 +00002119static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2120 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002121{
Dan Gohman475871a2008-07-27 21:46:04 +00002122 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002123 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002124 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002125
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002127 switch (Opc) {
2128 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002129 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002130 /*NOTREACHED*/
2131 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002132 case ISD::ADD: {
2133 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2134 // the result:
2135 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2137 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2138 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2139 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002140
2141 }
2142
Scott Michel266bc8f2007-12-04 22:23:35 +00002143 case ISD::SUB: {
2144 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2145 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002146 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2148 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2149 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2150 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002151 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002152 case ISD::ROTR:
2153 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002155 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002156
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002158 if (!N1VT.bitsEq(ShiftVT)) {
2159 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2160 ? ISD::ZERO_EXTEND
2161 : ISD::TRUNCATE;
2162 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2163 }
2164
2165 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002166 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002167 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2168 DAG.getNode(ISD::SHL, dl, MVT::i16,
2169 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002170
2171 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002172 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2173 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002174 }
2175 case ISD::SRL:
2176 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002177 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002178 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002179
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002181 if (!N1VT.bitsEq(ShiftVT)) {
2182 unsigned N1Opc = ISD::ZERO_EXTEND;
2183
2184 if (N1.getValueType().bitsGT(ShiftVT))
2185 N1Opc = ISD::TRUNCATE;
2186
2187 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2188 }
2189
Owen Anderson825b72b2009-08-11 20:47:22 +00002190 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2191 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002192 }
2193 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002194 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002195 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002196
Owen Anderson825b72b2009-08-11 20:47:22 +00002197 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002198 if (!N1VT.bitsEq(ShiftVT)) {
2199 unsigned N1Opc = ISD::SIGN_EXTEND;
2200
2201 if (N1VT.bitsGT(ShiftVT))
2202 N1Opc = ISD::TRUNCATE;
2203 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2204 }
2205
Owen Anderson825b72b2009-08-11 20:47:22 +00002206 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2207 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002208 }
2209 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002210 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002211
Owen Anderson825b72b2009-08-11 20:47:22 +00002212 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2213 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2214 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2215 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002216 break;
2217 }
2218 }
2219
Dan Gohman475871a2008-07-27 21:46:04 +00002220 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002221}
2222
2223//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002224static SDValue
2225LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2226 SDValue ConstVec;
2227 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002228 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002229 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002230
2231 ConstVec = Op.getOperand(0);
2232 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002233 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2234 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002235 ConstVec = ConstVec.getOperand(0);
2236 } else {
2237 ConstVec = Op.getOperand(1);
2238 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002239 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002240 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002241 }
2242 }
2243 }
2244
Gabor Greifba36cb52008-08-28 21:40:38 +00002245 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002246 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2247 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002248
Scott Michel7ea02ff2009-03-17 01:15:45 +00002249 APInt APSplatBits, APSplatUndef;
2250 unsigned SplatBitSize;
2251 bool HasAnyUndefs;
2252 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2253
2254 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2255 HasAnyUndefs, minSplatBits)
2256 && minSplatBits <= SplatBitSize) {
2257 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002259
Scott Michel7ea02ff2009-03-17 01:15:45 +00002260 SmallVector<SDValue, 16> tcVec;
2261 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002262 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002263 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002264 }
2265 }
Scott Michel9de57a92009-01-26 22:33:37 +00002266
Nate Begeman24dc3462008-07-29 19:07:27 +00002267 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2268 // lowered. Return the operation, rather than a null SDValue.
2269 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002270}
2271
Scott Michel266bc8f2007-12-04 22:23:35 +00002272//! Custom lowering for CTPOP (count population)
2273/*!
2274 Custom lowering code that counts the number ones in the input
2275 operand. SPU has such an instruction, but it counts the number of
2276 ones per byte, which then have to be accumulated.
2277*/
Dan Gohman475871a2008-07-27 21:46:04 +00002278static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002279 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002280 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2281 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002282 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002283
Owen Anderson825b72b2009-08-11 20:47:22 +00002284 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002285 default:
2286 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002288 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002289 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002290
Dale Johannesena05dca42009-02-04 23:02:30 +00002291 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2292 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002293
Owen Anderson825b72b2009-08-11 20:47:22 +00002294 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002295 }
2296
Owen Anderson825b72b2009-08-11 20:47:22 +00002297 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002298 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002299 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002300
Chris Lattner84bc5422007-12-31 04:13:23 +00002301 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002302
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2305 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2306 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002307
Dale Johannesena05dca42009-02-04 23:02:30 +00002308 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2309 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002310
2311 // CNTB_result becomes the chain to which all of the virtual registers
2312 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002313 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002315
Dan Gohman475871a2008-07-27 21:46:04 +00002316 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002317 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002318
Owen Anderson825b72b2009-08-11 20:47:22 +00002319 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002320
Owen Anderson825b72b2009-08-11 20:47:22 +00002321 return DAG.getNode(ISD::AND, dl, MVT::i16,
2322 DAG.getNode(ISD::ADD, dl, MVT::i16,
2323 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002324 Tmp1, Shift1),
2325 Tmp1),
2326 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002327 }
2328
Owen Anderson825b72b2009-08-11 20:47:22 +00002329 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002330 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002331 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002332
Chris Lattner84bc5422007-12-31 04:13:23 +00002333 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2334 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002335
Dan Gohman475871a2008-07-27 21:46:04 +00002336 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2338 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2339 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2340 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002341
Dale Johannesena05dca42009-02-04 23:02:30 +00002342 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2343 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002344
2345 // CNTB_result becomes the chain to which all of the virtual registers
2346 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002347 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002349
Dan Gohman475871a2008-07-27 21:46:04 +00002350 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002351 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002352
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002354 DAG.getNode(ISD::SRL, dl, MVT::i32,
2355 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002356 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002357
Dan Gohman475871a2008-07-27 21:46:04 +00002358 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002359 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2360 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002361
Dan Gohman475871a2008-07-27 21:46:04 +00002362 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002363 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002364
Dan Gohman475871a2008-07-27 21:46:04 +00002365 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 DAG.getNode(ISD::SRL, dl, MVT::i32,
2367 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002368 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002369 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2371 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002372
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002374 }
2375
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002377 break;
2378 }
2379
Dan Gohman475871a2008-07-27 21:46:04 +00002380 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002381}
2382
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002383//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002384/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002385 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2386 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002387 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002388static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002389 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002390 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002391 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002392 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002393
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2395 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002396 // Convert f32 / f64 to i32 / i64 via libcall.
2397 RTLIB::Libcall LC =
2398 (Op.getOpcode() == ISD::FP_TO_SINT)
2399 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2400 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2401 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2402 SDValue Dummy;
2403 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2404 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002405
Eli Friedman36df4992009-05-27 00:47:34 +00002406 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002407}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002408
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002409//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2410/*!
2411 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2412 All conversions from i64 are expanded to a libcall.
2413 */
2414static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002415 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002416 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002417 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002418 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002419
Owen Anderson825b72b2009-08-11 20:47:22 +00002420 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2421 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002422 // Convert i32, i64 to f64 via libcall:
2423 RTLIB::Libcall LC =
2424 (Op.getOpcode() == ISD::SINT_TO_FP)
2425 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2426 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2427 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2428 SDValue Dummy;
2429 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2430 }
2431
Eli Friedman36df4992009-05-27 00:47:34 +00002432 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002433}
2434
2435//! Lower ISD::SETCC
2436/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002437 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002438 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002439static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2440 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002441 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002442 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002443 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2444
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002445 SDValue lhs = Op.getOperand(0);
2446 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002447 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002448 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002449
Owen Andersone50ed302009-08-10 22:56:29 +00002450 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002451 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002453
2454 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2455 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002456 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002457 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002459 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002460 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002461 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002462 DAG.getNode(ISD::AND, dl, MVT::i32,
2463 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002464 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002466
2467 // SETO and SETUO only use the lhs operand:
2468 if (CC->get() == ISD::SETO) {
2469 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2470 // SETUO
2471 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002472 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2473 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002474 lhs, DAG.getConstantFP(0.0, lhsVT),
2475 ISD::SETUO),
2476 DAG.getConstant(ccResultAllOnes, ccResultVT));
2477 } else if (CC->get() == ISD::SETUO) {
2478 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002479 return DAG.getNode(ISD::AND, dl, ccResultVT,
2480 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002481 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002482 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002483 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002484 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002485 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002486 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002487 ISD::SETGT));
2488 }
2489
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002490 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002491 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002493 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002494 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002495
2496 // If a value is negative, subtract from the sign magnitude constant:
2497 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2498
2499 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002500 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002501 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002502 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002503 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002504 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002505 lhsSelectMask, lhsSignMag2TC, i64lhs);
2506
Dale Johannesenf5d97892009-02-04 01:48:28 +00002507 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002508 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002509 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002510 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002511 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002512 rhsSelectMask, rhsSignMag2TC, i64rhs);
2513
2514 unsigned compareOp;
2515
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002516 switch (CC->get()) {
2517 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002518 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002519 compareOp = ISD::SETEQ; break;
2520 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002521 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002522 compareOp = ISD::SETGT; break;
2523 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002524 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002525 compareOp = ISD::SETGE; break;
2526 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002527 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002528 compareOp = ISD::SETLT; break;
2529 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002530 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002531 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002532 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002533 case ISD::SETONE:
2534 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002535 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002536 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002537 }
2538
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002539 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002540 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002541 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002542
2543 if ((CC->get() & 0x8) == 0) {
2544 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002545 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002547 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002548 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002550 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002551 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002552
Dale Johannesenf5d97892009-02-04 01:48:28 +00002553 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002554 }
2555
2556 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002557}
2558
Scott Michel7a1c9e92008-11-22 23:50:42 +00002559//! Lower ISD::SELECT_CC
2560/*!
2561 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2562 SELB instruction.
2563
2564 \note Need to revisit this in the future: if the code path through the true
2565 and false value computations is longer than the latency of a branch (6
2566 cycles), then it would be more advantageous to branch and insert a new basic
2567 block and branch on the condition. However, this code does not make that
2568 assumption, given the simplisitc uses so far.
2569 */
2570
Scott Michelf0569be2008-12-27 04:51:36 +00002571static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2572 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002573 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002574 SDValue lhs = Op.getOperand(0);
2575 SDValue rhs = Op.getOperand(1);
2576 SDValue trueval = Op.getOperand(2);
2577 SDValue falseval = Op.getOperand(3);
2578 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002579 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002580
Scott Michelf0569be2008-12-27 04:51:36 +00002581 // NOTE: SELB's arguments: $rA, $rB, $mask
2582 //
2583 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2584 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2585 // condition was true and 0s where the condition was false. Hence, the
2586 // arguments to SELB get reversed.
2587
Scott Michel7a1c9e92008-11-22 23:50:42 +00002588 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2589 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2590 // with another "cannot select select_cc" assert:
2591
Dale Johannesende064702009-02-06 21:50:26 +00002592 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002593 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002594 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002595 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002596}
2597
Scott Michelb30e8f62008-12-02 19:53:53 +00002598//! Custom lower ISD::TRUNCATE
2599static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2600{
Scott Michel6e1d1472009-03-16 18:47:25 +00002601 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002602 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002603 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002604 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2605 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002606 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002607
Scott Michel6e1d1472009-03-16 18:47:25 +00002608 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002609 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002610 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002611
Owen Anderson825b72b2009-08-11 20:47:22 +00002612 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002613 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002614 unsigned maskHigh = 0x08090a0b;
2615 unsigned maskLow = 0x0c0d0e0f;
2616 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002617 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2618 DAG.getConstant(maskHigh, MVT::i32),
2619 DAG.getConstant(maskLow, MVT::i32),
2620 DAG.getConstant(maskHigh, MVT::i32),
2621 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002622
Scott Michel6e1d1472009-03-16 18:47:25 +00002623 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2624 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002625
Scott Michel6e1d1472009-03-16 18:47:25 +00002626 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002627 }
2628
Scott Michelf0569be2008-12-27 04:51:36 +00002629 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002630}
2631
Scott Michel77f452d2009-08-25 22:37:34 +00002632/*!
2633 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2634 * algorithm is to duplicate the sign bit using rotmai to generate at
2635 * least one byte full of sign bits. Then propagate the "sign-byte" into
2636 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2637 *
2638 * @param Op The sext operand
2639 * @param DAG The current DAG
2640 * @return The SDValue with the entire instruction sequence
2641 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002642static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2643{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002644 DebugLoc dl = Op.getDebugLoc();
2645
Scott Michel77f452d2009-08-25 22:37:34 +00002646 // Type to extend to
2647 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002648
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002649 // Type to extend from
2650 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002651 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002652
Scott Michel77f452d2009-08-25 22:37:34 +00002653 // The type to extend to needs to be a i128 and
2654 // the type to extend from needs to be i64 or i32.
2655 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002656 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2657
2658 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002659 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2660 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2661 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002662 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2663 DAG.getConstant(mask1, MVT::i32),
2664 DAG.getConstant(mask1, MVT::i32),
2665 DAG.getConstant(mask2, MVT::i32),
2666 DAG.getConstant(mask3, MVT::i32));
2667
Scott Michel77f452d2009-08-25 22:37:34 +00002668 // Word wise arithmetic right shift to generate at least one byte
2669 // that contains sign bits.
2670 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002671 SDValue sraVal = DAG.getNode(ISD::SRA,
2672 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002673 mvt,
2674 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002675 DAG.getConstant(31, MVT::i32));
2676
Scott Michel77f452d2009-08-25 22:37:34 +00002677 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2678 // and the input value into the lower 64 bits.
2679 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2680 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002681
2682 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2683}
2684
Scott Michel7a1c9e92008-11-22 23:50:42 +00002685//! Custom (target-specific) lowering entry point
2686/*!
2687 This is where LLVM's DAG selection process calls to do target-specific
2688 lowering of nodes.
2689 */
Dan Gohman475871a2008-07-27 21:46:04 +00002690SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002691SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002692{
Scott Michela59d4692008-02-23 18:41:37 +00002693 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002694 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002695
2696 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002697 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002698#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002699 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2700 errs() << "Op.getOpcode() = " << Opc << "\n";
2701 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002702 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002703#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002704 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002705 }
2706 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002707 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002708 case ISD::SEXTLOAD:
2709 case ISD::ZEXTLOAD:
2710 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2711 case ISD::STORE:
2712 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2713 case ISD::ConstantPool:
2714 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2715 case ISD::GlobalAddress:
2716 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2717 case ISD::JumpTable:
2718 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002719 case ISD::ConstantFP:
2720 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002721
Scott Michel02d711b2008-12-30 23:28:25 +00002722 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002723 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002724 case ISD::SUB:
2725 case ISD::ROTR:
2726 case ISD::ROTL:
2727 case ISD::SRL:
2728 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002729 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002730 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002731 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002732 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002733 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002734
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002735 case ISD::FP_TO_SINT:
2736 case ISD::FP_TO_UINT:
2737 return LowerFP_TO_INT(Op, DAG, *this);
2738
2739 case ISD::SINT_TO_FP:
2740 case ISD::UINT_TO_FP:
2741 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002742
Scott Michel266bc8f2007-12-04 22:23:35 +00002743 // Vector-related lowering.
2744 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002745 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002746 case ISD::SCALAR_TO_VECTOR:
2747 return LowerSCALAR_TO_VECTOR(Op, DAG);
2748 case ISD::VECTOR_SHUFFLE:
2749 return LowerVECTOR_SHUFFLE(Op, DAG);
2750 case ISD::EXTRACT_VECTOR_ELT:
2751 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2752 case ISD::INSERT_VECTOR_ELT:
2753 return LowerINSERT_VECTOR_ELT(Op, DAG);
2754
2755 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2756 case ISD::AND:
2757 case ISD::OR:
2758 case ISD::XOR:
2759 return LowerByteImmed(Op, DAG);
2760
2761 // Vector and i8 multiply:
2762 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002763 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002764 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002765
Scott Michel266bc8f2007-12-04 22:23:35 +00002766 case ISD::CTPOP:
2767 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002768
2769 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002770 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002771
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002772 case ISD::SETCC:
2773 return LowerSETCC(Op, DAG, *this);
2774
Scott Michelb30e8f62008-12-02 19:53:53 +00002775 case ISD::TRUNCATE:
2776 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002777
2778 case ISD::SIGN_EXTEND:
2779 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002780 }
2781
Dan Gohman475871a2008-07-27 21:46:04 +00002782 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002783}
2784
Duncan Sands1607f052008-12-01 11:39:25 +00002785void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2786 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002787 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002788{
2789#if 0
2790 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002791 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002792
2793 switch (Opc) {
2794 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002795 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2796 errs() << "Op.getOpcode() = " << Opc << "\n";
2797 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002798 N->dump();
2799 abort();
2800 /*NOTREACHED*/
2801 }
2802 }
2803#endif
2804
2805 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002806}
2807
Scott Michel266bc8f2007-12-04 22:23:35 +00002808//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002809// Target Optimization Hooks
2810//===----------------------------------------------------------------------===//
2811
Dan Gohman475871a2008-07-27 21:46:04 +00002812SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002813SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2814{
2815#if 0
2816 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002817#endif
2818 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002819 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002820 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002821 EVT NodeVT = N->getValueType(0); // The node's value type
2822 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002823 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002824 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002825
2826 switch (N->getOpcode()) {
2827 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002828 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002829 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002830
Scott Michelf0569be2008-12-27 04:51:36 +00002831 if (Op0.getOpcode() == SPUISD::IndirectAddr
2832 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2833 // Normalize the operands to reduce repeated code
2834 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002835
Scott Michelf0569be2008-12-27 04:51:36 +00002836 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2837 IndirectArg = Op1;
2838 AddArg = Op0;
2839 }
2840
2841 if (isa<ConstantSDNode>(AddArg)) {
2842 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2843 SDValue IndOp1 = IndirectArg.getOperand(1);
2844
2845 if (CN0->isNullValue()) {
2846 // (add (SPUindirect <arg>, <arg>), 0) ->
2847 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002848
Scott Michel23f2ff72008-12-04 17:16:59 +00002849#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002850 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002851 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002852 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2853 << "With: (SPUindirect <arg>, <arg>)\n";
2854 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002855#endif
2856
Scott Michelf0569be2008-12-27 04:51:36 +00002857 return IndirectArg;
2858 } else if (isa<ConstantSDNode>(IndOp1)) {
2859 // (add (SPUindirect <arg>, <const>), <const>) ->
2860 // (SPUindirect <arg>, <const + const>)
2861 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2862 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2863 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002864
Scott Michelf0569be2008-12-27 04:51:36 +00002865#if !defined(NDEBUG)
2866 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002867 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002868 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2869 << "), " << CN0->getSExtValue() << ")\n"
2870 << "With: (SPUindirect <arg>, "
2871 << combinedConst << ")\n";
2872 }
2873#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002874
Dale Johannesende064702009-02-06 21:50:26 +00002875 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002876 IndirectArg, combinedValue);
2877 }
Scott Michel053c1da2008-01-29 02:16:57 +00002878 }
2879 }
Scott Michela59d4692008-02-23 18:41:37 +00002880 break;
2881 }
2882 case ISD::SIGN_EXTEND:
2883 case ISD::ZERO_EXTEND:
2884 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002885 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002886 // (any_extend (SPUextract_elt0 <arg>)) ->
2887 // (SPUextract_elt0 <arg>)
2888 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002889#if !defined(NDEBUG)
2890 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002891 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002892 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002893 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002894 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002895 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002896 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002897#endif
Scott Michela59d4692008-02-23 18:41:37 +00002898
2899 return Op0;
2900 }
2901 break;
2902 }
2903 case SPUISD::IndirectAddr: {
2904 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002905 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002906 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002907 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2908 // (SPUaform <addr>, 0)
2909
Chris Lattner4437ae22009-08-23 07:05:07 +00002910 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002911 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002912 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002913 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002914 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002915
2916 return Op0;
2917 }
Scott Michelf0569be2008-12-27 04:51:36 +00002918 } else if (Op0.getOpcode() == ISD::ADD) {
2919 SDValue Op1 = N->getOperand(1);
2920 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2921 // (SPUindirect (add <arg>, <arg>), 0) ->
2922 // (SPUindirect <arg>, <arg>)
2923 if (CN1->isNullValue()) {
2924
2925#if !defined(NDEBUG)
2926 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002927 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002928 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2929 << "With: (SPUindirect <arg>, <arg>)\n";
2930 }
2931#endif
2932
Dale Johannesende064702009-02-06 21:50:26 +00002933 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002934 Op0.getOperand(0), Op0.getOperand(1));
2935 }
2936 }
Scott Michela59d4692008-02-23 18:41:37 +00002937 }
2938 break;
2939 }
2940 case SPUISD::SHLQUAD_L_BITS:
2941 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002942 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002943 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002944
Scott Michelf0569be2008-12-27 04:51:36 +00002945 // Kill degenerate vector shifts:
2946 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2947 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002948 Result = Op0;
2949 }
2950 }
2951 break;
2952 }
Scott Michelf0569be2008-12-27 04:51:36 +00002953 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002954 switch (Op0.getOpcode()) {
2955 default:
2956 break;
2957 case ISD::ANY_EXTEND:
2958 case ISD::ZERO_EXTEND:
2959 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002960 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002961 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002962 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002963 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002964 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002965 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002966 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002967 Result = Op000;
2968 }
2969 }
2970 break;
2971 }
Scott Michel104de432008-11-24 17:11:17 +00002972 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002973 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002974 // <arg>
2975 Result = Op0.getOperand(0);
2976 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002977 }
Scott Michela59d4692008-02-23 18:41:37 +00002978 }
2979 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002980 }
2981 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002982
Scott Michel58c58182008-01-17 20:38:41 +00002983 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002984#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002985 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002986 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002987 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002988 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002989 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002990 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002991 }
2992#endif
2993
2994 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002995}
2996
2997//===----------------------------------------------------------------------===//
2998// Inline Assembly Support
2999//===----------------------------------------------------------------------===//
3000
3001/// getConstraintType - Given a constraint letter, return the type of
3002/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003003SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003004SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3005 if (ConstraintLetter.size() == 1) {
3006 switch (ConstraintLetter[0]) {
3007 default: break;
3008 case 'b':
3009 case 'r':
3010 case 'f':
3011 case 'v':
3012 case 'y':
3013 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003014 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003015 }
3016 return TargetLowering::getConstraintType(ConstraintLetter);
3017}
3018
Scott Michel5af8f0e2008-07-16 17:17:29 +00003019std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003020SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003021 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003022{
3023 if (Constraint.size() == 1) {
3024 // GCC RS6000 Constraint Letters
3025 switch (Constraint[0]) {
3026 case 'b': // R1-R31
3027 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003028 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003029 return std::make_pair(0U, SPU::R64CRegisterClass);
3030 return std::make_pair(0U, SPU::R32CRegisterClass);
3031 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003032 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003033 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003034 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003035 return std::make_pair(0U, SPU::R64FPRegisterClass);
3036 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003037 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003038 return std::make_pair(0U, SPU::GPRCRegisterClass);
3039 }
3040 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003041
Scott Michel266bc8f2007-12-04 22:23:35 +00003042 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3043}
3044
Scott Michela59d4692008-02-23 18:41:37 +00003045//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003046void
Dan Gohman475871a2008-07-27 21:46:04 +00003047SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003048 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003049 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003050 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003051 const SelectionDAG &DAG,
3052 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003053#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003054 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003055
3056 switch (Op.getOpcode()) {
3057 default:
3058 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3059 break;
Scott Michela59d4692008-02-23 18:41:37 +00003060 case CALL:
3061 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003062 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003063 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003064 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003065 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003066 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003067 case SPUISD::SHLQUAD_L_BITS:
3068 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003069 case SPUISD::VEC_ROTL:
3070 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003071 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003072 case SPUISD::SELECT_MASK:
3073 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003074 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003075#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003076}
Scott Michel02d711b2008-12-30 23:28:25 +00003077
Scott Michelf0569be2008-12-27 04:51:36 +00003078unsigned
3079SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3080 unsigned Depth) const {
3081 switch (Op.getOpcode()) {
3082 default:
3083 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003084
Scott Michelf0569be2008-12-27 04:51:36 +00003085 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003086 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003087
Owen Anderson825b72b2009-08-11 20:47:22 +00003088 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3089 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003090 }
3091 return VT.getSizeInBits();
3092 }
3093 }
3094}
Scott Michel1df30c42008-12-29 03:23:36 +00003095
Scott Michel203b2d62008-04-30 00:30:08 +00003096// LowerAsmOperandForConstraint
3097void
Dan Gohman475871a2008-07-27 21:46:04 +00003098SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003099 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003100 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003101 SelectionDAG &DAG) const {
3102 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003103 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003104}
3105
Scott Michel266bc8f2007-12-04 22:23:35 +00003106/// isLegalAddressImmediate - Return true if the integer value can be used
3107/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003108bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3109 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003110 // SPU's addresses are 256K:
3111 return (V > -(1 << 18) && V < (1 << 18) - 1);
3112}
3113
3114bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003115 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003116}
Dan Gohman6520e202008-10-18 02:06:02 +00003117
3118bool
3119SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3120 // The SPU target isn't yet aware of offsets.
3121 return false;
3122}