blob: 232dd486a059645642ddbec44ee874e92863d090 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000137
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000140def VSTMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000145
Bob Wilsonffde0802010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
168 (ins addrmode6:$addr), IIC_VLD1,
169 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
170class VLD1Q<bits<4> op7_4, string Dt>
171 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
Evan Chengd2ca8132010-10-09 01:03:04 +0000172 (ins addrmode6:$addr), IIC_VLD1x2,
Bob Wilson621f1952010-03-23 05:25:43 +0000173 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000174
Bob Wilson621f1952010-03-23 05:25:43 +0000175def VLD1d8 : VLD1D<0b0000, "8">;
176def VLD1d16 : VLD1D<0b0100, "16">;
177def VLD1d32 : VLD1D<0b1000, "32">;
178def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000179
Bob Wilson621f1952010-03-23 05:25:43 +0000180def VLD1q8 : VLD1Q<0b0000, "8">;
181def VLD1q16 : VLD1Q<0b0100, "16">;
182def VLD1q32 : VLD1Q<0b1000, "32">;
183def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000184
Evan Chengd2ca8132010-10-09 01:03:04 +0000185def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
186def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
187def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
188def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000189
Bob Wilson99493b22010-03-20 17:59:03 +0000190// ...with address register writeback:
191class VLD1DWB<bits<4> op7_4, string Dt>
192 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000193 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1u,
Bob Wilson226036e2010-03-20 22:13:40 +0000194 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000195 "$addr.addr = $wb", []>;
196class VLD1QWB<bits<4> op7_4, string Dt>
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000197 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000198 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1x2u,
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000199 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000200 "$addr.addr = $wb", []>;
201
202def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
203def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
204def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
205def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
206
207def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
208def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
209def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
210def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
213def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
214def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
215def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson052ba452010-03-22 18:22:06 +0000217// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000218class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000219 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Evan Chengd2ca8132010-10-09 01:03:04 +0000220 (ins addrmode6:$addr), IIC_VLD1x3, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000221 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000222class VLD1D3WB<bits<4> op7_4, string Dt>
223 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000224 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1x3u, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000225 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000226
227def VLD1d8T : VLD1D3<0b0000, "8">;
228def VLD1d16T : VLD1D3<0b0100, "16">;
229def VLD1d32T : VLD1D3<0b1000, "32">;
230def VLD1d64T : VLD1D3<0b1100, "64">;
231
232def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
233def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
234def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000235def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000236
Evan Chengd2ca8132010-10-09 01:03:04 +0000237def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
238def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000239
Bob Wilson052ba452010-03-22 18:22:06 +0000240// ...with 4 registers (some of these are only for the disassembler):
241class VLD1D4<bits<4> op7_4, string Dt>
242 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Evan Chengd2ca8132010-10-09 01:03:04 +0000243 (ins addrmode6:$addr), IIC_VLD1x4, "vld1", Dt,
Bob Wilson052ba452010-03-22 18:22:06 +0000244 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000245class VLD1D4WB<bits<4> op7_4, string Dt>
246 : NLdSt<0,0b10,0b0010,op7_4,
247 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000248 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4, "vld1", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000249 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000250 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000251
Bob Wilson052ba452010-03-22 18:22:06 +0000252def VLD1d8Q : VLD1D4<0b0000, "8">;
253def VLD1d16Q : VLD1D4<0b0100, "16">;
254def VLD1d32Q : VLD1D4<0b1000, "32">;
255def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000256
257def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
258def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
259def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000260def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000261
Evan Chengd2ca8132010-10-09 01:03:04 +0000262def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
263def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000264
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000265// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000266class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
267 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000268 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000269 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
270class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000271 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000272 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Evan Chengd2ca8132010-10-09 01:03:04 +0000273 (ins addrmode6:$addr), IIC_VLD2x2,
Bob Wilson95808322010-03-18 20:18:39 +0000274 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000275
Bob Wilson00bf1d92010-03-20 18:14:26 +0000276def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
277def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
278def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000279
Bob Wilson95808322010-03-18 20:18:39 +0000280def VLD2q8 : VLD2Q<0b0000, "8">;
281def VLD2q16 : VLD2Q<0b0100, "16">;
282def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000283
Bob Wilson9d84fb32010-09-14 20:59:49 +0000284def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
285def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
286def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000287
Evan Chengd2ca8132010-10-09 01:03:04 +0000288def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
289def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
290def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000291
Bob Wilson92cb9322010-03-20 20:10:51 +0000292// ...with address register writeback:
293class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
294 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000295 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2u,
Bob Wilson226036e2010-03-20 22:13:40 +0000296 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000297 "$addr.addr = $wb", []>;
298class VLD2QWB<bits<4> op7_4, string Dt>
299 : NLdSt<0, 0b10, 0b0011, op7_4,
300 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000301 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2x2u,
Bob Wilson226036e2010-03-20 22:13:40 +0000302 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000303 "$addr.addr = $wb", []>;
304
305def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
306def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
307def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000308
309def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
310def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
311def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
312
Evan Chengd2ca8132010-10-09 01:03:04 +0000313def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
314def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
315def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000316
Evan Chengd2ca8132010-10-09 01:03:04 +0000317def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
318def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
319def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000320
Bob Wilson00bf1d92010-03-20 18:14:26 +0000321// ...with double-spaced registers (for disassembly only):
322def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
323def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
324def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000325def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
326def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
327def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000328
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000329// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000330class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
331 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000332 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000333 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000334
Bob Wilson00bf1d92010-03-20 18:14:26 +0000335def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
336def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
337def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000338
Bob Wilson9d84fb32010-09-14 20:59:49 +0000339def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
340def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
341def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000342
Bob Wilson92cb9322010-03-20 20:10:51 +0000343// ...with address register writeback:
344class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
345 : NLdSt<0, 0b10, op11_8, op7_4,
346 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Evan Cheng84f69e82010-10-09 01:45:34 +0000347 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3u,
Bob Wilson226036e2010-03-20 22:13:40 +0000348 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000349 "$addr.addr = $wb", []>;
350
351def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
352def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
353def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000354
Evan Cheng84f69e82010-10-09 01:45:34 +0000355def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
356def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
357def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000358
Bob Wilson92cb9322010-03-20 20:10:51 +0000359// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000360def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
361def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
362def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
364def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
365def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000366
Evan Cheng84f69e82010-10-09 01:45:34 +0000367def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
368def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
369def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000370
Bob Wilson92cb9322010-03-20 20:10:51 +0000371// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000372def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
373def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
374def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000375
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000376// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000377class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
378 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000379 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000380 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000381 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000382
Bob Wilson00bf1d92010-03-20 18:14:26 +0000383def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
384def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
385def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000386
Bob Wilson9d84fb32010-09-14 20:59:49 +0000387def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
388def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
389def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000390
Bob Wilson92cb9322010-03-20 20:10:51 +0000391// ...with address register writeback:
392class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
393 : NLdSt<0, 0b10, op11_8, op7_4,
394 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000395 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
396 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000397 "$addr.addr = $wb", []>;
398
399def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
400def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
401def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000402
Bob Wilson9d84fb32010-09-14 20:59:49 +0000403def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
404def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
405def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000406
Bob Wilson92cb9322010-03-20 20:10:51 +0000407// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000408def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
409def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
410def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000411def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
412def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
413def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000414
Bob Wilson9d84fb32010-09-14 20:59:49 +0000415def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
416def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
417def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000418
Bob Wilson92cb9322010-03-20 20:10:51 +0000419// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000420def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
421def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
422def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000423
Bob Wilson8466fa12010-09-13 23:01:35 +0000424// Classes for VLD*LN pseudo-instructions with multi-register operands.
425// These are expanded to real instructions after register allocation.
426class VLDQLNPseudo<InstrItinClass itin>
427 : PseudoNLdSt<(outs QPR:$dst),
428 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
429 itin, "$src = $dst">;
430class VLDQLNWBPseudo<InstrItinClass itin>
431 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
432 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
433 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
434class VLDQQLNPseudo<InstrItinClass itin>
435 : PseudoNLdSt<(outs QQPR:$dst),
436 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
437 itin, "$src = $dst">;
438class VLDQQLNWBPseudo<InstrItinClass itin>
439 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
440 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
441 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
442class VLDQQQQLNPseudo<InstrItinClass itin>
443 : PseudoNLdSt<(outs QQQQPR:$dst),
444 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
445 itin, "$src = $dst">;
446class VLDQQQQLNWBPseudo<InstrItinClass itin>
447 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
448 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
449 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
450
Bob Wilsonb07c1712009-10-07 21:53:04 +0000451// VLD1LN : Vector Load (single element to one lane)
452// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000453
Bob Wilson243fcc52009-09-01 04:26:28 +0000454// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000455class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
456 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000457 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Chengd2ca8132010-10-09 01:03:04 +0000458 IIC_VLD2ln, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000459 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000460
Bob Wilson39842552010-03-22 16:43:10 +0000461def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
462def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
463def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000464
Evan Chengd2ca8132010-10-09 01:03:04 +0000465def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
466def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
467def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000468
Bob Wilson41315282010-03-20 20:39:53 +0000469// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000470def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
471def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000472
Evan Chengd2ca8132010-10-09 01:03:04 +0000473def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
474def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000475
Bob Wilsona1023642010-03-20 20:47:18 +0000476// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000477class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
478 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000479 (ins addrmode6:$addr, am6offset:$offset,
Evan Chengd2ca8132010-10-09 01:03:04 +0000480 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000481 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000482 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
483
Bob Wilson39842552010-03-22 16:43:10 +0000484def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
485def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
486def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000487
Evan Chengd2ca8132010-10-09 01:03:04 +0000488def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
489def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
490def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000491
Bob Wilson39842552010-03-22 16:43:10 +0000492def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
493def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000494
Evan Chengd2ca8132010-10-09 01:03:04 +0000495def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
496def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000497
Bob Wilson243fcc52009-09-01 04:26:28 +0000498// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000499class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
500 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000501 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000502 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Bob Wilson41315282010-03-20 20:39:53 +0000503 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
504 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000505
Bob Wilson39842552010-03-22 16:43:10 +0000506def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
507def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
508def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000509
Evan Cheng84f69e82010-10-09 01:45:34 +0000510def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
511def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
512def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000513
Bob Wilson41315282010-03-20 20:39:53 +0000514// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000515def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
516def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000517
Evan Cheng84f69e82010-10-09 01:45:34 +0000518def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
519def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000520
Bob Wilsona1023642010-03-20 20:47:18 +0000521// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000522class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
523 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000524 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000525 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000526 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000527 IIC_VLD3lnu, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000528 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000529 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
530 []>;
531
Bob Wilson39842552010-03-22 16:43:10 +0000532def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
533def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
534def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000535
Evan Cheng84f69e82010-10-09 01:45:34 +0000536def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
537def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
538def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000539
Bob Wilson39842552010-03-22 16:43:10 +0000540def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
541def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000542
Evan Cheng84f69e82010-10-09 01:45:34 +0000543def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
544def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000545
Bob Wilson243fcc52009-09-01 04:26:28 +0000546// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000547class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
548 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000549 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
550 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000551 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000552 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000553 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000554
Bob Wilson39842552010-03-22 16:43:10 +0000555def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
556def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
557def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000558
Evan Cheng10dc63f2010-10-09 04:07:58 +0000559def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
560def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
561def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000562
Bob Wilson41315282010-03-20 20:39:53 +0000563// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000564def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
565def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000566
Evan Cheng10dc63f2010-10-09 04:07:58 +0000567def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
568def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000569
Bob Wilsona1023642010-03-20 20:47:18 +0000570// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000571class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
572 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000573 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000574 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000575 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000576 IIC_VLD4ln, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000577"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000578"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
579 []>;
580
Bob Wilson39842552010-03-22 16:43:10 +0000581def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
582def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
583def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000584
Evan Cheng10dc63f2010-10-09 04:07:58 +0000585def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
586def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
587def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000588
Bob Wilson39842552010-03-22 16:43:10 +0000589def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
590def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000591
Evan Cheng10dc63f2010-10-09 04:07:58 +0000592def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
593def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000594
Bob Wilsonb07c1712009-10-07 21:53:04 +0000595// VLD1DUP : Vector Load (single element to all lanes)
596// VLD2DUP : Vector Load (single 2-element structure to all lanes)
597// VLD3DUP : Vector Load (single 3-element structure to all lanes)
598// VLD4DUP : Vector Load (single 4-element structure to all lanes)
599// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000600} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000601
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000602let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000603
Bob Wilson709d5922010-08-25 23:27:42 +0000604// Classes for VST* pseudo-instructions with multi-register operands.
605// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000606class VSTQPseudo<InstrItinClass itin>
607 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
608class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000609 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000610 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000611 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000612class VSTQQPseudo<InstrItinClass itin>
613 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
614class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000615 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000616 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000617 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000618class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000619 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000620 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000621 "$addr.addr = $wb">;
622
Bob Wilson11d98992010-03-23 06:20:33 +0000623// VST1 : Vector Store (multiple single elements)
624class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach95369592010-10-13 23:34:31 +0000625 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src),
626 IIC_VST1, "vst1", Dt, "\\{$src\\}, $addr", "", []>;
Bob Wilson11d98992010-03-23 06:20:33 +0000627class VST1Q<bits<4> op7_4, string Dt>
628 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000629 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST1x2,
Bob Wilson11d98992010-03-23 06:20:33 +0000630 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
631
632def VST1d8 : VST1D<0b0000, "8">;
633def VST1d16 : VST1D<0b0100, "16">;
634def VST1d32 : VST1D<0b1000, "32">;
635def VST1d64 : VST1D<0b1100, "64">;
636
637def VST1q8 : VST1Q<0b0000, "8">;
638def VST1q16 : VST1Q<0b0100, "16">;
639def VST1q32 : VST1Q<0b1000, "32">;
640def VST1q64 : VST1Q<0b1100, "64">;
641
Evan Cheng60ff8792010-10-11 22:03:18 +0000642def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
643def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
644def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
645def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000646
Bob Wilson25eb5012010-03-20 20:54:36 +0000647// ...with address register writeback:
648class VST1DWB<bits<4> op7_4, string Dt>
649 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000650 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST1u,
Bob Wilson226036e2010-03-20 22:13:40 +0000651 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000652class VST1QWB<bits<4> op7_4, string Dt>
653 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000654 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000655 IIC_VST1x2u, "vst1", Dt, "\\{$src1, $src2\\}, $addr$offset",
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000656 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000657
658def VST1d8_UPD : VST1DWB<0b0000, "8">;
659def VST1d16_UPD : VST1DWB<0b0100, "16">;
660def VST1d32_UPD : VST1DWB<0b1000, "32">;
661def VST1d64_UPD : VST1DWB<0b1100, "64">;
662
663def VST1q8_UPD : VST1QWB<0b0000, "8">;
664def VST1q16_UPD : VST1QWB<0b0100, "16">;
665def VST1q32_UPD : VST1QWB<0b1000, "32">;
666def VST1q64_UPD : VST1QWB<0b1100, "64">;
667
Evan Cheng60ff8792010-10-11 22:03:18 +0000668def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
669def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
670def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
671def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000672
Bob Wilson052ba452010-03-22 18:22:06 +0000673// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000674class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000675 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000676 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000677 IIC_VST1x3, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000678class VST1D3WB<bits<4> op7_4, string Dt>
679 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000680 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000681 DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000682 IIC_VST1x3u, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000683 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000684
685def VST1d8T : VST1D3<0b0000, "8">;
686def VST1d16T : VST1D3<0b0100, "16">;
687def VST1d32T : VST1D3<0b1000, "32">;
688def VST1d64T : VST1D3<0b1100, "64">;
689
690def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
691def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
692def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
693def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
694
Evan Cheng60ff8792010-10-11 22:03:18 +0000695def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
696def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000697
Bob Wilson052ba452010-03-22 18:22:06 +0000698// ...with 4 registers (some of these are only for the disassembler):
699class VST1D4<bits<4> op7_4, string Dt>
700 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
701 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000702 IIC_VST1x4, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
Bob Wilson052ba452010-03-22 18:22:06 +0000703 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000704class VST1D4WB<bits<4> op7_4, string Dt>
705 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000706 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000707 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
708 "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000709 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000710
Bob Wilson052ba452010-03-22 18:22:06 +0000711def VST1d8Q : VST1D4<0b0000, "8">;
712def VST1d16Q : VST1D4<0b0100, "16">;
713def VST1d32Q : VST1D4<0b1000, "32">;
714def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000715
716def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
717def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
718def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000719def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000720
Evan Cheng60ff8792010-10-11 22:03:18 +0000721def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
722def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000723
Bob Wilsonb36ec862009-08-06 18:47:44 +0000724// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000725class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
726 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
727 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000728 IIC_VST2, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000729class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000730 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000731 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000732 IIC_VST2x2, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000733 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000734
Bob Wilson068b18b2010-03-20 21:15:48 +0000735def VST2d8 : VST2D<0b1000, 0b0000, "8">;
736def VST2d16 : VST2D<0b1000, 0b0100, "16">;
737def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000738
Bob Wilson95808322010-03-18 20:18:39 +0000739def VST2q8 : VST2Q<0b0000, "8">;
740def VST2q16 : VST2Q<0b0100, "16">;
741def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000742
Evan Cheng60ff8792010-10-11 22:03:18 +0000743def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
744def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
745def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000746
Evan Cheng60ff8792010-10-11 22:03:18 +0000747def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
748def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
749def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000750
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000751// ...with address register writeback:
752class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
753 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000754 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000755 IIC_VST2u, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000756 "$addr.addr = $wb", []>;
757class VST2QWB<bits<4> op7_4, string Dt>
758 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000759 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000760 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
761 "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000762 "$addr.addr = $wb", []>;
763
764def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
765def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
766def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000767
768def VST2q8_UPD : VST2QWB<0b0000, "8">;
769def VST2q16_UPD : VST2QWB<0b0100, "16">;
770def VST2q32_UPD : VST2QWB<0b1000, "32">;
771
Evan Cheng60ff8792010-10-11 22:03:18 +0000772def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
773def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
774def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000775
Evan Cheng60ff8792010-10-11 22:03:18 +0000776def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
777def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
778def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000779
Bob Wilson068b18b2010-03-20 21:15:48 +0000780// ...with double-spaced registers (for disassembly only):
781def VST2b8 : VST2D<0b1001, 0b0000, "8">;
782def VST2b16 : VST2D<0b1001, 0b0100, "16">;
783def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000784def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
785def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
786def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000787
Bob Wilsonb36ec862009-08-06 18:47:44 +0000788// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000789class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
790 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000791 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3,
Bob Wilson95808322010-03-18 20:18:39 +0000792 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000793
Bob Wilson068b18b2010-03-20 21:15:48 +0000794def VST3d8 : VST3D<0b0100, 0b0000, "8">;
795def VST3d16 : VST3D<0b0100, 0b0100, "16">;
796def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000797
Evan Cheng60ff8792010-10-11 22:03:18 +0000798def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
799def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
800def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000801
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000802// ...with address register writeback:
803class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
804 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000805 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000806 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3u,
Bob Wilson226036e2010-03-20 22:13:40 +0000807 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000808 "$addr.addr = $wb", []>;
809
810def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
811def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
812def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000813
Evan Cheng60ff8792010-10-11 22:03:18 +0000814def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
815def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
816def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000817
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000818// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000819def VST3q8 : VST3D<0b0101, 0b0000, "8">;
820def VST3q16 : VST3D<0b0101, 0b0100, "16">;
821def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000822def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
823def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
824def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000825
Evan Cheng60ff8792010-10-11 22:03:18 +0000826def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
827def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
828def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000829
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000830// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000831def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
832def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
833def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +0000834
Bob Wilsonb36ec862009-08-06 18:47:44 +0000835// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000836class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
837 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000838 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000839 IIC_VST4, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000840 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000841
Bob Wilson068b18b2010-03-20 21:15:48 +0000842def VST4d8 : VST4D<0b0000, 0b0000, "8">;
843def VST4d16 : VST4D<0b0000, 0b0100, "16">;
844def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000845
Evan Cheng60ff8792010-10-11 22:03:18 +0000846def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
847def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
848def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +0000849
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000850// ...with address register writeback:
851class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
852 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000853 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000854 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Bob Wilson226036e2010-03-20 22:13:40 +0000855 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000856 "$addr.addr = $wb", []>;
857
858def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
859def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
860def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000861
Evan Cheng60ff8792010-10-11 22:03:18 +0000862def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
863def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
864def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000865
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000866// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000867def VST4q8 : VST4D<0b0001, 0b0000, "8">;
868def VST4q16 : VST4D<0b0001, 0b0100, "16">;
869def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000870def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
871def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
872def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000873
Evan Cheng60ff8792010-10-11 22:03:18 +0000874def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
875def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
876def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000877
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000878// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000879def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
880def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
881def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000882
Bob Wilson8466fa12010-09-13 23:01:35 +0000883// Classes for VST*LN pseudo-instructions with multi-register operands.
884// These are expanded to real instructions after register allocation.
885class VSTQLNPseudo<InstrItinClass itin>
886 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
887 itin, "">;
888class VSTQLNWBPseudo<InstrItinClass itin>
889 : PseudoNLdSt<(outs GPR:$wb),
890 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
891 nohash_imm:$lane), itin, "$addr.addr = $wb">;
892class VSTQQLNPseudo<InstrItinClass itin>
893 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
894 itin, "">;
895class VSTQQLNWBPseudo<InstrItinClass itin>
896 : PseudoNLdSt<(outs GPR:$wb),
897 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
898 nohash_imm:$lane), itin, "$addr.addr = $wb">;
899class VSTQQQQLNPseudo<InstrItinClass itin>
900 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
901 itin, "">;
902class VSTQQQQLNWBPseudo<InstrItinClass itin>
903 : PseudoNLdSt<(outs GPR:$wb),
904 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
905 nohash_imm:$lane), itin, "$addr.addr = $wb">;
906
Bob Wilsonb07c1712009-10-07 21:53:04 +0000907// VST1LN : Vector Store (single element from one lane)
908// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000909
Bob Wilson8a3198b2009-09-01 18:51:56 +0000910// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000911class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
912 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000913 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +0000914 IIC_VST2ln, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000915 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000916
Bob Wilson39842552010-03-22 16:43:10 +0000917def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
918def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
919def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000920
Evan Cheng60ff8792010-10-11 22:03:18 +0000921def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
922def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
923def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000924
Bob Wilson41315282010-03-20 20:39:53 +0000925// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000926def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
927def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000928
Evan Cheng60ff8792010-10-11 22:03:18 +0000929def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
930def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000931
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000932// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000933class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
934 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000935 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000936 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000937 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000938 "$addr.addr = $wb", []>;
939
Bob Wilson39842552010-03-22 16:43:10 +0000940def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
941def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
942def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000943
Evan Cheng60ff8792010-10-11 22:03:18 +0000944def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
945def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
946def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000947
Bob Wilson39842552010-03-22 16:43:10 +0000948def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
949def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000950
Evan Cheng60ff8792010-10-11 22:03:18 +0000951def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
952def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000953
Bob Wilson8a3198b2009-09-01 18:51:56 +0000954// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000955class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
956 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000957 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +0000958 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000959 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000960
Bob Wilson39842552010-03-22 16:43:10 +0000961def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
962def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
963def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000964
Evan Cheng60ff8792010-10-11 22:03:18 +0000965def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
966def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
967def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000968
Bob Wilson41315282010-03-20 20:39:53 +0000969// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000970def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
971def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000972
Evan Cheng60ff8792010-10-11 22:03:18 +0000973def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
974def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000975
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000976// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000977class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
978 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000979 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000980 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +0000981 IIC_VST3lnu, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000982 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000983 "$addr.addr = $wb", []>;
984
Bob Wilson39842552010-03-22 16:43:10 +0000985def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
986def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
987def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000988
Evan Cheng60ff8792010-10-11 22:03:18 +0000989def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
990def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
991def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000992
Bob Wilson39842552010-03-22 16:43:10 +0000993def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
994def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000995
Evan Cheng60ff8792010-10-11 22:03:18 +0000996def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
997def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000998
Bob Wilson8a3198b2009-09-01 18:51:56 +0000999// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001000class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1001 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001002 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001003 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001004 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001005 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001006
Bob Wilson39842552010-03-22 16:43:10 +00001007def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1008def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1009def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001010
Evan Cheng60ff8792010-10-11 22:03:18 +00001011def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1012def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1013def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001014
Bob Wilson41315282010-03-20 20:39:53 +00001015// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001016def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1017def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001018
Evan Cheng60ff8792010-10-11 22:03:18 +00001019def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1020def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001021
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001022// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001023class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1024 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001025 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001026 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001027 IIC_VST4lnu, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001028 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001029 "$addr.addr = $wb", []>;
1030
Bob Wilson39842552010-03-22 16:43:10 +00001031def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1032def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1033def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001034
Evan Cheng60ff8792010-10-11 22:03:18 +00001035def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1036def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1037def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001038
Bob Wilson39842552010-03-22 16:43:10 +00001039def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1040def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001041
Evan Cheng60ff8792010-10-11 22:03:18 +00001042def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1043def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001044
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001045} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001046
Bob Wilson205a5ca2009-07-08 18:11:30 +00001047
Bob Wilson5bafff32009-06-22 23:27:02 +00001048//===----------------------------------------------------------------------===//
1049// NEON pattern fragments
1050//===----------------------------------------------------------------------===//
1051
1052// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001053def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001054 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1055 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001056}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001057def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001058 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1059 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001060}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001061def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001062 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1063 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001064}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001065def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001066 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1067 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001068}]>;
1069
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001070// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001071def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001072 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1073 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001074}]>;
1075
Bob Wilson5bafff32009-06-22 23:27:02 +00001076// Translate lane numbers from Q registers to D subregs.
1077def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001078 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001079}]>;
1080def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001082}]>;
1083def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001085}]>;
1086
1087//===----------------------------------------------------------------------===//
1088// Instruction Classes
1089//===----------------------------------------------------------------------===//
1090
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001091// Basic 2-register operations: single-, double- and quad-register.
1092class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1093 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1094 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001095 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1096 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1097 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001098class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001099 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1100 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001101 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1102 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1103 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001104class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001105 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1106 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001107 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1108 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1109 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001110
Bob Wilson69bfbd62010-02-17 22:42:54 +00001111// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001112class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001113 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001114 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001115 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1116 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001117 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001118 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1119class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001120 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001121 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001122 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1123 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001124 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001125 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1126
Bob Wilson973a0742010-08-30 20:02:30 +00001127// Narrow 2-register operations.
1128class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1129 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1130 InstrItinClass itin, string OpcodeStr, string Dt,
1131 ValueType TyD, ValueType TyQ, SDNode OpNode>
1132 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1133 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1134 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1135
Bob Wilson5bafff32009-06-22 23:27:02 +00001136// Narrow 2-register intrinsics.
1137class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1138 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001139 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001140 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001141 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001142 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001143 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1144
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001145// Long 2-register operations (currently only used for VMOVL).
1146class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1147 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1148 InstrItinClass itin, string OpcodeStr, string Dt,
1149 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001150 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001151 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001152 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001153
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001154// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001155class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001156 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001157 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001158 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001159 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001160class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001161 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001162 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001163 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001164 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001165
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001166// Basic 3-register operations: single-, double- and quad-register.
1167class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1168 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1169 SDNode OpNode, bit Commutable>
1170 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001171 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1172 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001173 let isCommutable = Commutable;
1174}
1175
Bob Wilson5bafff32009-06-22 23:27:02 +00001176class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001177 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001178 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001179 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001180 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1181 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1182 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001183 let isCommutable = Commutable;
1184}
1185// Same as N3VD but no data type.
1186class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1187 InstrItinClass itin, string OpcodeStr,
1188 ValueType ResTy, ValueType OpTy,
1189 SDNode OpNode, bit Commutable>
1190 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001191 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001192 OpcodeStr, "$dst, $src1, $src2", "",
1193 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001194 let isCommutable = Commutable;
1195}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001196
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001197class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001198 InstrItinClass itin, string OpcodeStr, string Dt,
1199 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001200 : N3V<0, 1, op21_20, op11_8, 1, 0,
1201 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1202 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1203 [(set (Ty DPR:$dst),
1204 (Ty (ShOp (Ty DPR:$src1),
1205 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001206 let isCommutable = 0;
1207}
1208class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001209 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001210 : N3V<0, 1, op21_20, op11_8, 1, 0,
1211 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1212 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1213 [(set (Ty DPR:$dst),
1214 (Ty (ShOp (Ty DPR:$src1),
1215 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001216 let isCommutable = 0;
1217}
1218
Bob Wilson5bafff32009-06-22 23:27:02 +00001219class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001220 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001221 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001223 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1224 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1225 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001226 let isCommutable = Commutable;
1227}
1228class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1229 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001230 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001231 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001232 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001233 OpcodeStr, "$dst, $src1, $src2", "",
1234 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001235 let isCommutable = Commutable;
1236}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001237class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001238 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001239 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001240 : N3V<1, 1, op21_20, op11_8, 1, 0,
1241 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1242 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1243 [(set (ResTy QPR:$dst),
1244 (ResTy (ShOp (ResTy QPR:$src1),
1245 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1246 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001247 let isCommutable = 0;
1248}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001249class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001250 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001251 : N3V<1, 1, op21_20, op11_8, 1, 0,
1252 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1253 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1254 [(set (ResTy QPR:$dst),
1255 (ResTy (ShOp (ResTy QPR:$src1),
1256 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1257 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001258 let isCommutable = 0;
1259}
Bob Wilson5bafff32009-06-22 23:27:02 +00001260
1261// Basic 3-register intrinsics, both double- and quad-register.
1262class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001263 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001264 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001265 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001266 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1267 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1268 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001269 let isCommutable = Commutable;
1270}
David Goodwin658ea602009-09-25 18:38:29 +00001271class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001272 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001273 : N3V<0, 1, op21_20, op11_8, 1, 0,
1274 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1275 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1276 [(set (Ty DPR:$dst),
1277 (Ty (IntOp (Ty DPR:$src1),
1278 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1279 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001280 let isCommutable = 0;
1281}
David Goodwin658ea602009-09-25 18:38:29 +00001282class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001283 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001284 : N3V<0, 1, op21_20, op11_8, 1, 0,
1285 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1286 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1287 [(set (Ty DPR:$dst),
1288 (Ty (IntOp (Ty DPR:$src1),
1289 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001290 let isCommutable = 0;
1291}
1292
Bob Wilson5bafff32009-06-22 23:27:02 +00001293class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001294 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001295 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001296 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001297 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1298 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1299 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001300 let isCommutable = Commutable;
1301}
David Goodwin658ea602009-09-25 18:38:29 +00001302class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001303 string OpcodeStr, string Dt,
1304 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001305 : N3V<1, 1, op21_20, op11_8, 1, 0,
1306 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1307 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1308 [(set (ResTy QPR:$dst),
1309 (ResTy (IntOp (ResTy QPR:$src1),
1310 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1311 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001312 let isCommutable = 0;
1313}
David Goodwin658ea602009-09-25 18:38:29 +00001314class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001315 string OpcodeStr, string Dt,
1316 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001317 : N3V<1, 1, op21_20, op11_8, 1, 0,
1318 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1319 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1320 [(set (ResTy QPR:$dst),
1321 (ResTy (IntOp (ResTy QPR:$src1),
1322 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1323 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001324 let isCommutable = 0;
1325}
Bob Wilson5bafff32009-06-22 23:27:02 +00001326
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001327// Multiply-Add/Sub operations: single-, double- and quad-register.
1328class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1329 InstrItinClass itin, string OpcodeStr, string Dt,
1330 ValueType Ty, SDNode MulOp, SDNode OpNode>
1331 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1332 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001333 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001334 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1335
Bob Wilson5bafff32009-06-22 23:27:02 +00001336class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001337 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001338 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001339 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001340 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1341 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1342 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1343 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1344
David Goodwin658ea602009-09-25 18:38:29 +00001345class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001346 string OpcodeStr, string Dt,
1347 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001348 : N3V<0, 1, op21_20, op11_8, 1, 0,
1349 (outs DPR:$dst),
1350 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1351 NVMulSLFrm, itin,
1352 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1353 [(set (Ty DPR:$dst),
1354 (Ty (ShOp (Ty DPR:$src1),
1355 (Ty (MulOp DPR:$src2,
1356 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1357 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001358class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001359 string OpcodeStr, string Dt,
1360 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001361 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001362 (outs DPR:$Vd),
1363 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001364 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001365 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1366 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001367 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001368 (Ty (MulOp DPR:$Vn,
1369 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001370 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001371
Bob Wilson5bafff32009-06-22 23:27:02 +00001372class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001373 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001374 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001375 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001376 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1377 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1378 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1379 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001380class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001381 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001382 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001383 : N3V<1, 1, op21_20, op11_8, 1, 0,
1384 (outs QPR:$dst),
1385 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1386 NVMulSLFrm, itin,
1387 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1388 [(set (ResTy QPR:$dst),
1389 (ResTy (ShOp (ResTy QPR:$src1),
1390 (ResTy (MulOp QPR:$src2,
1391 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1392 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001393class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001394 string OpcodeStr, string Dt,
1395 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001396 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001397 : N3V<1, 1, op21_20, op11_8, 1, 0,
1398 (outs QPR:$dst),
1399 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1400 NVMulSLFrm, itin,
1401 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1402 [(set (ResTy QPR:$dst),
1403 (ResTy (ShOp (ResTy QPR:$src1),
1404 (ResTy (MulOp QPR:$src2,
1405 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1406 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001407
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001408// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1409class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1410 InstrItinClass itin, string OpcodeStr, string Dt,
1411 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1412 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001413 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1414 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1415 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1416 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001417class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1418 InstrItinClass itin, string OpcodeStr, string Dt,
1419 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1420 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001421 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1422 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1423 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1424 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001425
Bob Wilson5bafff32009-06-22 23:27:02 +00001426// Neon 3-argument intrinsics, both double- and quad-register.
1427// The destination register is also used as the first source operand register.
1428class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001429 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001430 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001431 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001432 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001433 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001434 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1435 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1436class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001437 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001438 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001439 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001440 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001441 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001442 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1443 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1444
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001445// Long Multiply-Add/Sub operations.
1446class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1447 InstrItinClass itin, string OpcodeStr, string Dt,
1448 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1449 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001450 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1451 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1452 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1453 (TyQ (MulOp (TyD DPR:$Vn),
1454 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001455class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1456 InstrItinClass itin, string OpcodeStr, string Dt,
1457 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1458 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1459 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1460 NVMulSLFrm, itin,
1461 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1462 [(set QPR:$dst,
1463 (OpNode (TyQ QPR:$src1),
1464 (TyQ (MulOp (TyD DPR:$src2),
1465 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1466 imm:$lane))))))]>;
1467class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1468 InstrItinClass itin, string OpcodeStr, string Dt,
1469 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1470 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1471 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1472 NVMulSLFrm, itin,
1473 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1474 [(set QPR:$dst,
1475 (OpNode (TyQ QPR:$src1),
1476 (TyQ (MulOp (TyD DPR:$src2),
1477 (TyD (NEONvduplane (TyD DPR_8:$src3),
1478 imm:$lane))))))]>;
1479
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001480// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1481class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1482 InstrItinClass itin, string OpcodeStr, string Dt,
1483 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1484 SDNode OpNode>
1485 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001486 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1487 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1488 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1489 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1490 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001491
Bob Wilson5bafff32009-06-22 23:27:02 +00001492// Neon Long 3-argument intrinsic. The destination register is
1493// a quad-register and is also used as the first source operand register.
1494class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001495 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001496 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001497 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001498 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1499 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1500 [(set QPR:$Vd,
1501 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001502class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001503 string OpcodeStr, string Dt,
1504 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001505 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1506 (outs QPR:$dst),
1507 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1508 NVMulSLFrm, itin,
1509 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1510 [(set (ResTy QPR:$dst),
1511 (ResTy (IntOp (ResTy QPR:$src1),
1512 (OpTy DPR:$src2),
1513 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1514 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001515class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1516 InstrItinClass itin, string OpcodeStr, string Dt,
1517 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001518 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1519 (outs QPR:$dst),
1520 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1521 NVMulSLFrm, itin,
1522 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1523 [(set (ResTy QPR:$dst),
1524 (ResTy (IntOp (ResTy QPR:$src1),
1525 (OpTy DPR:$src2),
1526 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1527 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001528
Bob Wilson5bafff32009-06-22 23:27:02 +00001529// Narrowing 3-register intrinsics.
1530class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001531 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001532 Intrinsic IntOp, bit Commutable>
1533 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001534 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001535 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001536 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1537 let isCommutable = Commutable;
1538}
1539
Bob Wilson04d6c282010-08-29 05:57:34 +00001540// Long 3-register operations.
1541class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1542 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001543 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1544 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1545 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1546 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1547 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1548 let isCommutable = Commutable;
1549}
1550class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1551 InstrItinClass itin, string OpcodeStr, string Dt,
1552 ValueType TyQ, ValueType TyD, SDNode OpNode>
1553 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1554 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1555 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1556 [(set QPR:$dst,
1557 (TyQ (OpNode (TyD DPR:$src1),
1558 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1559class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1560 InstrItinClass itin, string OpcodeStr, string Dt,
1561 ValueType TyQ, ValueType TyD, SDNode OpNode>
1562 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1563 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1564 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1565 [(set QPR:$dst,
1566 (TyQ (OpNode (TyD DPR:$src1),
1567 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1568
1569// Long 3-register operations with explicitly extended operands.
1570class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1571 InstrItinClass itin, string OpcodeStr, string Dt,
1572 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1573 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001574 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001575 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1576 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1577 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1578 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1579 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001580}
1581
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001582// Long 3-register intrinsics with explicit extend (VABDL).
1583class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1584 InstrItinClass itin, string OpcodeStr, string Dt,
1585 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1586 bit Commutable>
1587 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1588 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1589 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1590 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1591 (TyD DPR:$src2))))))]> {
1592 let isCommutable = Commutable;
1593}
1594
Bob Wilson5bafff32009-06-22 23:27:02 +00001595// Long 3-register intrinsics.
1596class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001597 InstrItinClass itin, string OpcodeStr, string Dt,
1598 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001599 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001600 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001601 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001602 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1603 let isCommutable = Commutable;
1604}
David Goodwin658ea602009-09-25 18:38:29 +00001605class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001606 string OpcodeStr, string Dt,
1607 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001608 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1609 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1610 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1611 [(set (ResTy QPR:$dst),
1612 (ResTy (IntOp (OpTy DPR:$src1),
1613 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1614 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001615class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1616 InstrItinClass itin, string OpcodeStr, string Dt,
1617 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001618 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1619 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1620 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1621 [(set (ResTy QPR:$dst),
1622 (ResTy (IntOp (OpTy DPR:$src1),
1623 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1624 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001625
Bob Wilson04d6c282010-08-29 05:57:34 +00001626// Wide 3-register operations.
1627class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1628 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1629 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001630 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00001631 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1632 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1633 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1634 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001635 let isCommutable = Commutable;
1636}
1637
1638// Pairwise long 2-register intrinsics, both double- and quad-register.
1639class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001640 bits<2> op17_16, bits<5> op11_7, bit op4,
1641 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001642 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1643 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001644 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001645 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1646class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001647 bits<2> op17_16, bits<5> op11_7, bit op4,
1648 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001649 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1650 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001651 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001652 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1653
1654// Pairwise long 2-register accumulate intrinsics,
1655// both double- and quad-register.
1656// The destination register is also used as the first source operand register.
1657class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001658 bits<2> op17_16, bits<5> op11_7, bit op4,
1659 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001660 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1661 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001662 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
1663 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1664 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001665class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001666 bits<2> op17_16, bits<5> op11_7, bit op4,
1667 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001668 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1669 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001670 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
1671 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1672 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001673
1674// Shift by immediate,
1675// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001676class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001677 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001678 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001679 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001680 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001681 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001682 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001683class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001684 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001686 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001687 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001688 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001689 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1690
Johnny Chen6c8648b2010-03-17 23:26:50 +00001691// Long shift by immediate.
1692class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1693 string OpcodeStr, string Dt,
1694 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1695 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001696 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001697 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001698 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1699 (i32 imm:$SIMM))))]>;
1700
Bob Wilson5bafff32009-06-22 23:27:02 +00001701// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001702class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001703 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001704 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001705 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001706 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001708 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1709 (i32 imm:$SIMM))))]>;
1710
1711// Shift right by immediate and accumulate,
1712// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001713class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001714 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001715 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001716 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001717 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001718 [(set DPR:$dst, (Ty (add DPR:$src1,
1719 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001720class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001721 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001722 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001723 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001724 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001725 [(set QPR:$dst, (Ty (add QPR:$src1,
1726 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1727
1728// Shift by immediate and insert,
1729// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001730class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001731 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001732 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001733 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001735 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001736class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001737 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001738 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001739 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001740 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001741 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1742
1743// Convert, with fractional bits immediate,
1744// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001745class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001746 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001747 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001748 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001749 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1750 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001751 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001752class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001753 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001754 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001755 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001756 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1757 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001758 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1759
1760//===----------------------------------------------------------------------===//
1761// Multiclasses
1762//===----------------------------------------------------------------------===//
1763
Bob Wilson916ac5b2009-10-03 04:44:16 +00001764// Abbreviations used in multiclass suffixes:
1765// Q = quarter int (8 bit) elements
1766// H = half int (16 bit) elements
1767// S = single int (32 bit) elements
1768// D = double int (64 bit) elements
1769
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001770// Neon 2-register vector operations -- for disassembly only.
1771
1772// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001773multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1774 bits<5> op11_7, bit op4, string opc, string Dt,
1775 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001776 // 64-bit vector types.
1777 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1778 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001779 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001780 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1781 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001782 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001783 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1784 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001785 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001786 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1787 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1788 opc, "f32", asm, "", []> {
1789 let Inst{10} = 1; // overwrite F = 1
1790 }
1791
1792 // 128-bit vector types.
1793 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1794 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001795 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001796 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1797 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001798 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001799 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1800 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001801 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001802 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1803 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1804 opc, "f32", asm, "", []> {
1805 let Inst{10} = 1; // overwrite F = 1
1806 }
1807}
1808
Bob Wilson5bafff32009-06-22 23:27:02 +00001809// Neon 3-register vector operations.
1810
1811// First with only element sizes of 8, 16 and 32 bits:
1812multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001813 InstrItinClass itinD16, InstrItinClass itinD32,
1814 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001815 string OpcodeStr, string Dt,
1816 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001817 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001818 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001819 OpcodeStr, !strconcat(Dt, "8"),
1820 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001821 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001822 OpcodeStr, !strconcat(Dt, "16"),
1823 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001824 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001825 OpcodeStr, !strconcat(Dt, "32"),
1826 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001827
1828 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001829 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001830 OpcodeStr, !strconcat(Dt, "8"),
1831 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001832 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001833 OpcodeStr, !strconcat(Dt, "16"),
1834 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001835 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001836 OpcodeStr, !strconcat(Dt, "32"),
1837 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001838}
1839
Evan Chengf81bf152009-11-23 21:57:23 +00001840multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1841 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1842 v4i16, ShOp>;
1843 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001844 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001845 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001846 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001847 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001848 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001849}
1850
Bob Wilson5bafff32009-06-22 23:27:02 +00001851// ....then also with element size 64 bits:
1852multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001853 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 string OpcodeStr, string Dt,
1855 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001856 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001857 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001858 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001859 OpcodeStr, !strconcat(Dt, "64"),
1860 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001861 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001862 OpcodeStr, !strconcat(Dt, "64"),
1863 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001864}
1865
1866
Bob Wilson973a0742010-08-30 20:02:30 +00001867// Neon Narrowing 2-register vector operations,
1868// source operand element sizes of 16, 32 and 64 bits:
1869multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1870 bits<5> op11_7, bit op6, bit op4,
1871 InstrItinClass itin, string OpcodeStr, string Dt,
1872 SDNode OpNode> {
1873 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1874 itin, OpcodeStr, !strconcat(Dt, "16"),
1875 v8i8, v8i16, OpNode>;
1876 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1877 itin, OpcodeStr, !strconcat(Dt, "32"),
1878 v4i16, v4i32, OpNode>;
1879 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1880 itin, OpcodeStr, !strconcat(Dt, "64"),
1881 v2i32, v2i64, OpNode>;
1882}
1883
Bob Wilson5bafff32009-06-22 23:27:02 +00001884// Neon Narrowing 2-register vector intrinsics,
1885// source operand element sizes of 16, 32 and 64 bits:
1886multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001887 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001888 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001889 Intrinsic IntOp> {
1890 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001891 itin, OpcodeStr, !strconcat(Dt, "16"),
1892 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001893 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001894 itin, OpcodeStr, !strconcat(Dt, "32"),
1895 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001896 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001897 itin, OpcodeStr, !strconcat(Dt, "64"),
1898 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001899}
1900
1901
1902// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1903// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001904multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1905 string OpcodeStr, string Dt, SDNode OpNode> {
1906 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1907 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1908 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1909 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1910 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1911 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001912}
1913
1914
1915// Neon 3-register vector intrinsics.
1916
1917// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001918multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001919 InstrItinClass itinD16, InstrItinClass itinD32,
1920 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001921 string OpcodeStr, string Dt,
1922 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001923 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001924 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001925 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001926 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001927 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001928 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001929 v2i32, v2i32, IntOp, Commutable>;
1930
1931 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001932 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001933 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001934 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001935 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001936 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001937 v4i32, v4i32, IntOp, Commutable>;
1938}
1939
David Goodwin658ea602009-09-25 18:38:29 +00001940multiclass N3VIntSL_HS<bits<4> op11_8,
1941 InstrItinClass itinD16, InstrItinClass itinD32,
1942 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001943 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001944 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001945 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001946 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001948 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001949 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001950 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001952}
1953
Bob Wilson5bafff32009-06-22 23:27:02 +00001954// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001955multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001956 InstrItinClass itinD16, InstrItinClass itinD32,
1957 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001958 string OpcodeStr, string Dt,
1959 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001960 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001961 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001962 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001963 OpcodeStr, !strconcat(Dt, "8"),
1964 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001965 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001966 OpcodeStr, !strconcat(Dt, "8"),
1967 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001968}
1969
1970// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001971multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001972 InstrItinClass itinD16, InstrItinClass itinD32,
1973 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001974 string OpcodeStr, string Dt,
1975 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001976 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001977 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001978 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001979 OpcodeStr, !strconcat(Dt, "64"),
1980 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001981 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001982 OpcodeStr, !strconcat(Dt, "64"),
1983 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001984}
1985
Bob Wilson5bafff32009-06-22 23:27:02 +00001986// Neon Narrowing 3-register vector intrinsics,
1987// source operand element sizes of 16, 32 and 64 bits:
1988multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001989 string OpcodeStr, string Dt,
1990 Intrinsic IntOp, bit Commutable = 0> {
1991 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1992 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001993 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001994 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1995 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001996 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001997 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1998 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001999 v2i32, v2i64, IntOp, Commutable>;
2000}
2001
2002
Bob Wilson04d6c282010-08-29 05:57:34 +00002003// Neon Long 3-register vector operations.
2004
2005multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2006 InstrItinClass itin16, InstrItinClass itin32,
2007 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002008 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002009 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2010 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002011 v8i16, v8i8, OpNode, Commutable>;
2012 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2013 OpcodeStr, !strconcat(Dt, "16"),
2014 v4i32, v4i16, OpNode, Commutable>;
2015 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2016 OpcodeStr, !strconcat(Dt, "32"),
2017 v2i64, v2i32, OpNode, Commutable>;
2018}
2019
2020multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2021 InstrItinClass itin, string OpcodeStr, string Dt,
2022 SDNode OpNode> {
2023 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2024 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2025 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2026 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2027}
2028
2029multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2030 InstrItinClass itin16, InstrItinClass itin32,
2031 string OpcodeStr, string Dt,
2032 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2033 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2034 OpcodeStr, !strconcat(Dt, "8"),
2035 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2036 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2037 OpcodeStr, !strconcat(Dt, "16"),
2038 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2039 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2040 OpcodeStr, !strconcat(Dt, "32"),
2041 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002042}
2043
Bob Wilson5bafff32009-06-22 23:27:02 +00002044// Neon Long 3-register vector intrinsics.
2045
2046// First with only element sizes of 16 and 32 bits:
2047multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002048 InstrItinClass itin16, InstrItinClass itin32,
2049 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002050 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002051 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002052 OpcodeStr, !strconcat(Dt, "16"),
2053 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002054 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002055 OpcodeStr, !strconcat(Dt, "32"),
2056 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002057}
2058
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002059multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002060 InstrItinClass itin, string OpcodeStr, string Dt,
2061 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002062 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002063 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002064 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002066}
2067
Bob Wilson5bafff32009-06-22 23:27:02 +00002068// ....then also with element size of 8 bits:
2069multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002070 InstrItinClass itin16, InstrItinClass itin32,
2071 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002072 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002073 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002074 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002075 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002076 OpcodeStr, !strconcat(Dt, "8"),
2077 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002078}
2079
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002080// ....with explicit extend (VABDL).
2081multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2082 InstrItinClass itin, string OpcodeStr, string Dt,
2083 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2084 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2085 OpcodeStr, !strconcat(Dt, "8"),
2086 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2087 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2088 OpcodeStr, !strconcat(Dt, "16"),
2089 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2090 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2091 OpcodeStr, !strconcat(Dt, "32"),
2092 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2093}
2094
Bob Wilson5bafff32009-06-22 23:27:02 +00002095
2096// Neon Wide 3-register vector intrinsics,
2097// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002098multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2099 string OpcodeStr, string Dt,
2100 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2101 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2102 OpcodeStr, !strconcat(Dt, "8"),
2103 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2104 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2105 OpcodeStr, !strconcat(Dt, "16"),
2106 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2107 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2108 OpcodeStr, !strconcat(Dt, "32"),
2109 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002110}
2111
2112
2113// Neon Multiply-Op vector operations,
2114// element sizes of 8, 16 and 32 bits:
2115multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002116 InstrItinClass itinD16, InstrItinClass itinD32,
2117 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002118 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002119 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002120 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002121 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002122 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002123 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002124 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002125 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002126
2127 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002128 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002129 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002130 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002131 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002132 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002133 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002134}
2135
David Goodwin658ea602009-09-25 18:38:29 +00002136multiclass N3VMulOpSL_HS<bits<4> op11_8,
2137 InstrItinClass itinD16, InstrItinClass itinD32,
2138 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002139 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002140 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002141 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002142 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002143 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002144 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002145 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2146 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002147 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002148 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2149 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002150}
Bob Wilson5bafff32009-06-22 23:27:02 +00002151
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002152// Neon Intrinsic-Op vector operations,
2153// element sizes of 8, 16 and 32 bits:
2154multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2155 InstrItinClass itinD, InstrItinClass itinQ,
2156 string OpcodeStr, string Dt, Intrinsic IntOp,
2157 SDNode OpNode> {
2158 // 64-bit vector types.
2159 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2160 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2161 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2162 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2163 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2164 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2165
2166 // 128-bit vector types.
2167 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2168 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2169 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2170 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2171 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2172 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2173}
2174
Bob Wilson5bafff32009-06-22 23:27:02 +00002175// Neon 3-argument intrinsics,
2176// element sizes of 8, 16 and 32 bits:
2177multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002178 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002179 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002180 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002181 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002182 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002183 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002184 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002185 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002186 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002187
2188 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002189 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002190 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002191 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002192 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002193 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002194 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002195}
2196
2197
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002198// Neon Long Multiply-Op vector operations,
2199// element sizes of 8, 16 and 32 bits:
2200multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2201 InstrItinClass itin16, InstrItinClass itin32,
2202 string OpcodeStr, string Dt, SDNode MulOp,
2203 SDNode OpNode> {
2204 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2205 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2206 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2207 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2208 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2209 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2210}
2211
2212multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2213 string Dt, SDNode MulOp, SDNode OpNode> {
2214 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2215 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2216 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2217 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2218}
2219
2220
Bob Wilson5bafff32009-06-22 23:27:02 +00002221// Neon Long 3-argument intrinsics.
2222
2223// First with only element sizes of 16 and 32 bits:
2224multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002225 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002226 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002227 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002228 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002229 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002230 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002231}
2232
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002233multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002234 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002235 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002236 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002237 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002238 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002239}
2240
Bob Wilson5bafff32009-06-22 23:27:02 +00002241// ....then also with element size of 8 bits:
2242multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002243 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002244 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002245 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2246 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002247 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002248}
2249
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002250// ....with explicit extend (VABAL).
2251multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2252 InstrItinClass itin, string OpcodeStr, string Dt,
2253 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2254 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2255 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2256 IntOp, ExtOp, OpNode>;
2257 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2258 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2259 IntOp, ExtOp, OpNode>;
2260 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2261 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2262 IntOp, ExtOp, OpNode>;
2263}
2264
Bob Wilson5bafff32009-06-22 23:27:02 +00002265
2266// Neon 2-register vector intrinsics,
2267// element sizes of 8, 16 and 32 bits:
2268multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002269 bits<5> op11_7, bit op4,
2270 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002271 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002272 // 64-bit vector types.
2273 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002274 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002275 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002276 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002277 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002278 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002279
2280 // 128-bit vector types.
2281 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002282 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002283 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002284 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002285 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002286 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002287}
2288
2289
2290// Neon Pairwise long 2-register intrinsics,
2291// element sizes of 8, 16 and 32 bits:
2292multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2293 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002294 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002295 // 64-bit vector types.
2296 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002297 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002298 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002299 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002300 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002301 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002302
2303 // 128-bit vector types.
2304 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002305 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002306 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002307 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002308 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002309 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002310}
2311
2312
2313// Neon Pairwise long 2-register accumulate intrinsics,
2314// element sizes of 8, 16 and 32 bits:
2315multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2316 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002317 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002318 // 64-bit vector types.
2319 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002320 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002321 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002322 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002323 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002324 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002325
2326 // 128-bit vector types.
2327 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002328 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002329 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002330 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002331 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002332 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002333}
2334
2335
2336// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002337// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002338// element sizes of 8, 16, 32 and 64 bits:
2339multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002340 InstrItinClass itin, string OpcodeStr, string Dt,
2341 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002342 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002343 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002344 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002345 let Inst{21-19} = 0b001; // imm6 = 001xxx
2346 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002347 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002348 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002349 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2350 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002351 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002352 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002353 let Inst{21} = 0b1; // imm6 = 1xxxxx
2354 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002355 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002356 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002357 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002358
2359 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002360 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002361 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002362 let Inst{21-19} = 0b001; // imm6 = 001xxx
2363 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002364 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002365 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002366 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2367 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002368 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002369 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002370 let Inst{21} = 0b1; // imm6 = 1xxxxx
2371 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002372 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002373 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002374 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002375}
2376
Bob Wilson5bafff32009-06-22 23:27:02 +00002377// Neon Shift-Accumulate vector operations,
2378// element sizes of 8, 16, 32 and 64 bits:
2379multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002380 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002381 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002382 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002383 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002384 let Inst{21-19} = 0b001; // imm6 = 001xxx
2385 }
2386 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002387 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002388 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2389 }
2390 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002391 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002392 let Inst{21} = 0b1; // imm6 = 1xxxxx
2393 }
2394 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002395 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002396 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002397
2398 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002399 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002400 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002401 let Inst{21-19} = 0b001; // imm6 = 001xxx
2402 }
2403 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002404 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002405 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2406 }
2407 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002408 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002409 let Inst{21} = 0b1; // imm6 = 1xxxxx
2410 }
2411 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002412 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002413 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002414}
2415
2416
2417// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002418// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002419// element sizes of 8, 16, 32 and 64 bits:
2420multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002421 string OpcodeStr, SDNode ShOp,
2422 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002423 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002424 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002425 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002426 let Inst{21-19} = 0b001; // imm6 = 001xxx
2427 }
2428 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002429 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002430 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2431 }
2432 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002433 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002434 let Inst{21} = 0b1; // imm6 = 1xxxxx
2435 }
2436 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002437 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002438 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002439
2440 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002441 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002442 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002443 let Inst{21-19} = 0b001; // imm6 = 001xxx
2444 }
2445 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002446 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002447 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2448 }
2449 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002450 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002451 let Inst{21} = 0b1; // imm6 = 1xxxxx
2452 }
2453 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002454 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002455 // imm6 = xxxxxx
2456}
2457
2458// Neon Shift Long operations,
2459// element sizes of 8, 16, 32 bits:
2460multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002461 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002462 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002463 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002464 let Inst{21-19} = 0b001; // imm6 = 001xxx
2465 }
2466 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002468 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2469 }
2470 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002471 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002472 let Inst{21} = 0b1; // imm6 = 1xxxxx
2473 }
2474}
2475
2476// Neon Shift Narrow operations,
2477// element sizes of 16, 32, 64 bits:
2478multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002480 SDNode OpNode> {
2481 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002482 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002483 let Inst{21-19} = 0b001; // imm6 = 001xxx
2484 }
2485 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002486 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002487 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2488 }
2489 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002491 let Inst{21} = 0b1; // imm6 = 1xxxxx
2492 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002493}
2494
2495//===----------------------------------------------------------------------===//
2496// Instruction Definitions.
2497//===----------------------------------------------------------------------===//
2498
2499// Vector Add Operations.
2500
2501// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002502defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002503 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002504def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002505 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002506def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002507 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002508// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002509defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2510 "vaddl", "s", add, sext, 1>;
2511defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2512 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002513// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002514defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2515defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002516// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002517defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2518 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2519 "vhadd", "s", int_arm_neon_vhadds, 1>;
2520defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2521 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2522 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002523// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002524defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2525 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2526 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2527defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2528 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2529 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002530// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002531defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2532 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2533 "vqadd", "s", int_arm_neon_vqadds, 1>;
2534defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2535 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2536 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002537// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002538defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2539 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002540// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002541defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2542 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002543
2544// Vector Multiply Operations.
2545
2546// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002547defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002548 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002549def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2550 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2551def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2552 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002553def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002554 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002555def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002556 v4f32, v4f32, fmul, 1>;
2557defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2558def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2559def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2560 v2f32, fmul>;
2561
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002562def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2563 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2564 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2565 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002566 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002567 (SubReg_i16_lane imm:$lane)))>;
2568def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2569 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2570 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2571 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002572 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002573 (SubReg_i32_lane imm:$lane)))>;
2574def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2575 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2576 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2577 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002578 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002579 (SubReg_i32_lane imm:$lane)))>;
2580
Bob Wilson5bafff32009-06-22 23:27:02 +00002581// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002582defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002583 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002585defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2586 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002588def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002589 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2590 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002591 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2592 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002593 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002594 (SubReg_i16_lane imm:$lane)))>;
2595def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002596 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2597 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002598 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2599 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002600 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002601 (SubReg_i32_lane imm:$lane)))>;
2602
Bob Wilson5bafff32009-06-22 23:27:02 +00002603// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002604defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2605 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002606 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002607defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2608 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002609 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002610def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002611 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2612 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002613 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2614 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002615 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002616 (SubReg_i16_lane imm:$lane)))>;
2617def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002618 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2619 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002620 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2621 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002622 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002623 (SubReg_i32_lane imm:$lane)))>;
2624
Bob Wilson5bafff32009-06-22 23:27:02 +00002625// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002626defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2627 "vmull", "s", NEONvmulls, 1>;
2628defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2629 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002630def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002631 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002632defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2633defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002634
Bob Wilson5bafff32009-06-22 23:27:02 +00002635// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002636defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2637 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2638defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2639 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002640
2641// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2642
2643// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002644defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002645 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2646def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002647 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002648def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002649 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002650defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002651 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2652def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002653 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002654def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002655 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002656
2657def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002658 (mul (v8i16 QPR:$src2),
2659 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2660 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002661 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002662 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002663 (SubReg_i16_lane imm:$lane)))>;
2664
2665def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002666 (mul (v4i32 QPR:$src2),
2667 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2668 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002669 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002670 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002671 (SubReg_i32_lane imm:$lane)))>;
2672
2673def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002674 (fmul (v4f32 QPR:$src2),
2675 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002676 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2677 (v4f32 QPR:$src2),
2678 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002679 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002680 (SubReg_i32_lane imm:$lane)))>;
2681
Bob Wilson5bafff32009-06-22 23:27:02 +00002682// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002683defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2684 "vmlal", "s", NEONvmulls, add>;
2685defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2686 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002687
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002688defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2689defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002690
Bob Wilson5bafff32009-06-22 23:27:02 +00002691// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002692defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002693 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002694defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002695
Bob Wilson5bafff32009-06-22 23:27:02 +00002696// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002697defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002698 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2699def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002700 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002701def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002702 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002703defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002704 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2705def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002706 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002707def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002708 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002709
2710def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002711 (mul (v8i16 QPR:$src2),
2712 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2713 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002714 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002715 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002716 (SubReg_i16_lane imm:$lane)))>;
2717
2718def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002719 (mul (v4i32 QPR:$src2),
2720 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2721 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002722 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002723 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002724 (SubReg_i32_lane imm:$lane)))>;
2725
2726def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002727 (fmul (v4f32 QPR:$src2),
2728 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2729 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002730 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002731 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002732 (SubReg_i32_lane imm:$lane)))>;
2733
Bob Wilson5bafff32009-06-22 23:27:02 +00002734// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002735defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2736 "vmlsl", "s", NEONvmulls, sub>;
2737defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2738 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002739
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002740defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2741defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002742
Bob Wilson5bafff32009-06-22 23:27:02 +00002743// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002744defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002745 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002746defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002747
2748// Vector Subtract Operations.
2749
2750// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002751defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002752 "vsub", "i", sub, 0>;
2753def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002754 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002755def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002756 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002757// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002758defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2759 "vsubl", "s", sub, sext, 0>;
2760defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2761 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002762// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002763defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2764defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002765// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002766defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002767 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002768 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002769defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002770 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002771 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002772// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002773defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002774 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002775 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002776defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002777 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002778 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002779// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002780defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2781 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002782// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002783defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2784 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002785
2786// Vector Comparisons.
2787
2788// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002789defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2790 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002791def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002792 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002793def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002794 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002795// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002796defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002797 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002798
Bob Wilson5bafff32009-06-22 23:27:02 +00002799// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002800defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2801 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2802defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2803 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002804def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2805 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002806def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002807 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002808// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00002809// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002810defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2811 "$dst, $src, #0">;
2812// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00002813// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002814defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2815 "$dst, $src, #0">;
2816
Bob Wilson5bafff32009-06-22 23:27:02 +00002817// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002818defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2819 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2820defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2821 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002822def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002823 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002824def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002825 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002826// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002827// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002828defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2829 "$dst, $src, #0">;
2830// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002831// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002832defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2833 "$dst, $src, #0">;
2834
Bob Wilson5bafff32009-06-22 23:27:02 +00002835// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002836def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2837 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2838def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2839 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002840// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002841def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2842 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2843def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2844 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002845// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002846defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002847 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002848
2849// Vector Bitwise Operations.
2850
Bob Wilsoncba270d2010-07-13 21:16:48 +00002851def vnotd : PatFrag<(ops node:$in),
2852 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2853def vnotq : PatFrag<(ops node:$in),
2854 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002855
2856
Bob Wilson5bafff32009-06-22 23:27:02 +00002857// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002858def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2859 v2i32, v2i32, and, 1>;
2860def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2861 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002862
2863// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002864def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2865 v2i32, v2i32, xor, 1>;
2866def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2867 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002868
2869// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002870def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2871 v2i32, v2i32, or, 1>;
2872def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2873 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002874
2875// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002876def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002877 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2878 "vbic", "$dst, $src1, $src2", "",
2879 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002880 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002881def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002882 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2883 "vbic", "$dst, $src1, $src2", "",
2884 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002885 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002886
2887// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002888def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002889 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2890 "vorn", "$dst, $src1, $src2", "",
2891 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002892 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002893def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002894 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2895 "vorn", "$dst, $src1, $src2", "",
2896 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002897 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002898
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002899// VMVN : Vector Bitwise NOT (Immediate)
2900
2901let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00002902
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002903def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
2904 (ins nModImm:$SIMM), IIC_VMOVImm,
2905 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00002906 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
2907 let Inst{9} = SIMM{9};
2908}
2909
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002910def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
2911 (ins nModImm:$SIMM), IIC_VMOVImm,
2912 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00002913 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
2914 let Inst{9} = SIMM{9};
2915}
2916
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002917def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
2918 (ins nModImm:$SIMM), IIC_VMOVImm,
2919 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00002920 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
2921 let Inst{11-8} = SIMM{11-8};
2922}
2923
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002924def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
2925 (ins nModImm:$SIMM), IIC_VMOVImm,
2926 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00002927 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
2928 let Inst{11-8} = SIMM{11-8};
2929}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002930}
2931
Bob Wilson5bafff32009-06-22 23:27:02 +00002932// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002933def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002934 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002935 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002936 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002937def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002938 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002939 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002940 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
2941def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
2942def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002943
2944// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00002945def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
2946 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002947 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00002948 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
2949 [(set DPR:$Vd,
2950 (v2i32 (or (and DPR:$Vn, DPR:$src1),
2951 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
2952def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
2953 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002954 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00002955 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
2956 [(set QPR:$Vd,
2957 (v4i32 (or (and QPR:$Vn, QPR:$src1),
2958 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002959
2960// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002961// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00002962// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00002963def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00002964 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002965 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00002966 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00002967 [/* For disassembly only; pattern left blank */]>;
2968def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00002969 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002970 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00002971 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00002972 [/* For disassembly only; pattern left blank */]>;
2973
Bob Wilson5bafff32009-06-22 23:27:02 +00002974// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002975// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00002976// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00002977def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00002978 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002979 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00002980 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00002981 [/* For disassembly only; pattern left blank */]>;
2982def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00002983 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002984 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00002985 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00002986 [/* For disassembly only; pattern left blank */]>;
2987
2988// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002989// for equivalent operations with different register constraints; it just
2990// inserts copies.
2991
2992// Vector Absolute Differences.
2993
2994// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002995defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002996 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002997 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002998defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002999 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003000 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003001def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003002 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003003def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003004 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003005
3006// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003007defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3008 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3009defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3010 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003011
3012// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003013defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3014 "vaba", "s", int_arm_neon_vabds, add>;
3015defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3016 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003017
3018// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003019defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3020 "vabal", "s", int_arm_neon_vabds, zext, add>;
3021defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3022 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003023
3024// Vector Maximum and Minimum.
3025
3026// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003027defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003028 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003029 "vmax", "s", int_arm_neon_vmaxs, 1>;
3030defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003031 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003032 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003033def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3034 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003035 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003036def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3037 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003038 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3039
3040// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003041defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3042 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3043 "vmin", "s", int_arm_neon_vmins, 1>;
3044defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3045 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3046 "vmin", "u", int_arm_neon_vminu, 1>;
3047def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3048 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003049 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003050def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3051 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003052 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003053
3054// Vector Pairwise Operations.
3055
3056// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003057def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3058 "vpadd", "i8",
3059 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3060def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3061 "vpadd", "i16",
3062 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3063def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3064 "vpadd", "i32",
3065 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003066def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003067 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003068 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003069
3070// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003071defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003072 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003073defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003074 int_arm_neon_vpaddlu>;
3075
3076// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003077defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003078 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003079defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003080 int_arm_neon_vpadalu>;
3081
3082// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003083def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003084 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003085def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003086 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003087def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003088 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003089def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003090 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003091def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003092 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003093def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003094 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003095def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003096 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003097
3098// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003099def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003100 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003101def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003102 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003103def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003104 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003105def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003106 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003107def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003108 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003109def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003110 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003111def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003112 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003113
3114// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3115
3116// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003117def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003119 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003120def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003122 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003123def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003124 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003125 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003126def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003127 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003128 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003129
3130// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003131def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003132 IIC_VRECSD, "vrecps", "f32",
3133 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003134def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003135 IIC_VRECSQ, "vrecps", "f32",
3136 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003137
3138// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003139def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003141 v2i32, v2i32, int_arm_neon_vrsqrte>;
3142def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003143 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003144 v4i32, v4i32, int_arm_neon_vrsqrte>;
3145def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003146 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003147 v2f32, v2f32, int_arm_neon_vrsqrte>;
3148def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003149 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003150 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003151
3152// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003153def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003154 IIC_VRECSD, "vrsqrts", "f32",
3155 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003156def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003157 IIC_VRECSQ, "vrsqrts", "f32",
3158 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003159
3160// Vector Shifts.
3161
3162// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003163defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
3164 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
3165 "vshl", "s", int_arm_neon_vshifts, 0>;
3166defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
3167 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
3168 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003169// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003170defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3171 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003172// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003173defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3174 N2RegVShRFrm>;
3175defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3176 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003177
3178// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003179defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3180defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003181
3182// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003183class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003184 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003185 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003186 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3187 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003188 let Inst{21-16} = op21_16;
3189}
Evan Chengf81bf152009-11-23 21:57:23 +00003190def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003191 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003192def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003193 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003194def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003195 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003196
3197// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003198defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003199 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003200
3201// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003202defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
3203 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3204 "vrshl", "s", int_arm_neon_vrshifts, 0>;
3205defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
3206 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3207 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003208// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003209defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3210 N2RegVShRFrm>;
3211defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3212 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003213
3214// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003215defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003216 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003217
3218// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003219defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
3220 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3221 "vqshl", "s", int_arm_neon_vqshifts, 0>;
3222defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
3223 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3224 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003225// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003226defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3227 N2RegVShLFrm>;
3228defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3229 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003230// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003231defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3232 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003233
3234// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003235defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003236 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003237defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003238 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003239
3240// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003241defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003242 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003243
3244// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003245defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
3246 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3247 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
3248defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
3249 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3250 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003251
3252// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003253defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003254 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003255defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003256 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003257
3258// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003259defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003260 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003261
3262// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003263defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3264defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003265// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003266defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3267defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003268
3269// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003270defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003271// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003272defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003273
3274// Vector Absolute and Saturating Absolute.
3275
3276// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003277defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003278 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003279 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003280def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003281 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003282 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003283def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003284 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003285 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003286
3287// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003288defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003289 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003290 int_arm_neon_vqabs>;
3291
3292// Vector Negate.
3293
Bob Wilsoncba270d2010-07-13 21:16:48 +00003294def vnegd : PatFrag<(ops node:$in),
3295 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3296def vnegq : PatFrag<(ops node:$in),
3297 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003298
Evan Chengf81bf152009-11-23 21:57:23 +00003299class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003300 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003301 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003302 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003303class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003304 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003305 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003306 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003307
Chris Lattner0a00ed92010-03-28 08:39:10 +00003308// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003309def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3310def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3311def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3312def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3313def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3314def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003315
3316// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003317def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003318 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003319 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003320 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3321def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003322 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003323 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003324 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3325
Bob Wilsoncba270d2010-07-13 21:16:48 +00003326def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3327def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3328def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3329def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3330def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3331def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003332
3333// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003334defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003335 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003336 int_arm_neon_vqneg>;
3337
3338// Vector Bit Counting Operations.
3339
3340// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003341defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003342 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003343 int_arm_neon_vcls>;
3344// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003345defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003346 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003347 int_arm_neon_vclz>;
3348// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003349def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003350 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003351 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003352def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003353 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003354 v16i8, v16i8, int_arm_neon_vcnt>;
3355
Johnny Chend8836042010-02-24 20:06:07 +00003356// Vector Swap -- for disassembly only.
3357def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3358 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3359 "vswp", "$dst, $src", "", []>;
3360def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3361 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3362 "vswp", "$dst, $src", "", []>;
3363
Bob Wilson5bafff32009-06-22 23:27:02 +00003364// Vector Move Operations.
3365
3366// VMOV : Vector Move (Register)
3367
Evan Cheng020cc1b2010-05-13 00:16:46 +00003368let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003369def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003370 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003371def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003372 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003373
Evan Cheng22c687b2010-05-14 02:13:41 +00003374// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003375// be expanded after register allocation is completed.
3376def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003377 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003378
3379def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003380 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003381} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003382
Bob Wilson5bafff32009-06-22 23:27:02 +00003383// VMOV : Vector Move (Immediate)
3384
Evan Cheng47006be2010-05-17 21:54:50 +00003385let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003386def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003387 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003388 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003389 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003390def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003391 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003392 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003393 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003394
Bob Wilson1a913ed2010-06-11 21:34:50 +00003395def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3396 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003397 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003398 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3399 let Inst{9} = SIMM{9};
3400}
3401
Bob Wilson1a913ed2010-06-11 21:34:50 +00003402def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3403 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003404 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003405 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3406 let Inst{9} = SIMM{9};
3407}
Bob Wilson5bafff32009-06-22 23:27:02 +00003408
Bob Wilson046afdb2010-07-14 06:30:44 +00003409def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003410 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003411 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003412 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3413 let Inst{11-8} = SIMM{11-8};
3414}
3415
Bob Wilson046afdb2010-07-14 06:30:44 +00003416def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003417 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003418 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003419 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3420 let Inst{11-8} = SIMM{11-8};
3421}
Bob Wilson5bafff32009-06-22 23:27:02 +00003422
3423def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003424 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003425 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003426 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003427def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003428 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003429 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003430 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003431} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003432
3433// VMOV : Vector Get Lane (move scalar to ARM core register)
3434
Johnny Chen131c4a52009-11-23 17:48:17 +00003435def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003436 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003437 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003438 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
3439 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003440def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003441 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003442 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003443 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
3444 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003445def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003446 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003447 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003448 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
3449 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003450def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003451 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003452 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003453 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
3454 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003455def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00003456 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003457 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003458 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
3459 imm:$lane))]>;
3460// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3461def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3462 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003463 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003464 (SubReg_i8_lane imm:$lane))>;
3465def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3466 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003467 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003468 (SubReg_i16_lane imm:$lane))>;
3469def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3470 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003471 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003472 (SubReg_i8_lane imm:$lane))>;
3473def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3474 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003475 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003476 (SubReg_i16_lane imm:$lane))>;
3477def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3478 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003479 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003480 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003481def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003482 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003483 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003484def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003485 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003486 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003487//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003488// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003489def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003490 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003491
3492
3493// VMOV : Vector Set Lane (move ARM core register to scalar)
3494
3495let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00003496def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003497 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003498 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003499 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
3500 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003501def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003502 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003503 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003504 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
3505 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003506def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003507 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003508 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003509 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
3510 GPR:$src2, imm:$lane))]>;
3511}
3512def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3513 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003514 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003515 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003516 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003517 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003518def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3519 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003520 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003521 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003522 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003523 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003524def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3525 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003526 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003527 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003528 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003529 (DSubReg_i32_reg imm:$lane)))>;
3530
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003531def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003532 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3533 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003534def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003535 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3536 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003537
3538//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003539// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003540def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003541 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003542
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003543def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003544 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003545def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003546 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003547def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003548 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003549
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003550def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3551 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3552def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3553 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3554def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3555 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3556
3557def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3558 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3559 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003560 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003561def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3562 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3563 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003564 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003565def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3566 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3567 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003568 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003569
Bob Wilson5bafff32009-06-22 23:27:02 +00003570// VDUP : Vector Duplicate (from ARM core register to all elements)
3571
Evan Chengf81bf152009-11-23 21:57:23 +00003572class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003573 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003574 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003575 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003576class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003577 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003578 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003579 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003580
Evan Chengf81bf152009-11-23 21:57:23 +00003581def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3582def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3583def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3584def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3585def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3586def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003587
3588def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003589 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003590 [(set DPR:$dst, (v2f32 (NEONvdup
3591 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003592def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003593 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003594 [(set QPR:$dst, (v4f32 (NEONvdup
3595 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003596
3597// VDUP : Vector Duplicate Lane (from scalar to all elements)
3598
Johnny Chene4614f72010-03-25 17:01:27 +00003599class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3600 ValueType Ty>
3601 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3602 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3603 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003604
Johnny Chene4614f72010-03-25 17:01:27 +00003605class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003606 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003607 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00003608 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00003609 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3610 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003611
Bob Wilson507df402009-10-21 02:15:46 +00003612// Inst{19-16} is partially specified depending on the element size.
3613
Johnny Chene4614f72010-03-25 17:01:27 +00003614def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3615def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3616def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3617def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3618def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3619def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3620def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3621def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003622
Bob Wilson0ce37102009-08-14 05:08:32 +00003623def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3624 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3625 (DSubReg_i8_reg imm:$lane))),
3626 (SubReg_i8_lane imm:$lane)))>;
3627def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3628 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3629 (DSubReg_i16_reg imm:$lane))),
3630 (SubReg_i16_lane imm:$lane)))>;
3631def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3632 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3633 (DSubReg_i32_reg imm:$lane))),
3634 (SubReg_i32_lane imm:$lane)))>;
3635def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3636 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3637 (DSubReg_i32_reg imm:$lane))),
3638 (SubReg_i32_lane imm:$lane)))>;
3639
Jim Grosbach65dc3032010-10-06 21:16:16 +00003640def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003641 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00003642def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003643 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003644
Bob Wilson5bafff32009-06-22 23:27:02 +00003645// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00003646defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00003647 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003648// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003649defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3650 "vqmovn", "s", int_arm_neon_vqmovns>;
3651defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3652 "vqmovn", "u", int_arm_neon_vqmovnu>;
3653defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3654 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003655// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003656defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3657defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003658
3659// Vector Conversions.
3660
Johnny Chen9e088762010-03-17 17:52:21 +00003661// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003662def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3663 v2i32, v2f32, fp_to_sint>;
3664def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3665 v2i32, v2f32, fp_to_uint>;
3666def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3667 v2f32, v2i32, sint_to_fp>;
3668def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3669 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003670
Johnny Chen6c8648b2010-03-17 23:26:50 +00003671def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3672 v4i32, v4f32, fp_to_sint>;
3673def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3674 v4i32, v4f32, fp_to_uint>;
3675def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3676 v4f32, v4i32, sint_to_fp>;
3677def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3678 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003679
3680// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003681def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003682 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003683def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003684 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003685def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003686 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003687def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003688 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3689
Evan Chengf81bf152009-11-23 21:57:23 +00003690def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003691 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003692def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003693 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003694def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003695 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003696def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003697 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3698
Bob Wilsond8e17572009-08-12 22:31:50 +00003699// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003700
3701// VREV64 : Vector Reverse elements within 64-bit doublewords
3702
Evan Chengf81bf152009-11-23 21:57:23 +00003703class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003704 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003705 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003706 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003707 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003708class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003709 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003710 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003711 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003712 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003713
Evan Chengf81bf152009-11-23 21:57:23 +00003714def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3715def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3716def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3717def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003718
Evan Chengf81bf152009-11-23 21:57:23 +00003719def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3720def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3721def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3722def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003723
3724// VREV32 : Vector Reverse elements within 32-bit words
3725
Evan Chengf81bf152009-11-23 21:57:23 +00003726class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003727 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003728 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003729 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003730 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003731class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003732 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003733 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003734 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003735 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003736
Evan Chengf81bf152009-11-23 21:57:23 +00003737def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3738def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003739
Evan Chengf81bf152009-11-23 21:57:23 +00003740def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3741def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003742
3743// VREV16 : Vector Reverse elements within 16-bit halfwords
3744
Evan Chengf81bf152009-11-23 21:57:23 +00003745class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003746 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003747 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003748 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003749 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003750class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003751 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003752 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003753 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003754 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003755
Evan Chengf81bf152009-11-23 21:57:23 +00003756def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3757def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003758
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003759// Other Vector Shuffles.
3760
3761// VEXT : Vector Extract
3762
Evan Chengf81bf152009-11-23 21:57:23 +00003763class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003764 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3765 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3766 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3767 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3768 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003769
Evan Chengf81bf152009-11-23 21:57:23 +00003770class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003771 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3772 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3773 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3774 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3775 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003776
Evan Chengf81bf152009-11-23 21:57:23 +00003777def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3778def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3779def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3780def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003781
Evan Chengf81bf152009-11-23 21:57:23 +00003782def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3783def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3784def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3785def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003786
Bob Wilson64efd902009-08-08 05:53:00 +00003787// VTRN : Vector Transpose
3788
Evan Chengf81bf152009-11-23 21:57:23 +00003789def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3790def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3791def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003792
Evan Chengf81bf152009-11-23 21:57:23 +00003793def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3794def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3795def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003796
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003797// VUZP : Vector Unzip (Deinterleave)
3798
Evan Chengf81bf152009-11-23 21:57:23 +00003799def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3800def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3801def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003802
Evan Chengf81bf152009-11-23 21:57:23 +00003803def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3804def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3805def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003806
3807// VZIP : Vector Zip (Interleave)
3808
Evan Chengf81bf152009-11-23 21:57:23 +00003809def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3810def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3811def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003812
Evan Chengf81bf152009-11-23 21:57:23 +00003813def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3814def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3815def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003816
Bob Wilson114a2662009-08-12 20:51:55 +00003817// Vector Table Lookup and Table Extension.
3818
3819// VTBL : Vector Table Lookup
3820def VTBL1
3821 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003822 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003823 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003824 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003825let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003826def VTBL2
3827 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003828 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003829 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003830def VTBL3
3831 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003832 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003833 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003834def VTBL4
3835 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003836 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003837 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003838 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003839} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003840
Bob Wilsonbd916c52010-09-13 23:55:10 +00003841def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00003842 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003843def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00003844 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003845def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00003846 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003847
Bob Wilson114a2662009-08-12 20:51:55 +00003848// VTBX : Vector Table Extension
3849def VTBX1
3850 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003851 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003852 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003853 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3854 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003855let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003856def VTBX2
3857 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003858 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003859 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003860def VTBX3
3861 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003862 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003863 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003864 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3865 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003866def VTBX4
3867 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003868 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003869 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003870 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003871} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003872
Bob Wilsonbd916c52010-09-13 23:55:10 +00003873def VTBX2Pseudo
3874 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00003875 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003876def VTBX3Pseudo
3877 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00003878 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003879def VTBX4Pseudo
3880 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00003881 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003882
Bob Wilson5bafff32009-06-22 23:27:02 +00003883//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003884// NEON instructions for single-precision FP math
3885//===----------------------------------------------------------------------===//
3886
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003887class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3888 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003889 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003890 SPR:$a, ssub_0))),
3891 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003892
3893class N3VSPat<SDNode OpNode, NeonI Inst>
3894 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003895 (EXTRACT_SUBREG (v2f32
3896 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003897 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003898 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003899 SPR:$b, ssub_0))),
3900 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003901
3902class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3903 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3904 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003905 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003906 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003907 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003908 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003909 SPR:$b, ssub_0)),
3910 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003911
Evan Cheng1d2426c2009-08-07 19:30:41 +00003912// These need separate instructions because they must use DPR_VFP2 register
3913// class which have SPR sub-registers.
3914
3915// Vector Add Operations used for single-precision FP
3916let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003917def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3918def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003919
David Goodwin338268c2009-08-10 22:17:39 +00003920// Vector Sub Operations used for single-precision FP
3921let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003922def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3923def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003924
Evan Cheng1d2426c2009-08-07 19:30:41 +00003925// Vector Multiply Operations used for single-precision FP
3926let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003927def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3928def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003929
3930// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003931// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3932// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003933
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003934//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003935//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003936// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003937//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003938
3939//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003940//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003941// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003942//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003943
David Goodwin338268c2009-08-10 22:17:39 +00003944// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003945let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003946def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3947 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3948 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003949def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003950
David Goodwin338268c2009-08-10 22:17:39 +00003951// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003952let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003953def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3954 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3955 "vneg", "f32", "$dst, $src", "", []>;
3956def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003957
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003958// Vector Maximum used for single-precision FP
3959let neverHasSideEffects = 1 in
3960def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003961 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003962 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3963def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3964
3965// Vector Minimum used for single-precision FP
3966let neverHasSideEffects = 1 in
3967def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003968 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003969 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3970def : N3VSPat<NEONfmin, VMINfd_sfp>;
3971
David Goodwin338268c2009-08-10 22:17:39 +00003972// Vector Convert between single-precision FP and integer
3973let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003974def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3975 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003976def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003977
3978let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003979def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3980 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003981def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003982
3983let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003984def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3985 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003986def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003987
3988let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003989def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3990 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003991def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003992
Evan Cheng1d2426c2009-08-07 19:30:41 +00003993//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003994// Non-Instruction Patterns
3995//===----------------------------------------------------------------------===//
3996
3997// bit_convert
3998def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3999def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4000def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4001def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4002def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4003def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4004def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4005def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4006def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4007def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4008def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4009def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4010def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4011def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4012def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4013def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4014def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4015def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4016def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4017def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4018def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4019def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4020def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4021def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4022def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4023def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4024def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4025def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4026def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4027def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4028
4029def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4030def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4031def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4032def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4033def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4034def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4035def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4036def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4037def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4038def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4039def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4040def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4041def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4042def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4043def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4044def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4045def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4046def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4047def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4048def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4049def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4050def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4051def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4052def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4053def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4054def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4055def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4056def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4057def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4058def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;