blob: 22fe98aae64da7ef8de43b9bde63c9144d8dfb86 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000044
Evan Chenga8e29892007-01-19 07:51:42 +000045// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000047def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendlingc69107c2007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000056def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner48be23c2008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
David Goodwinc0309b42009-06-29 15:33:01 +000078def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
79 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000080
Evan Chenga8e29892007-01-19 07:51:42 +000081def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000086
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000087def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000091// ARM Instruction Predicate Definitions.
92//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000093def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +000096def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +000097def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
98def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
99def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
100def HasNEON : Predicate<"Subtarget->hasNEON()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000101def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000102def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000103def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000104def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000105def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
106def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000107def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000108def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000110//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000111// ARM Flag Definitions.
112
113class RegConstraint<string C> {
114 string Constraints = C;
115}
116
117//===----------------------------------------------------------------------===//
118// ARM specific transformation functions and pattern fragments.
119//
120
121// so_imm_XFORM - Return a so_imm value packed into the format described for
122// so_imm def below.
123def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000124 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000125 MVT::i32);
126}]>;
127
128// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
129// so_imm_neg def below.
130def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000131 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000132 MVT::i32);
133}]>;
134
135// so_imm_not_XFORM - Return a so_imm value packed into the format described for
136// so_imm_not def below.
137def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000138 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000139 MVT::i32);
140}]>;
141
142// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
143def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000144 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000145 return v == 8 || v == 16 || v == 24;
146}]>;
147
148/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
149def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000150 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000151}]>;
152
153/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
154def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000155 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000156}]>;
157
158def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000159 PatLeaf<(imm), [{
160 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
161 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000162
Evan Chenga2515702007-03-19 07:09:02 +0000163def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000164 PatLeaf<(imm), [{
165 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
166 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000167
168// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
169def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000170 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000171}]>;
172
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000173/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
174/// e.g., 0xf000ffff
175def bf_inv_mask_imm : Operand<i32>,
176 PatLeaf<(imm), [{
177 uint32_t v = (uint32_t)N->getZExtValue();
178 if (v == 0xffffffff)
179 return 0;
180 // naive checker. should do better, but simple is best for now since it's
181 // more likely to be correct.
182 while (v & 1) v >>= 1; // shift off the leading 1's
183 if (v)
184 {
185 while (!(v & 1)) v >>=1; // shift off the mask
186 while (v & 1) v >>= 1; // shift off the trailing 1's
187 }
188 // if this is a mask for clearing a bitfield, what's left should be zero.
189 return (v == 0);
190}] > {
191 let PrintMethod = "printBitfieldInvMaskImmOperand";
192}
193
Evan Cheng37f25d92008-08-28 23:39:26 +0000194class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
195class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000196
197//===----------------------------------------------------------------------===//
198// Operand Definitions.
199//
200
201// Branch target.
202def brtarget : Operand<OtherVT>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204// A list of registers separated by comma. Used by load/store multiple.
205def reglist : Operand<i32> {
206 let PrintMethod = "printRegisterList";
207}
208
209// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
210def cpinst_operand : Operand<i32> {
211 let PrintMethod = "printCPInstOperand";
212}
213
214def jtblock_operand : Operand<i32> {
215 let PrintMethod = "printJTBlockOperand";
216}
217
218// Local PC labels.
219def pclabel : Operand<i32> {
220 let PrintMethod = "printPCLabel";
221}
222
223// shifter_operand operands: so_reg and so_imm.
224def so_reg : Operand<i32>, // reg reg imm
225 ComplexPattern<i32, 3, "SelectShifterOperandReg",
226 [shl,srl,sra,rotr]> {
227 let PrintMethod = "printSORegOperand";
228 let MIOperandInfo = (ops GPR, GPR, i32imm);
229}
230
231// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
232// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
233// represented in the imm field in the same 12-bit form that they are encoded
234// into so_imm instructions: the 8-bit immediate is the least significant bits
235// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
236def so_imm : Operand<i32>,
237 PatLeaf<(imm),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000238 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Evan Chenga8e29892007-01-19 07:51:42 +0000239 so_imm_XFORM> {
240 let PrintMethod = "printSOImmOperand";
241}
242
Evan Chengc70d1842007-03-20 08:11:30 +0000243// Break so_imm's up into two pieces. This handles immediates with up to 16
244// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
245// get the first/second pieces.
246def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000247 PatLeaf<(imm), [{
248 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
249 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000250 let PrintMethod = "printSOImm2PartOperand";
251}
252
253def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000255 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
256}]>;
257
258def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000260 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
261}]>;
262
Evan Chenga8e29892007-01-19 07:51:42 +0000263
264// Define ARM specific addressing modes.
265
266// addrmode2 := reg +/- reg shop imm
267// addrmode2 := reg +/- imm12
268//
269def addrmode2 : Operand<i32>,
270 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
271 let PrintMethod = "printAddrMode2Operand";
272 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
273}
274
275def am2offset : Operand<i32>,
276 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
277 let PrintMethod = "printAddrMode2OffsetOperand";
278 let MIOperandInfo = (ops GPR, i32imm);
279}
280
281// addrmode3 := reg +/- reg
282// addrmode3 := reg +/- imm8
283//
284def addrmode3 : Operand<i32>,
285 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
286 let PrintMethod = "printAddrMode3Operand";
287 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
288}
289
290def am3offset : Operand<i32>,
291 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
292 let PrintMethod = "printAddrMode3OffsetOperand";
293 let MIOperandInfo = (ops GPR, i32imm);
294}
295
296// addrmode4 := reg, <mode|W>
297//
298def addrmode4 : Operand<i32>,
299 ComplexPattern<i32, 2, "", []> {
300 let PrintMethod = "printAddrMode4Operand";
301 let MIOperandInfo = (ops GPR, i32imm);
302}
303
304// addrmode5 := reg +/- imm8*4
305//
306def addrmode5 : Operand<i32>,
307 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
308 let PrintMethod = "printAddrMode5Operand";
309 let MIOperandInfo = (ops GPR, i32imm);
310}
311
Bob Wilson8b024a52009-07-01 23:16:05 +0000312// addrmode6 := reg with optional writeback
313//
314def addrmode6 : Operand<i32>,
315 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
316 let PrintMethod = "printAddrMode6Operand";
317 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
318}
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320// addrmodepc := pc + reg
321//
322def addrmodepc : Operand<i32>,
323 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
324 let PrintMethod = "printAddrModePCOperand";
325 let MIOperandInfo = (ops GPR, i32imm);
326}
327
Evan Chengc85e8322007-07-05 07:13:32 +0000328// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
329// register whose default is 0 (no register).
330def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
331 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000332 let PrintMethod = "printPredicateOperand";
333}
334
Evan Cheng04c813d2007-07-06 01:00:49 +0000335// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000336//
Evan Cheng04c813d2007-07-06 01:00:49 +0000337def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
338 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000339}
340
Evan Chenga8e29892007-01-19 07:51:42 +0000341//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000342
Evan Cheng37f25d92008-08-28 23:39:26 +0000343include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000344
345//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000346// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000347//
348
Evan Cheng3924f782008-08-29 07:36:24 +0000349/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000350/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000351multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
352 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000353 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000354 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000355 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000356 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000357 opc, " $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000358 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
359 let isCommutable = Commutable;
360 }
Evan Chengedda31c2008-11-05 18:35:52 +0000361 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000362 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000363 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
364}
365
Evan Cheng1e249e32009-06-25 20:59:23 +0000366/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000367/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000368let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000369multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
370 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000371 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000372 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000373 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000374 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000375 opc, "s $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000376 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
377 let isCommutable = Commutable;
378 }
Evan Chengedda31c2008-11-05 18:35:52 +0000379 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000380 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000381 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
382}
Evan Chengc85e8322007-07-05 07:13:32 +0000383}
384
385/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000386/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000387/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000388let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000389multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
390 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000391 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000392 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000393 [(opnode GPR:$a, so_imm:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000394 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000395 opc, " $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000396 [(opnode GPR:$a, GPR:$b)]> {
397 let isCommutable = Commutable;
398 }
Evan Chengedda31c2008-11-05 18:35:52 +0000399 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000400 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000401 [(opnode GPR:$a, so_reg:$b)]>;
402}
Evan Chenga8e29892007-01-19 07:51:42 +0000403}
404
Evan Chenga8e29892007-01-19 07:51:42 +0000405/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
406/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000407/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
408multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
409 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000410 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000411 [(set GPR:$dst, (opnode GPR:$Src))]>,
412 Requires<[IsARM, HasV6]> {
413 let Inst{19-16} = 0b1111;
414 }
415 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000416 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000417 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000418 Requires<[IsARM, HasV6]> {
419 let Inst{19-16} = 0b1111;
420 }
Evan Chenga8e29892007-01-19 07:51:42 +0000421}
422
423/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
424/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000425multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
426 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
427 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000428 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
429 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000430 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
431 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000432 [(set GPR:$dst, (opnode GPR:$LHS,
433 (rotr GPR:$RHS, rot_imm:$rot)))]>,
434 Requires<[IsARM, HasV6]>;
435}
436
Evan Cheng62674222009-06-25 23:34:10 +0000437/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
438let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000439multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
440 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000441 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
442 DPFrm, opc, " $dst, $a, $b",
443 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
444 Requires<[IsARM, CarryDefIsUnused]>;
445 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
446 DPFrm, opc, " $dst, $a, $b",
447 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000448 Requires<[IsARM, CarryDefIsUnused]> {
449 let isCommutable = Commutable;
450 }
Evan Cheng62674222009-06-25 23:34:10 +0000451 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
452 DPSoRegFrm, opc, " $dst, $a, $b",
453 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
454 Requires<[IsARM, CarryDefIsUnused]>;
455 // Carry setting variants
456 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000457 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000458 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
459 Requires<[IsARM, CarryDefIsUsed]> {
460 let Defs = [CPSR];
Evan Cheng8de898a2009-06-26 00:19:44 +0000461 }
Evan Cheng62674222009-06-25 23:34:10 +0000462 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000463 DPFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000464 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
465 Requires<[IsARM, CarryDefIsUsed]> {
466 let Defs = [CPSR];
Evan Cheng8de898a2009-06-26 00:19:44 +0000467 }
Evan Cheng62674222009-06-25 23:34:10 +0000468 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng1e249e32009-06-25 20:59:23 +0000469 DPSoRegFrm, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000470 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
471 Requires<[IsARM, CarryDefIsUsed]> {
472 let Defs = [CPSR];
Evan Cheng8de898a2009-06-26 00:19:44 +0000473 }
Evan Cheng071a2792007-09-11 19:55:27 +0000474}
Evan Chengc85e8322007-07-05 07:13:32 +0000475}
476
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000477//===----------------------------------------------------------------------===//
478// Instructions
479//===----------------------------------------------------------------------===//
480
Evan Chenga8e29892007-01-19 07:51:42 +0000481//===----------------------------------------------------------------------===//
482// Miscellaneous Instructions.
483//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000484
Evan Chenga8e29892007-01-19 07:51:42 +0000485/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
486/// the function. The first operand is the ID# for this instruction, the second
487/// is the index into the MachineConstantPool that this is, the third is the
488/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000489let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000490def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000491PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000492 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000493 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000494
Evan Cheng071a2792007-09-11 19:55:27 +0000495let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000496def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000497PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
498 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000499 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000500
Evan Chenga8e29892007-01-19 07:51:42 +0000501def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000502PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000503 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000504 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000505}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000506
Evan Chenga8e29892007-01-19 07:51:42 +0000507def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000508PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000509 ".loc $file, $line, $col",
510 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000511
Evan Cheng12c3a532008-11-06 17:48:05 +0000512
513// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000514let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000515def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000516 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000517 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000518
Evan Cheng325474e2008-01-07 23:56:57 +0000519let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000520let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000521def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000522 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000523 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000524
Evan Chengd87293c2008-11-06 08:47:38 +0000525def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000526 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000527 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
528
Evan Chengd87293c2008-11-06 08:47:38 +0000529def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000530 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000531 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
532
Evan Chengd87293c2008-11-06 08:47:38 +0000533def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000534 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000535 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
536
Evan Chengd87293c2008-11-06 08:47:38 +0000537def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000538 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000539 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
540}
Chris Lattner13c63102008-01-06 05:55:01 +0000541let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000542def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000543 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000544 [(store GPR:$src, addrmodepc:$addr)]>;
545
Evan Chengd87293c2008-11-06 08:47:38 +0000546def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000547 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000548 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
549
Evan Chengd87293c2008-11-06 08:47:38 +0000550def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000551 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000552 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
553}
Evan Cheng12c3a532008-11-06 17:48:05 +0000554} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000555
Evan Chenge07715c2009-06-23 05:25:29 +0000556
557// LEApcrel - Load a pc-relative address into a register without offending the
558// assembler.
559def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
560 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
561 "${:private}PCRELL${:uid}+8))\n"),
562 !strconcat("${:private}PCRELL${:uid}:\n\t",
563 "add$p $dst, pc, #PCRELV${:uid}")),
564 []>;
565
Evan Cheng023dd3f2009-06-24 23:14:45 +0000566def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
567 (ins i32imm:$label, i32imm:$id, pred:$p),
Evan Chenge07715c2009-06-23 05:25:29 +0000568 Pseudo,
569 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
570 "${:private}PCRELL${:uid}+8))\n"),
571 !strconcat("${:private}PCRELL${:uid}:\n\t",
572 "add$p $dst, pc, #PCRELV${:uid}")),
573 []>;
574
Evan Chenga8e29892007-01-19 07:51:42 +0000575//===----------------------------------------------------------------------===//
576// Control Flow Instructions.
577//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000578
Evan Chenga8e29892007-01-19 07:51:42 +0000579let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000580 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000581 let Inst{7-4} = 0b0001;
582 let Inst{19-8} = 0b111111111111;
583 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000584}
Rafael Espindola27185192006-09-29 21:20:16 +0000585
Evan Chenga8e29892007-01-19 07:51:42 +0000586// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000587// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
588// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000589// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng325474e2008-01-07 23:56:57 +0000590let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000591 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000592 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000593 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000594 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000595
Bob Wilson54fc1242009-06-22 21:01:46 +0000596// On non-Darwin platforms R9 is callee-saved.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000597let isCall = 1, Itinerary = IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000598 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000599 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000600 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000601 "bl ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000602 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000603
Evan Cheng12c3a532008-11-06 17:48:05 +0000604 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000605 "bl", " ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000606 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000607
Evan Chenga8e29892007-01-19 07:51:42 +0000608 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000609 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000610 "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000611 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000612 let Inst{7-4} = 0b0011;
613 let Inst{19-8} = 0b111111111111;
614 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000615 }
616
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000617 let Uses = [LR] in {
618 // ARMv4T
Evan Cheng12c3a532008-11-06 17:48:05 +0000619 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
620 "mov lr, pc\n\tbx $func",
Evan Cheng1c83eb32009-07-07 19:16:24 +0000621 [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]> {
622 let Inst{7-4} = 0b0001;
623 let Inst{19-8} = 0b111111111111;
624 let Inst{27-20} = 0b00010010;
625 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000626 }
627}
628
629// On Darwin R9 is call-clobbered.
630let isCall = 1, Itinerary = IIC_Br,
631 Defs = [R0, R1, R2, R3, R9, R12, LR,
632 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
633 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
634 "bl ${func:call}",
635 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
636
637 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
638 "bl", " ${func:call}",
639 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>;
640
641 // ARMv5T and above
642 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
643 "blx $func",
644 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
645 let Inst{7-4} = 0b0011;
646 let Inst{19-8} = 0b111111111111;
647 let Inst{27-20} = 0b00010010;
648 }
649
650 let Uses = [LR] in {
651 // ARMv4T
652 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
653 "mov lr, pc\n\tbx $func",
Evan Cheng1c83eb32009-07-07 19:16:24 +0000654 [(ARMcall_nolink GPR:$func)]>, Requires<[IsDarwin]> {
655 let Inst{7-4} = 0b0001;
656 let Inst{19-8} = 0b111111111111;
657 let Inst{27-20} = 0b00010010;
658 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000659 }
Rafael Espindola35574632006-07-18 17:00:30 +0000660}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000661
Evan Cheng8557c2b2009-06-19 01:51:50 +0000662let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000663 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000664 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000665 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000666 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000667 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000668
Owen Anderson20ab2902007-11-12 07:39:39 +0000669 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000670 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000671 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000672 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
673 let Inst{20} = 0; // S Bit
674 let Inst{24-21} = 0b1101;
675 let Inst{27-26} = {0,0};
Evan Chengaeafca02007-05-16 07:45:54 +0000676 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000677 def BR_JTm : JTI<(outs),
678 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
679 "ldr pc, $target \n$jt",
680 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
681 imm:$id)]> {
682 let Inst{20} = 1; // L bit
683 let Inst{21} = 0; // W bit
684 let Inst{22} = 0; // B bit
685 let Inst{24} = 1; // P bit
686 let Inst{27-26} = {0,1};
Evan Chengeaa91b02007-06-19 01:26:51 +0000687 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000688 def BR_JTadd : JTI<(outs),
689 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
690 "add pc, $target, $idx \n$jt",
691 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
692 imm:$id)]> {
693 let Inst{20} = 0; // S bit
694 let Inst{24-21} = 0b0100;
695 let Inst{27-26} = {0,0};
696 }
697 } // isNotDuplicable = 1, isIndirectBranch = 1
698 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000699
Evan Chengc85e8322007-07-05 07:13:32 +0000700 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
701 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000702 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000703 "b", " $target",
704 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000705}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000706
Evan Chenga8e29892007-01-19 07:51:42 +0000707//===----------------------------------------------------------------------===//
708// Load / store Instructions.
709//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000710
Evan Chenga8e29892007-01-19 07:51:42 +0000711// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000712let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000713def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000714 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000715 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000716
Evan Chengfa775d02007-03-19 07:20:03 +0000717// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000718let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000719def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000720 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000721
Evan Chenga8e29892007-01-19 07:51:42 +0000722// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000723def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000724 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000725 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000726
Evan Cheng148cad82008-11-13 07:34:59 +0000727def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000728 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000729 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000730
Evan Chenga8e29892007-01-19 07:51:42 +0000731// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000732def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000733 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000734 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000735
Evan Cheng148cad82008-11-13 07:34:59 +0000736def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000737 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000738 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000739
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000740let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000741// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000742def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
743 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000744
Evan Chenga8e29892007-01-19 07:51:42 +0000745// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000746def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000747 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000748 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000749
Evan Chengd87293c2008-11-06 08:47:38 +0000750def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000751 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000752 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000753
Evan Chengd87293c2008-11-06 08:47:38 +0000754def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000755 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000756 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000757
Evan Chengd87293c2008-11-06 08:47:38 +0000758def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000759 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000760 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000761
Evan Chengd87293c2008-11-06 08:47:38 +0000762def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000763 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000764 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000765
Evan Chengd87293c2008-11-06 08:47:38 +0000766def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000767 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000768 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000769
Evan Chengd87293c2008-11-06 08:47:38 +0000770def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000771 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000772 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000773
Evan Chengd87293c2008-11-06 08:47:38 +0000774def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000775 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
776 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000777
Evan Chengd87293c2008-11-06 08:47:38 +0000778def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000779 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000780 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000781
Evan Chengd87293c2008-11-06 08:47:38 +0000782def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000783 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Cheng31926a72009-07-02 01:30:04 +0000784 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000785}
Evan Chenga8e29892007-01-19 07:51:42 +0000786
787// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000788def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000789 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000790 [(store GPR:$src, addrmode2:$addr)]>;
791
792// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000793def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000794 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000795 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
796
Evan Cheng148cad82008-11-13 07:34:59 +0000797def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000798 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000799 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
800
801// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000802let mayStore = 1 in
Evan Cheng358dec52009-06-15 08:28:29 +0000803def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
804 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000805
806// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000807def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000808 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000809 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000810 [(set GPR:$base_wb,
811 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
812
Evan Chengd87293c2008-11-06 08:47:38 +0000813def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000814 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000815 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000816 [(set GPR:$base_wb,
817 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
818
Evan Chengd87293c2008-11-06 08:47:38 +0000819def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000820 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000821 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000822 [(set GPR:$base_wb,
823 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
824
Evan Chengd87293c2008-11-06 08:47:38 +0000825def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000826 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000827 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000828 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
829 GPR:$base, am3offset:$offset))]>;
830
Evan Chengd87293c2008-11-06 08:47:38 +0000831def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000832 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000833 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000834 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
835 GPR:$base, am2offset:$offset))]>;
836
Evan Chengd87293c2008-11-06 08:47:38 +0000837def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000838 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000839 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000840 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
841 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000842
843//===----------------------------------------------------------------------===//
844// Load / store multiple Instructions.
845//
846
Evan Cheng64d80e32007-07-19 01:14:50 +0000847// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000848let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000849def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000850 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000851 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000852 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000853
Chris Lattner2e48a702008-01-06 08:36:04 +0000854let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000855def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000856 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000857 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000858 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000859
860//===----------------------------------------------------------------------===//
861// Move Instructions.
862//
863
Evan Chengcd799b92009-06-12 20:46:18 +0000864let neverHasSideEffects = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000865def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
866 "mov", " $dst, $src", []>, UnaryDP;
867def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
868 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000869
Evan Chengb3379fb2009-02-05 08:42:55 +0000870let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000871def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
872 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000873
Evan Chenga9562552008-11-14 20:09:11 +0000874def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000875 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000876 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000877
878// These aren't really mov instructions, but we have to define them this way
879// due to flag operands.
880
Evan Cheng071a2792007-09-11 19:55:27 +0000881let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000882def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000883 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000884 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000885def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000886 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000887 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000888}
Evan Chenga8e29892007-01-19 07:51:42 +0000889
Evan Chenga8e29892007-01-19 07:51:42 +0000890//===----------------------------------------------------------------------===//
891// Extend Instructions.
892//
893
894// Sign extenders
895
Evan Cheng97f48c32008-11-06 22:15:19 +0000896defm SXTB : AI_unary_rrot<0b01101010,
897 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
898defm SXTH : AI_unary_rrot<0b01101011,
899 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000900
Evan Cheng97f48c32008-11-06 22:15:19 +0000901defm SXTAB : AI_bin_rrot<0b01101010,
902 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
903defm SXTAH : AI_bin_rrot<0b01101011,
904 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000905
906// TODO: SXT(A){B|H}16
907
908// Zero extenders
909
910let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000911defm UXTB : AI_unary_rrot<0b01101110,
912 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
913defm UXTH : AI_unary_rrot<0b01101111,
914 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
915defm UXTB16 : AI_unary_rrot<0b01101100,
916 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000917
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000918def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000919 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000920def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000921 (UXTB16r_rot GPR:$Src, 8)>;
922
Evan Cheng97f48c32008-11-06 22:15:19 +0000923defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000924 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000925defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000926 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000927}
928
Evan Chenga8e29892007-01-19 07:51:42 +0000929// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
930//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000931
Evan Chenga8e29892007-01-19 07:51:42 +0000932// TODO: UXT(A){B|H}16
933
934//===----------------------------------------------------------------------===//
935// Arithmetic Instructions.
936//
937
Jim Grosbach26421962008-10-14 20:36:24 +0000938defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +0000939 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000940defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000941 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000942
Evan Chengc85e8322007-07-05 07:13:32 +0000943// ADD and SUB with 's' bit set.
Evan Cheng1e249e32009-06-25 20:59:23 +0000944defm ADDS : AI1_bin_s_irs<0b0100, "add",
945 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
946defm SUBS : AI1_bin_s_irs<0b0010, "sub",
947 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000948
Evan Cheng62674222009-06-25 23:34:10 +0000949defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +0000950 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +0000951defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
952 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000953
Evan Chengc85e8322007-07-05 07:13:32 +0000954// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000955def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000956 "rsb", " $dst, $a, $b",
957 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
958
Evan Chengedda31c2008-11-05 18:35:52 +0000959def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000960 "rsb", " $dst, $a, $b",
961 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000962
963// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000964let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000965def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000966 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000967 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000968def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000969 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000970 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
971}
Evan Chengc85e8322007-07-05 07:13:32 +0000972
Evan Cheng62674222009-06-25 23:34:10 +0000973let Uses = [CPSR] in {
974def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
975 DPFrm, "rsc", " $dst, $a, $b",
976 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
977 Requires<[IsARM, CarryDefIsUnused]>;
978def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
979 DPSoRegFrm, "rsc", " $dst, $a, $b",
980 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
981 Requires<[IsARM, CarryDefIsUnused]>;
982}
983
984// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +0000985let Defs = [CPSR], Uses = [CPSR] in {
986def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
987 DPFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000988 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
989 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng1e249e32009-06-25 20:59:23 +0000990def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
991 DPSoRegFrm, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000992 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
993 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000994}
Evan Cheng2c614c52007-06-06 10:17:05 +0000995
Evan Chenga8e29892007-01-19 07:51:42 +0000996// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
997def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
998 (SUBri GPR:$src, so_imm_neg:$imm)>;
999
1000//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1001// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1002//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1003// (SBCri GPR:$src, so_imm_neg:$imm)>;
1004
1005// Note: These are implemented in C++ code, because they have to generate
1006// ADD/SUBrs instructions, which use a complex pattern that a xform function
1007// cannot produce.
1008// (mul X, 2^n+1) -> (add (X << n), X)
1009// (mul X, 2^n-1) -> (rsb X, (X << n))
1010
1011
1012//===----------------------------------------------------------------------===//
1013// Bitwise Instructions.
1014//
1015
Jim Grosbach26421962008-10-14 20:36:24 +00001016defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001017 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001018defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001019 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001020defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001021 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001022defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001023 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001024
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001025def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1026 AddrMode1, Size4Bytes, IndexModeNone, DPFrm,
1027 "bfc", " $dst, $imm", "$src = $dst",
1028 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1029 Requires<[IsARM, HasV6T2]> {
1030 let Inst{27-21} = 0b0111110;
1031 let Inst{6-0} = 0b0011111;
1032}
1033
Evan Chengedda31c2008-11-05 18:35:52 +00001034def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
1035 "mvn", " $dst, $src",
1036 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1037def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
1038 "mvn", " $dst, $src",
1039 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +00001040let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +00001041def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1042 "mvn", " $dst, $imm",
1043 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001044
1045def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1046 (BICri GPR:$src, so_imm_not:$imm)>;
1047
1048//===----------------------------------------------------------------------===//
1049// Multiply Instructions.
1050//
1051
Evan Cheng8de898a2009-06-26 00:19:44 +00001052let isCommutable = 1 in
Evan Chengfbc9d412008-11-06 01:21:28 +00001053def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +00001054 "mul", " $dst, $a, $b",
1055 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001056
Evan Chengfbc9d412008-11-06 01:21:28 +00001057def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +00001058 "mla", " $dst, $a, $b, $c",
1059 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001060
Evan Chengedcbada2009-07-06 22:05:45 +00001061def MLS : AMul1I <0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1062 "mls", " $dst, $a, $b, $c",
1063 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1064 Requires<[IsARM, HasV6T2]>;
1065
Evan Chenga8e29892007-01-19 07:51:42 +00001066// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001067let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001068let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001069def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
1070 (ins GPR:$a, GPR:$b),
1071 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001072
Evan Chengfbc9d412008-11-06 01:21:28 +00001073def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
1074 (ins GPR:$a, GPR:$b),
1075 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001076}
Evan Chenga8e29892007-01-19 07:51:42 +00001077
1078// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001079def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
1080 (ins GPR:$a, GPR:$b),
1081 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001082
Evan Chengfbc9d412008-11-06 01:21:28 +00001083def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
1084 (ins GPR:$a, GPR:$b),
1085 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001086
Evan Chengfbc9d412008-11-06 01:21:28 +00001087def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
1088 (ins GPR:$a, GPR:$b),
1089 "umaal", " $ldst, $hdst, $a, $b", []>,
1090 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001091} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001092
1093// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001094def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +00001095 "smmul", " $dst, $a, $b",
1096 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001097 Requires<[IsARM, HasV6]> {
1098 let Inst{7-4} = 0b0001;
1099 let Inst{15-12} = 0b1111;
1100}
Evan Cheng13ab0202007-07-10 18:08:01 +00001101
Evan Chengfbc9d412008-11-06 01:21:28 +00001102def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +00001103 "smmla", " $dst, $a, $b, $c",
1104 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001105 Requires<[IsARM, HasV6]> {
1106 let Inst{7-4} = 0b0001;
1107}
Evan Chenga8e29892007-01-19 07:51:42 +00001108
1109
Evan Chengfbc9d412008-11-06 01:21:28 +00001110def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +00001111 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001112 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001113 Requires<[IsARM, HasV6]> {
1114 let Inst{7-4} = 0b1101;
1115}
Evan Chenga8e29892007-01-19 07:51:42 +00001116
Raul Herbster37fb5b12007-08-30 23:25:47 +00001117multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001118 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001119 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001120 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1121 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001122 Requires<[IsARM, HasV5TE]> {
1123 let Inst{5} = 0;
1124 let Inst{6} = 0;
1125 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001126
Evan Chengeb4f52e2008-11-06 03:35:07 +00001127 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001128 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001129 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001130 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001131 Requires<[IsARM, HasV5TE]> {
1132 let Inst{5} = 0;
1133 let Inst{6} = 1;
1134 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001135
Evan Chengeb4f52e2008-11-06 03:35:07 +00001136 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001137 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001138 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001139 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001140 Requires<[IsARM, HasV5TE]> {
1141 let Inst{5} = 1;
1142 let Inst{6} = 0;
1143 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001144
Evan Chengeb4f52e2008-11-06 03:35:07 +00001145 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001146 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001147 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1148 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001149 Requires<[IsARM, HasV5TE]> {
1150 let Inst{5} = 1;
1151 let Inst{6} = 1;
1152 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001153
Evan Chengeb4f52e2008-11-06 03:35:07 +00001154 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001155 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001156 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001157 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001158 Requires<[IsARM, HasV5TE]> {
1159 let Inst{5} = 1;
1160 let Inst{6} = 0;
1161 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001162
Evan Chengeb4f52e2008-11-06 03:35:07 +00001163 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001164 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001165 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001166 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001167 Requires<[IsARM, HasV5TE]> {
1168 let Inst{5} = 1;
1169 let Inst{6} = 1;
1170 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001171}
1172
Raul Herbster37fb5b12007-08-30 23:25:47 +00001173
1174multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001175 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001176 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001177 [(set GPR:$dst, (add GPR:$acc,
1178 (opnode (sext_inreg GPR:$a, i16),
1179 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001180 Requires<[IsARM, HasV5TE]> {
1181 let Inst{5} = 0;
1182 let Inst{6} = 0;
1183 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001184
Evan Chengeb4f52e2008-11-06 03:35:07 +00001185 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001186 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001187 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001188 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001189 Requires<[IsARM, HasV5TE]> {
1190 let Inst{5} = 0;
1191 let Inst{6} = 1;
1192 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001193
Evan Chengeb4f52e2008-11-06 03:35:07 +00001194 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001195 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001196 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001197 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001198 Requires<[IsARM, HasV5TE]> {
1199 let Inst{5} = 1;
1200 let Inst{6} = 0;
1201 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001202
Evan Chengeb4f52e2008-11-06 03:35:07 +00001203 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001204 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001205 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1206 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001207 Requires<[IsARM, HasV5TE]> {
1208 let Inst{5} = 1;
1209 let Inst{6} = 1;
1210 }
Evan Chenga8e29892007-01-19 07:51:42 +00001211
Evan Chengeb4f52e2008-11-06 03:35:07 +00001212 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001213 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001214 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001215 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001216 Requires<[IsARM, HasV5TE]> {
1217 let Inst{5} = 0;
1218 let Inst{6} = 0;
1219 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001220
Evan Chengeb4f52e2008-11-06 03:35:07 +00001221 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001222 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001223 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001224 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001225 Requires<[IsARM, HasV5TE]> {
1226 let Inst{5} = 0;
1227 let Inst{6} = 1;
1228 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001229}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001230
Raul Herbster37fb5b12007-08-30 23:25:47 +00001231defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1232defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001233
Evan Chenga8e29892007-01-19 07:51:42 +00001234// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1235// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001236
Evan Chenga8e29892007-01-19 07:51:42 +00001237//===----------------------------------------------------------------------===//
1238// Misc. Arithmetic Instructions.
1239//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001240
Evan Cheng8b59db32008-11-07 01:41:35 +00001241def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001242 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001243 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1244 let Inst{7-4} = 0b0001;
1245 let Inst{11-8} = 0b1111;
1246 let Inst{19-16} = 0b1111;
1247}
Rafael Espindola199dd672006-10-17 13:13:23 +00001248
Evan Cheng8b59db32008-11-07 01:41:35 +00001249def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001250 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001251 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1252 let Inst{7-4} = 0b0011;
1253 let Inst{11-8} = 0b1111;
1254 let Inst{19-16} = 0b1111;
1255}
Rafael Espindola199dd672006-10-17 13:13:23 +00001256
Evan Cheng8b59db32008-11-07 01:41:35 +00001257def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001258 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001259 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001260 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1261 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1262 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1263 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001264 Requires<[IsARM, HasV6]> {
1265 let Inst{7-4} = 0b1011;
1266 let Inst{11-8} = 0b1111;
1267 let Inst{19-16} = 0b1111;
1268}
Rafael Espindola27185192006-09-29 21:20:16 +00001269
Evan Cheng8b59db32008-11-07 01:41:35 +00001270def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001271 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001272 [(set GPR:$dst,
1273 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001274 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1275 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001276 Requires<[IsARM, HasV6]> {
1277 let Inst{7-4} = 0b1011;
1278 let Inst{11-8} = 0b1111;
1279 let Inst{19-16} = 0b1111;
1280}
Rafael Espindola27185192006-09-29 21:20:16 +00001281
Evan Cheng8b59db32008-11-07 01:41:35 +00001282def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1283 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1284 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001285 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1286 (and (shl GPR:$src2, (i32 imm:$shamt)),
1287 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001288 Requires<[IsARM, HasV6]> {
1289 let Inst{6-4} = 0b001;
1290}
Rafael Espindola27185192006-09-29 21:20:16 +00001291
Evan Chenga8e29892007-01-19 07:51:42 +00001292// Alternate cases for PKHBT where identities eliminate some nodes.
1293def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1294 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1295def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1296 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001297
Rafael Espindolaa2845842006-10-05 16:48:49 +00001298
Evan Cheng8b59db32008-11-07 01:41:35 +00001299def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1300 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1301 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001302 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1303 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001304 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1305 let Inst{6-4} = 0b101;
1306}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001307
Evan Chenga8e29892007-01-19 07:51:42 +00001308// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1309// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001310def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001311 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1312def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1313 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1314 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001315
Evan Chenga8e29892007-01-19 07:51:42 +00001316//===----------------------------------------------------------------------===//
1317// Comparison Instructions...
1318//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001319
Jim Grosbach26421962008-10-14 20:36:24 +00001320defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001321 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001322defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001323 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001324
Evan Chenga8e29892007-01-19 07:51:42 +00001325// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001326defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001327 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001328defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001329 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001330
David Goodwinc0309b42009-06-29 15:33:01 +00001331defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1332 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1333defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1334 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001335
1336def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1337 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001338
David Goodwinc0309b42009-06-29 15:33:01 +00001339def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001340 (CMNri GPR:$src, so_imm_neg:$imm)>;
1341
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001342
Evan Chenga8e29892007-01-19 07:51:42 +00001343// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001344// FIXME: should be able to write a pattern for ARMcmov, but can't use
1345// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001346def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001347 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001348 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001349 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001350
Evan Chengd87293c2008-11-06 08:47:38 +00001351def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1352 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001353 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001354 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001355 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001356
Evan Chengd87293c2008-11-06 08:47:38 +00001357def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1358 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001359 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001360 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001361 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001362
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001363
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001364//===----------------------------------------------------------------------===//
1365// TLS Instructions
1366//
1367
1368// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001369let isCall = 1,
1370 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001371 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001372 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001373 [(set R0, ARMthread_pointer)]>;
1374}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001375
Evan Chenga8e29892007-01-19 07:51:42 +00001376//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001377// SJLJ Exception handling intrinsics
Jim Grosbachf9570122009-05-14 00:46:35 +00001378// eh_sjlj_setjmp() is a three instruction sequence to store the return
1379// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001380// Since by its nature we may be coming from some other function to get
1381// here, and we're using the stack frame for the containing function to
1382// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001383// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001384// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001385// except for our own input by listing the relevant registers in Defs. By
1386// doing so, we also cause the prologue/epilogue code to actively preserve
1387// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001388let Defs =
1389 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1390 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001391 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbach0e0da732009-05-12 23:59:14 +00001392 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1393 "add r0, pc, #4\n\t"
1394 "str r0, [$src, #+4]\n\t"
Jim Grosbachf9570122009-05-14 00:46:35 +00001395 "mov r0, #0 @ eh_setjmp", "",
1396 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001397}
1398
1399//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001400// Non-Instruction Patterns
1401//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001402
Evan Chenga8e29892007-01-19 07:51:42 +00001403// ConstantPool, GlobalAddress, and JumpTable
1404def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1405def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1406def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001407 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001408
Evan Chenga8e29892007-01-19 07:51:42 +00001409// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001410
Evan Chenga8e29892007-01-19 07:51:42 +00001411// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001412let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001413def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001414 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001415 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001416
Evan Chenga8e29892007-01-19 07:51:42 +00001417def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1418 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1419 (so_imm2part_2 imm:$RHS))>;
1420def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1421 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1422 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001423
Evan Chenga8e29892007-01-19 07:51:42 +00001424// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001425
Rafael Espindola24357862006-10-19 17:05:03 +00001426
Evan Chenga8e29892007-01-19 07:51:42 +00001427// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001428def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
1429 Requires<[IsNotDarwin]>;
1430def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
1431 Requires<[IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001432
Evan Chenga8e29892007-01-19 07:51:42 +00001433// zextload i1 -> zextload i8
1434def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001435
Evan Chenga8e29892007-01-19 07:51:42 +00001436// extload -> zextload
1437def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1438def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1439def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001440
Evan Cheng83b5cf02008-11-05 23:22:34 +00001441def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1442def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1443
Evan Cheng34b12d22007-01-19 20:27:35 +00001444// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001445def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1446 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001447 (SMULBB GPR:$a, GPR:$b)>;
1448def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1449 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001450def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1451 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001452 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001453def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001454 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001455def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1456 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001457 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001458def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001459 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001460def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1461 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001462 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001463def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001464 (SMULWB GPR:$a, GPR:$b)>;
1465
1466def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001467 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1468 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001469 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1470def : ARMV5TEPat<(add GPR:$acc,
1471 (mul sext_16_node:$a, sext_16_node:$b)),
1472 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1473def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001474 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1475 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001476 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1477def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001478 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001479 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1480def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001481 (mul (sra GPR:$a, (i32 16)),
1482 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001483 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1484def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001485 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001486 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1487def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001488 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1489 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001490 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1491def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001492 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001493 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1494
Evan Chenga8e29892007-01-19 07:51:42 +00001495//===----------------------------------------------------------------------===//
1496// Thumb Support
1497//
1498
1499include "ARMInstrThumb.td"
1500
1501//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001502// Thumb2 Support
1503//
1504
1505include "ARMInstrThumb2.td"
1506
1507//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001508// Floating Point Support
1509//
1510
1511include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001512
1513//===----------------------------------------------------------------------===//
1514// Advanced SIMD (NEON) Support
1515//
1516
1517include "ARMInstrNEON.td"