blob: a4471000b0c9dd9a7418b890bf459a4fd910246a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000023#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000024#include "llvm/CallingConv.h"
25#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000026#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000027#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000028#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000030#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000038#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000040#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000041#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042using namespace llvm;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000048static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000049 CCValAssign::LocInfo &LocInfo,
50 ISD::ArgFlagsTy &ArgFlags,
51 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000052static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000053 CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags,
55 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000056static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000057 CCValAssign::LocInfo &LocInfo,
58 ISD::ArgFlagsTy &ArgFlags,
59 CCState &State);
60
Owen Andersone50ed302009-08-10 22:56:29 +000061void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
62 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000063 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000064 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000065 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
66 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000067
Owen Anderson70671842009-08-10 20:18:46 +000068 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000069 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000070 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000071 }
72
Owen Andersone50ed302009-08-10 22:56:29 +000073 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000074 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000076 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000077 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
78 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
79 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
80 setOperationAction(ISD::SCALAR_TO_VECTOR, VT.getSimpleVT(), Custom);
81 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000082 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000083 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
84 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
85 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000086 }
87
88 // Promote all bit-wise operations.
89 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000090 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000091 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
92 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000093 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000094 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000095 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000096 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000097 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000098 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000099 }
100}
101
Owen Andersone50ed302009-08-10 22:56:29 +0000102void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000105}
106
Owen Andersone50ed302009-08-10 22:56:29 +0000107void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110}
111
Chris Lattnerf0144122009-07-28 03:13:23 +0000112static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
113 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000114 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000115 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000116}
117
Evan Chenga8e29892007-01-19 07:51:42 +0000118ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000119 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000120 Subtarget = &TM.getSubtarget<ARMSubtarget>();
121
Evan Chengb1df8f22007-04-27 08:15:43 +0000122 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000123 // Uses VFP for Thumb libfuncs if available.
124 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
125 // Single-precision floating-point arithmetic.
126 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
127 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
128 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
129 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000130
Evan Chengb1df8f22007-04-27 08:15:43 +0000131 // Double-precision floating-point arithmetic.
132 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
133 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
134 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
135 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000136
Evan Chengb1df8f22007-04-27 08:15:43 +0000137 // Single-precision comparisons.
138 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
139 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
140 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
141 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
142 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
143 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
144 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
145 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000146
Evan Chengb1df8f22007-04-27 08:15:43 +0000147 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
148 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
149 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
150 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
151 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
152 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
153 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
154 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Double-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
158 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
159 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
160 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
161 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
162 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
163 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
164 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Floating-point to integer conversions.
176 // i64 conversions are done via library routines even when generating VFP
177 // instructions, so use the same ones.
178 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
179 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
180 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
181 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 // Conversions between floating types.
184 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
185 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
186
187 // Integer to floating-point conversions.
188 // i64 conversions are done via library routines even when generating VFP
189 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000190 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
191 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
193 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
194 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
195 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
196 }
Evan Chenga8e29892007-01-19 07:51:42 +0000197 }
198
Bob Wilson2f954612009-05-22 17:38:41 +0000199 // These libcalls are not available in 32-bit.
200 setLibcallName(RTLIB::SHL_I128, 0);
201 setLibcallName(RTLIB::SRL_I128, 0);
202 setLibcallName(RTLIB::SRA_I128, 0);
203
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000204 // Libcalls should use the AAPCS base standard ABI, even if hard float
205 // is in effect, as per the ARM RTABI specification, section 4.1.2.
206 if (Subtarget->isAAPCS_ABI()) {
207 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
208 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
209 CallingConv::ARM_AAPCS);
210 }
211 }
212
David Goodwinf1daf7d2009-07-08 23:10:31 +0000213 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000215 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000217 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
219 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000220
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000222 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000223
224 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 addDRTypeForNEON(MVT::v2f32);
226 addDRTypeForNEON(MVT::v8i8);
227 addDRTypeForNEON(MVT::v4i16);
228 addDRTypeForNEON(MVT::v2i32);
229 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000230
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addQRTypeForNEON(MVT::v4f32);
232 addQRTypeForNEON(MVT::v2f64);
233 addQRTypeForNEON(MVT::v16i8);
234 addQRTypeForNEON(MVT::v8i16);
235 addQRTypeForNEON(MVT::v4i32);
236 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000237
238 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
239 setTargetDAGCombine(ISD::SHL);
240 setTargetDAGCombine(ISD::SRL);
241 setTargetDAGCombine(ISD::SRA);
242 setTargetDAGCombine(ISD::SIGN_EXTEND);
243 setTargetDAGCombine(ISD::ZERO_EXTEND);
244 setTargetDAGCombine(ISD::ANY_EXTEND);
245 }
246
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000247 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000248
249 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000251
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000252 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000254
Evan Chenga8e29892007-01-19 07:51:42 +0000255 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000256 if (!Subtarget->isThumb1Only()) {
257 for (unsigned im = (unsigned)ISD::PRE_INC;
258 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 setIndexedLoadAction(im, MVT::i1, Legal);
260 setIndexedLoadAction(im, MVT::i8, Legal);
261 setIndexedLoadAction(im, MVT::i16, Legal);
262 setIndexedLoadAction(im, MVT::i32, Legal);
263 setIndexedStoreAction(im, MVT::i1, Legal);
264 setIndexedStoreAction(im, MVT::i8, Legal);
265 setIndexedStoreAction(im, MVT::i16, Legal);
266 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000267 }
Evan Chenga8e29892007-01-19 07:51:42 +0000268 }
269
270 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000271 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::MUL, MVT::i64, Expand);
273 setOperationAction(ISD::MULHU, MVT::i32, Expand);
274 setOperationAction(ISD::MULHS, MVT::i32, Expand);
275 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
276 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::MUL, MVT::i64, Expand);
279 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000280 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000282 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
284 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
285 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
286 setOperationAction(ISD::SRL, MVT::i64, Custom);
287 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000288
289 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::ROTL, MVT::i32, Expand);
291 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
292 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000293 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000295
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000296 // Only ARMv6 has BSWAP.
297 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000299
Evan Chenga8e29892007-01-19 07:51:42 +0000300 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SDIV, MVT::i32, Expand);
302 setOperationAction(ISD::UDIV, MVT::i32, Expand);
303 setOperationAction(ISD::SREM, MVT::i32, Expand);
304 setOperationAction(ISD::UREM, MVT::i32, Expand);
305 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
306 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000307
Evan Chenga8e29892007-01-19 07:51:42 +0000308 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
310 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000311
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
313 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
314 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
315 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Evan Chenga8e29892007-01-19 07:51:42 +0000317 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::VASTART, MVT::Other, Custom);
319 setOperationAction(ISD::VAARG, MVT::Other, Expand);
320 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
321 setOperationAction(ISD::VAEND, MVT::Other, Expand);
322 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
323 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000324 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
325 // FIXME: Shouldn't need this, since no register is used, but the legalizer
326 // doesn't yet know how to not do that for SjLj.
327 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000328 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000330 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
332 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Evan Chengd27c9fc2009-07-03 01:43:10 +0000334 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
336 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000337 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000339
David Goodwinf1daf7d2009-07-08 23:10:31 +0000340 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000341 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000343
344 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
346 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
347 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000348
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SETCC, MVT::i32, Expand);
350 setOperationAction(ISD::SETCC, MVT::f32, Expand);
351 setOperationAction(ISD::SETCC, MVT::f64, Expand);
352 setOperationAction(ISD::SELECT, MVT::i32, Expand);
353 setOperationAction(ISD::SELECT, MVT::f32, Expand);
354 setOperationAction(ISD::SELECT, MVT::f64, Expand);
355 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
356 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
357 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
360 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
361 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
362 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
363 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000364
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000365 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::FSIN, MVT::f64, Expand);
367 setOperationAction(ISD::FSIN, MVT::f32, Expand);
368 setOperationAction(ISD::FCOS, MVT::f32, Expand);
369 setOperationAction(ISD::FCOS, MVT::f64, Expand);
370 setOperationAction(ISD::FREM, MVT::f64, Expand);
371 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000372 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
374 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000375 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::FPOW, MVT::f64, Expand);
377 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000378
Evan Chenga8e29892007-01-19 07:51:42 +0000379 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000380 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
382 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
383 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
384 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000385 }
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000387 // We have target-specific dag combine patterns for the following nodes:
388 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000389 setTargetDAGCombine(ISD::ADD);
390 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000391
Evan Chenga8e29892007-01-19 07:51:42 +0000392 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000393 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000394 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000395 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000396
Evan Cheng8557c2b2009-06-19 01:51:50 +0000397 if (!Subtarget->isThumb()) {
398 // Use branch latency information to determine if-conversion limits.
Evan Chengb1019482009-06-19 07:06:07 +0000399 // FIXME: If-converter should use instruction latency of the branch being
400 // eliminated to compute the threshold. For ARMv6, the branch "latency"
401 // varies depending on whether it's dynamically or statically predicted
402 // and on whether the destination is in the prefetch buffer.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000403 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
404 const InstrItineraryData &InstrItins = Subtarget->getInstrItineraryData();
Evan Cheng7a42b082009-06-19 06:56:26 +0000405 unsigned Latency= InstrItins.getLatency(TII->get(ARM::Bcc).getSchedClass());
Evan Cheng8557c2b2009-06-19 01:51:50 +0000406 if (Latency > 1) {
407 setIfCvtBlockSizeLimit(Latency-1);
408 if (Latency > 2)
409 setIfCvtDupBlockSizeLimit(Latency-2);
410 } else {
411 setIfCvtBlockSizeLimit(10);
412 setIfCvtDupBlockSizeLimit(2);
413 }
414 }
415
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000416 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000417 // Do not enable CodePlacementOpt for now: it currently runs after the
418 // ARMConstantIslandPass and messes up branch relaxation and placement
419 // of constant islands.
420 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000421}
422
Evan Chenga8e29892007-01-19 07:51:42 +0000423const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
424 switch (Opcode) {
425 default: return 0;
426 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000427 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
428 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000429 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000430 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
431 case ARMISD::tCALL: return "ARMISD::tCALL";
432 case ARMISD::BRCOND: return "ARMISD::BRCOND";
433 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000434 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000435 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
436 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
437 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000438 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000439 case ARMISD::CMPFP: return "ARMISD::CMPFP";
440 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
441 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
442 case ARMISD::CMOV: return "ARMISD::CMOV";
443 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000444
Evan Chenga8e29892007-01-19 07:51:42 +0000445 case ARMISD::FTOSI: return "ARMISD::FTOSI";
446 case ARMISD::FTOUI: return "ARMISD::FTOUI";
447 case ARMISD::SITOF: return "ARMISD::SITOF";
448 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000449
450 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
451 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
452 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000453
Evan Chenga8e29892007-01-19 07:51:42 +0000454 case ARMISD::FMRRD: return "ARMISD::FMRRD";
455 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000456
457 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000458
Evan Cheng86198642009-08-07 00:34:42 +0000459 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
460
Bob Wilson5bafff32009-06-22 23:27:02 +0000461 case ARMISD::VCEQ: return "ARMISD::VCEQ";
462 case ARMISD::VCGE: return "ARMISD::VCGE";
463 case ARMISD::VCGEU: return "ARMISD::VCGEU";
464 case ARMISD::VCGT: return "ARMISD::VCGT";
465 case ARMISD::VCGTU: return "ARMISD::VCGTU";
466 case ARMISD::VTST: return "ARMISD::VTST";
467
468 case ARMISD::VSHL: return "ARMISD::VSHL";
469 case ARMISD::VSHRs: return "ARMISD::VSHRs";
470 case ARMISD::VSHRu: return "ARMISD::VSHRu";
471 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
472 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
473 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
474 case ARMISD::VSHRN: return "ARMISD::VSHRN";
475 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
476 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
477 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
478 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
479 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
480 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
481 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
482 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
483 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
484 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
485 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
486 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
487 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
488 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000489 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000490 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsona599bff2009-08-04 00:36:16 +0000491 case ARMISD::VLD2D: return "ARMISD::VLD2D";
492 case ARMISD::VLD3D: return "ARMISD::VLD3D";
493 case ARMISD::VLD4D: return "ARMISD::VLD4D";
Bob Wilsonb36ec862009-08-06 18:47:44 +0000494 case ARMISD::VST2D: return "ARMISD::VST2D";
495 case ARMISD::VST3D: return "ARMISD::VST3D";
496 case ARMISD::VST4D: return "ARMISD::VST4D";
Bob Wilsond8e17572009-08-12 22:31:50 +0000497 case ARMISD::VREV64: return "ARMISD::VREV64";
498 case ARMISD::VREV32: return "ARMISD::VREV32";
499 case ARMISD::VREV16: return "ARMISD::VREV16";
Evan Chenga8e29892007-01-19 07:51:42 +0000500 }
501}
502
Bill Wendlingb4202b82009-07-01 18:50:55 +0000503/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000504unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
505 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
506}
507
Evan Chenga8e29892007-01-19 07:51:42 +0000508//===----------------------------------------------------------------------===//
509// Lowering Code
510//===----------------------------------------------------------------------===//
511
Evan Chenga8e29892007-01-19 07:51:42 +0000512/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
513static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
514 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000515 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000516 case ISD::SETNE: return ARMCC::NE;
517 case ISD::SETEQ: return ARMCC::EQ;
518 case ISD::SETGT: return ARMCC::GT;
519 case ISD::SETGE: return ARMCC::GE;
520 case ISD::SETLT: return ARMCC::LT;
521 case ISD::SETLE: return ARMCC::LE;
522 case ISD::SETUGT: return ARMCC::HI;
523 case ISD::SETUGE: return ARMCC::HS;
524 case ISD::SETULT: return ARMCC::LO;
525 case ISD::SETULE: return ARMCC::LS;
526 }
527}
528
529/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
530/// returns true if the operands should be inverted to form the proper
531/// comparison.
532static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
533 ARMCC::CondCodes &CondCode2) {
534 bool Invert = false;
535 CondCode2 = ARMCC::AL;
536 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000537 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000538 case ISD::SETEQ:
539 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
540 case ISD::SETGT:
541 case ISD::SETOGT: CondCode = ARMCC::GT; break;
542 case ISD::SETGE:
543 case ISD::SETOGE: CondCode = ARMCC::GE; break;
544 case ISD::SETOLT: CondCode = ARMCC::MI; break;
545 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
546 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
547 case ISD::SETO: CondCode = ARMCC::VC; break;
548 case ISD::SETUO: CondCode = ARMCC::VS; break;
549 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
550 case ISD::SETUGT: CondCode = ARMCC::HI; break;
551 case ISD::SETUGE: CondCode = ARMCC::PL; break;
552 case ISD::SETLT:
553 case ISD::SETULT: CondCode = ARMCC::LT; break;
554 case ISD::SETLE:
555 case ISD::SETULE: CondCode = ARMCC::LE; break;
556 case ISD::SETNE:
557 case ISD::SETUNE: CondCode = ARMCC::NE; break;
558 }
559 return Invert;
560}
561
Bob Wilson1f595bb2009-04-17 19:07:39 +0000562//===----------------------------------------------------------------------===//
563// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000564//===----------------------------------------------------------------------===//
565
566#include "ARMGenCallingConv.inc"
567
568// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000569static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000570 CCValAssign::LocInfo &LocInfo,
571 CCState &State, bool CanFail) {
572 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
573
574 // Try to get the first register.
575 if (unsigned Reg = State.AllocateReg(RegList, 4))
576 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
577 else {
578 // For the 2nd half of a v2f64, do not fail.
579 if (CanFail)
580 return false;
581
582 // Put the whole thing on the stack.
583 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
584 State.AllocateStack(8, 4),
585 LocVT, LocInfo));
586 return true;
587 }
588
589 // Try to get the second register.
590 if (unsigned Reg = State.AllocateReg(RegList, 4))
591 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
592 else
593 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
594 State.AllocateStack(4, 4),
595 LocVT, LocInfo));
596 return true;
597}
598
Owen Andersone50ed302009-08-10 22:56:29 +0000599static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000600 CCValAssign::LocInfo &LocInfo,
601 ISD::ArgFlagsTy &ArgFlags,
602 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000603 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
604 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000606 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
607 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000608 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000609}
610
611// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000612static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000613 CCValAssign::LocInfo &LocInfo,
614 CCState &State, bool CanFail) {
615 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
616 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
617
618 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
619 if (Reg == 0) {
620 // For the 2nd half of a v2f64, do not just fail.
621 if (CanFail)
622 return false;
623
624 // Put the whole thing on the stack.
625 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
626 State.AllocateStack(8, 8),
627 LocVT, LocInfo));
628 return true;
629 }
630
631 unsigned i;
632 for (i = 0; i < 2; ++i)
633 if (HiRegList[i] == Reg)
634 break;
635
636 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
637 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
638 LocVT, LocInfo));
639 return true;
640}
641
Owen Andersone50ed302009-08-10 22:56:29 +0000642static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000643 CCValAssign::LocInfo &LocInfo,
644 ISD::ArgFlagsTy &ArgFlags,
645 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000646 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
647 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000649 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
650 return false;
651 return true; // we handled it
652}
653
Owen Andersone50ed302009-08-10 22:56:29 +0000654static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000655 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000656 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
657 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
658
Bob Wilsone65586b2009-04-17 20:40:45 +0000659 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
660 if (Reg == 0)
661 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000662
Bob Wilsone65586b2009-04-17 20:40:45 +0000663 unsigned i;
664 for (i = 0; i < 2; ++i)
665 if (HiRegList[i] == Reg)
666 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000667
Bob Wilson5bafff32009-06-22 23:27:02 +0000668 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000669 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000670 LocVT, LocInfo));
671 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000672}
673
Owen Andersone50ed302009-08-10 22:56:29 +0000674static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000675 CCValAssign::LocInfo &LocInfo,
676 ISD::ArgFlagsTy &ArgFlags,
677 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000678 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
679 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000681 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000682 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000683}
684
Owen Andersone50ed302009-08-10 22:56:29 +0000685static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000686 CCValAssign::LocInfo &LocInfo,
687 ISD::ArgFlagsTy &ArgFlags,
688 CCState &State) {
689 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
690 State);
691}
692
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000693/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
694/// given CallingConvention value.
695CCAssignFn *ARMTargetLowering::CCAssignFnForNode(unsigned CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000696 bool Return,
697 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000698 switch (CC) {
699 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000700 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000701 case CallingConv::C:
702 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000703 // Use target triple & subtarget features to do actual dispatch.
704 if (Subtarget->isAAPCS_ABI()) {
705 if (Subtarget->hasVFP2() &&
706 FloatABIType == FloatABI::Hard && !isVarArg)
707 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
708 else
709 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
710 } else
711 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000712 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000713 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000714 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000715 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000716 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000717 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000718 }
719}
720
Dan Gohman98ca4f22009-08-05 01:29:28 +0000721/// LowerCallResult - Lower the result values of a call into the
722/// appropriate copies out of appropriate physical registers.
723SDValue
724ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
725 unsigned CallConv, bool isVarArg,
726 const SmallVectorImpl<ISD::InputArg> &Ins,
727 DebugLoc dl, SelectionDAG &DAG,
728 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000729
Bob Wilson1f595bb2009-04-17 19:07:39 +0000730 // Assign locations to each value returned by this call.
731 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000732 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000733 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000734 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000735 CCAssignFnForNode(CallConv, /* Return*/ true,
736 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000737
738 // Copy all of the result registers out of their specified physreg.
739 for (unsigned i = 0; i != RVLocs.size(); ++i) {
740 CCValAssign VA = RVLocs[i];
741
Bob Wilson80915242009-04-25 00:33:20 +0000742 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000743 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000744 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000746 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000747 Chain = Lo.getValue(1);
748 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000749 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000751 InFlag);
752 Chain = Hi.getValue(1);
753 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000755
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 if (VA.getLocVT() == MVT::v2f64) {
757 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
758 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
759 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000760
761 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000763 Chain = Lo.getValue(1);
764 InFlag = Lo.getValue(2);
765 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000767 Chain = Hi.getValue(1);
768 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
770 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
771 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000772 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000773 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000774 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
775 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000776 Chain = Val.getValue(1);
777 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000778 }
Bob Wilson80915242009-04-25 00:33:20 +0000779
780 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000781 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000782 case CCValAssign::Full: break;
783 case CCValAssign::BCvt:
784 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
785 break;
786 }
787
Dan Gohman98ca4f22009-08-05 01:29:28 +0000788 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000789 }
790
Dan Gohman98ca4f22009-08-05 01:29:28 +0000791 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000792}
793
794/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
795/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000796/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000797/// a byval function parameter.
798/// Sometimes what we are copying is the end of a larger object, the part that
799/// does not fit in registers.
800static SDValue
801CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
802 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
803 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000805 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
806 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
807}
808
Bob Wilsondee46d72009-04-17 20:35:10 +0000809/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000810SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000811ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
812 SDValue StackPtr, SDValue Arg,
813 DebugLoc dl, SelectionDAG &DAG,
814 const CCValAssign &VA,
815 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000816 unsigned LocMemOffset = VA.getLocMemOffset();
817 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
818 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
819 if (Flags.isByVal()) {
820 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
821 }
822 return DAG.getStore(Chain, dl, Arg, PtrOff,
823 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000824}
825
Dan Gohman98ca4f22009-08-05 01:29:28 +0000826void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000827 SDValue Chain, SDValue &Arg,
828 RegsToPassVector &RegsToPass,
829 CCValAssign &VA, CCValAssign &NextVA,
830 SDValue &StackPtr,
831 SmallVector<SDValue, 8> &MemOpChains,
832 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000833
834 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000836 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
837
838 if (NextVA.isRegLoc())
839 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
840 else {
841 assert(NextVA.isMemLoc());
842 if (StackPtr.getNode() == 0)
843 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
844
Dan Gohman98ca4f22009-08-05 01:29:28 +0000845 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
846 dl, DAG, NextVA,
847 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000848 }
849}
850
Dan Gohman98ca4f22009-08-05 01:29:28 +0000851/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000852/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
853/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000854SDValue
855ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
856 unsigned CallConv, bool isVarArg,
857 bool isTailCall,
858 const SmallVectorImpl<ISD::OutputArg> &Outs,
859 const SmallVectorImpl<ISD::InputArg> &Ins,
860 DebugLoc dl, SelectionDAG &DAG,
861 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000862
Bob Wilson1f595bb2009-04-17 19:07:39 +0000863 // Analyze operands of the call, assigning locations to each operand.
864 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000865 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
866 *DAG.getContext());
867 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000868 CCAssignFnForNode(CallConv, /* Return*/ false,
869 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000870
Bob Wilson1f595bb2009-04-17 19:07:39 +0000871 // Get a count of how many bytes are to be pushed on the stack.
872 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000873
874 // Adjust the stack pointer for the new arguments...
875 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000876 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000879
Bob Wilson5bafff32009-06-22 23:27:02 +0000880 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000881 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000882
Bob Wilson1f595bb2009-04-17 19:07:39 +0000883 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000884 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000885 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
886 i != e;
887 ++i, ++realArgIdx) {
888 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000889 SDValue Arg = Outs[realArgIdx].Val;
890 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000891
Bob Wilson1f595bb2009-04-17 19:07:39 +0000892 // Promote the value if needed.
893 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000894 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000895 case CCValAssign::Full: break;
896 case CCValAssign::SExt:
897 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
898 break;
899 case CCValAssign::ZExt:
900 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
901 break;
902 case CCValAssign::AExt:
903 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
904 break;
905 case CCValAssign::BCvt:
906 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
907 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000908 }
909
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000910 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000911 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 if (VA.getLocVT() == MVT::v2f64) {
913 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
914 DAG.getConstant(0, MVT::i32));
915 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
916 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000917
Dan Gohman98ca4f22009-08-05 01:29:28 +0000918 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000919 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
920
921 VA = ArgLocs[++i]; // skip ahead to next loc
922 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000923 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000924 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
925 } else {
926 assert(VA.isMemLoc());
927 if (StackPtr.getNode() == 0)
928 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
929
Dan Gohman98ca4f22009-08-05 01:29:28 +0000930 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
931 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000932 }
933 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000934 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000935 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000936 }
937 } else if (VA.isRegLoc()) {
938 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
939 } else {
940 assert(VA.isMemLoc());
941 if (StackPtr.getNode() == 0)
942 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
943
Dan Gohman98ca4f22009-08-05 01:29:28 +0000944 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
945 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000946 }
Evan Chenga8e29892007-01-19 07:51:42 +0000947 }
948
949 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000951 &MemOpChains[0], MemOpChains.size());
952
953 // Build a sequence of copy-to-reg nodes chained together with token chain
954 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000955 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000956 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000957 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000958 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000959 InFlag = Chain.getValue(1);
960 }
961
Bill Wendling056292f2008-09-16 21:48:12 +0000962 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
963 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
964 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000965 bool isDirect = false;
966 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000967 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000968 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
969 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000970 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000971 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000972 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000973 getTargetMachine().getRelocationModel() != Reloc::Static;
974 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000975 // ARM call to a local ARM function is predicable.
976 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000977 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000978 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000979 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
980 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000981 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000983 Callee = DAG.getLoad(getPointerTy(), dl,
984 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000986 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000987 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000988 } else
989 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000990 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000991 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000992 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000993 getTargetMachine().getRelocationModel() != Reloc::Static;
994 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000995 // tBX takes a register source operand.
996 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +0000997 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Owen Anderson1d0be152009-08-13 21:58:54 +0000998 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
999 Sym, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001000 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001001 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001002 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001003 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001004 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001006 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001007 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001008 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001009 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001010 }
1011
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001012 // FIXME: handle tail calls differently.
1013 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001014 if (Subtarget->isThumb()) {
1015 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001016 CallOpc = ARMISD::CALL_NOLINK;
1017 else
1018 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1019 } else {
1020 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001021 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1022 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001023 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001024 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001025 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001027 InFlag = Chain.getValue(1);
1028 }
1029
Dan Gohman475871a2008-07-27 21:46:04 +00001030 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001031 Ops.push_back(Chain);
1032 Ops.push_back(Callee);
1033
1034 // Add argument registers to the end of the list so that they are known live
1035 // into the call.
1036 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1037 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1038 RegsToPass[i].second.getValueType()));
1039
Gabor Greifba36cb52008-08-28 21:40:38 +00001040 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001041 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001042 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001044 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001045 InFlag = Chain.getValue(1);
1046
Chris Lattnere563bbc2008-10-11 22:08:30 +00001047 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1048 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001049 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001050 InFlag = Chain.getValue(1);
1051
Bob Wilson1f595bb2009-04-17 19:07:39 +00001052 // Handle result values, copying them out of physregs into vregs that we
1053 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001054 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1055 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001056}
1057
Dan Gohman98ca4f22009-08-05 01:29:28 +00001058SDValue
1059ARMTargetLowering::LowerReturn(SDValue Chain,
1060 unsigned CallConv, bool isVarArg,
1061 const SmallVectorImpl<ISD::OutputArg> &Outs,
1062 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001063
Bob Wilsondee46d72009-04-17 20:35:10 +00001064 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001065 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001066
Bob Wilsondee46d72009-04-17 20:35:10 +00001067 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001068 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1069 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001070
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001072 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1073 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001074
1075 // If this is the first return lowered for this function, add
1076 // the regs to the liveout set for the function.
1077 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1078 for (unsigned i = 0; i != RVLocs.size(); ++i)
1079 if (RVLocs[i].isRegLoc())
1080 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001081 }
1082
Bob Wilson1f595bb2009-04-17 19:07:39 +00001083 SDValue Flag;
1084
1085 // Copy the result values into the output registers.
1086 for (unsigned i = 0, realRVLocIdx = 0;
1087 i != RVLocs.size();
1088 ++i, ++realRVLocIdx) {
1089 CCValAssign &VA = RVLocs[i];
1090 assert(VA.isRegLoc() && "Can only return in registers!");
1091
Dan Gohman98ca4f22009-08-05 01:29:28 +00001092 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001093
1094 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001095 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001096 case CCValAssign::Full: break;
1097 case CCValAssign::BCvt:
1098 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1099 break;
1100 }
1101
Bob Wilson1f595bb2009-04-17 19:07:39 +00001102 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001104 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1106 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001107 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001109
1110 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1111 Flag = Chain.getValue(1);
1112 VA = RVLocs[++i]; // skip ahead to next loc
1113 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1114 HalfGPRs.getValue(1), Flag);
1115 Flag = Chain.getValue(1);
1116 VA = RVLocs[++i]; // skip ahead to next loc
1117
1118 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001119 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1120 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001121 }
1122 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1123 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001124 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001126 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001127 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001128 VA = RVLocs[++i]; // skip ahead to next loc
1129 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1130 Flag);
1131 } else
1132 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1133
Bob Wilsondee46d72009-04-17 20:35:10 +00001134 // Guarantee that all emitted copies are
1135 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136 Flag = Chain.getValue(1);
1137 }
1138
1139 SDValue result;
1140 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001141 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001144
1145 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001146}
1147
Bob Wilson2dc4f542009-03-20 22:42:55 +00001148// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001149// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001150// one of the above mentioned nodes. It has to be wrapped because otherwise
1151// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1152// be used to form addressing mode. These wrapped nodes will be selected
1153// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001154static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001155 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001156 // FIXME there is no actual debug info here
1157 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001158 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001159 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001160 if (CP->isMachineConstantPoolEntry())
1161 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1162 CP->getAlignment());
1163 else
1164 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1165 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001166 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001167}
1168
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001169// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001170SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001171ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1172 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001173 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001174 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001175 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1176 ARMConstantPoolValue *CPV =
1177 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1178 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001179 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001180 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001181 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001182 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001183
Owen Anderson825b72b2009-08-11 20:47:22 +00001184 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001185 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001186
1187 // call __tls_get_addr.
1188 ArgListTy Args;
1189 ArgListEntry Entry;
1190 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001191 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001192 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001193 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001194 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001195 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1196 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001197 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001198 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001199 return CallResult.first;
1200}
1201
1202// Lower ISD::GlobalTLSAddress using the "initial exec" or
1203// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001204SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001205ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001206 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001207 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001208 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001209 SDValue Offset;
1210 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001211 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001212 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001213 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001214
Chris Lattner4fb63d02009-07-15 04:12:33 +00001215 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001216 // initial exec model
1217 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1218 ARMConstantPoolValue *CPV =
1219 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1220 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001221 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001223 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001224 Chain = Offset.getValue(1);
1225
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001227 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001228
Dale Johannesen33c960f2009-02-04 20:06:27 +00001229 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001230 } else {
1231 // local exec model
1232 ARMConstantPoolValue *CPV =
1233 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001234 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001236 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001237 }
1238
1239 // The address of the thread local variable is the add of the thread
1240 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001241 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001242}
1243
Dan Gohman475871a2008-07-27 21:46:04 +00001244SDValue
1245ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001246 // TODO: implement the "local dynamic" model
1247 assert(Subtarget->isTargetELF() &&
1248 "TLS not implemented for non-ELF targets");
1249 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1250 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1251 // otherwise use the "Local Exec" TLS Model
1252 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1253 return LowerToTLSGeneralDynamicModel(GA, DAG);
1254 else
1255 return LowerToTLSExecModels(GA, DAG);
1256}
1257
Dan Gohman475871a2008-07-27 21:46:04 +00001258SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001259 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001260 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001261 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001262 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1263 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1264 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001265 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001266 ARMConstantPoolValue *CPV =
1267 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001268 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001269 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001270 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001271 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001272 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001273 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001274 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001275 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001276 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001277 return Result;
1278 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001279 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001281 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001282 }
1283}
1284
Evan Chenga8e29892007-01-19 07:51:42 +00001285/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +00001286/// even in non-static mode.
1287static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +00001288 // If symbol visibility is hidden, the extra load is not needed if
1289 // the symbol is definitely defined in the current translation unit.
Chris Lattner4fb63d02009-07-15 04:12:33 +00001290 bool isDecl = GV->isDeclaration() || GV->hasAvailableExternallyLinkage();
Evan Chengae94e592008-12-05 01:06:39 +00001291 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
1292 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +00001293 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +00001294}
1295
Dan Gohman475871a2008-07-27 21:46:04 +00001296SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001297 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001298 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001299 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001300 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1301 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +00001302 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +00001303 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001304 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001305 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001306 else {
1307 unsigned PCAdj = (RelocM != Reloc::PIC_)
1308 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001309 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1310 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001311 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001312 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001313 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001314 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001316
Dale Johannesen33c960f2009-02-04 20:06:27 +00001317 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001318 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001319
1320 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001322 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001323 }
1324 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001325 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001326
1327 return Result;
1328}
1329
Dan Gohman475871a2008-07-27 21:46:04 +00001330SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001331 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001332 assert(Subtarget->isTargetELF() &&
1333 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001334 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001335 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001336 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001337 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1338 "_GLOBAL_OFFSET_TABLE_",
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001339 ARMPCLabelIndex,
1340 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001341 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001343 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001345 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001346}
1347
Bob Wilsona599bff2009-08-04 00:36:16 +00001348static SDValue LowerNeonVLDIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001349 unsigned Opcode) {
Bob Wilsona599bff2009-08-04 00:36:16 +00001350 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001351 EVT VT = Node->getValueType(0);
Bob Wilsona599bff2009-08-04 00:36:16 +00001352 DebugLoc dl = Op.getDebugLoc();
1353
1354 if (!VT.is64BitVector())
1355 return SDValue(); // unimplemented
1356
1357 SDValue Ops[] = { Node->getOperand(0),
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001358 Node->getOperand(2) };
1359 return DAG.getNode(Opcode, dl, Node->getVTList(), Ops, 2);
Bob Wilsona599bff2009-08-04 00:36:16 +00001360}
1361
Bob Wilsonb36ec862009-08-06 18:47:44 +00001362static SDValue LowerNeonVSTIntrinsic(SDValue Op, SelectionDAG &DAG,
1363 unsigned Opcode, unsigned NumVecs) {
1364 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001365 EVT VT = Node->getOperand(3).getValueType();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001366 DebugLoc dl = Op.getDebugLoc();
1367
1368 if (!VT.is64BitVector())
1369 return SDValue(); // unimplemented
1370
1371 SmallVector<SDValue, 6> Ops;
1372 Ops.push_back(Node->getOperand(0));
1373 Ops.push_back(Node->getOperand(2));
1374 for (unsigned N = 0; N < NumVecs; ++N)
1375 Ops.push_back(Node->getOperand(N + 3));
Owen Anderson825b72b2009-08-11 20:47:22 +00001376 return DAG.getNode(Opcode, dl, MVT::Other, Ops.data(), Ops.size());
Bob Wilsonb36ec862009-08-06 18:47:44 +00001377}
1378
Bob Wilsona599bff2009-08-04 00:36:16 +00001379SDValue
1380ARMTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
1381 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1382 switch (IntNo) {
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001383 case Intrinsic::arm_neon_vld2:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001384 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD2D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001385 case Intrinsic::arm_neon_vld3:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001386 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD3D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001387 case Intrinsic::arm_neon_vld4:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001388 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD4D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001389 case Intrinsic::arm_neon_vst2:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001390 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST2D, 2);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001391 case Intrinsic::arm_neon_vst3:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001392 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST3D, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001393 case Intrinsic::arm_neon_vst4:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001394 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST4D, 4);
Bob Wilsona599bff2009-08-04 00:36:16 +00001395 default: return SDValue(); // Don't custom lower most intrinsics.
1396 }
1397}
1398
Jim Grosbach0e0da732009-05-12 23:59:14 +00001399SDValue
1400ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001401 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001402 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001403 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001404 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001405 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001406 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001407 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1408 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001409 case Intrinsic::eh_sjlj_lsda: {
1410 // blah. horrible, horrible hack with the forced magic name.
1411 // really need to clean this up. It belongs in the target-independent
1412 // layer somehow that doesn't require the coupling with the asm
1413 // printer.
1414 MachineFunction &MF = DAG.getMachineFunction();
1415 EVT PtrVT = getPointerTy();
1416 DebugLoc dl = Op.getDebugLoc();
1417 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1418 SDValue CPAddr;
1419 unsigned PCAdj = (RelocM != Reloc::PIC_)
1420 ? 0 : (Subtarget->isThumb() ? 4 : 8);
1421 ARMCP::ARMCPKind Kind = ARMCP::CPValue;
1422 // Save off the LSDA name for the AsmPrinter to use when it's time
1423 // to emit the table
1424 std::string LSDAName = "L_lsda_";
1425 LSDAName += MF.getFunction()->getName();
1426 ARMConstantPoolValue *CPV =
Owen Anderson1d0be152009-08-13 21:58:54 +00001427 new ARMConstantPoolValue(*DAG.getContext(), LSDAName.c_str(),
1428 ARMPCLabelIndex, Kind, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001429 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001431 SDValue Result =
1432 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
1433 SDValue Chain = Result.getValue(1);
1434
1435 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001436 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001437 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1438 }
1439 return Result;
1440 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001441 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001442 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001443 }
1444}
1445
Dan Gohman475871a2008-07-27 21:46:04 +00001446static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001447 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001448 // vastart just stores the address of the VarArgsFrameIndex slot into the
1449 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001450 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001451 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001452 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001453 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001454 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001455}
1456
Dan Gohman475871a2008-07-27 21:46:04 +00001457SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001458ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1459 SDNode *Node = Op.getNode();
1460 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001461 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001462 SDValue Chain = Op.getOperand(0);
1463 SDValue Size = Op.getOperand(1);
1464 SDValue Align = Op.getOperand(2);
1465
1466 // Chain the dynamic stack allocation so that it doesn't modify the stack
1467 // pointer when other instructions are using the stack.
1468 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1469
1470 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1471 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1472 if (AlignVal > StackAlign)
1473 // Do this now since selection pass cannot introduce new target
1474 // independent node.
1475 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1476
1477 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1478 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1479 // do even more horrible hack later.
1480 MachineFunction &MF = DAG.getMachineFunction();
1481 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1482 if (AFI->isThumb1OnlyFunction()) {
1483 bool Negate = true;
1484 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1485 if (C) {
1486 uint32_t Val = C->getZExtValue();
1487 if (Val <= 508 && ((Val & 3) == 0))
1488 Negate = false;
1489 }
1490 if (Negate)
1491 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1492 }
1493
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001495 SDValue Ops1[] = { Chain, Size, Align };
1496 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1497 Chain = Res.getValue(1);
1498 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1499 DAG.getIntPtrConstant(0, true), SDValue());
1500 SDValue Ops2[] = { Res, Chain };
1501 return DAG.getMergeValues(Ops2, 2, dl);
1502}
1503
1504SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001505ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1506 SDValue &Root, SelectionDAG &DAG,
1507 DebugLoc dl) {
1508 MachineFunction &MF = DAG.getMachineFunction();
1509 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1510
1511 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001512 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001513 RC = ARM::tGPRRegisterClass;
1514 else
1515 RC = ARM::GPRRegisterClass;
1516
1517 // Transform the arguments stored in physical registers into virtual ones.
1518 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001520
1521 SDValue ArgValue2;
1522 if (NextVA.isMemLoc()) {
1523 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1524 MachineFrameInfo *MFI = MF.getFrameInfo();
1525 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1526
1527 // Create load node to retrieve arguments from the stack.
1528 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001530 } else {
1531 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001533 }
1534
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001536}
1537
1538SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001539ARMTargetLowering::LowerFormalArguments(SDValue Chain,
1540 unsigned CallConv, bool isVarArg,
1541 const SmallVectorImpl<ISD::InputArg>
1542 &Ins,
1543 DebugLoc dl, SelectionDAG &DAG,
1544 SmallVectorImpl<SDValue> &InVals) {
1545
Bob Wilson1f595bb2009-04-17 19:07:39 +00001546 MachineFunction &MF = DAG.getMachineFunction();
1547 MachineFrameInfo *MFI = MF.getFrameInfo();
1548
Bob Wilson1f595bb2009-04-17 19:07:39 +00001549 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1550
1551 // Assign locations to all of the incoming arguments.
1552 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1554 *DAG.getContext());
1555 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001556 CCAssignFnForNode(CallConv, /* Return*/ false,
1557 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001558
1559 SmallVector<SDValue, 16> ArgValues;
1560
1561 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1562 CCValAssign &VA = ArgLocs[i];
1563
Bob Wilsondee46d72009-04-17 20:35:10 +00001564 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001565 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001566 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001567
Bob Wilson5bafff32009-06-22 23:27:02 +00001568 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001569 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001570 // f64 and vector types are split up into multiple registers or
1571 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001573
Owen Anderson825b72b2009-08-11 20:47:22 +00001574 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001575 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 VA = ArgLocs[++i]; // skip ahead to next loc
1578 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001579 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1581 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001584 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1585 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001586 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001587
Bob Wilson5bafff32009-06-22 23:27:02 +00001588 } else {
1589 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001590
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001592 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001594 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001596 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001598 RC = (AFI->isThumb1OnlyFunction() ?
1599 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001600 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001601 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001602
1603 // Transform the arguments in physical registers into virtual ones.
1604 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001606 }
1607
1608 // If this is an 8 or 16-bit value, it is really passed promoted
1609 // to 32 bits. Insert an assert[sz]ext to capture this, then
1610 // truncate to the right size.
1611 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001612 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001613 case CCValAssign::Full: break;
1614 case CCValAssign::BCvt:
1615 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1616 break;
1617 case CCValAssign::SExt:
1618 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1619 DAG.getValueType(VA.getValVT()));
1620 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1621 break;
1622 case CCValAssign::ZExt:
1623 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1624 DAG.getValueType(VA.getValVT()));
1625 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1626 break;
1627 }
1628
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001630
1631 } else { // VA.isRegLoc()
1632
1633 // sanity check
1634 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001636
1637 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1638 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1639
Bob Wilsondee46d72009-04-17 20:35:10 +00001640 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001641 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001643 }
1644 }
1645
1646 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001647 if (isVarArg) {
1648 static const unsigned GPRArgRegs[] = {
1649 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1650 };
1651
Bob Wilsondee46d72009-04-17 20:35:10 +00001652 unsigned NumGPRs = CCInfo.getFirstUnallocated
1653 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001655 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1656 unsigned VARegSize = (4 - NumGPRs) * 4;
1657 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001658 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001659 if (VARegSaveSize) {
1660 // If this function is vararg, store any remaining integer argument regs
1661 // to their spots on the stack so that they may be loaded by deferencing
1662 // the result of va_next.
1663 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001665 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1666 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001667 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001668
Dan Gohman475871a2008-07-27 21:46:04 +00001669 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001670 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001671 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001672 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001673 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001674 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001675 RC = ARM::GPRRegisterClass;
1676
Bob Wilson998e1252009-04-20 18:36:57 +00001677 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001679 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001680 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001681 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001682 DAG.getConstant(4, getPointerTy()));
1683 }
1684 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001687 } else
1688 // This will point to the next argument passed via stack.
1689 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1690 }
1691
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001693}
1694
1695/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001696static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001697 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001698 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001699 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001700 // Maybe this has already been legalized into the constant pool?
1701 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001702 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001703 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1704 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001705 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001706 }
1707 }
1708 return false;
1709}
1710
David Goodwinf1daf7d2009-07-08 23:10:31 +00001711static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1712 return ( isThumb1Only && (C & ~255U) == 0) ||
1713 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001714}
1715
1716/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1717/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001718static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001719 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001720 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001721 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001722 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001723 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001724 // Constant does not fit, try adjusting it by one?
1725 switch (CC) {
1726 default: break;
1727 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001728 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001729 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001730 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001732 }
1733 break;
1734 case ISD::SETULT:
1735 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001736 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001737 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001739 }
1740 break;
1741 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001742 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001743 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001744 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001746 }
1747 break;
1748 case ISD::SETULE:
1749 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001750 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001751 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001752 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001753 }
1754 break;
1755 }
1756 }
1757 }
1758
1759 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001760 ARMISD::NodeType CompareType;
1761 switch (CondCode) {
1762 default:
1763 CompareType = ARMISD::CMP;
1764 break;
1765 case ARMCC::EQ:
1766 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001767 // Uses only Z Flag
1768 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001769 break;
1770 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1772 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001773}
1774
1775/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001776static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001777 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001779 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001781 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1783 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001784}
1785
Dan Gohman475871a2008-07-27 21:46:04 +00001786static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001787 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001788 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001789 SDValue LHS = Op.getOperand(0);
1790 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001791 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001792 SDValue TrueVal = Op.getOperand(2);
1793 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001794 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001795
Owen Anderson825b72b2009-08-11 20:47:22 +00001796 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001797 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001798 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001799 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001800 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001801 }
1802
1803 ARMCC::CondCodes CondCode, CondCode2;
1804 if (FPCCToARMCC(CC, CondCode, CondCode2))
1805 std::swap(TrueVal, FalseVal);
1806
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1808 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001809 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1810 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001811 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001812 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001814 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001815 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001816 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001817 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001818 }
1819 return Result;
1820}
1821
Dan Gohman475871a2008-07-27 21:46:04 +00001822static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001823 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001824 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001825 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001826 SDValue LHS = Op.getOperand(2);
1827 SDValue RHS = Op.getOperand(3);
1828 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001829 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Owen Anderson825b72b2009-08-11 20:47:22 +00001831 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001834 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001836 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001837 }
1838
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001840 ARMCC::CondCodes CondCode, CondCode2;
1841 if (FPCCToARMCC(CC, CondCode, CondCode2))
1842 // Swap the LHS/RHS of the comparison if needed.
1843 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001844
Dale Johannesende064702009-02-06 21:50:26 +00001845 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1847 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1848 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001850 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001851 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001853 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001854 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001855 }
1856 return Res;
1857}
1858
Dan Gohman475871a2008-07-27 21:46:04 +00001859SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1860 SDValue Chain = Op.getOperand(0);
1861 SDValue Table = Op.getOperand(1);
1862 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001863 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001864
Owen Andersone50ed302009-08-10 22:56:29 +00001865 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001866 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1867 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001868 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001869 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001871 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1872 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001873 if (Subtarget->isThumb2()) {
1874 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1875 // which does another jump to the destination. This also makes it easier
1876 // to translate it to TBB / TBH later.
1877 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001879 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001880 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001881 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001882 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, NULL, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001883 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001884 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001886 } else {
1887 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1888 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001889 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001890 }
Evan Chenga8e29892007-01-19 07:51:42 +00001891}
1892
Dan Gohman475871a2008-07-27 21:46:04 +00001893static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001894 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001895 unsigned Opc =
1896 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1898 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001899}
1900
Dan Gohman475871a2008-07-27 21:46:04 +00001901static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001902 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001903 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001904 unsigned Opc =
1905 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1906
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001908 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001909}
1910
Dan Gohman475871a2008-07-27 21:46:04 +00001911static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001912 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001913 SDValue Tmp0 = Op.getOperand(0);
1914 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001915 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001916 EVT VT = Op.getValueType();
1917 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001918 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1919 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1921 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001922 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001923}
1924
Jim Grosbach0e0da732009-05-12 23:59:14 +00001925SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1926 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1927 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001928 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001929 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1930 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001931 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001932 ? ARM::R7 : ARM::R11;
1933 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1934 while (Depth--)
1935 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1936 return FrameAddr;
1937}
1938
Dan Gohman475871a2008-07-27 21:46:04 +00001939SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001940ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001941 SDValue Chain,
1942 SDValue Dst, SDValue Src,
1943 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001944 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001945 const Value *DstSV, uint64_t DstSVOff,
1946 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001947 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001948 // This requires 4-byte alignment.
1949 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001950 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001951 // This requires the copy size to be a constant, preferrably
1952 // within a subtarget-specific limit.
1953 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1954 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001955 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001956 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001957 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001958 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001959
1960 unsigned BytesLeft = SizeVal & 3;
1961 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001962 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001964 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001965 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001966 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001967 SDValue TFOps[MAX_LOADS_IN_LDM];
1968 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001969 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001970
Evan Cheng4102eb52007-10-22 22:11:27 +00001971 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1972 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001973 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001974 while (EmittedNumMemOps < NumMemOps) {
1975 for (i = 0;
1976 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001977 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1979 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001980 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001981 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001982 SrcOff += VTSize;
1983 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001985
Evan Cheng4102eb52007-10-22 22:11:27 +00001986 for (i = 0;
1987 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001988 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
1990 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001991 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001992 DstOff += VTSize;
1993 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001995
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001996 EmittedNumMemOps += i;
1997 }
1998
Bob Wilson2dc4f542009-03-20 22:42:55 +00001999 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002000 return Chain;
2001
2002 // Issue loads / stores for the trailing (1 - 3) bytes.
2003 unsigned BytesLeftSave = BytesLeft;
2004 i = 0;
2005 while (BytesLeft) {
2006 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002008 VTSize = 2;
2009 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002011 VTSize = 1;
2012 }
2013
Dale Johannesen0f502f62009-02-03 22:26:09 +00002014 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2016 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002017 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002018 TFOps[i] = Loads[i].getValue(1);
2019 ++i;
2020 SrcOff += VTSize;
2021 BytesLeft -= VTSize;
2022 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002024
2025 i = 0;
2026 BytesLeft = BytesLeftSave;
2027 while (BytesLeft) {
2028 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002029 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002030 VTSize = 2;
2031 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002033 VTSize = 1;
2034 }
2035
Dale Johannesen0f502f62009-02-03 22:26:09 +00002036 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2038 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002039 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002040 ++i;
2041 DstOff += VTSize;
2042 BytesLeft -= VTSize;
2043 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002045}
2046
Duncan Sands1607f052008-12-01 11:39:25 +00002047static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002048 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002049 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002051 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2053 DAG.getConstant(0, MVT::i32));
2054 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2055 DAG.getConstant(1, MVT::i32));
2056 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002057 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002058
Evan Chengc7c77292008-11-04 19:57:48 +00002059 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002060 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002062
Chris Lattner27a6c732007-11-24 07:07:01 +00002063 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002065}
2066
Bob Wilson5bafff32009-06-22 23:27:02 +00002067/// getZeroVector - Returns a vector of specified type with all zero elements.
2068///
Owen Andersone50ed302009-08-10 22:56:29 +00002069static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002070 assert(VT.isVector() && "Expected a vector type");
2071
2072 // Zero vectors are used to represent vector negation and in those cases
2073 // will be implemented with the NEON VNEG instruction. However, VNEG does
2074 // not support i64 elements, so sometimes the zero vectors will need to be
2075 // explicitly constructed. For those cases, and potentially other uses in
2076 // the future, always build zero vectors as <4 x i32> or <2 x i32> bitcasted
2077 // to their dest type. This ensures they get CSE'd.
2078 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002080 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002082 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002084
2085 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2086}
2087
2088/// getOnesVector - Returns a vector of specified type with all bits set.
2089///
Owen Andersone50ed302009-08-10 22:56:29 +00002090static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002091 assert(VT.isVector() && "Expected a vector type");
2092
2093 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2094 // type. This ensures they get CSE'd.
2095 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002097 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002099 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002101
2102 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2103}
2104
2105static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2106 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002107 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 DebugLoc dl = N->getDebugLoc();
2109
2110 // Lower vector shifts on NEON to use VSHL.
2111 if (VT.isVector()) {
2112 assert(ST->hasNEON() && "unexpected vector shift");
2113
2114 // Left shifts translate directly to the vshiftu intrinsic.
2115 if (N->getOpcode() == ISD::SHL)
2116 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 N->getOperand(0), N->getOperand(1));
2119
2120 assert((N->getOpcode() == ISD::SRA ||
2121 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2122
2123 // NEON uses the same intrinsics for both left and right shifts. For
2124 // right shifts, the shift amounts are negative, so negate the vector of
2125 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002126 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002127 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2128 getZeroVector(ShiftVT, DAG, dl),
2129 N->getOperand(1));
2130 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2131 Intrinsic::arm_neon_vshifts :
2132 Intrinsic::arm_neon_vshiftu);
2133 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002135 N->getOperand(0), NegatedCount);
2136 }
2137
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 assert(VT == MVT::i64 &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002139 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
2140 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002141
Chris Lattner27a6c732007-11-24 07:07:01 +00002142 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2143 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002144 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002145 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002146
Chris Lattner27a6c732007-11-24 07:07:01 +00002147 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002148 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002149
Chris Lattner27a6c732007-11-24 07:07:01 +00002150 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002151 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2152 DAG.getConstant(0, MVT::i32));
2153 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2154 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002155
Chris Lattner27a6c732007-11-24 07:07:01 +00002156 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2157 // captures the result into a carry flag.
2158 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002159 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002160
Chris Lattner27a6c732007-11-24 07:07:01 +00002161 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002163
Chris Lattner27a6c732007-11-24 07:07:01 +00002164 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002165 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002166}
2167
Bob Wilson5bafff32009-06-22 23:27:02 +00002168static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2169 SDValue TmpOp0, TmpOp1;
2170 bool Invert = false;
2171 bool Swap = false;
2172 unsigned Opc = 0;
2173
2174 SDValue Op0 = Op.getOperand(0);
2175 SDValue Op1 = Op.getOperand(1);
2176 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002177 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002178 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2179 DebugLoc dl = Op.getDebugLoc();
2180
2181 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2182 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002183 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002184 case ISD::SETUNE:
2185 case ISD::SETNE: Invert = true; // Fallthrough
2186 case ISD::SETOEQ:
2187 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2188 case ISD::SETOLT:
2189 case ISD::SETLT: Swap = true; // Fallthrough
2190 case ISD::SETOGT:
2191 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2192 case ISD::SETOLE:
2193 case ISD::SETLE: Swap = true; // Fallthrough
2194 case ISD::SETOGE:
2195 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2196 case ISD::SETUGE: Swap = true; // Fallthrough
2197 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2198 case ISD::SETUGT: Swap = true; // Fallthrough
2199 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2200 case ISD::SETUEQ: Invert = true; // Fallthrough
2201 case ISD::SETONE:
2202 // Expand this to (OLT | OGT).
2203 TmpOp0 = Op0;
2204 TmpOp1 = Op1;
2205 Opc = ISD::OR;
2206 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2207 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2208 break;
2209 case ISD::SETUO: Invert = true; // Fallthrough
2210 case ISD::SETO:
2211 // Expand this to (OLT | OGE).
2212 TmpOp0 = Op0;
2213 TmpOp1 = Op1;
2214 Opc = ISD::OR;
2215 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2216 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2217 break;
2218 }
2219 } else {
2220 // Integer comparisons.
2221 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002222 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002223 case ISD::SETNE: Invert = true;
2224 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2225 case ISD::SETLT: Swap = true;
2226 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2227 case ISD::SETLE: Swap = true;
2228 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2229 case ISD::SETULT: Swap = true;
2230 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2231 case ISD::SETULE: Swap = true;
2232 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2233 }
2234
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002235 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002236 if (Opc == ARMISD::VCEQ) {
2237
2238 SDValue AndOp;
2239 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2240 AndOp = Op0;
2241 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2242 AndOp = Op1;
2243
2244 // Ignore bitconvert.
2245 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2246 AndOp = AndOp.getOperand(0);
2247
2248 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2249 Opc = ARMISD::VTST;
2250 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2251 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2252 Invert = !Invert;
2253 }
2254 }
2255 }
2256
2257 if (Swap)
2258 std::swap(Op0, Op1);
2259
2260 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2261
2262 if (Invert)
2263 Result = DAG.getNOT(dl, Result, VT);
2264
2265 return Result;
2266}
2267
2268/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2269/// VMOV instruction, and if so, return the constant being splatted.
2270static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2271 unsigned SplatBitSize, SelectionDAG &DAG) {
2272 switch (SplatBitSize) {
2273 case 8:
2274 // Any 1-byte value is OK.
2275 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002277
2278 case 16:
2279 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2280 if ((SplatBits & ~0xff) == 0 ||
2281 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002283 break;
2284
2285 case 32:
2286 // NEON's 32-bit VMOV supports splat values where:
2287 // * only one byte is nonzero, or
2288 // * the least significant byte is 0xff and the second byte is nonzero, or
2289 // * the least significant 2 bytes are 0xff and the third is nonzero.
2290 if ((SplatBits & ~0xff) == 0 ||
2291 (SplatBits & ~0xff00) == 0 ||
2292 (SplatBits & ~0xff0000) == 0 ||
2293 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002294 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002295
2296 if ((SplatBits & ~0xffff) == 0 &&
2297 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002299
2300 if ((SplatBits & ~0xffffff) == 0 &&
2301 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002303
2304 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2305 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2306 // VMOV.I32. A (very) minor optimization would be to replicate the value
2307 // and fall through here to test for a valid 64-bit splat. But, then the
2308 // caller would also need to check and handle the change in size.
2309 break;
2310
2311 case 64: {
2312 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2313 uint64_t BitMask = 0xff;
2314 uint64_t Val = 0;
2315 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2316 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2317 Val |= BitMask;
2318 else if ((SplatBits & BitMask) != 0)
2319 return SDValue();
2320 BitMask <<= 8;
2321 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002322 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002323 }
2324
2325 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002326 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002327 break;
2328 }
2329
2330 return SDValue();
2331}
2332
2333/// getVMOVImm - If this is a build_vector of constants which can be
2334/// formed by using a VMOV instruction of the specified element size,
2335/// return the constant being splatted. The ByteSize field indicates the
2336/// number of bytes of each element [1248].
2337SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2338 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2339 APInt SplatBits, SplatUndef;
2340 unsigned SplatBitSize;
2341 bool HasAnyUndefs;
2342 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2343 HasAnyUndefs, ByteSize * 8))
2344 return SDValue();
2345
2346 if (SplatBitSize > ByteSize * 8)
2347 return SDValue();
2348
2349 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2350 SplatBitSize, DAG);
2351}
2352
Bob Wilson8bb9e482009-07-26 00:39:34 +00002353/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2354/// instruction with the specified blocksize. (The order of the elements
2355/// within each block of the vector is reversed.)
Bob Wilsond8e17572009-08-12 22:31:50 +00002356static bool isVREVMask(ShuffleVectorSDNode *N, unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002357 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2358 "Only possible block sizes for VREV are: 16, 32, 64");
2359
Owen Andersone50ed302009-08-10 22:56:29 +00002360 EVT VT = N->getValueType(0);
Bob Wilson8bb9e482009-07-26 00:39:34 +00002361 unsigned NumElts = VT.getVectorNumElements();
2362 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2363 unsigned BlockElts = N->getMaskElt(0) + 1;
2364
2365 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2366 return false;
2367
2368 for (unsigned i = 0; i < NumElts; ++i) {
2369 if ((unsigned) N->getMaskElt(i) !=
2370 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2371 return false;
2372 }
2373
2374 return true;
2375}
2376
Owen Andersone50ed302009-08-10 22:56:29 +00002377static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002378 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002379 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002380 if (ConstVal->isNullValue())
2381 return getZeroVector(VT, DAG, dl);
2382 if (ConstVal->isAllOnesValue())
2383 return getOnesVector(VT, DAG, dl);
2384
Owen Andersone50ed302009-08-10 22:56:29 +00002385 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 if (VT.is64BitVector()) {
2387 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 case 8: CanonicalVT = MVT::v8i8; break;
2389 case 16: CanonicalVT = MVT::v4i16; break;
2390 case 32: CanonicalVT = MVT::v2i32; break;
2391 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002392 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002393 }
2394 } else {
2395 assert(VT.is128BitVector() && "unknown splat vector size");
2396 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 case 8: CanonicalVT = MVT::v16i8; break;
2398 case 16: CanonicalVT = MVT::v8i16; break;
2399 case 32: CanonicalVT = MVT::v4i32; break;
2400 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002401 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002402 }
2403 }
2404
2405 // Build a canonical splat for this value.
2406 SmallVector<SDValue, 8> Ops;
2407 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2408 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2409 Ops.size());
2410 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2411}
2412
2413// If this is a case we can't handle, return null and let the default
2414// expansion code take care of it.
2415static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002416 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002417 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002418 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002419
2420 APInt SplatBits, SplatUndef;
2421 unsigned SplatBitSize;
2422 bool HasAnyUndefs;
2423 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
2424 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2425 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2426 if (Val.getNode())
Bob Wilsoncf661e22009-07-30 00:31:25 +00002427 return BuildSplat(Val, VT, DAG, dl);
2428 }
2429
2430 // If there are only 2 elements in a 128-bit vector, insert them into an
2431 // undef vector. This handles the common case for 128-bit vector argument
2432 // passing, where the insertions should be translated to subreg accesses
2433 // with no real instructions.
2434 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2435 SDValue Val = DAG.getUNDEF(VT);
2436 SDValue Op0 = Op.getOperand(0);
2437 SDValue Op1 = Op.getOperand(1);
2438 if (Op0.getOpcode() != ISD::UNDEF)
2439 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2440 DAG.getIntPtrConstant(0));
2441 if (Op1.getOpcode() != ISD::UNDEF)
2442 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2443 DAG.getIntPtrConstant(1));
2444 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002445 }
2446
2447 return SDValue();
2448}
2449
2450static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002451 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsond8e17572009-08-12 22:31:50 +00002452 DebugLoc dl = Op.getDebugLoc();
2453 EVT VT = Op.getValueType();
2454
Bob Wilson28865062009-08-13 02:13:04 +00002455 // Convert shuffles that are directly supported on NEON to target-specific
2456 // DAG nodes, instead of keeping them as shuffles and matching them again
2457 // during code selection. This is more efficient and avoids the possibility
2458 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002459 // FIXME: floating-point vectors should be canonicalized to integer vectors
2460 // of the same time so that they get CSEd properly.
Bob Wilson0ce37102009-08-14 05:08:32 +00002461 if (SVN->isSplat()) {
2462 int Lane = SVN->getSplatIndex();
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002463 SDValue Op0 = SVN->getOperand(0);
2464 if (Lane == 0 && Op0.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2465 return DAG.getNode(ARMISD::VDUP, dl, VT, Op0.getOperand(0));
2466 }
2467 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, SVN->getOperand(0),
2468 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002469 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002470 if (isVREVMask(SVN, 64))
2471 return DAG.getNode(ARMISD::VREV64, dl, VT, SVN->getOperand(0));
2472 if (isVREVMask(SVN, 32))
2473 return DAG.getNode(ARMISD::VREV32, dl, VT, SVN->getOperand(0));
2474 if (isVREVMask(SVN, 16))
2475 return DAG.getNode(ARMISD::VREV16, dl, VT, SVN->getOperand(0));
2476
Bob Wilson22cac0d2009-08-14 05:16:33 +00002477 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002478}
2479
2480static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
2481 return Op;
2482}
2483
2484static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002485 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002486 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002487 assert((VT == MVT::i8 || VT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00002488 "unexpected type for custom-lowering vector extract");
2489 SDValue Vec = Op.getOperand(0);
2490 SDValue Lane = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002491 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2492 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
Bob Wilson5bafff32009-06-22 23:27:02 +00002493 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2494}
2495
Bob Wilsona6d65862009-08-03 20:36:38 +00002496static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2497 // The only time a CONCAT_VECTORS operation can have legal types is when
2498 // two 64-bit vectors are concatenated to a 128-bit vector.
2499 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2500 "unexpected CONCAT_VECTORS");
2501 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002502 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002503 SDValue Op0 = Op.getOperand(0);
2504 SDValue Op1 = Op.getOperand(1);
2505 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2507 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002508 DAG.getIntPtrConstant(0));
2509 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2511 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002512 DAG.getIntPtrConstant(1));
2513 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002514}
2515
Dan Gohman475871a2008-07-27 21:46:04 +00002516SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002517 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002518 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002519 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002520 case ISD::GlobalAddress:
2521 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2522 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002523 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002524 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2525 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2526 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002527 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002528 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2529 case ISD::SINT_TO_FP:
2530 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2531 case ISD::FP_TO_SINT:
2532 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2533 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002534 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002535 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002536 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Bob Wilsonb36ec862009-08-06 18:47:44 +00002537 case ISD::INTRINSIC_VOID:
Bob Wilsona599bff2009-08-04 00:36:16 +00002538 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002539 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002540 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002541 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002542 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002543 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2544 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2545 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2546 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2547 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
2548 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002549 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002550 }
Dan Gohman475871a2008-07-27 21:46:04 +00002551 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002552}
2553
Duncan Sands1607f052008-12-01 11:39:25 +00002554/// ReplaceNodeResults - Replace the results of node with an illegal result
2555/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002556void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2557 SmallVectorImpl<SDValue>&Results,
2558 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002559 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002560 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002561 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002562 return;
2563 case ISD::BIT_CONVERT:
2564 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2565 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002566 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002567 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002568 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002569 if (Res.getNode())
2570 Results.push_back(Res);
2571 return;
2572 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002573 }
2574}
Chris Lattner27a6c732007-11-24 07:07:01 +00002575
Evan Chenga8e29892007-01-19 07:51:42 +00002576//===----------------------------------------------------------------------===//
2577// ARM Scheduler Hooks
2578//===----------------------------------------------------------------------===//
2579
2580MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002581ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002582 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002583 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002584 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002585 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002586 default:
2587 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002588 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002589 // To "insert" a SELECT_CC instruction, we actually have to insert the
2590 // diamond control-flow pattern. The incoming instruction knows the
2591 // destination vreg to set, the condition code register to branch on, the
2592 // true/false values to select between, and a branch opcode to use.
2593 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002594 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002595 ++It;
2596
2597 // thisMBB:
2598 // ...
2599 // TrueVal = ...
2600 // cmpTY ccX, r1, r2
2601 // bCC copy1MBB
2602 // fallthrough --> copy0MBB
2603 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002604 MachineFunction *F = BB->getParent();
2605 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2606 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002607 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002608 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002609 F->insert(It, copy0MBB);
2610 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002611 // Update machine-CFG edges by first adding all successors of the current
2612 // block to the new block which will contain the Phi node for the select.
2613 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2614 e = BB->succ_end(); i != e; ++i)
2615 sinkMBB->addSuccessor(*i);
2616 // Next, remove all successors of the current block, and add the true
2617 // and fallthrough blocks as its successors.
2618 while(!BB->succ_empty())
2619 BB->removeSuccessor(BB->succ_begin());
2620 BB->addSuccessor(copy0MBB);
2621 BB->addSuccessor(sinkMBB);
2622
2623 // copy0MBB:
2624 // %FalseValue = ...
2625 // # fallthrough to sinkMBB
2626 BB = copy0MBB;
2627
2628 // Update machine-CFG edges
2629 BB->addSuccessor(sinkMBB);
2630
2631 // sinkMBB:
2632 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2633 // ...
2634 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002635 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002636 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2637 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2638
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002639 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002640 return BB;
2641 }
Evan Cheng86198642009-08-07 00:34:42 +00002642
2643 case ARM::tANDsp:
2644 case ARM::tADDspr_:
2645 case ARM::tSUBspi_:
2646 case ARM::t2SUBrSPi_:
2647 case ARM::t2SUBrSPi12_:
2648 case ARM::t2SUBrSPs_: {
2649 MachineFunction *MF = BB->getParent();
2650 unsigned DstReg = MI->getOperand(0).getReg();
2651 unsigned SrcReg = MI->getOperand(1).getReg();
2652 bool DstIsDead = MI->getOperand(0).isDead();
2653 bool SrcIsKill = MI->getOperand(1).isKill();
2654
2655 if (SrcReg != ARM::SP) {
2656 // Copy the source to SP from virtual register.
2657 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
2658 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2659 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
2660 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
2661 .addReg(SrcReg, getKillRegState(SrcIsKill));
2662 }
2663
2664 unsigned OpOpc = 0;
2665 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
2666 switch (MI->getOpcode()) {
2667 default:
2668 llvm_unreachable("Unexpected pseudo instruction!");
2669 case ARM::tANDsp:
2670 OpOpc = ARM::tAND;
2671 NeedPred = true;
2672 break;
2673 case ARM::tADDspr_:
2674 OpOpc = ARM::tADDspr;
2675 break;
2676 case ARM::tSUBspi_:
2677 OpOpc = ARM::tSUBspi;
2678 break;
2679 case ARM::t2SUBrSPi_:
2680 OpOpc = ARM::t2SUBrSPi;
2681 NeedPred = true; NeedCC = true;
2682 break;
2683 case ARM::t2SUBrSPi12_:
2684 OpOpc = ARM::t2SUBrSPi12;
2685 NeedPred = true;
2686 break;
2687 case ARM::t2SUBrSPs_:
2688 OpOpc = ARM::t2SUBrSPs;
2689 NeedPred = true; NeedCC = true; NeedOp3 = true;
2690 break;
2691 }
2692 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
2693 if (OpOpc == ARM::tAND)
2694 AddDefaultT1CC(MIB);
2695 MIB.addReg(ARM::SP);
2696 MIB.addOperand(MI->getOperand(2));
2697 if (NeedOp3)
2698 MIB.addOperand(MI->getOperand(3));
2699 if (NeedPred)
2700 AddDefaultPred(MIB);
2701 if (NeedCC)
2702 AddDefaultCC(MIB);
2703
2704 // Copy the result from SP to virtual register.
2705 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
2706 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2707 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
2708 BuildMI(BB, dl, TII->get(CopyOpc))
2709 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
2710 .addReg(ARM::SP);
2711 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
2712 return BB;
2713 }
Evan Chenga8e29892007-01-19 07:51:42 +00002714 }
2715}
2716
2717//===----------------------------------------------------------------------===//
2718// ARM Optimization Hooks
2719//===----------------------------------------------------------------------===//
2720
Chris Lattnerd1980a52009-03-12 06:52:53 +00002721static
2722SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2723 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002724 SelectionDAG &DAG = DCI.DAG;
2725 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00002726 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00002727 unsigned Opc = N->getOpcode();
2728 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2729 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2730 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2731 ISD::CondCode CC = ISD::SETCC_INVALID;
2732
2733 if (isSlctCC) {
2734 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2735 } else {
2736 SDValue CCOp = Slct.getOperand(0);
2737 if (CCOp.getOpcode() == ISD::SETCC)
2738 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
2739 }
2740
2741 bool DoXform = false;
2742 bool InvCC = false;
2743 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
2744 "Bad input!");
2745
2746 if (LHS.getOpcode() == ISD::Constant &&
2747 cast<ConstantSDNode>(LHS)->isNullValue()) {
2748 DoXform = true;
2749 } else if (CC != ISD::SETCC_INVALID &&
2750 RHS.getOpcode() == ISD::Constant &&
2751 cast<ConstantSDNode>(RHS)->isNullValue()) {
2752 std::swap(LHS, RHS);
2753 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002754 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00002755 Op0.getOperand(0).getValueType();
2756 bool isInt = OpVT.isInteger();
2757 CC = ISD::getSetCCInverse(CC, isInt);
2758
2759 if (!TLI.isCondCodeLegal(CC, OpVT))
2760 return SDValue(); // Inverse operator isn't legal.
2761
2762 DoXform = true;
2763 InvCC = true;
2764 }
2765
2766 if (DoXform) {
2767 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
2768 if (isSlctCC)
2769 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
2770 Slct.getOperand(0), Slct.getOperand(1), CC);
2771 SDValue CCOp = Slct.getOperand(0);
2772 if (InvCC)
2773 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
2774 CCOp.getOperand(0), CCOp.getOperand(1), CC);
2775 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
2776 CCOp, OtherOp, Result);
2777 }
2778 return SDValue();
2779}
2780
2781/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
2782static SDValue PerformADDCombine(SDNode *N,
2783 TargetLowering::DAGCombinerInfo &DCI) {
2784 // added by evan in r37685 with no testcase.
2785 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002786
Chris Lattnerd1980a52009-03-12 06:52:53 +00002787 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
2788 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
2789 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
2790 if (Result.getNode()) return Result;
2791 }
2792 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2793 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2794 if (Result.getNode()) return Result;
2795 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002796
Chris Lattnerd1980a52009-03-12 06:52:53 +00002797 return SDValue();
2798}
2799
2800/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
2801static SDValue PerformSUBCombine(SDNode *N,
2802 TargetLowering::DAGCombinerInfo &DCI) {
2803 // added by evan in r37685 with no testcase.
2804 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002805
Chris Lattnerd1980a52009-03-12 06:52:53 +00002806 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
2807 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2808 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2809 if (Result.getNode()) return Result;
2810 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002811
Chris Lattnerd1980a52009-03-12 06:52:53 +00002812 return SDValue();
2813}
2814
2815
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002816/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002817static SDValue PerformFMRRDCombine(SDNode *N,
2818 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002819 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00002820 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002821 if (InDouble.getOpcode() == ARMISD::FMDRR)
2822 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00002823 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002824}
2825
Bob Wilson5bafff32009-06-22 23:27:02 +00002826/// getVShiftImm - Check if this is a valid build_vector for the immediate
2827/// operand of a vector shift operation, where all the elements of the
2828/// build_vector must have the same constant integer value.
2829static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
2830 // Ignore bit_converts.
2831 while (Op.getOpcode() == ISD::BIT_CONVERT)
2832 Op = Op.getOperand(0);
2833 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2834 APInt SplatBits, SplatUndef;
2835 unsigned SplatBitSize;
2836 bool HasAnyUndefs;
2837 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2838 HasAnyUndefs, ElementBits) ||
2839 SplatBitSize > ElementBits)
2840 return false;
2841 Cnt = SplatBits.getSExtValue();
2842 return true;
2843}
2844
2845/// isVShiftLImm - Check if this is a valid build_vector for the immediate
2846/// operand of a vector shift left operation. That value must be in the range:
2847/// 0 <= Value < ElementBits for a left shift; or
2848/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002849static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002850 assert(VT.isVector() && "vector shift count is not a vector type");
2851 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2852 if (! getVShiftImm(Op, ElementBits, Cnt))
2853 return false;
2854 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
2855}
2856
2857/// isVShiftRImm - Check if this is a valid build_vector for the immediate
2858/// operand of a vector shift right operation. For a shift opcode, the value
2859/// is positive, but for an intrinsic the value count must be negative. The
2860/// absolute value must be in the range:
2861/// 1 <= |Value| <= ElementBits for a right shift; or
2862/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002863static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00002864 int64_t &Cnt) {
2865 assert(VT.isVector() && "vector shift count is not a vector type");
2866 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2867 if (! getVShiftImm(Op, ElementBits, Cnt))
2868 return false;
2869 if (isIntrinsic)
2870 Cnt = -Cnt;
2871 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
2872}
2873
2874/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
2875static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
2876 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
2877 switch (IntNo) {
2878 default:
2879 // Don't do anything for most intrinsics.
2880 break;
2881
2882 // Vector shifts: check for immediate versions and lower them.
2883 // Note: This is done during DAG combining instead of DAG legalizing because
2884 // the build_vectors for 64-bit vector element shift counts are generally
2885 // not legal, and it is hard to see their values after they get legalized to
2886 // loads from a constant pool.
2887 case Intrinsic::arm_neon_vshifts:
2888 case Intrinsic::arm_neon_vshiftu:
2889 case Intrinsic::arm_neon_vshiftls:
2890 case Intrinsic::arm_neon_vshiftlu:
2891 case Intrinsic::arm_neon_vshiftn:
2892 case Intrinsic::arm_neon_vrshifts:
2893 case Intrinsic::arm_neon_vrshiftu:
2894 case Intrinsic::arm_neon_vrshiftn:
2895 case Intrinsic::arm_neon_vqshifts:
2896 case Intrinsic::arm_neon_vqshiftu:
2897 case Intrinsic::arm_neon_vqshiftsu:
2898 case Intrinsic::arm_neon_vqshiftns:
2899 case Intrinsic::arm_neon_vqshiftnu:
2900 case Intrinsic::arm_neon_vqshiftnsu:
2901 case Intrinsic::arm_neon_vqrshiftns:
2902 case Intrinsic::arm_neon_vqrshiftnu:
2903 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00002904 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002905 int64_t Cnt;
2906 unsigned VShiftOpc = 0;
2907
2908 switch (IntNo) {
2909 case Intrinsic::arm_neon_vshifts:
2910 case Intrinsic::arm_neon_vshiftu:
2911 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
2912 VShiftOpc = ARMISD::VSHL;
2913 break;
2914 }
2915 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
2916 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
2917 ARMISD::VSHRs : ARMISD::VSHRu);
2918 break;
2919 }
2920 return SDValue();
2921
2922 case Intrinsic::arm_neon_vshiftls:
2923 case Intrinsic::arm_neon_vshiftlu:
2924 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
2925 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002926 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002927
2928 case Intrinsic::arm_neon_vrshifts:
2929 case Intrinsic::arm_neon_vrshiftu:
2930 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
2931 break;
2932 return SDValue();
2933
2934 case Intrinsic::arm_neon_vqshifts:
2935 case Intrinsic::arm_neon_vqshiftu:
2936 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2937 break;
2938 return SDValue();
2939
2940 case Intrinsic::arm_neon_vqshiftsu:
2941 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2942 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002943 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002944
2945 case Intrinsic::arm_neon_vshiftn:
2946 case Intrinsic::arm_neon_vrshiftn:
2947 case Intrinsic::arm_neon_vqshiftns:
2948 case Intrinsic::arm_neon_vqshiftnu:
2949 case Intrinsic::arm_neon_vqshiftnsu:
2950 case Intrinsic::arm_neon_vqrshiftns:
2951 case Intrinsic::arm_neon_vqrshiftnu:
2952 case Intrinsic::arm_neon_vqrshiftnsu:
2953 // Narrowing shifts require an immediate right shift.
2954 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
2955 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002956 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002957
2958 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002959 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002960 }
2961
2962 switch (IntNo) {
2963 case Intrinsic::arm_neon_vshifts:
2964 case Intrinsic::arm_neon_vshiftu:
2965 // Opcode already set above.
2966 break;
2967 case Intrinsic::arm_neon_vshiftls:
2968 case Intrinsic::arm_neon_vshiftlu:
2969 if (Cnt == VT.getVectorElementType().getSizeInBits())
2970 VShiftOpc = ARMISD::VSHLLi;
2971 else
2972 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
2973 ARMISD::VSHLLs : ARMISD::VSHLLu);
2974 break;
2975 case Intrinsic::arm_neon_vshiftn:
2976 VShiftOpc = ARMISD::VSHRN; break;
2977 case Intrinsic::arm_neon_vrshifts:
2978 VShiftOpc = ARMISD::VRSHRs; break;
2979 case Intrinsic::arm_neon_vrshiftu:
2980 VShiftOpc = ARMISD::VRSHRu; break;
2981 case Intrinsic::arm_neon_vrshiftn:
2982 VShiftOpc = ARMISD::VRSHRN; break;
2983 case Intrinsic::arm_neon_vqshifts:
2984 VShiftOpc = ARMISD::VQSHLs; break;
2985 case Intrinsic::arm_neon_vqshiftu:
2986 VShiftOpc = ARMISD::VQSHLu; break;
2987 case Intrinsic::arm_neon_vqshiftsu:
2988 VShiftOpc = ARMISD::VQSHLsu; break;
2989 case Intrinsic::arm_neon_vqshiftns:
2990 VShiftOpc = ARMISD::VQSHRNs; break;
2991 case Intrinsic::arm_neon_vqshiftnu:
2992 VShiftOpc = ARMISD::VQSHRNu; break;
2993 case Intrinsic::arm_neon_vqshiftnsu:
2994 VShiftOpc = ARMISD::VQSHRNsu; break;
2995 case Intrinsic::arm_neon_vqrshiftns:
2996 VShiftOpc = ARMISD::VQRSHRNs; break;
2997 case Intrinsic::arm_neon_vqrshiftnu:
2998 VShiftOpc = ARMISD::VQRSHRNu; break;
2999 case Intrinsic::arm_neon_vqrshiftnsu:
3000 VShiftOpc = ARMISD::VQRSHRNsu; break;
3001 }
3002
3003 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003004 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003005 }
3006
3007 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003008 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003009 int64_t Cnt;
3010 unsigned VShiftOpc = 0;
3011
3012 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3013 VShiftOpc = ARMISD::VSLI;
3014 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3015 VShiftOpc = ARMISD::VSRI;
3016 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003017 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003018 }
3019
3020 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3021 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003022 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003023 }
3024
3025 case Intrinsic::arm_neon_vqrshifts:
3026 case Intrinsic::arm_neon_vqrshiftu:
3027 // No immediate versions of these to check for.
3028 break;
3029 }
3030
3031 return SDValue();
3032}
3033
3034/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3035/// lowers them. As with the vector shift intrinsics, this is done during DAG
3036/// combining instead of DAG legalizing because the build_vectors for 64-bit
3037/// vector element shift counts are generally not legal, and it is hard to see
3038/// their values after they get legalized to loads from a constant pool.
3039static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3040 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003041 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003042
3043 // Nothing to be done for scalar shifts.
3044 if (! VT.isVector())
3045 return SDValue();
3046
3047 assert(ST->hasNEON() && "unexpected vector shift");
3048 int64_t Cnt;
3049
3050 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003051 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003052
3053 case ISD::SHL:
3054 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3055 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003056 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003057 break;
3058
3059 case ISD::SRA:
3060 case ISD::SRL:
3061 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3062 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3063 ARMISD::VSHRs : ARMISD::VSHRu);
3064 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003065 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003066 }
3067 }
3068 return SDValue();
3069}
3070
3071/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3072/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3073static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3074 const ARMSubtarget *ST) {
3075 SDValue N0 = N->getOperand(0);
3076
3077 // Check for sign- and zero-extensions of vector extract operations of 8-
3078 // and 16-bit vector elements. NEON supports these directly. They are
3079 // handled during DAG combining because type legalization will promote them
3080 // to 32-bit types and it is messy to recognize the operations after that.
3081 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3082 SDValue Vec = N0.getOperand(0);
3083 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003084 EVT VT = N->getValueType(0);
3085 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003086 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3087
Owen Anderson825b72b2009-08-11 20:47:22 +00003088 if (VT == MVT::i32 &&
3089 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003090 TLI.isTypeLegal(Vec.getValueType())) {
3091
3092 unsigned Opc = 0;
3093 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003094 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003095 case ISD::SIGN_EXTEND:
3096 Opc = ARMISD::VGETLANEs;
3097 break;
3098 case ISD::ZERO_EXTEND:
3099 case ISD::ANY_EXTEND:
3100 Opc = ARMISD::VGETLANEu;
3101 break;
3102 }
3103 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3104 }
3105 }
3106
3107 return SDValue();
3108}
3109
Dan Gohman475871a2008-07-27 21:46:04 +00003110SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003111 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003112 switch (N->getOpcode()) {
3113 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003114 case ISD::ADD: return PerformADDCombine(N, DCI);
3115 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003116 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003117 case ISD::INTRINSIC_WO_CHAIN:
3118 return PerformIntrinsicCombine(N, DCI.DAG);
3119 case ISD::SHL:
3120 case ISD::SRA:
3121 case ISD::SRL:
3122 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3123 case ISD::SIGN_EXTEND:
3124 case ISD::ZERO_EXTEND:
3125 case ISD::ANY_EXTEND:
3126 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003127 }
Dan Gohman475871a2008-07-27 21:46:04 +00003128 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003129}
3130
Evan Chenge6c835f2009-08-14 20:09:37 +00003131static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3132 if (V < 0)
3133 return false;
3134
3135 unsigned Scale = 1;
3136 switch (VT.getSimpleVT().SimpleTy) {
3137 default: return false;
3138 case MVT::i1:
3139 case MVT::i8:
3140 // Scale == 1;
3141 break;
3142 case MVT::i16:
3143 // Scale == 2;
3144 Scale = 2;
3145 break;
3146 case MVT::i32:
3147 // Scale == 4;
3148 Scale = 4;
3149 break;
3150 }
3151
3152 if ((V & (Scale - 1)) != 0)
3153 return false;
3154 V /= Scale;
3155 return V == (V & ((1LL << 5) - 1));
3156}
3157
3158static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3159 const ARMSubtarget *Subtarget) {
3160 bool isNeg = false;
3161 if (V < 0) {
3162 isNeg = true;
3163 V = - V;
3164 }
3165
3166 switch (VT.getSimpleVT().SimpleTy) {
3167 default: return false;
3168 case MVT::i1:
3169 case MVT::i8:
3170 case MVT::i16:
3171 case MVT::i32:
3172 // + imm12 or - imm8
3173 if (isNeg)
3174 return V == (V & ((1LL << 8) - 1));
3175 return V == (V & ((1LL << 12) - 1));
3176 case MVT::f32:
3177 case MVT::f64:
3178 // Same as ARM mode. FIXME: NEON?
3179 if (!Subtarget->hasVFP2())
3180 return false;
3181 if ((V & 3) != 0)
3182 return false;
3183 V >>= 2;
3184 return V == (V & ((1LL << 8) - 1));
3185 }
3186}
3187
Evan Chengb01fad62007-03-12 23:30:29 +00003188/// isLegalAddressImmediate - Return true if the integer value can be used
3189/// as the offset of the target addressing mode for load / store of the
3190/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003191static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003192 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003193 if (V == 0)
3194 return true;
3195
Evan Cheng65011532009-03-09 19:15:00 +00003196 if (!VT.isSimple())
3197 return false;
3198
Evan Chenge6c835f2009-08-14 20:09:37 +00003199 if (Subtarget->isThumb1Only())
3200 return isLegalT1AddressImmediate(V, VT);
3201 else if (Subtarget->isThumb2())
3202 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003203
Evan Chenge6c835f2009-08-14 20:09:37 +00003204 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003205 if (V < 0)
3206 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003208 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 case MVT::i1:
3210 case MVT::i8:
3211 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003212 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003213 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003214 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003215 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003216 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 case MVT::f32:
3218 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003219 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003220 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003221 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003222 return false;
3223 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003224 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003225 }
Evan Chenga8e29892007-01-19 07:51:42 +00003226}
3227
Evan Chenge6c835f2009-08-14 20:09:37 +00003228bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3229 EVT VT) const {
3230 int Scale = AM.Scale;
3231 if (Scale < 0)
3232 return false;
3233
3234 switch (VT.getSimpleVT().SimpleTy) {
3235 default: return false;
3236 case MVT::i1:
3237 case MVT::i8:
3238 case MVT::i16:
3239 case MVT::i32:
3240 if (Scale == 1)
3241 return true;
3242 // r + r << imm
3243 Scale = Scale & ~1;
3244 return Scale == 2 || Scale == 4 || Scale == 8;
3245 case MVT::i64:
3246 // r + r
3247 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3248 return true;
3249 return false;
3250 case MVT::isVoid:
3251 // Note, we allow "void" uses (basically, uses that aren't loads or
3252 // stores), because arm allows folding a scale into many arithmetic
3253 // operations. This should be made more precise and revisited later.
3254
3255 // Allow r << imm, but the imm has to be a multiple of two.
3256 if (Scale & 1) return false;
3257 return isPowerOf2_32(Scale);
3258 }
3259}
3260
Chris Lattner37caf8c2007-04-09 23:33:39 +00003261/// isLegalAddressingMode - Return true if the addressing mode represented
3262/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003263bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003264 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003265 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003266 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003267 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003268
Chris Lattner37caf8c2007-04-09 23:33:39 +00003269 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003270 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003271 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003272
Chris Lattner37caf8c2007-04-09 23:33:39 +00003273 switch (AM.Scale) {
3274 case 0: // no scale reg, must be "r+i" or "r", or "i".
3275 break;
3276 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00003277 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00003278 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003279 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003280 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003281 // ARM doesn't support any R+R*scale+imm addr modes.
3282 if (AM.BaseOffs)
3283 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003284
Bob Wilson2c7dab12009-04-08 17:55:28 +00003285 if (!VT.isSimple())
3286 return false;
3287
Evan Chenge6c835f2009-08-14 20:09:37 +00003288 if (Subtarget->isThumb2())
3289 return isLegalT2ScaledAddressingMode(AM, VT);
3290
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003291 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003293 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 case MVT::i1:
3295 case MVT::i8:
3296 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003297 if (Scale < 0) Scale = -Scale;
3298 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003299 return true;
3300 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003301 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00003303 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003304 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003305 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003306 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003307 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003308
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003310 // Note, we allow "void" uses (basically, uses that aren't loads or
3311 // stores), because arm allows folding a scale into many arithmetic
3312 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003313
Chris Lattner37caf8c2007-04-09 23:33:39 +00003314 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00003315 if (Scale & 1) return false;
3316 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00003317 }
3318 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003319 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003320 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003321}
3322
Owen Andersone50ed302009-08-10 22:56:29 +00003323static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003324 bool isSEXTLoad, SDValue &Base,
3325 SDValue &Offset, bool &isInc,
3326 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003327 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3328 return false;
3329
Owen Anderson825b72b2009-08-11 20:47:22 +00003330 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003331 // AddressingMode 3
3332 Base = Ptr->getOperand(0);
3333 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003334 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003335 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003336 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003337 isInc = false;
3338 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3339 return true;
3340 }
3341 }
3342 isInc = (Ptr->getOpcode() == ISD::ADD);
3343 Offset = Ptr->getOperand(1);
3344 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003346 // AddressingMode 2
3347 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003348 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003349 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003350 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003351 isInc = false;
3352 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3353 Base = Ptr->getOperand(0);
3354 return true;
3355 }
3356 }
3357
3358 if (Ptr->getOpcode() == ISD::ADD) {
3359 isInc = true;
3360 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3361 if (ShOpcVal != ARM_AM::no_shift) {
3362 Base = Ptr->getOperand(1);
3363 Offset = Ptr->getOperand(0);
3364 } else {
3365 Base = Ptr->getOperand(0);
3366 Offset = Ptr->getOperand(1);
3367 }
3368 return true;
3369 }
3370
3371 isInc = (Ptr->getOpcode() == ISD::ADD);
3372 Base = Ptr->getOperand(0);
3373 Offset = Ptr->getOperand(1);
3374 return true;
3375 }
3376
3377 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3378 return false;
3379}
3380
Owen Andersone50ed302009-08-10 22:56:29 +00003381static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003382 bool isSEXTLoad, SDValue &Base,
3383 SDValue &Offset, bool &isInc,
3384 SelectionDAG &DAG) {
3385 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3386 return false;
3387
3388 Base = Ptr->getOperand(0);
3389 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3390 int RHSC = (int)RHS->getZExtValue();
3391 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3392 assert(Ptr->getOpcode() == ISD::ADD);
3393 isInc = false;
3394 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3395 return true;
3396 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3397 isInc = Ptr->getOpcode() == ISD::ADD;
3398 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3399 return true;
3400 }
3401 }
3402
3403 return false;
3404}
3405
Evan Chenga8e29892007-01-19 07:51:42 +00003406/// getPreIndexedAddressParts - returns true by value, base pointer and
3407/// offset pointer and addressing mode by reference if the node's address
3408/// can be legally represented as pre-indexed load / store address.
3409bool
Dan Gohman475871a2008-07-27 21:46:04 +00003410ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3411 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003412 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003413 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003414 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003415 return false;
3416
Owen Andersone50ed302009-08-10 22:56:29 +00003417 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003418 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003419 bool isSEXTLoad = false;
3420 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3421 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003422 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003423 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3424 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3425 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003426 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003427 } else
3428 return false;
3429
3430 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003431 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003432 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003433 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3434 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003435 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003436 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003437 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003438 if (!isLegal)
3439 return false;
3440
3441 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3442 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003443}
3444
3445/// getPostIndexedAddressParts - returns true by value, base pointer and
3446/// offset pointer and addressing mode by reference if this node can be
3447/// combined with a load / store to form a post-indexed load / store.
3448bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003449 SDValue &Base,
3450 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003451 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003452 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003453 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003454 return false;
3455
Owen Andersone50ed302009-08-10 22:56:29 +00003456 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003457 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003458 bool isSEXTLoad = false;
3459 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003460 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003461 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3462 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003463 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003464 } else
3465 return false;
3466
3467 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003468 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003469 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003470 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003471 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003472 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003473 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3474 isInc, DAG);
3475 if (!isLegal)
3476 return false;
3477
3478 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3479 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003480}
3481
Dan Gohman475871a2008-07-27 21:46:04 +00003482void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003483 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003484 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003485 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003486 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003487 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003488 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003489 switch (Op.getOpcode()) {
3490 default: break;
3491 case ARMISD::CMOV: {
3492 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003493 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003494 if (KnownZero == 0 && KnownOne == 0) return;
3495
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003496 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003497 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3498 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003499 KnownZero &= KnownZeroRHS;
3500 KnownOne &= KnownOneRHS;
3501 return;
3502 }
3503 }
3504}
3505
3506//===----------------------------------------------------------------------===//
3507// ARM Inline Assembly Support
3508//===----------------------------------------------------------------------===//
3509
3510/// getConstraintType - Given a constraint letter, return the type of
3511/// constraint it is for this target.
3512ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003513ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3514 if (Constraint.size() == 1) {
3515 switch (Constraint[0]) {
3516 default: break;
3517 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003518 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003519 }
Evan Chenga8e29892007-01-19 07:51:42 +00003520 }
Chris Lattner4234f572007-03-25 02:14:49 +00003521 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003522}
3523
Bob Wilson2dc4f542009-03-20 22:42:55 +00003524std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003525ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003526 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003527 if (Constraint.size() == 1) {
3528 // GCC RS6000 Constraint Letters
3529 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003530 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003531 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003532 return std::make_pair(0U, ARM::tGPRRegisterClass);
3533 else
3534 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003535 case 'r':
3536 return std::make_pair(0U, ARM::GPRRegisterClass);
3537 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003538 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003539 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003541 return std::make_pair(0U, ARM::DPRRegisterClass);
3542 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003543 }
3544 }
3545 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3546}
3547
3548std::vector<unsigned> ARMTargetLowering::
3549getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003550 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003551 if (Constraint.size() != 1)
3552 return std::vector<unsigned>();
3553
3554 switch (Constraint[0]) { // GCC ARM Constraint Letters
3555 default: break;
3556 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003557 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3558 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3559 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003560 case 'r':
3561 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3562 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3563 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3564 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003565 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003567 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3568 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3569 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3570 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3571 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3572 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3573 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3574 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003576 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3577 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3578 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3579 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3580 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003581 }
3582
3583 return std::vector<unsigned>();
3584}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003585
3586/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3587/// vector. If it is invalid, don't add anything to Ops.
3588void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3589 char Constraint,
3590 bool hasMemory,
3591 std::vector<SDValue>&Ops,
3592 SelectionDAG &DAG) const {
3593 SDValue Result(0, 0);
3594
3595 switch (Constraint) {
3596 default: break;
3597 case 'I': case 'J': case 'K': case 'L':
3598 case 'M': case 'N': case 'O':
3599 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3600 if (!C)
3601 return;
3602
3603 int64_t CVal64 = C->getSExtValue();
3604 int CVal = (int) CVal64;
3605 // None of these constraints allow values larger than 32 bits. Check
3606 // that the value fits in an int.
3607 if (CVal != CVal64)
3608 return;
3609
3610 switch (Constraint) {
3611 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003612 if (Subtarget->isThumb1Only()) {
3613 // This must be a constant between 0 and 255, for ADD
3614 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003615 if (CVal >= 0 && CVal <= 255)
3616 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003617 } else if (Subtarget->isThumb2()) {
3618 // A constant that can be used as an immediate value in a
3619 // data-processing instruction.
3620 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3621 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003622 } else {
3623 // A constant that can be used as an immediate value in a
3624 // data-processing instruction.
3625 if (ARM_AM::getSOImmVal(CVal) != -1)
3626 break;
3627 }
3628 return;
3629
3630 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003631 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003632 // This must be a constant between -255 and -1, for negated ADD
3633 // immediates. This can be used in GCC with an "n" modifier that
3634 // prints the negated value, for use with SUB instructions. It is
3635 // not useful otherwise but is implemented for compatibility.
3636 if (CVal >= -255 && CVal <= -1)
3637 break;
3638 } else {
3639 // This must be a constant between -4095 and 4095. It is not clear
3640 // what this constraint is intended for. Implemented for
3641 // compatibility with GCC.
3642 if (CVal >= -4095 && CVal <= 4095)
3643 break;
3644 }
3645 return;
3646
3647 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003648 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003649 // A 32-bit value where only one byte has a nonzero value. Exclude
3650 // zero to match GCC. This constraint is used by GCC internally for
3651 // constants that can be loaded with a move/shift combination.
3652 // It is not useful otherwise but is implemented for compatibility.
3653 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3654 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003655 } else if (Subtarget->isThumb2()) {
3656 // A constant whose bitwise inverse can be used as an immediate
3657 // value in a data-processing instruction. This can be used in GCC
3658 // with a "B" modifier that prints the inverted value, for use with
3659 // BIC and MVN instructions. It is not useful otherwise but is
3660 // implemented for compatibility.
3661 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3662 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003663 } else {
3664 // A constant whose bitwise inverse can be used as an immediate
3665 // value in a data-processing instruction. This can be used in GCC
3666 // with a "B" modifier that prints the inverted value, for use with
3667 // BIC and MVN instructions. It is not useful otherwise but is
3668 // implemented for compatibility.
3669 if (ARM_AM::getSOImmVal(~CVal) != -1)
3670 break;
3671 }
3672 return;
3673
3674 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003675 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003676 // This must be a constant between -7 and 7,
3677 // for 3-operand ADD/SUB immediate instructions.
3678 if (CVal >= -7 && CVal < 7)
3679 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003680 } else if (Subtarget->isThumb2()) {
3681 // A constant whose negation can be used as an immediate value in a
3682 // data-processing instruction. This can be used in GCC with an "n"
3683 // modifier that prints the negated value, for use with SUB
3684 // instructions. It is not useful otherwise but is implemented for
3685 // compatibility.
3686 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3687 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003688 } else {
3689 // A constant whose negation can be used as an immediate value in a
3690 // data-processing instruction. This can be used in GCC with an "n"
3691 // modifier that prints the negated value, for use with SUB
3692 // instructions. It is not useful otherwise but is implemented for
3693 // compatibility.
3694 if (ARM_AM::getSOImmVal(-CVal) != -1)
3695 break;
3696 }
3697 return;
3698
3699 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003700 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003701 // This must be a multiple of 4 between 0 and 1020, for
3702 // ADD sp + immediate.
3703 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3704 break;
3705 } else {
3706 // A power of two or a constant between 0 and 32. This is used in
3707 // GCC for the shift amount on shifted register operands, but it is
3708 // useful in general for any shift amounts.
3709 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3710 break;
3711 }
3712 return;
3713
3714 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003715 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003716 // This must be a constant between 0 and 31, for shift amounts.
3717 if (CVal >= 0 && CVal <= 31)
3718 break;
3719 }
3720 return;
3721
3722 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003723 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003724 // This must be a multiple of 4 between -508 and 508, for
3725 // ADD/SUB sp = sp + immediate.
3726 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
3727 break;
3728 }
3729 return;
3730 }
3731 Result = DAG.getTargetConstant(CVal, Op.getValueType());
3732 break;
3733 }
3734
3735 if (Result.getNode()) {
3736 Ops.push_back(Result);
3737 return;
3738 }
3739 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
3740 Ops, DAG);
3741}