blob: cd9c2ccce33e31c5b7f55cb14595f751aa0405f6 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000116def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
117def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
118def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000119def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000120def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000121def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
122def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
123def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
124def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000125def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
126def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000127def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000128def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000129def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000130def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000131def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
132def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000133
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000134// FIXME: Eventually this will be just "hasV6T2Ops".
135def UseMovt : Predicate<"Subtarget->useMovt()">;
136def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
137
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000138//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000139// ARM Flag Definitions.
140
141class RegConstraint<string C> {
142 string Constraints = C;
143}
144
145//===----------------------------------------------------------------------===//
146// ARM specific transformation functions and pattern fragments.
147//
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
150// so_imm_neg def below.
151def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000153}]>;
154
155// so_imm_not_XFORM - Return a so_imm value packed into the format described for
156// so_imm_not def below.
157def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000159}]>;
160
161// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
162def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000163 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000164 return v == 8 || v == 16 || v == 24;
165}]>;
166
167/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
168def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000170}]>;
171
172/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
173def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000175}]>;
176
Jim Grosbach64171712010-02-16 21:07:46 +0000177def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000178 PatLeaf<(imm), [{
179 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
180 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Evan Chenga2515702007-03-19 07:09:02 +0000182def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000183 PatLeaf<(imm), [{
184 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
185 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000186
187// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
188def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000189 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000190}]>;
191
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000192/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
193/// e.g., 0xf000ffff
194def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000195 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000196 uint32_t v = (uint32_t)N->getZExtValue();
197 if (v == 0xffffffff)
198 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000199 // there can be 1's on either or both "outsides", all the "inside"
200 // bits must be 0's
201 unsigned int lsb = 0, msb = 31;
202 while (v & (1 << msb)) --msb;
203 while (v & (1 << lsb)) ++lsb;
204 for (unsigned int i = lsb; i <= msb; ++i) {
205 if (v & (1 << i))
206 return 0;
207 }
208 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000209}] > {
210 let PrintMethod = "printBitfieldInvMaskImmOperand";
211}
212
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000213/// Split a 32-bit immediate into two 16 bit parts.
214def lo16 : SDNodeXForm<imm, [{
215 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
216 MVT::i32);
217}]>;
218
219def hi16 : SDNodeXForm<imm, [{
220 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
221}]>;
222
223def lo16AllZero : PatLeaf<(i32 imm), [{
224 // Returns true if all low 16-bits are 0.
225 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000226}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000227
Jim Grosbach64171712010-02-16 21:07:46 +0000228/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229/// [0.65535].
230def imm0_65535 : PatLeaf<(i32 imm), [{
231 return (uint32_t)N->getZExtValue() < 65536;
232}]>;
233
Evan Cheng37f25d92008-08-28 23:39:26 +0000234class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
235class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Jim Grosbach0a145f32010-02-16 20:17:57 +0000237/// adde and sube predicates - True based on whether the carry flag output
238/// will be needed or not.
239def adde_dead_carry :
240 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
241 [{return !N->hasAnyUseOfValue(1);}]>;
242def sube_dead_carry :
243 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
244 [{return !N->hasAnyUseOfValue(1);}]>;
245def adde_live_carry :
246 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
247 [{return N->hasAnyUseOfValue(1);}]>;
248def sube_live_carry :
249 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
250 [{return N->hasAnyUseOfValue(1);}]>;
251
Evan Chenga8e29892007-01-19 07:51:42 +0000252//===----------------------------------------------------------------------===//
253// Operand Definitions.
254//
255
256// Branch target.
257def brtarget : Operand<OtherVT>;
258
Evan Chenga8e29892007-01-19 07:51:42 +0000259// A list of registers separated by comma. Used by load/store multiple.
260def reglist : Operand<i32> {
261 let PrintMethod = "printRegisterList";
262}
263
264// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
265def cpinst_operand : Operand<i32> {
266 let PrintMethod = "printCPInstOperand";
267}
268
269def jtblock_operand : Operand<i32> {
270 let PrintMethod = "printJTBlockOperand";
271}
Evan Cheng66ac5312009-07-25 00:33:29 +0000272def jt2block_operand : Operand<i32> {
273 let PrintMethod = "printJT2BlockOperand";
274}
Evan Chenga8e29892007-01-19 07:51:42 +0000275
276// Local PC labels.
277def pclabel : Operand<i32> {
278 let PrintMethod = "printPCLabel";
279}
280
281// shifter_operand operands: so_reg and so_imm.
282def so_reg : Operand<i32>, // reg reg imm
283 ComplexPattern<i32, 3, "SelectShifterOperandReg",
284 [shl,srl,sra,rotr]> {
285 let PrintMethod = "printSORegOperand";
286 let MIOperandInfo = (ops GPR, GPR, i32imm);
287}
288
289// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
290// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
291// represented in the imm field in the same 12-bit form that they are encoded
292// into so_imm instructions: the 8-bit immediate is the least significant bits
293// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
294def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000295 PatLeaf<(imm), [{
296 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
297 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000298 let PrintMethod = "printSOImmOperand";
299}
300
Evan Chengc70d1842007-03-20 08:11:30 +0000301// Break so_imm's up into two pieces. This handles immediates with up to 16
302// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
303// get the first/second pieces.
304def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000305 PatLeaf<(imm), [{
306 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
307 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000308 let PrintMethod = "printSOImm2PartOperand";
309}
310
311def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000312 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000314}]>;
315
316def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000317 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000319}]>;
320
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000321def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
322 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
323 }]> {
324 let PrintMethod = "printSOImm2PartOperand";
325}
326
327def so_neg_imm2part_1 : SDNodeXForm<imm, [{
328 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
329 return CurDAG->getTargetConstant(V, MVT::i32);
330}]>;
331
332def so_neg_imm2part_2 : SDNodeXForm<imm, [{
333 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
334 return CurDAG->getTargetConstant(V, MVT::i32);
335}]>;
336
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000337/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
338def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
339 return (int32_t)N->getZExtValue() < 32;
340}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000341
342// Define ARM specific addressing modes.
343
344// addrmode2 := reg +/- reg shop imm
345// addrmode2 := reg +/- imm12
346//
347def addrmode2 : Operand<i32>,
348 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
349 let PrintMethod = "printAddrMode2Operand";
350 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
351}
352
353def am2offset : Operand<i32>,
354 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
355 let PrintMethod = "printAddrMode2OffsetOperand";
356 let MIOperandInfo = (ops GPR, i32imm);
357}
358
359// addrmode3 := reg +/- reg
360// addrmode3 := reg +/- imm8
361//
362def addrmode3 : Operand<i32>,
363 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
364 let PrintMethod = "printAddrMode3Operand";
365 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
366}
367
368def am3offset : Operand<i32>,
369 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
370 let PrintMethod = "printAddrMode3OffsetOperand";
371 let MIOperandInfo = (ops GPR, i32imm);
372}
373
374// addrmode4 := reg, <mode|W>
375//
376def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000377 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000378 let PrintMethod = "printAddrMode4Operand";
379 let MIOperandInfo = (ops GPR, i32imm);
380}
381
382// addrmode5 := reg +/- imm8*4
383//
384def addrmode5 : Operand<i32>,
385 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
386 let PrintMethod = "printAddrMode5Operand";
387 let MIOperandInfo = (ops GPR, i32imm);
388}
389
Bob Wilson8b024a52009-07-01 23:16:05 +0000390// addrmode6 := reg with optional writeback
391//
392def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000393 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000394 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000395 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000396}
397
Evan Chenga8e29892007-01-19 07:51:42 +0000398// addrmodepc := pc + reg
399//
400def addrmodepc : Operand<i32>,
401 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
402 let PrintMethod = "printAddrModePCOperand";
403 let MIOperandInfo = (ops GPR, i32imm);
404}
405
Bob Wilson4f38b382009-08-21 21:58:55 +0000406def nohash_imm : Operand<i32> {
407 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000408}
409
Evan Chenga8e29892007-01-19 07:51:42 +0000410//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000411
Evan Cheng37f25d92008-08-28 23:39:26 +0000412include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413
414//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000415// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000416//
417
Evan Cheng3924f782008-08-29 07:36:24 +0000418/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000419/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000420multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
421 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000422 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000423 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000424 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
425 let Inst{25} = 1;
426 }
Evan Chengedda31c2008-11-05 18:35:52 +0000427 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000428 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000429 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000430 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000431 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000432 let isCommutable = Commutable;
433 }
Evan Chengedda31c2008-11-05 18:35:52 +0000434 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000435 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000436 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
437 let Inst{25} = 0;
438 }
Evan Chenga8e29892007-01-19 07:51:42 +0000439}
440
Evan Cheng1e249e32009-06-25 20:59:23 +0000441/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000442/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000443let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000444multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
445 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000446 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000447 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000449 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 let Inst{25} = 1;
451 }
Evan Chengedda31c2008-11-05 18:35:52 +0000452 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000453 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000454 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
455 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000456 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000457 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000458 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 }
Evan Chengedda31c2008-11-05 18:35:52 +0000460 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000461 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000462 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000463 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 let Inst{25} = 0;
465 }
Evan Cheng071a2792007-09-11 19:55:27 +0000466}
Evan Chengc85e8322007-07-05 07:13:32 +0000467}
468
469/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000470/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000471/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000472let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000473multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
474 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000475 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000476 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000478 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 let Inst{25} = 1;
480 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000481 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000482 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000484 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000485 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000486 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000487 let isCommutable = Commutable;
488 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000489 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000490 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000492 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 let Inst{25} = 0;
494 }
Evan Cheng071a2792007-09-11 19:55:27 +0000495}
Evan Chenga8e29892007-01-19 07:51:42 +0000496}
497
Evan Chenga8e29892007-01-19 07:51:42 +0000498/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
499/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000500/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
501multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000503 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000505 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000506 let Inst{11-10} = 0b00;
507 let Inst{19-16} = 0b1111;
508 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000509 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000510 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000512 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000513 let Inst{19-16} = 0b1111;
514 }
Evan Chenga8e29892007-01-19 07:51:42 +0000515}
516
Johnny Chen2ec5e492010-02-22 21:50:40 +0000517multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
518 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
519 IIC_iUNAr, opc, "\t$dst, $src",
520 [/* For disassembly only; pattern left blank */]>,
521 Requires<[IsARM, HasV6]> {
522 let Inst{11-10} = 0b00;
523 let Inst{19-16} = 0b1111;
524 }
525 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
526 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
527 [/* For disassembly only; pattern left blank */]>,
528 Requires<[IsARM, HasV6]> {
529 let Inst{19-16} = 0b1111;
530 }
531}
532
Evan Chenga8e29892007-01-19 07:51:42 +0000533/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
534/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000535multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
536 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000537 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000538 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000539 Requires<[IsARM, HasV6]> {
540 let Inst{11-10} = 0b00;
541 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000542 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
543 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000544 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000545 [(set GPR:$dst, (opnode GPR:$LHS,
546 (rotr GPR:$RHS, rot_imm:$rot)))]>,
547 Requires<[IsARM, HasV6]>;
548}
549
Johnny Chen2ec5e492010-02-22 21:50:40 +0000550// For disassembly only.
551multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
552 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
553 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
554 [/* For disassembly only; pattern left blank */]>,
555 Requires<[IsARM, HasV6]> {
556 let Inst{11-10} = 0b00;
557 }
558 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
559 i32imm:$rot),
560 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
561 [/* For disassembly only; pattern left blank */]>,
562 Requires<[IsARM, HasV6]>;
563}
564
Evan Cheng62674222009-06-25 23:34:10 +0000565/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
566let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000567multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
568 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000569 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000570 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000571 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000572 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000573 let Inst{25} = 1;
574 }
Evan Cheng62674222009-06-25 23:34:10 +0000575 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000576 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000577 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000578 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000579 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000580 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000581 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000582 }
Evan Cheng62674222009-06-25 23:34:10 +0000583 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000584 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000585 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000586 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000587 let Inst{25} = 0;
588 }
Jim Grosbache5165492009-11-09 00:11:35 +0000589}
590// Carry setting variants
591let Defs = [CPSR] in {
592multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
593 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000594 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000595 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000596 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000597 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000598 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000599 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000600 }
Evan Cheng62674222009-06-25 23:34:10 +0000601 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000602 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000603 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000604 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000605 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000606 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000607 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000608 }
Evan Cheng62674222009-06-25 23:34:10 +0000609 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000610 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000611 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000612 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000613 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000615 }
Evan Cheng071a2792007-09-11 19:55:27 +0000616}
Evan Chengc85e8322007-07-05 07:13:32 +0000617}
Jim Grosbache5165492009-11-09 00:11:35 +0000618}
Evan Chengc85e8322007-07-05 07:13:32 +0000619
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000620//===----------------------------------------------------------------------===//
621// Instructions
622//===----------------------------------------------------------------------===//
623
Evan Chenga8e29892007-01-19 07:51:42 +0000624//===----------------------------------------------------------------------===//
625// Miscellaneous Instructions.
626//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000627
Evan Chenga8e29892007-01-19 07:51:42 +0000628/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
629/// the function. The first operand is the ID# for this instruction, the second
630/// is the index into the MachineConstantPool that this is, the third is the
631/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000632let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000633def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000634PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000635 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000636 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000637
Jim Grosbach4642ad32010-02-22 23:10:38 +0000638// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
639// from removing one half of the matched pairs. That breaks PEI, which assumes
640// these will always be in pairs, and asserts if it finds otherwise. Better way?
641let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000642def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000643PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000644 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000645 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000646
Jim Grosbach64171712010-02-16 21:07:46 +0000647def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000648PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000649 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000650 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000651}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000652
Johnny Chenf4d81052010-02-12 22:53:19 +0000653def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000654 [/* For disassembly only; pattern left blank */]>,
655 Requires<[IsARM, HasV6T2]> {
656 let Inst{27-16} = 0b001100100000;
657 let Inst{7-0} = 0b00000000;
658}
659
Johnny Chenf4d81052010-02-12 22:53:19 +0000660def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
661 [/* For disassembly only; pattern left blank */]>,
662 Requires<[IsARM, HasV6T2]> {
663 let Inst{27-16} = 0b001100100000;
664 let Inst{7-0} = 0b00000001;
665}
666
667def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
668 [/* For disassembly only; pattern left blank */]>,
669 Requires<[IsARM, HasV6T2]> {
670 let Inst{27-16} = 0b001100100000;
671 let Inst{7-0} = 0b00000010;
672}
673
674def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
675 [/* For disassembly only; pattern left blank */]>,
676 Requires<[IsARM, HasV6T2]> {
677 let Inst{27-16} = 0b001100100000;
678 let Inst{7-0} = 0b00000011;
679}
680
Johnny Chen2ec5e492010-02-22 21:50:40 +0000681def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
682 "\t$dst, $a, $b",
683 [/* For disassembly only; pattern left blank */]>,
684 Requires<[IsARM, HasV6]> {
685 let Inst{27-20} = 0b01101000;
686 let Inst{7-4} = 0b1011;
687}
688
Johnny Chenf4d81052010-02-12 22:53:19 +0000689def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
690 [/* For disassembly only; pattern left blank */]>,
691 Requires<[IsARM, HasV6T2]> {
692 let Inst{27-16} = 0b001100100000;
693 let Inst{7-0} = 0b00000100;
694}
695
Johnny Chenc6f7b272010-02-11 18:12:29 +0000696// The i32imm operand $val can be used by a debugger to store more information
697// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000698def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000699 [/* For disassembly only; pattern left blank */]>,
700 Requires<[IsARM]> {
701 let Inst{27-20} = 0b00010010;
702 let Inst{7-4} = 0b0111;
703}
704
Johnny Chenb98e1602010-02-12 18:55:33 +0000705// Change Processor State is a system instruction -- for disassembly only.
706// The singleton $opt operand contains the following information:
707// opt{4-0} = mode from Inst{4-0}
708// opt{5} = changemode from Inst{17}
709// opt{8-6} = AIF from Inst{8-6}
710// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chenf4d81052010-02-12 22:53:19 +0000711def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}",
Johnny Chenb98e1602010-02-12 18:55:33 +0000712 [/* For disassembly only; pattern left blank */]>,
713 Requires<[IsARM]> {
714 let Inst{31-28} = 0b1111;
715 let Inst{27-20} = 0b00010000;
716 let Inst{16} = 0;
717 let Inst{5} = 0;
718}
719
Johnny Chenb92a23f2010-02-21 04:42:01 +0000720// Preload signals the memory system of possible future data/instruction access.
721// These are for disassembly only.
722multiclass APreLoad<bit data, bit read, string opc> {
723
724 def i : AXI<(outs), (ins GPR:$base, i32imm:$imm), MiscFrm, NoItinerary,
725 !strconcat(opc, "\t[$base, $imm]"), []> {
726 let Inst{31-26} = 0b111101;
727 let Inst{25} = 0; // 0 for immediate form
728 let Inst{24} = data;
729 let Inst{22} = read;
730 let Inst{21-20} = 0b01;
731 }
732
733 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
734 !strconcat(opc, "\t$addr"), []> {
735 let Inst{31-26} = 0b111101;
736 let Inst{25} = 1; // 1 for register form
737 let Inst{24} = data;
738 let Inst{22} = read;
739 let Inst{21-20} = 0b01;
740 let Inst{4} = 0;
741 }
742}
743
744defm PLD : APreLoad<1, 1, "pld">;
745defm PLDW : APreLoad<1, 0, "pldw">;
746defm PLI : APreLoad<0, 1, "pli">;
747
Johnny Chena1e76212010-02-13 02:51:09 +0000748def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
749 [/* For disassembly only; pattern left blank */]>,
750 Requires<[IsARM]> {
751 let Inst{31-28} = 0b1111;
752 let Inst{27-20} = 0b00010000;
753 let Inst{16} = 1;
754 let Inst{9} = 1;
755 let Inst{7-4} = 0b0000;
756}
757
758def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
759 [/* For disassembly only; pattern left blank */]>,
760 Requires<[IsARM]> {
761 let Inst{31-28} = 0b1111;
762 let Inst{27-20} = 0b00010000;
763 let Inst{16} = 1;
764 let Inst{9} = 0;
765 let Inst{7-4} = 0b0000;
766}
767
Johnny Chenf4d81052010-02-12 22:53:19 +0000768def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000769 [/* For disassembly only; pattern left blank */]>,
770 Requires<[IsARM, HasV7]> {
771 let Inst{27-16} = 0b001100100000;
772 let Inst{7-4} = 0b1111;
773}
774
Johnny Chenba6e0332010-02-11 17:14:31 +0000775// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000776def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000777 [/* For disassembly only; pattern left blank */]>,
778 Requires<[IsARM]> {
779 let Inst{27-25} = 0b011;
780 let Inst{24-20} = 0b11111;
781 let Inst{7-5} = 0b111;
782 let Inst{4} = 0b1;
783}
784
Evan Cheng12c3a532008-11-06 17:48:05 +0000785// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000786let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000787def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000788 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000789 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000790
Evan Cheng325474e2008-01-07 23:56:57 +0000791let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000792def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000793 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000794 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000795
Evan Chengd87293c2008-11-06 08:47:38 +0000796def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000797 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000798 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
799
Evan Chengd87293c2008-11-06 08:47:38 +0000800def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000801 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000802 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
803
Evan Chengd87293c2008-11-06 08:47:38 +0000804def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000805 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000806 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
807
Evan Chengd87293c2008-11-06 08:47:38 +0000808def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000809 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000810 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
811}
Chris Lattner13c63102008-01-06 05:55:01 +0000812let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000813def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000814 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000815 [(store GPR:$src, addrmodepc:$addr)]>;
816
Evan Chengd87293c2008-11-06 08:47:38 +0000817def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000818 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000819 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
820
Evan Chengd87293c2008-11-06 08:47:38 +0000821def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000822 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000823 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
824}
Evan Cheng12c3a532008-11-06 17:48:05 +0000825} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000826
Evan Chenge07715c2009-06-23 05:25:29 +0000827
828// LEApcrel - Load a pc-relative address into a register without offending the
829// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000830def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000831 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000832 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
833 "${:private}PCRELL${:uid}+8))\n"),
834 !strconcat("${:private}PCRELL${:uid}:\n\t",
835 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000836 []>;
837
Evan Cheng023dd3f2009-06-24 23:14:45 +0000838def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000839 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000840 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000841 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000842 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000843 "${:private}PCRELL${:uid}+8))\n"),
844 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000845 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000846 []> {
847 let Inst{25} = 1;
848}
Evan Chenge07715c2009-06-23 05:25:29 +0000849
Evan Chenga8e29892007-01-19 07:51:42 +0000850//===----------------------------------------------------------------------===//
851// Control Flow Instructions.
852//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000853
Jim Grosbachc732adf2009-09-30 01:35:11 +0000854let isReturn = 1, isTerminator = 1, isBarrier = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000855 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000856 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000857 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000858 let Inst{7-4} = 0b0001;
859 let Inst{19-8} = 0b111111111111;
860 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000861}
Rafael Espindola27185192006-09-29 21:20:16 +0000862
Bob Wilson04ea6e52009-10-28 00:37:03 +0000863// Indirect branches
864let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000865 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000866 [(brind GPR:$dst)]> {
867 let Inst{7-4} = 0b0001;
868 let Inst{19-8} = 0b111111111111;
869 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000870 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000871 }
872}
873
Evan Chenga8e29892007-01-19 07:51:42 +0000874// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000875// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000876let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
877 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000878 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000879 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000880 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000881 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000882
Bob Wilson54fc1242009-06-22 21:01:46 +0000883// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000884let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000885 Defs = [R0, R1, R2, R3, R12, LR,
886 D0, D1, D2, D3, D4, D5, D6, D7,
887 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000888 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000889 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000890 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000891 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000892 Requires<[IsARM, IsNotDarwin]> {
893 let Inst{31-28} = 0b1110;
894 }
Evan Cheng277f0742007-06-19 21:05:09 +0000895
Evan Cheng12c3a532008-11-06 17:48:05 +0000896 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000897 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000898 [(ARMcall_pred tglobaladdr:$func)]>,
899 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000900
Evan Chenga8e29892007-01-19 07:51:42 +0000901 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000902 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000903 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000904 [(ARMcall GPR:$func)]>,
905 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000906 let Inst{7-4} = 0b0011;
907 let Inst{19-8} = 0b111111111111;
908 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000909 }
910
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000911 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000912 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
913 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000914 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000915 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000916 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000917 let Inst{7-4} = 0b0001;
918 let Inst{19-8} = 0b111111111111;
919 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000920 }
921}
922
923// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000924let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000925 Defs = [R0, R1, R2, R3, R9, R12, LR,
926 D0, D1, D2, D3, D4, D5, D6, D7,
927 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000928 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000929 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000930 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000931 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
932 let Inst{31-28} = 0b1110;
933 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000934
935 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000936 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000937 [(ARMcall_pred tglobaladdr:$func)]>,
938 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000939
940 // ARMv5T and above
941 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000942 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000943 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
944 let Inst{7-4} = 0b0011;
945 let Inst{19-8} = 0b111111111111;
946 let Inst{27-20} = 0b00010010;
947 }
948
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000949 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000950 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
951 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000952 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000953 [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000954 let Inst{7-4} = 0b0001;
955 let Inst{19-8} = 0b111111111111;
956 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000957 }
Rafael Espindola35574632006-07-18 17:00:30 +0000958}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000959
David Goodwin1a8f36e2009-08-12 18:31:53 +0000960let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000961 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000962 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000963 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000964 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000965 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000966
Owen Anderson20ab2902007-11-12 07:39:39 +0000967 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000968 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000969 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000970 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +0000971 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000972 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000973 let Inst{20} = 0; // S Bit
974 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000975 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000976 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000977 def BR_JTm : JTI<(outs),
978 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000979 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000980 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
981 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000982 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000983 let Inst{20} = 1; // L bit
984 let Inst{21} = 0; // W bit
985 let Inst{22} = 0; // B bit
986 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000987 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000988 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000989 def BR_JTadd : JTI<(outs),
990 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000991 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000992 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
993 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000994 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000995 let Inst{20} = 0; // S bit
996 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000997 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000998 }
999 } // isNotDuplicable = 1, isIndirectBranch = 1
1000 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001001
Evan Chengc85e8322007-07-05 07:13:32 +00001002 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001003 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001004 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001005 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001006 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001007}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001008
Johnny Chena1e76212010-02-13 02:51:09 +00001009// Branch and Exchange Jazelle -- for disassembly only
1010def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1011 [/* For disassembly only; pattern left blank */]> {
1012 let Inst{23-20} = 0b0010;
1013 //let Inst{19-8} = 0xfff;
1014 let Inst{7-4} = 0b0010;
1015}
1016
Johnny Chen0296f3e2010-02-16 21:59:54 +00001017// Secure Monitor Call is a system instruction -- for disassembly only
1018def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1019 [/* For disassembly only; pattern left blank */]> {
1020 let Inst{23-20} = 0b0110;
1021 let Inst{7-4} = 0b0111;
1022}
1023
Johnny Chen64dfb782010-02-16 20:04:27 +00001024// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001025let isCall = 1 in {
1026def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1027 [/* For disassembly only; pattern left blank */]>;
1028}
1029
Johnny Chenfb566792010-02-17 21:39:10 +00001030// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001031def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1032 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001033 [/* For disassembly only; pattern left blank */]> {
1034 let Inst{31-28} = 0b1111;
1035 let Inst{22-20} = 0b110; // W = 1
1036}
1037
1038def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1039 NoItinerary, "srs${addr:submode}\tsp, $mode",
1040 [/* For disassembly only; pattern left blank */]> {
1041 let Inst{31-28} = 0b1111;
1042 let Inst{22-20} = 0b100; // W = 0
1043}
1044
Johnny Chenfb566792010-02-17 21:39:10 +00001045// Return From Exception is a system instruction -- for disassembly only
1046def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1047 NoItinerary, "rfe${addr:submode}\t$base!",
1048 [/* For disassembly only; pattern left blank */]> {
1049 let Inst{31-28} = 0b1111;
1050 let Inst{22-20} = 0b011; // W = 1
1051}
1052
1053def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1054 NoItinerary, "rfe${addr:submode}\t$base",
1055 [/* For disassembly only; pattern left blank */]> {
1056 let Inst{31-28} = 0b1111;
1057 let Inst{22-20} = 0b001; // W = 0
1058}
1059
Evan Chenga8e29892007-01-19 07:51:42 +00001060//===----------------------------------------------------------------------===//
1061// Load / store Instructions.
1062//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001063
Evan Chenga8e29892007-01-19 07:51:42 +00001064// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001065let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001066def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001067 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001068 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001069
Evan Chengfa775d02007-03-19 07:20:03 +00001070// Special LDR for loads from non-pc-relative constpools.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001071let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001072def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001073 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001074
Evan Chenga8e29892007-01-19 07:51:42 +00001075// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001076def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001077 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001078 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001079
Jim Grosbach64171712010-02-16 21:07:46 +00001080def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001081 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001082 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001083
Evan Chenga8e29892007-01-19 07:51:42 +00001084// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001085def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001086 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001087 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001088
David Goodwin5d598aa2009-08-19 18:00:44 +00001089def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001090 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001091 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001092
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001093let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001094// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001095def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001096 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001097 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001098
Evan Chenga8e29892007-01-19 07:51:42 +00001099// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001100def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001101 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001102 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001103
Evan Chengd87293c2008-11-06 08:47:38 +00001104def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001105 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001106 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001107
Evan Chengd87293c2008-11-06 08:47:38 +00001108def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001109 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001110 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001111
Evan Chengd87293c2008-11-06 08:47:38 +00001112def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001113 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001114 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001115
Evan Chengd87293c2008-11-06 08:47:38 +00001116def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001117 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001118 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001119
Evan Chengd87293c2008-11-06 08:47:38 +00001120def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001121 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001122 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001123
Evan Chengd87293c2008-11-06 08:47:38 +00001124def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001125 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001126 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001127
Evan Chengd87293c2008-11-06 08:47:38 +00001128def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001129 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001130 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001131
Evan Chengd87293c2008-11-06 08:47:38 +00001132def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001133 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001134 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001135
Evan Chengd87293c2008-11-06 08:47:38 +00001136def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001137 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001138 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001139
1140// For disassembly only
1141def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1142 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1143 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1144 Requires<[IsARM, HasV5TE]>;
1145
1146// For disassembly only
1147def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1148 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1149 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1150 Requires<[IsARM, HasV5TE]>;
1151
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001152}
Evan Chenga8e29892007-01-19 07:51:42 +00001153
Johnny Chenadb561d2010-02-18 03:27:42 +00001154// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001155
1156def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1157 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1158 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1159 let Inst{21} = 1; // overwrite
1160}
1161
1162def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001163 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1164 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1165 let Inst{21} = 1; // overwrite
1166}
1167
1168def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1169 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1170 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1171 let Inst{21} = 1; // overwrite
1172}
1173
1174def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1175 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1176 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1177 let Inst{21} = 1; // overwrite
1178}
1179
1180def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1181 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1182 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001183 let Inst{21} = 1; // overwrite
1184}
1185
Evan Chenga8e29892007-01-19 07:51:42 +00001186// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001187def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001188 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001189 [(store GPR:$src, addrmode2:$addr)]>;
1190
1191// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001192def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1193 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001194 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1195
David Goodwin5d598aa2009-08-19 18:00:44 +00001196def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001197 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001198 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1199
1200// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001201let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001202def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001203 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001204 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001205
1206// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001207def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001208 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001209 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001210 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001211 [(set GPR:$base_wb,
1212 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1213
Evan Chengd87293c2008-11-06 08:47:38 +00001214def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001215 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001216 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001217 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001218 [(set GPR:$base_wb,
1219 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1220
Evan Chengd87293c2008-11-06 08:47:38 +00001221def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001222 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001223 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001224 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001225 [(set GPR:$base_wb,
1226 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1227
Evan Chengd87293c2008-11-06 08:47:38 +00001228def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001229 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001230 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001231 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001232 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1233 GPR:$base, am3offset:$offset))]>;
1234
Evan Chengd87293c2008-11-06 08:47:38 +00001235def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001236 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001237 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001238 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001239 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1240 GPR:$base, am2offset:$offset))]>;
1241
Evan Chengd87293c2008-11-06 08:47:38 +00001242def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001243 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001244 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001245 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001246 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1247 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001248
Johnny Chen39a4bb32010-02-18 22:31:18 +00001249// For disassembly only
1250def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1251 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1252 StMiscFrm, IIC_iStoreru,
1253 "strd", "\t$src1, $src2, [$base, $offset]!",
1254 "$base = $base_wb", []>;
1255
1256// For disassembly only
1257def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1258 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1259 StMiscFrm, IIC_iStoreru,
1260 "strd", "\t$src1, $src2, [$base], $offset",
1261 "$base = $base_wb", []>;
1262
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001263// STRT and STRBT are for disassembly only.
1264
1265def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001266 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001267 StFrm, IIC_iStoreru,
1268 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1269 [/* For disassembly only; pattern left blank */]> {
1270 let Inst{21} = 1; // overwrite
1271}
1272
1273def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001274 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001275 StFrm, IIC_iStoreru,
1276 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1277 [/* For disassembly only; pattern left blank */]> {
1278 let Inst{21} = 1; // overwrite
1279}
1280
Evan Chenga8e29892007-01-19 07:51:42 +00001281//===----------------------------------------------------------------------===//
1282// Load / store multiple Instructions.
1283//
1284
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001285let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001286def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001287 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001288 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001289 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001290
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001291let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001292def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001293 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001294 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001295 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001296
1297//===----------------------------------------------------------------------===//
1298// Move Instructions.
1299//
1300
Evan Chengcd799b92009-06-12 20:46:18 +00001301let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001302def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001303 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001304 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001305 let Inst{25} = 0;
1306}
1307
Jim Grosbach64171712010-02-16 21:07:46 +00001308def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001309 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001310 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001311 let Inst{25} = 0;
1312}
Evan Chenga2515702007-03-19 07:09:02 +00001313
Evan Chengb3379fb2009-02-05 08:42:55 +00001314let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001315def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001316 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001317 let Inst{25} = 1;
1318}
1319
1320let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001321def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001322 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001323 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001324 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001325 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001326 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001327 let Inst{25} = 1;
1328}
1329
Evan Cheng5adb66a2009-09-28 09:14:39 +00001330let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001331def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1332 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001333 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001334 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001335 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001336 lo16AllZero:$imm))]>, UnaryDP,
1337 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001338 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001339 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001340}
Evan Cheng13ab0202007-07-10 18:08:01 +00001341
Evan Cheng20956592009-10-21 08:15:52 +00001342def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1343 Requires<[IsARM, HasV6T2]>;
1344
David Goodwinca01a8d2009-09-01 18:32:09 +00001345let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001346def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001347 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001348 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001349
1350// These aren't really mov instructions, but we have to define them this way
1351// due to flag operands.
1352
Evan Cheng071a2792007-09-11 19:55:27 +00001353let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001354def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001355 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001356 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001357def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001358 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001359 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001360}
Evan Chenga8e29892007-01-19 07:51:42 +00001361
Evan Chenga8e29892007-01-19 07:51:42 +00001362//===----------------------------------------------------------------------===//
1363// Extend Instructions.
1364//
1365
1366// Sign extenders
1367
Evan Cheng97f48c32008-11-06 22:15:19 +00001368defm SXTB : AI_unary_rrot<0b01101010,
1369 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1370defm SXTH : AI_unary_rrot<0b01101011,
1371 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001372
Evan Cheng97f48c32008-11-06 22:15:19 +00001373defm SXTAB : AI_bin_rrot<0b01101010,
1374 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1375defm SXTAH : AI_bin_rrot<0b01101011,
1376 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001377
Johnny Chen2ec5e492010-02-22 21:50:40 +00001378// For disassembly only
1379defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1380
1381// For disassembly only
1382defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001383
1384// Zero extenders
1385
1386let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001387defm UXTB : AI_unary_rrot<0b01101110,
1388 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1389defm UXTH : AI_unary_rrot<0b01101111,
1390 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1391defm UXTB16 : AI_unary_rrot<0b01101100,
1392 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001393
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001394def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001395 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001396def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001397 (UXTB16r_rot GPR:$Src, 8)>;
1398
Evan Cheng97f48c32008-11-06 22:15:19 +00001399defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001400 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001401defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001402 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001403}
1404
Evan Chenga8e29892007-01-19 07:51:42 +00001405// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001406// For disassembly only
1407defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001408
Evan Chenga8e29892007-01-19 07:51:42 +00001409
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001410def SBFX : I<(outs GPR:$dst),
1411 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1412 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001413 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001414 Requires<[IsARM, HasV6T2]> {
1415 let Inst{27-21} = 0b0111101;
1416 let Inst{6-4} = 0b101;
1417}
1418
1419def UBFX : I<(outs GPR:$dst),
1420 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1421 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001422 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001423 Requires<[IsARM, HasV6T2]> {
1424 let Inst{27-21} = 0b0111111;
1425 let Inst{6-4} = 0b101;
1426}
1427
Evan Chenga8e29892007-01-19 07:51:42 +00001428//===----------------------------------------------------------------------===//
1429// Arithmetic Instructions.
1430//
1431
Jim Grosbach26421962008-10-14 20:36:24 +00001432defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001433 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001434defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001435 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001436
Evan Chengc85e8322007-07-05 07:13:32 +00001437// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001438defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1439 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1440defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001441 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001442
Evan Cheng62674222009-06-25 23:34:10 +00001443defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001444 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001445defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001446 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001447defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001448 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001449defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001450 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001451
Evan Chengc85e8322007-07-05 07:13:32 +00001452// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001453def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001454 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001455 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1456 let Inst{25} = 1;
1457}
Evan Cheng13ab0202007-07-10 18:08:01 +00001458
Evan Chengedda31c2008-11-05 18:35:52 +00001459def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001460 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001461 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001462 let Inst{25} = 0;
1463}
Evan Chengc85e8322007-07-05 07:13:32 +00001464
1465// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001466let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001467def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001468 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001469 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001470 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001471 let Inst{25} = 1;
1472}
Evan Chengedda31c2008-11-05 18:35:52 +00001473def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001474 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001475 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001476 let Inst{20} = 1;
1477 let Inst{25} = 0;
1478}
Evan Cheng071a2792007-09-11 19:55:27 +00001479}
Evan Chengc85e8322007-07-05 07:13:32 +00001480
Evan Cheng62674222009-06-25 23:34:10 +00001481let Uses = [CPSR] in {
1482def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001483 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001484 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1485 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001486 let Inst{25} = 1;
1487}
Evan Cheng62674222009-06-25 23:34:10 +00001488def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001489 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001490 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1491 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001492 let Inst{25} = 0;
1493}
Evan Cheng62674222009-06-25 23:34:10 +00001494}
1495
1496// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001497let Defs = [CPSR], Uses = [CPSR] in {
1498def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001499 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001500 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1501 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001502 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001503 let Inst{25} = 1;
1504}
Evan Cheng1e249e32009-06-25 20:59:23 +00001505def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001506 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001507 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1508 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001509 let Inst{20} = 1;
1510 let Inst{25} = 0;
1511}
Evan Cheng071a2792007-09-11 19:55:27 +00001512}
Evan Cheng2c614c52007-06-06 10:17:05 +00001513
Evan Chenga8e29892007-01-19 07:51:42 +00001514// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1515def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1516 (SUBri GPR:$src, so_imm_neg:$imm)>;
1517
1518//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1519// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1520//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1521// (SBCri GPR:$src, so_imm_neg:$imm)>;
1522
1523// Note: These are implemented in C++ code, because they have to generate
1524// ADD/SUBrs instructions, which use a complex pattern that a xform function
1525// cannot produce.
1526// (mul X, 2^n+1) -> (add (X << n), X)
1527// (mul X, 2^n-1) -> (rsb X, (X << n))
1528
Johnny Chen667d1272010-02-22 18:50:54 +00001529// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001530// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001531class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001532 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001533 opc, "\t$dst, $a, $b",
1534 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001535 let Inst{27-20} = op27_20;
1536 let Inst{7-4} = op7_4;
1537}
1538
Johnny Chen667d1272010-02-22 18:50:54 +00001539// Saturating add/subtract -- for disassembly only
1540
1541def QADD : AAI<0b00010000, 0b0101, "qadd">;
1542def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1543def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1544def QASX : AAI<0b01100010, 0b0011, "qasx">;
1545def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1546def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1547def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1548def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1549def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1550def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1551def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1552def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1553def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1554def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1555def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1556def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1557
1558// Signed/Unsigned add/subtract -- for disassembly only
1559
1560def SASX : AAI<0b01100001, 0b0011, "sasx">;
1561def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1562def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1563def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1564def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1565def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1566def UASX : AAI<0b01100101, 0b0011, "uasx">;
1567def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1568def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1569def USAX : AAI<0b01100101, 0b0101, "usax">;
1570def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1571def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1572
1573// Signed/Unsigned halving add/subtract -- for disassembly only
1574
1575def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1576def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1577def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1578def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1579def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1580def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1581def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1582def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1583def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1584def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1585def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1586def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1587
Johnny Chenadc77332010-02-26 22:04:29 +00001588// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001589
Johnny Chenadc77332010-02-26 22:04:29 +00001590def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001591 MulFrm /* for convenience */, NoItinerary, "usad8",
1592 "\t$dst, $a, $b", []>,
1593 Requires<[IsARM, HasV6]> {
1594 let Inst{27-20} = 0b01111000;
1595 let Inst{15-12} = 0b1111;
1596 let Inst{7-4} = 0b0001;
1597}
1598def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1599 MulFrm /* for convenience */, NoItinerary, "usada8",
1600 "\t$dst, $a, $b, $acc", []>,
1601 Requires<[IsARM, HasV6]> {
1602 let Inst{27-20} = 0b01111000;
1603 let Inst{7-4} = 0b0001;
1604}
1605
1606// Signed/Unsigned saturate -- for disassembly only
1607
1608def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1609 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, LSL $shamt",
1610 [/* For disassembly only; pattern left blank */]> {
1611 let Inst{27-21} = 0b0110101;
1612 let Inst{6-4} = 0b001;
1613}
1614
1615def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1616 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, ASR $shamt",
1617 [/* For disassembly only; pattern left blank */]> {
1618 let Inst{27-21} = 0b0110101;
1619 let Inst{6-4} = 0b101;
1620}
1621
1622def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1623 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1624 [/* For disassembly only; pattern left blank */]> {
1625 let Inst{27-20} = 0b01101010;
1626 let Inst{7-4} = 0b0011;
1627}
1628
1629def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1630 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, LSL $shamt",
1631 [/* For disassembly only; pattern left blank */]> {
1632 let Inst{27-21} = 0b0110111;
1633 let Inst{6-4} = 0b001;
1634}
1635
1636def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
1637 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, ASR $shamt",
1638 [/* For disassembly only; pattern left blank */]> {
1639 let Inst{27-21} = 0b0110111;
1640 let Inst{6-4} = 0b101;
1641}
1642
1643def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1644 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1645 [/* For disassembly only; pattern left blank */]> {
1646 let Inst{27-20} = 0b01101110;
1647 let Inst{7-4} = 0b0011;
1648}
Evan Chenga8e29892007-01-19 07:51:42 +00001649
1650//===----------------------------------------------------------------------===//
1651// Bitwise Instructions.
1652//
1653
Jim Grosbach26421962008-10-14 20:36:24 +00001654defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001655 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001656defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001657 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001658defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001659 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001660defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001661 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001662
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001663def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001664 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001665 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001666 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1667 Requires<[IsARM, HasV6T2]> {
1668 let Inst{27-21} = 0b0111110;
1669 let Inst{6-0} = 0b0011111;
1670}
1671
Johnny Chenb2503c02010-02-17 06:31:48 +00001672// A8.6.18 BFI - Bitfield insert (Encoding A1)
1673// Added for disassembler with the pattern field purposely left blank.
1674def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1675 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1676 "bfi", "\t$dst, $src, $imm", "",
1677 [/* For disassembly only; pattern left blank */]>,
1678 Requires<[IsARM, HasV6T2]> {
1679 let Inst{27-21} = 0b0111110;
1680 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1681}
1682
David Goodwin5d598aa2009-08-19 18:00:44 +00001683def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001684 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001685 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001686 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001687 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001688}
Evan Chengedda31c2008-11-05 18:35:52 +00001689def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001690 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001691 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1692 let Inst{25} = 0;
1693}
Evan Chengb3379fb2009-02-05 08:42:55 +00001694let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001695def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001696 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001697 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1698 let Inst{25} = 1;
1699}
Evan Chenga8e29892007-01-19 07:51:42 +00001700
1701def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1702 (BICri GPR:$src, so_imm_not:$imm)>;
1703
1704//===----------------------------------------------------------------------===//
1705// Multiply Instructions.
1706//
1707
Evan Cheng8de898a2009-06-26 00:19:44 +00001708let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001709def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001710 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001711 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001712
Evan Chengfbc9d412008-11-06 01:21:28 +00001713def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001714 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001715 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001716
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001717def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001718 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001719 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1720 Requires<[IsARM, HasV6T2]>;
1721
Evan Chenga8e29892007-01-19 07:51:42 +00001722// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001723let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001724let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001725def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001726 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001727 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001728
Evan Chengfbc9d412008-11-06 01:21:28 +00001729def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001730 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001731 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001732}
Evan Chenga8e29892007-01-19 07:51:42 +00001733
1734// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001735def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001736 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001737 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001738
Evan Chengfbc9d412008-11-06 01:21:28 +00001739def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001740 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001741 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001742
Evan Chengfbc9d412008-11-06 01:21:28 +00001743def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001744 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001745 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001746 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001747} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001748
1749// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001750def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001751 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001752 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001753 Requires<[IsARM, HasV6]> {
1754 let Inst{7-4} = 0b0001;
1755 let Inst{15-12} = 0b1111;
1756}
Evan Cheng13ab0202007-07-10 18:08:01 +00001757
Johnny Chen2ec5e492010-02-22 21:50:40 +00001758def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1759 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1760 [/* For disassembly only; pattern left blank */]>,
1761 Requires<[IsARM, HasV6]> {
1762 let Inst{7-4} = 0b0011; // R = 1
1763 let Inst{15-12} = 0b1111;
1764}
1765
Evan Chengfbc9d412008-11-06 01:21:28 +00001766def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001767 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001768 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001769 Requires<[IsARM, HasV6]> {
1770 let Inst{7-4} = 0b0001;
1771}
Evan Chenga8e29892007-01-19 07:51:42 +00001772
Johnny Chen2ec5e492010-02-22 21:50:40 +00001773def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1774 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1775 [/* For disassembly only; pattern left blank */]>,
1776 Requires<[IsARM, HasV6]> {
1777 let Inst{7-4} = 0b0011; // R = 1
1778}
Evan Chenga8e29892007-01-19 07:51:42 +00001779
Evan Chengfbc9d412008-11-06 01:21:28 +00001780def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001781 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001782 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001783 Requires<[IsARM, HasV6]> {
1784 let Inst{7-4} = 0b1101;
1785}
Evan Chenga8e29892007-01-19 07:51:42 +00001786
Johnny Chen2ec5e492010-02-22 21:50:40 +00001787def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1788 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1789 [/* For disassembly only; pattern left blank */]>,
1790 Requires<[IsARM, HasV6]> {
1791 let Inst{7-4} = 0b1111; // R = 1
1792}
1793
Raul Herbster37fb5b12007-08-30 23:25:47 +00001794multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001795 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001796 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001797 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1798 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001799 Requires<[IsARM, HasV5TE]> {
1800 let Inst{5} = 0;
1801 let Inst{6} = 0;
1802 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001803
Evan Chengeb4f52e2008-11-06 03:35:07 +00001804 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001805 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001806 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001807 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001808 Requires<[IsARM, HasV5TE]> {
1809 let Inst{5} = 0;
1810 let Inst{6} = 1;
1811 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001812
Evan Chengeb4f52e2008-11-06 03:35:07 +00001813 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001814 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001815 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001816 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001817 Requires<[IsARM, HasV5TE]> {
1818 let Inst{5} = 1;
1819 let Inst{6} = 0;
1820 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001821
Evan Chengeb4f52e2008-11-06 03:35:07 +00001822 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001823 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001824 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1825 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001826 Requires<[IsARM, HasV5TE]> {
1827 let Inst{5} = 1;
1828 let Inst{6} = 1;
1829 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001830
Evan Chengeb4f52e2008-11-06 03:35:07 +00001831 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001832 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001833 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001834 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001835 Requires<[IsARM, HasV5TE]> {
1836 let Inst{5} = 1;
1837 let Inst{6} = 0;
1838 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001839
Evan Chengeb4f52e2008-11-06 03:35:07 +00001840 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001841 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001842 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001843 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001844 Requires<[IsARM, HasV5TE]> {
1845 let Inst{5} = 1;
1846 let Inst{6} = 1;
1847 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001848}
1849
Raul Herbster37fb5b12007-08-30 23:25:47 +00001850
1851multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001852 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001853 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001854 [(set GPR:$dst, (add GPR:$acc,
1855 (opnode (sext_inreg GPR:$a, i16),
1856 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001857 Requires<[IsARM, HasV5TE]> {
1858 let Inst{5} = 0;
1859 let Inst{6} = 0;
1860 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001861
Evan Chengeb4f52e2008-11-06 03:35:07 +00001862 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001863 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001864 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001865 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001866 Requires<[IsARM, HasV5TE]> {
1867 let Inst{5} = 0;
1868 let Inst{6} = 1;
1869 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001870
Evan Chengeb4f52e2008-11-06 03:35:07 +00001871 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001872 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001873 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001874 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001875 Requires<[IsARM, HasV5TE]> {
1876 let Inst{5} = 1;
1877 let Inst{6} = 0;
1878 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001879
Evan Chengeb4f52e2008-11-06 03:35:07 +00001880 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001881 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1882 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1883 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001884 Requires<[IsARM, HasV5TE]> {
1885 let Inst{5} = 1;
1886 let Inst{6} = 1;
1887 }
Evan Chenga8e29892007-01-19 07:51:42 +00001888
Evan Chengeb4f52e2008-11-06 03:35:07 +00001889 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001890 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001891 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001892 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001893 Requires<[IsARM, HasV5TE]> {
1894 let Inst{5} = 0;
1895 let Inst{6} = 0;
1896 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001897
Evan Chengeb4f52e2008-11-06 03:35:07 +00001898 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001899 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001900 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001901 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001902 Requires<[IsARM, HasV5TE]> {
1903 let Inst{5} = 0;
1904 let Inst{6} = 1;
1905 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001906}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001907
Raul Herbster37fb5b12007-08-30 23:25:47 +00001908defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1909defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001910
Johnny Chen83498e52010-02-12 21:59:23 +00001911// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1912def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1913 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1914 [/* For disassembly only; pattern left blank */]>,
1915 Requires<[IsARM, HasV5TE]> {
1916 let Inst{5} = 0;
1917 let Inst{6} = 0;
1918}
1919
1920def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1921 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1922 [/* For disassembly only; pattern left blank */]>,
1923 Requires<[IsARM, HasV5TE]> {
1924 let Inst{5} = 0;
1925 let Inst{6} = 1;
1926}
1927
1928def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1929 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1930 [/* For disassembly only; pattern left blank */]>,
1931 Requires<[IsARM, HasV5TE]> {
1932 let Inst{5} = 1;
1933 let Inst{6} = 0;
1934}
1935
1936def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1937 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1938 [/* For disassembly only; pattern left blank */]>,
1939 Requires<[IsARM, HasV5TE]> {
1940 let Inst{5} = 1;
1941 let Inst{6} = 1;
1942}
1943
Johnny Chen667d1272010-02-22 18:50:54 +00001944// Helper class for AI_smld -- for disassembly only
1945class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
1946 InstrItinClass itin, string opc, string asm>
1947 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
1948 let Inst{4} = 1;
1949 let Inst{5} = swap;
1950 let Inst{6} = sub;
1951 let Inst{7} = 0;
1952 let Inst{21-20} = 0b00;
1953 let Inst{22} = long;
1954 let Inst{27-23} = 0b01110;
1955}
1956
1957multiclass AI_smld<bit sub, string opc> {
1958
1959 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1960 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
1961
1962 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1963 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
1964
1965 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
1966 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
1967
1968 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1969 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
1970
1971}
1972
1973defm SMLA : AI_smld<0, "smla">;
1974defm SMLS : AI_smld<1, "smls">;
1975
Johnny Chen2ec5e492010-02-22 21:50:40 +00001976multiclass AI_sdml<bit sub, string opc> {
1977
1978 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1979 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
1980 let Inst{15-12} = 0b1111;
1981 }
1982
1983 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1984 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
1985 let Inst{15-12} = 0b1111;
1986 }
1987
1988}
1989
1990defm SMUA : AI_sdml<0, "smua">;
1991defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00001992
Evan Chenga8e29892007-01-19 07:51:42 +00001993//===----------------------------------------------------------------------===//
1994// Misc. Arithmetic Instructions.
1995//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001996
David Goodwin5d598aa2009-08-19 18:00:44 +00001997def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001998 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001999 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2000 let Inst{7-4} = 0b0001;
2001 let Inst{11-8} = 0b1111;
2002 let Inst{19-16} = 0b1111;
2003}
Rafael Espindola199dd672006-10-17 13:13:23 +00002004
Jim Grosbach3482c802010-01-18 19:58:49 +00002005def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002006 "rbit", "\t$dst, $src",
2007 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2008 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002009 let Inst{7-4} = 0b0011;
2010 let Inst{11-8} = 0b1111;
2011 let Inst{19-16} = 0b1111;
2012}
2013
David Goodwin5d598aa2009-08-19 18:00:44 +00002014def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002015 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002016 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2017 let Inst{7-4} = 0b0011;
2018 let Inst{11-8} = 0b1111;
2019 let Inst{19-16} = 0b1111;
2020}
Rafael Espindola199dd672006-10-17 13:13:23 +00002021
David Goodwin5d598aa2009-08-19 18:00:44 +00002022def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002023 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002024 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002025 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2026 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2027 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2028 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002029 Requires<[IsARM, HasV6]> {
2030 let Inst{7-4} = 0b1011;
2031 let Inst{11-8} = 0b1111;
2032 let Inst{19-16} = 0b1111;
2033}
Rafael Espindola27185192006-09-29 21:20:16 +00002034
David Goodwin5d598aa2009-08-19 18:00:44 +00002035def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002036 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002037 [(set GPR:$dst,
2038 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002039 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2040 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002041 Requires<[IsARM, HasV6]> {
2042 let Inst{7-4} = 0b1011;
2043 let Inst{11-8} = 0b1111;
2044 let Inst{19-16} = 0b1111;
2045}
Rafael Espindola27185192006-09-29 21:20:16 +00002046
Evan Cheng8b59db32008-11-07 01:41:35 +00002047def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2048 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00002049 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002050 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2051 (and (shl GPR:$src2, (i32 imm:$shamt)),
2052 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002053 Requires<[IsARM, HasV6]> {
2054 let Inst{6-4} = 0b001;
2055}
Rafael Espindola27185192006-09-29 21:20:16 +00002056
Evan Chenga8e29892007-01-19 07:51:42 +00002057// Alternate cases for PKHBT where identities eliminate some nodes.
2058def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2059 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2060def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2061 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002062
Rafael Espindolaa2845842006-10-05 16:48:49 +00002063
Evan Cheng8b59db32008-11-07 01:41:35 +00002064def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2065 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00002066 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002067 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2068 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002069 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2070 let Inst{6-4} = 0b101;
2071}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002072
Evan Chenga8e29892007-01-19 07:51:42 +00002073// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2074// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002075def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002076 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2077def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2078 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2079 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002080
Evan Chenga8e29892007-01-19 07:51:42 +00002081//===----------------------------------------------------------------------===//
2082// Comparison Instructions...
2083//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002084
Jim Grosbach26421962008-10-14 20:36:24 +00002085defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002086 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002087//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2088// Compare-to-zero still works out, just not the relationals
2089//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2090// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002091
Evan Chenga8e29892007-01-19 07:51:42 +00002092// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002093defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002094 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002095defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002096 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002097
David Goodwinc0309b42009-06-29 15:33:01 +00002098defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2099 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2100defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2101 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002102
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002103//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2104// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002105
David Goodwinc0309b42009-06-29 15:33:01 +00002106def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002107 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002108
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002109
Evan Chenga8e29892007-01-19 07:51:42 +00002110// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002111// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002112// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00002113def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002114 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002115 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002116 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002117 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002118 let Inst{25} = 0;
2119}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002120
Evan Chengd87293c2008-11-06 08:47:38 +00002121def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002122 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002123 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002124 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002125 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002126 let Inst{25} = 0;
2127}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002128
Evan Chengd87293c2008-11-06 08:47:38 +00002129def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002130 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002131 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002132 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002133 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002134 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002135}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002136
Jim Grosbach3728e962009-12-10 00:11:09 +00002137//===----------------------------------------------------------------------===//
2138// Atomic operations intrinsics
2139//
2140
2141// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002142let hasSideEffects = 1 in {
2143def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002144 Pseudo, NoItinerary,
2145 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002146 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002147 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002148 let Inst{31-4} = 0xf57ff05;
2149 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002150 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002151 let Inst{3-0} = 0b1111;
2152}
Jim Grosbach3728e962009-12-10 00:11:09 +00002153
Jim Grosbachf6b28622009-12-14 18:31:20 +00002154def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002155 Pseudo, NoItinerary,
2156 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002157 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002158 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002159 let Inst{31-4} = 0xf57ff04;
2160 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002161 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002162 let Inst{3-0} = 0b1111;
2163}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002164
2165def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2166 Pseudo, NoItinerary,
2167 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2168 [(ARMMemBarrierV6 GPR:$zero)]>,
2169 Requires<[IsARM, HasV6]> {
2170 // FIXME: add support for options other than a full system DMB
2171 // FIXME: add encoding
2172}
2173
2174def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2175 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002176 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002177 [(ARMSyncBarrierV6 GPR:$zero)]>,
2178 Requires<[IsARM, HasV6]> {
2179 // FIXME: add support for options other than a full system DSB
2180 // FIXME: add encoding
2181}
Jim Grosbach3728e962009-12-10 00:11:09 +00002182}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002183
Johnny Chenfd6037d2010-02-18 00:19:08 +00002184// Helper class for multiclass MemB -- for disassembly only
2185class AMBI<string opc, string asm>
2186 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2187 [/* For disassembly only; pattern left blank */]>,
2188 Requires<[IsARM, HasV7]> {
2189 let Inst{31-20} = 0xf57;
2190}
2191
2192multiclass MemB<bits<4> op7_4, string opc> {
2193
2194 def st : AMBI<opc, "\tst"> {
2195 let Inst{7-4} = op7_4;
2196 let Inst{3-0} = 0b1110;
2197 }
2198
2199 def ish : AMBI<opc, "\tish"> {
2200 let Inst{7-4} = op7_4;
2201 let Inst{3-0} = 0b1011;
2202 }
2203
2204 def ishst : AMBI<opc, "\tishst"> {
2205 let Inst{7-4} = op7_4;
2206 let Inst{3-0} = 0b1010;
2207 }
2208
2209 def nsh : AMBI<opc, "\tnsh"> {
2210 let Inst{7-4} = op7_4;
2211 let Inst{3-0} = 0b0111;
2212 }
2213
2214 def nshst : AMBI<opc, "\tnshst"> {
2215 let Inst{7-4} = op7_4;
2216 let Inst{3-0} = 0b0110;
2217 }
2218
2219 def osh : AMBI<opc, "\tosh"> {
2220 let Inst{7-4} = op7_4;
2221 let Inst{3-0} = 0b0011;
2222 }
2223
2224 def oshst : AMBI<opc, "\toshst"> {
2225 let Inst{7-4} = op7_4;
2226 let Inst{3-0} = 0b0010;
2227 }
2228}
2229
2230// These DMB variants are for disassembly only.
2231defm DMB : MemB<0b0101, "dmb">;
2232
2233// These DSB variants are for disassembly only.
2234defm DSB : MemB<0b0100, "dsb">;
2235
2236// ISB has only full system option -- for disassembly only
2237def ISBsy : AMBI<"isb", ""> {
2238 let Inst{7-4} = 0b0110;
2239 let Inst{3-0} = 0b1111;
2240}
2241
Jim Grosbach66869102009-12-11 18:52:41 +00002242let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002243 let Uses = [CPSR] in {
2244 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2245 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2246 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2247 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2248 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2249 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2250 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2251 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2252 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2253 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2254 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2255 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2256 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2257 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2258 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2259 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2260 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2261 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2262 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2263 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2264 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2266 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2267 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2268 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2269 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2270 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2271 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2272 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2273 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2274 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2275 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2276 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2278 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2279 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2280 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2281 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2282 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2283 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2284 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2285 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2286 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2287 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2288 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2290 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2291 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2292 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2293 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2294 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2295 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2296 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2297 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2298 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2299 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2300 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2302 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2303 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2304 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2305 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2306 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2307 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2308 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2309 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2310 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2311 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2312 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2314 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2315 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2316
2317 def ATOMIC_SWAP_I8 : PseudoInst<
2318 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2319 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2320 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2321 def ATOMIC_SWAP_I16 : PseudoInst<
2322 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2323 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2324 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2325 def ATOMIC_SWAP_I32 : PseudoInst<
2326 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2327 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2328 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2329
Jim Grosbache801dc42009-12-12 01:40:06 +00002330 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2332 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2333 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2334 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2335 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2336 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2337 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2338 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2340 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2341 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2342}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002343}
2344
2345let mayLoad = 1 in {
2346def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2347 "ldrexb", "\t$dest, [$ptr]",
2348 []>;
2349def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2350 "ldrexh", "\t$dest, [$ptr]",
2351 []>;
2352def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2353 "ldrex", "\t$dest, [$ptr]",
2354 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002355def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002356 NoItinerary,
2357 "ldrexd", "\t$dest, $dest2, [$ptr]",
2358 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002359}
2360
Jim Grosbach587b0722009-12-16 19:44:06 +00002361let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002362def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002363 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002364 "strexb", "\t$success, $src, [$ptr]",
2365 []>;
2366def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2367 NoItinerary,
2368 "strexh", "\t$success, $src, [$ptr]",
2369 []>;
2370def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002371 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002372 "strex", "\t$success, $src, [$ptr]",
2373 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002374def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002375 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2376 NoItinerary,
2377 "strexd", "\t$success, $src, $src2, [$ptr]",
2378 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002379}
2380
Johnny Chenb9436272010-02-17 22:37:58 +00002381// Clear-Exclusive is for disassembly only.
2382def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2383 [/* For disassembly only; pattern left blank */]>,
2384 Requires<[IsARM, HasV7]> {
2385 let Inst{31-20} = 0xf57;
2386 let Inst{7-4} = 0b0001;
2387}
2388
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002389// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2390let mayLoad = 1 in {
2391def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2392 "swp", "\t$dst, $src, [$ptr]",
2393 [/* For disassembly only; pattern left blank */]> {
2394 let Inst{27-23} = 0b00010;
2395 let Inst{22} = 0; // B = 0
2396 let Inst{21-20} = 0b00;
2397 let Inst{7-4} = 0b1001;
2398}
2399
2400def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2401 "swpb", "\t$dst, $src, [$ptr]",
2402 [/* For disassembly only; pattern left blank */]> {
2403 let Inst{27-23} = 0b00010;
2404 let Inst{22} = 1; // B = 1
2405 let Inst{21-20} = 0b00;
2406 let Inst{7-4} = 0b1001;
2407}
2408}
2409
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002410//===----------------------------------------------------------------------===//
2411// TLS Instructions
2412//
2413
2414// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002415let isCall = 1,
2416 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002417 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002418 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002419 [(set R0, ARMthread_pointer)]>;
2420}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002421
Evan Chenga8e29892007-01-19 07:51:42 +00002422//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002423// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002424// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002425// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002426// Since by its nature we may be coming from some other function to get
2427// here, and we're using the stack frame for the containing function to
2428// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002429// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002430// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002431// except for our own input by listing the relevant registers in Defs. By
2432// doing so, we also cause the prologue/epilogue code to actively preserve
2433// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002434// A constant value is passed in $val, and we use the location as a scratch.
2435let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002436 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2437 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002438 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002439 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002440 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002441 AddrModeNone, SizeSpecial, IndexModeNone,
2442 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002443 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002444 "add\t$val, pc, #8\n\t"
2445 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002446 "mov\tr0, #0\n\t"
2447 "add\tpc, pc, #0\n\t"
2448 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002449 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002450}
2451
2452//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002453// Non-Instruction Patterns
2454//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002455
Evan Chenga8e29892007-01-19 07:51:42 +00002456// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002457
Evan Chenga8e29892007-01-19 07:51:42 +00002458// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002459let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002460def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002461 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002462 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002463 [(set GPR:$dst, so_imm2part:$src)]>,
2464 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002465
Evan Chenga8e29892007-01-19 07:51:42 +00002466def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002467 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2468 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002469def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002470 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2471 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002472def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2473 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2474 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002475def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2476 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2477 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002478
Evan Cheng5adb66a2009-09-28 09:14:39 +00002479// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002480// This is a single pseudo instruction, the benefit is that it can be remat'd
2481// as a single unit instead of having to handle reg inputs.
2482// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002483let isReMaterializable = 1 in
2484def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002485 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002486 [(set GPR:$dst, (i32 imm:$src))]>,
2487 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002488
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002489// ConstantPool, GlobalAddress, and JumpTable
2490def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2491 Requires<[IsARM, DontUseMovt]>;
2492def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2493def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2494 Requires<[IsARM, UseMovt]>;
2495def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2496 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2497
Evan Chenga8e29892007-01-19 07:51:42 +00002498// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002499
Rafael Espindola24357862006-10-19 17:05:03 +00002500
Evan Chenga8e29892007-01-19 07:51:42 +00002501// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002502def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002503 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002504def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002505 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002506
Evan Chenga8e29892007-01-19 07:51:42 +00002507// zextload i1 -> zextload i8
2508def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002509
Evan Chenga8e29892007-01-19 07:51:42 +00002510// extload -> zextload
2511def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2512def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2513def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002514
Evan Cheng83b5cf02008-11-05 23:22:34 +00002515def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2516def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2517
Evan Cheng34b12d22007-01-19 20:27:35 +00002518// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002519def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2520 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002521 (SMULBB GPR:$a, GPR:$b)>;
2522def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2523 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002524def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2525 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002526 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002527def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002528 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002529def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2530 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002531 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002532def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002533 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002534def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2535 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002536 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002537def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002538 (SMULWB GPR:$a, GPR:$b)>;
2539
2540def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002541 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2542 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002543 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2544def : ARMV5TEPat<(add GPR:$acc,
2545 (mul sext_16_node:$a, sext_16_node:$b)),
2546 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2547def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002548 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2549 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002550 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2551def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002552 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002553 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2554def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002555 (mul (sra GPR:$a, (i32 16)),
2556 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002557 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2558def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002559 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002560 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2561def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002562 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2563 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002564 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2565def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002566 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002567 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2568
Evan Chenga8e29892007-01-19 07:51:42 +00002569//===----------------------------------------------------------------------===//
2570// Thumb Support
2571//
2572
2573include "ARMInstrThumb.td"
2574
2575//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002576// Thumb2 Support
2577//
2578
2579include "ARMInstrThumb2.td"
2580
2581//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002582// Floating Point Support
2583//
2584
2585include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002586
2587//===----------------------------------------------------------------------===//
2588// Advanced SIMD (NEON) Support
2589//
2590
2591include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002592
2593//===----------------------------------------------------------------------===//
2594// Coprocessor Instructions. For disassembly only.
2595//
2596
2597def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2598 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2599 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2600 [/* For disassembly only; pattern left blank */]> {
2601 let Inst{4} = 0;
2602}
2603
2604def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2605 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2606 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2607 [/* For disassembly only; pattern left blank */]> {
2608 let Inst{31-28} = 0b1111;
2609 let Inst{4} = 0;
2610}
2611
Johnny Chen64dfb782010-02-16 20:04:27 +00002612class ACI<dag oops, dag iops, string opc, string asm>
2613 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2614 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2615 let Inst{27-25} = 0b110;
2616}
2617
2618multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2619
2620 def _OFFSET : ACI<(outs),
2621 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2622 opc, "\tp$cop, cr$CRd, $addr"> {
2623 let Inst{31-28} = op31_28;
2624 let Inst{24} = 1; // P = 1
2625 let Inst{21} = 0; // W = 0
2626 let Inst{22} = 0; // D = 0
2627 let Inst{20} = load;
2628 }
2629
2630 def _PRE : ACI<(outs),
2631 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2632 opc, "\tp$cop, cr$CRd, $addr!"> {
2633 let Inst{31-28} = op31_28;
2634 let Inst{24} = 1; // P = 1
2635 let Inst{21} = 1; // W = 1
2636 let Inst{22} = 0; // D = 0
2637 let Inst{20} = load;
2638 }
2639
2640 def _POST : ACI<(outs),
2641 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2642 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2643 let Inst{31-28} = op31_28;
2644 let Inst{24} = 0; // P = 0
2645 let Inst{21} = 1; // W = 1
2646 let Inst{22} = 0; // D = 0
2647 let Inst{20} = load;
2648 }
2649
2650 def _OPTION : ACI<(outs),
2651 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2652 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2653 let Inst{31-28} = op31_28;
2654 let Inst{24} = 0; // P = 0
2655 let Inst{23} = 1; // U = 1
2656 let Inst{21} = 0; // W = 0
2657 let Inst{22} = 0; // D = 0
2658 let Inst{20} = load;
2659 }
2660
2661 def L_OFFSET : ACI<(outs),
2662 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2663 opc, "l\tp$cop, cr$CRd, $addr"> {
2664 let Inst{31-28} = op31_28;
2665 let Inst{24} = 1; // P = 1
2666 let Inst{21} = 0; // W = 0
2667 let Inst{22} = 1; // D = 1
2668 let Inst{20} = load;
2669 }
2670
2671 def L_PRE : ACI<(outs),
2672 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2673 opc, "l\tp$cop, cr$CRd, $addr!"> {
2674 let Inst{31-28} = op31_28;
2675 let Inst{24} = 1; // P = 1
2676 let Inst{21} = 1; // W = 1
2677 let Inst{22} = 1; // D = 1
2678 let Inst{20} = load;
2679 }
2680
2681 def L_POST : ACI<(outs),
2682 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2683 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2684 let Inst{31-28} = op31_28;
2685 let Inst{24} = 0; // P = 0
2686 let Inst{21} = 1; // W = 1
2687 let Inst{22} = 1; // D = 1
2688 let Inst{20} = load;
2689 }
2690
2691 def L_OPTION : ACI<(outs),
2692 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2693 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2694 let Inst{31-28} = op31_28;
2695 let Inst{24} = 0; // P = 0
2696 let Inst{23} = 1; // U = 1
2697 let Inst{21} = 0; // W = 0
2698 let Inst{22} = 1; // D = 1
2699 let Inst{20} = load;
2700 }
2701}
2702
2703defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2704defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2705defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2706defm STC2 : LdStCop<0b1111, 0, "stc2">;
2707
Johnny Chen906d57f2010-02-12 01:44:23 +00002708def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2709 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2710 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2711 [/* For disassembly only; pattern left blank */]> {
2712 let Inst{20} = 0;
2713 let Inst{4} = 1;
2714}
2715
2716def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2717 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2718 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2719 [/* For disassembly only; pattern left blank */]> {
2720 let Inst{31-28} = 0b1111;
2721 let Inst{20} = 0;
2722 let Inst{4} = 1;
2723}
2724
2725def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2726 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2727 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2728 [/* For disassembly only; pattern left blank */]> {
2729 let Inst{20} = 1;
2730 let Inst{4} = 1;
2731}
2732
2733def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2734 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2735 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2736 [/* For disassembly only; pattern left blank */]> {
2737 let Inst{31-28} = 0b1111;
2738 let Inst{20} = 1;
2739 let Inst{4} = 1;
2740}
2741
2742def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2743 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2744 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2745 [/* For disassembly only; pattern left blank */]> {
2746 let Inst{23-20} = 0b0100;
2747}
2748
2749def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2750 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2751 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2752 [/* For disassembly only; pattern left blank */]> {
2753 let Inst{31-28} = 0b1111;
2754 let Inst{23-20} = 0b0100;
2755}
2756
2757def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2758 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2759 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2760 [/* For disassembly only; pattern left blank */]> {
2761 let Inst{23-20} = 0b0101;
2762}
2763
2764def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2765 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2766 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2767 [/* For disassembly only; pattern left blank */]> {
2768 let Inst{31-28} = 0b1111;
2769 let Inst{23-20} = 0b0101;
2770}
2771
Johnny Chenb98e1602010-02-12 18:55:33 +00002772//===----------------------------------------------------------------------===//
2773// Move between special register and ARM core register -- for disassembly only
2774//
2775
2776def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2777 [/* For disassembly only; pattern left blank */]> {
2778 let Inst{23-20} = 0b0000;
2779 let Inst{7-4} = 0b0000;
2780}
2781
2782def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2783 [/* For disassembly only; pattern left blank */]> {
2784 let Inst{23-20} = 0b0100;
2785 let Inst{7-4} = 0b0000;
2786}
2787
2788// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002789def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002790 [/* For disassembly only; pattern left blank */]> {
2791 let Inst{23-20} = 0b0010;
2792 let Inst{7-4} = 0b0000;
2793}
2794
2795// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002796def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a",
2797 [/* For disassembly only; pattern left blank */]> {
2798 let Inst{23-20} = 0b0010;
2799 let Inst{7-4} = 0b0000;
2800}
2801
2802// FIXME: mask is ignored for the time being.
2803def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src",
2804 [/* For disassembly only; pattern left blank */]> {
2805 let Inst{23-20} = 0b0110;
2806 let Inst{7-4} = 0b0000;
2807}
2808
2809// FIXME: mask is ignored for the time being.
2810def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002811 [/* For disassembly only; pattern left blank */]> {
2812 let Inst{23-20} = 0b0110;
2813 let Inst{7-4} = 0b0000;
2814}