Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 1 | // $Id$ |
| 2 | //*************************************************************************** |
| 3 | // File: |
| 4 | // MachineInstr.cpp |
| 5 | // |
| 6 | // Purpose: |
| 7 | // |
| 8 | // |
| 9 | // Strategy: |
| 10 | // |
| 11 | // History: |
| 12 | // 7/2/01 - Vikram Adve - Created |
| 13 | //**************************************************************************/ |
| 14 | |
Chris Lattner | 822b4fb | 2001-09-07 17:18:30 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 3801f6d | 2002-02-03 07:46:01 +0000 | [diff] [blame] | 16 | #include "llvm/Value.h" |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 17 | #include <iostream> |
| 18 | using std::cerr; |
Vikram S. Adve | 5b79591 | 2001-08-28 23:02:39 +0000 | [diff] [blame] | 19 | |
Ruchira Sasanka | 69917e2 | 2001-10-18 22:40:02 +0000 | [diff] [blame] | 20 | |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 21 | //************************ Class Implementations **************************/ |
| 22 | |
Vikram S. Adve | 1885da4 | 2001-07-31 21:49:28 +0000 | [diff] [blame] | 23 | // Constructor for instructions with fixed #operands (nearly all) |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 24 | MachineInstr::MachineInstr(MachineOpCode _opCode, |
| 25 | OpCodeMask _opCodeMask) |
| 26 | : opCode(_opCode), |
| 27 | opCodeMask(_opCodeMask), |
Vikram S. Adve | 6a175e0 | 2001-07-28 04:06:37 +0000 | [diff] [blame] | 28 | operands(TargetInstrDescriptors[_opCode].numOperands) |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 29 | { |
Vikram S. Adve | 1885da4 | 2001-07-31 21:49:28 +0000 | [diff] [blame] | 30 | assert(TargetInstrDescriptors[_opCode].numOperands >= 0); |
| 31 | } |
| 32 | |
| 33 | // Constructor for instructions with variable #operands |
| 34 | MachineInstr::MachineInstr(MachineOpCode _opCode, |
| 35 | unsigned numOperands, |
| 36 | OpCodeMask _opCodeMask) |
| 37 | : opCode(_opCode), |
| 38 | opCodeMask(_opCodeMask), |
| 39 | operands(numOperands) |
| 40 | { |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 41 | } |
| 42 | |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 43 | void |
Vikram S. Adve | c356e56 | 2002-03-18 03:35:24 +0000 | [diff] [blame] | 44 | MachineInstr::SetMachineOperandVal(unsigned int i, |
Vikram S. Adve | 7a4be95 | 2002-07-08 22:38:45 +0000 | [diff] [blame] | 45 | MachineOperand::MachineOperandType opType, |
| 46 | Value* _val, |
| 47 | bool isdef=false, |
| 48 | bool isDefAndUse=false) |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 49 | { |
Vikram S. Adve | 6a175e0 | 2001-07-28 04:06:37 +0000 | [diff] [blame] | 50 | assert(i < operands.size()); |
Vikram S. Adve | 7a4be95 | 2002-07-08 22:38:45 +0000 | [diff] [blame] | 51 | operands[i].Initialize(opType, _val); |
Vikram S. Adve | 3bc9ef9 | 2002-07-10 21:45:04 +0000 | [diff] [blame] | 52 | if (isdef || TargetInstrDescriptors[opCode].resultPos == (int) i) |
| 53 | operands[i].markDef(); |
| 54 | if (isDefAndUse) |
| 55 | operands[i].markDefAndUse(); |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 56 | } |
| 57 | |
| 58 | void |
Vikram S. Adve | c356e56 | 2002-03-18 03:35:24 +0000 | [diff] [blame] | 59 | MachineInstr::SetMachineOperandConst(unsigned int i, |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 60 | MachineOperand::MachineOperandType operandType, |
Vikram S. Adve | c356e56 | 2002-03-18 03:35:24 +0000 | [diff] [blame] | 61 | int64_t intValue) |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 62 | { |
Vikram S. Adve | 6a175e0 | 2001-07-28 04:06:37 +0000 | [diff] [blame] | 63 | assert(i < operands.size()); |
Vikram S. Adve | c356e56 | 2002-03-18 03:35:24 +0000 | [diff] [blame] | 64 | assert(TargetInstrDescriptors[opCode].resultPos != (int) i && |
| 65 | "immed. constant cannot be defined"); |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 66 | operands[i].InitializeConst(operandType, intValue); |
| 67 | } |
| 68 | |
| 69 | void |
Vikram S. Adve | c356e56 | 2002-03-18 03:35:24 +0000 | [diff] [blame] | 70 | MachineInstr::SetMachineOperandReg(unsigned int i, |
| 71 | int regNum, |
| 72 | bool isdef=false, |
Vikram S. Adve | 7a4be95 | 2002-07-08 22:38:45 +0000 | [diff] [blame] | 73 | bool isDefAndUse=false, |
Vikram S. Adve | c356e56 | 2002-03-18 03:35:24 +0000 | [diff] [blame] | 74 | bool isCCReg=false) |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 75 | { |
Vikram S. Adve | 6a175e0 | 2001-07-28 04:06:37 +0000 | [diff] [blame] | 76 | assert(i < operands.size()); |
Vikram S. Adve | c356e56 | 2002-03-18 03:35:24 +0000 | [diff] [blame] | 77 | operands[i].InitializeReg(regNum, isCCReg); |
Vikram S. Adve | 3bc9ef9 | 2002-07-10 21:45:04 +0000 | [diff] [blame] | 78 | if (isdef || TargetInstrDescriptors[opCode].resultPos == (int) i) |
| 79 | operands[i].markDef(); |
| 80 | if (isDefAndUse) |
| 81 | operands[i].markDefAndUse(); |
Vikram S. Adve | 7a4be95 | 2002-07-08 22:38:45 +0000 | [diff] [blame] | 82 | regsUsed.insert(regNum); |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 83 | } |
| 84 | |
| 85 | void |
Vikram S. Adve | 7a4be95 | 2002-07-08 22:38:45 +0000 | [diff] [blame] | 86 | MachineInstr::SetRegForOperand(unsigned i, int regNum) |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 87 | { |
Vikram S. Adve | 7a4be95 | 2002-07-08 22:38:45 +0000 | [diff] [blame] | 88 | operands[i].setRegForValue(regNum); |
| 89 | regsUsed.insert(regNum); |
| 90 | } |
| 91 | |
| 92 | |
| 93 | void |
| 94 | MachineInstr::dump() const |
| 95 | { |
| 96 | cerr << " " << *this; |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 97 | } |
| 98 | |
Vikram S. Adve | 93240fe | 2002-04-25 04:31:18 +0000 | [diff] [blame] | 99 | static inline std::ostream &OutputValue(std::ostream &os, |
| 100 | const Value* val) |
| 101 | { |
| 102 | os << "(val "; |
| 103 | if (val && val->hasName()) |
Vikram S. Adve | 3bc9ef9 | 2002-07-10 21:45:04 +0000 | [diff] [blame] | 104 | return os << val->getName() << ")"; |
Vikram S. Adve | 93240fe | 2002-04-25 04:31:18 +0000 | [diff] [blame] | 105 | else |
Vikram S. Adve | 3bc9ef9 | 2002-07-10 21:45:04 +0000 | [diff] [blame] | 106 | return os << (void*) val << ")"; // print address only |
Vikram S. Adve | 93240fe | 2002-04-25 04:31:18 +0000 | [diff] [blame] | 107 | } |
| 108 | |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 109 | std::ostream &operator<<(std::ostream& os, const MachineInstr& minstr) |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 110 | { |
Vikram S. Adve | 6a175e0 | 2001-07-28 04:06:37 +0000 | [diff] [blame] | 111 | os << TargetInstrDescriptors[minstr.opCode].opCodeString; |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 112 | |
Ruchira Sasanka | 8d24337 | 2001-11-14 20:05:23 +0000 | [diff] [blame] | 113 | for (unsigned i=0, N=minstr.getNumOperands(); i < N; i++) { |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 114 | os << "\t" << minstr.getOperand(i); |
Vikram S. Adve | 7a4be95 | 2002-07-08 22:38:45 +0000 | [diff] [blame] | 115 | if( minstr.operandIsDefined(i) ) |
| 116 | os << "*"; |
| 117 | if( minstr.operandIsDefinedAndUsed(i) ) |
Ruchira Sasanka | 07c7086 | 2001-11-15 20:46:40 +0000 | [diff] [blame] | 118 | os << "*"; |
Ruchira Sasanka | 8d24337 | 2001-11-14 20:05:23 +0000 | [diff] [blame] | 119 | } |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 120 | |
Ruchira Sasanka | 69917e2 | 2001-10-18 22:40:02 +0000 | [diff] [blame] | 121 | // code for printing implict references |
Ruchira Sasanka | 69917e2 | 2001-10-18 22:40:02 +0000 | [diff] [blame] | 122 | unsigned NumOfImpRefs = minstr.getNumImplicitRefs(); |
| 123 | if( NumOfImpRefs > 0 ) { |
Vikram S. Adve | 93240fe | 2002-04-25 04:31:18 +0000 | [diff] [blame] | 124 | os << "\tImplicit: "; |
Ruchira Sasanka | 69917e2 | 2001-10-18 22:40:02 +0000 | [diff] [blame] | 125 | for(unsigned z=0; z < NumOfImpRefs; z++) { |
Vikram S. Adve | 93240fe | 2002-04-25 04:31:18 +0000 | [diff] [blame] | 126 | OutputValue(os, minstr.getImplicitRef(z)); |
Ruchira Sasanka | 8d24337 | 2001-11-14 20:05:23 +0000 | [diff] [blame] | 127 | if( minstr.implicitRefIsDefined(z)) os << "*"; |
Vikram S. Adve | 7a4be95 | 2002-07-08 22:38:45 +0000 | [diff] [blame] | 128 | if( minstr.implicitRefIsDefinedAndUsed(z)) os << "*"; |
Ruchira Sasanka | 07c7086 | 2001-11-15 20:46:40 +0000 | [diff] [blame] | 129 | os << "\t"; |
Ruchira Sasanka | 69917e2 | 2001-10-18 22:40:02 +0000 | [diff] [blame] | 130 | } |
| 131 | } |
Vikram S. Adve | 93240fe | 2002-04-25 04:31:18 +0000 | [diff] [blame] | 132 | |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 133 | return os << "\n"; |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 134 | } |
| 135 | |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 136 | std::ostream &operator<<(std::ostream &os, const MachineOperand &mop) |
Vikram S. Adve | 6e44718 | 2001-09-18 12:56:28 +0000 | [diff] [blame] | 137 | { |
Vikram S. Adve | 3bc9ef9 | 2002-07-10 21:45:04 +0000 | [diff] [blame] | 138 | if (mop.opHiBits32()) |
| 139 | os << "%lm("; |
| 140 | else if (mop.opLoBits32()) |
| 141 | os << "%lo("; |
| 142 | else if (mop.opHiBits64()) |
| 143 | os << "%hh("; |
| 144 | else if (mop.opLoBits64()) |
| 145 | os << "%hm("; |
| 146 | |
Vikram S. Adve | 6e44718 | 2001-09-18 12:56:28 +0000 | [diff] [blame] | 147 | switch(mop.opType) |
| 148 | { |
| 149 | case MachineOperand::MO_VirtualRegister: |
Vikram S. Adve | 6e44718 | 2001-09-18 12:56:28 +0000 | [diff] [blame] | 150 | os << "%reg"; |
Vikram S. Adve | 3bc9ef9 | 2002-07-10 21:45:04 +0000 | [diff] [blame] | 151 | OutputValue(os, mop.getVRegValue()); |
| 152 | break; |
Vikram S. Adve | 6e44718 | 2001-09-18 12:56:28 +0000 | [diff] [blame] | 153 | case MachineOperand::MO_CCRegister: |
| 154 | os << "%ccreg"; |
Vikram S. Adve | 3bc9ef9 | 2002-07-10 21:45:04 +0000 | [diff] [blame] | 155 | OutputValue(os, mop.getVRegValue()); |
| 156 | break; |
| 157 | case MachineOperand::MO_MachineRegister: |
| 158 | os << "%reg"; |
| 159 | os << "(" << mop.getMachineRegNum() << ")"; |
| 160 | break; |
Vikram S. Adve | 6e44718 | 2001-09-18 12:56:28 +0000 | [diff] [blame] | 161 | case MachineOperand::MO_SignExtendedImmed: |
Vikram S. Adve | 3bc9ef9 | 2002-07-10 21:45:04 +0000 | [diff] [blame] | 162 | os << (long)mop.immedVal; |
| 163 | break; |
Vikram S. Adve | 6e44718 | 2001-09-18 12:56:28 +0000 | [diff] [blame] | 164 | case MachineOperand::MO_UnextendedImmed: |
Vikram S. Adve | 3bc9ef9 | 2002-07-10 21:45:04 +0000 | [diff] [blame] | 165 | os << (long)mop.immedVal; |
| 166 | break; |
Vikram S. Adve | 6e44718 | 2001-09-18 12:56:28 +0000 | [diff] [blame] | 167 | case MachineOperand::MO_PCRelativeDisp: |
Vikram S. Adve | e949da5 | 2001-09-30 23:44:19 +0000 | [diff] [blame] | 168 | { |
| 169 | const Value* opVal = mop.getVRegValue(); |
Chris Lattner | 4d669b5 | 2002-04-08 22:01:15 +0000 | [diff] [blame] | 170 | bool isLabel = isa<Function>(opVal) || isa<BasicBlock>(opVal); |
Vikram S. Adve | d9beb97 | 2001-11-12 14:19:47 +0000 | [diff] [blame] | 171 | os << "%disp(" << (isLabel? "label " : "addr-of-val "); |
| 172 | if (opVal->hasName()) |
Chris Lattner | 697954c | 2002-01-20 22:54:45 +0000 | [diff] [blame] | 173 | os << opVal->getName(); |
Vikram S. Adve | d9beb97 | 2001-11-12 14:19:47 +0000 | [diff] [blame] | 174 | else |
Vikram S. Adve | 7a4be95 | 2002-07-08 22:38:45 +0000 | [diff] [blame] | 175 | os << (const void*) opVal; |
Vikram S. Adve | 3bc9ef9 | 2002-07-10 21:45:04 +0000 | [diff] [blame] | 176 | os << ")"; |
| 177 | break; |
Vikram S. Adve | e949da5 | 2001-09-30 23:44:19 +0000 | [diff] [blame] | 178 | } |
Vikram S. Adve | 6e44718 | 2001-09-18 12:56:28 +0000 | [diff] [blame] | 179 | default: |
| 180 | assert(0 && "Unrecognized operand type"); |
| 181 | break; |
| 182 | } |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 183 | |
Vikram S. Adve | 3bc9ef9 | 2002-07-10 21:45:04 +0000 | [diff] [blame] | 184 | if (mop.flags & |
| 185 | (MachineOperand::HIFLAG32 | MachineOperand::LOFLAG32 | |
| 186 | MachineOperand::HIFLAG64 | MachineOperand::LOFLAG64)) |
| 187 | os << ")"; |
| 188 | |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 189 | return os; |
| 190 | } |