blob: 1c7c51db0d1ab023ea9868224ef08e2e8a315bd4 [file] [log] [blame]
Duraid Madinaf2db9b82005-10-28 17:46:35 +00001//===-- IA64ISelLowering.cpp - IA64 DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Duraid Madina and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the IA64ISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "IA64ISelLowering.h"
15#include "IA64MachineFunctionInfo.h"
16#include "IA64TargetMachine.h"
17#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/SelectionDAG.h"
21#include "llvm/CodeGen/SSARegMap.h"
22#include "llvm/Constants.h"
23#include "llvm/Function.h"
24using namespace llvm;
25
26IA64TargetLowering::IA64TargetLowering(TargetMachine &TM)
27 : TargetLowering(TM) {
28
29 // register class for general registers
30 addRegisterClass(MVT::i64, IA64::GRRegisterClass);
31
32 // register class for FP registers
33 addRegisterClass(MVT::f64, IA64::FPRegisterClass);
34
35 // register class for predicate registers
36 addRegisterClass(MVT::i1, IA64::PRRegisterClass);
37
Evan Chengc5484282006-10-04 00:56:09 +000038 setLoadXAction(ISD::EXTLOAD , MVT::i1 , Promote);
39
40 setLoadXAction(ISD::ZEXTLOAD , MVT::i1 , Expand);
41
42 setLoadXAction(ISD::SEXTLOAD , MVT::i1 , Expand);
43 setLoadXAction(ISD::SEXTLOAD , MVT::i8 , Expand);
44 setLoadXAction(ISD::SEXTLOAD , MVT::i16 , Expand);
45 setLoadXAction(ISD::SEXTLOAD , MVT::i32 , Expand);
46
Evan Chengc35497f2006-10-30 08:02:39 +000047 setOperationAction(ISD::BRIND , MVT::Other, Expand);
48 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000049 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
Duraid Madinaf2db9b82005-10-28 17:46:35 +000050 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
51
Nate Begeman750ac1b2006-02-01 07:19:44 +000052 // ia64 uses SELECT not SELECT_CC
53 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
54
Duraid Madinabea99472006-01-20 20:24:31 +000055 // We need to handle ISD::RET for void functions ourselves,
56 // so we get a chance to restore ar.pfs before adding a
57 // br.ret insn
58 setOperationAction(ISD::RET, MVT::Other, Custom);
59
Duraid Madinaf2db9b82005-10-28 17:46:35 +000060 setSetCCResultType(MVT::i1);
61 setShiftAmountType(MVT::i64);
62
Duraid Madinaf2db9b82005-10-28 17:46:35 +000063 setOperationAction(ISD::FREM , MVT::f32 , Expand);
64 setOperationAction(ISD::FREM , MVT::f64 , Expand);
65
66 setOperationAction(ISD::UREM , MVT::f32 , Expand);
67 setOperationAction(ISD::UREM , MVT::f64 , Expand);
68
69 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
70 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
71 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
72
73 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
74 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
75
76 // We don't support sin/cos/sqrt
77 setOperationAction(ISD::FSIN , MVT::f64, Expand);
78 setOperationAction(ISD::FCOS , MVT::f64, Expand);
79 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
80 setOperationAction(ISD::FSIN , MVT::f32, Expand);
81 setOperationAction(ISD::FCOS , MVT::f32, Expand);
82 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
83
Chris Lattner9601a862006-03-05 05:08:37 +000084 // FIXME: IA64 supports fcopysign natively!
85 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
86 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
87
Chris Lattnerf73bae12005-11-29 06:16:21 +000088 // We don't have line number support yet.
89 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +000090 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey1ee29252007-01-26 14:34:52 +000091 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattnerf73bae12005-11-29 06:16:21 +000092
Duraid Madinaf2db9b82005-10-28 17:46:35 +000093 //IA64 has these, but they are not implemented
94 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
95 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000096 setOperationAction(ISD::ROTL , MVT::i64 , Expand);
97 setOperationAction(ISD::ROTR , MVT::i64 , Expand);
Nate Begemand88fc032006-01-14 03:14:10 +000098 setOperationAction(ISD::BSWAP, MVT::i64 , Expand); // mux @rev
Duraid Madinaf2db9b82005-10-28 17:46:35 +000099
Nate Begemanacc398c2006-01-25 18:21:52 +0000100 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
101 setOperationAction(ISD::VAARG , MVT::Other, Custom);
102 setOperationAction(ISD::VASTART , MVT::Other, Custom);
103
104 // Use the default implementation.
105 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
106 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattner33f79df2006-01-13 02:40:58 +0000107 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
108 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Duraid Madina2e0348e2006-01-15 09:45:23 +0000109 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
110
111 setStackPointerRegisterToSaveRestore(IA64::r12);
Chris Lattner33f79df2006-01-13 02:40:58 +0000112
Duraid Madina2a0013f2006-09-04 06:21:35 +0000113 setJumpBufSize(704); // on ia64-linux, jmp_bufs are 704 bytes..
114 setJumpBufAlignment(16); // ...and must be 16-byte aligned
115
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000116 computeRegisterProperties();
117
Chris Lattnera54aa942006-01-29 06:26:08 +0000118 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000119 addLegalFPImmediate(+0.0);
120 addLegalFPImmediate(+1.0);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000121}
122
Chris Lattnerbc0f4602006-01-14 22:27:21 +0000123const char *IA64TargetLowering::getTargetNodeName(unsigned Opcode) const {
124 switch (Opcode) {
125 default: return 0;
126 case IA64ISD::GETFD: return "IA64ISD::GETFD";
127 case IA64ISD::BRCALL: return "IA64ISD::BRCALL";
Duraid Madinabea99472006-01-20 20:24:31 +0000128 case IA64ISD::RET_FLAG: return "IA64ISD::RET_FLAG";
Chris Lattnerbc0f4602006-01-14 22:27:21 +0000129 }
130}
131
132
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000133std::vector<SDOperand>
134IA64TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
135 std::vector<SDOperand> ArgValues;
136 //
137 // add beautiful description of IA64 stack frame format
138 // here (from intel 24535803.pdf most likely)
139 //
140 MachineFunction &MF = DAG.getMachineFunction();
141 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000142 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000143
144 GP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
145 SP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
146 RP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
147
148 MachineBasicBlock& BB = MF.front();
149
150 unsigned args_int[] = {IA64::r32, IA64::r33, IA64::r34, IA64::r35,
151 IA64::r36, IA64::r37, IA64::r38, IA64::r39};
152
153 unsigned args_FP[] = {IA64::F8, IA64::F9, IA64::F10, IA64::F11,
154 IA64::F12,IA64::F13,IA64::F14, IA64::F15};
155
156 unsigned argVreg[8];
157 unsigned argPreg[8];
158 unsigned argOpc[8];
159
160 unsigned used_FPArgs = 0; // how many FP args have been used so far?
161
162 unsigned ArgOffset = 0;
163 int count = 0;
164
165 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
166 {
167 SDOperand newroot, argt;
168 if(count < 8) { // need to fix this logic? maybe.
169
170 switch (getValueType(I->getType())) {
171 default:
172 assert(0 && "ERROR in LowerArgs: can't lower this type of arg.\n");
173 case MVT::f32:
174 // fixme? (well, will need to for weird FP structy stuff,
175 // see intel ABI docs)
176 case MVT::f64:
177//XXX BuildMI(&BB, IA64::IDEF, 0, args_FP[used_FPArgs]);
178 MF.addLiveIn(args_FP[used_FPArgs]); // mark this reg as liveIn
179 // floating point args go into f8..f15 as-needed, the increment
180 argVreg[count] = // is below..:
181 MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::f64));
182 // FP args go into f8..f15 as needed: (hence the ++)
183 argPreg[count] = args_FP[used_FPArgs++];
184 argOpc[count] = IA64::FMOV;
185 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), argVreg[count],
186 MVT::f64);
187 if (I->getType() == Type::FloatTy)
188 argt = DAG.getNode(ISD::FP_ROUND, MVT::f32, argt);
189 break;
190 case MVT::i1: // NOTE: as far as C abi stuff goes,
191 // bools are just boring old ints
192 case MVT::i8:
193 case MVT::i16:
194 case MVT::i32:
195 case MVT::i64:
196//XXX BuildMI(&BB, IA64::IDEF, 0, args_int[count]);
197 MF.addLiveIn(args_int[count]); // mark this register as liveIn
198 argVreg[count] =
199 MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
200 argPreg[count] = args_int[count];
201 argOpc[count] = IA64::MOV;
202 argt = newroot =
203 DAG.getCopyFromReg(DAG.getRoot(), argVreg[count], MVT::i64);
204 if ( getValueType(I->getType()) != MVT::i64)
205 argt = DAG.getNode(ISD::TRUNCATE, getValueType(I->getType()),
206 newroot);
207 break;
208 }
209 } else { // more than 8 args go into the frame
210 // Create the frame index object for this incoming parameter...
211 ArgOffset = 16 + 8 * (count - 8);
212 int FI = MFI->CreateFixedObject(8, ArgOffset);
213
214 // Create the SelectionDAG nodes corresponding to a load
215 //from this parameter
216 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
217 argt = newroot = DAG.getLoad(getValueType(I->getType()),
Evan Cheng466685d2006-10-09 20:57:25 +0000218 DAG.getEntryNode(), FIN, NULL, 0);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000219 }
220 ++count;
221 DAG.setRoot(newroot.getValue(1));
222 ArgValues.push_back(argt);
223 }
224
225
226 // Create a vreg to hold the output of (what will become)
227 // the "alloc" instruction
228 VirtGPR = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
Evan Chengc0f64ff2006-11-27 23:37:22 +0000229 BuildMI(&BB, TII->get(IA64::PSEUDO_ALLOC), VirtGPR);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000230 // we create a PSEUDO_ALLOC (pseudo)instruction for now
Duraid Madinab97cc992005-11-04 10:01:10 +0000231/*
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000232 BuildMI(&BB, IA64::IDEF, 0, IA64::r1);
233
234 // hmm:
235 BuildMI(&BB, IA64::IDEF, 0, IA64::r12);
236 BuildMI(&BB, IA64::IDEF, 0, IA64::rp);
237 // ..hmm.
Duraid Madinab97cc992005-11-04 10:01:10 +0000238
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000239 BuildMI(&BB, IA64::MOV, 1, GP).addReg(IA64::r1);
240
241 // hmm:
242 BuildMI(&BB, IA64::MOV, 1, SP).addReg(IA64::r12);
243 BuildMI(&BB, IA64::MOV, 1, RP).addReg(IA64::rp);
244 // ..hmm.
Duraid Madinab97cc992005-11-04 10:01:10 +0000245*/
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000246
247 unsigned tempOffset=0;
248
249 // if this is a varargs function, we simply lower llvm.va_start by
250 // pointing to the first entry
251 if(F.isVarArg()) {
252 tempOffset=0;
253 VarArgsFrameIndex = MFI->CreateFixedObject(8, tempOffset);
254 }
255
256 // here we actually do the moving of args, and store them to the stack
257 // too if this is a varargs function:
258 for (int i = 0; i < count && i < 8; ++i) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000259 BuildMI(&BB, TII->get(argOpc[i]), argVreg[i]).addReg(argPreg[i]);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000260 if(F.isVarArg()) {
261 // if this is a varargs function, we copy the input registers to the stack
262 int FI = MFI->CreateFixedObject(8, tempOffset);
263 tempOffset+=8; //XXX: is it safe to use r22 like this?
Evan Chengc0f64ff2006-11-27 23:37:22 +0000264 BuildMI(&BB, TII->get(IA64::MOV), IA64::r22).addFrameIndex(FI);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000265 // FIXME: we should use st8.spill here, one day
Evan Chengc0f64ff2006-11-27 23:37:22 +0000266 BuildMI(&BB, TII->get(IA64::ST8), IA64::r22).addReg(argPreg[i]);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000267 }
268 }
269
270 // Finally, inform the code generator which regs we return values in.
271 // (see the ISD::RET: case in the instruction selector)
272 switch (getValueType(F.getReturnType())) {
273 default: assert(0 && "i have no idea where to return this type!");
274 case MVT::isVoid: break;
275 case MVT::i1:
276 case MVT::i8:
277 case MVT::i16:
278 case MVT::i32:
279 case MVT::i64:
280 MF.addLiveOut(IA64::r8);
281 break;
282 case MVT::f32:
283 case MVT::f64:
284 MF.addLiveOut(IA64::F8);
285 break;
286 }
287
288 return ArgValues;
289}
290
291std::pair<SDOperand, SDOperand>
292IA64TargetLowering::LowerCallTo(SDOperand Chain,
Reid Spencer47857812006-12-31 05:55:36 +0000293 const Type *RetTy, bool RetTyIsSigned,
294 bool isVarArg, unsigned CallingConv,
295 bool isTailCall, SDOperand Callee,
296 ArgListTy &Args, SelectionDAG &DAG) {
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000297
298 MachineFunction &MF = DAG.getMachineFunction();
299
300 unsigned NumBytes = 16;
301 unsigned outRegsUsed = 0;
302
303 if (Args.size() > 8) {
304 NumBytes += (Args.size() - 8) * 8;
305 outRegsUsed = 8;
306 } else {
307 outRegsUsed = Args.size();
308 }
309
310 // FIXME? this WILL fail if we ever try to pass around an arg that
311 // consumes more than a single output slot (a 'real' double, int128
312 // some sort of aggregate etc.), as we'll underestimate how many 'outX'
313 // registers we use. Hopefully, the assembler will notice.
314 MF.getInfo<IA64FunctionInfo>()->outRegsUsed=
315 std::max(outRegsUsed, MF.getInfo<IA64FunctionInfo>()->outRegsUsed);
316
Duraid Madina98d13782005-12-22 04:07:40 +0000317 // keep stack frame 16-byte aligned
Reid Spencer47857812006-12-31 05:55:36 +0000318 // assert(NumBytes==((NumBytes+15) & ~15) &&
319 // "stack frame not 16-byte aligned!");
Duraid Madina98d13782005-12-22 04:07:40 +0000320 NumBytes = (NumBytes+15) & ~15;
321
Chris Lattner94dd2922006-02-13 09:00:43 +0000322 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000323
Evan Cheng8b2794a2006-10-13 21:14:26 +0000324 SDOperand StackPtr;
Duraid Madina98d13782005-12-22 04:07:40 +0000325 std::vector<SDOperand> Stores;
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000326 std::vector<SDOperand> Converts;
Duraid Madina98d13782005-12-22 04:07:40 +0000327 std::vector<SDOperand> RegValuesToPass;
328 unsigned ArgOffset = 16;
329
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000330 for (unsigned i = 0, e = Args.size(); i != e; ++i)
331 {
Reid Spencer47857812006-12-31 05:55:36 +0000332 SDOperand Val = Args[i].Node;
Duraid Madina98d13782005-12-22 04:07:40 +0000333 MVT::ValueType ObjectVT = Val.getValueType();
Chris Lattnercd618ef2006-01-10 19:45:18 +0000334 SDOperand ValToStore(0, 0), ValToConvert(0, 0);
Duraid Madina98d13782005-12-22 04:07:40 +0000335 unsigned ObjSize=8;
336 switch (ObjectVT) {
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000337 default: assert(0 && "unexpected argument type!");
338 case MVT::i1:
339 case MVT::i8:
340 case MVT::i16:
Reid Spencer47857812006-12-31 05:55:36 +0000341 case MVT::i32: {
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000342 //promote to 64-bits, sign/zero extending based on type
343 //of the argument
Reid Spencer47857812006-12-31 05:55:36 +0000344 ISD::NodeType ExtendKind = ISD::ZERO_EXTEND;
345 if (Args[i].isSigned)
346 ExtendKind = ISD::SIGN_EXTEND;
347 Val = DAG.getNode(ExtendKind, MVT::i64, Val);
Duraid Madina98d13782005-12-22 04:07:40 +0000348 // XXX: fall through
Reid Spencer47857812006-12-31 05:55:36 +0000349 }
Duraid Madina98d13782005-12-22 04:07:40 +0000350 case MVT::i64:
351 //ObjSize = 8;
352 if(RegValuesToPass.size() >= 8) {
353 ValToStore = Val;
354 } else {
355 RegValuesToPass.push_back(Val);
356 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000357 break;
358 case MVT::f32:
359 //promote to 64-bits
Duraid Madina98d13782005-12-22 04:07:40 +0000360 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
361 // XXX: fall through
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000362 case MVT::f64:
Duraid Madina98d13782005-12-22 04:07:40 +0000363 if(RegValuesToPass.size() >= 8) {
364 ValToStore = Val;
365 } else {
366 RegValuesToPass.push_back(Val);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000367 if(1 /* TODO: if(calling external or varadic function)*/ ) {
368 ValToConvert = Val; // additionally pass this FP value as an int
369 }
Duraid Madina98d13782005-12-22 04:07:40 +0000370 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000371 break;
372 }
Duraid Madina98d13782005-12-22 04:07:40 +0000373
374 if(ValToStore.Val) {
375 if(!StackPtr.Val) {
376 StackPtr = DAG.getRegister(IA64::r12, MVT::i64);
Duraid Madina98d13782005-12-22 04:07:40 +0000377 }
378 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
379 PtrOff = DAG.getNode(ISD::ADD, MVT::i64, StackPtr, PtrOff);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000380 Stores.push_back(DAG.getStore(Chain, ValToStore, PtrOff, NULL, 0));
Duraid Madina9b3e4c82005-12-27 10:17:03 +0000381 ArgOffset += ObjSize;
Duraid Madina98d13782005-12-22 04:07:40 +0000382 }
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000383
384 if(ValToConvert.Val) {
385 Converts.push_back(DAG.getNode(IA64ISD::GETFD, MVT::i64, ValToConvert));
386 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000387 }
388
Duraid Madina98d13782005-12-22 04:07:40 +0000389 // Emit all stores, make sure they occur before any copies into physregs.
390 if (!Stores.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000391 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Stores[0],Stores.size());
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000392
Duraid Madina98d13782005-12-22 04:07:40 +0000393 static const unsigned IntArgRegs[] = {
394 IA64::out0, IA64::out1, IA64::out2, IA64::out3,
395 IA64::out4, IA64::out5, IA64::out6, IA64::out7
396 };
397
398 static const unsigned FPArgRegs[] = {
399 IA64::F8, IA64::F9, IA64::F10, IA64::F11,
400 IA64::F12, IA64::F13, IA64::F14, IA64::F15
401 };
402
403 SDOperand InFlag;
404
405 // save the current GP, SP and RP : FIXME: do we need to do all 3 always?
406 SDOperand GPBeforeCall = DAG.getCopyFromReg(Chain, IA64::r1, MVT::i64, InFlag);
Chris Lattner271426a2006-01-12 01:33:08 +0000407 Chain = GPBeforeCall.getValue(1);
408 InFlag = Chain.getValue(2);
Duraid Madina98d13782005-12-22 04:07:40 +0000409 SDOperand SPBeforeCall = DAG.getCopyFromReg(Chain, IA64::r12, MVT::i64, InFlag);
Chris Lattner271426a2006-01-12 01:33:08 +0000410 Chain = SPBeforeCall.getValue(1);
411 InFlag = Chain.getValue(2);
Duraid Madina98d13782005-12-22 04:07:40 +0000412 SDOperand RPBeforeCall = DAG.getCopyFromReg(Chain, IA64::rp, MVT::i64, InFlag);
Chris Lattner271426a2006-01-12 01:33:08 +0000413 Chain = RPBeforeCall.getValue(1);
414 InFlag = Chain.getValue(2);
Duraid Madina98d13782005-12-22 04:07:40 +0000415
416 // Build a sequence of copy-to-reg nodes chained together with token chain
417 // and flag operands which copy the outgoing integer args into regs out[0-7]
418 // mapped 1:1 and the FP args into regs F8-F15 "lazily"
419 // TODO: for performance, we should only copy FP args into int regs when we
420 // know this is required (i.e. for varardic or external (unknown) functions)
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000421
422 // first to the FP->(integer representation) conversions, these are
Duraid Madinaa5959bf2006-01-12 03:28:40 +0000423 // flagged for now, but shouldn't have to be (TODO)
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000424 unsigned seenConverts = 0;
425 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
426 if(MVT::isFloatingPoint(RegValuesToPass[i].getValueType())) {
Reid Spencer47857812006-12-31 05:55:36 +0000427 Chain = DAG.getCopyToReg(Chain, IntArgRegs[i], Converts[seenConverts++],
428 InFlag);
Duraid Madinaa5959bf2006-01-12 03:28:40 +0000429 InFlag = Chain.getValue(1);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000430 }
431 }
432
Duraid Madina9b3e4c82005-12-27 10:17:03 +0000433 // next copy args into the usual places, these are flagged
Duraid Madina98d13782005-12-22 04:07:40 +0000434 unsigned usedFPArgs = 0;
435 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
436 Chain = DAG.getCopyToReg(Chain,
437 MVT::isInteger(RegValuesToPass[i].getValueType()) ?
Reid Spencer47857812006-12-31 05:55:36 +0000438 IntArgRegs[i] : FPArgRegs[usedFPArgs++], RegValuesToPass[i], InFlag);
Duraid Madina98d13782005-12-22 04:07:40 +0000439 InFlag = Chain.getValue(1);
Duraid Madina98d13782005-12-22 04:07:40 +0000440 }
441
Duraid Madina98d13782005-12-22 04:07:40 +0000442 // If the callee is a GlobalAddress node (quite common, every direct call is)
443 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000444/*
445 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Duraid Madina98d13782005-12-22 04:07:40 +0000446 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i64);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000447 }
448*/
Duraid Madina98d13782005-12-22 04:07:40 +0000449
450 std::vector<MVT::ValueType> NodeTys;
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000451 std::vector<SDOperand> CallOperands;
Duraid Madina98d13782005-12-22 04:07:40 +0000452 NodeTys.push_back(MVT::Other); // Returns a chain
453 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000454 CallOperands.push_back(Chain);
455 CallOperands.push_back(Callee);
456
457 // emit the call itself
Duraid Madina98d13782005-12-22 04:07:40 +0000458 if (InFlag.Val)
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000459 CallOperands.push_back(InFlag);
Duraid Madinaa5959bf2006-01-12 03:28:40 +0000460 else
461 assert(0 && "this should never happen!\n");
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000462
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000463 // to make way for a hack:
Chris Lattnere0e42d42006-08-11 17:21:12 +0000464 Chain = DAG.getNode(IA64ISD::BRCALL, NodeTys,
465 &CallOperands[0], CallOperands.size());
Duraid Madina98d13782005-12-22 04:07:40 +0000466 InFlag = Chain.getValue(1);
467
468 // restore the GP, SP and RP after the call
469 Chain = DAG.getCopyToReg(Chain, IA64::r1, GPBeforeCall, InFlag);
470 InFlag = Chain.getValue(1);
471 Chain = DAG.getCopyToReg(Chain, IA64::r12, SPBeforeCall, InFlag);
472 InFlag = Chain.getValue(1);
473 Chain = DAG.getCopyToReg(Chain, IA64::rp, RPBeforeCall, InFlag);
474 InFlag = Chain.getValue(1);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000475
476 std::vector<MVT::ValueType> RetVals;
477 RetVals.push_back(MVT::Other);
478 RetVals.push_back(MVT::Flag);
479
Duraid Madina98d13782005-12-22 04:07:40 +0000480 MVT::ValueType RetTyVT = getValueType(RetTy);
481 SDOperand RetVal;
482 if (RetTyVT != MVT::isVoid) {
483 switch (RetTyVT) {
Duraid Madinae7916e62006-01-19 08:31:51 +0000484 default: assert(0 && "Unknown value type to return!");
Duraid Madinac1d3d102006-01-10 05:08:25 +0000485 case MVT::i1: { // bools are just like other integers (returned in r8)
Duraid Madinaecc1a1b2006-01-20 16:10:05 +0000486 // we *could* fall through to the truncate below, but this saves a
487 // few redundant predicate ops
Reid Spencer47857812006-12-31 05:55:36 +0000488 SDOperand boolInR8 = DAG.getCopyFromReg(Chain, IA64::r8, MVT::i64,InFlag);
Duraid Madinac1d3d102006-01-10 05:08:25 +0000489 InFlag = boolInR8.getValue(2);
490 Chain = boolInR8.getValue(1);
491 SDOperand zeroReg = DAG.getCopyFromReg(Chain, IA64::r0, MVT::i64, InFlag);
492 InFlag = zeroReg.getValue(2);
493 Chain = zeroReg.getValue(1);
494
Duraid Madina15d014b2006-01-10 05:26:01 +0000495 RetVal = DAG.getSetCC(MVT::i1, boolInR8, zeroReg, ISD::SETNE);
Duraid Madina98d13782005-12-22 04:07:40 +0000496 break;
Duraid Madinac1d3d102006-01-10 05:08:25 +0000497 }
Duraid Madina98d13782005-12-22 04:07:40 +0000498 case MVT::i8:
499 case MVT::i16:
500 case MVT::i32:
501 RetVal = DAG.getCopyFromReg(Chain, IA64::r8, MVT::i64, InFlag);
502 Chain = RetVal.getValue(1);
503
Duraid Madinae7916e62006-01-19 08:31:51 +0000504 // keep track of whether it is sign or zero extended (todo: bools?)
Duraid Madinaecc1a1b2006-01-20 16:10:05 +0000505/* XXX
Duraid Madina98d13782005-12-22 04:07:40 +0000506 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext :ISD::AssertZext,
507 MVT::i64, RetVal, DAG.getValueType(RetTyVT));
Duraid Madinaecc1a1b2006-01-20 16:10:05 +0000508*/
Duraid Madina98d13782005-12-22 04:07:40 +0000509 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
Duraid Madina98b3a832005-12-22 06:39:57 +0000510 break;
Duraid Madina98d13782005-12-22 04:07:40 +0000511 case MVT::i64:
512 RetVal = DAG.getCopyFromReg(Chain, IA64::r8, MVT::i64, InFlag);
513 Chain = RetVal.getValue(1);
Duraid Madinaa5959bf2006-01-12 03:28:40 +0000514 InFlag = RetVal.getValue(2); // XXX dead
Duraid Madina98d13782005-12-22 04:07:40 +0000515 break;
Duraid Madinae7916e62006-01-19 08:31:51 +0000516 case MVT::f32:
517 RetVal = DAG.getCopyFromReg(Chain, IA64::F8, MVT::f64, InFlag);
518 Chain = RetVal.getValue(1);
519 RetVal = DAG.getNode(ISD::TRUNCATE, MVT::f32, RetVal);
520 break;
Duraid Madina98d13782005-12-22 04:07:40 +0000521 case MVT::f64:
522 RetVal = DAG.getCopyFromReg(Chain, IA64::F8, MVT::f64, InFlag);
523 Chain = RetVal.getValue(1);
Duraid Madinaa5959bf2006-01-12 03:28:40 +0000524 InFlag = RetVal.getValue(2); // XXX dead
Duraid Madina98d13782005-12-22 04:07:40 +0000525 break;
526 }
527 }
528
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000529 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
530 DAG.getConstant(NumBytes, getPointerTy()));
Duraid Madina98d13782005-12-22 04:07:40 +0000531
532 return std::make_pair(RetVal, Chain);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000533}
534
Duraid Madinabea99472006-01-20 20:24:31 +0000535SDOperand IA64TargetLowering::
536LowerOperation(SDOperand Op, SelectionDAG &DAG) {
537 switch (Op.getOpcode()) {
538 default: assert(0 && "Should not custom lower this!");
Nate Begemanee625572006-01-27 21:09:22 +0000539 case ISD::RET: {
540 SDOperand AR_PFSVal, Copy;
Duraid Madinabea99472006-01-20 20:24:31 +0000541
Nate Begemanee625572006-01-27 21:09:22 +0000542 switch(Op.getNumOperands()) {
543 default:
544 assert(0 && "Do not know how to return this many arguments!");
545 abort();
546 case 1:
547 AR_PFSVal = DAG.getCopyFromReg(Op.getOperand(0), VirtGPR, MVT::i64);
548 AR_PFSVal = DAG.getCopyToReg(AR_PFSVal.getValue(1), IA64::AR_PFS,
549 AR_PFSVal);
550 return DAG.getNode(IA64ISD::RET_FLAG, MVT::Other, AR_PFSVal);
Evan Cheng6848be12006-05-26 23:10:12 +0000551 case 3: {
Nate Begemanee625572006-01-27 21:09:22 +0000552 // Copy the result into the output register & restore ar.pfs
553 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
554 unsigned ArgReg = MVT::isInteger(ArgVT) ? IA64::r8 : IA64::F8;
Duraid Madinabea99472006-01-20 20:24:31 +0000555
Nate Begemanee625572006-01-27 21:09:22 +0000556 AR_PFSVal = DAG.getCopyFromReg(Op.getOperand(0), VirtGPR, MVT::i64);
557 Copy = DAG.getCopyToReg(AR_PFSVal.getValue(1), ArgReg, Op.getOperand(1),
558 SDOperand());
559 AR_PFSVal = DAG.getCopyToReg(Copy.getValue(0), IA64::AR_PFS, AR_PFSVal,
560 Copy.getValue(1));
Evan Cheng4b790572006-08-16 07:28:58 +0000561 return DAG.getNode(IA64ISD::RET_FLAG, MVT::Other,
562 AR_PFSVal, AR_PFSVal.getValue(1));
Nate Begemanee625572006-01-27 21:09:22 +0000563 }
564 }
565 return SDOperand();
Duraid Madinabea99472006-01-20 20:24:31 +0000566 }
Nate Begemanacc398c2006-01-25 18:21:52 +0000567 case ISD::VAARG: {
568 MVT::ValueType VT = getPointerTy();
Evan Cheng466685d2006-10-09 20:57:25 +0000569 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
Nate Begemanacc398c2006-01-25 18:21:52 +0000570 SDOperand VAList = DAG.getLoad(VT, Op.getOperand(0), Op.getOperand(1),
Evan Cheng466685d2006-10-09 20:57:25 +0000571 SV->getValue(), SV->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000572 // Increment the pointer, VAList, to the next vaarg
573 SDOperand VAIncr = DAG.getNode(ISD::ADD, VT, VAList,
574 DAG.getConstant(MVT::getSizeInBits(VT)/8,
575 VT));
576 // Store the incremented VAList to the legalized pointer
Evan Cheng786225a2006-10-05 23:01:46 +0000577 VAIncr = DAG.getStore(VAList.getValue(1), VAIncr,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000578 Op.getOperand(1), SV->getValue(), SV->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000579 // Load the actual argument out of the pointer VAList
Evan Cheng466685d2006-10-09 20:57:25 +0000580 return DAG.getLoad(Op.getValueType(), VAIncr, VAList, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000581 }
582 case ISD::VASTART: {
583 // vastart just stores the address of the VarArgsFrameIndex slot into the
584 // memory location argument.
585 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000586 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
Evan Cheng786225a2006-10-05 23:01:46 +0000587 return DAG.getStore(Op.getOperand(0), FR,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000588 Op.getOperand(1), SV->getValue(), SV->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000589 }
Nate Begemanbcc5f362007-01-29 22:58:52 +0000590 // Frame & Return address. Currently unimplemented
591 case ISD::RETURNADDR: break;
592 case ISD::FRAMEADDR: break;
Duraid Madinabea99472006-01-20 20:24:31 +0000593 }
Nate Begemanbcc5f362007-01-29 22:58:52 +0000594 return SDOperand();
Duraid Madinabea99472006-01-20 20:24:31 +0000595}