blob: 647007e86bfdb47c982dd09cb046e185d8d80400 [file] [log] [blame]
Chris Lattner7c90f732006-02-05 05:50:24 +00001//===-- SparcISelDAGToDAG.cpp - A dag to dag inst selector for Sparc ------===//
Chris Lattner6c18b102005-12-17 07:47:01 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file defines an instruction selector for the SPARC target.
Chris Lattner6c18b102005-12-17 07:47:01 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner7c90f732006-02-05 05:50:24 +000014#include "Sparc.h"
15#include "SparcTargetMachine.h"
Chris Lattner384e5ef2005-12-18 13:33:06 +000016#include "llvm/DerivedTypes.h"
Chris Lattnera01b7572005-12-17 08:03:24 +000017#include "llvm/Function.h"
Chris Lattner420736d2006-03-25 06:47:10 +000018#include "llvm/Intrinsics.h"
Chris Lattner8fa54dc2005-12-18 06:59:57 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattnera01b7572005-12-17 08:03:24 +000020#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner33084492005-12-18 08:13:54 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner6c18b102005-12-17 07:47:01 +000022#include "llvm/CodeGen/SelectionDAG.h"
23#include "llvm/CodeGen/SelectionDAGISel.h"
Chris Lattnera01b7572005-12-17 08:03:24 +000024#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner6c18b102005-12-17 07:47:01 +000025#include "llvm/Target/TargetLowering.h"
26#include "llvm/Support/Debug.h"
Evan Cheng2ef88a02006-08-07 22:28:20 +000027#include <queue>
Evan Cheng900c8262006-02-05 06:51:51 +000028#include <set>
Chris Lattner6c18b102005-12-17 07:47:01 +000029using namespace llvm;
30
31//===----------------------------------------------------------------------===//
32// TargetLowering Implementation
33//===----------------------------------------------------------------------===//
34
Chris Lattner7c90f732006-02-05 05:50:24 +000035namespace SPISD {
Chris Lattner4d55aca2005-12-18 01:20:35 +000036 enum {
Chris Lattner7c90f732006-02-05 05:50:24 +000037 FIRST_NUMBER = ISD::BUILTIN_OP_END+SP::INSTRUCTION_LIST_END,
Chris Lattner9072c052006-01-30 06:14:02 +000038 CMPICC, // Compare two GPR operands, set icc.
39 CMPFCC, // Compare two FP operands, set fcc.
40 BRICC, // Branch to dest on icc condition
41 BRFCC, // Branch to dest on fcc condition
42 SELECT_ICC, // Select between two values using the current ICC flags.
43 SELECT_FCC, // Select between two values using the current FCC flags.
Chris Lattnere3572462005-12-18 02:10:39 +000044
Chris Lattner9072c052006-01-30 06:14:02 +000045 Hi, Lo, // Hi/Lo operations, typically on a global address.
Chris Lattner8fa54dc2005-12-18 06:59:57 +000046
Chris Lattner9072c052006-01-30 06:14:02 +000047 FTOI, // FP to Int within a FP register.
48 ITOF, // Int to FP within a FP register.
49
Chris Lattner7c90f732006-02-05 05:50:24 +000050 CALL, // A call instruction.
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000051 RET_FLAG // Return with a flag operand.
Chris Lattner4d55aca2005-12-18 01:20:35 +000052 };
53}
54
Chris Lattner3772bcb2006-01-30 07:43:04 +000055/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
56/// condition.
Chris Lattner7c90f732006-02-05 05:50:24 +000057static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
Chris Lattner3772bcb2006-01-30 07:43:04 +000058 switch (CC) {
59 default: assert(0 && "Unknown integer condition code!");
Chris Lattner7c90f732006-02-05 05:50:24 +000060 case ISD::SETEQ: return SPCC::ICC_E;
61 case ISD::SETNE: return SPCC::ICC_NE;
62 case ISD::SETLT: return SPCC::ICC_L;
63 case ISD::SETGT: return SPCC::ICC_G;
64 case ISD::SETLE: return SPCC::ICC_LE;
65 case ISD::SETGE: return SPCC::ICC_GE;
66 case ISD::SETULT: return SPCC::ICC_CS;
67 case ISD::SETULE: return SPCC::ICC_LEU;
68 case ISD::SETUGT: return SPCC::ICC_GU;
69 case ISD::SETUGE: return SPCC::ICC_CC;
Chris Lattner3772bcb2006-01-30 07:43:04 +000070 }
71}
72
73/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
74/// FCC condition.
Chris Lattner7c90f732006-02-05 05:50:24 +000075static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
Chris Lattner3772bcb2006-01-30 07:43:04 +000076 switch (CC) {
77 default: assert(0 && "Unknown fp condition code!");
Chris Lattner8b5fbc52006-05-25 22:26:02 +000078 case ISD::SETEQ:
79 case ISD::SETOEQ: return SPCC::FCC_E;
80 case ISD::SETNE:
81 case ISD::SETUNE: return SPCC::FCC_NE;
82 case ISD::SETLT:
83 case ISD::SETOLT: return SPCC::FCC_L;
84 case ISD::SETGT:
85 case ISD::SETOGT: return SPCC::FCC_G;
86 case ISD::SETLE:
87 case ISD::SETOLE: return SPCC::FCC_LE;
88 case ISD::SETGE:
89 case ISD::SETOGE: return SPCC::FCC_GE;
Chris Lattner7c90f732006-02-05 05:50:24 +000090 case ISD::SETULT: return SPCC::FCC_UL;
91 case ISD::SETULE: return SPCC::FCC_ULE;
92 case ISD::SETUGT: return SPCC::FCC_UG;
93 case ISD::SETUGE: return SPCC::FCC_UGE;
94 case ISD::SETUO: return SPCC::FCC_U;
95 case ISD::SETO: return SPCC::FCC_O;
96 case ISD::SETONE: return SPCC::FCC_LG;
97 case ISD::SETUEQ: return SPCC::FCC_UE;
Chris Lattner3772bcb2006-01-30 07:43:04 +000098 }
99}
Chris Lattner3772bcb2006-01-30 07:43:04 +0000100
Chris Lattner6c18b102005-12-17 07:47:01 +0000101namespace {
Chris Lattner7c90f732006-02-05 05:50:24 +0000102 class SparcTargetLowering : public TargetLowering {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000103 int VarArgsFrameOffset; // Frame offset to start of varargs area.
Chris Lattner6c18b102005-12-17 07:47:01 +0000104 public:
Chris Lattner7c90f732006-02-05 05:50:24 +0000105 SparcTargetLowering(TargetMachine &TM);
Chris Lattner4d55aca2005-12-18 01:20:35 +0000106 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Chris Lattner4a397e02006-01-30 03:51:45 +0000107
Nate Begeman368e18d2006-02-16 21:11:51 +0000108 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
109 /// in Mask are known to be either zero or one and return them in the
110 /// KnownZero/KnownOne bitsets.
111 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
112 uint64_t Mask,
113 uint64_t &KnownZero,
114 uint64_t &KnownOne,
115 unsigned Depth = 0) const;
Chris Lattner4a397e02006-01-30 03:51:45 +0000116
Chris Lattner6c18b102005-12-17 07:47:01 +0000117 virtual std::vector<SDOperand>
118 LowerArguments(Function &F, SelectionDAG &DAG);
119 virtual std::pair<SDOperand, SDOperand>
Reid Spencer47857812006-12-31 05:55:36 +0000120 LowerCallTo(SDOperand Chain, const Type *RetTy, bool RetTyIsSigned,
121 bool isVarArg, unsigned CC, bool isTailCall, SDOperand Callee,
122 ArgListTy &Args, SelectionDAG &DAG);
Chris Lattner33084492005-12-18 08:13:54 +0000123 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
124 MachineBasicBlock *MBB);
Chris Lattner72878a42006-01-12 07:31:15 +0000125
126 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattner6c18b102005-12-17 07:47:01 +0000127 };
128}
129
Chris Lattner7c90f732006-02-05 05:50:24 +0000130SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattner6c18b102005-12-17 07:47:01 +0000131 : TargetLowering(TM) {
132
133 // Set up the register classes.
Chris Lattner7c90f732006-02-05 05:50:24 +0000134 addRegisterClass(MVT::i32, SP::IntRegsRegisterClass);
135 addRegisterClass(MVT::f32, SP::FPRegsRegisterClass);
136 addRegisterClass(MVT::f64, SP::DFPRegsRegisterClass);
Chris Lattner9a60ff62005-12-17 20:50:42 +0000137
Evan Chengc5484282006-10-04 00:56:09 +0000138 // Turn FP extload into load/fextend
139 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
140
Chris Lattnere3572462005-12-18 02:10:39 +0000141 // Custom legalize GlobalAddress nodes into LO/HI parts.
142 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Chris Lattner76acc872005-12-18 02:37:35 +0000143 setOperationAction(ISD::ConstantPool , MVT::i32, Custom);
Chris Lattnere3572462005-12-18 02:10:39 +0000144
Chris Lattner9a60ff62005-12-17 20:50:42 +0000145 // Sparc doesn't have sext_inreg, replace them with shl/sra
Chris Lattner33084492005-12-18 08:13:54 +0000146 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
147 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
148 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner7087e572005-12-17 22:39:19 +0000149
150 // Sparc has no REM operation.
151 setOperationAction(ISD::UREM, MVT::i32, Expand);
152 setOperationAction(ISD::SREM, MVT::i32, Expand);
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000153
154 // Custom expand fp<->sint
155 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
156 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
157
158 // Expand fp<->uint
159 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
160 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Chris Lattner6c18b102005-12-17 07:47:01 +0000161
Chris Lattner53e88452005-12-23 05:13:35 +0000162 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
163 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
164
Chris Lattner4d55aca2005-12-18 01:20:35 +0000165 // Sparc has no select or setcc: expand to SELECT_CC.
166 setOperationAction(ISD::SELECT, MVT::i32, Expand);
167 setOperationAction(ISD::SELECT, MVT::f32, Expand);
168 setOperationAction(ISD::SELECT, MVT::f64, Expand);
169 setOperationAction(ISD::SETCC, MVT::i32, Expand);
170 setOperationAction(ISD::SETCC, MVT::f32, Expand);
171 setOperationAction(ISD::SETCC, MVT::f64, Expand);
172
173 // Sparc doesn't have BRCOND either, it has BR_CC.
174 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000175 setOperationAction(ISD::BRIND, MVT::Other, Expand);
176 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner4d55aca2005-12-18 01:20:35 +0000177 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
178 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
179 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
180
Chris Lattner33084492005-12-18 08:13:54 +0000181 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
182 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
183 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
184
Chris Lattner7c90f732006-02-05 05:50:24 +0000185 // SPARC has no intrinsics for these particular operations.
Chris Lattnere90ac3a2005-12-18 23:00:27 +0000186 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
187 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
188 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
189
Chris Lattner61772c22005-12-19 01:39:40 +0000190 setOperationAction(ISD::FSIN , MVT::f64, Expand);
191 setOperationAction(ISD::FCOS , MVT::f64, Expand);
192 setOperationAction(ISD::FSIN , MVT::f32, Expand);
193 setOperationAction(ISD::FCOS , MVT::f32, Expand);
194 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
195 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
196 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000197 setOperationAction(ISD::ROTL , MVT::i32, Expand);
198 setOperationAction(ISD::ROTR , MVT::i32, Expand);
Nate Begemand88fc032006-01-14 03:14:10 +0000199 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Chris Lattner9601a862006-03-05 05:08:37 +0000200 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
201 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Chris Lattner61772c22005-12-19 01:39:40 +0000202
203 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
204 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
205 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Jim Laskeye81aecb2005-12-21 20:51:37 +0000206
207 // We don't have line number support yet.
208 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000209 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey1ee29252007-01-26 14:34:52 +0000210 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Jim Laskeye81aecb2005-12-21 20:51:37 +0000211
Nate Begemanee625572006-01-27 21:09:22 +0000212 // RET must be custom lowered, to meet ABI requirements
213 setOperationAction(ISD::RET , MVT::Other, Custom);
214
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000215 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Nate Begemanacc398c2006-01-25 18:21:52 +0000216 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000217 // VAARG needs to be lowered to not do unaligned accesses for doubles.
218 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000219
220 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000221 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
222 setOperationAction(ISD::VAEND , MVT::Other, Expand);
223 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
224 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
Chris Lattner6fa1f572006-02-15 06:41:34 +0000225 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner934ea492006-01-15 08:55:25 +0000226
Chris Lattner2adc05c2006-01-30 22:20:49 +0000227 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
228 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
229
Chris Lattner7c90f732006-02-05 05:50:24 +0000230 setStackPointerRegisterToSaveRestore(SP::O6);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000231
Chris Lattner7c90f732006-02-05 05:50:24 +0000232 if (TM.getSubtarget<SparcSubtarget>().isV9()) {
Chris Lattner9072c052006-01-30 06:14:02 +0000233 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
234 }
235
Chris Lattner6c18b102005-12-17 07:47:01 +0000236 computeRegisterProperties();
237}
238
Chris Lattner7c90f732006-02-05 05:50:24 +0000239const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
Chris Lattner72878a42006-01-12 07:31:15 +0000240 switch (Opcode) {
Chris Lattner138d3222006-01-12 07:38:04 +0000241 default: return 0;
Chris Lattner7c90f732006-02-05 05:50:24 +0000242 case SPISD::CMPICC: return "SPISD::CMPICC";
243 case SPISD::CMPFCC: return "SPISD::CMPFCC";
244 case SPISD::BRICC: return "SPISD::BRICC";
245 case SPISD::BRFCC: return "SPISD::BRFCC";
246 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
247 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
248 case SPISD::Hi: return "SPISD::Hi";
249 case SPISD::Lo: return "SPISD::Lo";
250 case SPISD::FTOI: return "SPISD::FTOI";
251 case SPISD::ITOF: return "SPISD::ITOF";
252 case SPISD::CALL: return "SPISD::CALL";
253 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Chris Lattner72878a42006-01-12 07:31:15 +0000254 }
255}
256
Chris Lattner4a397e02006-01-30 03:51:45 +0000257/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
258/// be zero. Op is expected to be a target specific node. Used by DAG
259/// combiner.
Nate Begeman368e18d2006-02-16 21:11:51 +0000260void SparcTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
261 uint64_t Mask,
262 uint64_t &KnownZero,
263 uint64_t &KnownOne,
264 unsigned Depth) const {
265 uint64_t KnownZero2, KnownOne2;
266 KnownZero = KnownOne = 0; // Don't know anything.
267
Chris Lattner4a397e02006-01-30 03:51:45 +0000268 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000269 default: break;
Chris Lattner7c90f732006-02-05 05:50:24 +0000270 case SPISD::SELECT_ICC:
271 case SPISD::SELECT_FCC:
Nate Begeman368e18d2006-02-16 21:11:51 +0000272 ComputeMaskedBits(Op.getOperand(1), Mask, KnownZero, KnownOne, Depth+1);
273 ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero2, KnownOne2, Depth+1);
274 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
275 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
276
277 // Only known if known in both the LHS and RHS.
278 KnownOne &= KnownOne2;
279 KnownZero &= KnownZero2;
280 break;
Chris Lattner4a397e02006-01-30 03:51:45 +0000281 }
282}
283
Chris Lattner384e5ef2005-12-18 13:33:06 +0000284/// LowerArguments - V8 uses a very simple ABI, where all values are passed in
285/// either one or two GPRs, including FP values. TODO: we should pass FP values
286/// in FP registers for fastcc functions.
Chris Lattner6c18b102005-12-17 07:47:01 +0000287std::vector<SDOperand>
Chris Lattner7c90f732006-02-05 05:50:24 +0000288SparcTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Chris Lattnera01b7572005-12-17 08:03:24 +0000289 MachineFunction &MF = DAG.getMachineFunction();
290 SSARegMap *RegMap = MF.getSSARegMap();
291 std::vector<SDOperand> ArgValues;
292
Chris Lattner384e5ef2005-12-18 13:33:06 +0000293 static const unsigned ArgRegs[] = {
Chris Lattner7c90f732006-02-05 05:50:24 +0000294 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
Chris Lattnera01b7572005-12-17 08:03:24 +0000295 };
Chris Lattner384e5ef2005-12-18 13:33:06 +0000296
297 const unsigned *CurArgReg = ArgRegs, *ArgRegEnd = ArgRegs+6;
298 unsigned ArgOffset = 68;
299
300 SDOperand Root = DAG.getRoot();
301 std::vector<SDOperand> OutChains;
302
Chris Lattnera01b7572005-12-17 08:03:24 +0000303 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
304 MVT::ValueType ObjectVT = getValueType(I->getType());
Chris Lattnera01b7572005-12-17 08:03:24 +0000305
306 switch (ObjectVT) {
307 default: assert(0 && "Unhandled argument type!");
Chris Lattnera01b7572005-12-17 08:03:24 +0000308 case MVT::i1:
309 case MVT::i8:
310 case MVT::i16:
Chris Lattner384e5ef2005-12-18 13:33:06 +0000311 case MVT::i32:
312 if (I->use_empty()) { // Argument is dead.
313 if (CurArgReg < ArgRegEnd) ++CurArgReg;
314 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
315 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
Chris Lattner7c90f732006-02-05 05:50:24 +0000316 unsigned VReg = RegMap->createVirtualRegister(&SP::IntRegsRegClass);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000317 MF.addLiveIn(*CurArgReg++, VReg);
318 SDOperand Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32);
319 if (ObjectVT != MVT::i32) {
Reid Spencer47857812006-12-31 05:55:36 +0000320 unsigned AssertOp = ISD::AssertSext;
Chris Lattner384e5ef2005-12-18 13:33:06 +0000321 Arg = DAG.getNode(AssertOp, MVT::i32, Arg,
322 DAG.getValueType(ObjectVT));
323 Arg = DAG.getNode(ISD::TRUNCATE, ObjectVT, Arg);
324 }
325 ArgValues.push_back(Arg);
326 } else {
327 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
328 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
329 SDOperand Load;
330 if (ObjectVT == MVT::i32) {
Evan Cheng466685d2006-10-09 20:57:25 +0000331 Load = DAG.getLoad(MVT::i32, Root, FIPtr, NULL, 0);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000332 } else {
Reid Spencer47857812006-12-31 05:55:36 +0000333 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
Chris Lattner384e5ef2005-12-18 13:33:06 +0000334
Chris Lattner99cf5092006-01-16 01:40:00 +0000335 // Sparc is big endian, so add an offset based on the ObjectVT.
336 unsigned Offset = 4-std::max(1U, MVT::getSizeInBits(ObjectVT)/8);
337 FIPtr = DAG.getNode(ISD::ADD, MVT::i32, FIPtr,
338 DAG.getConstant(Offset, MVT::i32));
Chris Lattner384e5ef2005-12-18 13:33:06 +0000339 Load = DAG.getExtLoad(LoadOp, MVT::i32, Root, FIPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000340 NULL, 0, ObjectVT);
Chris Lattnerf7511b42006-01-15 22:22:01 +0000341 Load = DAG.getNode(ISD::TRUNCATE, ObjectVT, Load);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000342 }
343 ArgValues.push_back(Load);
Chris Lattnera01b7572005-12-17 08:03:24 +0000344 }
Chris Lattner384e5ef2005-12-18 13:33:06 +0000345
346 ArgOffset += 4;
Chris Lattner217aabf2005-12-17 20:59:06 +0000347 break;
Chris Lattner384e5ef2005-12-18 13:33:06 +0000348 case MVT::f32:
349 if (I->use_empty()) { // Argument is dead.
350 if (CurArgReg < ArgRegEnd) ++CurArgReg;
351 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
352 } else if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
353 // FP value is passed in an integer register.
Chris Lattner7c90f732006-02-05 05:50:24 +0000354 unsigned VReg = RegMap->createVirtualRegister(&SP::IntRegsRegClass);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000355 MF.addLiveIn(*CurArgReg++, VReg);
356 SDOperand Arg = DAG.getCopyFromReg(Root, VReg, MVT::i32);
357
Chris Lattnera01874f2005-12-23 02:31:39 +0000358 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Arg);
359 ArgValues.push_back(Arg);
Chris Lattner46030a62006-01-19 07:22:29 +0000360 } else {
361 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
362 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Evan Cheng466685d2006-10-09 20:57:25 +0000363 SDOperand Load = DAG.getLoad(MVT::f32, Root, FIPtr, NULL, 0);
Chris Lattner46030a62006-01-19 07:22:29 +0000364 ArgValues.push_back(Load);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000365 }
366 ArgOffset += 4;
Chris Lattner217aabf2005-12-17 20:59:06 +0000367 break;
Chris Lattner384e5ef2005-12-18 13:33:06 +0000368
369 case MVT::i64:
370 case MVT::f64:
371 if (I->use_empty()) { // Argument is dead.
372 if (CurArgReg < ArgRegEnd) ++CurArgReg;
373 if (CurArgReg < ArgRegEnd) ++CurArgReg;
374 ArgValues.push_back(DAG.getNode(ISD::UNDEF, ObjectVT));
Chris Lattnerb7163432006-01-31 02:45:52 +0000375 } else if (/* FIXME: Apparently this isn't safe?? */
376 0 && CurArgReg == ArgRegEnd && ObjectVT == MVT::f64 &&
Chris Lattner384e5ef2005-12-18 13:33:06 +0000377 ((CurArgReg-ArgRegs) & 1) == 0) {
378 // If this is a double argument and the whole thing lives on the stack,
379 // and the argument is aligned, load the double straight from the stack.
380 // We can't do a load in cases like void foo([6ints], int,double),
381 // because the double wouldn't be aligned!
382 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset);
383 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Evan Cheng466685d2006-10-09 20:57:25 +0000384 ArgValues.push_back(DAG.getLoad(MVT::f64, Root, FIPtr, NULL, 0));
Chris Lattner384e5ef2005-12-18 13:33:06 +0000385 } else {
386 SDOperand HiVal;
387 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
Chris Lattner7c90f732006-02-05 05:50:24 +0000388 unsigned VRegHi = RegMap->createVirtualRegister(&SP::IntRegsRegClass);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000389 MF.addLiveIn(*CurArgReg++, VRegHi);
390 HiVal = DAG.getCopyFromReg(Root, VRegHi, MVT::i32);
391 } else {
392 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
393 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Evan Cheng466685d2006-10-09 20:57:25 +0000394 HiVal = DAG.getLoad(MVT::i32, Root, FIPtr, NULL, 0);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000395 }
396
397 SDOperand LoVal;
398 if (CurArgReg < ArgRegEnd) { // Lives in an incoming GPR
Chris Lattner7c90f732006-02-05 05:50:24 +0000399 unsigned VRegLo = RegMap->createVirtualRegister(&SP::IntRegsRegClass);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000400 MF.addLiveIn(*CurArgReg++, VRegLo);
401 LoVal = DAG.getCopyFromReg(Root, VRegLo, MVT::i32);
402 } else {
403 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset+4);
404 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Evan Cheng466685d2006-10-09 20:57:25 +0000405 LoVal = DAG.getLoad(MVT::i32, Root, FIPtr, NULL, 0);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000406 }
407
408 // Compose the two halves together into an i64 unit.
409 SDOperand WholeValue =
410 DAG.getNode(ISD::BUILD_PAIR, MVT::i64, LoVal, HiVal);
Chris Lattnera01874f2005-12-23 02:31:39 +0000411
412 // If we want a double, do a bit convert.
413 if (ObjectVT == MVT::f64)
414 WholeValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, WholeValue);
415
416 ArgValues.push_back(WholeValue);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000417 }
418 ArgOffset += 8;
419 break;
Chris Lattnera01b7572005-12-17 08:03:24 +0000420 }
421 }
422
Chris Lattner384e5ef2005-12-18 13:33:06 +0000423 // Store remaining ArgRegs to the stack if this is a varargs function.
424 if (F.getFunctionType()->isVarArg()) {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000425 // Remember the vararg offset for the va_start implementation.
426 VarArgsFrameOffset = ArgOffset;
427
Chris Lattner384e5ef2005-12-18 13:33:06 +0000428 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
Chris Lattner7c90f732006-02-05 05:50:24 +0000429 unsigned VReg = RegMap->createVirtualRegister(&SP::IntRegsRegClass);
Chris Lattner384e5ef2005-12-18 13:33:06 +0000430 MF.addLiveIn(*CurArgReg, VReg);
431 SDOperand Arg = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
432
433 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset);
434 SDOperand FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
435
Evan Cheng8b2794a2006-10-13 21:14:26 +0000436 OutChains.push_back(DAG.getStore(DAG.getRoot(), Arg, FIPtr, NULL, 0));
Chris Lattner384e5ef2005-12-18 13:33:06 +0000437 ArgOffset += 4;
438 }
439 }
440
441 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000442 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
443 &OutChains[0], OutChains.size()));
Chris Lattnera01b7572005-12-17 08:03:24 +0000444
445 // Finally, inform the code generator which regs we return values in.
446 switch (getValueType(F.getReturnType())) {
447 default: assert(0 && "Unknown type!");
448 case MVT::isVoid: break;
449 case MVT::i1:
450 case MVT::i8:
451 case MVT::i16:
452 case MVT::i32:
Chris Lattner7c90f732006-02-05 05:50:24 +0000453 MF.addLiveOut(SP::I0);
Chris Lattnera01b7572005-12-17 08:03:24 +0000454 break;
455 case MVT::i64:
Chris Lattner7c90f732006-02-05 05:50:24 +0000456 MF.addLiveOut(SP::I0);
457 MF.addLiveOut(SP::I1);
Chris Lattnera01b7572005-12-17 08:03:24 +0000458 break;
459 case MVT::f32:
Chris Lattner7c90f732006-02-05 05:50:24 +0000460 MF.addLiveOut(SP::F0);
Chris Lattnera01b7572005-12-17 08:03:24 +0000461 break;
462 case MVT::f64:
Chris Lattner7c90f732006-02-05 05:50:24 +0000463 MF.addLiveOut(SP::D0);
Chris Lattnera01b7572005-12-17 08:03:24 +0000464 break;
465 }
466
467 return ArgValues;
Chris Lattner6c18b102005-12-17 07:47:01 +0000468}
469
470std::pair<SDOperand, SDOperand>
Chris Lattner7c90f732006-02-05 05:50:24 +0000471SparcTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
Reid Spencer47857812006-12-31 05:55:36 +0000472 bool RetTyIsSigned, bool isVarArg, unsigned CC,
Chris Lattner7c90f732006-02-05 05:50:24 +0000473 bool isTailCall, SDOperand Callee,
474 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000475 // Count the size of the outgoing arguments.
476 unsigned ArgsSize = 0;
477 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +0000478 switch (getValueType(Args[i].Ty)) {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000479 default: assert(0 && "Unknown value type!");
480 case MVT::i1:
481 case MVT::i8:
482 case MVT::i16:
483 case MVT::i32:
484 case MVT::f32:
485 ArgsSize += 4;
486 break;
487 case MVT::i64:
488 case MVT::f64:
489 ArgsSize += 8;
490 break;
491 }
492 }
493 if (ArgsSize > 4*6)
494 ArgsSize -= 4*6; // Space for first 6 arguments is prereserved.
495 else
496 ArgsSize = 0;
497
Chris Lattner6554bef2005-12-19 01:15:13 +0000498 // Keep stack frames 8-byte aligned.
499 ArgsSize = (ArgsSize+7) & ~7;
500
Chris Lattner94dd2922006-02-13 09:00:43 +0000501 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(ArgsSize, getPointerTy()));
Chris Lattner2db3ff62005-12-18 15:55:15 +0000502
Evan Cheng8b2794a2006-10-13 21:14:26 +0000503 SDOperand StackPtr;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000504 std::vector<SDOperand> Stores;
505 std::vector<SDOperand> RegValuesToPass;
506 unsigned ArgOffset = 68;
507 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +0000508 SDOperand Val = Args[i].Node;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000509 MVT::ValueType ObjectVT = Val.getValueType();
Chris Lattnercb833742006-01-06 17:56:38 +0000510 SDOperand ValToStore(0, 0);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000511 unsigned ObjSize;
512 switch (ObjectVT) {
513 default: assert(0 && "Unhandled argument type!");
514 case MVT::i1:
515 case MVT::i8:
Reid Spencer47857812006-12-31 05:55:36 +0000516 case MVT::i16: {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000517 // Promote the integer to 32-bits. If the input type is signed, use a
518 // sign extend, otherwise use a zero extend.
Reid Spencer47857812006-12-31 05:55:36 +0000519 ISD::NodeType ExtendKind = ISD::ZERO_EXTEND;
520 if (Args[i].isSigned)
521 ExtendKind = ISD::SIGN_EXTEND;
522 Val = DAG.getNode(ExtendKind, MVT::i32, Val);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000523 // FALL THROUGH
Reid Spencer47857812006-12-31 05:55:36 +0000524 }
Chris Lattner2db3ff62005-12-18 15:55:15 +0000525 case MVT::i32:
526 ObjSize = 4;
527
528 if (RegValuesToPass.size() >= 6) {
529 ValToStore = Val;
530 } else {
531 RegValuesToPass.push_back(Val);
532 }
533 break;
534 case MVT::f32:
535 ObjSize = 4;
536 if (RegValuesToPass.size() >= 6) {
537 ValToStore = Val;
538 } else {
539 // Convert this to a FP value in an int reg.
Chris Lattnera01874f2005-12-23 02:31:39 +0000540 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000541 RegValuesToPass.push_back(Val);
542 }
543 break;
Chris Lattnera01874f2005-12-23 02:31:39 +0000544 case MVT::f64:
Chris Lattner2db3ff62005-12-18 15:55:15 +0000545 ObjSize = 8;
546 // If we can store this directly into the outgoing slot, do so. We can
547 // do this when all ArgRegs are used and if the outgoing slot is aligned.
Chris Lattner7f9975a2006-01-15 19:15:46 +0000548 // FIXME: McGill/misr fails with this.
549 if (0 && RegValuesToPass.size() >= 6 && ((ArgOffset-68) & 7) == 0) {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000550 ValToStore = Val;
551 break;
552 }
553
554 // Otherwise, convert this to a FP value in int regs.
Chris Lattnera01874f2005-12-23 02:31:39 +0000555 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Val);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000556 // FALL THROUGH
557 case MVT::i64:
558 ObjSize = 8;
559 if (RegValuesToPass.size() >= 6) {
560 ValToStore = Val; // Whole thing is passed in memory.
561 break;
562 }
563
564 // Split the value into top and bottom part. Top part goes in a reg.
Evan Chenga7dc4a52006-06-15 08:18:06 +0000565 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, getPointerTy(), Val,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000566 DAG.getConstant(1, MVT::i32));
Evan Chenga7dc4a52006-06-15 08:18:06 +0000567 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, getPointerTy(), Val,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000568 DAG.getConstant(0, MVT::i32));
569 RegValuesToPass.push_back(Hi);
570
571 if (RegValuesToPass.size() >= 6) {
572 ValToStore = Lo;
Chris Lattner7c423b42005-12-19 07:57:53 +0000573 ArgOffset += 4;
574 ObjSize = 4;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000575 } else {
576 RegValuesToPass.push_back(Lo);
577 }
578 break;
579 }
580
581 if (ValToStore.Val) {
582 if (!StackPtr.Val) {
Chris Lattner7c90f732006-02-05 05:50:24 +0000583 StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000584 }
585 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
586 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000587 Stores.push_back(DAG.getStore(Chain, ValToStore, PtrOff, NULL, 0));
Chris Lattner2db3ff62005-12-18 15:55:15 +0000588 }
589 ArgOffset += ObjSize;
590 }
591
592 // Emit all stores, make sure the occur before any copies into physregs.
593 if (!Stores.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000594 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Stores[0],Stores.size());
Chris Lattner2db3ff62005-12-18 15:55:15 +0000595
596 static const unsigned ArgRegs[] = {
Chris Lattner7c90f732006-02-05 05:50:24 +0000597 SP::O0, SP::O1, SP::O2, SP::O3, SP::O4, SP::O5
Chris Lattner2db3ff62005-12-18 15:55:15 +0000598 };
599
600 // Build a sequence of copy-to-reg nodes chained together with token chain
601 // and flag operands which copy the outgoing args into O[0-5].
602 SDOperand InFlag;
603 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
604 Chain = DAG.getCopyToReg(Chain, ArgRegs[i], RegValuesToPass[i], InFlag);
605 InFlag = Chain.getValue(1);
606 }
607
Chris Lattner2db3ff62005-12-18 15:55:15 +0000608 // If the callee is a GlobalAddress node (quite common, every direct call is)
609 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000610 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner2db3ff62005-12-18 15:55:15 +0000611 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
612 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000613 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
614 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000615
616 std::vector<MVT::ValueType> NodeTys;
617 NodeTys.push_back(MVT::Other); // Returns a chain
618 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000619 SDOperand Ops[] = { Chain, Callee, InFlag };
620 Chain = DAG.getNode(SPISD::CALL, NodeTys, Ops, InFlag.Val ? 3 : 2);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000621 InFlag = Chain.getValue(1);
622
623 MVT::ValueType RetTyVT = getValueType(RetTy);
624 SDOperand RetVal;
625 if (RetTyVT != MVT::isVoid) {
626 switch (RetTyVT) {
627 default: assert(0 && "Unknown value type to return!");
628 case MVT::i1:
629 case MVT::i8:
Reid Spencer47857812006-12-31 05:55:36 +0000630 case MVT::i16: {
Chris Lattner7c90f732006-02-05 05:50:24 +0000631 RetVal = DAG.getCopyFromReg(Chain, SP::O0, MVT::i32, InFlag);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000632 Chain = RetVal.getValue(1);
633
634 // Add a note to keep track of whether it is sign or zero extended.
Reid Spencer47857812006-12-31 05:55:36 +0000635 ISD::NodeType AssertKind = ISD::AssertZext;
636 if (RetTyIsSigned)
637 AssertKind = ISD::AssertSext;
638 RetVal = DAG.getNode(AssertKind, MVT::i32, RetVal,
639 DAG.getValueType(RetTyVT));
Chris Lattner2db3ff62005-12-18 15:55:15 +0000640 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
641 break;
Reid Spencer47857812006-12-31 05:55:36 +0000642 }
Chris Lattner2db3ff62005-12-18 15:55:15 +0000643 case MVT::i32:
Chris Lattner7c90f732006-02-05 05:50:24 +0000644 RetVal = DAG.getCopyFromReg(Chain, SP::O0, MVT::i32, InFlag);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000645 Chain = RetVal.getValue(1);
646 break;
647 case MVT::f32:
Chris Lattner7c90f732006-02-05 05:50:24 +0000648 RetVal = DAG.getCopyFromReg(Chain, SP::F0, MVT::f32, InFlag);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000649 Chain = RetVal.getValue(1);
650 break;
651 case MVT::f64:
Chris Lattner7c90f732006-02-05 05:50:24 +0000652 RetVal = DAG.getCopyFromReg(Chain, SP::D0, MVT::f64, InFlag);
Chris Lattner2db3ff62005-12-18 15:55:15 +0000653 Chain = RetVal.getValue(1);
654 break;
655 case MVT::i64:
Chris Lattner7c90f732006-02-05 05:50:24 +0000656 SDOperand Lo = DAG.getCopyFromReg(Chain, SP::O1, MVT::i32, InFlag);
657 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), SP::O0, MVT::i32,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000658 Lo.getValue(2));
659 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
660 Chain = Hi.getValue(1);
661 break;
662 }
663 }
664
665 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
666 DAG.getConstant(ArgsSize, getPointerTy()));
667
Chris Lattner2db3ff62005-12-18 15:55:15 +0000668 return std::make_pair(RetVal, Chain);
Chris Lattner6c18b102005-12-17 07:47:01 +0000669}
670
Chris Lattner7c90f732006-02-05 05:50:24 +0000671// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
672// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Chris Lattner86638b92006-01-31 05:05:52 +0000673static void LookThroughSetCC(SDOperand &LHS, SDOperand &RHS,
Chris Lattner7c90f732006-02-05 05:50:24 +0000674 ISD::CondCode CC, unsigned &SPCC) {
Chris Lattner86638b92006-01-31 05:05:52 +0000675 if (isa<ConstantSDNode>(RHS) && cast<ConstantSDNode>(RHS)->getValue() == 0 &&
676 CC == ISD::SETNE &&
Chris Lattner7c90f732006-02-05 05:50:24 +0000677 ((LHS.getOpcode() == SPISD::SELECT_ICC &&
678 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
679 (LHS.getOpcode() == SPISD::SELECT_FCC &&
680 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
Chris Lattner86638b92006-01-31 05:05:52 +0000681 isa<ConstantSDNode>(LHS.getOperand(0)) &&
682 isa<ConstantSDNode>(LHS.getOperand(1)) &&
683 cast<ConstantSDNode>(LHS.getOperand(0))->getValue() == 1 &&
684 cast<ConstantSDNode>(LHS.getOperand(1))->getValue() == 0) {
685 SDOperand CMPCC = LHS.getOperand(3);
Chris Lattner7c90f732006-02-05 05:50:24 +0000686 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getValue();
Chris Lattner86638b92006-01-31 05:05:52 +0000687 LHS = CMPCC.getOperand(0);
688 RHS = CMPCC.getOperand(1);
689 }
690}
691
692
Chris Lattner7c90f732006-02-05 05:50:24 +0000693SDOperand SparcTargetLowering::
Chris Lattner4d55aca2005-12-18 01:20:35 +0000694LowerOperation(SDOperand Op, SelectionDAG &DAG) {
695 switch (Op.getOpcode()) {
696 default: assert(0 && "Should not custom lower this!");
Chris Lattnere3572462005-12-18 02:10:39 +0000697 case ISD::GlobalAddress: {
698 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
699 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i32);
Chris Lattner7c90f732006-02-05 05:50:24 +0000700 SDOperand Hi = DAG.getNode(SPISD::Hi, MVT::i32, GA);
701 SDOperand Lo = DAG.getNode(SPISD::Lo, MVT::i32, GA);
Chris Lattnere3572462005-12-18 02:10:39 +0000702 return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi);
703 }
Chris Lattner76acc872005-12-18 02:37:35 +0000704 case ISD::ConstantPool: {
Evan Chengc356a572006-09-12 21:04:05 +0000705 Constant *C = cast<ConstantPoolSDNode>(Op)->getConstVal();
Evan Chengb8973bd2006-01-31 22:23:14 +0000706 SDOperand CP = DAG.getTargetConstantPool(C, MVT::i32,
707 cast<ConstantPoolSDNode>(Op)->getAlignment());
Chris Lattner7c90f732006-02-05 05:50:24 +0000708 SDOperand Hi = DAG.getNode(SPISD::Hi, MVT::i32, CP);
709 SDOperand Lo = DAG.getNode(SPISD::Lo, MVT::i32, CP);
Chris Lattner76acc872005-12-18 02:37:35 +0000710 return DAG.getNode(ISD::ADD, MVT::i32, Lo, Hi);
711 }
Chris Lattner3cb71872005-12-23 05:00:16 +0000712 case ISD::FP_TO_SINT:
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000713 // Convert the fp value to integer in an FP register.
Chris Lattner3cb71872005-12-23 05:00:16 +0000714 assert(Op.getValueType() == MVT::i32);
Chris Lattner7c90f732006-02-05 05:50:24 +0000715 Op = DAG.getNode(SPISD::FTOI, MVT::f32, Op.getOperand(0));
Chris Lattner3cb71872005-12-23 05:00:16 +0000716 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000717 case ISD::SINT_TO_FP: {
Chris Lattner3cb71872005-12-23 05:00:16 +0000718 assert(Op.getOperand(0).getValueType() == MVT::i32);
Chris Lattner3fbb7262006-01-11 07:27:40 +0000719 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0));
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000720 // Convert the int value to FP in an FP register.
Chris Lattner7c90f732006-02-05 05:50:24 +0000721 return DAG.getNode(SPISD::ITOF, Op.getValueType(), Tmp);
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000722 }
Chris Lattner33084492005-12-18 08:13:54 +0000723 case ISD::BR_CC: {
724 SDOperand Chain = Op.getOperand(0);
Chris Lattner3772bcb2006-01-30 07:43:04 +0000725 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Chris Lattner33084492005-12-18 08:13:54 +0000726 SDOperand LHS = Op.getOperand(2);
727 SDOperand RHS = Op.getOperand(3);
728 SDOperand Dest = Op.getOperand(4);
Chris Lattner7c90f732006-02-05 05:50:24 +0000729 unsigned Opc, SPCC = ~0U;
Chris Lattner86638b92006-01-31 05:05:52 +0000730
731 // If this is a br_cc of a "setcc", and if the setcc got lowered into
732 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
Chris Lattner7c90f732006-02-05 05:50:24 +0000733 LookThroughSetCC(LHS, RHS, CC, SPCC);
Chris Lattner33084492005-12-18 08:13:54 +0000734
735 // Get the condition flag.
Chris Lattner86638b92006-01-31 05:05:52 +0000736 SDOperand CompareFlag;
Chris Lattner33084492005-12-18 08:13:54 +0000737 if (LHS.getValueType() == MVT::i32) {
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000738 std::vector<MVT::ValueType> VTs;
739 VTs.push_back(MVT::i32);
740 VTs.push_back(MVT::Flag);
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000741 SDOperand Ops[2] = { LHS, RHS };
742 CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops, 2).getValue(1);
Chris Lattner7c90f732006-02-05 05:50:24 +0000743 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
744 Opc = SPISD::BRICC;
Chris Lattner33084492005-12-18 08:13:54 +0000745 } else {
Chris Lattner7c90f732006-02-05 05:50:24 +0000746 CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS);
747 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
748 Opc = SPISD::BRFCC;
Chris Lattner33084492005-12-18 08:13:54 +0000749 }
Chris Lattner86638b92006-01-31 05:05:52 +0000750 return DAG.getNode(Opc, MVT::Other, Chain, Dest,
Chris Lattner7c90f732006-02-05 05:50:24 +0000751 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner33084492005-12-18 08:13:54 +0000752 }
753 case ISD::SELECT_CC: {
754 SDOperand LHS = Op.getOperand(0);
755 SDOperand RHS = Op.getOperand(1);
Chris Lattner3772bcb2006-01-30 07:43:04 +0000756 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Chris Lattner33084492005-12-18 08:13:54 +0000757 SDOperand TrueVal = Op.getOperand(2);
758 SDOperand FalseVal = Op.getOperand(3);
Chris Lattner7c90f732006-02-05 05:50:24 +0000759 unsigned Opc, SPCC = ~0U;
Chris Lattner3772bcb2006-01-30 07:43:04 +0000760
Chris Lattnerdea95282006-01-30 04:34:44 +0000761 // If this is a select_cc of a "setcc", and if the setcc got lowered into
762 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
Chris Lattner7c90f732006-02-05 05:50:24 +0000763 LookThroughSetCC(LHS, RHS, CC, SPCC);
Chris Lattnerdea95282006-01-30 04:34:44 +0000764
Chris Lattner4bb91022006-01-12 17:05:32 +0000765 SDOperand CompareFlag;
Chris Lattner4bb91022006-01-12 17:05:32 +0000766 if (LHS.getValueType() == MVT::i32) {
767 std::vector<MVT::ValueType> VTs;
768 VTs.push_back(LHS.getValueType()); // subcc returns a value
769 VTs.push_back(MVT::Flag);
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000770 SDOperand Ops[2] = { LHS, RHS };
771 CompareFlag = DAG.getNode(SPISD::CMPICC, VTs, Ops, 2).getValue(1);
Chris Lattner7c90f732006-02-05 05:50:24 +0000772 Opc = SPISD::SELECT_ICC;
773 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Chris Lattner4bb91022006-01-12 17:05:32 +0000774 } else {
Chris Lattner7c90f732006-02-05 05:50:24 +0000775 CompareFlag = DAG.getNode(SPISD::CMPFCC, MVT::Flag, LHS, RHS);
776 Opc = SPISD::SELECT_FCC;
777 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
Chris Lattner4bb91022006-01-12 17:05:32 +0000778 }
Chris Lattner33084492005-12-18 08:13:54 +0000779 return DAG.getNode(Opc, TrueVal.getValueType(), TrueVal, FalseVal,
Chris Lattner7c90f732006-02-05 05:50:24 +0000780 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner33084492005-12-18 08:13:54 +0000781 }
Nate Begemanacc398c2006-01-25 18:21:52 +0000782 case ISD::VASTART: {
783 // vastart just stores the address of the VarArgsFrameIndex slot into the
784 // memory location argument.
785 SDOperand Offset = DAG.getNode(ISD::ADD, MVT::i32,
Chris Lattner7c90f732006-02-05 05:50:24 +0000786 DAG.getRegister(SP::I6, MVT::i32),
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000787 DAG.getConstant(VarArgsFrameOffset, MVT::i32));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000788 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
Evan Cheng786225a2006-10-05 23:01:46 +0000789 return DAG.getStore(Op.getOperand(0), Offset,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000790 Op.getOperand(1), SV->getValue(), SV->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000791 }
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000792 case ISD::VAARG: {
793 SDNode *Node = Op.Val;
794 MVT::ValueType VT = Node->getValueType(0);
795 SDOperand InChain = Node->getOperand(0);
796 SDOperand VAListPtr = Node->getOperand(1);
Evan Cheng466685d2006-10-09 20:57:25 +0000797 SrcValueSDNode *SV = cast<SrcValueSDNode>(Node->getOperand(2));
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000798 SDOperand VAList = DAG.getLoad(getPointerTy(), InChain, VAListPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000799 SV->getValue(), SV->getOffset());
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000800 // Increment the pointer, VAList, to the next vaarg
801 SDOperand NextPtr = DAG.getNode(ISD::ADD, getPointerTy(), VAList,
802 DAG.getConstant(MVT::getSizeInBits(VT)/8,
803 getPointerTy()));
804 // Store the incremented VAList to the legalized pointer
Evan Cheng786225a2006-10-05 23:01:46 +0000805 InChain = DAG.getStore(VAList.getValue(1), NextPtr,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000806 VAListPtr, SV->getValue(), SV->getOffset());
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000807 // Load the actual argument out of the pointer VAList, unless this is an
808 // f64 load.
809 if (VT != MVT::f64) {
Evan Cheng466685d2006-10-09 20:57:25 +0000810 return DAG.getLoad(VT, InChain, VAList, NULL, 0);
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000811 } else {
812 // Otherwise, load it as i64, then do a bitconvert.
Evan Cheng466685d2006-10-09 20:57:25 +0000813 SDOperand V = DAG.getLoad(MVT::i64, InChain, VAList, NULL, 0);
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000814 std::vector<MVT::ValueType> Tys;
815 Tys.push_back(MVT::f64);
816 Tys.push_back(MVT::Other);
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000817 // Bit-Convert the value to f64.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000818 SDOperand Ops[2] = { DAG.getNode(ISD::BIT_CONVERT, MVT::f64, V),
819 V.getValue(1) };
820 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Chris Lattnerc275dfa2006-02-04 08:31:30 +0000821 }
822 }
Chris Lattner6fa1f572006-02-15 06:41:34 +0000823 case ISD::DYNAMIC_STACKALLOC: {
824 SDOperand Chain = Op.getOperand(0); // Legalize the chain.
825 SDOperand Size = Op.getOperand(1); // Legalize the size.
826
827 unsigned SPReg = SP::O6;
828 SDOperand SP = DAG.getCopyFromReg(Chain, SPReg, MVT::i32);
829 SDOperand NewSP = DAG.getNode(ISD::SUB, MVT::i32, SP, Size); // Value
830 Chain = DAG.getCopyToReg(SP.getValue(1), SPReg, NewSP); // Output chain
831
832 // The resultant pointer is actually 16 words from the bottom of the stack,
833 // to provide a register spill area.
834 SDOperand NewVal = DAG.getNode(ISD::ADD, MVT::i32, NewSP,
835 DAG.getConstant(96, MVT::i32));
836 std::vector<MVT::ValueType> Tys;
837 Tys.push_back(MVT::i32);
838 Tys.push_back(MVT::Other);
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000839 SDOperand Ops[2] = { NewVal, Chain };
840 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Chris Lattner6fa1f572006-02-15 06:41:34 +0000841 }
Nate Begemanee625572006-01-27 21:09:22 +0000842 case ISD::RET: {
843 SDOperand Copy;
844
845 switch(Op.getNumOperands()) {
846 default:
847 assert(0 && "Do not know how to return this many arguments!");
848 abort();
849 case 1:
850 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +0000851 case 3: {
Nate Begemanee625572006-01-27 21:09:22 +0000852 unsigned ArgReg;
853 switch(Op.getOperand(1).getValueType()) {
854 default: assert(0 && "Unknown type to return!");
Chris Lattner7c90f732006-02-05 05:50:24 +0000855 case MVT::i32: ArgReg = SP::I0; break;
856 case MVT::f32: ArgReg = SP::F0; break;
857 case MVT::f64: ArgReg = SP::D0; break;
Nate Begemanee625572006-01-27 21:09:22 +0000858 }
859 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
860 SDOperand());
861 break;
862 }
Evan Cheng6848be12006-05-26 23:10:12 +0000863 case 5:
864 Copy = DAG.getCopyToReg(Op.getOperand(0), SP::I0, Op.getOperand(3),
Nate Begemanee625572006-01-27 21:09:22 +0000865 SDOperand());
Chris Lattner7c90f732006-02-05 05:50:24 +0000866 Copy = DAG.getCopyToReg(Copy, SP::I1, Op.getOperand(1), Copy.getValue(1));
Nate Begemanee625572006-01-27 21:09:22 +0000867 break;
868 }
Chris Lattner7c90f732006-02-05 05:50:24 +0000869 return DAG.getNode(SPISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Nate Begemanee625572006-01-27 21:09:22 +0000870 }
Nate Begemanbcc5f362007-01-29 22:58:52 +0000871 // Frame & Return address. Currently unimplemented
872 case ISD::RETURNADDR: break;
873 case ISD::FRAMEADDR: break;
Chris Lattnerbce88872006-01-15 08:43:57 +0000874 }
Nate Begemanbcc5f362007-01-29 22:58:52 +0000875 return SDOperand();
Chris Lattner4d55aca2005-12-18 01:20:35 +0000876}
877
Chris Lattner33084492005-12-18 08:13:54 +0000878MachineBasicBlock *
Chris Lattner7c90f732006-02-05 05:50:24 +0000879SparcTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
880 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000881 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
Chris Lattner33084492005-12-18 08:13:54 +0000882 unsigned BROpcode;
Chris Lattner7a4d2912006-01-31 06:56:30 +0000883 unsigned CC;
Chris Lattner33084492005-12-18 08:13:54 +0000884 // Figure out the conditional branch opcode to use for this select_cc.
885 switch (MI->getOpcode()) {
886 default: assert(0 && "Unknown SELECT_CC!");
Chris Lattner7c90f732006-02-05 05:50:24 +0000887 case SP::SELECT_CC_Int_ICC:
888 case SP::SELECT_CC_FP_ICC:
889 case SP::SELECT_CC_DFP_ICC:
890 BROpcode = SP::BCOND;
Chris Lattnerc03468b2006-01-31 17:20:06 +0000891 break;
Chris Lattner7c90f732006-02-05 05:50:24 +0000892 case SP::SELECT_CC_Int_FCC:
893 case SP::SELECT_CC_FP_FCC:
894 case SP::SELECT_CC_DFP_FCC:
895 BROpcode = SP::FBCOND;
Chris Lattner33084492005-12-18 08:13:54 +0000896 break;
897 }
Chris Lattner7a4d2912006-01-31 06:56:30 +0000898
Chris Lattner7c90f732006-02-05 05:50:24 +0000899 CC = (SPCC::CondCodes)MI->getOperand(3).getImmedValue();
Chris Lattner33084492005-12-18 08:13:54 +0000900
901 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
902 // control-flow pattern. The incoming instruction knows the destination vreg
903 // to set, the condition code register to branch on, the true/false values to
904 // select between, and a branch opcode to use.
905 const BasicBlock *LLVM_BB = BB->getBasicBlock();
906 ilist<MachineBasicBlock>::iterator It = BB;
907 ++It;
908
909 // thisMBB:
910 // ...
911 // TrueVal = ...
912 // [f]bCC copy1MBB
913 // fallthrough --> copy0MBB
914 MachineBasicBlock *thisMBB = BB;
915 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
916 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000917 BuildMI(BB, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Chris Lattner33084492005-12-18 08:13:54 +0000918 MachineFunction *F = BB->getParent();
919 F->getBasicBlockList().insert(It, copy0MBB);
920 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +0000921 // Update machine-CFG edges by first adding all successors of the current
922 // block to the new block which will contain the Phi node for the select.
923 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
924 e = BB->succ_end(); i != e; ++i)
925 sinkMBB->addSuccessor(*i);
926 // Next, remove all successors of the current block, and add the true
927 // and fallthrough blocks as its successors.
928 while(!BB->succ_empty())
929 BB->removeSuccessor(BB->succ_begin());
Chris Lattner33084492005-12-18 08:13:54 +0000930 BB->addSuccessor(copy0MBB);
931 BB->addSuccessor(sinkMBB);
932
933 // copy0MBB:
934 // %FalseValue = ...
935 // # fallthrough to sinkMBB
936 BB = copy0MBB;
937
938 // Update machine-CFG edges
939 BB->addSuccessor(sinkMBB);
940
941 // sinkMBB:
942 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
943 // ...
944 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +0000945 BuildMI(BB, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattner33084492005-12-18 08:13:54 +0000946 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
947 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
948
949 delete MI; // The pseudo instruction is gone now.
950 return BB;
951}
952
Chris Lattner6c18b102005-12-17 07:47:01 +0000953//===----------------------------------------------------------------------===//
954// Instruction Selector Implementation
955//===----------------------------------------------------------------------===//
956
957//===--------------------------------------------------------------------===//
Chris Lattner7c90f732006-02-05 05:50:24 +0000958/// SparcDAGToDAGISel - SPARC specific code to select SPARC machine
Chris Lattner6c18b102005-12-17 07:47:01 +0000959/// instructions for SelectionDAG operations.
960///
961namespace {
Chris Lattner7c90f732006-02-05 05:50:24 +0000962class SparcDAGToDAGISel : public SelectionDAGISel {
963 SparcTargetLowering Lowering;
Chris Lattner76afdc92006-01-30 05:35:57 +0000964
965 /// Subtarget - Keep a pointer to the Sparc Subtarget around so that we can
966 /// make the right decision when generating code for different targets.
Chris Lattner7c90f732006-02-05 05:50:24 +0000967 const SparcSubtarget &Subtarget;
Chris Lattner6c18b102005-12-17 07:47:01 +0000968public:
Chris Lattner7c90f732006-02-05 05:50:24 +0000969 SparcDAGToDAGISel(TargetMachine &TM)
970 : SelectionDAGISel(Lowering), Lowering(TM),
971 Subtarget(TM.getSubtarget<SparcSubtarget>()) {
Chris Lattner76afdc92006-01-30 05:35:57 +0000972 }
Chris Lattner6c18b102005-12-17 07:47:01 +0000973
Evan Cheng9ade2182006-08-26 05:34:46 +0000974 SDNode *Select(SDOperand Op);
Chris Lattner6c18b102005-12-17 07:47:01 +0000975
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000976 // Complex Pattern Selectors.
Evan Cheng0d538262006-11-08 20:34:28 +0000977 bool SelectADDRrr(SDOperand Op, SDOperand N, SDOperand &R1, SDOperand &R2);
978 bool SelectADDRri(SDOperand Op, SDOperand N, SDOperand &Base,
979 SDOperand &Offset);
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000980
Chris Lattner6c18b102005-12-17 07:47:01 +0000981 /// InstructionSelectBasicBlock - This callback is invoked by
982 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
983 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
984
985 virtual const char *getPassName() const {
Chris Lattner7c90f732006-02-05 05:50:24 +0000986 return "SPARC DAG->DAG Pattern Instruction Selection";
Chris Lattner6c18b102005-12-17 07:47:01 +0000987 }
988
989 // Include the pieces autogenerated from the target description.
Chris Lattner7c90f732006-02-05 05:50:24 +0000990#include "SparcGenDAGISel.inc"
Chris Lattner6c18b102005-12-17 07:47:01 +0000991};
992} // end anonymous namespace
993
994/// InstructionSelectBasicBlock - This callback is invoked by
995/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Chris Lattner7c90f732006-02-05 05:50:24 +0000996void SparcDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
Chris Lattner6c18b102005-12-17 07:47:01 +0000997 DEBUG(BB->dump());
998
999 // Select target instructions for the DAG.
Evan Cheng900c8262006-02-05 06:51:51 +00001000 DAG.setRoot(SelectRoot(DAG.getRoot()));
Chris Lattner6c18b102005-12-17 07:47:01 +00001001 DAG.RemoveDeadNodes();
1002
1003 // Emit machine code to BB.
1004 ScheduleAndEmitDAG(DAG);
1005}
1006
Evan Cheng0d538262006-11-08 20:34:28 +00001007bool SparcDAGToDAGISel::SelectADDRri(SDOperand Op, SDOperand Addr,
1008 SDOperand &Base, SDOperand &Offset) {
Chris Lattnerd5aae052005-12-18 07:09:06 +00001009 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
1010 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001011 Offset = CurDAG->getTargetConstant(0, MVT::i32);
1012 return true;
1013 }
Chris Lattnerad7a3e62006-02-10 07:35:42 +00001014 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
1015 Addr.getOpcode() == ISD::TargetGlobalAddress)
1016 return false; // direct calls.
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001017
1018 if (Addr.getOpcode() == ISD::ADD) {
1019 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Addr.getOperand(1))) {
1020 if (Predicate_simm13(CN)) {
Chris Lattnerd5aae052005-12-18 07:09:06 +00001021 if (FrameIndexSDNode *FIN =
1022 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001023 // Constant offset from frame ref.
Chris Lattnerd5aae052005-12-18 07:09:06 +00001024 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001025 } else {
Chris Lattnerc26017a2006-02-05 08:35:50 +00001026 Base = Addr.getOperand(0);
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001027 }
1028 Offset = CurDAG->getTargetConstant(CN->getValue(), MVT::i32);
1029 return true;
1030 }
1031 }
Chris Lattner7c90f732006-02-05 05:50:24 +00001032 if (Addr.getOperand(0).getOpcode() == SPISD::Lo) {
Chris Lattnerc26017a2006-02-05 08:35:50 +00001033 Base = Addr.getOperand(1);
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001034 Offset = Addr.getOperand(0).getOperand(0);
1035 return true;
1036 }
Chris Lattner7c90f732006-02-05 05:50:24 +00001037 if (Addr.getOperand(1).getOpcode() == SPISD::Lo) {
Chris Lattnerc26017a2006-02-05 08:35:50 +00001038 Base = Addr.getOperand(0);
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001039 Offset = Addr.getOperand(1).getOperand(0);
1040 return true;
1041 }
1042 }
Chris Lattnerc26017a2006-02-05 08:35:50 +00001043 Base = Addr;
Chris Lattner8fa54dc2005-12-18 06:59:57 +00001044 Offset = CurDAG->getTargetConstant(0, MVT::i32);
1045 return true;
1046}
1047
Evan Cheng0d538262006-11-08 20:34:28 +00001048bool SparcDAGToDAGISel::SelectADDRrr(SDOperand Op, SDOperand Addr,
1049 SDOperand &R1, SDOperand &R2) {
Chris Lattnerad7a3e62006-02-10 07:35:42 +00001050 if (Addr.getOpcode() == ISD::FrameIndex) return false;
1051 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
1052 Addr.getOpcode() == ISD::TargetGlobalAddress)
1053 return false; // direct calls.
1054
Chris Lattner9034b882005-12-17 21:25:27 +00001055 if (Addr.getOpcode() == ISD::ADD) {
1056 if (isa<ConstantSDNode>(Addr.getOperand(1)) &&
1057 Predicate_simm13(Addr.getOperand(1).Val))
1058 return false; // Let the reg+imm pattern catch this!
Chris Lattner7c90f732006-02-05 05:50:24 +00001059 if (Addr.getOperand(0).getOpcode() == SPISD::Lo ||
1060 Addr.getOperand(1).getOpcode() == SPISD::Lo)
Chris Lattnere1389ad2005-12-18 02:27:00 +00001061 return false; // Let the reg+imm pattern catch this!
Chris Lattnerc26017a2006-02-05 08:35:50 +00001062 R1 = Addr.getOperand(0);
1063 R2 = Addr.getOperand(1);
Chris Lattner9034b882005-12-17 21:25:27 +00001064 return true;
1065 }
1066
Chris Lattnerc26017a2006-02-05 08:35:50 +00001067 R1 = Addr;
Chris Lattner7c90f732006-02-05 05:50:24 +00001068 R2 = CurDAG->getRegister(SP::G0, MVT::i32);
Chris Lattnerbc83fd92005-12-17 20:04:49 +00001069 return true;
1070}
1071
Evan Cheng9ade2182006-08-26 05:34:46 +00001072SDNode *SparcDAGToDAGISel::Select(SDOperand Op) {
Chris Lattner6c18b102005-12-17 07:47:01 +00001073 SDNode *N = Op.Val;
Chris Lattner4d55aca2005-12-18 01:20:35 +00001074 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng9ade2182006-08-26 05:34:46 +00001075 N->getOpcode() < SPISD::FIRST_NUMBER)
Evan Cheng64a752f2006-08-11 09:08:15 +00001076 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001077
Chris Lattner6c18b102005-12-17 07:47:01 +00001078 switch (N->getOpcode()) {
1079 default: break;
Chris Lattner7087e572005-12-17 22:39:19 +00001080 case ISD::SDIV:
1081 case ISD::UDIV: {
1082 // FIXME: should use a custom expander to expose the SRA to the dag.
Evan Cheng6da2f322006-08-26 01:07:58 +00001083 SDOperand DivLHS = N->getOperand(0);
1084 SDOperand DivRHS = N->getOperand(1);
1085 AddToISelQueue(DivLHS);
1086 AddToISelQueue(DivRHS);
Chris Lattner7087e572005-12-17 22:39:19 +00001087
1088 // Set the Y register to the high-part.
1089 SDOperand TopPart;
1090 if (N->getOpcode() == ISD::SDIV) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001091 TopPart = SDOperand(CurDAG->getTargetNode(SP::SRAri, MVT::i32, DivLHS,
1092 CurDAG->getTargetConstant(31, MVT::i32)), 0);
Chris Lattner7087e572005-12-17 22:39:19 +00001093 } else {
Chris Lattner7c90f732006-02-05 05:50:24 +00001094 TopPart = CurDAG->getRegister(SP::G0, MVT::i32);
Chris Lattner7087e572005-12-17 22:39:19 +00001095 }
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001096 TopPart = SDOperand(CurDAG->getTargetNode(SP::WRYrr, MVT::Flag, TopPart,
1097 CurDAG->getRegister(SP::G0, MVT::i32)), 0);
Chris Lattner7087e572005-12-17 22:39:19 +00001098
1099 // FIXME: Handle div by immediate.
Chris Lattner7c90f732006-02-05 05:50:24 +00001100 unsigned Opcode = N->getOpcode() == ISD::SDIV ? SP::SDIVrr : SP::UDIVrr;
Evan Cheng23329f52006-08-16 07:30:09 +00001101 return CurDAG->SelectNodeTo(N, Opcode, MVT::i32, DivLHS, DivRHS,
Evan Cheng95514ba2006-08-26 08:00:10 +00001102 TopPart);
Chris Lattner7087e572005-12-17 22:39:19 +00001103 }
Chris Lattneree3d5fb2005-12-17 22:30:00 +00001104 case ISD::MULHU:
1105 case ISD::MULHS: {
Chris Lattner7087e572005-12-17 22:39:19 +00001106 // FIXME: Handle mul by immediate.
Evan Cheng6da2f322006-08-26 01:07:58 +00001107 SDOperand MulLHS = N->getOperand(0);
1108 SDOperand MulRHS = N->getOperand(1);
1109 AddToISelQueue(MulLHS);
1110 AddToISelQueue(MulRHS);
Chris Lattner7c90f732006-02-05 05:50:24 +00001111 unsigned Opcode = N->getOpcode() == ISD::MULHU ? SP::UMULrr : SP::SMULrr;
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001112 SDNode *Mul = CurDAG->getTargetNode(Opcode, MVT::i32, MVT::Flag,
Chris Lattnerad7a3e62006-02-10 07:35:42 +00001113 MulLHS, MulRHS);
Chris Lattneree3d5fb2005-12-17 22:30:00 +00001114 // The high part is in the Y register.
Evan Cheng95514ba2006-08-26 08:00:10 +00001115 return CurDAG->SelectNodeTo(N, SP::RDY, MVT::i32, SDOperand(Mul, 1));
Evan Cheng64a752f2006-08-11 09:08:15 +00001116 return NULL;
Chris Lattneree3d5fb2005-12-17 22:30:00 +00001117 }
Chris Lattner6c18b102005-12-17 07:47:01 +00001118 }
1119
Evan Cheng9ade2182006-08-26 05:34:46 +00001120 return SelectCode(Op);
Chris Lattner6c18b102005-12-17 07:47:01 +00001121}
1122
1123
Chris Lattner7c90f732006-02-05 05:50:24 +00001124/// createSparcISelDag - This pass converts a legalized DAG into a
Chris Lattner4dcfaac2006-01-26 07:22:22 +00001125/// SPARC-specific DAG, ready for instruction scheduling.
Chris Lattner6c18b102005-12-17 07:47:01 +00001126///
Chris Lattner7c90f732006-02-05 05:50:24 +00001127FunctionPass *llvm::createSparcISelDag(TargetMachine &TM) {
1128 return new SparcDAGToDAGISel(TM);
Chris Lattner6c18b102005-12-17 07:47:01 +00001129}