blob: a0f8e96f264456d8bf201980617db46458a79974 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Chris Lattner017ec352010-02-08 22:33:55 +000019#include "X86MCTargetExpr.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Evan Cheng87ed7162006-02-14 08:25:08 +00001004 // FIXME: These should be based on subtarget info. Plus, the values should
1005 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001006 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1007 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1008 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001009 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001010 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001011}
1012
Scott Michel5b8f82e2008-03-10 15:42:14 +00001013
Owen Anderson825b72b2009-08-11 20:47:22 +00001014MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1015 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001016}
1017
1018
Evan Cheng29286502008-01-23 23:17:41 +00001019/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1020/// the desired ByVal argument alignment.
1021static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1022 if (MaxAlign == 16)
1023 return;
1024 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1025 if (VTy->getBitWidth() == 128)
1026 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001027 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1028 unsigned EltAlign = 0;
1029 getMaxByValAlign(ATy->getElementType(), EltAlign);
1030 if (EltAlign > MaxAlign)
1031 MaxAlign = EltAlign;
1032 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1033 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1034 unsigned EltAlign = 0;
1035 getMaxByValAlign(STy->getElementType(i), EltAlign);
1036 if (EltAlign > MaxAlign)
1037 MaxAlign = EltAlign;
1038 if (MaxAlign == 16)
1039 break;
1040 }
1041 }
1042 return;
1043}
1044
1045/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1046/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001047/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1048/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001049unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001050 if (Subtarget->is64Bit()) {
1051 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001052 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001053 if (TyAlign > 8)
1054 return TyAlign;
1055 return 8;
1056 }
1057
Evan Cheng29286502008-01-23 23:17:41 +00001058 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001059 if (Subtarget->hasSSE1())
1060 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001061 return Align;
1062}
Chris Lattner2b02a442007-02-25 08:29:00 +00001063
Evan Chengf0df0312008-05-15 08:39:06 +00001064/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001065/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001066/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001067/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001068EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001069X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001070 bool isSrcConst, bool isSrcStr,
1071 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001072 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1073 // linux. This is because the stack realignment code can't handle certain
1074 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001075 const Function *F = DAG.getMachineFunction().getFunction();
1076 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1077 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001078 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001080 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001082 }
Evan Chengf0df0312008-05-15 08:39:06 +00001083 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 return MVT::i64;
1085 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001086}
1087
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001088/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1089/// current function. The returned value is a member of the
1090/// MachineJumpTableInfo::JTEntryKind enum.
1091unsigned X86TargetLowering::getJumpTableEncoding() const {
1092 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1093 // symbol.
1094 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1095 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001096 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001097
1098 // Otherwise, use the normal jump table encoding heuristics.
1099 return TargetLowering::getJumpTableEncoding();
1100}
1101
Chris Lattner589c6f62010-01-26 06:28:43 +00001102/// getPICBaseSymbol - Return the X86-32 PIC base.
1103MCSymbol *
1104X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1105 MCContext &Ctx) const {
1106 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1107 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1108 Twine(MF->getFunctionNumber())+"$pb");
1109}
1110
1111
Chris Lattnerc64daab2010-01-26 05:02:42 +00001112const MCExpr *
1113X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1114 const MachineBasicBlock *MBB,
1115 unsigned uid,MCContext &Ctx) const{
1116 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1117 Subtarget->isPICStyleGOT());
1118 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1119 // entries.
Chris Lattner017ec352010-02-08 22:33:55 +00001120 return X86MCTargetExpr::Create(MBB->getSymbol(Ctx),
1121 X86MCTargetExpr::GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001122}
1123
Evan Chengcc415862007-11-09 01:32:10 +00001124/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1125/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001126SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001127 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001128 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001129 // This doesn't have DebugLoc associated with it, but is not really the
1130 // same as a Register.
1131 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1132 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001133 return Table;
1134}
1135
Chris Lattner589c6f62010-01-26 06:28:43 +00001136/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1137/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1138/// MCExpr.
1139const MCExpr *X86TargetLowering::
1140getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1141 MCContext &Ctx) const {
1142 // X86-64 uses RIP relative addressing based on the jump table label.
1143 if (Subtarget->isPICStyleRIPRel())
1144 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1145
1146 // Otherwise, the reference is relative to the PIC base.
1147 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1148}
1149
Bill Wendlingb4202b82009-07-01 18:50:55 +00001150/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001151unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001152 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001153}
1154
Chris Lattner2b02a442007-02-25 08:29:00 +00001155//===----------------------------------------------------------------------===//
1156// Return Value Calling Convention Implementation
1157//===----------------------------------------------------------------------===//
1158
Chris Lattner59ed56b2007-02-28 04:55:35 +00001159#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001160
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001161bool
1162X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1163 const SmallVectorImpl<EVT> &OutTys,
1164 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1165 SelectionDAG &DAG) {
1166 SmallVector<CCValAssign, 16> RVLocs;
1167 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1168 RVLocs, *DAG.getContext());
1169 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1170}
1171
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172SDValue
1173X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001174 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175 const SmallVectorImpl<ISD::OutputArg> &Outs,
1176 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
Chris Lattner9774c912007-02-27 05:28:59 +00001178 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1180 RVLocs, *DAG.getContext());
1181 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001182
Evan Chengdcea1632010-02-04 02:40:39 +00001183 // Add the regs to the liveout set for the function.
1184 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1185 for (unsigned i = 0; i != RVLocs.size(); ++i)
1186 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1187 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001188
Dan Gohman475871a2008-07-27 21:46:04 +00001189 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001190
Dan Gohman475871a2008-07-27 21:46:04 +00001191 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001192 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1193 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001194 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001195
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001196 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001197 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1198 CCValAssign &VA = RVLocs[i];
1199 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001200 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Chris Lattner447ff682008-03-11 03:23:40 +00001202 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1203 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001204 if (VA.getLocReg() == X86::ST0 ||
1205 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001206 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1207 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001208 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001209 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001210 RetOps.push_back(ValToCopy);
1211 // Don't emit a copytoreg.
1212 continue;
1213 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001214
Evan Cheng242b38b2009-02-23 09:03:22 +00001215 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1216 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001217 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001218 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001219 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001220 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001221 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001224 }
1225
Dale Johannesendd64c412009-02-04 00:33:20 +00001226 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001227 Flag = Chain.getValue(1);
1228 }
Dan Gohman61a92132008-04-21 23:59:07 +00001229
1230 // The x86-64 ABI for returning structs by value requires that we copy
1231 // the sret argument into %rax for the return. We saved the argument into
1232 // a virtual register in the entry block, so now we copy the value out
1233 // and into %rax.
1234 if (Subtarget->is64Bit() &&
1235 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1236 MachineFunction &MF = DAG.getMachineFunction();
1237 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1238 unsigned Reg = FuncInfo->getSRetReturnReg();
1239 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001240 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001241 FuncInfo->setSRetReturnReg(Reg);
1242 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001243 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001244
Dale Johannesendd64c412009-02-04 00:33:20 +00001245 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001246 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001247
1248 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001249 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001251
Chris Lattner447ff682008-03-11 03:23:40 +00001252 RetOps[0] = Chain; // Update chain.
1253
1254 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001255 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001256 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001257
1258 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001260}
1261
Dan Gohman98ca4f22009-08-05 01:29:28 +00001262/// LowerCallResult - Lower the result values of a call into the
1263/// appropriate copies out of appropriate physical registers.
1264///
1265SDValue
1266X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001267 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001268 const SmallVectorImpl<ISD::InputArg> &Ins,
1269 DebugLoc dl, SelectionDAG &DAG,
1270 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001271
Chris Lattnere32bbf62007-02-28 07:09:55 +00001272 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001273 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001274 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001276 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001278
Chris Lattner3085e152007-02-25 08:59:22 +00001279 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001280 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001281 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001282 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001283
Torok Edwin3f142c32009-02-01 18:15:56 +00001284 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001287 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001288 }
1289
Chris Lattner8e6da152008-03-10 21:08:41 +00001290 // If this is a call to a function that returns an fp value on the floating
1291 // point stack, but where we prefer to use the value in xmm registers, copy
1292 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001293 if ((VA.getLocReg() == X86::ST0 ||
1294 VA.getLocReg() == X86::ST1) &&
1295 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001296 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Evan Cheng79fb3b42009-02-20 20:43:02 +00001299 SDValue Val;
1300 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001301 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1302 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1303 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001305 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1307 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001308 } else {
1309 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001310 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001311 Val = Chain.getValue(0);
1312 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001313 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1314 } else {
1315 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1316 CopyVT, InFlag).getValue(1);
1317 Val = Chain.getValue(0);
1318 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001319 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001320
Dan Gohman37eed792009-02-04 17:28:58 +00001321 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001322 // Round the F80 the right size, which also moves to the appropriate xmm
1323 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001324 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001325 // This truncation won't change the value.
1326 DAG.getIntPtrConstant(1));
1327 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Dan Gohman98ca4f22009-08-05 01:29:28 +00001329 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001330 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001331
Dan Gohman98ca4f22009-08-05 01:29:28 +00001332 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001333}
1334
1335
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001336//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001337// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001338//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001339// StdCall calling convention seems to be standard for many Windows' API
1340// routines and around. It differs from C calling convention just a little:
1341// callee should clean up the stack, not caller. Symbols should be also
1342// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001343// For info on fast calling convention see Fast Calling Convention (tail call)
1344// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001347/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1349 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001350 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001351
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001353}
1354
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001355/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001356/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357static bool
1358ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1359 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001360 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001361
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001363}
1364
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001365/// IsCalleePop - Determines whether the callee is required to pop its
1366/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001367bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001368 if (IsVarArg)
1369 return false;
1370
Dan Gohman095cc292008-09-13 01:54:27 +00001371 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001372 default:
1373 return false;
1374 case CallingConv::X86_StdCall:
1375 return !Subtarget->is64Bit();
1376 case CallingConv::X86_FastCall:
1377 return !Subtarget->is64Bit();
1378 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001379 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001380 }
1381}
1382
Dan Gohman095cc292008-09-13 01:54:27 +00001383/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1384/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001385CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001386 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001387 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001388 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001389 else
1390 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001391 }
1392
Gordon Henriksen86737662008-01-05 16:56:59 +00001393 if (CC == CallingConv::X86_FastCall)
1394 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001395 else if (CC == CallingConv::Fast)
1396 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001397 else
1398 return CC_X86_32_C;
1399}
1400
Dan Gohman98ca4f22009-08-05 01:29:28 +00001401/// NameDecorationForCallConv - Selects the appropriate decoration to
1402/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001403NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001404X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001405 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001406 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001407 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001408 return StdCall;
1409 return None;
1410}
1411
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001412
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001413/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1414/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001415/// the specific parameter attribute. The copy will be passed as a byval
1416/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001417static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001418CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001419 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1420 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001422 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001423 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001424}
1425
Evan Cheng0c439eb2010-01-27 00:07:07 +00001426/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1427/// a tailcall target by changing its ABI.
1428static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Dan Gohman1797ed52010-02-08 20:27:50 +00001429 return GuaranteedTailCallOpt && CC == CallingConv::Fast;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001430}
1431
Dan Gohman98ca4f22009-08-05 01:29:28 +00001432SDValue
1433X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001434 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001435 const SmallVectorImpl<ISD::InputArg> &Ins,
1436 DebugLoc dl, SelectionDAG &DAG,
1437 const CCValAssign &VA,
1438 MachineFrameInfo *MFI,
1439 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001440 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001441 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001442 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001443 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001444 EVT ValVT;
1445
1446 // If value is passed by pointer we have address passed instead of the value
1447 // itself.
1448 if (VA.getLocInfo() == CCValAssign::Indirect)
1449 ValVT = VA.getLocVT();
1450 else
1451 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001452
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001453 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001454 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001455 // In case of tail call optimization mark all arguments mutable. Since they
1456 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001457 if (Flags.isByVal()) {
1458 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1459 VA.getLocMemOffset(), isImmutable, false);
1460 return DAG.getFrameIndex(FI, getPointerTy());
1461 } else {
1462 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1463 VA.getLocMemOffset(), isImmutable, false);
1464 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1465 return DAG.getLoad(ValVT, dl, Chain, FIN,
1466 PseudoSourceValue::getFixedStack(FI), 0);
1467 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001468}
1469
Dan Gohman475871a2008-07-27 21:46:04 +00001470SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001472 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473 bool isVarArg,
1474 const SmallVectorImpl<ISD::InputArg> &Ins,
1475 DebugLoc dl,
1476 SelectionDAG &DAG,
1477 SmallVectorImpl<SDValue> &InVals) {
1478
Evan Cheng1bc78042006-04-26 01:20:17 +00001479 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001480 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001481
Gordon Henriksen86737662008-01-05 16:56:59 +00001482 const Function* Fn = MF.getFunction();
1483 if (Fn->hasExternalLinkage() &&
1484 Subtarget->isTargetCygMing() &&
1485 Fn->getName() == "main")
1486 FuncInfo->setForceFramePointer(true);
1487
1488 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Evan Cheng1bc78042006-04-26 01:20:17 +00001491 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001492 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001493 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001494
Dan Gohman98ca4f22009-08-05 01:29:28 +00001495 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001496 "Var args not supported with calling convention fastcc");
1497
Chris Lattner638402b2007-02-28 07:00:42 +00001498 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001499 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001500 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1501 ArgLocs, *DAG.getContext());
1502 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Chris Lattnerf39f7712007-02-28 05:46:49 +00001504 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001505 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001506 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1507 CCValAssign &VA = ArgLocs[i];
1508 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1509 // places.
1510 assert(VA.getValNo() != LastVal &&
1511 "Don't support value assigned to multiple locs yet");
1512 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001513
Chris Lattnerf39f7712007-02-28 05:46:49 +00001514 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001515 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001516 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001517 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001518 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001520 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001522 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001524 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001525 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001526 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001527 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1528 RC = X86::VR64RegisterClass;
1529 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001530 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001531
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001532 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001533 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001534
Chris Lattnerf39f7712007-02-28 05:46:49 +00001535 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1536 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1537 // right size.
1538 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001539 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001540 DAG.getValueType(VA.getValVT()));
1541 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001542 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001543 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001544 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001545 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001546
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001547 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001548 // Handle MMX values passed in XMM regs.
1549 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1551 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001552 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1553 } else
1554 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001555 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001556 } else {
1557 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001558 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001559 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001560
1561 // If value is passed via pointer - do a load.
1562 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001563 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001564
Dan Gohman98ca4f22009-08-05 01:29:28 +00001565 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001566 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001567
Dan Gohman61a92132008-04-21 23:59:07 +00001568 // The x86-64 ABI for returning structs by value requires that we copy
1569 // the sret argument into %rax for the return. Save the argument into
1570 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001571 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001572 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1573 unsigned Reg = FuncInfo->getSRetReturnReg();
1574 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001576 FuncInfo->setSRetReturnReg(Reg);
1577 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001580 }
1581
Chris Lattnerf39f7712007-02-28 05:46:49 +00001582 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001583 // Align stack specially for tail calls.
1584 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001585 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001586
Evan Cheng1bc78042006-04-26 01:20:17 +00001587 // If the function takes variable number of arguments, make a frame index for
1588 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001589 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001590 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001591 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 }
1593 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001594 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1595
1596 // FIXME: We should really autogenerate these arrays
1597 static const unsigned GPR64ArgRegsWin64[] = {
1598 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001599 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001600 static const unsigned XMMArgRegsWin64[] = {
1601 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1602 };
1603 static const unsigned GPR64ArgRegs64Bit[] = {
1604 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1605 };
1606 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001607 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1608 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1609 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001610 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1611
1612 if (IsWin64) {
1613 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1614 GPR64ArgRegs = GPR64ArgRegsWin64;
1615 XMMArgRegs = XMMArgRegsWin64;
1616 } else {
1617 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1618 GPR64ArgRegs = GPR64ArgRegs64Bit;
1619 XMMArgRegs = XMMArgRegs64Bit;
1620 }
1621 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1622 TotalNumIntRegs);
1623 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1624 TotalNumXMMRegs);
1625
Devang Patel578efa92009-06-05 21:57:13 +00001626 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001627 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001628 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001629 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001630 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001631 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001632 // Kernel mode asks for SSE to be disabled, so don't push them
1633 // on the stack.
1634 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001635
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 // For X86-64, if there are vararg parameters that are passed via
1637 // registers, then we must store them to their spots on the stack so they
1638 // may be loaded by deferencing the result of va_next.
1639 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001640 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1641 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001642 TotalNumXMMRegs * 16, 16,
1643 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001644
Gordon Henriksen86737662008-01-05 16:56:59 +00001645 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001646 SmallVector<SDValue, 8> MemOps;
1647 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001648 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001649 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001650 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1651 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001652 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1653 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001654 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001655 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001656 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001657 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001658 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001659 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001660 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662
Dan Gohmanface41a2009-08-16 21:24:25 +00001663 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1664 // Now store the XMM (fp + vector) parameter registers.
1665 SmallVector<SDValue, 11> SaveXMMOps;
1666 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001667
Dan Gohmanface41a2009-08-16 21:24:25 +00001668 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1669 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1670 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001671
Dan Gohmanface41a2009-08-16 21:24:25 +00001672 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1673 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001674
Dan Gohmanface41a2009-08-16 21:24:25 +00001675 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1676 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1677 X86::VR128RegisterClass);
1678 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1679 SaveXMMOps.push_back(Val);
1680 }
1681 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1682 MVT::Other,
1683 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001684 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001685
1686 if (!MemOps.empty())
1687 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1688 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001689 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001690 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001691
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001695 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001696 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001697 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001699 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001700 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001701
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 if (!Is64Bit) {
1703 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1706 }
Evan Cheng25caf632006-05-23 21:06:34 +00001707
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001708 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001711}
1712
Dan Gohman475871a2008-07-27 21:46:04 +00001713SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1715 SDValue StackPtr, SDValue Arg,
1716 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001717 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001719 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001720 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001721 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001722 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001723 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001724 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001725 }
Dale Johannesenace16102009-02-03 19:33:06 +00001726 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001727 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001728}
1729
Bill Wendling64e87322009-01-16 19:25:27 +00001730/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001731/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001732SDValue
1733X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001734 SDValue &OutRetAddr, SDValue Chain,
1735 bool IsTailCall, bool Is64Bit,
1736 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001737 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001738 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001739 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001740
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001741 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001742 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001743 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744}
1745
1746/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1747/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001748static SDValue
1749EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001750 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001751 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001752 // Store the return address to the appropriate stack slot.
1753 if (!FPDiff) return Chain;
1754 // Calculate the new stack slot for the return address.
1755 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001756 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001757 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001758 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001759 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001760 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001761 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001762 return Chain;
1763}
1764
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001766X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001767 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001768 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769 const SmallVectorImpl<ISD::OutputArg> &Outs,
1770 const SmallVectorImpl<ISD::InputArg> &Ins,
1771 DebugLoc dl, SelectionDAG &DAG,
1772 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 MachineFunction &MF = DAG.getMachineFunction();
1774 bool Is64Bit = Subtarget->is64Bit();
1775 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001776 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777
Evan Cheng5f941932010-02-05 02:21:12 +00001778 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001779 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001780 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1781 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001782
1783 // Sibcalls are automatically detected tailcalls which do not require
1784 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001785 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001786 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001787
1788 if (isTailCall)
1789 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001790 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001791
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001793 "Var args not supported with calling convention fastcc");
1794
Chris Lattner638402b2007-02-28 07:00:42 +00001795 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001796 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1798 ArgLocs, *DAG.getContext());
1799 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001800
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 // Get a count of how many bytes are to be pushed on the stack.
1802 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001803 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001804 // This is a sibcall. The memory operands are available in caller's
1805 // own caller's stack.
1806 NumBytes = 0;
Dan Gohman1797ed52010-02-08 20:27:50 +00001807 else if (GuaranteedTailCallOpt && CallConv == CallingConv::Fast)
Evan Chengf22f9b32010-02-06 03:28:46 +00001808 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001809
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001811 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001813 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1815 FPDiff = NumBytesCallerPushed - NumBytes;
1816
1817 // Set the delta of movement of the returnaddr stackslot.
1818 // But only set if delta is greater than previous delta.
1819 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1820 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1821 }
1822
Evan Chengf22f9b32010-02-06 03:28:46 +00001823 if (!IsSibcall)
1824 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001825
Dan Gohman475871a2008-07-27 21:46:04 +00001826 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001827 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001828 if (isTailCall && FPDiff)
1829 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1830 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001831
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1833 SmallVector<SDValue, 8> MemOpChains;
1834 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001835
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001836 // Walk the register/memloc assignments, inserting copies/loads. In the case
1837 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001838 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1839 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001840 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841 SDValue Arg = Outs[i].Val;
1842 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001843 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001844
Chris Lattner423c5f42007-02-28 05:31:48 +00001845 // Promote the value if needed.
1846 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001847 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001848 case CCValAssign::Full: break;
1849 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001850 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001851 break;
1852 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001853 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001854 break;
1855 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001856 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1857 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1859 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1860 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001861 } else
1862 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1863 break;
1864 case CCValAssign::BCvt:
1865 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001866 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001867 case CCValAssign::Indirect: {
1868 // Store the argument.
1869 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001870 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001871 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001872 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001873 Arg = SpillSlot;
1874 break;
1875 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001876 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001877
Chris Lattner423c5f42007-02-28 05:31:48 +00001878 if (VA.isRegLoc()) {
1879 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001880 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001881 assert(VA.isMemLoc());
1882 if (StackPtr.getNode() == 0)
1883 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1884 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1885 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001886 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001887 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001888
Evan Cheng32fe1032006-05-25 00:59:30 +00001889 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001891 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001892
Evan Cheng347d5f72006-04-28 21:29:37 +00001893 // Build a sequence of copy-to-reg nodes chained together with token chain
1894 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001895 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001896 // Tail call byval lowering might overwrite argument registers so in case of
1897 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001899 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001900 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001901 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001902 InFlag = Chain.getValue(1);
1903 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001904
Chris Lattner88e1fd52009-07-09 04:24:46 +00001905 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001906 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1907 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001908 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001909 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1910 DAG.getNode(X86ISD::GlobalBaseReg,
1911 DebugLoc::getUnknownLoc(),
1912 getPointerTy()),
1913 InFlag);
1914 InFlag = Chain.getValue(1);
1915 } else {
1916 // If we are tail calling and generating PIC/GOT style code load the
1917 // address of the callee into ECX. The value in ecx is used as target of
1918 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1919 // for tail calls on PIC/GOT architectures. Normally we would just put the
1920 // address of GOT into ebx and then call target@PLT. But for tail calls
1921 // ebx would be restored (since ebx is callee saved) before jumping to the
1922 // target@PLT.
1923
1924 // Note: The actual moving to ECX is done further down.
1925 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1926 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1927 !G->getGlobal()->hasProtectedVisibility())
1928 Callee = LowerGlobalAddress(Callee, DAG);
1929 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001930 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001931 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001932 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001933
Gordon Henriksen86737662008-01-05 16:56:59 +00001934 if (Is64Bit && isVarArg) {
1935 // From AMD64 ABI document:
1936 // For calls that may call functions that use varargs or stdargs
1937 // (prototype-less calls or calls to functions containing ellipsis (...) in
1938 // the declaration) %al is used as hidden argument to specify the number
1939 // of SSE registers used. The contents of %al do not need to match exactly
1940 // the number of registers, but must be an ubound on the number of SSE
1941 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942
1943 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 // Count the number of XMM registers allocated.
1945 static const unsigned XMMArgRegs[] = {
1946 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1947 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1948 };
1949 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001950 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001951 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001952
Dale Johannesendd64c412009-02-04 00:33:20 +00001953 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 InFlag = Chain.getValue(1);
1956 }
1957
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001958
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001959 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001960 if (isTailCall) {
1961 // Force all the incoming stack arguments to be loaded from the stack
1962 // before any new outgoing arguments are stored to the stack, because the
1963 // outgoing stack slots may alias the incoming argument stack slots, and
1964 // the alias isn't otherwise explicit. This is slightly more conservative
1965 // than necessary, because it means that each store effectively depends
1966 // on every argument instead of just those arguments it would clobber.
1967 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1968
Dan Gohman475871a2008-07-27 21:46:04 +00001969 SmallVector<SDValue, 8> MemOpChains2;
1970 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001971 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001972 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001973 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001974 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001975 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1976 CCValAssign &VA = ArgLocs[i];
1977 if (VA.isRegLoc())
1978 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001979 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980 SDValue Arg = Outs[i].Val;
1981 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 // Create frame index.
1983 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001984 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001985 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001986 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001987
Duncan Sands276dcbd2008-03-21 09:14:45 +00001988 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001989 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001990 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001991 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001992 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001993 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001994 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001995
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1997 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001998 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001999 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002000 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002001 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002003 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002004 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 }
2006 }
2007
2008 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002010 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002011
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002012 // Copy arguments to their registers.
2013 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002014 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002015 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002016 InFlag = Chain.getValue(1);
2017 }
Dan Gohman475871a2008-07-27 21:46:04 +00002018 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002019
Gordon Henriksen86737662008-01-05 16:56:59 +00002020 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002021 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002022 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002023 }
2024
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002025 bool WasGlobalOrExternal = false;
2026 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2027 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2028 // In the 64-bit large code model, we have to make all calls
2029 // through a register, since the call instruction's 32-bit
2030 // pc-relative offset may not be large enough to hold the whole
2031 // address.
2032 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2033 WasGlobalOrExternal = true;
2034 // If the callee is a GlobalAddress node (quite common, every direct call
2035 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2036 // it.
2037
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002038 // We should use extra load for direct calls to dllimported functions in
2039 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002040 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002041 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002042 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002043
Chris Lattner48a7d022009-07-09 05:02:21 +00002044 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2045 // external symbols most go through the PLT in PIC mode. If the symbol
2046 // has hidden or protected visibility, or if it is static or local, then
2047 // we don't need to use the PLT - we can directly call it.
2048 if (Subtarget->isTargetELF() &&
2049 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002050 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002051 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002052 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002053 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2054 Subtarget->getDarwinVers() < 9) {
2055 // PC-relative references to external symbols should go through $stub,
2056 // unless we're building with the leopard linker or later, which
2057 // automatically synthesizes these stubs.
2058 OpFlags = X86II::MO_DARWIN_STUB;
2059 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002060
Chris Lattner74e726e2009-07-09 05:27:35 +00002061 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002062 G->getOffset(), OpFlags);
2063 }
Bill Wendling056292f2008-09-16 21:48:12 +00002064 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002065 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002066 unsigned char OpFlags = 0;
2067
2068 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2069 // symbols should go through the PLT.
2070 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002071 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002072 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002073 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002074 Subtarget->getDarwinVers() < 9) {
2075 // PC-relative references to external symbols should go through $stub,
2076 // unless we're building with the leopard linker or later, which
2077 // automatically synthesizes these stubs.
2078 OpFlags = X86II::MO_DARWIN_STUB;
2079 }
Eric Christopherfd179292009-08-27 18:07:15 +00002080
Chris Lattner48a7d022009-07-09 05:02:21 +00002081 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2082 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002083 }
2084
2085 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengdcea1632010-02-04 02:40:39 +00002086 // Force the address into a (call preserved) caller-saved register since
2087 // tailcall must happen after callee-saved registers are poped.
2088 // FIXME: Give it a special register class that contains caller-saved
2089 // register instead?
2090 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesendd64c412009-02-04 00:33:20 +00002091 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengdcea1632010-02-04 02:40:39 +00002092 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 Callee,InFlag);
Evan Chengdcea1632010-02-04 02:40:39 +00002094 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00002095 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002096
Chris Lattnerd96d0722007-02-25 06:40:16 +00002097 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002100
Evan Chengf22f9b32010-02-06 03:28:46 +00002101 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002102 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2103 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002104 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002106
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002107 Ops.push_back(Chain);
2108 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002109
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002112
Gordon Henriksen86737662008-01-05 16:56:59 +00002113 // Add argument registers to the end of the list so that they are known live
2114 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002115 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2116 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2117 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002118
Evan Cheng586ccac2008-03-18 23:36:35 +00002119 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002121 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2122
2123 // Add an implicit use of AL for x86 vararg functions.
2124 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002126
Gabor Greifba36cb52008-08-28 21:40:38 +00002127 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002128 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002129
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 if (isTailCall) {
2131 // If this is the first return lowered for this function, add the regs
2132 // to the liveout set for the function.
2133 if (MF.getRegInfo().liveout_empty()) {
2134 SmallVector<CCValAssign, 16> RVLocs;
2135 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2136 *DAG.getContext());
2137 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2138 for (unsigned i = 0; i != RVLocs.size(); ++i)
2139 if (RVLocs[i].isRegLoc())
2140 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002142
Dan Gohman98ca4f22009-08-05 01:29:28 +00002143 assert(((Callee.getOpcode() == ISD::Register &&
2144 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002145 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2147 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002148 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002149
2150 return DAG.getNode(X86ISD::TC_RETURN, dl,
2151 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002152 }
2153
Dale Johannesenace16102009-02-03 19:33:06 +00002154 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002155 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002156
Chris Lattner2d297092006-05-23 18:50:38 +00002157 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002159 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002162 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002163 // pops the hidden struct pointer, so we have to push it back.
2164 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002165 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002166 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002167 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002168
Gordon Henriksenae636f82008-01-03 16:47:34 +00002169 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002170 if (!IsSibcall) {
2171 Chain = DAG.getCALLSEQ_END(Chain,
2172 DAG.getIntPtrConstant(NumBytes, true),
2173 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2174 true),
2175 InFlag);
2176 InFlag = Chain.getValue(1);
2177 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002178
Chris Lattner3085e152007-02-25 08:59:22 +00002179 // Handle result values, copying them out of physregs into vregs that we
2180 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2182 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002183}
2184
Evan Cheng25ab6902006-09-08 06:48:29 +00002185
2186//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002187// Fast Calling Convention (tail call) implementation
2188//===----------------------------------------------------------------------===//
2189
2190// Like std call, callee cleans arguments, convention except that ECX is
2191// reserved for storing the tail called function address. Only 2 registers are
2192// free for argument passing (inreg). Tail call optimization is performed
2193// provided:
2194// * tailcallopt is enabled
2195// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002196// On X86_64 architecture with GOT-style position independent code only local
2197// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002198// To keep the stack aligned according to platform abi the function
2199// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2200// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002201// If a tail called function callee has more arguments than the caller the
2202// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002203// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002204// original REtADDR, but before the saved framepointer or the spilled registers
2205// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2206// stack layout:
2207// arg1
2208// arg2
2209// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002210// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// move area ]
2212// (possible EBP)
2213// ESI
2214// EDI
2215// local1 ..
2216
2217/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2218/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002219unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002220 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 MachineFunction &MF = DAG.getMachineFunction();
2222 const TargetMachine &TM = MF.getTarget();
2223 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2224 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002226 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002227 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002228 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2229 // Number smaller than 12 so just add the difference.
2230 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2231 } else {
2232 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002233 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002234 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002235 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002237}
2238
Evan Cheng5f941932010-02-05 02:21:12 +00002239/// MatchingStackOffset - Return true if the given stack call argument is
2240/// already available in the same position (relatively) of the caller's
2241/// incoming argument stack.
2242static
2243bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2244 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2245 const X86InstrInfo *TII) {
2246 int FI;
2247 if (Arg.getOpcode() == ISD::CopyFromReg) {
2248 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2249 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2250 return false;
2251 MachineInstr *Def = MRI->getVRegDef(VR);
2252 if (!Def)
2253 return false;
2254 if (!Flags.isByVal()) {
2255 if (!TII->isLoadFromStackSlot(Def, FI))
2256 return false;
2257 } else {
2258 unsigned Opcode = Def->getOpcode();
2259 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2260 Def->getOperand(1).isFI()) {
2261 FI = Def->getOperand(1).getIndex();
2262 if (MFI->getObjectSize(FI) != Flags.getByValSize())
2263 return false;
2264 } else
2265 return false;
2266 }
2267 } else {
2268 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2269 if (!Ld)
2270 return false;
2271 SDValue Ptr = Ld->getBasePtr();
2272 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2273 if (!FINode)
2274 return false;
2275 FI = FINode->getIndex();
2276 }
2277
2278 if (!MFI->isFixedObjectIndex(FI))
2279 return false;
2280 return Offset == MFI->getObjectOffset(FI);
2281}
2282
Dan Gohman98ca4f22009-08-05 01:29:28 +00002283/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2284/// for tail call optimization. Targets which want to do tail call
2285/// optimization should implement this function.
2286bool
2287X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002288 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002290 const SmallVectorImpl<ISD::OutputArg> &Outs,
2291 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002293 if (CalleeCC != CallingConv::Fast &&
2294 CalleeCC != CallingConv::C)
2295 return false;
2296
Evan Cheng7096ae42010-01-29 06:45:59 +00002297 // If -tailcallopt is specified, make fastcc functions tail-callable.
2298 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002299 if (GuaranteedTailCallOpt) {
Evan Cheng843bd692010-01-31 06:44:49 +00002300 if (CalleeCC == CallingConv::Fast &&
2301 CallerF->getCallingConv() == CalleeCC)
2302 return true;
2303 return false;
2304 }
2305
Evan Chengb2c92902010-02-02 02:22:50 +00002306 // Look for obvious safe cases to perform tail call optimization that does not
2307 // requite ABI changes. This is what gcc calls sibcall.
2308
Evan Cheng843bd692010-01-31 06:44:49 +00002309 // Do not tail call optimize vararg calls for now.
2310 if (isVarArg)
2311 return false;
2312
Evan Chenga6bff982010-01-30 01:22:00 +00002313 // If the callee takes no arguments then go on to check the results of the
2314 // call.
2315 if (!Outs.empty()) {
2316 // Check if stack adjustment is needed. For now, do not do this if any
2317 // argument is passed on the stack.
2318 SmallVector<CCValAssign, 16> ArgLocs;
2319 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2320 ArgLocs, *DAG.getContext());
2321 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002322 if (CCInfo.getNextStackOffset()) {
2323 MachineFunction &MF = DAG.getMachineFunction();
2324 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2325 return false;
2326 if (Subtarget->isTargetWin64())
2327 // Win64 ABI has additional complications.
2328 return false;
2329
2330 // Check if the arguments are already laid out in the right way as
2331 // the caller's fixed stack objects.
2332 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002333 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2334 const X86InstrInfo *TII =
2335 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002336 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2337 CCValAssign &VA = ArgLocs[i];
2338 EVT RegVT = VA.getLocVT();
2339 SDValue Arg = Outs[i].Val;
2340 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002341 if (VA.getLocInfo() == CCValAssign::Indirect)
2342 return false;
2343 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002344 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2345 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002346 return false;
2347 }
2348 }
2349 }
Evan Chenga6bff982010-01-30 01:22:00 +00002350 }
Evan Chengb1712452010-01-27 06:25:16 +00002351
Evan Cheng86809cc2010-02-03 03:28:02 +00002352 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002353}
2354
Dan Gohman3df24e62008-09-03 23:12:08 +00002355FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002356X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2357 DwarfWriter *dw,
2358 DenseMap<const Value *, unsigned> &vm,
2359 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2360 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002361#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002362 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002363#endif
2364 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002365 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002366#ifndef NDEBUG
2367 , cil
2368#endif
2369 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002370}
2371
2372
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002373//===----------------------------------------------------------------------===//
2374// Other Lowering Hooks
2375//===----------------------------------------------------------------------===//
2376
2377
Dan Gohman475871a2008-07-27 21:46:04 +00002378SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002379 MachineFunction &MF = DAG.getMachineFunction();
2380 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2381 int ReturnAddrIndex = FuncInfo->getRAIndex();
2382
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002383 if (ReturnAddrIndex == 0) {
2384 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002385 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002386 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2387 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002388 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002389 }
2390
Evan Cheng25ab6902006-09-08 06:48:29 +00002391 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002392}
2393
2394
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002395bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2396 bool hasSymbolicDisplacement) {
2397 // Offset should fit into 32 bit immediate field.
2398 if (!isInt32(Offset))
2399 return false;
2400
2401 // If we don't have a symbolic displacement - we don't have any extra
2402 // restrictions.
2403 if (!hasSymbolicDisplacement)
2404 return true;
2405
2406 // FIXME: Some tweaks might be needed for medium code model.
2407 if (M != CodeModel::Small && M != CodeModel::Kernel)
2408 return false;
2409
2410 // For small code model we assume that latest object is 16MB before end of 31
2411 // bits boundary. We may also accept pretty large negative constants knowing
2412 // that all objects are in the positive half of address space.
2413 if (M == CodeModel::Small && Offset < 16*1024*1024)
2414 return true;
2415
2416 // For kernel code model we know that all object resist in the negative half
2417 // of 32bits address space. We may not accept negative offsets, since they may
2418 // be just off and we may accept pretty large positive ones.
2419 if (M == CodeModel::Kernel && Offset > 0)
2420 return true;
2421
2422 return false;
2423}
2424
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002425/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2426/// specific condition code, returning the condition code and the LHS/RHS of the
2427/// comparison to make.
2428static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2429 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002430 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002431 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2432 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2433 // X > -1 -> X == 0, jump !sign.
2434 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002435 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002436 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2437 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002438 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002439 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002440 // X < 1 -> X <= 0
2441 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002442 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002443 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002444 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002445
Evan Chengd9558e02006-01-06 00:43:03 +00002446 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002447 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002448 case ISD::SETEQ: return X86::COND_E;
2449 case ISD::SETGT: return X86::COND_G;
2450 case ISD::SETGE: return X86::COND_GE;
2451 case ISD::SETLT: return X86::COND_L;
2452 case ISD::SETLE: return X86::COND_LE;
2453 case ISD::SETNE: return X86::COND_NE;
2454 case ISD::SETULT: return X86::COND_B;
2455 case ISD::SETUGT: return X86::COND_A;
2456 case ISD::SETULE: return X86::COND_BE;
2457 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002458 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002459 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Chris Lattner4c78e022008-12-23 23:42:27 +00002461 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002462
Chris Lattner4c78e022008-12-23 23:42:27 +00002463 // If LHS is a foldable load, but RHS is not, flip the condition.
2464 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2465 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2466 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2467 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002468 }
2469
Chris Lattner4c78e022008-12-23 23:42:27 +00002470 switch (SetCCOpcode) {
2471 default: break;
2472 case ISD::SETOLT:
2473 case ISD::SETOLE:
2474 case ISD::SETUGT:
2475 case ISD::SETUGE:
2476 std::swap(LHS, RHS);
2477 break;
2478 }
2479
2480 // On a floating point condition, the flags are set as follows:
2481 // ZF PF CF op
2482 // 0 | 0 | 0 | X > Y
2483 // 0 | 0 | 1 | X < Y
2484 // 1 | 0 | 0 | X == Y
2485 // 1 | 1 | 1 | unordered
2486 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002487 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002488 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002489 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002490 case ISD::SETOLT: // flipped
2491 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002492 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002493 case ISD::SETOLE: // flipped
2494 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002495 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002496 case ISD::SETUGT: // flipped
2497 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002498 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002499 case ISD::SETUGE: // flipped
2500 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002501 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002502 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002503 case ISD::SETNE: return X86::COND_NE;
2504 case ISD::SETUO: return X86::COND_P;
2505 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002506 case ISD::SETOEQ:
2507 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002508 }
Evan Chengd9558e02006-01-06 00:43:03 +00002509}
2510
Evan Cheng4a460802006-01-11 00:33:36 +00002511/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2512/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002513/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002514static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002515 switch (X86CC) {
2516 default:
2517 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002518 case X86::COND_B:
2519 case X86::COND_BE:
2520 case X86::COND_E:
2521 case X86::COND_P:
2522 case X86::COND_A:
2523 case X86::COND_AE:
2524 case X86::COND_NE:
2525 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002526 return true;
2527 }
2528}
2529
Evan Chengeb2f9692009-10-27 19:56:55 +00002530/// isFPImmLegal - Returns true if the target can instruction select the
2531/// specified FP immediate natively. If false, the legalizer will
2532/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002533bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002534 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2535 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2536 return true;
2537 }
2538 return false;
2539}
2540
Nate Begeman9008ca62009-04-27 18:41:29 +00002541/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2542/// the specified range (L, H].
2543static bool isUndefOrInRange(int Val, int Low, int Hi) {
2544 return (Val < 0) || (Val >= Low && Val < Hi);
2545}
2546
2547/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2548/// specified value.
2549static bool isUndefOrEqual(int Val, int CmpVal) {
2550 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002551 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002553}
2554
Nate Begeman9008ca62009-04-27 18:41:29 +00002555/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2556/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2557/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002558static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002559 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002560 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002562 return (Mask[0] < 2 && Mask[1] < 2);
2563 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002564}
2565
Nate Begeman9008ca62009-04-27 18:41:29 +00002566bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002567 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 N->getMask(M);
2569 return ::isPSHUFDMask(M, N->getValueType(0));
2570}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002571
Nate Begeman9008ca62009-04-27 18:41:29 +00002572/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2573/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002574static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002575 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002576 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002577
Nate Begeman9008ca62009-04-27 18:41:29 +00002578 // Lower quadword copied in order or undef.
2579 for (int i = 0; i != 4; ++i)
2580 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002581 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002582
Evan Cheng506d3df2006-03-29 23:07:14 +00002583 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002584 for (int i = 4; i != 8; ++i)
2585 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002586 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002587
Evan Cheng506d3df2006-03-29 23:07:14 +00002588 return true;
2589}
2590
Nate Begeman9008ca62009-04-27 18:41:29 +00002591bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002592 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002593 N->getMask(M);
2594 return ::isPSHUFHWMask(M, N->getValueType(0));
2595}
Evan Cheng506d3df2006-03-29 23:07:14 +00002596
Nate Begeman9008ca62009-04-27 18:41:29 +00002597/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2598/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002599static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002600 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002601 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002602
Rafael Espindola15684b22009-04-24 12:40:33 +00002603 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002604 for (int i = 4; i != 8; ++i)
2605 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002606 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002607
Rafael Espindola15684b22009-04-24 12:40:33 +00002608 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 for (int i = 0; i != 4; ++i)
2610 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002611 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002612
Rafael Espindola15684b22009-04-24 12:40:33 +00002613 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002614}
2615
Nate Begeman9008ca62009-04-27 18:41:29 +00002616bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002617 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 N->getMask(M);
2619 return ::isPSHUFLWMask(M, N->getValueType(0));
2620}
2621
Nate Begemana09008b2009-10-19 02:17:23 +00002622/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2623/// is suitable for input to PALIGNR.
2624static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2625 bool hasSSSE3) {
2626 int i, e = VT.getVectorNumElements();
2627
2628 // Do not handle v2i64 / v2f64 shuffles with palignr.
2629 if (e < 4 || !hasSSSE3)
2630 return false;
2631
2632 for (i = 0; i != e; ++i)
2633 if (Mask[i] >= 0)
2634 break;
2635
2636 // All undef, not a palignr.
2637 if (i == e)
2638 return false;
2639
2640 // Determine if it's ok to perform a palignr with only the LHS, since we
2641 // don't have access to the actual shuffle elements to see if RHS is undef.
2642 bool Unary = Mask[i] < (int)e;
2643 bool NeedsUnary = false;
2644
2645 int s = Mask[i] - i;
2646
2647 // Check the rest of the elements to see if they are consecutive.
2648 for (++i; i != e; ++i) {
2649 int m = Mask[i];
2650 if (m < 0)
2651 continue;
2652
2653 Unary = Unary && (m < (int)e);
2654 NeedsUnary = NeedsUnary || (m < s);
2655
2656 if (NeedsUnary && !Unary)
2657 return false;
2658 if (Unary && m != ((s+i) & (e-1)))
2659 return false;
2660 if (!Unary && m != (s+i))
2661 return false;
2662 }
2663 return true;
2664}
2665
2666bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2667 SmallVector<int, 8> M;
2668 N->getMask(M);
2669 return ::isPALIGNRMask(M, N->getValueType(0), true);
2670}
2671
Evan Cheng14aed5e2006-03-24 01:18:28 +00002672/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2673/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002674static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 int NumElems = VT.getVectorNumElements();
2676 if (NumElems != 2 && NumElems != 4)
2677 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002678
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 int Half = NumElems / 2;
2680 for (int i = 0; i < Half; ++i)
2681 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002682 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 for (int i = Half; i < NumElems; ++i)
2684 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002685 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002686
Evan Cheng14aed5e2006-03-24 01:18:28 +00002687 return true;
2688}
2689
Nate Begeman9008ca62009-04-27 18:41:29 +00002690bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2691 SmallVector<int, 8> M;
2692 N->getMask(M);
2693 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002694}
2695
Evan Cheng213d2cf2007-05-17 18:45:50 +00002696/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002697/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2698/// half elements to come from vector 1 (which would equal the dest.) and
2699/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002700static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002701 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002702
2703 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002705
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 int Half = NumElems / 2;
2707 for (int i = 0; i < Half; ++i)
2708 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002709 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002710 for (int i = Half; i < NumElems; ++i)
2711 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002712 return false;
2713 return true;
2714}
2715
Nate Begeman9008ca62009-04-27 18:41:29 +00002716static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2717 SmallVector<int, 8> M;
2718 N->getMask(M);
2719 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002720}
2721
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002722/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2723/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002724bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2725 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002726 return false;
2727
Evan Cheng2064a2b2006-03-28 06:50:32 +00002728 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2730 isUndefOrEqual(N->getMaskElt(1), 7) &&
2731 isUndefOrEqual(N->getMaskElt(2), 2) &&
2732 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002733}
2734
Nate Begeman0b10b912009-11-07 23:17:15 +00002735/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2736/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2737/// <2, 3, 2, 3>
2738bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2739 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2740
2741 if (NumElems != 4)
2742 return false;
2743
2744 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2745 isUndefOrEqual(N->getMaskElt(1), 3) &&
2746 isUndefOrEqual(N->getMaskElt(2), 2) &&
2747 isUndefOrEqual(N->getMaskElt(3), 3);
2748}
2749
Evan Cheng5ced1d82006-04-06 23:23:56 +00002750/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2751/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002752bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2753 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002754
Evan Cheng5ced1d82006-04-06 23:23:56 +00002755 if (NumElems != 2 && NumElems != 4)
2756 return false;
2757
Evan Chengc5cdff22006-04-07 21:53:05 +00002758 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002760 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002761
Evan Chengc5cdff22006-04-07 21:53:05 +00002762 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002764 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002765
2766 return true;
2767}
2768
Nate Begeman0b10b912009-11-07 23:17:15 +00002769/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2770/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2771bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002772 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002773
Evan Cheng5ced1d82006-04-06 23:23:56 +00002774 if (NumElems != 2 && NumElems != 4)
2775 return false;
2776
Evan Chengc5cdff22006-04-07 21:53:05 +00002777 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002779 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002780
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 for (unsigned i = 0; i < NumElems/2; ++i)
2782 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002783 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002784
2785 return true;
2786}
2787
Evan Cheng0038e592006-03-28 00:39:58 +00002788/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2789/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002790static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002791 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002793 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002794 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002795
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2797 int BitI = Mask[i];
2798 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002799 if (!isUndefOrEqual(BitI, j))
2800 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002801 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002802 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002803 return false;
2804 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002805 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002806 return false;
2807 }
Evan Cheng0038e592006-03-28 00:39:58 +00002808 }
Evan Cheng0038e592006-03-28 00:39:58 +00002809 return true;
2810}
2811
Nate Begeman9008ca62009-04-27 18:41:29 +00002812bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2813 SmallVector<int, 8> M;
2814 N->getMask(M);
2815 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002816}
2817
Evan Cheng4fcb9222006-03-28 02:43:26 +00002818/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2819/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002820static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002821 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002823 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002824 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002825
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2827 int BitI = Mask[i];
2828 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002829 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002830 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002831 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002832 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002833 return false;
2834 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002835 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002836 return false;
2837 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002838 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002839 return true;
2840}
2841
Nate Begeman9008ca62009-04-27 18:41:29 +00002842bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2843 SmallVector<int, 8> M;
2844 N->getMask(M);
2845 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002846}
2847
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002848/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2849/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2850/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002851static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002853 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002854 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002855
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2857 int BitI = Mask[i];
2858 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002859 if (!isUndefOrEqual(BitI, j))
2860 return false;
2861 if (!isUndefOrEqual(BitI1, j))
2862 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002863 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002864 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002865}
2866
Nate Begeman9008ca62009-04-27 18:41:29 +00002867bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2868 SmallVector<int, 8> M;
2869 N->getMask(M);
2870 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2871}
2872
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002873/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2874/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2875/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002876static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002878 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2879 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002880
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2882 int BitI = Mask[i];
2883 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002884 if (!isUndefOrEqual(BitI, j))
2885 return false;
2886 if (!isUndefOrEqual(BitI1, j))
2887 return false;
2888 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002889 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002890}
2891
Nate Begeman9008ca62009-04-27 18:41:29 +00002892bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2893 SmallVector<int, 8> M;
2894 N->getMask(M);
2895 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2896}
2897
Evan Cheng017dcc62006-04-21 01:05:10 +00002898/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2899/// specifies a shuffle of elements that is suitable for input to MOVSS,
2900/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002901static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002902 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002903 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002904
2905 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002906
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002908 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002909
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 for (int i = 1; i < NumElts; ++i)
2911 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002912 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002913
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002914 return true;
2915}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002916
Nate Begeman9008ca62009-04-27 18:41:29 +00002917bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2918 SmallVector<int, 8> M;
2919 N->getMask(M);
2920 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002921}
2922
Evan Cheng017dcc62006-04-21 01:05:10 +00002923/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2924/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002925/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002926static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 bool V2IsSplat = false, bool V2IsUndef = false) {
2928 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002929 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002930 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002931
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002933 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002934
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 for (int i = 1; i < NumOps; ++i)
2936 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2937 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2938 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002939 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002940
Evan Cheng39623da2006-04-20 08:58:49 +00002941 return true;
2942}
2943
Nate Begeman9008ca62009-04-27 18:41:29 +00002944static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002945 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 SmallVector<int, 8> M;
2947 N->getMask(M);
2948 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002949}
2950
Evan Chengd9539472006-04-14 21:59:03 +00002951/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2952/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002953bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2954 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002955 return false;
2956
2957 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002958 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 int Elt = N->getMaskElt(i);
2960 if (Elt >= 0 && Elt != 1)
2961 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002962 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002963
2964 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002965 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 int Elt = N->getMaskElt(i);
2967 if (Elt >= 0 && Elt != 3)
2968 return false;
2969 if (Elt == 3)
2970 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002971 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002972 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002974 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002975}
2976
2977/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2978/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002979bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2980 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002981 return false;
2982
2983 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 for (unsigned i = 0; i < 2; ++i)
2985 if (N->getMaskElt(i) > 0)
2986 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002987
2988 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002989 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 int Elt = N->getMaskElt(i);
2991 if (Elt >= 0 && Elt != 2)
2992 return false;
2993 if (Elt == 2)
2994 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002995 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002997 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002998}
2999
Evan Cheng0b457f02008-09-25 20:50:48 +00003000/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3001/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003002bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3003 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003004
Nate Begeman9008ca62009-04-27 18:41:29 +00003005 for (int i = 0; i < e; ++i)
3006 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003007 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003008 for (int i = 0; i < e; ++i)
3009 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003010 return false;
3011 return true;
3012}
3013
Evan Cheng63d33002006-03-22 08:01:21 +00003014/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003015/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003016unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3018 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3019
Evan Chengb9df0ca2006-03-22 02:53:00 +00003020 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3021 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 for (int i = 0; i < NumOperands; ++i) {
3023 int Val = SVOp->getMaskElt(NumOperands-i-1);
3024 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003025 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003026 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003027 if (i != NumOperands - 1)
3028 Mask <<= Shift;
3029 }
Evan Cheng63d33002006-03-22 08:01:21 +00003030 return Mask;
3031}
3032
Evan Cheng506d3df2006-03-29 23:07:14 +00003033/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003034/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003035unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003037 unsigned Mask = 0;
3038 // 8 nodes, but we only care about the last 4.
3039 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 int Val = SVOp->getMaskElt(i);
3041 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003042 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003043 if (i != 4)
3044 Mask <<= 2;
3045 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003046 return Mask;
3047}
3048
3049/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003050/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003051unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003053 unsigned Mask = 0;
3054 // 8 nodes, but we only care about the first 4.
3055 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003056 int Val = SVOp->getMaskElt(i);
3057 if (Val >= 0)
3058 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003059 if (i != 0)
3060 Mask <<= 2;
3061 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003062 return Mask;
3063}
3064
Nate Begemana09008b2009-10-19 02:17:23 +00003065/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3066/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3067unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3068 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3069 EVT VVT = N->getValueType(0);
3070 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3071 int Val = 0;
3072
3073 unsigned i, e;
3074 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3075 Val = SVOp->getMaskElt(i);
3076 if (Val >= 0)
3077 break;
3078 }
3079 return (Val - i) * EltSize;
3080}
3081
Evan Cheng37b73872009-07-30 08:33:02 +00003082/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3083/// constant +0.0.
3084bool X86::isZeroNode(SDValue Elt) {
3085 return ((isa<ConstantSDNode>(Elt) &&
3086 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3087 (isa<ConstantFPSDNode>(Elt) &&
3088 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3089}
3090
Nate Begeman9008ca62009-04-27 18:41:29 +00003091/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3092/// their permute mask.
3093static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3094 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003095 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003096 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003098
Nate Begeman5a5ca152009-04-29 05:20:52 +00003099 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003100 int idx = SVOp->getMaskElt(i);
3101 if (idx < 0)
3102 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003103 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003105 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003107 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3109 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003110}
3111
Evan Cheng779ccea2007-12-07 21:30:01 +00003112/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3113/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003114static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003115 unsigned NumElems = VT.getVectorNumElements();
3116 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003117 int idx = Mask[i];
3118 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003119 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003120 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003122 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003124 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003125}
3126
Evan Cheng533a0aa2006-04-19 20:35:22 +00003127/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3128/// match movhlps. The lower half elements should come from upper half of
3129/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003130/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003131static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3132 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003133 return false;
3134 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003136 return false;
3137 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003139 return false;
3140 return true;
3141}
3142
Evan Cheng5ced1d82006-04-06 23:23:56 +00003143/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003144/// is promoted to a vector. It also returns the LoadSDNode by reference if
3145/// required.
3146static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003147 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3148 return false;
3149 N = N->getOperand(0).getNode();
3150 if (!ISD::isNON_EXTLoad(N))
3151 return false;
3152 if (LD)
3153 *LD = cast<LoadSDNode>(N);
3154 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003155}
3156
Evan Cheng533a0aa2006-04-19 20:35:22 +00003157/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3158/// match movlp{s|d}. The lower half elements should come from lower half of
3159/// V1 (and in order), and the upper half elements should come from the upper
3160/// half of V2 (and in order). And since V1 will become the source of the
3161/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003162static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3163 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003164 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003165 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003166 // Is V2 is a vector load, don't do this transformation. We will try to use
3167 // load folding shufps op.
3168 if (ISD::isNON_EXTLoad(V2))
3169 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003170
Nate Begeman5a5ca152009-04-29 05:20:52 +00003171 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003172
Evan Cheng533a0aa2006-04-19 20:35:22 +00003173 if (NumElems != 2 && NumElems != 4)
3174 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003175 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003177 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003178 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003180 return false;
3181 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003182}
3183
Evan Cheng39623da2006-04-20 08:58:49 +00003184/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3185/// all the same.
3186static bool isSplatVector(SDNode *N) {
3187 if (N->getOpcode() != ISD::BUILD_VECTOR)
3188 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003189
Dan Gohman475871a2008-07-27 21:46:04 +00003190 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003191 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3192 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003193 return false;
3194 return true;
3195}
3196
Evan Cheng213d2cf2007-05-17 18:45:50 +00003197/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003198/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003199/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003200static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003201 SDValue V1 = N->getOperand(0);
3202 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003203 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3204 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003206 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003208 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3209 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003210 if (Opc != ISD::BUILD_VECTOR ||
3211 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 return false;
3213 } else if (Idx >= 0) {
3214 unsigned Opc = V1.getOpcode();
3215 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3216 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003217 if (Opc != ISD::BUILD_VECTOR ||
3218 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003219 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003220 }
3221 }
3222 return true;
3223}
3224
3225/// getZeroVector - Returns a vector of specified type with all zero elements.
3226///
Owen Andersone50ed302009-08-10 22:56:29 +00003227static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003228 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003229 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003230
Chris Lattner8a594482007-11-25 00:24:49 +00003231 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3232 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003233 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003234 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3236 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003237 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003238 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3239 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003240 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003241 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3242 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003243 }
Dale Johannesenace16102009-02-03 19:33:06 +00003244 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003245}
3246
Chris Lattner8a594482007-11-25 00:24:49 +00003247/// getOnesVector - Returns a vector of specified type with all bits set.
3248///
Owen Andersone50ed302009-08-10 22:56:29 +00003249static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003250 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003251
Chris Lattner8a594482007-11-25 00:24:49 +00003252 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3253 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003255 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003256 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003258 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003259 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003260 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003261}
3262
3263
Evan Cheng39623da2006-04-20 08:58:49 +00003264/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3265/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003266static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003267 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003268 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003269
Evan Cheng39623da2006-04-20 08:58:49 +00003270 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 SmallVector<int, 8> MaskVec;
3272 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003273
Nate Begeman5a5ca152009-04-29 05:20:52 +00003274 for (unsigned i = 0; i != NumElems; ++i) {
3275 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003276 MaskVec[i] = NumElems;
3277 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003278 }
Evan Cheng39623da2006-04-20 08:58:49 +00003279 }
Evan Cheng39623da2006-04-20 08:58:49 +00003280 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3282 SVOp->getOperand(1), &MaskVec[0]);
3283 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003284}
3285
Evan Cheng017dcc62006-04-21 01:05:10 +00003286/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3287/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003288static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 SDValue V2) {
3290 unsigned NumElems = VT.getVectorNumElements();
3291 SmallVector<int, 8> Mask;
3292 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003293 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 Mask.push_back(i);
3295 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003296}
3297
Nate Begeman9008ca62009-04-27 18:41:29 +00003298/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003299static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003300 SDValue V2) {
3301 unsigned NumElems = VT.getVectorNumElements();
3302 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003303 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 Mask.push_back(i);
3305 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003306 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003308}
3309
Nate Begeman9008ca62009-04-27 18:41:29 +00003310/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003311static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 SDValue V2) {
3313 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003314 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003316 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 Mask.push_back(i + Half);
3318 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003319 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003320 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003321}
3322
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003323/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003324static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 bool HasSSE2) {
3326 if (SV->getValueType(0).getVectorNumElements() <= 4)
3327 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003328
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003330 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003331 DebugLoc dl = SV->getDebugLoc();
3332 SDValue V1 = SV->getOperand(0);
3333 int NumElems = VT.getVectorNumElements();
3334 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003335
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 // unpack elements to the correct location
3337 while (NumElems > 4) {
3338 if (EltNo < NumElems/2) {
3339 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3340 } else {
3341 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3342 EltNo -= NumElems/2;
3343 }
3344 NumElems >>= 1;
3345 }
Eric Christopherfd179292009-08-27 18:07:15 +00003346
Nate Begeman9008ca62009-04-27 18:41:29 +00003347 // Perform the splat.
3348 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003349 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003350 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3351 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003352}
3353
Evan Chengba05f722006-04-21 23:03:30 +00003354/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003355/// vector of zero or undef vector. This produces a shuffle where the low
3356/// element of V2 is swizzled into the zero/undef vector, landing at element
3357/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003358static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003359 bool isZero, bool HasSSE2,
3360 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003361 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003362 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3364 unsigned NumElems = VT.getVectorNumElements();
3365 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003366 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003367 // If this is the insertion idx, put the low elt of V2 here.
3368 MaskVec.push_back(i == Idx ? NumElems : i);
3369 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003370}
3371
Evan Chengf26ffe92008-05-29 08:22:04 +00003372/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3373/// a shuffle that is zero.
3374static
Nate Begeman9008ca62009-04-27 18:41:29 +00003375unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3376 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003377 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003379 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 int Idx = SVOp->getMaskElt(Index);
3381 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003382 ++NumZeros;
3383 continue;
3384 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003386 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003387 ++NumZeros;
3388 else
3389 break;
3390 }
3391 return NumZeros;
3392}
3393
3394/// isVectorShift - Returns true if the shuffle can be implemented as a
3395/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003396/// FIXME: split into pslldqi, psrldqi, palignr variants.
3397static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003398 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003399 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003400
3401 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003403 if (!NumZeros) {
3404 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003406 if (!NumZeros)
3407 return false;
3408 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003409 bool SeenV1 = false;
3410 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 for (int i = NumZeros; i < NumElems; ++i) {
3412 int Val = isLeft ? (i - NumZeros) : i;
3413 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3414 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003415 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003416 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003417 SeenV1 = true;
3418 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003420 SeenV2 = true;
3421 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003423 return false;
3424 }
3425 if (SeenV1 && SeenV2)
3426 return false;
3427
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003429 ShAmt = NumZeros;
3430 return true;
3431}
3432
3433
Evan Chengc78d3b42006-04-24 18:01:45 +00003434/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3435///
Dan Gohman475871a2008-07-27 21:46:04 +00003436static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003437 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003438 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003439 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003440 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003441
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003442 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003443 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003444 bool First = true;
3445 for (unsigned i = 0; i < 16; ++i) {
3446 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3447 if (ThisIsNonZero && First) {
3448 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003450 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003452 First = false;
3453 }
3454
3455 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003456 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003457 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3458 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003459 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003461 }
3462 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3464 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3465 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003466 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003468 } else
3469 ThisElt = LastElt;
3470
Gabor Greifba36cb52008-08-28 21:40:38 +00003471 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003473 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003474 }
3475 }
3476
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003478}
3479
Bill Wendlinga348c562007-03-22 18:42:45 +00003480/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003481///
Dan Gohman475871a2008-07-27 21:46:04 +00003482static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003483 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003484 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003485 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003486 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003487
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003488 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003489 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003490 bool First = true;
3491 for (unsigned i = 0; i < 8; ++i) {
3492 bool isNonZero = (NonZeros & (1 << i)) != 0;
3493 if (isNonZero) {
3494 if (First) {
3495 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003497 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003499 First = false;
3500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003501 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003503 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003504 }
3505 }
3506
3507 return V;
3508}
3509
Evan Chengf26ffe92008-05-29 08:22:04 +00003510/// getVShift - Return a vector logical shift node.
3511///
Owen Andersone50ed302009-08-10 22:56:29 +00003512static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 unsigned NumBits, SelectionDAG &DAG,
3514 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003515 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003517 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003518 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3519 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3520 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003521 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003522}
3523
Dan Gohman475871a2008-07-27 21:46:04 +00003524SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003525X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3526 SelectionDAG &DAG) {
3527
3528 // Check if the scalar load can be widened into a vector load. And if
3529 // the address is "base + cst" see if the cst can be "absorbed" into
3530 // the shuffle mask.
3531 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3532 SDValue Ptr = LD->getBasePtr();
3533 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3534 return SDValue();
3535 EVT PVT = LD->getValueType(0);
3536 if (PVT != MVT::i32 && PVT != MVT::f32)
3537 return SDValue();
3538
3539 int FI = -1;
3540 int64_t Offset = 0;
3541 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3542 FI = FINode->getIndex();
3543 Offset = 0;
3544 } else if (Ptr.getOpcode() == ISD::ADD &&
3545 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3546 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3547 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3548 Offset = Ptr.getConstantOperandVal(1);
3549 Ptr = Ptr.getOperand(0);
3550 } else {
3551 return SDValue();
3552 }
3553
3554 SDValue Chain = LD->getChain();
3555 // Make sure the stack object alignment is at least 16.
3556 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3557 if (DAG.InferPtrAlignment(Ptr) < 16) {
3558 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003559 // Can't change the alignment. FIXME: It's possible to compute
3560 // the exact stack offset and reference FI + adjust offset instead.
3561 // If someone *really* cares about this. That's the way to implement it.
3562 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003563 } else {
3564 MFI->setObjectAlignment(FI, 16);
3565 }
3566 }
3567
3568 // (Offset % 16) must be multiple of 4. Then address is then
3569 // Ptr + (Offset & ~15).
3570 if (Offset < 0)
3571 return SDValue();
3572 if ((Offset % 16) & 3)
3573 return SDValue();
3574 int64_t StartOffset = Offset & ~15;
3575 if (StartOffset)
3576 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3577 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3578
3579 int EltNo = (Offset - StartOffset) >> 2;
3580 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3581 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3582 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3583 // Canonicalize it to a v4i32 shuffle.
3584 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3585 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3586 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3587 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3588 }
3589
3590 return SDValue();
3591}
3592
3593SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003594X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003595 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003596 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003597 if (ISD::isBuildVectorAllZeros(Op.getNode())
3598 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003599 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3600 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3601 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003603 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003604
Gabor Greifba36cb52008-08-28 21:40:38 +00003605 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003606 return getOnesVector(Op.getValueType(), DAG, dl);
3607 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003608 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003609
Owen Andersone50ed302009-08-10 22:56:29 +00003610 EVT VT = Op.getValueType();
3611 EVT ExtVT = VT.getVectorElementType();
3612 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003613
3614 unsigned NumElems = Op.getNumOperands();
3615 unsigned NumZero = 0;
3616 unsigned NumNonZero = 0;
3617 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003618 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003619 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003620 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003621 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003622 if (Elt.getOpcode() == ISD::UNDEF)
3623 continue;
3624 Values.insert(Elt);
3625 if (Elt.getOpcode() != ISD::Constant &&
3626 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003627 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003628 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003629 NumZero++;
3630 else {
3631 NonZeros |= (1 << i);
3632 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003633 }
3634 }
3635
Dan Gohman7f321562007-06-25 16:23:39 +00003636 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003637 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003638 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003639 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003640
Chris Lattner67f453a2008-03-09 05:42:06 +00003641 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003642 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003643 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003644 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003645
Chris Lattner62098042008-03-09 01:05:04 +00003646 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3647 // the value are obviously zero, truncate the value to i32 and do the
3648 // insertion that way. Only do this if the value is non-constant or if the
3649 // value is a constant being inserted into element 0. It is cheaper to do
3650 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003652 (!IsAllConstants || Idx == 0)) {
3653 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3654 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3656 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003657
Chris Lattner62098042008-03-09 01:05:04 +00003658 // Truncate the value (which may itself be a constant) to i32, and
3659 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003661 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003662 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3663 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003664
Chris Lattner62098042008-03-09 01:05:04 +00003665 // Now we have our 32-bit value zero extended in the low element of
3666 // a vector. If Idx != 0, swizzle it into place.
3667 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003668 SmallVector<int, 4> Mask;
3669 Mask.push_back(Idx);
3670 for (unsigned i = 1; i != VecElts; ++i)
3671 Mask.push_back(i);
3672 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003673 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003674 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003675 }
Dale Johannesenace16102009-02-03 19:33:06 +00003676 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003677 }
3678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003679
Chris Lattner19f79692008-03-08 22:59:52 +00003680 // If we have a constant or non-constant insertion into the low element of
3681 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3682 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003683 // depending on what the source datatype is.
3684 if (Idx == 0) {
3685 if (NumZero == 0) {
3686 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3688 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003689 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3690 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3691 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3692 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3694 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3695 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003696 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3697 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3698 Subtarget->hasSSE2(), DAG);
3699 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3700 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003701 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003702
3703 // Is it a vector logical left shift?
3704 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003705 X86::isZeroNode(Op.getOperand(0)) &&
3706 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003707 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003708 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003709 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003710 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003711 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003712 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003713
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003714 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003715 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003716
Chris Lattner19f79692008-03-08 22:59:52 +00003717 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3718 // is a non-constant being inserted into an element other than the low one,
3719 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3720 // movd/movss) to move this into the low element, then shuffle it into
3721 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003722 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003723 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003724
Evan Cheng0db9fe62006-04-25 20:13:52 +00003725 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003726 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3727 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003728 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003729 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003730 MaskVec.push_back(i == Idx ? 0 : 1);
3731 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003732 }
3733 }
3734
Chris Lattner67f453a2008-03-09 05:42:06 +00003735 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003736 if (Values.size() == 1) {
3737 if (EVTBits == 32) {
3738 // Instead of a shuffle like this:
3739 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3740 // Check if it's possible to issue this instead.
3741 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3742 unsigned Idx = CountTrailingZeros_32(NonZeros);
3743 SDValue Item = Op.getOperand(Idx);
3744 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3745 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3746 }
Dan Gohman475871a2008-07-27 21:46:04 +00003747 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003748 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003749
Dan Gohmana3941172007-07-24 22:55:08 +00003750 // A vector full of immediates; various special cases are already
3751 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003752 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003753 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003754
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003755 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003756 if (EVTBits == 64) {
3757 if (NumNonZero == 1) {
3758 // One half is zero or undef.
3759 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003760 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003761 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003762 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3763 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003764 }
Dan Gohman475871a2008-07-27 21:46:04 +00003765 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003766 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003767
3768 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003769 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003770 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003771 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003772 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003773 }
3774
Bill Wendling826f36f2007-03-28 00:57:11 +00003775 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003776 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003777 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003778 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003779 }
3780
3781 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003782 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003783 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003784 if (NumElems == 4 && NumZero > 0) {
3785 for (unsigned i = 0; i < 4; ++i) {
3786 bool isZero = !(NonZeros & (1 << i));
3787 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003788 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003789 else
Dale Johannesenace16102009-02-03 19:33:06 +00003790 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003791 }
3792
3793 for (unsigned i = 0; i < 2; ++i) {
3794 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3795 default: break;
3796 case 0:
3797 V[i] = V[i*2]; // Must be a zero vector.
3798 break;
3799 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003800 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003801 break;
3802 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003803 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003804 break;
3805 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003806 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003807 break;
3808 }
3809 }
3810
Nate Begeman9008ca62009-04-27 18:41:29 +00003811 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003812 bool Reverse = (NonZeros & 0x3) == 2;
3813 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003815 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3816 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003817 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3818 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003819 }
3820
3821 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003822 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3823 // values to be inserted is equal to the number of elements, in which case
3824 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003825 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003826 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003827 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003828 getSubtarget()->hasSSE41()) {
3829 V[0] = DAG.getUNDEF(VT);
3830 for (unsigned i = 0; i < NumElems; ++i)
3831 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3832 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3833 Op.getOperand(i), DAG.getIntPtrConstant(i));
3834 return V[0];
3835 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003836 // Expand into a number of unpckl*.
3837 // e.g. for v4f32
3838 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3839 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3840 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003841 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003842 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003843 NumElems >>= 1;
3844 while (NumElems != 0) {
3845 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003846 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003847 NumElems >>= 1;
3848 }
3849 return V[0];
3850 }
3851
Dan Gohman475871a2008-07-27 21:46:04 +00003852 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003853}
3854
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003855SDValue
3856X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3857 // We support concatenate two MMX registers and place them in a MMX
3858 // register. This is better than doing a stack convert.
3859 DebugLoc dl = Op.getDebugLoc();
3860 EVT ResVT = Op.getValueType();
3861 assert(Op.getNumOperands() == 2);
3862 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3863 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3864 int Mask[2];
3865 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3866 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3867 InVec = Op.getOperand(1);
3868 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3869 unsigned NumElts = ResVT.getVectorNumElements();
3870 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3871 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3872 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3873 } else {
3874 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3875 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3876 Mask[0] = 0; Mask[1] = 2;
3877 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3878 }
3879 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3880}
3881
Nate Begemanb9a47b82009-02-23 08:49:38 +00003882// v8i16 shuffles - Prefer shuffles in the following order:
3883// 1. [all] pshuflw, pshufhw, optional move
3884// 2. [ssse3] 1 x pshufb
3885// 3. [ssse3] 2 x pshufb + 1 x por
3886// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003887static
Nate Begeman9008ca62009-04-27 18:41:29 +00003888SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3889 SelectionDAG &DAG, X86TargetLowering &TLI) {
3890 SDValue V1 = SVOp->getOperand(0);
3891 SDValue V2 = SVOp->getOperand(1);
3892 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003893 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003894
Nate Begemanb9a47b82009-02-23 08:49:38 +00003895 // Determine if more than 1 of the words in each of the low and high quadwords
3896 // of the result come from the same quadword of one of the two inputs. Undef
3897 // mask values count as coming from any quadword, for better codegen.
3898 SmallVector<unsigned, 4> LoQuad(4);
3899 SmallVector<unsigned, 4> HiQuad(4);
3900 BitVector InputQuads(4);
3901 for (unsigned i = 0; i < 8; ++i) {
3902 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003903 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003904 MaskVals.push_back(EltIdx);
3905 if (EltIdx < 0) {
3906 ++Quad[0];
3907 ++Quad[1];
3908 ++Quad[2];
3909 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003910 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003911 }
3912 ++Quad[EltIdx / 4];
3913 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003914 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003915
Nate Begemanb9a47b82009-02-23 08:49:38 +00003916 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003917 unsigned MaxQuad = 1;
3918 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003919 if (LoQuad[i] > MaxQuad) {
3920 BestLoQuad = i;
3921 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003922 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003923 }
3924
Nate Begemanb9a47b82009-02-23 08:49:38 +00003925 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003926 MaxQuad = 1;
3927 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003928 if (HiQuad[i] > MaxQuad) {
3929 BestHiQuad = i;
3930 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003931 }
3932 }
3933
Nate Begemanb9a47b82009-02-23 08:49:38 +00003934 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003935 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003936 // single pshufb instruction is necessary. If There are more than 2 input
3937 // quads, disable the next transformation since it does not help SSSE3.
3938 bool V1Used = InputQuads[0] || InputQuads[1];
3939 bool V2Used = InputQuads[2] || InputQuads[3];
3940 if (TLI.getSubtarget()->hasSSSE3()) {
3941 if (InputQuads.count() == 2 && V1Used && V2Used) {
3942 BestLoQuad = InputQuads.find_first();
3943 BestHiQuad = InputQuads.find_next(BestLoQuad);
3944 }
3945 if (InputQuads.count() > 2) {
3946 BestLoQuad = -1;
3947 BestHiQuad = -1;
3948 }
3949 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003950
Nate Begemanb9a47b82009-02-23 08:49:38 +00003951 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3952 // the shuffle mask. If a quad is scored as -1, that means that it contains
3953 // words from all 4 input quadwords.
3954 SDValue NewV;
3955 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003956 SmallVector<int, 8> MaskV;
3957 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3958 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003959 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003960 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3961 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3962 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003963
Nate Begemanb9a47b82009-02-23 08:49:38 +00003964 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3965 // source words for the shuffle, to aid later transformations.
3966 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003967 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003968 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003969 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003970 if (idx != (int)i)
3971 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003972 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003973 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003974 AllWordsInNewV = false;
3975 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003976 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003977
Nate Begemanb9a47b82009-02-23 08:49:38 +00003978 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3979 if (AllWordsInNewV) {
3980 for (int i = 0; i != 8; ++i) {
3981 int idx = MaskVals[i];
3982 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003983 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003984 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003985 if ((idx != i) && idx < 4)
3986 pshufhw = false;
3987 if ((idx != i) && idx > 3)
3988 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003989 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003990 V1 = NewV;
3991 V2Used = false;
3992 BestLoQuad = 0;
3993 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003994 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003995
Nate Begemanb9a47b82009-02-23 08:49:38 +00003996 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3997 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003998 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003999 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004001 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004002 }
Eric Christopherfd179292009-08-27 18:07:15 +00004003
Nate Begemanb9a47b82009-02-23 08:49:38 +00004004 // If we have SSSE3, and all words of the result are from 1 input vector,
4005 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4006 // is present, fall back to case 4.
4007 if (TLI.getSubtarget()->hasSSSE3()) {
4008 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004009
Nate Begemanb9a47b82009-02-23 08:49:38 +00004010 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004011 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004012 // mask, and elements that come from V1 in the V2 mask, so that the two
4013 // results can be OR'd together.
4014 bool TwoInputs = V1Used && V2Used;
4015 for (unsigned i = 0; i != 8; ++i) {
4016 int EltIdx = MaskVals[i] * 2;
4017 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4019 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004020 continue;
4021 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4023 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004024 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004026 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004027 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004029 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004031
Nate Begemanb9a47b82009-02-23 08:49:38 +00004032 // Calculate the shuffle mask for the second input, shuffle it, and
4033 // OR it with the first shuffled input.
4034 pshufbMask.clear();
4035 for (unsigned i = 0; i != 8; ++i) {
4036 int EltIdx = MaskVals[i] * 2;
4037 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4039 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004040 continue;
4041 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4043 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004044 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004046 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004047 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 MVT::v16i8, &pshufbMask[0], 16));
4049 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4050 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004051 }
4052
4053 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4054 // and update MaskVals with new element order.
4055 BitVector InOrder(8);
4056 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004058 for (int i = 0; i != 4; ++i) {
4059 int idx = MaskVals[i];
4060 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004062 InOrder.set(i);
4063 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004065 InOrder.set(i);
4066 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068 }
4069 }
4070 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004074 }
Eric Christopherfd179292009-08-27 18:07:15 +00004075
Nate Begemanb9a47b82009-02-23 08:49:38 +00004076 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4077 // and update MaskVals with the new element order.
4078 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 for (unsigned i = 4; i != 8; ++i) {
4083 int idx = MaskVals[i];
4084 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 InOrder.set(i);
4087 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004089 InOrder.set(i);
4090 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004091 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004092 }
4093 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004096 }
Eric Christopherfd179292009-08-27 18:07:15 +00004097
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 // In case BestHi & BestLo were both -1, which means each quadword has a word
4099 // from each of the four input quadwords, calculate the InOrder bitvector now
4100 // before falling through to the insert/extract cleanup.
4101 if (BestLoQuad == -1 && BestHiQuad == -1) {
4102 NewV = V1;
4103 for (int i = 0; i != 8; ++i)
4104 if (MaskVals[i] < 0 || MaskVals[i] == i)
4105 InOrder.set(i);
4106 }
Eric Christopherfd179292009-08-27 18:07:15 +00004107
Nate Begemanb9a47b82009-02-23 08:49:38 +00004108 // The other elements are put in the right place using pextrw and pinsrw.
4109 for (unsigned i = 0; i != 8; ++i) {
4110 if (InOrder[i])
4111 continue;
4112 int EltIdx = MaskVals[i];
4113 if (EltIdx < 0)
4114 continue;
4115 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004116 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004117 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004119 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 DAG.getIntPtrConstant(i));
4122 }
4123 return NewV;
4124}
4125
4126// v16i8 shuffles - Prefer shuffles in the following order:
4127// 1. [ssse3] 1 x pshufb
4128// 2. [ssse3] 2 x pshufb + 1 x por
4129// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4130static
Nate Begeman9008ca62009-04-27 18:41:29 +00004131SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4132 SelectionDAG &DAG, X86TargetLowering &TLI) {
4133 SDValue V1 = SVOp->getOperand(0);
4134 SDValue V2 = SVOp->getOperand(1);
4135 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004136 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004137 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004138
Nate Begemanb9a47b82009-02-23 08:49:38 +00004139 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004140 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 // present, fall back to case 3.
4142 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4143 bool V1Only = true;
4144 bool V2Only = true;
4145 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004146 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 if (EltIdx < 0)
4148 continue;
4149 if (EltIdx < 16)
4150 V2Only = false;
4151 else
4152 V1Only = false;
4153 }
Eric Christopherfd179292009-08-27 18:07:15 +00004154
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4156 if (TLI.getSubtarget()->hasSSSE3()) {
4157 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004158
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004160 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004161 //
4162 // Otherwise, we have elements from both input vectors, and must zero out
4163 // elements that come from V2 in the first mask, and V1 in the second mask
4164 // so that we can OR them together.
4165 bool TwoInputs = !(V1Only || V2Only);
4166 for (unsigned i = 0; i != 16; ++i) {
4167 int EltIdx = MaskVals[i];
4168 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004169 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 continue;
4171 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004173 }
4174 // If all the elements are from V2, assign it to V1 and return after
4175 // building the first pshufb.
4176 if (V2Only)
4177 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004179 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 if (!TwoInputs)
4182 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004183
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 // Calculate the shuffle mask for the second input, shuffle it, and
4185 // OR it with the first shuffled input.
4186 pshufbMask.clear();
4187 for (unsigned i = 0; i != 16; ++i) {
4188 int EltIdx = MaskVals[i];
4189 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 continue;
4192 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004194 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004196 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 MVT::v16i8, &pshufbMask[0], 16));
4198 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 }
Eric Christopherfd179292009-08-27 18:07:15 +00004200
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 // No SSSE3 - Calculate in place words and then fix all out of place words
4202 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4203 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4205 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004206 SDValue NewV = V2Only ? V2 : V1;
4207 for (int i = 0; i != 8; ++i) {
4208 int Elt0 = MaskVals[i*2];
4209 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004210
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 // This word of the result is all undef, skip it.
4212 if (Elt0 < 0 && Elt1 < 0)
4213 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004214
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 // This word of the result is already in the correct place, skip it.
4216 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4217 continue;
4218 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4219 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004220
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4222 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4223 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004224
4225 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4226 // using a single extract together, load it and store it.
4227 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004229 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004231 DAG.getIntPtrConstant(i));
4232 continue;
4233 }
4234
Nate Begemanb9a47b82009-02-23 08:49:38 +00004235 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004236 // source byte is not also odd, shift the extracted word left 8 bits
4237 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004238 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 DAG.getIntPtrConstant(Elt1 / 2));
4241 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004243 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004244 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4246 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004247 }
4248 // If Elt0 is defined, extract it from the appropriate source. If the
4249 // source byte is not also even, shift the extracted word right 8 bits. If
4250 // Elt1 was also defined, OR the extracted values together before
4251 // inserting them in the result.
4252 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4255 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004257 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004258 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4260 DAG.getConstant(0x00FF, MVT::i16));
4261 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004262 : InsElt0;
4263 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004265 DAG.getIntPtrConstant(i));
4266 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004268}
4269
Evan Cheng7a831ce2007-12-15 03:00:47 +00004270/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4271/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4272/// done when every pair / quad of shuffle mask elements point to elements in
4273/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004274/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4275static
Nate Begeman9008ca62009-04-27 18:41:29 +00004276SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4277 SelectionDAG &DAG,
4278 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004279 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 SDValue V1 = SVOp->getOperand(0);
4281 SDValue V2 = SVOp->getOperand(1);
4282 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004283 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004285 EVT MaskEltVT = MaskVT.getVectorElementType();
4286 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004288 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 case MVT::v4f32: NewVT = MVT::v2f64; break;
4290 case MVT::v4i32: NewVT = MVT::v2i64; break;
4291 case MVT::v8i16: NewVT = MVT::v4i32; break;
4292 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004293 }
4294
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004295 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004296 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004298 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004300 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004301 int Scale = NumElems / NewWidth;
4302 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004303 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 int StartIdx = -1;
4305 for (int j = 0; j < Scale; ++j) {
4306 int EltIdx = SVOp->getMaskElt(i+j);
4307 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004308 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004310 StartIdx = EltIdx - (EltIdx % Scale);
4311 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004312 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004313 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 if (StartIdx == -1)
4315 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004316 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004318 }
4319
Dale Johannesenace16102009-02-03 19:33:06 +00004320 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4321 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004323}
4324
Evan Chengd880b972008-05-09 21:53:03 +00004325/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004326///
Owen Andersone50ed302009-08-10 22:56:29 +00004327static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 SDValue SrcOp, SelectionDAG &DAG,
4329 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004330 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004331 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004332 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004333 LD = dyn_cast<LoadSDNode>(SrcOp);
4334 if (!LD) {
4335 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4336 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004337 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4338 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004339 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4340 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004341 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004342 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004344 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4345 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4346 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4347 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004348 SrcOp.getOperand(0)
4349 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004350 }
4351 }
4352 }
4353
Dale Johannesenace16102009-02-03 19:33:06 +00004354 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4355 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004356 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004357 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004358}
4359
Evan Chengace3c172008-07-22 21:13:36 +00004360/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4361/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004362static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004363LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4364 SDValue V1 = SVOp->getOperand(0);
4365 SDValue V2 = SVOp->getOperand(1);
4366 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004367 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004368
Evan Chengace3c172008-07-22 21:13:36 +00004369 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004370 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 SmallVector<int, 8> Mask1(4U, -1);
4372 SmallVector<int, 8> PermMask;
4373 SVOp->getMask(PermMask);
4374
Evan Chengace3c172008-07-22 21:13:36 +00004375 unsigned NumHi = 0;
4376 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004377 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 int Idx = PermMask[i];
4379 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004380 Locs[i] = std::make_pair(-1, -1);
4381 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4383 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004384 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004385 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004386 NumLo++;
4387 } else {
4388 Locs[i] = std::make_pair(1, NumHi);
4389 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004390 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004391 NumHi++;
4392 }
4393 }
4394 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004395
Evan Chengace3c172008-07-22 21:13:36 +00004396 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004397 // If no more than two elements come from either vector. This can be
4398 // implemented with two shuffles. First shuffle gather the elements.
4399 // The second shuffle, which takes the first shuffle as both of its
4400 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004402
Nate Begeman9008ca62009-04-27 18:41:29 +00004403 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004404
Evan Chengace3c172008-07-22 21:13:36 +00004405 for (unsigned i = 0; i != 4; ++i) {
4406 if (Locs[i].first == -1)
4407 continue;
4408 else {
4409 unsigned Idx = (i < 2) ? 0 : 4;
4410 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004411 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004412 }
4413 }
4414
Nate Begeman9008ca62009-04-27 18:41:29 +00004415 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004416 } else if (NumLo == 3 || NumHi == 3) {
4417 // Otherwise, we must have three elements from one vector, call it X, and
4418 // one element from the other, call it Y. First, use a shufps to build an
4419 // intermediate vector with the one element from Y and the element from X
4420 // that will be in the same half in the final destination (the indexes don't
4421 // matter). Then, use a shufps to build the final vector, taking the half
4422 // containing the element from Y from the intermediate, and the other half
4423 // from X.
4424 if (NumHi == 3) {
4425 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004427 std::swap(V1, V2);
4428 }
4429
4430 // Find the element from V2.
4431 unsigned HiIndex;
4432 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 int Val = PermMask[HiIndex];
4434 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004435 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004436 if (Val >= 4)
4437 break;
4438 }
4439
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 Mask1[0] = PermMask[HiIndex];
4441 Mask1[1] = -1;
4442 Mask1[2] = PermMask[HiIndex^1];
4443 Mask1[3] = -1;
4444 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004445
4446 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004447 Mask1[0] = PermMask[0];
4448 Mask1[1] = PermMask[1];
4449 Mask1[2] = HiIndex & 1 ? 6 : 4;
4450 Mask1[3] = HiIndex & 1 ? 4 : 6;
4451 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004452 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 Mask1[0] = HiIndex & 1 ? 2 : 0;
4454 Mask1[1] = HiIndex & 1 ? 0 : 2;
4455 Mask1[2] = PermMask[2];
4456 Mask1[3] = PermMask[3];
4457 if (Mask1[2] >= 0)
4458 Mask1[2] += 4;
4459 if (Mask1[3] >= 0)
4460 Mask1[3] += 4;
4461 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004462 }
Evan Chengace3c172008-07-22 21:13:36 +00004463 }
4464
4465 // Break it into (shuffle shuffle_hi, shuffle_lo).
4466 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004467 SmallVector<int,8> LoMask(4U, -1);
4468 SmallVector<int,8> HiMask(4U, -1);
4469
4470 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004471 unsigned MaskIdx = 0;
4472 unsigned LoIdx = 0;
4473 unsigned HiIdx = 2;
4474 for (unsigned i = 0; i != 4; ++i) {
4475 if (i == 2) {
4476 MaskPtr = &HiMask;
4477 MaskIdx = 1;
4478 LoIdx = 0;
4479 HiIdx = 2;
4480 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004481 int Idx = PermMask[i];
4482 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004483 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004484 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004485 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004486 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004487 LoIdx++;
4488 } else {
4489 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004490 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004491 HiIdx++;
4492 }
4493 }
4494
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4496 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4497 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004498 for (unsigned i = 0; i != 4; ++i) {
4499 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004501 } else {
4502 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004503 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004504 }
4505 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004507}
4508
Dan Gohman475871a2008-07-27 21:46:04 +00004509SDValue
4510X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004511 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004512 SDValue V1 = Op.getOperand(0);
4513 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004514 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004515 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004516 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004517 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004518 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4519 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004520 bool V1IsSplat = false;
4521 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004522
Nate Begeman9008ca62009-04-27 18:41:29 +00004523 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004524 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004525
Nate Begeman9008ca62009-04-27 18:41:29 +00004526 // Promote splats to v4f32.
4527 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004528 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004529 return Op;
4530 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004531 }
4532
Evan Cheng7a831ce2007-12-15 03:00:47 +00004533 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4534 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004536 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004537 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004538 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004539 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004540 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004541 // FIXME: Figure out a cleaner way to do this.
4542 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004543 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004545 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004546 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4547 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4548 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004549 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004550 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4552 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004553 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004554 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004555 }
4556 }
Eric Christopherfd179292009-08-27 18:07:15 +00004557
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 if (X86::isPSHUFDMask(SVOp))
4559 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004560
Evan Chengf26ffe92008-05-29 08:22:04 +00004561 // Check if this can be converted into a logical shift.
4562 bool isLeft = false;
4563 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004564 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004565 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004566 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004567 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004568 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004569 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004570 EVT EltVT = VT.getVectorElementType();
4571 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004572 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004573 }
Eric Christopherfd179292009-08-27 18:07:15 +00004574
Nate Begeman9008ca62009-04-27 18:41:29 +00004575 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004576 if (V1IsUndef)
4577 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004578 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004579 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004580 if (!isMMX)
4581 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004582 }
Eric Christopherfd179292009-08-27 18:07:15 +00004583
Nate Begeman9008ca62009-04-27 18:41:29 +00004584 // FIXME: fold these into legal mask.
4585 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4586 X86::isMOVSLDUPMask(SVOp) ||
4587 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004588 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004589 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004590 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004591
Nate Begeman9008ca62009-04-27 18:41:29 +00004592 if (ShouldXformToMOVHLPS(SVOp) ||
4593 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4594 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004595
Evan Chengf26ffe92008-05-29 08:22:04 +00004596 if (isShift) {
4597 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004598 EVT EltVT = VT.getVectorElementType();
4599 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004600 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004601 }
Eric Christopherfd179292009-08-27 18:07:15 +00004602
Evan Cheng9eca5e82006-10-25 21:49:50 +00004603 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004604 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4605 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004606 V1IsSplat = isSplatVector(V1.getNode());
4607 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004608
Chris Lattner8a594482007-11-25 00:24:49 +00004609 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004610 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004611 Op = CommuteVectorShuffle(SVOp, DAG);
4612 SVOp = cast<ShuffleVectorSDNode>(Op);
4613 V1 = SVOp->getOperand(0);
4614 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004615 std::swap(V1IsSplat, V2IsSplat);
4616 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004617 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004618 }
4619
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4621 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004622 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 return V1;
4624 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4625 // the instruction selector will not match, so get a canonical MOVL with
4626 // swapped operands to undo the commute.
4627 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004628 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004629
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4631 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4632 X86::isUNPCKLMask(SVOp) ||
4633 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004634 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004635
Evan Cheng9bbbb982006-10-25 20:48:19 +00004636 if (V2IsSplat) {
4637 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004638 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004639 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 SDValue NewMask = NormalizeMask(SVOp, DAG);
4641 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4642 if (NSVOp != SVOp) {
4643 if (X86::isUNPCKLMask(NSVOp, true)) {
4644 return NewMask;
4645 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4646 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004647 }
4648 }
4649 }
4650
Evan Cheng9eca5e82006-10-25 21:49:50 +00004651 if (Commuted) {
4652 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 // FIXME: this seems wrong.
4654 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4655 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4656 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4657 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4658 X86::isUNPCKLMask(NewSVOp) ||
4659 X86::isUNPCKHMask(NewSVOp))
4660 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004661 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004662
Nate Begemanb9a47b82009-02-23 08:49:38 +00004663 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004664
4665 // Normalize the node to match x86 shuffle ops if needed
4666 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4667 return CommuteVectorShuffle(SVOp, DAG);
4668
4669 // Check for legal shuffle and return?
4670 SmallVector<int, 16> PermMask;
4671 SVOp->getMask(PermMask);
4672 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004673 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004674
Evan Cheng14b32e12007-12-11 01:46:18 +00004675 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004677 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004678 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004679 return NewOp;
4680 }
4681
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004683 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004684 if (NewOp.getNode())
4685 return NewOp;
4686 }
Eric Christopherfd179292009-08-27 18:07:15 +00004687
Evan Chengace3c172008-07-22 21:13:36 +00004688 // Handle all 4 wide cases with a number of shuffles except for MMX.
4689 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004690 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004691
Dan Gohman475871a2008-07-27 21:46:04 +00004692 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004693}
4694
Dan Gohman475871a2008-07-27 21:46:04 +00004695SDValue
4696X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004697 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004698 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004699 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004700 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004701 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004702 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004704 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004705 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004706 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004707 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4708 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4709 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4711 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004712 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004714 Op.getOperand(0)),
4715 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004717 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004719 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004720 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004722 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4723 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004724 // result has a single use which is a store or a bitcast to i32. And in
4725 // the case of a store, it's not worth it if the index is a constant 0,
4726 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004727 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004728 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004729 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004730 if ((User->getOpcode() != ISD::STORE ||
4731 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4732 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004733 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004735 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4737 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004738 Op.getOperand(0)),
4739 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4741 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004742 // ExtractPS works with constant index.
4743 if (isa<ConstantSDNode>(Op.getOperand(1)))
4744 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004745 }
Dan Gohman475871a2008-07-27 21:46:04 +00004746 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004747}
4748
4749
Dan Gohman475871a2008-07-27 21:46:04 +00004750SDValue
4751X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004752 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004753 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004754
Evan Cheng62a3f152008-03-24 21:52:23 +00004755 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004756 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004757 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004758 return Res;
4759 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004760
Owen Andersone50ed302009-08-10 22:56:29 +00004761 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004762 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004763 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004764 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004765 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004766 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004767 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004768 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4769 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004770 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004771 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004772 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004773 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004774 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004775 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004776 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004777 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004778 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004779 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004780 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004781 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004782 if (Idx == 0)
4783 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004784
Evan Cheng0db9fe62006-04-25 20:13:52 +00004785 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004786 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004787 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004788 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004789 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004790 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004791 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004792 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004793 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4794 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4795 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004796 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004797 if (Idx == 0)
4798 return Op;
4799
4800 // UNPCKHPD the element to the lowest double word, then movsd.
4801 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4802 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004803 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004804 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004805 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004806 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004807 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004808 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004809 }
4810
Dan Gohman475871a2008-07-27 21:46:04 +00004811 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004812}
4813
Dan Gohman475871a2008-07-27 21:46:04 +00004814SDValue
4815X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004816 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004817 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004818 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004819
Dan Gohman475871a2008-07-27 21:46:04 +00004820 SDValue N0 = Op.getOperand(0);
4821 SDValue N1 = Op.getOperand(1);
4822 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004823
Dan Gohman8a55ce42009-09-23 21:02:20 +00004824 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004825 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004826 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4827 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004828 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4829 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 if (N1.getValueType() != MVT::i32)
4831 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4832 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004833 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004834 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004835 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004836 // Bits [7:6] of the constant are the source select. This will always be
4837 // zero here. The DAG Combiner may combine an extract_elt index into these
4838 // bits. For example (insert (extract, 3), 2) could be matched by putting
4839 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004840 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004841 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004842 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004843 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004844 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004845 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004846 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004847 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004848 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004849 // PINSR* works with constant index.
4850 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004851 }
Dan Gohman475871a2008-07-27 21:46:04 +00004852 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004853}
4854
Dan Gohman475871a2008-07-27 21:46:04 +00004855SDValue
4856X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004857 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004858 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004859
4860 if (Subtarget->hasSSE41())
4861 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4862
Dan Gohman8a55ce42009-09-23 21:02:20 +00004863 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004864 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004865
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004866 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004867 SDValue N0 = Op.getOperand(0);
4868 SDValue N1 = Op.getOperand(1);
4869 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004870
Dan Gohman8a55ce42009-09-23 21:02:20 +00004871 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004872 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4873 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004874 if (N1.getValueType() != MVT::i32)
4875 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4876 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004877 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004878 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004879 }
Dan Gohman475871a2008-07-27 21:46:04 +00004880 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004881}
4882
Dan Gohman475871a2008-07-27 21:46:04 +00004883SDValue
4884X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004885 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004886 if (Op.getValueType() == MVT::v2f32)
4887 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4888 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4889 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004890 Op.getOperand(0))));
4891
Owen Anderson825b72b2009-08-11 20:47:22 +00004892 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4893 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004894
Owen Anderson825b72b2009-08-11 20:47:22 +00004895 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4896 EVT VT = MVT::v2i32;
4897 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004898 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004899 case MVT::v16i8:
4900 case MVT::v8i16:
4901 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004902 break;
4903 }
Dale Johannesenace16102009-02-03 19:33:06 +00004904 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4905 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004906}
4907
Bill Wendling056292f2008-09-16 21:48:12 +00004908// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4909// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4910// one of the above mentioned nodes. It has to be wrapped because otherwise
4911// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4912// be used to form addressing mode. These wrapped nodes will be selected
4913// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004914SDValue
4915X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004916 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004917
Chris Lattner41621a22009-06-26 19:22:52 +00004918 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4919 // global base reg.
4920 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004921 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004922 CodeModel::Model M = getTargetMachine().getCodeModel();
4923
Chris Lattner4f066492009-07-11 20:29:19 +00004924 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004925 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004926 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004927 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004928 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004929 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004930 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004931
Evan Cheng1606e8e2009-03-13 07:51:59 +00004932 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004933 CP->getAlignment(),
4934 CP->getOffset(), OpFlag);
4935 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004936 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004937 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004938 if (OpFlag) {
4939 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004940 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004941 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004942 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004943 }
4944
4945 return Result;
4946}
4947
Chris Lattner18c59872009-06-27 04:16:01 +00004948SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4949 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004950
Chris Lattner18c59872009-06-27 04:16:01 +00004951 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4952 // global base reg.
4953 unsigned char OpFlag = 0;
4954 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004955 CodeModel::Model M = getTargetMachine().getCodeModel();
4956
Chris Lattner4f066492009-07-11 20:29:19 +00004957 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004958 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004959 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004960 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004961 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004962 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004963 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004964
Chris Lattner18c59872009-06-27 04:16:01 +00004965 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4966 OpFlag);
4967 DebugLoc DL = JT->getDebugLoc();
4968 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004969
Chris Lattner18c59872009-06-27 04:16:01 +00004970 // With PIC, the address is actually $g + Offset.
4971 if (OpFlag) {
4972 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4973 DAG.getNode(X86ISD::GlobalBaseReg,
4974 DebugLoc::getUnknownLoc(), getPointerTy()),
4975 Result);
4976 }
Eric Christopherfd179292009-08-27 18:07:15 +00004977
Chris Lattner18c59872009-06-27 04:16:01 +00004978 return Result;
4979}
4980
4981SDValue
4982X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4983 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004984
Chris Lattner18c59872009-06-27 04:16:01 +00004985 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4986 // global base reg.
4987 unsigned char OpFlag = 0;
4988 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004989 CodeModel::Model M = getTargetMachine().getCodeModel();
4990
Chris Lattner4f066492009-07-11 20:29:19 +00004991 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004992 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004993 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004994 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004995 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004996 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004997 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004998
Chris Lattner18c59872009-06-27 04:16:01 +00004999 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005000
Chris Lattner18c59872009-06-27 04:16:01 +00005001 DebugLoc DL = Op.getDebugLoc();
5002 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005003
5004
Chris Lattner18c59872009-06-27 04:16:01 +00005005 // With PIC, the address is actually $g + Offset.
5006 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005007 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005008 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5009 DAG.getNode(X86ISD::GlobalBaseReg,
5010 DebugLoc::getUnknownLoc(),
5011 getPointerTy()),
5012 Result);
5013 }
Eric Christopherfd179292009-08-27 18:07:15 +00005014
Chris Lattner18c59872009-06-27 04:16:01 +00005015 return Result;
5016}
5017
Dan Gohman475871a2008-07-27 21:46:04 +00005018SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005019X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005020 // Create the TargetBlockAddressAddress node.
5021 unsigned char OpFlags =
5022 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005023 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005024 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5025 DebugLoc dl = Op.getDebugLoc();
5026 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5027 /*isTarget=*/true, OpFlags);
5028
Dan Gohmanf705adb2009-10-30 01:28:02 +00005029 if (Subtarget->isPICStyleRIPRel() &&
5030 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005031 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5032 else
5033 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005034
Dan Gohman29cbade2009-11-20 23:18:13 +00005035 // With PIC, the address is actually $g + Offset.
5036 if (isGlobalRelativeToPICBase(OpFlags)) {
5037 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5038 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5039 Result);
5040 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005041
5042 return Result;
5043}
5044
5045SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005046X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005047 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005048 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005049 // Create the TargetGlobalAddress node, folding in the constant
5050 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005051 unsigned char OpFlags =
5052 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005053 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005054 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005055 if (OpFlags == X86II::MO_NO_FLAG &&
5056 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005057 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005058 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005059 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005060 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005061 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005062 }
Eric Christopherfd179292009-08-27 18:07:15 +00005063
Chris Lattner4f066492009-07-11 20:29:19 +00005064 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005065 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005066 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5067 else
5068 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005069
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005070 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005071 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005072 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5073 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005074 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005076
Chris Lattner36c25012009-07-10 07:34:39 +00005077 // For globals that require a load from a stub to get the address, emit the
5078 // load.
5079 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005080 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005081 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005082
Dan Gohman6520e202008-10-18 02:06:02 +00005083 // If there was a non-zero offset that we didn't fold, create an explicit
5084 // addition for it.
5085 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005086 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005087 DAG.getConstant(Offset, getPointerTy()));
5088
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089 return Result;
5090}
5091
Evan Chengda43bcf2008-09-24 00:05:32 +00005092SDValue
5093X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5094 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005095 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005096 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005097}
5098
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005099static SDValue
5100GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005101 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005102 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005103 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005105 DebugLoc dl = GA->getDebugLoc();
5106 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5107 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005108 GA->getOffset(),
5109 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005110 if (InFlag) {
5111 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005112 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005113 } else {
5114 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005115 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005116 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005117
5118 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5119 MFI->setHasCalls(true);
5120
Rafael Espindola15f1b662009-04-24 12:59:40 +00005121 SDValue Flag = Chain.getValue(1);
5122 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005123}
5124
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005125// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005126static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005127LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005128 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005129 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005130 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5131 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005132 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005133 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005134 PtrVT), InFlag);
5135 InFlag = Chain.getValue(1);
5136
Chris Lattnerb903bed2009-06-26 21:20:29 +00005137 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005138}
5139
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005140// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005141static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005142LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005143 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005144 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5145 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005146}
5147
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005148// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5149// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005150static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005151 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005152 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005153 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005154 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005155 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5156 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005157 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005158 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005159
5160 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5161 NULL, 0);
5162
Chris Lattnerb903bed2009-06-26 21:20:29 +00005163 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005164 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5165 // initialexec.
5166 unsigned WrapperKind = X86ISD::Wrapper;
5167 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005168 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005169 } else if (is64Bit) {
5170 assert(model == TLSModel::InitialExec);
5171 OperandFlags = X86II::MO_GOTTPOFF;
5172 WrapperKind = X86ISD::WrapperRIP;
5173 } else {
5174 assert(model == TLSModel::InitialExec);
5175 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005176 }
Eric Christopherfd179292009-08-27 18:07:15 +00005177
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005178 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5179 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005180 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005181 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005182 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005183
Rafael Espindola9a580232009-02-27 13:37:18 +00005184 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005185 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005186 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005187
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005188 // The address of the thread local variable is the add of the thread
5189 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005190 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005191}
5192
Dan Gohman475871a2008-07-27 21:46:04 +00005193SDValue
5194X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005195 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005196 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005197 assert(Subtarget->isTargetELF() &&
5198 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005199 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005200 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005201
Chris Lattnerb903bed2009-06-26 21:20:29 +00005202 // If GV is an alias then use the aliasee for determining
5203 // thread-localness.
5204 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5205 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005206
Chris Lattnerb903bed2009-06-26 21:20:29 +00005207 TLSModel::Model model = getTLSModel(GV,
5208 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005209
Chris Lattnerb903bed2009-06-26 21:20:29 +00005210 switch (model) {
5211 case TLSModel::GeneralDynamic:
5212 case TLSModel::LocalDynamic: // not implemented
5213 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005214 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005215 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005216
Chris Lattnerb903bed2009-06-26 21:20:29 +00005217 case TLSModel::InitialExec:
5218 case TLSModel::LocalExec:
5219 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5220 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005221 }
Eric Christopherfd179292009-08-27 18:07:15 +00005222
Torok Edwinc23197a2009-07-14 16:55:14 +00005223 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005224 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005225}
5226
Evan Cheng0db9fe62006-04-25 20:13:52 +00005227
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005228/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005229/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005230SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005231 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005232 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005233 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005234 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005235 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005236 SDValue ShOpLo = Op.getOperand(0);
5237 SDValue ShOpHi = Op.getOperand(1);
5238 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005239 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005240 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005241 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005242
Dan Gohman475871a2008-07-27 21:46:04 +00005243 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005244 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005245 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5246 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005247 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005248 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5249 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005250 }
Evan Chenge3413162006-01-09 18:33:28 +00005251
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5253 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005254 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005256
Dan Gohman475871a2008-07-27 21:46:04 +00005257 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005259 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5260 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005261
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005262 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005263 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5264 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005265 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005266 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5267 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005268 }
5269
Dan Gohman475871a2008-07-27 21:46:04 +00005270 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005271 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272}
Evan Chenga3195e82006-01-12 22:54:21 +00005273
Dan Gohman475871a2008-07-27 21:46:04 +00005274SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005275 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005276
5277 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005278 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005279 return Op;
5280 }
5281 return SDValue();
5282 }
5283
Owen Anderson825b72b2009-08-11 20:47:22 +00005284 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005285 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005286
Eli Friedman36df4992009-05-27 00:47:34 +00005287 // These are really Legal; return the operand so the caller accepts it as
5288 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005290 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005292 Subtarget->is64Bit()) {
5293 return Op;
5294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005295
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005296 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005297 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005299 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005300 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005301 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005302 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005303 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005304 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5305}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005306
Owen Andersone50ed302009-08-10 22:56:29 +00005307SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005308 SDValue StackSlot,
5309 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005310 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005311 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005312 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005313 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005314 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005315 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005316 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005317 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005318 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005319 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005320 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005322 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005323 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005324 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005325
5326 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5327 // shouldn't be necessary except that RFP cannot be live across
5328 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005329 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005330 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005331 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005332 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005333 SDValue Ops[] = {
5334 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5335 };
5336 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005337 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005338 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005339 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005340
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341 return Result;
5342}
5343
Bill Wendling8b8a6362009-01-17 03:56:04 +00005344// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5345SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5346 // This algorithm is not obvious. Here it is in C code, more or less:
5347 /*
5348 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5349 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5350 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005351
Bill Wendling8b8a6362009-01-17 03:56:04 +00005352 // Copy ints to xmm registers.
5353 __m128i xh = _mm_cvtsi32_si128( hi );
5354 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005355
Bill Wendling8b8a6362009-01-17 03:56:04 +00005356 // Combine into low half of a single xmm register.
5357 __m128i x = _mm_unpacklo_epi32( xh, xl );
5358 __m128d d;
5359 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005360
Bill Wendling8b8a6362009-01-17 03:56:04 +00005361 // Merge in appropriate exponents to give the integer bits the right
5362 // magnitude.
5363 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005364
Bill Wendling8b8a6362009-01-17 03:56:04 +00005365 // Subtract away the biases to deal with the IEEE-754 double precision
5366 // implicit 1.
5367 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005368
Bill Wendling8b8a6362009-01-17 03:56:04 +00005369 // All conversions up to here are exact. The correctly rounded result is
5370 // calculated using the current rounding mode using the following
5371 // horizontal add.
5372 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5373 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5374 // store doesn't really need to be here (except
5375 // maybe to zero the other double)
5376 return sd;
5377 }
5378 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005379
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005380 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005381 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005382
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005383 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005384 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005385 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5386 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5387 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5388 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005389 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005390 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005391
Bill Wendling8b8a6362009-01-17 03:56:04 +00005392 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005393 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005394 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005395 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005396 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005397 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005398 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005399
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5401 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005402 Op.getOperand(0),
5403 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005404 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5405 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005406 Op.getOperand(0),
5407 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5409 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005410 PseudoSourceValue::getConstantPool(), 0,
5411 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5413 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5414 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005415 PseudoSourceValue::getConstantPool(), 0,
5416 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005417 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005418
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005419 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005420 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005421 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5422 DAG.getUNDEF(MVT::v2f64), ShufMask);
5423 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5424 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005425 DAG.getIntPtrConstant(0));
5426}
5427
Bill Wendling8b8a6362009-01-17 03:56:04 +00005428// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5429SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005430 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005431 // FP constant to bias correct the final result.
5432 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005434
5435 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5437 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005438 Op.getOperand(0),
5439 DAG.getIntPtrConstant(0)));
5440
Owen Anderson825b72b2009-08-11 20:47:22 +00005441 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5442 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005443 DAG.getIntPtrConstant(0));
5444
5445 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5447 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005448 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 MVT::v2f64, Load)),
5450 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005451 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 MVT::v2f64, Bias)));
5453 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5454 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005455 DAG.getIntPtrConstant(0));
5456
5457 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005459
5460 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005461 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005462
Owen Anderson825b72b2009-08-11 20:47:22 +00005463 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005464 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005465 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005466 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005467 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005468 }
5469
5470 // Handle final rounding.
5471 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005472}
5473
5474SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005475 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005476 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005477
Evan Chenga06ec9e2009-01-19 08:08:22 +00005478 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5479 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5480 // the optimization here.
5481 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005482 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005483
Owen Andersone50ed302009-08-10 22:56:29 +00005484 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005486 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005487 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005488 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005489
Bill Wendling8b8a6362009-01-17 03:56:04 +00005490 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005492 return LowerUINT_TO_FP_i32(Op, DAG);
5493 }
5494
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005496
5497 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005498 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005499 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5500 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5501 getPointerTy(), StackSlot, WordOff);
5502 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5503 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005504 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005505 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005507}
5508
Dan Gohman475871a2008-07-27 21:46:04 +00005509std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005510FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005511 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005512
Owen Andersone50ed302009-08-10 22:56:29 +00005513 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005514
5515 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5517 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005518 }
5519
Owen Anderson825b72b2009-08-11 20:47:22 +00005520 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5521 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005522 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005523
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005524 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005525 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005526 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005527 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005528 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005530 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005531 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005532
Evan Cheng87c89352007-10-15 20:11:21 +00005533 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5534 // stack slot.
5535 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005536 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005537 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005538 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005539
Evan Cheng0db9fe62006-04-25 20:13:52 +00005540 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005542 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005543 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5544 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5545 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005546 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005547
Dan Gohman475871a2008-07-27 21:46:04 +00005548 SDValue Chain = DAG.getEntryNode();
5549 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005550 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005552 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005553 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005554 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005555 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005556 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5557 };
Dale Johannesenace16102009-02-03 19:33:06 +00005558 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005559 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005560 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005561 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5562 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005563
Evan Cheng0db9fe62006-04-25 20:13:52 +00005564 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005565 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005567
Chris Lattner27a6c732007-11-24 07:07:01 +00005568 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005569}
5570
Dan Gohman475871a2008-07-27 21:46:04 +00005571SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005572 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 if (Op.getValueType() == MVT::v2i32 &&
5574 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005575 return Op;
5576 }
5577 return SDValue();
5578 }
5579
Eli Friedman948e95a2009-05-23 09:59:16 +00005580 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005581 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005582 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5583 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005584
Chris Lattner27a6c732007-11-24 07:07:01 +00005585 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005586 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005587 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005588}
5589
Eli Friedman948e95a2009-05-23 09:59:16 +00005590SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5591 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5592 SDValue FIST = Vals.first, StackSlot = Vals.second;
5593 assert(FIST.getNode() && "Unexpected failure");
5594
5595 // Load the result.
5596 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5597 FIST, StackSlot, NULL, 0);
5598}
5599
Dan Gohman475871a2008-07-27 21:46:04 +00005600SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005601 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005602 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005603 EVT VT = Op.getValueType();
5604 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005605 if (VT.isVector())
5606 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005607 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005609 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005610 CV.push_back(C);
5611 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005612 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005613 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005614 CV.push_back(C);
5615 CV.push_back(C);
5616 CV.push_back(C);
5617 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005618 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005619 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005620 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005621 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005622 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005623 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005624 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005625}
5626
Dan Gohman475871a2008-07-27 21:46:04 +00005627SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005628 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005629 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005630 EVT VT = Op.getValueType();
5631 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005632 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005633 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005634 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005636 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005637 CV.push_back(C);
5638 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005639 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005640 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005641 CV.push_back(C);
5642 CV.push_back(C);
5643 CV.push_back(C);
5644 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005645 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005646 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005647 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005648 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005649 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005650 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005651 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005652 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5654 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005655 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005657 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005658 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005659 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005660}
5661
Dan Gohman475871a2008-07-27 21:46:04 +00005662SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005663 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005664 SDValue Op0 = Op.getOperand(0);
5665 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005666 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005667 EVT VT = Op.getValueType();
5668 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005669
5670 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005671 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005672 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005673 SrcVT = VT;
5674 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005675 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005676 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005677 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005678 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005679 }
5680
5681 // At this point the operands and the result should have the same
5682 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005683
Evan Cheng68c47cb2007-01-05 07:55:56 +00005684 // First get the sign bit of second operand.
5685 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005687 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5688 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005689 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005690 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5691 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5692 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5693 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005694 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005695 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005696 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005697 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005698 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005699 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005700 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005701
5702 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005703 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 // Op0 is MVT::f32, Op1 is MVT::f64.
5705 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5706 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5707 DAG.getConstant(32, MVT::i32));
5708 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5709 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005710 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005711 }
5712
Evan Cheng73d6cf12007-01-05 21:37:56 +00005713 // Clear first operand sign bit.
5714 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005715 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005716 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5717 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005718 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005719 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5720 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5721 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5722 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005723 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005724 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005725 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005726 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005727 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005728 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005729 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005730
5731 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005732 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005733}
5734
Dan Gohman076aee32009-03-04 19:44:21 +00005735/// Emit nodes that will be selected as "test Op0,Op0", or something
5736/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005737SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5738 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005739 DebugLoc dl = Op.getDebugLoc();
5740
Dan Gohman31125812009-03-07 01:58:32 +00005741 // CF and OF aren't always set the way we want. Determine which
5742 // of these we need.
5743 bool NeedCF = false;
5744 bool NeedOF = false;
5745 switch (X86CC) {
5746 case X86::COND_A: case X86::COND_AE:
5747 case X86::COND_B: case X86::COND_BE:
5748 NeedCF = true;
5749 break;
5750 case X86::COND_G: case X86::COND_GE:
5751 case X86::COND_L: case X86::COND_LE:
5752 case X86::COND_O: case X86::COND_NO:
5753 NeedOF = true;
5754 break;
5755 default: break;
5756 }
5757
Dan Gohman076aee32009-03-04 19:44:21 +00005758 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005759 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5760 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5761 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005762 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005763 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005764 switch (Op.getNode()->getOpcode()) {
5765 case ISD::ADD:
5766 // Due to an isel shortcoming, be conservative if this add is likely to
5767 // be selected as part of a load-modify-store instruction. When the root
5768 // node in a match is a store, isel doesn't know how to remap non-chain
5769 // non-flag uses of other nodes in the match, such as the ADD in this
5770 // case. This leads to the ADD being left around and reselected, with
5771 // the result being two adds in the output.
5772 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5773 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5774 if (UI->getOpcode() == ISD::STORE)
5775 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005776 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005777 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5778 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005779 if (C->getAPIntValue() == 1) {
5780 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005781 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005782 break;
5783 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005784 // An add of negative one (subtract of one) will be selected as a DEC.
5785 if (C->getAPIntValue().isAllOnesValue()) {
5786 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005787 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005788 break;
5789 }
5790 }
Dan Gohman076aee32009-03-04 19:44:21 +00005791 // Otherwise use a regular EFLAGS-setting add.
5792 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005793 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005794 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005795 case ISD::AND: {
5796 // If the primary and result isn't used, don't bother using X86ISD::AND,
5797 // because a TEST instruction will be better.
5798 bool NonFlagUse = false;
5799 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005800 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5801 SDNode *User = *UI;
5802 unsigned UOpNo = UI.getOperandNo();
5803 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5804 // Look pass truncate.
5805 UOpNo = User->use_begin().getOperandNo();
5806 User = *User->use_begin();
5807 }
5808 if (User->getOpcode() != ISD::BRCOND &&
5809 User->getOpcode() != ISD::SETCC &&
5810 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005811 NonFlagUse = true;
5812 break;
5813 }
Evan Cheng17751da2010-01-07 00:54:06 +00005814 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005815 if (!NonFlagUse)
5816 break;
5817 }
5818 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005819 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005820 case ISD::OR:
5821 case ISD::XOR:
5822 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005823 // likely to be selected as part of a load-modify-store instruction.
5824 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5825 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5826 if (UI->getOpcode() == ISD::STORE)
5827 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005828 // Otherwise use a regular EFLAGS-setting instruction.
5829 switch (Op.getNode()->getOpcode()) {
5830 case ISD::SUB: Opcode = X86ISD::SUB; break;
5831 case ISD::OR: Opcode = X86ISD::OR; break;
5832 case ISD::XOR: Opcode = X86ISD::XOR; break;
5833 case ISD::AND: Opcode = X86ISD::AND; break;
5834 default: llvm_unreachable("unexpected operator!");
5835 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005836 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005837 break;
5838 case X86ISD::ADD:
5839 case X86ISD::SUB:
5840 case X86ISD::INC:
5841 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005842 case X86ISD::OR:
5843 case X86ISD::XOR:
5844 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005845 return SDValue(Op.getNode(), 1);
5846 default:
5847 default_case:
5848 break;
5849 }
5850 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005852 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005853 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005854 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005855 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005856 DAG.ReplaceAllUsesWith(Op, New);
5857 return SDValue(New.getNode(), 1);
5858 }
5859 }
5860
5861 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005863 DAG.getConstant(0, Op.getValueType()));
5864}
5865
5866/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5867/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005868SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5869 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005870 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5871 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005872 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005873
5874 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005876}
5877
Evan Chengd40d03e2010-01-06 19:38:29 +00005878/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5879/// if it's possible.
5880static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005881 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005882 SDValue LHS, RHS;
5883 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5884 if (ConstantSDNode *Op010C =
5885 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5886 if (Op010C->getZExtValue() == 1) {
5887 LHS = Op0.getOperand(0);
5888 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005889 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005890 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5891 if (ConstantSDNode *Op000C =
5892 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5893 if (Op000C->getZExtValue() == 1) {
5894 LHS = Op0.getOperand(1);
5895 RHS = Op0.getOperand(0).getOperand(1);
5896 }
5897 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5898 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5899 SDValue AndLHS = Op0.getOperand(0);
5900 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5901 LHS = AndLHS.getOperand(0);
5902 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005903 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005904 }
Evan Cheng0488db92007-09-25 01:57:46 +00005905
Evan Chengd40d03e2010-01-06 19:38:29 +00005906 if (LHS.getNode()) {
5907 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5908 // instruction. Since the shift amount is in-range-or-undefined, we know
5909 // that doing a bittest on the i16 value is ok. We extend to i32 because
5910 // the encoding for the i16 version is larger than the i32 version.
5911 if (LHS.getValueType() == MVT::i8)
5912 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005913
Evan Chengd40d03e2010-01-06 19:38:29 +00005914 // If the operand types disagree, extend the shift amount to match. Since
5915 // BT ignores high bits (like shifts) we can use anyextend.
5916 if (LHS.getValueType() != RHS.getValueType())
5917 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005918
Evan Chengd40d03e2010-01-06 19:38:29 +00005919 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5920 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5921 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5922 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005923 }
5924
Evan Cheng54de3ea2010-01-05 06:52:31 +00005925 return SDValue();
5926}
5927
5928SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5929 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5930 SDValue Op0 = Op.getOperand(0);
5931 SDValue Op1 = Op.getOperand(1);
5932 DebugLoc dl = Op.getDebugLoc();
5933 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5934
5935 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005936 // Lower (X & (1 << N)) == 0 to BT(X, N).
5937 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5938 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5939 if (Op0.getOpcode() == ISD::AND &&
5940 Op0.hasOneUse() &&
5941 Op1.getOpcode() == ISD::Constant &&
5942 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5943 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5944 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5945 if (NewSetCC.getNode())
5946 return NewSetCC;
5947 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005948
Chris Lattnere55484e2008-12-25 05:34:37 +00005949 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5950 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005951 if (X86CC == X86::COND_INVALID)
5952 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005953
Dan Gohman31125812009-03-07 01:58:32 +00005954 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005955
5956 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005957 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005958 return DAG.getNode(ISD::AND, dl, MVT::i8,
5959 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5960 DAG.getConstant(X86CC, MVT::i8), Cond),
5961 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005962
Owen Anderson825b72b2009-08-11 20:47:22 +00005963 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5964 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005965}
5966
Dan Gohman475871a2008-07-27 21:46:04 +00005967SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5968 SDValue Cond;
5969 SDValue Op0 = Op.getOperand(0);
5970 SDValue Op1 = Op.getOperand(1);
5971 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005972 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005973 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5974 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005975 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005976
5977 if (isFP) {
5978 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005979 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005980 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5981 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005982 bool Swap = false;
5983
5984 switch (SetCCOpcode) {
5985 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005986 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005987 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005988 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005989 case ISD::SETGT: Swap = true; // Fallthrough
5990 case ISD::SETLT:
5991 case ISD::SETOLT: SSECC = 1; break;
5992 case ISD::SETOGE:
5993 case ISD::SETGE: Swap = true; // Fallthrough
5994 case ISD::SETLE:
5995 case ISD::SETOLE: SSECC = 2; break;
5996 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005997 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005998 case ISD::SETNE: SSECC = 4; break;
5999 case ISD::SETULE: Swap = true;
6000 case ISD::SETUGE: SSECC = 5; break;
6001 case ISD::SETULT: Swap = true;
6002 case ISD::SETUGT: SSECC = 6; break;
6003 case ISD::SETO: SSECC = 7; break;
6004 }
6005 if (Swap)
6006 std::swap(Op0, Op1);
6007
Nate Begemanfb8ead02008-07-25 19:05:58 +00006008 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006009 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006010 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006011 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006012 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6013 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006014 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006015 }
6016 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006017 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006018 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6019 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006020 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006021 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006022 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006023 }
6024 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006025 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006026 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006027
Nate Begeman30a0de92008-07-17 16:51:19 +00006028 // We are handling one of the integer comparisons here. Since SSE only has
6029 // GT and EQ comparisons for integer, swapping operands and multiple
6030 // operations may be required for some comparisons.
6031 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6032 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006033
Owen Anderson825b72b2009-08-11 20:47:22 +00006034 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006035 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006036 case MVT::v8i8:
6037 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6038 case MVT::v4i16:
6039 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6040 case MVT::v2i32:
6041 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6042 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006043 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006044
Nate Begeman30a0de92008-07-17 16:51:19 +00006045 switch (SetCCOpcode) {
6046 default: break;
6047 case ISD::SETNE: Invert = true;
6048 case ISD::SETEQ: Opc = EQOpc; break;
6049 case ISD::SETLT: Swap = true;
6050 case ISD::SETGT: Opc = GTOpc; break;
6051 case ISD::SETGE: Swap = true;
6052 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6053 case ISD::SETULT: Swap = true;
6054 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6055 case ISD::SETUGE: Swap = true;
6056 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6057 }
6058 if (Swap)
6059 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006060
Nate Begeman30a0de92008-07-17 16:51:19 +00006061 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6062 // bits of the inputs before performing those operations.
6063 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006064 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006065 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6066 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006067 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006068 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6069 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006070 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6071 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006072 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006073
Dale Johannesenace16102009-02-03 19:33:06 +00006074 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006075
6076 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006077 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006078 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006079
Nate Begeman30a0de92008-07-17 16:51:19 +00006080 return Result;
6081}
Evan Cheng0488db92007-09-25 01:57:46 +00006082
Evan Cheng370e5342008-12-03 08:38:43 +00006083// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006084static bool isX86LogicalCmp(SDValue Op) {
6085 unsigned Opc = Op.getNode()->getOpcode();
6086 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6087 return true;
6088 if (Op.getResNo() == 1 &&
6089 (Opc == X86ISD::ADD ||
6090 Opc == X86ISD::SUB ||
6091 Opc == X86ISD::SMUL ||
6092 Opc == X86ISD::UMUL ||
6093 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006094 Opc == X86ISD::DEC ||
6095 Opc == X86ISD::OR ||
6096 Opc == X86ISD::XOR ||
6097 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006098 return true;
6099
6100 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006101}
6102
Dan Gohman475871a2008-07-27 21:46:04 +00006103SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006104 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006105 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006106 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006107 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006108
Dan Gohman1a492952009-10-20 16:22:37 +00006109 if (Cond.getOpcode() == ISD::SETCC) {
6110 SDValue NewCond = LowerSETCC(Cond, DAG);
6111 if (NewCond.getNode())
6112 Cond = NewCond;
6113 }
Evan Cheng734503b2006-09-11 02:19:56 +00006114
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006115 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6116 SDValue Op1 = Op.getOperand(1);
6117 SDValue Op2 = Op.getOperand(2);
6118 if (Cond.getOpcode() == X86ISD::SETCC &&
6119 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6120 SDValue Cmp = Cond.getOperand(1);
6121 if (Cmp.getOpcode() == X86ISD::CMP) {
6122 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6123 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6124 ConstantSDNode *RHSC =
6125 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6126 if (N1C && N1C->isAllOnesValue() &&
6127 N2C && N2C->isNullValue() &&
6128 RHSC && RHSC->isNullValue()) {
6129 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006130 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006131 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6132 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6133 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6134 }
6135 }
6136 }
6137
Evan Chengad9c0a32009-12-15 00:53:42 +00006138 // Look pass (and (setcc_carry (cmp ...)), 1).
6139 if (Cond.getOpcode() == ISD::AND &&
6140 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6141 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6142 if (C && C->getAPIntValue() == 1)
6143 Cond = Cond.getOperand(0);
6144 }
6145
Evan Cheng3f41d662007-10-08 22:16:29 +00006146 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6147 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006148 if (Cond.getOpcode() == X86ISD::SETCC ||
6149 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006150 CC = Cond.getOperand(0);
6151
Dan Gohman475871a2008-07-27 21:46:04 +00006152 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006153 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006154 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006155
Evan Cheng3f41d662007-10-08 22:16:29 +00006156 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006157 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006158 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006159 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006160
Chris Lattnerd1980a52009-03-12 06:52:53 +00006161 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6162 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006163 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006164 addTest = false;
6165 }
6166 }
6167
6168 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006169 // Look pass the truncate.
6170 if (Cond.getOpcode() == ISD::TRUNCATE)
6171 Cond = Cond.getOperand(0);
6172
6173 // We know the result of AND is compared against zero. Try to match
6174 // it to BT.
6175 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6176 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6177 if (NewSetCC.getNode()) {
6178 CC = NewSetCC.getOperand(0);
6179 Cond = NewSetCC.getOperand(1);
6180 addTest = false;
6181 }
6182 }
6183 }
6184
6185 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006186 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006187 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006188 }
6189
Evan Cheng0488db92007-09-25 01:57:46 +00006190 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6191 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006192 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6193 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006194 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006195}
6196
Evan Cheng370e5342008-12-03 08:38:43 +00006197// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6198// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6199// from the AND / OR.
6200static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6201 Opc = Op.getOpcode();
6202 if (Opc != ISD::OR && Opc != ISD::AND)
6203 return false;
6204 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6205 Op.getOperand(0).hasOneUse() &&
6206 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6207 Op.getOperand(1).hasOneUse());
6208}
6209
Evan Cheng961d6d42009-02-02 08:19:07 +00006210// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6211// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006212static bool isXor1OfSetCC(SDValue Op) {
6213 if (Op.getOpcode() != ISD::XOR)
6214 return false;
6215 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6216 if (N1C && N1C->getAPIntValue() == 1) {
6217 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6218 Op.getOperand(0).hasOneUse();
6219 }
6220 return false;
6221}
6222
Dan Gohman475871a2008-07-27 21:46:04 +00006223SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006224 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006225 SDValue Chain = Op.getOperand(0);
6226 SDValue Cond = Op.getOperand(1);
6227 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006228 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006229 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006230
Dan Gohman1a492952009-10-20 16:22:37 +00006231 if (Cond.getOpcode() == ISD::SETCC) {
6232 SDValue NewCond = LowerSETCC(Cond, DAG);
6233 if (NewCond.getNode())
6234 Cond = NewCond;
6235 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006236#if 0
6237 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006238 else if (Cond.getOpcode() == X86ISD::ADD ||
6239 Cond.getOpcode() == X86ISD::SUB ||
6240 Cond.getOpcode() == X86ISD::SMUL ||
6241 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006242 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006243#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006244
Evan Chengad9c0a32009-12-15 00:53:42 +00006245 // Look pass (and (setcc_carry (cmp ...)), 1).
6246 if (Cond.getOpcode() == ISD::AND &&
6247 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6248 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6249 if (C && C->getAPIntValue() == 1)
6250 Cond = Cond.getOperand(0);
6251 }
6252
Evan Cheng3f41d662007-10-08 22:16:29 +00006253 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6254 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006255 if (Cond.getOpcode() == X86ISD::SETCC ||
6256 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006257 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006258
Dan Gohman475871a2008-07-27 21:46:04 +00006259 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006260 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006261 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006262 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006263 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006264 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006265 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006266 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006267 default: break;
6268 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006269 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006270 // These can only come from an arithmetic instruction with overflow,
6271 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006272 Cond = Cond.getNode()->getOperand(1);
6273 addTest = false;
6274 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006275 }
Evan Cheng0488db92007-09-25 01:57:46 +00006276 }
Evan Cheng370e5342008-12-03 08:38:43 +00006277 } else {
6278 unsigned CondOpc;
6279 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6280 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006281 if (CondOpc == ISD::OR) {
6282 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6283 // two branches instead of an explicit OR instruction with a
6284 // separate test.
6285 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006286 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006287 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006288 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006289 Chain, Dest, CC, Cmp);
6290 CC = Cond.getOperand(1).getOperand(0);
6291 Cond = Cmp;
6292 addTest = false;
6293 }
6294 } else { // ISD::AND
6295 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6296 // two branches instead of an explicit AND instruction with a
6297 // separate test. However, we only do this if this block doesn't
6298 // have a fall-through edge, because this requires an explicit
6299 // jmp when the condition is false.
6300 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006301 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006302 Op.getNode()->hasOneUse()) {
6303 X86::CondCode CCode =
6304 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6305 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006306 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006307 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6308 // Look for an unconditional branch following this conditional branch.
6309 // We need this because we need to reverse the successors in order
6310 // to implement FCMP_OEQ.
6311 if (User.getOpcode() == ISD::BR) {
6312 SDValue FalseBB = User.getOperand(1);
6313 SDValue NewBR =
6314 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6315 assert(NewBR == User);
6316 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006317
Dale Johannesene4d209d2009-02-03 20:21:25 +00006318 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006319 Chain, Dest, CC, Cmp);
6320 X86::CondCode CCode =
6321 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6322 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006323 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006324 Cond = Cmp;
6325 addTest = false;
6326 }
6327 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006328 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006329 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6330 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6331 // It should be transformed during dag combiner except when the condition
6332 // is set by a arithmetics with overflow node.
6333 X86::CondCode CCode =
6334 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6335 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006336 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006337 Cond = Cond.getOperand(0).getOperand(1);
6338 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006339 }
Evan Cheng0488db92007-09-25 01:57:46 +00006340 }
6341
6342 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006343 // Look pass the truncate.
6344 if (Cond.getOpcode() == ISD::TRUNCATE)
6345 Cond = Cond.getOperand(0);
6346
6347 // We know the result of AND is compared against zero. Try to match
6348 // it to BT.
6349 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6350 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6351 if (NewSetCC.getNode()) {
6352 CC = NewSetCC.getOperand(0);
6353 Cond = NewSetCC.getOperand(1);
6354 addTest = false;
6355 }
6356 }
6357 }
6358
6359 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006360 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006361 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006362 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006363 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006364 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006365}
6366
Anton Korobeynikove060b532007-04-17 19:34:00 +00006367
6368// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6369// Calls to _alloca is needed to probe the stack when allocating more than 4k
6370// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6371// that the guard pages used by the OS virtual memory manager are allocated in
6372// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006373SDValue
6374X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006375 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006376 assert(Subtarget->isTargetCygMing() &&
6377 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006378 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006379
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006380 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006381 SDValue Chain = Op.getOperand(0);
6382 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006383 // FIXME: Ensure alignment here
6384
Dan Gohman475871a2008-07-27 21:46:04 +00006385 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006386
Owen Andersone50ed302009-08-10 22:56:29 +00006387 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006388 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006389
Chris Lattnere563bbc2008-10-11 22:08:30 +00006390 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006391
Dale Johannesendd64c412009-02-04 00:33:20 +00006392 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006393 Flag = Chain.getValue(1);
6394
Owen Anderson825b72b2009-08-11 20:47:22 +00006395 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006396 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006397 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006398 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006399 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006400 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006401 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006402 Flag = Chain.getValue(1);
6403
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006404 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006405 DAG.getIntPtrConstant(0, true),
6406 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006407 Flag);
6408
Dale Johannesendd64c412009-02-04 00:33:20 +00006409 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006410
Dan Gohman475871a2008-07-27 21:46:04 +00006411 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006412 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006413}
6414
Dan Gohman475871a2008-07-27 21:46:04 +00006415SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006416X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006417 SDValue Chain,
6418 SDValue Dst, SDValue Src,
6419 SDValue Size, unsigned Align,
6420 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006421 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006422 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006423
Bill Wendling6f287b22008-09-30 21:22:07 +00006424 // If not DWORD aligned or size is more than the threshold, call the library.
6425 // The libc version is likely to be faster for these cases. It can use the
6426 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006427 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006428 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006429 ConstantSize->getZExtValue() >
6430 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006431 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006432
6433 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006434 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006435
Bill Wendling6158d842008-10-01 00:59:58 +00006436 if (const char *bzeroEntry = V &&
6437 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006438 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006439 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006440 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006441 TargetLowering::ArgListEntry Entry;
6442 Entry.Node = Dst;
6443 Entry.Ty = IntPtrTy;
6444 Args.push_back(Entry);
6445 Entry.Node = Size;
6446 Args.push_back(Entry);
6447 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006448 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6449 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006450 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006451 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6452 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006453 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006454 }
6455
Dan Gohman707e0182008-04-12 04:36:06 +00006456 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006457 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006458 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006459
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006460 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006461 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006462 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006463 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006464 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006465 unsigned BytesLeft = 0;
6466 bool TwoRepStos = false;
6467 if (ValC) {
6468 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006469 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006470
Evan Cheng0db9fe62006-04-25 20:13:52 +00006471 // If the value is a constant, then we can potentially use larger sets.
6472 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006473 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006474 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006475 ValReg = X86::AX;
6476 Val = (Val << 8) | Val;
6477 break;
6478 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006479 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006480 ValReg = X86::EAX;
6481 Val = (Val << 8) | Val;
6482 Val = (Val << 16) | Val;
6483 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006484 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006485 ValReg = X86::RAX;
6486 Val = (Val << 32) | Val;
6487 }
6488 break;
6489 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006490 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006491 ValReg = X86::AL;
6492 Count = DAG.getIntPtrConstant(SizeVal);
6493 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006494 }
6495
Owen Anderson825b72b2009-08-11 20:47:22 +00006496 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006497 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006498 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6499 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006500 }
6501
Dale Johannesen0f502f62009-02-03 22:26:09 +00006502 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006503 InFlag);
6504 InFlag = Chain.getValue(1);
6505 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006506 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006507 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006508 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006509 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006510 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006511
Scott Michelfdc40a02009-02-17 22:15:04 +00006512 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006513 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006514 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006515 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006516 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006517 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006518 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006519 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006520
Owen Anderson825b72b2009-08-11 20:47:22 +00006521 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006522 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6523 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006524
Evan Cheng0db9fe62006-04-25 20:13:52 +00006525 if (TwoRepStos) {
6526 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006527 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006528 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006529 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006530 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6531 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006532 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006533 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006534 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006535 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006536 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6537 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006538 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006539 // Handle the last 1 - 7 bytes.
6540 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006541 EVT AddrVT = Dst.getValueType();
6542 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006543
Dale Johannesen0f502f62009-02-03 22:26:09 +00006544 Chain = DAG.getMemset(Chain, dl,
6545 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006546 DAG.getConstant(Offset, AddrVT)),
6547 Src,
6548 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006549 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006550 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006551
Dan Gohman707e0182008-04-12 04:36:06 +00006552 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006553 return Chain;
6554}
Evan Cheng11e15b32006-04-03 20:53:28 +00006555
Dan Gohman475871a2008-07-27 21:46:04 +00006556SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006557X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006558 SDValue Chain, SDValue Dst, SDValue Src,
6559 SDValue Size, unsigned Align,
6560 bool AlwaysInline,
6561 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006562 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006563 // This requires the copy size to be a constant, preferrably
6564 // within a subtarget-specific limit.
6565 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6566 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006567 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006568 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006569 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006570 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006571
Evan Cheng1887c1c2008-08-21 21:00:15 +00006572 /// If not DWORD aligned, call the library.
6573 if ((Align & 3) != 0)
6574 return SDValue();
6575
6576 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006577 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006578 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006579 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006580
Duncan Sands83ec4b62008-06-06 12:08:01 +00006581 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006582 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006583 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006584 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006585
Dan Gohman475871a2008-07-27 21:46:04 +00006586 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006587 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006588 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006589 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006590 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006591 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006592 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006593 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006594 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006595 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006596 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006597 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006598 InFlag = Chain.getValue(1);
6599
Owen Anderson825b72b2009-08-11 20:47:22 +00006600 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006601 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6602 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6603 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006604
Dan Gohman475871a2008-07-27 21:46:04 +00006605 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006606 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006607 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006608 // Handle the last 1 - 7 bytes.
6609 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006610 EVT DstVT = Dst.getValueType();
6611 EVT SrcVT = Src.getValueType();
6612 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006613 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006614 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006615 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006616 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006617 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006618 DAG.getConstant(BytesLeft, SizeVT),
6619 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006620 DstSV, DstSVOff + Offset,
6621 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006622 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006623
Owen Anderson825b72b2009-08-11 20:47:22 +00006624 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006625 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006626}
6627
Dan Gohman475871a2008-07-27 21:46:04 +00006628SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006629 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006630 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006631
Evan Cheng25ab6902006-09-08 06:48:29 +00006632 if (!Subtarget->is64Bit()) {
6633 // vastart just stores the address of the VarArgsFrameIndex slot into the
6634 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006635 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006636 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006637 }
6638
6639 // __va_list_tag:
6640 // gp_offset (0 - 6 * 8)
6641 // fp_offset (48 - 48 + 8 * 16)
6642 // overflow_arg_area (point to parameters coming in memory).
6643 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006644 SmallVector<SDValue, 8> MemOps;
6645 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006646 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006647 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006648 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006649 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006650 MemOps.push_back(Store);
6651
6652 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006653 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006654 FIN, DAG.getIntPtrConstant(4));
6655 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006657 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006658 MemOps.push_back(Store);
6659
6660 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006661 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006662 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006663 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006664 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006665 MemOps.push_back(Store);
6666
6667 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006668 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006669 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006670 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006671 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006672 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006673 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006674 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675}
6676
Dan Gohman475871a2008-07-27 21:46:04 +00006677SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006678 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6679 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006680 SDValue Chain = Op.getOperand(0);
6681 SDValue SrcPtr = Op.getOperand(1);
6682 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006683
Torok Edwindac237e2009-07-08 20:53:28 +00006684 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006685 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006686}
6687
Dan Gohman475871a2008-07-27 21:46:04 +00006688SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006689 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006690 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006691 SDValue Chain = Op.getOperand(0);
6692 SDValue DstPtr = Op.getOperand(1);
6693 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006694 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6695 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006696 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006697
Dale Johannesendd64c412009-02-04 00:33:20 +00006698 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006699 DAG.getIntPtrConstant(24), 8, false,
6700 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006701}
6702
Dan Gohman475871a2008-07-27 21:46:04 +00006703SDValue
6704X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006705 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006706 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006707 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006708 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006709 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006710 case Intrinsic::x86_sse_comieq_ss:
6711 case Intrinsic::x86_sse_comilt_ss:
6712 case Intrinsic::x86_sse_comile_ss:
6713 case Intrinsic::x86_sse_comigt_ss:
6714 case Intrinsic::x86_sse_comige_ss:
6715 case Intrinsic::x86_sse_comineq_ss:
6716 case Intrinsic::x86_sse_ucomieq_ss:
6717 case Intrinsic::x86_sse_ucomilt_ss:
6718 case Intrinsic::x86_sse_ucomile_ss:
6719 case Intrinsic::x86_sse_ucomigt_ss:
6720 case Intrinsic::x86_sse_ucomige_ss:
6721 case Intrinsic::x86_sse_ucomineq_ss:
6722 case Intrinsic::x86_sse2_comieq_sd:
6723 case Intrinsic::x86_sse2_comilt_sd:
6724 case Intrinsic::x86_sse2_comile_sd:
6725 case Intrinsic::x86_sse2_comigt_sd:
6726 case Intrinsic::x86_sse2_comige_sd:
6727 case Intrinsic::x86_sse2_comineq_sd:
6728 case Intrinsic::x86_sse2_ucomieq_sd:
6729 case Intrinsic::x86_sse2_ucomilt_sd:
6730 case Intrinsic::x86_sse2_ucomile_sd:
6731 case Intrinsic::x86_sse2_ucomigt_sd:
6732 case Intrinsic::x86_sse2_ucomige_sd:
6733 case Intrinsic::x86_sse2_ucomineq_sd: {
6734 unsigned Opc = 0;
6735 ISD::CondCode CC = ISD::SETCC_INVALID;
6736 switch (IntNo) {
6737 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006738 case Intrinsic::x86_sse_comieq_ss:
6739 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006740 Opc = X86ISD::COMI;
6741 CC = ISD::SETEQ;
6742 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006743 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006744 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006745 Opc = X86ISD::COMI;
6746 CC = ISD::SETLT;
6747 break;
6748 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006749 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750 Opc = X86ISD::COMI;
6751 CC = ISD::SETLE;
6752 break;
6753 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006754 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006755 Opc = X86ISD::COMI;
6756 CC = ISD::SETGT;
6757 break;
6758 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006759 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006760 Opc = X86ISD::COMI;
6761 CC = ISD::SETGE;
6762 break;
6763 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006764 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006765 Opc = X86ISD::COMI;
6766 CC = ISD::SETNE;
6767 break;
6768 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006769 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006770 Opc = X86ISD::UCOMI;
6771 CC = ISD::SETEQ;
6772 break;
6773 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006774 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775 Opc = X86ISD::UCOMI;
6776 CC = ISD::SETLT;
6777 break;
6778 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006779 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780 Opc = X86ISD::UCOMI;
6781 CC = ISD::SETLE;
6782 break;
6783 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006784 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006785 Opc = X86ISD::UCOMI;
6786 CC = ISD::SETGT;
6787 break;
6788 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006789 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 Opc = X86ISD::UCOMI;
6791 CC = ISD::SETGE;
6792 break;
6793 case Intrinsic::x86_sse_ucomineq_ss:
6794 case Intrinsic::x86_sse2_ucomineq_sd:
6795 Opc = X86ISD::UCOMI;
6796 CC = ISD::SETNE;
6797 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006798 }
Evan Cheng734503b2006-09-11 02:19:56 +00006799
Dan Gohman475871a2008-07-27 21:46:04 +00006800 SDValue LHS = Op.getOperand(1);
6801 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006802 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006803 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006804 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6805 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6806 DAG.getConstant(X86CC, MVT::i8), Cond);
6807 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006808 }
Eric Christopher71c67532009-07-29 00:28:05 +00006809 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006810 // an integer value, not just an instruction so lower it to the ptest
6811 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006812 case Intrinsic::x86_sse41_ptestz:
6813 case Intrinsic::x86_sse41_ptestc:
6814 case Intrinsic::x86_sse41_ptestnzc:{
6815 unsigned X86CC = 0;
6816 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006817 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006818 case Intrinsic::x86_sse41_ptestz:
6819 // ZF = 1
6820 X86CC = X86::COND_E;
6821 break;
6822 case Intrinsic::x86_sse41_ptestc:
6823 // CF = 1
6824 X86CC = X86::COND_B;
6825 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006826 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006827 // ZF and CF = 0
6828 X86CC = X86::COND_A;
6829 break;
6830 }
Eric Christopherfd179292009-08-27 18:07:15 +00006831
Eric Christopher71c67532009-07-29 00:28:05 +00006832 SDValue LHS = Op.getOperand(1);
6833 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006834 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6835 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6836 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6837 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006838 }
Evan Cheng5759f972008-05-04 09:15:50 +00006839
6840 // Fix vector shift instructions where the last operand is a non-immediate
6841 // i32 value.
6842 case Intrinsic::x86_sse2_pslli_w:
6843 case Intrinsic::x86_sse2_pslli_d:
6844 case Intrinsic::x86_sse2_pslli_q:
6845 case Intrinsic::x86_sse2_psrli_w:
6846 case Intrinsic::x86_sse2_psrli_d:
6847 case Intrinsic::x86_sse2_psrli_q:
6848 case Intrinsic::x86_sse2_psrai_w:
6849 case Intrinsic::x86_sse2_psrai_d:
6850 case Intrinsic::x86_mmx_pslli_w:
6851 case Intrinsic::x86_mmx_pslli_d:
6852 case Intrinsic::x86_mmx_pslli_q:
6853 case Intrinsic::x86_mmx_psrli_w:
6854 case Intrinsic::x86_mmx_psrli_d:
6855 case Intrinsic::x86_mmx_psrli_q:
6856 case Intrinsic::x86_mmx_psrai_w:
6857 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006858 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006859 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006860 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006861
6862 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006863 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006864 switch (IntNo) {
6865 case Intrinsic::x86_sse2_pslli_w:
6866 NewIntNo = Intrinsic::x86_sse2_psll_w;
6867 break;
6868 case Intrinsic::x86_sse2_pslli_d:
6869 NewIntNo = Intrinsic::x86_sse2_psll_d;
6870 break;
6871 case Intrinsic::x86_sse2_pslli_q:
6872 NewIntNo = Intrinsic::x86_sse2_psll_q;
6873 break;
6874 case Intrinsic::x86_sse2_psrli_w:
6875 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6876 break;
6877 case Intrinsic::x86_sse2_psrli_d:
6878 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6879 break;
6880 case Intrinsic::x86_sse2_psrli_q:
6881 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6882 break;
6883 case Intrinsic::x86_sse2_psrai_w:
6884 NewIntNo = Intrinsic::x86_sse2_psra_w;
6885 break;
6886 case Intrinsic::x86_sse2_psrai_d:
6887 NewIntNo = Intrinsic::x86_sse2_psra_d;
6888 break;
6889 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006890 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006891 switch (IntNo) {
6892 case Intrinsic::x86_mmx_pslli_w:
6893 NewIntNo = Intrinsic::x86_mmx_psll_w;
6894 break;
6895 case Intrinsic::x86_mmx_pslli_d:
6896 NewIntNo = Intrinsic::x86_mmx_psll_d;
6897 break;
6898 case Intrinsic::x86_mmx_pslli_q:
6899 NewIntNo = Intrinsic::x86_mmx_psll_q;
6900 break;
6901 case Intrinsic::x86_mmx_psrli_w:
6902 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6903 break;
6904 case Intrinsic::x86_mmx_psrli_d:
6905 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6906 break;
6907 case Intrinsic::x86_mmx_psrli_q:
6908 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6909 break;
6910 case Intrinsic::x86_mmx_psrai_w:
6911 NewIntNo = Intrinsic::x86_mmx_psra_w;
6912 break;
6913 case Intrinsic::x86_mmx_psrai_d:
6914 NewIntNo = Intrinsic::x86_mmx_psra_d;
6915 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006916 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006917 }
6918 break;
6919 }
6920 }
Mon P Wangefa42202009-09-03 19:56:25 +00006921
6922 // The vector shift intrinsics with scalars uses 32b shift amounts but
6923 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6924 // to be zero.
6925 SDValue ShOps[4];
6926 ShOps[0] = ShAmt;
6927 ShOps[1] = DAG.getConstant(0, MVT::i32);
6928 if (ShAmtVT == MVT::v4i32) {
6929 ShOps[2] = DAG.getUNDEF(MVT::i32);
6930 ShOps[3] = DAG.getUNDEF(MVT::i32);
6931 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6932 } else {
6933 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6934 }
6935
Owen Andersone50ed302009-08-10 22:56:29 +00006936 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006937 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006938 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006940 Op.getOperand(1), ShAmt);
6941 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006942 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006943}
Evan Cheng72261582005-12-20 06:22:03 +00006944
Dan Gohman475871a2008-07-27 21:46:04 +00006945SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006946 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006947 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006948
6949 if (Depth > 0) {
6950 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6951 SDValue Offset =
6952 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006954 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006955 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006956 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006957 NULL, 0);
6958 }
6959
6960 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006961 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006962 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006963 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006964}
6965
Dan Gohman475871a2008-07-27 21:46:04 +00006966SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006967 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6968 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006969 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006970 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006971 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6972 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006973 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006974 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006975 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006976 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006977}
6978
Dan Gohman475871a2008-07-27 21:46:04 +00006979SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006980 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006981 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006982}
6983
Dan Gohman475871a2008-07-27 21:46:04 +00006984SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006985{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006986 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006987 SDValue Chain = Op.getOperand(0);
6988 SDValue Offset = Op.getOperand(1);
6989 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006990 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006991
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006992 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6993 getPointerTy());
6994 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006995
Dale Johannesene4d209d2009-02-03 20:21:25 +00006996 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006997 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006998 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6999 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007000 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007001 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007002
Dale Johannesene4d209d2009-02-03 20:21:25 +00007003 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007004 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007005 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007006}
7007
Dan Gohman475871a2008-07-27 21:46:04 +00007008SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007009 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007010 SDValue Root = Op.getOperand(0);
7011 SDValue Trmp = Op.getOperand(1); // trampoline
7012 SDValue FPtr = Op.getOperand(2); // nested function
7013 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007014 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007015
Dan Gohman69de1932008-02-06 22:27:42 +00007016 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007017
7018 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007019 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007020
7021 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007022 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7023 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007024
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007025 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7026 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007027
7028 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7029
7030 // Load the pointer to the nested function into R11.
7031 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007032 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007033 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007034 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007035
Owen Anderson825b72b2009-08-11 20:47:22 +00007036 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7037 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007038 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007039
7040 // Load the 'nest' parameter value into R10.
7041 // R10 is specified in X86CallingConv.td
7042 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007043 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7044 DAG.getConstant(10, MVT::i64));
7045 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007046 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00007047
Owen Anderson825b72b2009-08-11 20:47:22 +00007048 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7049 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007050 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007051
7052 // Jump to the nested function.
7053 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007054 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7055 DAG.getConstant(20, MVT::i64));
7056 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007057 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007058
7059 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007060 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7061 DAG.getConstant(22, MVT::i64));
7062 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007063 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007064
Dan Gohman475871a2008-07-27 21:46:04 +00007065 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007066 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007067 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007068 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007069 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007070 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007071 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007072 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007073
7074 switch (CC) {
7075 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007076 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007077 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007078 case CallingConv::X86_StdCall: {
7079 // Pass 'nest' parameter in ECX.
7080 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007081 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007082
7083 // Check that ECX wasn't needed by an 'inreg' parameter.
7084 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007085 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007086
Chris Lattner58d74912008-03-12 17:45:29 +00007087 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007088 unsigned InRegCount = 0;
7089 unsigned Idx = 1;
7090
7091 for (FunctionType::param_iterator I = FTy->param_begin(),
7092 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007093 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007094 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007095 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007096
7097 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007098 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007099 }
7100 }
7101 break;
7102 }
7103 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007104 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007105 // Pass 'nest' parameter in EAX.
7106 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007107 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007108 break;
7109 }
7110
Dan Gohman475871a2008-07-27 21:46:04 +00007111 SDValue OutChains[4];
7112 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007113
Owen Anderson825b72b2009-08-11 20:47:22 +00007114 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7115 DAG.getConstant(10, MVT::i32));
7116 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007117
Chris Lattnera62fe662010-02-05 19:20:30 +00007118 // This is storing the opcode for MOV32ri.
7119 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007120 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007121 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007122 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007123 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007124
Owen Anderson825b72b2009-08-11 20:47:22 +00007125 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7126 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007127 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007128
Chris Lattnera62fe662010-02-05 19:20:30 +00007129 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007130 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7131 DAG.getConstant(5, MVT::i32));
7132 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007133 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007134
Owen Anderson825b72b2009-08-11 20:47:22 +00007135 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7136 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007137 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007138
Dan Gohman475871a2008-07-27 21:46:04 +00007139 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007140 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007141 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007142 }
7143}
7144
Dan Gohman475871a2008-07-27 21:46:04 +00007145SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007146 /*
7147 The rounding mode is in bits 11:10 of FPSR, and has the following
7148 settings:
7149 00 Round to nearest
7150 01 Round to -inf
7151 10 Round to +inf
7152 11 Round to 0
7153
7154 FLT_ROUNDS, on the other hand, expects the following:
7155 -1 Undefined
7156 0 Round to 0
7157 1 Round to nearest
7158 2 Round to +inf
7159 3 Round to -inf
7160
7161 To perform the conversion, we do:
7162 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7163 */
7164
7165 MachineFunction &MF = DAG.getMachineFunction();
7166 const TargetMachine &TM = MF.getTarget();
7167 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7168 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007169 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007170 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007171
7172 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007173 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007174 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007175
Owen Anderson825b72b2009-08-11 20:47:22 +00007176 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007177 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007178
7179 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007180 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007181
7182 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007183 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007184 DAG.getNode(ISD::SRL, dl, MVT::i16,
7185 DAG.getNode(ISD::AND, dl, MVT::i16,
7186 CWD, DAG.getConstant(0x800, MVT::i16)),
7187 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007188 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007189 DAG.getNode(ISD::SRL, dl, MVT::i16,
7190 DAG.getNode(ISD::AND, dl, MVT::i16,
7191 CWD, DAG.getConstant(0x400, MVT::i16)),
7192 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007193
Dan Gohman475871a2008-07-27 21:46:04 +00007194 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007195 DAG.getNode(ISD::AND, dl, MVT::i16,
7196 DAG.getNode(ISD::ADD, dl, MVT::i16,
7197 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7198 DAG.getConstant(1, MVT::i16)),
7199 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007200
7201
Duncan Sands83ec4b62008-06-06 12:08:01 +00007202 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007203 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007204}
7205
Dan Gohman475871a2008-07-27 21:46:04 +00007206SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007207 EVT VT = Op.getValueType();
7208 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007209 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007210 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007211
7212 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007213 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007214 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007216 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007217 }
Evan Cheng18efe262007-12-14 02:13:44 +00007218
Evan Cheng152804e2007-12-14 08:30:15 +00007219 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007220 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007221 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007222
7223 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007224 SDValue Ops[] = {
7225 Op,
7226 DAG.getConstant(NumBits+NumBits-1, OpVT),
7227 DAG.getConstant(X86::COND_E, MVT::i8),
7228 Op.getValue(1)
7229 };
7230 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007231
7232 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007233 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007234
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 if (VT == MVT::i8)
7236 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007237 return Op;
7238}
7239
Dan Gohman475871a2008-07-27 21:46:04 +00007240SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007241 EVT VT = Op.getValueType();
7242 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007243 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007244 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007245
7246 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007247 if (VT == MVT::i8) {
7248 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007249 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007250 }
Evan Cheng152804e2007-12-14 08:30:15 +00007251
7252 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007253 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007254 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007255
7256 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007257 SDValue Ops[] = {
7258 Op,
7259 DAG.getConstant(NumBits, OpVT),
7260 DAG.getConstant(X86::COND_E, MVT::i8),
7261 Op.getValue(1)
7262 };
7263 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007264
Owen Anderson825b72b2009-08-11 20:47:22 +00007265 if (VT == MVT::i8)
7266 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007267 return Op;
7268}
7269
Mon P Wangaf9b9522008-12-18 21:42:19 +00007270SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007271 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007272 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007273 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007274
Mon P Wangaf9b9522008-12-18 21:42:19 +00007275 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7276 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7277 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7278 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7279 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7280 //
7281 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7282 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7283 // return AloBlo + AloBhi + AhiBlo;
7284
7285 SDValue A = Op.getOperand(0);
7286 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007287
Dale Johannesene4d209d2009-02-03 20:21:25 +00007288 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007289 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7290 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007291 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007292 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7293 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007294 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007295 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007296 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007297 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007299 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007300 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007301 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007302 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007303 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007304 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7305 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007306 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007307 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7308 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007309 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7310 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007311 return Res;
7312}
7313
7314
Bill Wendling74c37652008-12-09 22:08:41 +00007315SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7316 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7317 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007318 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7319 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007320 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007321 SDValue LHS = N->getOperand(0);
7322 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007323 unsigned BaseOp = 0;
7324 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007325 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007326
7327 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007328 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007329 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007330 // A subtract of one will be selected as a INC. Note that INC doesn't
7331 // set CF, so we can't do this for UADDO.
7332 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7333 if (C->getAPIntValue() == 1) {
7334 BaseOp = X86ISD::INC;
7335 Cond = X86::COND_O;
7336 break;
7337 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007338 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007339 Cond = X86::COND_O;
7340 break;
7341 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007342 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007343 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007344 break;
7345 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007346 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7347 // set CF, so we can't do this for USUBO.
7348 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7349 if (C->getAPIntValue() == 1) {
7350 BaseOp = X86ISD::DEC;
7351 Cond = X86::COND_O;
7352 break;
7353 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007354 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007355 Cond = X86::COND_O;
7356 break;
7357 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007358 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007359 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007360 break;
7361 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007362 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007363 Cond = X86::COND_O;
7364 break;
7365 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007366 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007367 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007368 break;
7369 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007370
Bill Wendling61edeb52008-12-02 01:06:39 +00007371 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007372 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007373 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007374
Bill Wendling61edeb52008-12-02 01:06:39 +00007375 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007376 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007377 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007378
Bill Wendling61edeb52008-12-02 01:06:39 +00007379 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7380 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007381}
7382
Dan Gohman475871a2008-07-27 21:46:04 +00007383SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007384 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007385 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007386 unsigned Reg = 0;
7387 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007388 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007389 default:
7390 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007391 case MVT::i8: Reg = X86::AL; size = 1; break;
7392 case MVT::i16: Reg = X86::AX; size = 2; break;
7393 case MVT::i32: Reg = X86::EAX; size = 4; break;
7394 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007395 assert(Subtarget->is64Bit() && "Node not type legal!");
7396 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007397 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007398 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007399 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007400 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007401 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007402 Op.getOperand(1),
7403 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007404 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007405 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007406 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007407 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007408 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007409 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007410 return cpOut;
7411}
7412
Duncan Sands1607f052008-12-01 11:39:25 +00007413SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007414 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007415 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007416 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007417 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007418 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007419 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007420 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7421 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007422 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007423 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7424 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007425 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007427 rdx.getValue(1)
7428 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007429 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007430}
7431
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007432SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7433 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007434 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007435 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007436 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007437 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007438 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007439 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007440 Node->getOperand(0),
7441 Node->getOperand(1), negOp,
7442 cast<AtomicSDNode>(Node)->getSrcValue(),
7443 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007444}
7445
Evan Cheng0db9fe62006-04-25 20:13:52 +00007446/// LowerOperation - Provide custom lowering hooks for some operations.
7447///
Dan Gohman475871a2008-07-27 21:46:04 +00007448SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007449 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007450 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007451 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7452 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007453 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007454 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007455 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7456 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7457 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7458 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7459 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7460 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007461 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007462 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007463 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007464 case ISD::SHL_PARTS:
7465 case ISD::SRA_PARTS:
7466 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7467 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007468 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007469 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007470 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007471 case ISD::FABS: return LowerFABS(Op, DAG);
7472 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007473 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007474 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007475 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007476 case ISD::SELECT: return LowerSELECT(Op, DAG);
7477 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007478 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007479 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007480 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007481 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007482 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007483 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7484 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007485 case ISD::FRAME_TO_ARGS_OFFSET:
7486 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007487 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007488 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007489 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007490 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007491 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7492 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007493 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007494 case ISD::SADDO:
7495 case ISD::UADDO:
7496 case ISD::SSUBO:
7497 case ISD::USUBO:
7498 case ISD::SMULO:
7499 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007500 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007501 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007502}
7503
Duncan Sands1607f052008-12-01 11:39:25 +00007504void X86TargetLowering::
7505ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7506 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007507 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007508 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007510
7511 SDValue Chain = Node->getOperand(0);
7512 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007513 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007514 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007516 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007517 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007519 SDValue Result =
7520 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7521 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007522 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007523 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007524 Results.push_back(Result.getValue(2));
7525}
7526
Duncan Sands126d9072008-07-04 11:47:58 +00007527/// ReplaceNodeResults - Replace a node with an illegal result type
7528/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007529void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7530 SmallVectorImpl<SDValue>&Results,
7531 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007532 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007533 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007534 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007535 assert(false && "Do not know how to custom type legalize this operation!");
7536 return;
7537 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007538 std::pair<SDValue,SDValue> Vals =
7539 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007540 SDValue FIST = Vals.first, StackSlot = Vals.second;
7541 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007542 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007543 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007544 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007545 }
7546 return;
7547 }
7548 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007549 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007550 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007551 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007552 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007553 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007554 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007555 eax.getValue(2));
7556 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7557 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007558 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007559 Results.push_back(edx.getValue(1));
7560 return;
7561 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007562 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007563 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007565 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007566 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7567 DAG.getConstant(0, MVT::i32));
7568 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7569 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007570 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7571 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007572 cpInL.getValue(1));
7573 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007574 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7575 DAG.getConstant(0, MVT::i32));
7576 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7577 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007578 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007579 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007580 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007581 swapInL.getValue(1));
7582 SDValue Ops[] = { swapInH.getValue(0),
7583 N->getOperand(1),
7584 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007585 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007586 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007587 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007588 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007589 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007591 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007593 Results.push_back(cpOutH.getValue(1));
7594 return;
7595 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007596 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007597 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7598 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007599 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007600 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7601 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007602 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007603 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7604 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007605 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007606 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7607 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007608 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007609 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7610 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007611 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007612 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7613 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007614 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007615 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7616 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007617 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007618}
7619
Evan Cheng72261582005-12-20 06:22:03 +00007620const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7621 switch (Opcode) {
7622 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007623 case X86ISD::BSF: return "X86ISD::BSF";
7624 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007625 case X86ISD::SHLD: return "X86ISD::SHLD";
7626 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007627 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007628 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007629 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007630 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007631 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007632 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007633 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7634 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7635 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007636 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007637 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007638 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007639 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007640 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007641 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007642 case X86ISD::COMI: return "X86ISD::COMI";
7643 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007644 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007645 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007646 case X86ISD::CMOV: return "X86ISD::CMOV";
7647 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007648 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007649 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7650 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007651 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007652 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007653 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007654 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007655 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007656 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7657 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007658 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007659 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007660 case X86ISD::FMAX: return "X86ISD::FMAX";
7661 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007662 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7663 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007664 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007665 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007666 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007667 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007668 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007669 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7670 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007671 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7672 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7673 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7674 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7675 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7676 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007677 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7678 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007679 case X86ISD::VSHL: return "X86ISD::VSHL";
7680 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007681 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7682 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7683 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7684 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7685 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7686 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7687 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7688 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7689 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7690 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007691 case X86ISD::ADD: return "X86ISD::ADD";
7692 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007693 case X86ISD::SMUL: return "X86ISD::SMUL";
7694 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007695 case X86ISD::INC: return "X86ISD::INC";
7696 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007697 case X86ISD::OR: return "X86ISD::OR";
7698 case X86ISD::XOR: return "X86ISD::XOR";
7699 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007700 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007701 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007702 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007703 }
7704}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007705
Chris Lattnerc9addb72007-03-30 23:15:24 +00007706// isLegalAddressingMode - Return true if the addressing mode represented
7707// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007708bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007709 const Type *Ty) const {
7710 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007711 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007712
Chris Lattnerc9addb72007-03-30 23:15:24 +00007713 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007714 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007715 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007716
Chris Lattnerc9addb72007-03-30 23:15:24 +00007717 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007718 unsigned GVFlags =
7719 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007720
Chris Lattnerdfed4132009-07-10 07:38:24 +00007721 // If a reference to this global requires an extra load, we can't fold it.
7722 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007723 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007724
Chris Lattnerdfed4132009-07-10 07:38:24 +00007725 // If BaseGV requires a register for the PIC base, we cannot also have a
7726 // BaseReg specified.
7727 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007728 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007729
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007730 // If lower 4G is not available, then we must use rip-relative addressing.
7731 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7732 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007733 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007734
Chris Lattnerc9addb72007-03-30 23:15:24 +00007735 switch (AM.Scale) {
7736 case 0:
7737 case 1:
7738 case 2:
7739 case 4:
7740 case 8:
7741 // These scales always work.
7742 break;
7743 case 3:
7744 case 5:
7745 case 9:
7746 // These scales are formed with basereg+scalereg. Only accept if there is
7747 // no basereg yet.
7748 if (AM.HasBaseReg)
7749 return false;
7750 break;
7751 default: // Other stuff never works.
7752 return false;
7753 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007754
Chris Lattnerc9addb72007-03-30 23:15:24 +00007755 return true;
7756}
7757
7758
Evan Cheng2bd122c2007-10-26 01:56:11 +00007759bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7760 if (!Ty1->isInteger() || !Ty2->isInteger())
7761 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007762 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7763 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007764 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007765 return false;
7766 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007767}
7768
Owen Andersone50ed302009-08-10 22:56:29 +00007769bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007770 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007771 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007772 unsigned NumBits1 = VT1.getSizeInBits();
7773 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007774 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007775 return false;
7776 return Subtarget->is64Bit() || NumBits1 < 64;
7777}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007778
Dan Gohman97121ba2009-04-08 00:15:30 +00007779bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007780 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007781 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007782}
7783
Owen Andersone50ed302009-08-10 22:56:29 +00007784bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007785 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007786 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007787}
7788
Owen Andersone50ed302009-08-10 22:56:29 +00007789bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007790 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007791 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007792}
7793
Evan Cheng60c07e12006-07-05 22:17:51 +00007794/// isShuffleMaskLegal - Targets can use this to indicate that they only
7795/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7796/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7797/// are assumed to be legal.
7798bool
Eric Christopherfd179292009-08-27 18:07:15 +00007799X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007800 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007801 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007802 if (VT.getSizeInBits() == 64)
7803 return false;
7804
Nate Begemana09008b2009-10-19 02:17:23 +00007805 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007806 return (VT.getVectorNumElements() == 2 ||
7807 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7808 isMOVLMask(M, VT) ||
7809 isSHUFPMask(M, VT) ||
7810 isPSHUFDMask(M, VT) ||
7811 isPSHUFHWMask(M, VT) ||
7812 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007813 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007814 isUNPCKLMask(M, VT) ||
7815 isUNPCKHMask(M, VT) ||
7816 isUNPCKL_v_undef_Mask(M, VT) ||
7817 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007818}
7819
Dan Gohman7d8143f2008-04-09 20:09:42 +00007820bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007821X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007822 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007823 unsigned NumElts = VT.getVectorNumElements();
7824 // FIXME: This collection of masks seems suspect.
7825 if (NumElts == 2)
7826 return true;
7827 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7828 return (isMOVLMask(Mask, VT) ||
7829 isCommutedMOVLMask(Mask, VT, true) ||
7830 isSHUFPMask(Mask, VT) ||
7831 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007832 }
7833 return false;
7834}
7835
7836//===----------------------------------------------------------------------===//
7837// X86 Scheduler Hooks
7838//===----------------------------------------------------------------------===//
7839
Mon P Wang63307c32008-05-05 19:05:59 +00007840// private utility function
7841MachineBasicBlock *
7842X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7843 MachineBasicBlock *MBB,
7844 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007845 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007846 unsigned LoadOpc,
7847 unsigned CXchgOpc,
7848 unsigned copyOpc,
7849 unsigned notOpc,
7850 unsigned EAXreg,
7851 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007852 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007853 // For the atomic bitwise operator, we generate
7854 // thisMBB:
7855 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007856 // ld t1 = [bitinstr.addr]
7857 // op t2 = t1, [bitinstr.val]
7858 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007859 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7860 // bz newMBB
7861 // fallthrough -->nextMBB
7862 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7863 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007864 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007865 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007866
Mon P Wang63307c32008-05-05 19:05:59 +00007867 /// First build the CFG
7868 MachineFunction *F = MBB->getParent();
7869 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007870 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7871 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7872 F->insert(MBBIter, newMBB);
7873 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007874
Mon P Wang63307c32008-05-05 19:05:59 +00007875 // Move all successors to thisMBB to nextMBB
7876 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007877
Mon P Wang63307c32008-05-05 19:05:59 +00007878 // Update thisMBB to fall through to newMBB
7879 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007880
Mon P Wang63307c32008-05-05 19:05:59 +00007881 // newMBB jumps to itself and fall through to nextMBB
7882 newMBB->addSuccessor(nextMBB);
7883 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007884
Mon P Wang63307c32008-05-05 19:05:59 +00007885 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007886 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007887 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007888 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007889 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007890 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007891 int numArgs = bInstr->getNumOperands() - 1;
7892 for (int i=0; i < numArgs; ++i)
7893 argOpers[i] = &bInstr->getOperand(i+1);
7894
7895 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007896 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7897 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007898
Dale Johannesen140be2d2008-08-19 18:47:28 +00007899 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007900 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007901 for (int i=0; i <= lastAddrIndx; ++i)
7902 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007903
Dale Johannesen140be2d2008-08-19 18:47:28 +00007904 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007905 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007906 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007907 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007908 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007909 tt = t1;
7910
Dale Johannesen140be2d2008-08-19 18:47:28 +00007911 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007912 assert((argOpers[valArgIndx]->isReg() ||
7913 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007914 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007915 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007916 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007917 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007918 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007919 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007920 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007921
Dale Johannesene4d209d2009-02-03 20:21:25 +00007922 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007923 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007924
Dale Johannesene4d209d2009-02-03 20:21:25 +00007925 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007926 for (int i=0; i <= lastAddrIndx; ++i)
7927 (*MIB).addOperand(*argOpers[i]);
7928 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007929 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007930 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7931 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007932
Dale Johannesene4d209d2009-02-03 20:21:25 +00007933 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007934 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007935
Mon P Wang63307c32008-05-05 19:05:59 +00007936 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007937 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007938
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007939 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007940 return nextMBB;
7941}
7942
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007943// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007944MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007945X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7946 MachineBasicBlock *MBB,
7947 unsigned regOpcL,
7948 unsigned regOpcH,
7949 unsigned immOpcL,
7950 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007951 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007952 // For the atomic bitwise operator, we generate
7953 // thisMBB (instructions are in pairs, except cmpxchg8b)
7954 // ld t1,t2 = [bitinstr.addr]
7955 // newMBB:
7956 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7957 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007958 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007959 // mov ECX, EBX <- t5, t6
7960 // mov EAX, EDX <- t1, t2
7961 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7962 // mov t3, t4 <- EAX, EDX
7963 // bz newMBB
7964 // result in out1, out2
7965 // fallthrough -->nextMBB
7966
7967 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7968 const unsigned LoadOpc = X86::MOV32rm;
7969 const unsigned copyOpc = X86::MOV32rr;
7970 const unsigned NotOpc = X86::NOT32r;
7971 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7972 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7973 MachineFunction::iterator MBBIter = MBB;
7974 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007975
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007976 /// First build the CFG
7977 MachineFunction *F = MBB->getParent();
7978 MachineBasicBlock *thisMBB = MBB;
7979 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7980 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7981 F->insert(MBBIter, newMBB);
7982 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007983
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007984 // Move all successors to thisMBB to nextMBB
7985 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007986
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007987 // Update thisMBB to fall through to newMBB
7988 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007989
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007990 // newMBB jumps to itself and fall through to nextMBB
7991 newMBB->addSuccessor(nextMBB);
7992 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007993
Dale Johannesene4d209d2009-02-03 20:21:25 +00007994 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007995 // Insert instructions into newMBB based on incoming instruction
7996 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007997 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007998 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007999 MachineOperand& dest1Oper = bInstr->getOperand(0);
8000 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008001 MachineOperand* argOpers[2 + X86AddrNumOperands];
8002 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008003 argOpers[i] = &bInstr->getOperand(i+2);
8004
Evan Chengad5b52f2010-01-08 19:14:57 +00008005 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008006 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008007
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008008 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008009 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008010 for (int i=0; i <= lastAddrIndx; ++i)
8011 (*MIB).addOperand(*argOpers[i]);
8012 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008013 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008014 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008015 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008016 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008017 MachineOperand newOp3 = *(argOpers[3]);
8018 if (newOp3.isImm())
8019 newOp3.setImm(newOp3.getImm()+4);
8020 else
8021 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008022 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008023 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008024
8025 // t3/4 are defined later, at the bottom of the loop
8026 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8027 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008028 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008029 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008030 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008031 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8032
Evan Cheng306b4ca2010-01-08 23:41:50 +00008033 // The subsequent operations should be using the destination registers of
8034 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008035 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008036 t1 = F->getRegInfo().createVirtualRegister(RC);
8037 t2 = F->getRegInfo().createVirtualRegister(RC);
8038 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8039 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008040 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008041 t1 = dest1Oper.getReg();
8042 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008043 }
8044
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008045 int valArgIndx = lastAddrIndx + 1;
8046 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008047 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008048 "invalid operand");
8049 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8050 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008051 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008052 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008053 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008054 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008055 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008056 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008057 (*MIB).addOperand(*argOpers[valArgIndx]);
8058 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008059 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008060 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008061 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008062 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008063 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008064 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008065 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008066 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008067 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008068 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008069
Dale Johannesene4d209d2009-02-03 20:21:25 +00008070 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008071 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008072 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008073 MIB.addReg(t2);
8074
Dale Johannesene4d209d2009-02-03 20:21:25 +00008075 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008076 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008077 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008078 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008079
Dale Johannesene4d209d2009-02-03 20:21:25 +00008080 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008081 for (int i=0; i <= lastAddrIndx; ++i)
8082 (*MIB).addOperand(*argOpers[i]);
8083
8084 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008085 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8086 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008087
Dale Johannesene4d209d2009-02-03 20:21:25 +00008088 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008089 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008090 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008091 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008092
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008093 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008094 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008095
8096 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8097 return nextMBB;
8098}
8099
8100// private utility function
8101MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008102X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8103 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008104 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008105 // For the atomic min/max operator, we generate
8106 // thisMBB:
8107 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008108 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008109 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008110 // cmp t1, t2
8111 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008112 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008113 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8114 // bz newMBB
8115 // fallthrough -->nextMBB
8116 //
8117 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8118 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008119 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008120 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008121
Mon P Wang63307c32008-05-05 19:05:59 +00008122 /// First build the CFG
8123 MachineFunction *F = MBB->getParent();
8124 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008125 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8126 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8127 F->insert(MBBIter, newMBB);
8128 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008129
Dan Gohmand6708ea2009-08-15 01:38:56 +00008130 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008131 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008132
Mon P Wang63307c32008-05-05 19:05:59 +00008133 // Update thisMBB to fall through to newMBB
8134 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008135
Mon P Wang63307c32008-05-05 19:05:59 +00008136 // newMBB jumps to newMBB and fall through to nextMBB
8137 newMBB->addSuccessor(nextMBB);
8138 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008139
Dale Johannesene4d209d2009-02-03 20:21:25 +00008140 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008141 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008142 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008143 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008144 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008145 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008146 int numArgs = mInstr->getNumOperands() - 1;
8147 for (int i=0; i < numArgs; ++i)
8148 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008149
Mon P Wang63307c32008-05-05 19:05:59 +00008150 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008151 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8152 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008153
Mon P Wangab3e7472008-05-05 22:56:23 +00008154 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008155 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008156 for (int i=0; i <= lastAddrIndx; ++i)
8157 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008158
Mon P Wang63307c32008-05-05 19:05:59 +00008159 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008160 assert((argOpers[valArgIndx]->isReg() ||
8161 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008162 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008163
8164 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008165 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008166 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008167 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008168 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008169 (*MIB).addOperand(*argOpers[valArgIndx]);
8170
Dale Johannesene4d209d2009-02-03 20:21:25 +00008171 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008172 MIB.addReg(t1);
8173
Dale Johannesene4d209d2009-02-03 20:21:25 +00008174 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008175 MIB.addReg(t1);
8176 MIB.addReg(t2);
8177
8178 // Generate movc
8179 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008180 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008181 MIB.addReg(t2);
8182 MIB.addReg(t1);
8183
8184 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008185 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008186 for (int i=0; i <= lastAddrIndx; ++i)
8187 (*MIB).addOperand(*argOpers[i]);
8188 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008189 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008190 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8191 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008192
Dale Johannesene4d209d2009-02-03 20:21:25 +00008193 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008194 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008195
Mon P Wang63307c32008-05-05 19:05:59 +00008196 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008197 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008198
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008199 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008200 return nextMBB;
8201}
8202
Eric Christopherf83a5de2009-08-27 18:08:16 +00008203// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8204// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008205MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008206X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008207 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008208
8209 MachineFunction *F = BB->getParent();
8210 DebugLoc dl = MI->getDebugLoc();
8211 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8212
8213 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008214 if (memArg)
8215 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8216 else
8217 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008218
8219 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8220
8221 for (unsigned i = 0; i < numArgs; ++i) {
8222 MachineOperand &Op = MI->getOperand(i+1);
8223
8224 if (!(Op.isReg() && Op.isImplicit()))
8225 MIB.addOperand(Op);
8226 }
8227
8228 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8229 .addReg(X86::XMM0);
8230
8231 F->DeleteMachineInstr(MI);
8232
8233 return BB;
8234}
8235
8236MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008237X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8238 MachineInstr *MI,
8239 MachineBasicBlock *MBB) const {
8240 // Emit code to save XMM registers to the stack. The ABI says that the
8241 // number of registers to save is given in %al, so it's theoretically
8242 // possible to do an indirect jump trick to avoid saving all of them,
8243 // however this code takes a simpler approach and just executes all
8244 // of the stores if %al is non-zero. It's less code, and it's probably
8245 // easier on the hardware branch predictor, and stores aren't all that
8246 // expensive anyway.
8247
8248 // Create the new basic blocks. One block contains all the XMM stores,
8249 // and one block is the final destination regardless of whether any
8250 // stores were performed.
8251 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8252 MachineFunction *F = MBB->getParent();
8253 MachineFunction::iterator MBBIter = MBB;
8254 ++MBBIter;
8255 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8256 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8257 F->insert(MBBIter, XMMSaveMBB);
8258 F->insert(MBBIter, EndMBB);
8259
8260 // Set up the CFG.
8261 // Move any original successors of MBB to the end block.
8262 EndMBB->transferSuccessors(MBB);
8263 // The original block will now fall through to the XMM save block.
8264 MBB->addSuccessor(XMMSaveMBB);
8265 // The XMMSaveMBB will fall through to the end block.
8266 XMMSaveMBB->addSuccessor(EndMBB);
8267
8268 // Now add the instructions.
8269 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8270 DebugLoc DL = MI->getDebugLoc();
8271
8272 unsigned CountReg = MI->getOperand(0).getReg();
8273 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8274 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8275
8276 if (!Subtarget->isTargetWin64()) {
8277 // If %al is 0, branch around the XMM save block.
8278 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8279 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8280 MBB->addSuccessor(EndMBB);
8281 }
8282
8283 // In the XMM save block, save all the XMM argument registers.
8284 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8285 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008286 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008287 F->getMachineMemOperand(
8288 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8289 MachineMemOperand::MOStore, Offset,
8290 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008291 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8292 .addFrameIndex(RegSaveFrameIndex)
8293 .addImm(/*Scale=*/1)
8294 .addReg(/*IndexReg=*/0)
8295 .addImm(/*Disp=*/Offset)
8296 .addReg(/*Segment=*/0)
8297 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008298 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008299 }
8300
8301 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8302
8303 return EndMBB;
8304}
Mon P Wang63307c32008-05-05 19:05:59 +00008305
Evan Cheng60c07e12006-07-05 22:17:51 +00008306MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008307X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008308 MachineBasicBlock *BB,
8309 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008310 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8311 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008312
Chris Lattner52600972009-09-02 05:57:00 +00008313 // To "insert" a SELECT_CC instruction, we actually have to insert the
8314 // diamond control-flow pattern. The incoming instruction knows the
8315 // destination vreg to set, the condition code register to branch on, the
8316 // true/false values to select between, and a branch opcode to use.
8317 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8318 MachineFunction::iterator It = BB;
8319 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008320
Chris Lattner52600972009-09-02 05:57:00 +00008321 // thisMBB:
8322 // ...
8323 // TrueVal = ...
8324 // cmpTY ccX, r1, r2
8325 // bCC copy1MBB
8326 // fallthrough --> copy0MBB
8327 MachineBasicBlock *thisMBB = BB;
8328 MachineFunction *F = BB->getParent();
8329 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8330 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8331 unsigned Opc =
8332 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8333 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8334 F->insert(It, copy0MBB);
8335 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008336 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008337 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008338 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008339 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008340 E = BB->succ_end(); I != E; ++I) {
8341 EM->insert(std::make_pair(*I, sinkMBB));
8342 sinkMBB->addSuccessor(*I);
8343 }
8344 // Next, remove all successors of the current block, and add the true
8345 // and fallthrough blocks as its successors.
8346 while (!BB->succ_empty())
8347 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008348 // Add the true and fallthrough blocks as its successors.
8349 BB->addSuccessor(copy0MBB);
8350 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008351
Chris Lattner52600972009-09-02 05:57:00 +00008352 // copy0MBB:
8353 // %FalseValue = ...
8354 // # fallthrough to sinkMBB
8355 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008356
Chris Lattner52600972009-09-02 05:57:00 +00008357 // Update machine-CFG edges
8358 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008359
Chris Lattner52600972009-09-02 05:57:00 +00008360 // sinkMBB:
8361 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8362 // ...
8363 BB = sinkMBB;
8364 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8365 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8366 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8367
8368 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8369 return BB;
8370}
8371
8372
8373MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008374X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008375 MachineBasicBlock *BB,
8376 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008377 switch (MI->getOpcode()) {
8378 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008379 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008380 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008381 case X86::CMOV_FR32:
8382 case X86::CMOV_FR64:
8383 case X86::CMOV_V4F32:
8384 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008385 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008386 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008387
Dale Johannesen849f2142007-07-03 00:53:03 +00008388 case X86::FP32_TO_INT16_IN_MEM:
8389 case X86::FP32_TO_INT32_IN_MEM:
8390 case X86::FP32_TO_INT64_IN_MEM:
8391 case X86::FP64_TO_INT16_IN_MEM:
8392 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008393 case X86::FP64_TO_INT64_IN_MEM:
8394 case X86::FP80_TO_INT16_IN_MEM:
8395 case X86::FP80_TO_INT32_IN_MEM:
8396 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008397 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8398 DebugLoc DL = MI->getDebugLoc();
8399
Evan Cheng60c07e12006-07-05 22:17:51 +00008400 // Change the floating point control register to use "round towards zero"
8401 // mode when truncating to an integer value.
8402 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008403 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008404 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008405
8406 // Load the old value of the high byte of the control word...
8407 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008408 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008409 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008410 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008411
8412 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008413 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008414 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008415
8416 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008417 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008418
8419 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008420 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008421 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008422
8423 // Get the X86 opcode to use.
8424 unsigned Opc;
8425 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008426 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008427 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8428 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8429 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8430 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8431 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8432 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008433 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8434 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8435 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008436 }
8437
8438 X86AddressMode AM;
8439 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008440 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008441 AM.BaseType = X86AddressMode::RegBase;
8442 AM.Base.Reg = Op.getReg();
8443 } else {
8444 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008445 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008446 }
8447 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008448 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008449 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008450 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008451 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008452 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008453 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008454 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008455 AM.GV = Op.getGlobal();
8456 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008457 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008458 }
Chris Lattner52600972009-09-02 05:57:00 +00008459 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008460 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008461
8462 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008463 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008464
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008465 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008466 return BB;
8467 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008468 // String/text processing lowering.
8469 case X86::PCMPISTRM128REG:
8470 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8471 case X86::PCMPISTRM128MEM:
8472 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8473 case X86::PCMPESTRM128REG:
8474 return EmitPCMP(MI, BB, 5, false /* in mem */);
8475 case X86::PCMPESTRM128MEM:
8476 return EmitPCMP(MI, BB, 5, true /* in mem */);
8477
8478 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008479 case X86::ATOMAND32:
8480 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008481 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008482 X86::LCMPXCHG32, X86::MOV32rr,
8483 X86::NOT32r, X86::EAX,
8484 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008485 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008486 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8487 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008488 X86::LCMPXCHG32, X86::MOV32rr,
8489 X86::NOT32r, X86::EAX,
8490 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008491 case X86::ATOMXOR32:
8492 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008493 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008494 X86::LCMPXCHG32, X86::MOV32rr,
8495 X86::NOT32r, X86::EAX,
8496 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008497 case X86::ATOMNAND32:
8498 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008499 X86::AND32ri, X86::MOV32rm,
8500 X86::LCMPXCHG32, X86::MOV32rr,
8501 X86::NOT32r, X86::EAX,
8502 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008503 case X86::ATOMMIN32:
8504 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8505 case X86::ATOMMAX32:
8506 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8507 case X86::ATOMUMIN32:
8508 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8509 case X86::ATOMUMAX32:
8510 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008511
8512 case X86::ATOMAND16:
8513 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8514 X86::AND16ri, X86::MOV16rm,
8515 X86::LCMPXCHG16, X86::MOV16rr,
8516 X86::NOT16r, X86::AX,
8517 X86::GR16RegisterClass);
8518 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008519 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008520 X86::OR16ri, X86::MOV16rm,
8521 X86::LCMPXCHG16, X86::MOV16rr,
8522 X86::NOT16r, X86::AX,
8523 X86::GR16RegisterClass);
8524 case X86::ATOMXOR16:
8525 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8526 X86::XOR16ri, X86::MOV16rm,
8527 X86::LCMPXCHG16, X86::MOV16rr,
8528 X86::NOT16r, X86::AX,
8529 X86::GR16RegisterClass);
8530 case X86::ATOMNAND16:
8531 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8532 X86::AND16ri, X86::MOV16rm,
8533 X86::LCMPXCHG16, X86::MOV16rr,
8534 X86::NOT16r, X86::AX,
8535 X86::GR16RegisterClass, true);
8536 case X86::ATOMMIN16:
8537 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8538 case X86::ATOMMAX16:
8539 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8540 case X86::ATOMUMIN16:
8541 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8542 case X86::ATOMUMAX16:
8543 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8544
8545 case X86::ATOMAND8:
8546 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8547 X86::AND8ri, X86::MOV8rm,
8548 X86::LCMPXCHG8, X86::MOV8rr,
8549 X86::NOT8r, X86::AL,
8550 X86::GR8RegisterClass);
8551 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008552 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008553 X86::OR8ri, X86::MOV8rm,
8554 X86::LCMPXCHG8, X86::MOV8rr,
8555 X86::NOT8r, X86::AL,
8556 X86::GR8RegisterClass);
8557 case X86::ATOMXOR8:
8558 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8559 X86::XOR8ri, X86::MOV8rm,
8560 X86::LCMPXCHG8, X86::MOV8rr,
8561 X86::NOT8r, X86::AL,
8562 X86::GR8RegisterClass);
8563 case X86::ATOMNAND8:
8564 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8565 X86::AND8ri, X86::MOV8rm,
8566 X86::LCMPXCHG8, X86::MOV8rr,
8567 X86::NOT8r, X86::AL,
8568 X86::GR8RegisterClass, true);
8569 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008570 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008571 case X86::ATOMAND64:
8572 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008573 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008574 X86::LCMPXCHG64, X86::MOV64rr,
8575 X86::NOT64r, X86::RAX,
8576 X86::GR64RegisterClass);
8577 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8579 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008580 X86::LCMPXCHG64, X86::MOV64rr,
8581 X86::NOT64r, X86::RAX,
8582 X86::GR64RegisterClass);
8583 case X86::ATOMXOR64:
8584 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008585 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008586 X86::LCMPXCHG64, X86::MOV64rr,
8587 X86::NOT64r, X86::RAX,
8588 X86::GR64RegisterClass);
8589 case X86::ATOMNAND64:
8590 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8591 X86::AND64ri32, X86::MOV64rm,
8592 X86::LCMPXCHG64, X86::MOV64rr,
8593 X86::NOT64r, X86::RAX,
8594 X86::GR64RegisterClass, true);
8595 case X86::ATOMMIN64:
8596 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8597 case X86::ATOMMAX64:
8598 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8599 case X86::ATOMUMIN64:
8600 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8601 case X86::ATOMUMAX64:
8602 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008603
8604 // This group does 64-bit operations on a 32-bit host.
8605 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008606 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008607 X86::AND32rr, X86::AND32rr,
8608 X86::AND32ri, X86::AND32ri,
8609 false);
8610 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008611 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008612 X86::OR32rr, X86::OR32rr,
8613 X86::OR32ri, X86::OR32ri,
8614 false);
8615 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008616 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008617 X86::XOR32rr, X86::XOR32rr,
8618 X86::XOR32ri, X86::XOR32ri,
8619 false);
8620 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008621 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008622 X86::AND32rr, X86::AND32rr,
8623 X86::AND32ri, X86::AND32ri,
8624 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008625 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008626 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008627 X86::ADD32rr, X86::ADC32rr,
8628 X86::ADD32ri, X86::ADC32ri,
8629 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008630 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008631 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008632 X86::SUB32rr, X86::SBB32rr,
8633 X86::SUB32ri, X86::SBB32ri,
8634 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008635 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008636 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008637 X86::MOV32rr, X86::MOV32rr,
8638 X86::MOV32ri, X86::MOV32ri,
8639 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008640 case X86::VASTART_SAVE_XMM_REGS:
8641 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008642 }
8643}
8644
8645//===----------------------------------------------------------------------===//
8646// X86 Optimization Hooks
8647//===----------------------------------------------------------------------===//
8648
Dan Gohman475871a2008-07-27 21:46:04 +00008649void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008650 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008651 APInt &KnownZero,
8652 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008653 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008654 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008655 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008656 assert((Opc >= ISD::BUILTIN_OP_END ||
8657 Opc == ISD::INTRINSIC_WO_CHAIN ||
8658 Opc == ISD::INTRINSIC_W_CHAIN ||
8659 Opc == ISD::INTRINSIC_VOID) &&
8660 "Should use MaskedValueIsZero if you don't know whether Op"
8661 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008662
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008663 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008664 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008665 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008666 case X86ISD::ADD:
8667 case X86ISD::SUB:
8668 case X86ISD::SMUL:
8669 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008670 case X86ISD::INC:
8671 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008672 case X86ISD::OR:
8673 case X86ISD::XOR:
8674 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008675 // These nodes' second result is a boolean.
8676 if (Op.getResNo() == 0)
8677 break;
8678 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008679 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008680 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8681 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008682 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008683 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008684}
Chris Lattner259e97c2006-01-31 19:43:35 +00008685
Evan Cheng206ee9d2006-07-07 08:33:52 +00008686/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008687/// node is a GlobalAddress + offset.
8688bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8689 GlobalValue* &GA, int64_t &Offset) const{
8690 if (N->getOpcode() == X86ISD::Wrapper) {
8691 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008692 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008693 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008694 return true;
8695 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008696 }
Evan Chengad4196b2008-05-12 19:56:52 +00008697 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008698}
8699
Nate Begeman9008ca62009-04-27 18:41:29 +00008700static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008701 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008702 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008703 SelectionDAG &DAG, MachineFrameInfo *MFI,
8704 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008705 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008706 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008707 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008708 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008709 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008710 return false;
8711 continue;
8712 }
8713
Dan Gohman475871a2008-07-27 21:46:04 +00008714 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008715 if (!Elt.getNode() ||
8716 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008717 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008718 if (!LDBase) {
8719 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008720 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008721 LDBase = cast<LoadSDNode>(Elt.getNode());
8722 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008723 continue;
8724 }
8725 if (Elt.getOpcode() == ISD::UNDEF)
8726 continue;
8727
Nate Begemanabc01992009-06-05 21:37:30 +00008728 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008729 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008730 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008731 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008732 }
8733 return true;
8734}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008735
8736/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8737/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8738/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008739/// order. In the case of v2i64, it will see if it can rewrite the
8740/// shuffle to be an appropriate build vector so it can take advantage of
8741// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008742static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008743 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008744 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008745 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008746 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008747 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8748 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008749
Eli Friedman7a5e5552009-06-07 06:52:44 +00008750 if (VT.getSizeInBits() != 128)
8751 return SDValue();
8752
Mon P Wang1e955802009-04-03 02:43:30 +00008753 // Try to combine a vector_shuffle into a 128-bit load.
8754 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008755 LoadSDNode *LD = NULL;
8756 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008757 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008758 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008759 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008760
Eli Friedman7a5e5552009-06-07 06:52:44 +00008761 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008762 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008763 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8764 LD->getSrcValue(), LD->getSrcValueOffset(),
8765 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008766 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008767 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008768 LD->isVolatile(), LD->getAlignment());
8769 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008770 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008771 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8772 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008773 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8774 }
8775 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008776}
Evan Chengd880b972008-05-09 21:53:03 +00008777
Chris Lattner83e6c992006-10-04 06:57:07 +00008778/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008779static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008780 const X86Subtarget *Subtarget) {
8781 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008782 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008783 // Get the LHS/RHS of the select.
8784 SDValue LHS = N->getOperand(1);
8785 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008786
Dan Gohman670e5392009-09-21 18:03:22 +00008787 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8788 // instructions have the peculiarity that if either operand is a NaN,
8789 // they chose what we call the RHS operand (and as such are not symmetric).
8790 // It happens that this matches the semantics of the common C idiom
8791 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008792 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008793 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008794 Cond.getOpcode() == ISD::SETCC) {
8795 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008796
Chris Lattner47b4ce82009-03-11 05:48:52 +00008797 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008798 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008799 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8800 switch (CC) {
8801 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008802 case ISD::SETULT:
8803 // This can be a min if we can prove that at least one of the operands
8804 // is not a nan.
8805 if (!FiniteOnlyFPMath()) {
8806 if (DAG.isKnownNeverNaN(RHS)) {
8807 // Put the potential NaN in the RHS so that SSE will preserve it.
8808 std::swap(LHS, RHS);
8809 } else if (!DAG.isKnownNeverNaN(LHS))
8810 break;
8811 }
8812 Opcode = X86ISD::FMIN;
8813 break;
8814 case ISD::SETOLE:
8815 // This can be a min if we can prove that at least one of the operands
8816 // is not a nan.
8817 if (!FiniteOnlyFPMath()) {
8818 if (DAG.isKnownNeverNaN(LHS)) {
8819 // Put the potential NaN in the RHS so that SSE will preserve it.
8820 std::swap(LHS, RHS);
8821 } else if (!DAG.isKnownNeverNaN(RHS))
8822 break;
8823 }
8824 Opcode = X86ISD::FMIN;
8825 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008826 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008827 // This can be a min, but if either operand is a NaN we need it to
8828 // preserve the original LHS.
8829 std::swap(LHS, RHS);
8830 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008831 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008832 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008833 Opcode = X86ISD::FMIN;
8834 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008835
Dan Gohman670e5392009-09-21 18:03:22 +00008836 case ISD::SETOGE:
8837 // This can be a max if we can prove that at least one of the operands
8838 // is not a nan.
8839 if (!FiniteOnlyFPMath()) {
8840 if (DAG.isKnownNeverNaN(LHS)) {
8841 // Put the potential NaN in the RHS so that SSE will preserve it.
8842 std::swap(LHS, RHS);
8843 } else if (!DAG.isKnownNeverNaN(RHS))
8844 break;
8845 }
8846 Opcode = X86ISD::FMAX;
8847 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008848 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008849 // This can be a max if we can prove that at least one of the operands
8850 // is not a nan.
8851 if (!FiniteOnlyFPMath()) {
8852 if (DAG.isKnownNeverNaN(RHS)) {
8853 // Put the potential NaN in the RHS so that SSE will preserve it.
8854 std::swap(LHS, RHS);
8855 } else if (!DAG.isKnownNeverNaN(LHS))
8856 break;
8857 }
8858 Opcode = X86ISD::FMAX;
8859 break;
8860 case ISD::SETUGE:
8861 // This can be a max, but if either operand is a NaN we need it to
8862 // preserve the original LHS.
8863 std::swap(LHS, RHS);
8864 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008865 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008866 case ISD::SETGE:
8867 Opcode = X86ISD::FMAX;
8868 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008869 }
Dan Gohman670e5392009-09-21 18:03:22 +00008870 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008871 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8872 switch (CC) {
8873 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008874 case ISD::SETOGE:
8875 // This can be a min if we can prove that at least one of the operands
8876 // is not a nan.
8877 if (!FiniteOnlyFPMath()) {
8878 if (DAG.isKnownNeverNaN(RHS)) {
8879 // Put the potential NaN in the RHS so that SSE will preserve it.
8880 std::swap(LHS, RHS);
8881 } else if (!DAG.isKnownNeverNaN(LHS))
8882 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008883 }
Dan Gohman670e5392009-09-21 18:03:22 +00008884 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008885 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008886 case ISD::SETUGT:
8887 // This can be a min if we can prove that at least one of the operands
8888 // is not a nan.
8889 if (!FiniteOnlyFPMath()) {
8890 if (DAG.isKnownNeverNaN(LHS)) {
8891 // Put the potential NaN in the RHS so that SSE will preserve it.
8892 std::swap(LHS, RHS);
8893 } else if (!DAG.isKnownNeverNaN(RHS))
8894 break;
8895 }
8896 Opcode = X86ISD::FMIN;
8897 break;
8898 case ISD::SETUGE:
8899 // This can be a min, but if either operand is a NaN we need it to
8900 // preserve the original LHS.
8901 std::swap(LHS, RHS);
8902 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008903 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008904 case ISD::SETGE:
8905 Opcode = X86ISD::FMIN;
8906 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008907
Dan Gohman670e5392009-09-21 18:03:22 +00008908 case ISD::SETULT:
8909 // This can be a max if we can prove that at least one of the operands
8910 // is not a nan.
8911 if (!FiniteOnlyFPMath()) {
8912 if (DAG.isKnownNeverNaN(LHS)) {
8913 // Put the potential NaN in the RHS so that SSE will preserve it.
8914 std::swap(LHS, RHS);
8915 } else if (!DAG.isKnownNeverNaN(RHS))
8916 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008917 }
Dan Gohman670e5392009-09-21 18:03:22 +00008918 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008919 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008920 case ISD::SETOLE:
8921 // This can be a max if we can prove that at least one of the operands
8922 // is not a nan.
8923 if (!FiniteOnlyFPMath()) {
8924 if (DAG.isKnownNeverNaN(RHS)) {
8925 // Put the potential NaN in the RHS so that SSE will preserve it.
8926 std::swap(LHS, RHS);
8927 } else if (!DAG.isKnownNeverNaN(LHS))
8928 break;
8929 }
8930 Opcode = X86ISD::FMAX;
8931 break;
8932 case ISD::SETULE:
8933 // This can be a max, but if either operand is a NaN we need it to
8934 // preserve the original LHS.
8935 std::swap(LHS, RHS);
8936 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008937 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008938 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008939 Opcode = X86ISD::FMAX;
8940 break;
8941 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008942 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008943
Chris Lattner47b4ce82009-03-11 05:48:52 +00008944 if (Opcode)
8945 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008946 }
Eric Christopherfd179292009-08-27 18:07:15 +00008947
Chris Lattnerd1980a52009-03-12 06:52:53 +00008948 // If this is a select between two integer constants, try to do some
8949 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008950 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8951 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008952 // Don't do this for crazy integer types.
8953 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8954 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008955 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008956 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008957
Chris Lattnercee56e72009-03-13 05:53:31 +00008958 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008959 // Efficiently invertible.
8960 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8961 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8962 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8963 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008964 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008965 }
Eric Christopherfd179292009-08-27 18:07:15 +00008966
Chris Lattnerd1980a52009-03-12 06:52:53 +00008967 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008968 if (FalseC->getAPIntValue() == 0 &&
8969 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008970 if (NeedsCondInvert) // Invert the condition if needed.
8971 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8972 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008973
Chris Lattnerd1980a52009-03-12 06:52:53 +00008974 // Zero extend the condition if needed.
8975 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008976
Chris Lattnercee56e72009-03-13 05:53:31 +00008977 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008978 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008979 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008980 }
Eric Christopherfd179292009-08-27 18:07:15 +00008981
Chris Lattner97a29a52009-03-13 05:22:11 +00008982 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008983 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008984 if (NeedsCondInvert) // Invert the condition if needed.
8985 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8986 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008987
Chris Lattner97a29a52009-03-13 05:22:11 +00008988 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008989 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8990 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008991 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008992 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008993 }
Eric Christopherfd179292009-08-27 18:07:15 +00008994
Chris Lattnercee56e72009-03-13 05:53:31 +00008995 // Optimize cases that will turn into an LEA instruction. This requires
8996 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008997 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008998 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008999 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009000
Chris Lattnercee56e72009-03-13 05:53:31 +00009001 bool isFastMultiplier = false;
9002 if (Diff < 10) {
9003 switch ((unsigned char)Diff) {
9004 default: break;
9005 case 1: // result = add base, cond
9006 case 2: // result = lea base( , cond*2)
9007 case 3: // result = lea base(cond, cond*2)
9008 case 4: // result = lea base( , cond*4)
9009 case 5: // result = lea base(cond, cond*4)
9010 case 8: // result = lea base( , cond*8)
9011 case 9: // result = lea base(cond, cond*8)
9012 isFastMultiplier = true;
9013 break;
9014 }
9015 }
Eric Christopherfd179292009-08-27 18:07:15 +00009016
Chris Lattnercee56e72009-03-13 05:53:31 +00009017 if (isFastMultiplier) {
9018 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9019 if (NeedsCondInvert) // Invert the condition if needed.
9020 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9021 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009022
Chris Lattnercee56e72009-03-13 05:53:31 +00009023 // Zero extend the condition if needed.
9024 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9025 Cond);
9026 // Scale the condition by the difference.
9027 if (Diff != 1)
9028 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9029 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009030
Chris Lattnercee56e72009-03-13 05:53:31 +00009031 // Add the base if non-zero.
9032 if (FalseC->getAPIntValue() != 0)
9033 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9034 SDValue(FalseC, 0));
9035 return Cond;
9036 }
Eric Christopherfd179292009-08-27 18:07:15 +00009037 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009038 }
9039 }
Eric Christopherfd179292009-08-27 18:07:15 +00009040
Dan Gohman475871a2008-07-27 21:46:04 +00009041 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009042}
9043
Chris Lattnerd1980a52009-03-12 06:52:53 +00009044/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9045static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9046 TargetLowering::DAGCombinerInfo &DCI) {
9047 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009048
Chris Lattnerd1980a52009-03-12 06:52:53 +00009049 // If the flag operand isn't dead, don't touch this CMOV.
9050 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9051 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009052
Chris Lattnerd1980a52009-03-12 06:52:53 +00009053 // If this is a select between two integer constants, try to do some
9054 // optimizations. Note that the operands are ordered the opposite of SELECT
9055 // operands.
9056 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9057 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9058 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9059 // larger than FalseC (the false value).
9060 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009061
Chris Lattnerd1980a52009-03-12 06:52:53 +00009062 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9063 CC = X86::GetOppositeBranchCondition(CC);
9064 std::swap(TrueC, FalseC);
9065 }
Eric Christopherfd179292009-08-27 18:07:15 +00009066
Chris Lattnerd1980a52009-03-12 06:52:53 +00009067 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009068 // This is efficient for any integer data type (including i8/i16) and
9069 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009070 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9071 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009072 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9073 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009074
Chris Lattnerd1980a52009-03-12 06:52:53 +00009075 // Zero extend the condition if needed.
9076 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009077
Chris Lattnerd1980a52009-03-12 06:52:53 +00009078 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9079 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009080 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009081 if (N->getNumValues() == 2) // Dead flag value?
9082 return DCI.CombineTo(N, Cond, SDValue());
9083 return Cond;
9084 }
Eric Christopherfd179292009-08-27 18:07:15 +00009085
Chris Lattnercee56e72009-03-13 05:53:31 +00009086 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9087 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009088 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9089 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009090 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9091 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009092
Chris Lattner97a29a52009-03-13 05:22:11 +00009093 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009094 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9095 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009096 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9097 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009098
Chris Lattner97a29a52009-03-13 05:22:11 +00009099 if (N->getNumValues() == 2) // Dead flag value?
9100 return DCI.CombineTo(N, Cond, SDValue());
9101 return Cond;
9102 }
Eric Christopherfd179292009-08-27 18:07:15 +00009103
Chris Lattnercee56e72009-03-13 05:53:31 +00009104 // Optimize cases that will turn into an LEA instruction. This requires
9105 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009106 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009107 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009108 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009109
Chris Lattnercee56e72009-03-13 05:53:31 +00009110 bool isFastMultiplier = false;
9111 if (Diff < 10) {
9112 switch ((unsigned char)Diff) {
9113 default: break;
9114 case 1: // result = add base, cond
9115 case 2: // result = lea base( , cond*2)
9116 case 3: // result = lea base(cond, cond*2)
9117 case 4: // result = lea base( , cond*4)
9118 case 5: // result = lea base(cond, cond*4)
9119 case 8: // result = lea base( , cond*8)
9120 case 9: // result = lea base(cond, cond*8)
9121 isFastMultiplier = true;
9122 break;
9123 }
9124 }
Eric Christopherfd179292009-08-27 18:07:15 +00009125
Chris Lattnercee56e72009-03-13 05:53:31 +00009126 if (isFastMultiplier) {
9127 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9128 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009129 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9130 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009131 // Zero extend the condition if needed.
9132 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9133 Cond);
9134 // Scale the condition by the difference.
9135 if (Diff != 1)
9136 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9137 DAG.getConstant(Diff, Cond.getValueType()));
9138
9139 // Add the base if non-zero.
9140 if (FalseC->getAPIntValue() != 0)
9141 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9142 SDValue(FalseC, 0));
9143 if (N->getNumValues() == 2) // Dead flag value?
9144 return DCI.CombineTo(N, Cond, SDValue());
9145 return Cond;
9146 }
Eric Christopherfd179292009-08-27 18:07:15 +00009147 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009148 }
9149 }
9150 return SDValue();
9151}
9152
9153
Evan Cheng0b0cd912009-03-28 05:57:29 +00009154/// PerformMulCombine - Optimize a single multiply with constant into two
9155/// in order to implement it with two cheaper instructions, e.g.
9156/// LEA + SHL, LEA + LEA.
9157static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9158 TargetLowering::DAGCombinerInfo &DCI) {
9159 if (DAG.getMachineFunction().
9160 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9161 return SDValue();
9162
9163 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9164 return SDValue();
9165
Owen Andersone50ed302009-08-10 22:56:29 +00009166 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009167 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009168 return SDValue();
9169
9170 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9171 if (!C)
9172 return SDValue();
9173 uint64_t MulAmt = C->getZExtValue();
9174 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9175 return SDValue();
9176
9177 uint64_t MulAmt1 = 0;
9178 uint64_t MulAmt2 = 0;
9179 if ((MulAmt % 9) == 0) {
9180 MulAmt1 = 9;
9181 MulAmt2 = MulAmt / 9;
9182 } else if ((MulAmt % 5) == 0) {
9183 MulAmt1 = 5;
9184 MulAmt2 = MulAmt / 5;
9185 } else if ((MulAmt % 3) == 0) {
9186 MulAmt1 = 3;
9187 MulAmt2 = MulAmt / 3;
9188 }
9189 if (MulAmt2 &&
9190 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9191 DebugLoc DL = N->getDebugLoc();
9192
9193 if (isPowerOf2_64(MulAmt2) &&
9194 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9195 // If second multiplifer is pow2, issue it first. We want the multiply by
9196 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9197 // is an add.
9198 std::swap(MulAmt1, MulAmt2);
9199
9200 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009201 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009202 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009203 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009204 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009205 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009206 DAG.getConstant(MulAmt1, VT));
9207
Eric Christopherfd179292009-08-27 18:07:15 +00009208 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009209 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009210 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009211 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009212 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009213 DAG.getConstant(MulAmt2, VT));
9214
9215 // Do not add new nodes to DAG combiner worklist.
9216 DCI.CombineTo(N, NewMul, false);
9217 }
9218 return SDValue();
9219}
9220
Evan Chengad9c0a32009-12-15 00:53:42 +00009221static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9222 SDValue N0 = N->getOperand(0);
9223 SDValue N1 = N->getOperand(1);
9224 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9225 EVT VT = N0.getValueType();
9226
9227 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9228 // since the result of setcc_c is all zero's or all ones.
9229 if (N1C && N0.getOpcode() == ISD::AND &&
9230 N0.getOperand(1).getOpcode() == ISD::Constant) {
9231 SDValue N00 = N0.getOperand(0);
9232 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9233 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9234 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9235 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9236 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9237 APInt ShAmt = N1C->getAPIntValue();
9238 Mask = Mask.shl(ShAmt);
9239 if (Mask != 0)
9240 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9241 N00, DAG.getConstant(Mask, VT));
9242 }
9243 }
9244
9245 return SDValue();
9246}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009247
Nate Begeman740ab032009-01-26 00:52:55 +00009248/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9249/// when possible.
9250static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9251 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009252 EVT VT = N->getValueType(0);
9253 if (!VT.isVector() && VT.isInteger() &&
9254 N->getOpcode() == ISD::SHL)
9255 return PerformSHLCombine(N, DAG);
9256
Nate Begeman740ab032009-01-26 00:52:55 +00009257 // On X86 with SSE2 support, we can transform this to a vector shift if
9258 // all elements are shifted by the same amount. We can't do this in legalize
9259 // because the a constant vector is typically transformed to a constant pool
9260 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009261 if (!Subtarget->hasSSE2())
9262 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009263
Owen Anderson825b72b2009-08-11 20:47:22 +00009264 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009265 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009266
Mon P Wang3becd092009-01-28 08:12:05 +00009267 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009268 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009269 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009270 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009271 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9272 unsigned NumElts = VT.getVectorNumElements();
9273 unsigned i = 0;
9274 for (; i != NumElts; ++i) {
9275 SDValue Arg = ShAmtOp.getOperand(i);
9276 if (Arg.getOpcode() == ISD::UNDEF) continue;
9277 BaseShAmt = Arg;
9278 break;
9279 }
9280 for (; i != NumElts; ++i) {
9281 SDValue Arg = ShAmtOp.getOperand(i);
9282 if (Arg.getOpcode() == ISD::UNDEF) continue;
9283 if (Arg != BaseShAmt) {
9284 return SDValue();
9285 }
9286 }
9287 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009288 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009289 SDValue InVec = ShAmtOp.getOperand(0);
9290 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9291 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9292 unsigned i = 0;
9293 for (; i != NumElts; ++i) {
9294 SDValue Arg = InVec.getOperand(i);
9295 if (Arg.getOpcode() == ISD::UNDEF) continue;
9296 BaseShAmt = Arg;
9297 break;
9298 }
9299 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9300 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9301 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9302 if (C->getZExtValue() == SplatIdx)
9303 BaseShAmt = InVec.getOperand(1);
9304 }
9305 }
9306 if (BaseShAmt.getNode() == 0)
9307 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9308 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009309 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009310 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009311
Mon P Wangefa42202009-09-03 19:56:25 +00009312 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009313 if (EltVT.bitsGT(MVT::i32))
9314 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9315 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009316 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009317
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009318 // The shift amount is identical so we can do a vector shift.
9319 SDValue ValOp = N->getOperand(0);
9320 switch (N->getOpcode()) {
9321 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009322 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009323 break;
9324 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009325 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009326 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009327 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009328 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009329 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009330 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009331 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009332 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009333 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009334 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009335 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009336 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009337 break;
9338 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009339 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009340 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009341 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009342 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009343 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009344 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009345 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009346 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009347 break;
9348 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009349 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009350 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009351 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009352 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009353 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009354 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009355 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009356 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009357 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009358 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009359 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009360 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009361 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009362 }
9363 return SDValue();
9364}
9365
Evan Cheng760d1942010-01-04 21:22:48 +00009366static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9367 const X86Subtarget *Subtarget) {
9368 EVT VT = N->getValueType(0);
9369 if (VT != MVT::i64 || !Subtarget->is64Bit())
9370 return SDValue();
9371
9372 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9373 SDValue N0 = N->getOperand(0);
9374 SDValue N1 = N->getOperand(1);
9375 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9376 std::swap(N0, N1);
9377 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9378 return SDValue();
9379
9380 SDValue ShAmt0 = N0.getOperand(1);
9381 if (ShAmt0.getValueType() != MVT::i8)
9382 return SDValue();
9383 SDValue ShAmt1 = N1.getOperand(1);
9384 if (ShAmt1.getValueType() != MVT::i8)
9385 return SDValue();
9386 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9387 ShAmt0 = ShAmt0.getOperand(0);
9388 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9389 ShAmt1 = ShAmt1.getOperand(0);
9390
9391 DebugLoc DL = N->getDebugLoc();
9392 unsigned Opc = X86ISD::SHLD;
9393 SDValue Op0 = N0.getOperand(0);
9394 SDValue Op1 = N1.getOperand(0);
9395 if (ShAmt0.getOpcode() == ISD::SUB) {
9396 Opc = X86ISD::SHRD;
9397 std::swap(Op0, Op1);
9398 std::swap(ShAmt0, ShAmt1);
9399 }
9400
9401 if (ShAmt1.getOpcode() == ISD::SUB) {
9402 SDValue Sum = ShAmt1.getOperand(0);
9403 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9404 if (SumC->getSExtValue() == 64 &&
9405 ShAmt1.getOperand(1) == ShAmt0)
9406 return DAG.getNode(Opc, DL, VT,
9407 Op0, Op1,
9408 DAG.getNode(ISD::TRUNCATE, DL,
9409 MVT::i8, ShAmt0));
9410 }
9411 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9412 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9413 if (ShAmt0C &&
9414 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9415 return DAG.getNode(Opc, DL, VT,
9416 N0.getOperand(0), N1.getOperand(0),
9417 DAG.getNode(ISD::TRUNCATE, DL,
9418 MVT::i8, ShAmt0));
9419 }
9420
9421 return SDValue();
9422}
9423
Chris Lattner149a4e52008-02-22 02:09:43 +00009424/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009425static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009426 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009427 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9428 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009429 // A preferable solution to the general problem is to figure out the right
9430 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009431
9432 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009433 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009434 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009435 if (VT.getSizeInBits() != 64)
9436 return SDValue();
9437
Devang Patel578efa92009-06-05 21:57:13 +00009438 const Function *F = DAG.getMachineFunction().getFunction();
9439 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009440 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009441 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009442 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009443 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009444 isa<LoadSDNode>(St->getValue()) &&
9445 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9446 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009447 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009448 LoadSDNode *Ld = 0;
9449 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009450 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009451 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009452 // Must be a store of a load. We currently handle two cases: the load
9453 // is a direct child, and it's under an intervening TokenFactor. It is
9454 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009455 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009456 Ld = cast<LoadSDNode>(St->getChain());
9457 else if (St->getValue().hasOneUse() &&
9458 ChainVal->getOpcode() == ISD::TokenFactor) {
9459 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009460 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009461 TokenFactorIndex = i;
9462 Ld = cast<LoadSDNode>(St->getValue());
9463 } else
9464 Ops.push_back(ChainVal->getOperand(i));
9465 }
9466 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009467
Evan Cheng536e6672009-03-12 05:59:15 +00009468 if (!Ld || !ISD::isNormalLoad(Ld))
9469 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009470
Evan Cheng536e6672009-03-12 05:59:15 +00009471 // If this is not the MMX case, i.e. we are just turning i64 load/store
9472 // into f64 load/store, avoid the transformation if there are multiple
9473 // uses of the loaded value.
9474 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9475 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009476
Evan Cheng536e6672009-03-12 05:59:15 +00009477 DebugLoc LdDL = Ld->getDebugLoc();
9478 DebugLoc StDL = N->getDebugLoc();
9479 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9480 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9481 // pair instead.
9482 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009483 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009484 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9485 Ld->getBasePtr(), Ld->getSrcValue(),
9486 Ld->getSrcValueOffset(), Ld->isVolatile(),
9487 Ld->getAlignment());
9488 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009489 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009490 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009491 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009492 Ops.size());
9493 }
Evan Cheng536e6672009-03-12 05:59:15 +00009494 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009495 St->getSrcValue(), St->getSrcValueOffset(),
9496 St->isVolatile(), St->getAlignment());
9497 }
Evan Cheng536e6672009-03-12 05:59:15 +00009498
9499 // Otherwise, lower to two pairs of 32-bit loads / stores.
9500 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009501 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9502 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009503
Owen Anderson825b72b2009-08-11 20:47:22 +00009504 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009505 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9506 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009507 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009508 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9509 Ld->isVolatile(),
9510 MinAlign(Ld->getAlignment(), 4));
9511
9512 SDValue NewChain = LoLd.getValue(1);
9513 if (TokenFactorIndex != -1) {
9514 Ops.push_back(LoLd);
9515 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009516 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009517 Ops.size());
9518 }
9519
9520 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009521 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9522 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009523
9524 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9525 St->getSrcValue(), St->getSrcValueOffset(),
9526 St->isVolatile(), St->getAlignment());
9527 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9528 St->getSrcValue(),
9529 St->getSrcValueOffset() + 4,
9530 St->isVolatile(),
9531 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009532 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009533 }
Dan Gohman475871a2008-07-27 21:46:04 +00009534 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009535}
9536
Chris Lattner6cf73262008-01-25 06:14:17 +00009537/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9538/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009539static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009540 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9541 // F[X]OR(0.0, x) -> x
9542 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009543 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9544 if (C->getValueAPF().isPosZero())
9545 return N->getOperand(1);
9546 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9547 if (C->getValueAPF().isPosZero())
9548 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009549 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009550}
9551
9552/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009553static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009554 // FAND(0.0, x) -> 0.0
9555 // FAND(x, 0.0) -> 0.0
9556 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9557 if (C->getValueAPF().isPosZero())
9558 return N->getOperand(0);
9559 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9560 if (C->getValueAPF().isPosZero())
9561 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009562 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009563}
9564
Dan Gohmane5af2d32009-01-29 01:59:02 +00009565static SDValue PerformBTCombine(SDNode *N,
9566 SelectionDAG &DAG,
9567 TargetLowering::DAGCombinerInfo &DCI) {
9568 // BT ignores high bits in the bit index operand.
9569 SDValue Op1 = N->getOperand(1);
9570 if (Op1.hasOneUse()) {
9571 unsigned BitWidth = Op1.getValueSizeInBits();
9572 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9573 APInt KnownZero, KnownOne;
9574 TargetLowering::TargetLoweringOpt TLO(DAG);
9575 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9576 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9577 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9578 DCI.CommitTargetLoweringOpt(TLO);
9579 }
9580 return SDValue();
9581}
Chris Lattner83e6c992006-10-04 06:57:07 +00009582
Eli Friedman7a5e5552009-06-07 06:52:44 +00009583static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9584 SDValue Op = N->getOperand(0);
9585 if (Op.getOpcode() == ISD::BIT_CONVERT)
9586 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009587 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009588 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009589 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009590 OpVT.getVectorElementType().getSizeInBits()) {
9591 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9592 }
9593 return SDValue();
9594}
9595
Owen Anderson99177002009-06-29 18:04:45 +00009596// On X86 and X86-64, atomic operations are lowered to locked instructions.
9597// Locked instructions, in turn, have implicit fence semantics (all memory
9598// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009599// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009600// fence-atomic-fence.
9601static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9602 SDValue atomic = N->getOperand(0);
9603 switch (atomic.getOpcode()) {
9604 case ISD::ATOMIC_CMP_SWAP:
9605 case ISD::ATOMIC_SWAP:
9606 case ISD::ATOMIC_LOAD_ADD:
9607 case ISD::ATOMIC_LOAD_SUB:
9608 case ISD::ATOMIC_LOAD_AND:
9609 case ISD::ATOMIC_LOAD_OR:
9610 case ISD::ATOMIC_LOAD_XOR:
9611 case ISD::ATOMIC_LOAD_NAND:
9612 case ISD::ATOMIC_LOAD_MIN:
9613 case ISD::ATOMIC_LOAD_MAX:
9614 case ISD::ATOMIC_LOAD_UMIN:
9615 case ISD::ATOMIC_LOAD_UMAX:
9616 break;
9617 default:
9618 return SDValue();
9619 }
Eric Christopherfd179292009-08-27 18:07:15 +00009620
Owen Anderson99177002009-06-29 18:04:45 +00009621 SDValue fence = atomic.getOperand(0);
9622 if (fence.getOpcode() != ISD::MEMBARRIER)
9623 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009624
Owen Anderson99177002009-06-29 18:04:45 +00009625 switch (atomic.getOpcode()) {
9626 case ISD::ATOMIC_CMP_SWAP:
9627 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9628 atomic.getOperand(1), atomic.getOperand(2),
9629 atomic.getOperand(3));
9630 case ISD::ATOMIC_SWAP:
9631 case ISD::ATOMIC_LOAD_ADD:
9632 case ISD::ATOMIC_LOAD_SUB:
9633 case ISD::ATOMIC_LOAD_AND:
9634 case ISD::ATOMIC_LOAD_OR:
9635 case ISD::ATOMIC_LOAD_XOR:
9636 case ISD::ATOMIC_LOAD_NAND:
9637 case ISD::ATOMIC_LOAD_MIN:
9638 case ISD::ATOMIC_LOAD_MAX:
9639 case ISD::ATOMIC_LOAD_UMIN:
9640 case ISD::ATOMIC_LOAD_UMAX:
9641 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9642 atomic.getOperand(1), atomic.getOperand(2));
9643 default:
9644 return SDValue();
9645 }
9646}
9647
Evan Cheng2e489c42009-12-16 00:53:11 +00009648static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9649 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9650 // (and (i32 x86isd::setcc_carry), 1)
9651 // This eliminates the zext. This transformation is necessary because
9652 // ISD::SETCC is always legalized to i8.
9653 DebugLoc dl = N->getDebugLoc();
9654 SDValue N0 = N->getOperand(0);
9655 EVT VT = N->getValueType(0);
9656 if (N0.getOpcode() == ISD::AND &&
9657 N0.hasOneUse() &&
9658 N0.getOperand(0).hasOneUse()) {
9659 SDValue N00 = N0.getOperand(0);
9660 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9661 return SDValue();
9662 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9663 if (!C || C->getZExtValue() != 1)
9664 return SDValue();
9665 return DAG.getNode(ISD::AND, dl, VT,
9666 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9667 N00.getOperand(0), N00.getOperand(1)),
9668 DAG.getConstant(1, VT));
9669 }
9670
9671 return SDValue();
9672}
9673
Dan Gohman475871a2008-07-27 21:46:04 +00009674SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009675 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009676 SelectionDAG &DAG = DCI.DAG;
9677 switch (N->getOpcode()) {
9678 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009679 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009680 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009681 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009682 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009683 case ISD::SHL:
9684 case ISD::SRA:
9685 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009686 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009687 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009688 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009689 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9690 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009691 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009692 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009693 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009694 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009695 }
9696
Dan Gohman475871a2008-07-27 21:46:04 +00009697 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009698}
9699
Evan Cheng60c07e12006-07-05 22:17:51 +00009700//===----------------------------------------------------------------------===//
9701// X86 Inline Assembly Support
9702//===----------------------------------------------------------------------===//
9703
Chris Lattnerb8105652009-07-20 17:51:36 +00009704static bool LowerToBSwap(CallInst *CI) {
9705 // FIXME: this should verify that we are targetting a 486 or better. If not,
9706 // we will turn this bswap into something that will be lowered to logical ops
9707 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9708 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009709
Chris Lattnerb8105652009-07-20 17:51:36 +00009710 // Verify this is a simple bswap.
9711 if (CI->getNumOperands() != 2 ||
9712 CI->getType() != CI->getOperand(1)->getType() ||
9713 !CI->getType()->isInteger())
9714 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009715
Chris Lattnerb8105652009-07-20 17:51:36 +00009716 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9717 if (!Ty || Ty->getBitWidth() % 16 != 0)
9718 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009719
Chris Lattnerb8105652009-07-20 17:51:36 +00009720 // Okay, we can do this xform, do so now.
9721 const Type *Tys[] = { Ty };
9722 Module *M = CI->getParent()->getParent()->getParent();
9723 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009724
Chris Lattnerb8105652009-07-20 17:51:36 +00009725 Value *Op = CI->getOperand(1);
9726 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009727
Chris Lattnerb8105652009-07-20 17:51:36 +00009728 CI->replaceAllUsesWith(Op);
9729 CI->eraseFromParent();
9730 return true;
9731}
9732
9733bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9734 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9735 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9736
9737 std::string AsmStr = IA->getAsmString();
9738
9739 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009740 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009741 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9742
9743 switch (AsmPieces.size()) {
9744 default: return false;
9745 case 1:
9746 AsmStr = AsmPieces[0];
9747 AsmPieces.clear();
9748 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9749
9750 // bswap $0
9751 if (AsmPieces.size() == 2 &&
9752 (AsmPieces[0] == "bswap" ||
9753 AsmPieces[0] == "bswapq" ||
9754 AsmPieces[0] == "bswapl") &&
9755 (AsmPieces[1] == "$0" ||
9756 AsmPieces[1] == "${0:q}")) {
9757 // No need to check constraints, nothing other than the equivalent of
9758 // "=r,0" would be valid here.
9759 return LowerToBSwap(CI);
9760 }
9761 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009762 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009763 AsmPieces.size() == 3 &&
9764 AsmPieces[0] == "rorw" &&
9765 AsmPieces[1] == "$$8," &&
9766 AsmPieces[2] == "${0:w}" &&
9767 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9768 return LowerToBSwap(CI);
9769 }
9770 break;
9771 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009772 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009773 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009774 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9775 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9776 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009777 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009778 SplitString(AsmPieces[0], Words, " \t");
9779 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9780 Words.clear();
9781 SplitString(AsmPieces[1], Words, " \t");
9782 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9783 Words.clear();
9784 SplitString(AsmPieces[2], Words, " \t,");
9785 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9786 Words[2] == "%edx") {
9787 return LowerToBSwap(CI);
9788 }
9789 }
9790 }
9791 }
9792 break;
9793 }
9794 return false;
9795}
9796
9797
9798
Chris Lattnerf4dff842006-07-11 02:54:03 +00009799/// getConstraintType - Given a constraint letter, return the type of
9800/// constraint it is for this target.
9801X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009802X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9803 if (Constraint.size() == 1) {
9804 switch (Constraint[0]) {
9805 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009806 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009807 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009808 case 'r':
9809 case 'R':
9810 case 'l':
9811 case 'q':
9812 case 'Q':
9813 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009814 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009815 case 'Y':
9816 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009817 case 'e':
9818 case 'Z':
9819 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009820 default:
9821 break;
9822 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009823 }
Chris Lattner4234f572007-03-25 02:14:49 +00009824 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009825}
9826
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009827/// LowerXConstraint - try to replace an X constraint, which matches anything,
9828/// with another that has more specific requirements based on the type of the
9829/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009830const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009831LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009832 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9833 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009834 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009835 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009836 return "Y";
9837 if (Subtarget->hasSSE1())
9838 return "x";
9839 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009840
Chris Lattner5e764232008-04-26 23:02:14 +00009841 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009842}
9843
Chris Lattner48884cd2007-08-25 00:47:38 +00009844/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9845/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009846void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009847 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009848 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009849 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009850 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009851 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009852
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009853 switch (Constraint) {
9854 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009855 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009856 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009857 if (C->getZExtValue() <= 31) {
9858 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009859 break;
9860 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009861 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009862 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009863 case 'J':
9864 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009865 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009866 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9867 break;
9868 }
9869 }
9870 return;
9871 case 'K':
9872 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009873 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009874 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9875 break;
9876 }
9877 }
9878 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009879 case 'N':
9880 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009881 if (C->getZExtValue() <= 255) {
9882 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009883 break;
9884 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009885 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009886 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009887 case 'e': {
9888 // 32-bit signed value
9889 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9890 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009891 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9892 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009893 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009894 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009895 break;
9896 }
9897 // FIXME gcc accepts some relocatable values here too, but only in certain
9898 // memory models; it's complicated.
9899 }
9900 return;
9901 }
9902 case 'Z': {
9903 // 32-bit unsigned value
9904 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9905 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009906 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9907 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009908 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9909 break;
9910 }
9911 }
9912 // FIXME gcc accepts some relocatable values here too, but only in certain
9913 // memory models; it's complicated.
9914 return;
9915 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009916 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009917 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009918 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009919 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009920 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009921 break;
9922 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009923
Chris Lattnerdc43a882007-05-03 16:52:29 +00009924 // If we are in non-pic codegen mode, we allow the address of a global (with
9925 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009926 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009927 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009928
Chris Lattner49921962009-05-08 18:23:14 +00009929 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9930 while (1) {
9931 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9932 Offset += GA->getOffset();
9933 break;
9934 } else if (Op.getOpcode() == ISD::ADD) {
9935 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9936 Offset += C->getZExtValue();
9937 Op = Op.getOperand(0);
9938 continue;
9939 }
9940 } else if (Op.getOpcode() == ISD::SUB) {
9941 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9942 Offset += -C->getZExtValue();
9943 Op = Op.getOperand(0);
9944 continue;
9945 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009946 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009947
Chris Lattner49921962009-05-08 18:23:14 +00009948 // Otherwise, this isn't something we can handle, reject it.
9949 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009950 }
Eric Christopherfd179292009-08-27 18:07:15 +00009951
Chris Lattner36c25012009-07-10 07:34:39 +00009952 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009953 // If we require an extra load to get this address, as in PIC mode, we
9954 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009955 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9956 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009957 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009958
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009959 if (hasMemory)
9960 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9961 else
9962 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009963 Result = Op;
9964 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009965 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009966 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009967
Gabor Greifba36cb52008-08-28 21:40:38 +00009968 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009969 Ops.push_back(Result);
9970 return;
9971 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009972 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9973 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009974}
9975
Chris Lattner259e97c2006-01-31 19:43:35 +00009976std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009977getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009978 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009979 if (Constraint.size() == 1) {
9980 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009981 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009982 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009983 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9984 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009985 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009986 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9987 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9988 X86::R10D,X86::R11D,X86::R12D,
9989 X86::R13D,X86::R14D,X86::R15D,
9990 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009991 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009992 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9993 X86::SI, X86::DI, X86::R8W,X86::R9W,
9994 X86::R10W,X86::R11W,X86::R12W,
9995 X86::R13W,X86::R14W,X86::R15W,
9996 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009998 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9999 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10000 X86::R10B,X86::R11B,X86::R12B,
10001 X86::R13B,X86::R14B,X86::R15B,
10002 X86::BPL, X86::SPL, 0);
10003
Owen Anderson825b72b2009-08-11 20:47:22 +000010004 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010005 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10006 X86::RSI, X86::RDI, X86::R8, X86::R9,
10007 X86::R10, X86::R11, X86::R12,
10008 X86::R13, X86::R14, X86::R15,
10009 X86::RBP, X86::RSP, 0);
10010
10011 break;
10012 }
Eric Christopherfd179292009-08-27 18:07:15 +000010013 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010014 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010015 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010016 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010017 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010018 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010019 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010020 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010021 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010022 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10023 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010024 }
10025 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010026
Chris Lattner1efa40f2006-02-22 00:56:39 +000010027 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010028}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010029
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010030std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010031X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010032 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010033 // First, see if this is a constraint that directly corresponds to an LLVM
10034 // register class.
10035 if (Constraint.size() == 1) {
10036 // GCC Constraint Letters
10037 switch (Constraint[0]) {
10038 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010039 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010040 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010041 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010042 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010043 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010044 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010045 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010046 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010047 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010048 case 'R': // LEGACY_REGS
10049 if (VT == MVT::i8)
10050 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10051 if (VT == MVT::i16)
10052 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10053 if (VT == MVT::i32 || !Subtarget->is64Bit())
10054 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10055 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010056 case 'f': // FP Stack registers.
10057 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10058 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010059 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010060 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010061 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010062 return std::make_pair(0U, X86::RFP64RegisterClass);
10063 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010064 case 'y': // MMX_REGS if MMX allowed.
10065 if (!Subtarget->hasMMX()) break;
10066 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010067 case 'Y': // SSE_REGS if SSE2 allowed
10068 if (!Subtarget->hasSSE2()) break;
10069 // FALL THROUGH.
10070 case 'x': // SSE_REGS if SSE1 allowed
10071 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010072
Owen Anderson825b72b2009-08-11 20:47:22 +000010073 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010074 default: break;
10075 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010076 case MVT::f32:
10077 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010078 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010079 case MVT::f64:
10080 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010081 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010082 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010083 case MVT::v16i8:
10084 case MVT::v8i16:
10085 case MVT::v4i32:
10086 case MVT::v2i64:
10087 case MVT::v4f32:
10088 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010089 return std::make_pair(0U, X86::VR128RegisterClass);
10090 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010091 break;
10092 }
10093 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010094
Chris Lattnerf76d1802006-07-31 23:26:50 +000010095 // Use the default implementation in TargetLowering to convert the register
10096 // constraint into a member of a register class.
10097 std::pair<unsigned, const TargetRegisterClass*> Res;
10098 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010099
10100 // Not found as a standard register?
10101 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010102 // Map st(0) -> st(7) -> ST0
10103 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10104 tolower(Constraint[1]) == 's' &&
10105 tolower(Constraint[2]) == 't' &&
10106 Constraint[3] == '(' &&
10107 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10108 Constraint[5] == ')' &&
10109 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010110
Chris Lattner56d77c72009-09-13 22:41:48 +000010111 Res.first = X86::ST0+Constraint[4]-'0';
10112 Res.second = X86::RFP80RegisterClass;
10113 return Res;
10114 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010115
Chris Lattner56d77c72009-09-13 22:41:48 +000010116 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010117 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010118 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010119 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010120 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010121 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010122
10123 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010124 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010125 Res.first = X86::EFLAGS;
10126 Res.second = X86::CCRRegisterClass;
10127 return Res;
10128 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010129
Dale Johannesen330169f2008-11-13 21:52:36 +000010130 // 'A' means EAX + EDX.
10131 if (Constraint == "A") {
10132 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010133 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010134 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010135 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010136 return Res;
10137 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010138
Chris Lattnerf76d1802006-07-31 23:26:50 +000010139 // Otherwise, check to see if this is a register class of the wrong value
10140 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10141 // turn into {ax},{dx}.
10142 if (Res.second->hasType(VT))
10143 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010144
Chris Lattnerf76d1802006-07-31 23:26:50 +000010145 // All of the single-register GCC register classes map their values onto
10146 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10147 // really want an 8-bit or 32-bit register, map to the appropriate register
10148 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010149 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010150 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010151 unsigned DestReg = 0;
10152 switch (Res.first) {
10153 default: break;
10154 case X86::AX: DestReg = X86::AL; break;
10155 case X86::DX: DestReg = X86::DL; break;
10156 case X86::CX: DestReg = X86::CL; break;
10157 case X86::BX: DestReg = X86::BL; break;
10158 }
10159 if (DestReg) {
10160 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010161 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010162 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010163 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010164 unsigned DestReg = 0;
10165 switch (Res.first) {
10166 default: break;
10167 case X86::AX: DestReg = X86::EAX; break;
10168 case X86::DX: DestReg = X86::EDX; break;
10169 case X86::CX: DestReg = X86::ECX; break;
10170 case X86::BX: DestReg = X86::EBX; break;
10171 case X86::SI: DestReg = X86::ESI; break;
10172 case X86::DI: DestReg = X86::EDI; break;
10173 case X86::BP: DestReg = X86::EBP; break;
10174 case X86::SP: DestReg = X86::ESP; break;
10175 }
10176 if (DestReg) {
10177 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010178 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010179 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010180 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010181 unsigned DestReg = 0;
10182 switch (Res.first) {
10183 default: break;
10184 case X86::AX: DestReg = X86::RAX; break;
10185 case X86::DX: DestReg = X86::RDX; break;
10186 case X86::CX: DestReg = X86::RCX; break;
10187 case X86::BX: DestReg = X86::RBX; break;
10188 case X86::SI: DestReg = X86::RSI; break;
10189 case X86::DI: DestReg = X86::RDI; break;
10190 case X86::BP: DestReg = X86::RBP; break;
10191 case X86::SP: DestReg = X86::RSP; break;
10192 }
10193 if (DestReg) {
10194 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010195 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010196 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010197 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010198 } else if (Res.second == X86::FR32RegisterClass ||
10199 Res.second == X86::FR64RegisterClass ||
10200 Res.second == X86::VR128RegisterClass) {
10201 // Handle references to XMM physical registers that got mapped into the
10202 // wrong class. This can happen with constraints like {xmm0} where the
10203 // target independent register mapper will just pick the first match it can
10204 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010205 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010206 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010207 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010208 Res.second = X86::FR64RegisterClass;
10209 else if (X86::VR128RegisterClass->hasType(VT))
10210 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010211 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010212
Chris Lattnerf76d1802006-07-31 23:26:50 +000010213 return Res;
10214}
Mon P Wang0c397192008-10-30 08:01:45 +000010215
10216//===----------------------------------------------------------------------===//
10217// X86 Widen vector type
10218//===----------------------------------------------------------------------===//
10219
10220/// getWidenVectorType: given a vector type, returns the type to widen
10221/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010222/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010223/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010224/// scalarizing vs using the wider vector type.
10225
Owen Andersone50ed302009-08-10 22:56:29 +000010226EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010227 assert(VT.isVector());
10228 if (isTypeLegal(VT))
10229 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010230
Mon P Wang0c397192008-10-30 08:01:45 +000010231 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10232 // type based on element type. This would speed up our search (though
10233 // it may not be worth it since the size of the list is relatively
10234 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010235 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010236 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010237
Mon P Wang0c397192008-10-30 08:01:45 +000010238 // On X86, it make sense to widen any vector wider than 1
10239 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010240 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010241
Owen Anderson825b72b2009-08-11 20:47:22 +000010242 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10243 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10244 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010245
10246 if (isTypeLegal(SVT) &&
10247 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010248 SVT.getVectorNumElements() > NElts)
10249 return SVT;
10250 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010251 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010252}