blob: cd05f7124d243eae6ca92d241256fe538acb291d [file] [log] [blame]
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001//===-- SelectionDAGBuild.cpp - Selection-DAG building --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
15#include "SelectionDAGBuild.h"
16#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000017#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/Analysis/AliasAnalysis.h"
19#include "llvm/Constants.h"
Dan Gohman98ca4f22009-08-05 01:29:28 +000020#include "llvm/Constants.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/CallingConv.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
24#include "llvm/GlobalVariable.h"
25#include "llvm/InlineAsm.h"
26#include "llvm/Instructions.h"
27#include "llvm/Intrinsics.h"
28#include "llvm/IntrinsicInst.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000029#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000030#include "llvm/CodeGen/FastISel.h"
31#include "llvm/CodeGen/GCStrategy.h"
32#include "llvm/CodeGen/GCMetadata.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
36#include "llvm/CodeGen/MachineJumpTableInfo.h"
37#include "llvm/CodeGen/MachineModuleInfo.h"
38#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000040#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000041#include "llvm/CodeGen/DwarfWriter.h"
42#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000043#include "llvm/Target/TargetRegisterInfo.h"
44#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetFrameInfo.h"
46#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000047#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetOptions.h"
50#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000051#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000053#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000055#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include <algorithm>
57using namespace llvm;
58
Dale Johannesen601d3c02008-09-05 01:48:15 +000059/// LimitFloatPrecision - Generate low-precision inline sequences for
60/// some float libcalls (6, 8 or 12 bits).
61static unsigned LimitFloatPrecision;
62
63static cl::opt<unsigned, true>
64LimitFPPrecision("limit-float-precision",
65 cl::desc("Generate low-precision inline sequences "
66 "for some float libcalls"),
67 cl::location(LimitFloatPrecision),
68 cl::init(0));
69
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000070/// ComputeLinearIndex - Given an LLVM IR aggregate type and a sequence
Dan Gohman2c91d102009-01-06 22:53:52 +000071/// of insertvalue or extractvalue indices that identify a member, return
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000072/// the linearized index of the start of the member.
73///
74static unsigned ComputeLinearIndex(const TargetLowering &TLI, const Type *Ty,
75 const unsigned *Indices,
76 const unsigned *IndicesEnd,
77 unsigned CurIndex = 0) {
78 // Base case: We're done.
79 if (Indices && Indices == IndicesEnd)
80 return CurIndex;
81
82 // Given a struct type, recursively traverse the elements.
83 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
84 for (StructType::element_iterator EB = STy->element_begin(),
85 EI = EB,
86 EE = STy->element_end();
87 EI != EE; ++EI) {
88 if (Indices && *Indices == unsigned(EI - EB))
89 return ComputeLinearIndex(TLI, *EI, Indices+1, IndicesEnd, CurIndex);
90 CurIndex = ComputeLinearIndex(TLI, *EI, 0, 0, CurIndex);
91 }
Dan Gohman2c91d102009-01-06 22:53:52 +000092 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093 }
94 // Given an array type, recursively traverse the elements.
95 else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
96 const Type *EltTy = ATy->getElementType();
97 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i) {
98 if (Indices && *Indices == i)
99 return ComputeLinearIndex(TLI, EltTy, Indices+1, IndicesEnd, CurIndex);
100 CurIndex = ComputeLinearIndex(TLI, EltTy, 0, 0, CurIndex);
101 }
Dan Gohman2c91d102009-01-06 22:53:52 +0000102 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000103 }
104 // We haven't found the type we're looking for, so keep searching.
105 return CurIndex + 1;
106}
107
108/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
Owen Andersone50ed302009-08-10 22:56:29 +0000109/// EVTs that represent all the individual underlying
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110/// non-aggregate types that comprise it.
111///
112/// If Offsets is non-null, it points to a vector to be filled in
113/// with the in-memory offsets of each of the individual values.
114///
115static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
Owen Andersone50ed302009-08-10 22:56:29 +0000116 SmallVectorImpl<EVT> &ValueVTs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117 SmallVectorImpl<uint64_t> *Offsets = 0,
118 uint64_t StartingOffset = 0) {
119 // Given a struct type, recursively traverse the elements.
120 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
121 const StructLayout *SL = TLI.getTargetData()->getStructLayout(STy);
122 for (StructType::element_iterator EB = STy->element_begin(),
123 EI = EB,
124 EE = STy->element_end();
125 EI != EE; ++EI)
126 ComputeValueVTs(TLI, *EI, ValueVTs, Offsets,
127 StartingOffset + SL->getElementOffset(EI - EB));
128 return;
129 }
130 // Given an array type, recursively traverse the elements.
131 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
132 const Type *EltTy = ATy->getElementType();
Duncan Sands777d2302009-05-09 07:06:46 +0000133 uint64_t EltSize = TLI.getTargetData()->getTypeAllocSize(EltTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
135 ComputeValueVTs(TLI, EltTy, ValueVTs, Offsets,
136 StartingOffset + i * EltSize);
137 return;
138 }
Dan Gohman5e5558b2009-04-23 22:50:03 +0000139 // Interpret void as zero return values.
Owen Anderson1d0be152009-08-13 21:58:54 +0000140 if (Ty == Type::getVoidTy(Ty->getContext()))
Dan Gohman5e5558b2009-04-23 22:50:03 +0000141 return;
Owen Andersone50ed302009-08-10 22:56:29 +0000142 // Base case: we can get an EVT for this LLVM IR type.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000143 ValueVTs.push_back(TLI.getValueType(Ty));
144 if (Offsets)
145 Offsets->push_back(StartingOffset);
146}
147
Dan Gohman2a7c6712008-09-03 23:18:39 +0000148namespace llvm {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149 /// RegsForValue - This struct represents the registers (physical or virtual)
150 /// that a particular set of values is assigned, and the type information about
151 /// the value. The most common situation is to represent one value at a time,
152 /// but struct or array values are handled element-wise as multiple values.
153 /// The splitting of aggregates is performed recursively, so that we never
154 /// have aggregate-typed registers. The values at this point do not necessarily
155 /// have legal types, so each value may require one or more registers of some
156 /// legal type.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000157 ///
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 struct VISIBILITY_HIDDEN RegsForValue {
159 /// TLI - The TargetLowering object.
160 ///
161 const TargetLowering *TLI;
162
163 /// ValueVTs - The value types of the values, which may not be legal, and
164 /// may need be promoted or synthesized from one or more registers.
165 ///
Owen Andersone50ed302009-08-10 22:56:29 +0000166 SmallVector<EVT, 4> ValueVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000168 /// RegVTs - The value types of the registers. This is the same size as
169 /// ValueVTs and it records, for each value, what the type of the assigned
170 /// register or registers are. (Individual values are never synthesized
171 /// from more than one type of register.)
172 ///
173 /// With virtual registers, the contents of RegVTs is redundant with TLI's
174 /// getRegisterType member function, however when with physical registers
175 /// it is necessary to have a separate record of the types.
176 ///
Owen Andersone50ed302009-08-10 22:56:29 +0000177 SmallVector<EVT, 4> RegVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179 /// Regs - This list holds the registers assigned to the values.
180 /// Each legal or promoted value requires one register, and each
181 /// expanded value requires multiple registers.
182 ///
183 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 RegsForValue() : TLI(0) {}
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000188 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000189 EVT regvt, EVT valuevt)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
191 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000192 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000193 const SmallVector<EVT, 4> &regvts,
194 const SmallVector<EVT, 4> &valuevts)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Owen Anderson23b9b192009-08-12 00:36:31 +0000196 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000197 unsigned Reg, const Type *Ty) : TLI(&tli) {
198 ComputeValueVTs(tli, Ty, ValueVTs);
199
200 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +0000201 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +0000202 unsigned NumRegs = TLI->getNumRegisters(Context, ValueVT);
203 EVT RegisterVT = TLI->getRegisterType(Context, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 for (unsigned i = 0; i != NumRegs; ++i)
205 Regs.push_back(Reg + i);
206 RegVTs.push_back(RegisterVT);
207 Reg += NumRegs;
208 }
209 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211 /// append - Add the specified values to this one.
212 void append(const RegsForValue &RHS) {
213 TLI = RHS.TLI;
214 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
215 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
216 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
217 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000218
219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000221 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 /// Chain/Flag as the input and updates them for the output Chain/Flag.
223 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000224 SDValue getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000225 SDValue &Chain, SDValue *Flag) const;
226
227 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000228 /// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 /// Chain/Flag as the input and updates them for the output Chain/Flag.
230 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000231 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000232 SDValue &Chain, SDValue *Flag) const;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000234 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
Evan Cheng697cbbf2009-03-20 18:03:34 +0000235 /// operand list. This adds the code marker, matching input operand index
236 /// (if applicable), and includes the number of values added into it.
237 void AddInlineAsmOperands(unsigned Code,
238 bool HasMatching, unsigned MatchingIdx,
239 SelectionDAG &DAG, std::vector<SDValue> &Ops) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000240 };
241}
242
243/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000244/// PHI nodes or outside of the basic block that defines it, or used by a
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000245/// switch or atomic instruction, which may expand to multiple basic blocks.
246static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
247 if (isa<PHINode>(I)) return true;
248 BasicBlock *BB = I->getParent();
249 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Dan Gohman8e5c0da2009-04-09 02:33:36 +0000250 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000251 return true;
252 return false;
253}
254
255/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
256/// entry block, return true. This includes arguments used by switches, since
257/// the switch may expand into multiple basic blocks.
258static bool isOnlyUsedInEntryBlock(Argument *A, bool EnableFastISel) {
259 // With FastISel active, we may be splitting blocks, so force creation
260 // of virtual registers for all non-dead arguments.
Dan Gohman33134c42008-09-25 17:05:24 +0000261 // Don't force virtual registers for byval arguments though, because
262 // fast-isel can't handle those in all cases.
263 if (EnableFastISel && !A->hasByValAttr())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000264 return A->use_empty();
265
266 BasicBlock *Entry = A->getParent()->begin();
267 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
268 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
269 return false; // Use not in entry block.
270 return true;
271}
272
273FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli)
274 : TLI(tli) {
275}
276
277void FunctionLoweringInfo::set(Function &fn, MachineFunction &mf,
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000278 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000279 bool EnableFastISel) {
280 Fn = &fn;
281 MF = &mf;
282 RegInfo = &MF->getRegInfo();
283
284 // Create a vreg for each argument register that is not dead and is used
285 // outside of the entry block for the function.
286 for (Function::arg_iterator AI = Fn->arg_begin(), E = Fn->arg_end();
287 AI != E; ++AI)
288 if (!isOnlyUsedInEntryBlock(AI, EnableFastISel))
289 InitializeRegForValue(AI);
290
291 // Initialize the mapping of values to registers. This is only set up for
292 // instruction values that are used outside of the block that defines
293 // them.
294 Function::iterator BB = Fn->begin(), EB = Fn->end();
295 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
296 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
297 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
298 const Type *Ty = AI->getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +0000299 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000300 unsigned Align =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000301 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
302 AI->getAlignment());
303
304 TySize *= CUI->getZExtValue(); // Get total allocated size.
305 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
306 StaticAllocaMap[AI] =
307 MF->getFrameInfo()->CreateStackObject(TySize, Align);
308 }
309
310 for (; BB != EB; ++BB)
311 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
312 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
313 if (!isa<AllocaInst>(I) ||
314 !StaticAllocaMap.count(cast<AllocaInst>(I)))
315 InitializeRegForValue(I);
316
317 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
318 // also creates the initial PHI MachineInstrs, though none of the input
319 // operands are populated.
320 for (BB = Fn->begin(), EB = Fn->end(); BB != EB; ++BB) {
321 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
322 MBBMap[BB] = MBB;
323 MF->push_back(MBB);
324
325 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
326 // appropriate.
327 PHINode *PN;
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000328 DebugLoc DL;
329 for (BasicBlock::iterator
330 I = BB->begin(), E = BB->end(); I != E; ++I) {
331 if (CallInst *CI = dyn_cast<CallInst>(I)) {
332 if (Function *F = CI->getCalledFunction()) {
333 switch (F->getIntrinsicID()) {
334 default: break;
335 case Intrinsic::dbg_stoppoint: {
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000336 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000337 if (isValidDebugInfoIntrinsic(*SPI, CodeGenOpt::Default))
338 DL = ExtractDebugLocation(*SPI, MF->getDebugLocInfo());
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000339 break;
340 }
341 case Intrinsic::dbg_func_start: {
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000342 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000343 if (isValidDebugInfoIntrinsic(*FSI, CodeGenOpt::Default))
344 DL = ExtractDebugLocation(*FSI, MF->getDebugLocInfo());
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000345 break;
346 }
347 }
348 }
349 }
350
351 PN = dyn_cast<PHINode>(I);
352 if (!PN || PN->use_empty()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000354 unsigned PHIReg = ValueMap[PN];
355 assert(PHIReg && "PHI node does not have an assigned virtual register!");
356
Owen Andersone50ed302009-08-10 22:56:29 +0000357 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000358 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
359 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +0000360 EVT VT = ValueVTs[vti];
Owen Anderson23b9b192009-08-12 00:36:31 +0000361 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman6448d912008-09-04 15:39:15 +0000362 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000363 for (unsigned i = 0; i != NumRegisters; ++i)
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000364 BuildMI(MBB, DL, TII->get(TargetInstrInfo::PHI), PHIReg + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000365 PHIReg += NumRegisters;
366 }
367 }
368 }
369}
370
Owen Andersone50ed302009-08-10 22:56:29 +0000371unsigned FunctionLoweringInfo::MakeReg(EVT VT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000372 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
373}
374
375/// CreateRegForValue - Allocate the appropriate number of virtual registers of
376/// the correctly promoted or expanded types. Assign these registers
377/// consecutive vreg numbers and return the first assigned number.
378///
379/// In the case that the given value has struct or array type, this function
380/// will assign registers for each member or element.
381///
382unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000383 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 ComputeValueVTs(TLI, V->getType(), ValueVTs);
385
386 unsigned FirstReg = 0;
387 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +0000388 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +0000389 EVT RegisterVT = TLI.getRegisterType(V->getContext(), ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000390
Owen Anderson23b9b192009-08-12 00:36:31 +0000391 unsigned NumRegs = TLI.getNumRegisters(V->getContext(), ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000392 for (unsigned i = 0; i != NumRegs; ++i) {
393 unsigned R = MakeReg(RegisterVT);
394 if (!FirstReg) FirstReg = R;
395 }
396 }
397 return FirstReg;
398}
399
400/// getCopyFromParts - Create a value that contains the specified legal parts
401/// combined into the value they represent. If the parts combine to a type
402/// larger then ValueVT then AssertOp can be used to specify whether the extra
403/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
404/// (ISD::AssertSext).
Dale Johannesen66978ee2009-01-31 02:22:37 +0000405static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
406 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000407 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000408 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000409 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000410 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000411 SDValue Val = Parts[0];
412
413 if (NumParts > 1) {
414 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +0000415 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000416 unsigned PartBits = PartVT.getSizeInBits();
417 unsigned ValueBits = ValueVT.getSizeInBits();
418
419 // Assemble the power of 2 part.
420 unsigned RoundParts = NumParts & (NumParts - 1) ?
421 1 << Log2_32(NumParts) : NumParts;
422 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000423 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000424 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000425 SDValue Lo, Hi;
426
Owen Anderson23b9b192009-08-12 00:36:31 +0000427 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000429 if (RoundParts > 2) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000430 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts/2, PartVT, HalfVT);
431 Hi = getCopyFromParts(DAG, dl, Parts+RoundParts/2, RoundParts/2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000432 PartVT, HalfVT);
433 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000434 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
435 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000436 }
437 if (TLI.isBigEndian())
438 std::swap(Lo, Hi);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000439 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000440
441 if (RoundParts < NumParts) {
442 // Assemble the trailing non-power-of-2 part.
443 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000444 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Scott Michelfdc40a02009-02-17 22:15:04 +0000445 Hi = getCopyFromParts(DAG, dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000446 Parts+RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000447
448 // Combine the round and odd parts.
449 Lo = Val;
450 if (TLI.isBigEndian())
451 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000452 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000453 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
454 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000455 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000456 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000457 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
458 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000459 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000460 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000461 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000462 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000463 unsigned NumIntermediates;
464 unsigned NumRegs =
Owen Anderson23b9b192009-08-12 00:36:31 +0000465 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
466 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000467 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
468 NumParts = NumRegs; // Silence a compiler warning.
469 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
470 assert(RegisterVT == Parts[0].getValueType() &&
471 "Part type doesn't match part!");
472
473 // Assemble the parts into intermediate operands.
474 SmallVector<SDValue, 8> Ops(NumIntermediates);
475 if (NumIntermediates == NumParts) {
476 // If the register was not expanded, truncate or copy the value,
477 // as appropriate.
478 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000479 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 PartVT, IntermediateVT);
481 } else if (NumParts > 0) {
482 // If the intermediate type was expanded, build the intermediate operands
483 // from the parts.
484 assert(NumParts % NumIntermediates == 0 &&
485 "Must expand into a divisible number of parts!");
486 unsigned Factor = NumParts / NumIntermediates;
487 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000488 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000489 PartVT, IntermediateVT);
490 }
491
492 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
493 // operands.
494 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000495 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000497 } else if (PartVT.isFloatingPoint()) {
498 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000500 "Unexpected split");
501 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
503 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000504 if (TLI.isBigEndian())
505 std::swap(Lo, Hi);
506 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
507 } else {
508 // FP split into integer parts (soft fp)
509 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
510 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000511 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Eli Friedman2ac8b322009-05-20 06:02:09 +0000512 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000513 }
514 }
515
516 // There is now one part, held in Val. Correct it to match ValueVT.
517 PartVT = Val.getValueType();
518
519 if (PartVT == ValueVT)
520 return Val;
521
522 if (PartVT.isVector()) {
523 assert(ValueVT.isVector() && "Unknown vector conversion!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000524 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000525 }
526
527 if (ValueVT.isVector()) {
528 assert(ValueVT.getVectorElementType() == PartVT &&
529 ValueVT.getVectorNumElements() == 1 &&
530 "Only trivial scalar-to-vector conversions should get here!");
Evan Chenga87008d2009-02-25 22:49:59 +0000531 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 }
533
534 if (PartVT.isInteger() &&
535 ValueVT.isInteger()) {
536 if (ValueVT.bitsLT(PartVT)) {
537 // For a truncate, see if we have any information to
538 // indicate whether the truncated bits will always be
539 // zero or sign-extension.
540 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000541 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000542 DAG.getValueType(ValueVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000543 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000544 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000545 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000546 }
547 }
548
549 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
550 if (ValueVT.bitsLT(Val.getValueType()))
551 // FP_ROUND's are always exact here.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000552 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000553 DAG.getIntPtrConstant(1));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000554 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000555 }
556
557 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Dale Johannesen66978ee2009-01-31 02:22:37 +0000558 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000559
Torok Edwinc23197a2009-07-14 16:55:14 +0000560 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000561 return SDValue();
562}
563
564/// getCopyToParts - Create a series of nodes that contain the specified value
565/// split into legal parts. If the parts contain more bits than Val, then, for
566/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000567static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl, SDValue Val,
Owen Andersone50ed302009-08-10 22:56:29 +0000568 SDValue *Parts, unsigned NumParts, EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000569 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000570 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000571 EVT PtrVT = TLI.getPointerTy();
572 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000573 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000574 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000575 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
576
577 if (!NumParts)
578 return;
579
580 if (!ValueVT.isVector()) {
581 if (PartVT == ValueVT) {
582 assert(NumParts == 1 && "No-op copy with multiple parts!");
583 Parts[0] = Val;
584 return;
585 }
586
587 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
588 // If the parts cover more bits than the value has, promote the value.
589 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
590 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000591 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000592 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000593 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000594 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000595 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000596 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000597 }
598 } else if (PartBits == ValueVT.getSizeInBits()) {
599 // Different types of the same size.
600 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000601 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000602 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
603 // If the parts cover less bits than value has, truncate the value.
604 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000605 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000606 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000607 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000608 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000609 }
610 }
611
612 // The value may have changed - recompute ValueVT.
613 ValueVT = Val.getValueType();
614 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
615 "Failed to tile the value with PartVT!");
616
617 if (NumParts == 1) {
618 assert(PartVT == ValueVT && "Type conversion failed!");
619 Parts[0] = Val;
620 return;
621 }
622
623 // Expand the value into multiple parts.
624 if (NumParts & (NumParts - 1)) {
625 // The number of parts is not a power of 2. Split off and copy the tail.
626 assert(PartVT.isInteger() && ValueVT.isInteger() &&
627 "Do not know what to expand to!");
628 unsigned RoundParts = 1 << Log2_32(NumParts);
629 unsigned RoundBits = RoundParts * PartBits;
630 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000631 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000632 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000633 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000634 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts, OddParts, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000635 if (TLI.isBigEndian())
636 // The odd parts were reversed by getCopyToParts - unreverse them.
637 std::reverse(Parts + RoundParts, Parts + NumParts);
638 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000639 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000640 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000641 }
642
643 // The number of parts is a power of 2. Repeatedly bisect the value using
644 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000645 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson23b9b192009-08-12 00:36:31 +0000646 EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000647 Val);
648 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
649 for (unsigned i = 0; i < NumParts; i += StepSize) {
650 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000651 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000652 SDValue &Part0 = Parts[i];
653 SDValue &Part1 = Parts[i+StepSize/2];
654
Scott Michelfdc40a02009-02-17 22:15:04 +0000655 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000656 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000657 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000658 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000659 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000660 DAG.getConstant(0, PtrVT));
661
662 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000663 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000664 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000665 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000666 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000667 }
668 }
669 }
670
671 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000672 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000673
674 return;
675 }
676
677 // Vector ValueVT.
678 if (NumParts == 1) {
679 if (PartVT != ValueVT) {
680 if (PartVT.isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000681 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000682 } else {
683 assert(ValueVT.getVectorElementType() == PartVT &&
684 ValueVT.getVectorNumElements() == 1 &&
685 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000686 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000687 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 DAG.getConstant(0, PtrVT));
689 }
690 }
691
692 Parts[0] = Val;
693 return;
694 }
695
696 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000697 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000698 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000699 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
700 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000701 unsigned NumElements = ValueVT.getVectorNumElements();
702
703 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
704 NumParts = NumRegs; // Silence a compiler warning.
705 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
706
707 // Split the vector into intermediate operands.
708 SmallVector<SDValue, 8> Ops(NumIntermediates);
709 for (unsigned i = 0; i != NumIntermediates; ++i)
710 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000711 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000712 IntermediateVT, Val,
713 DAG.getConstant(i * (NumElements / NumIntermediates),
714 PtrVT));
715 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000716 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000717 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000718 DAG.getConstant(i, PtrVT));
719
720 // Split the intermediate operands into legal parts.
721 if (NumParts == NumIntermediates) {
722 // If the register was not expanded, promote or copy the value,
723 // as appropriate.
724 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000725 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726 } else if (NumParts > 0) {
727 // If the intermediate type was expanded, split each the value into
728 // legal parts.
729 assert(NumParts % NumIntermediates == 0 &&
730 "Must expand into a divisible number of parts!");
731 unsigned Factor = NumParts / NumIntermediates;
732 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000733 getCopyToParts(DAG, dl, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000734 }
735}
736
737
738void SelectionDAGLowering::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
739 AA = &aa;
740 GFI = gfi;
741 TD = DAG.getTarget().getTargetData();
742}
743
744/// clear - Clear out the curret SelectionDAG and the associated
745/// state and prepare this SelectionDAGLowering object to be used
746/// for a new block. This doesn't clear out information about
747/// additional blocks that are needed to complete switch lowering
748/// or PHI node updating; that information is cleared out as it is
749/// consumed.
750void SelectionDAGLowering::clear() {
751 NodeMap.clear();
752 PendingLoads.clear();
753 PendingExports.clear();
754 DAG.clear();
Bill Wendling8fcf1702009-02-06 21:36:23 +0000755 CurDebugLoc = DebugLoc::getUnknownLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000756 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000757}
758
759/// getRoot - Return the current virtual root of the Selection DAG,
760/// flushing any PendingLoad items. This must be done before emitting
761/// a store or any other node that may need to be ordered after any
762/// prior load instructions.
763///
764SDValue SelectionDAGLowering::getRoot() {
765 if (PendingLoads.empty())
766 return DAG.getRoot();
767
768 if (PendingLoads.size() == 1) {
769 SDValue Root = PendingLoads[0];
770 DAG.setRoot(Root);
771 PendingLoads.clear();
772 return Root;
773 }
774
775 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000777 &PendingLoads[0], PendingLoads.size());
778 PendingLoads.clear();
779 DAG.setRoot(Root);
780 return Root;
781}
782
783/// getControlRoot - Similar to getRoot, but instead of flushing all the
784/// PendingLoad items, flush all the PendingExports items. It is necessary
785/// to do this before emitting a terminator instruction.
786///
787SDValue SelectionDAGLowering::getControlRoot() {
788 SDValue Root = DAG.getRoot();
789
790 if (PendingExports.empty())
791 return Root;
792
793 // Turn all of the CopyToReg chains into one factored node.
794 if (Root.getOpcode() != ISD::EntryToken) {
795 unsigned i = 0, e = PendingExports.size();
796 for (; i != e; ++i) {
797 assert(PendingExports[i].getNode()->getNumOperands() > 1);
798 if (PendingExports[i].getNode()->getOperand(0) == Root)
799 break; // Don't add the root if we already indirectly depend on it.
800 }
801
802 if (i == e)
803 PendingExports.push_back(Root);
804 }
805
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000807 &PendingExports[0],
808 PendingExports.size());
809 PendingExports.clear();
810 DAG.setRoot(Root);
811 return Root;
812}
813
814void SelectionDAGLowering::visit(Instruction &I) {
815 visit(I.getOpcode(), I);
816}
817
818void SelectionDAGLowering::visit(unsigned Opcode, User &I) {
819 // Note: this doesn't use InstVisitor, because it has to work with
820 // ConstantExpr's in addition to instructions.
821 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000822 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823 // Build the switch statement using the Instruction.def file.
824#define HANDLE_INST(NUM, OPCODE, CLASS) \
825 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
826#include "llvm/Instruction.def"
827 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000828}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000830SDValue SelectionDAGLowering::getValue(const Value *V) {
831 SDValue &N = NodeMap[V];
832 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000833
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000834 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000835 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000837 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000838 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000839
840 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
841 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000843 if (isa<ConstantPointerNull>(C))
844 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000846 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000847 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000848
Nate Begeman9008ca62009-04-27 18:41:29 +0000849 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000850 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000851
852 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
853 visit(CE->getOpcode(), *CE);
854 SDValue N1 = NodeMap[V];
855 assert(N1.getNode() && "visit didn't populate the ValueMap!");
856 return N1;
857 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
860 SmallVector<SDValue, 4> Constants;
861 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
862 OI != OE; ++OI) {
863 SDNode *Val = getValue(*OI).getNode();
864 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
865 Constants.push_back(SDValue(Val, i));
866 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000867 return DAG.getMergeValues(&Constants[0], Constants.size(),
868 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000869 }
870
871 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
872 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
873 "Unknown struct or array constant!");
874
Owen Andersone50ed302009-08-10 22:56:29 +0000875 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 ComputeValueVTs(TLI, C->getType(), ValueVTs);
877 unsigned NumElts = ValueVTs.size();
878 if (NumElts == 0)
879 return SDValue(); // empty struct
880 SmallVector<SDValue, 4> Constants(NumElts);
881 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000882 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000884 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000885 else if (EltVT.isFloatingPoint())
886 Constants[i] = DAG.getConstantFP(0, EltVT);
887 else
888 Constants[i] = DAG.getConstant(0, EltVT);
889 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000890 return DAG.getMergeValues(&Constants[0], NumElts, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000891 }
892
893 const VectorType *VecTy = cast<VectorType>(V->getType());
894 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000895
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000896 // Now that we know the number and type of the elements, get that number of
897 // elements into the Ops array based on what kind of constant it is.
898 SmallVector<SDValue, 16> Ops;
899 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
900 for (unsigned i = 0; i != NumElements; ++i)
901 Ops.push_back(getValue(CP->getOperand(i)));
902 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000903 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905
906 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000907 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000908 Op = DAG.getConstantFP(0, EltVT);
909 else
910 Op = DAG.getConstant(0, EltVT);
911 Ops.assign(NumElements, Op);
912 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000913
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000914 // Create a BUILD_VECTOR node.
Evan Chenga87008d2009-02-25 22:49:59 +0000915 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
916 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000918
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000919 // If this is a static alloca, generate it as the frameindex instead of
920 // computation.
921 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
922 DenseMap<const AllocaInst*, int>::iterator SI =
923 FuncInfo.StaticAllocaMap.find(AI);
924 if (SI != FuncInfo.StaticAllocaMap.end())
925 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
926 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000927
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000928 unsigned InReg = FuncInfo.ValueMap[V];
929 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000930
Owen Anderson23b9b192009-08-12 00:36:31 +0000931 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +0000933 return RFV.getCopyFromRegs(DAG, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934}
935
936
937void SelectionDAGLowering::visitRet(ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000938 SDValue Chain = getControlRoot();
939 SmallVector<ISD::OutputArg, 8> Outs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000940 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000941 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000942 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000943 unsigned NumValues = ValueVTs.size();
944 if (NumValues == 0) continue;
945
946 SDValue RetOp = getValue(I.getOperand(i));
947 for (unsigned j = 0, f = NumValues; j != f; ++j) {
Owen Andersone50ed302009-08-10 22:56:29 +0000948 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000949
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000950 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000952 const Function *F = I.getParent()->getParent();
Devang Patel05988662008-09-25 21:00:45 +0000953 if (F->paramHasAttr(0, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000954 ExtendKind = ISD::SIGN_EXTEND;
Devang Patel05988662008-09-25 21:00:45 +0000955 else if (F->paramHasAttr(0, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000956 ExtendKind = ISD::ZERO_EXTEND;
957
Evan Cheng3927f432009-03-25 20:20:11 +0000958 // FIXME: C calling convention requires the return type to be promoted to
959 // at least 32-bit. But this is not necessary for non-C calling
960 // conventions. The frontend should mark functions whose return values
961 // require promoting with signext or zeroext attributes.
962 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000963 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
Evan Cheng3927f432009-03-25 20:20:11 +0000964 if (VT.bitsLT(MinVT))
965 VT = MinVT;
966 }
967
Owen Anderson23b9b192009-08-12 00:36:31 +0000968 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
969 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Evan Cheng3927f432009-03-25 20:20:11 +0000970 SmallVector<SDValue, 4> Parts(NumParts);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000971 getCopyToParts(DAG, getCurDebugLoc(),
972 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973 &Parts[0], NumParts, PartVT, ExtendKind);
974
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000975 // 'inreg' on function refers to return value
976 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Devang Patel05988662008-09-25 21:00:45 +0000977 if (F->paramHasAttr(0, Attribute::InReg))
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000978 Flags.setInReg();
Anton Korobeynikov0692fab2009-07-16 13:35:48 +0000979
980 // Propagate extension type if any
981 if (F->paramHasAttr(0, Attribute::SExt))
982 Flags.setSExt();
983 else if (F->paramHasAttr(0, Attribute::ZExt))
984 Flags.setZExt();
985
Dan Gohman98ca4f22009-08-05 01:29:28 +0000986 for (unsigned i = 0; i < NumParts; ++i)
987 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000988 }
989 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000990
991 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000992 CallingConv::ID CallConv =
993 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000994 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
995 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +0000996
997 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +0000999 "LowerReturn didn't return a valid chain!");
1000
1001 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001003}
1004
Dan Gohmanad62f532009-04-23 23:13:24 +00001005/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1006/// created for it, emit nodes to copy the value into the virtual
1007/// registers.
1008void SelectionDAGLowering::CopyToExportRegsIfNeeded(Value *V) {
1009 if (!V->use_empty()) {
1010 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1011 if (VMI != FuncInfo.ValueMap.end())
1012 CopyValueToVirtualRegister(V, VMI->second);
1013 }
1014}
1015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1017/// the current basic block, add it to ValueMap now so that we'll get a
1018/// CopyTo/FromReg.
1019void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1020 // No need to export constants.
1021 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001023 // Already exported?
1024 if (FuncInfo.isExportedInst(V)) return;
1025
1026 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1027 CopyValueToVirtualRegister(V, Reg);
1028}
1029
1030bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1031 const BasicBlock *FromBB) {
1032 // The operands of the setcc have to be in this block. We don't know
1033 // how to export them from some other block.
1034 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1035 // Can export from current BB.
1036 if (VI->getParent() == FromBB)
1037 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001039 // Is already exported, noop.
1040 return FuncInfo.isExportedInst(V);
1041 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 // If this is an argument, we can export it if the BB is the entry block or
1044 // if it is already exported.
1045 if (isa<Argument>(V)) {
1046 if (FromBB == &FromBB->getParent()->getEntryBlock())
1047 return true;
1048
1049 // Otherwise, can only export this if it is already exported.
1050 return FuncInfo.isExportedInst(V);
1051 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001053 // Otherwise, constants can always be exported.
1054 return true;
1055}
1056
1057static bool InBlock(const Value *V, const BasicBlock *BB) {
1058 if (const Instruction *I = dyn_cast<Instruction>(V))
1059 return I->getParent() == BB;
1060 return true;
1061}
1062
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001063/// getFCmpCondCode - Return the ISD condition code corresponding to
1064/// the given LLVM IR floating-point condition code. This includes
1065/// consideration of global floating-point math flags.
1066///
1067static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
1068 ISD::CondCode FPC, FOC;
1069 switch (Pred) {
1070 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1071 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1072 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1073 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1074 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1075 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1076 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1077 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
1078 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
1079 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1080 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1081 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1082 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1083 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1084 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1085 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1086 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001087 llvm_unreachable("Invalid FCmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001088 FOC = FPC = ISD::SETFALSE;
1089 break;
1090 }
1091 if (FiniteOnlyFPMath())
1092 return FOC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001093 else
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001094 return FPC;
1095}
1096
1097/// getICmpCondCode - Return the ISD condition code corresponding to
1098/// the given LLVM IR integer condition code.
1099///
1100static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
1101 switch (Pred) {
1102 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
1103 case ICmpInst::ICMP_NE: return ISD::SETNE;
1104 case ICmpInst::ICMP_SLE: return ISD::SETLE;
1105 case ICmpInst::ICMP_ULE: return ISD::SETULE;
1106 case ICmpInst::ICMP_SGE: return ISD::SETGE;
1107 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
1108 case ICmpInst::ICMP_SLT: return ISD::SETLT;
1109 case ICmpInst::ICMP_ULT: return ISD::SETULT;
1110 case ICmpInst::ICMP_SGT: return ISD::SETGT;
1111 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
1112 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001113 llvm_unreachable("Invalid ICmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001114 return ISD::SETNE;
1115 }
1116}
1117
Dan Gohmanc2277342008-10-17 21:16:08 +00001118/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1119/// This function emits a branch and is used at the leaves of an OR or an
1120/// AND operator tree.
1121///
1122void
1123SelectionDAGLowering::EmitBranchForMergedCondition(Value *Cond,
1124 MachineBasicBlock *TBB,
1125 MachineBasicBlock *FBB,
1126 MachineBasicBlock *CurBB) {
1127 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001128
Dan Gohmanc2277342008-10-17 21:16:08 +00001129 // If the leaf of the tree is a comparison, merge the condition into
1130 // the caseblock.
1131 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1132 // The operands of the cmp have to be in this block. We don't know
1133 // how to export them from some other block. If this is the first block
1134 // of the sequence, no exporting is needed.
1135 if (CurBB == CurMBB ||
1136 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1137 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001138 ISD::CondCode Condition;
1139 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001140 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001141 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001142 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 } else {
1144 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001145 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001146 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001147
1148 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001149 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1150 SwitchCases.push_back(CB);
1151 return;
1152 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001153 }
1154
1155 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001156 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001157 NULL, TBB, FBB, CurBB);
1158 SwitchCases.push_back(CB);
1159}
1160
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001161/// FindMergedConditions - If Cond is an expression like
Dan Gohmanc2277342008-10-17 21:16:08 +00001162void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1163 MachineBasicBlock *TBB,
1164 MachineBasicBlock *FBB,
1165 MachineBasicBlock *CurBB,
1166 unsigned Opc) {
1167 // If this node is not part of the or/and tree, emit it as a branch.
1168 Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001169 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001170 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1171 BOp->getParent() != CurBB->getBasicBlock() ||
1172 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1173 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1174 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001175 return;
1176 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001178 // Create TmpBB after CurBB.
1179 MachineFunction::iterator BBI = CurBB;
1180 MachineFunction &MF = DAG.getMachineFunction();
1181 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1182 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001183
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001184 if (Opc == Instruction::Or) {
1185 // Codegen X | Y as:
1186 // jmp_if_X TBB
1187 // jmp TmpBB
1188 // TmpBB:
1189 // jmp_if_Y TBB
1190 // jmp FBB
1191 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001193 // Emit the LHS condition.
1194 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001196 // Emit the RHS condition into TmpBB.
1197 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1198 } else {
1199 assert(Opc == Instruction::And && "Unknown merge op!");
1200 // Codegen X & Y as:
1201 // jmp_if_X TmpBB
1202 // jmp FBB
1203 // TmpBB:
1204 // jmp_if_Y TBB
1205 // jmp FBB
1206 //
1207 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001209 // Emit the LHS condition.
1210 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212 // Emit the RHS condition into TmpBB.
1213 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1214 }
1215}
1216
1217/// If the set of cases should be emitted as a series of branches, return true.
1218/// If we should emit this as a bunch of and/or'd together conditions, return
1219/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001220bool
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001221SelectionDAGLowering::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
1222 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001224 // If this is two comparisons of the same values or'd or and'd together, they
1225 // will get folded into a single comparison, so don't emit two blocks.
1226 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1227 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1228 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1229 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1230 return false;
1231 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233 return true;
1234}
1235
1236void SelectionDAGLowering::visitBr(BranchInst &I) {
1237 // Update machine-CFG edges.
1238 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1239
1240 // Figure out which block is immediately after the current one.
1241 MachineBasicBlock *NextBlock = 0;
1242 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001243 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001244 NextBlock = BBI;
1245
1246 if (I.isUnconditional()) {
1247 // Update machine-CFG edges.
1248 CurMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 // If this is not a fall-through branch, emit the branch.
1251 if (Succ0MBB != NextBlock)
Scott Michelfdc40a02009-02-17 22:15:04 +00001252 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001254 DAG.getBasicBlock(Succ0MBB)));
1255 return;
1256 }
1257
1258 // If this condition is one of the special cases we handle, do special stuff
1259 // now.
1260 Value *CondVal = I.getCondition();
1261 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1262
1263 // If this is a series of conditions that are or'd or and'd together, emit
1264 // this as a sequence of branches instead of setcc's with and/or operations.
1265 // For example, instead of something like:
1266 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001267 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // or C, F
1271 // jnz foo
1272 // Emit:
1273 // cmp A, B
1274 // je foo
1275 // cmp D, E
1276 // jle foo
1277 //
1278 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001279 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001280 (BOp->getOpcode() == Instruction::And ||
1281 BOp->getOpcode() == Instruction::Or)) {
1282 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1283 // If the compares in later blocks need to use values not currently
1284 // exported from this block, export them now. This block should always
1285 // be the first entry.
1286 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001288 // Allow some cases to be rejected.
1289 if (ShouldEmitAsBranches(SwitchCases)) {
1290 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1291 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1292 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1293 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001294
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001295 // Emit the branch for this block.
1296 visitSwitchCase(SwitchCases[0]);
1297 SwitchCases.erase(SwitchCases.begin());
1298 return;
1299 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 // Okay, we decided not to do this, remove any inserted MBB's and clear
1302 // SwitchCases.
1303 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001304 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306 SwitchCases.clear();
1307 }
1308 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001311 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001312 NULL, Succ0MBB, Succ1MBB, CurMBB);
1313 // Use visitSwitchCase to actually insert the fast branch sequence for this
1314 // cond branch.
1315 visitSwitchCase(CB);
1316}
1317
1318/// visitSwitchCase - Emits the necessary code to represent a single node in
1319/// the binary search tree resulting from lowering a switch instruction.
1320void SelectionDAGLowering::visitSwitchCase(CaseBlock &CB) {
1321 SDValue Cond;
1322 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001323 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001324
1325 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 if (CB.CmpMHS == NULL) {
1327 // Fold "(X == true)" to X and "(X == false)" to !X to
1328 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001329 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001330 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001332 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001333 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001334 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001335 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001336 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 } else {
1339 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1340
Anton Korobeynikov23218582008-12-23 22:25:27 +00001341 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1342 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343
1344 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001345 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001346
1347 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001349 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001351 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001352 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001354 DAG.getConstant(High-Low, VT), ISD::SETULE);
1355 }
1356 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 // Update successor info
1359 CurMBB->addSuccessor(CB.TrueBB);
1360 CurMBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362 // Set NextBlock to be the MBB immediately after the current one, if any.
1363 // This is used to avoid emitting unnecessary branches to the next block.
1364 MachineBasicBlock *NextBlock = 0;
1365 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001366 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001369 // If the lhs block is the next block, invert the condition so that we can
1370 // fall through to the lhs instead of the rhs block.
1371 if (CB.TrueBB == NextBlock) {
1372 std::swap(CB.TrueBB, CB.FalseBB);
1373 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001374 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 }
Dale Johannesenf5d97892009-02-04 01:48:28 +00001376 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001377 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001378 DAG.getBasicBlock(CB.TrueBB));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 // If the branch was constant folded, fix up the CFG.
1381 if (BrCond.getOpcode() == ISD::BR) {
1382 CurMBB->removeSuccessor(CB.FalseBB);
1383 DAG.setRoot(BrCond);
1384 } else {
1385 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001386 if (BrCond == getControlRoot())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387 CurMBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001389 if (CB.FalseBB == NextBlock)
1390 DAG.setRoot(BrCond);
1391 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001392 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 DAG.getBasicBlock(CB.FalseBB)));
1394 }
1395}
1396
1397/// visitJumpTable - Emit JumpTable node in the current MBB
1398void SelectionDAGLowering::visitJumpTable(JumpTable &JT) {
1399 // Emit the code for the jump table
1400 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001401 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001402 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1403 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Scott Michelfdc40a02009-02-17 22:15:04 +00001405 DAG.setRoot(DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001406 MVT::Other, Index.getValue(1),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 Table, Index));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408}
1409
1410/// visitJumpTableHeader - This function emits necessary code to produce index
1411/// in the JumpTable from switch case.
1412void SelectionDAGLowering::visitJumpTableHeader(JumpTable &JT,
1413 JumpTableHeader &JTH) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001414 // Subtract the lowest switch case value from the value being switched on and
1415 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001416 // difference between smallest and largest cases.
1417 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001418 EVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001419 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001420 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001421
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001422 // The SDNode we just created, which holds the value being switched on minus
1423 // the the smallest case value, needs to be copied to a virtual register so it
1424 // can be used as an index into the jump table in a subsequent basic block.
1425 // This value may be smaller or larger than the target's pointer type, and
1426 // therefore require extension or truncating.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 if (VT.bitsGT(TLI.getPointerTy()))
Scott Michelfdc40a02009-02-17 22:15:04 +00001428 SwitchOp = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001429 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 else
Scott Michelfdc40a02009-02-17 22:15:04 +00001431 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001432 TLI.getPointerTy(), SUB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001435 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1436 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 JT.Reg = JumpTableReg;
1438
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001439 // Emit the range check for the jump table, and branch to the default block
1440 // for the switch statement if the value being switched on exceeds the largest
1441 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001442 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
1443 TLI.getSetCCResultType(SUB.getValueType()), SUB,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001444 DAG.getConstant(JTH.Last-JTH.First,VT),
1445 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446
1447 // Set NextBlock to be the MBB immediately after the current one, if any.
1448 // This is used to avoid emitting unnecessary branches to the next block.
1449 MachineBasicBlock *NextBlock = 0;
1450 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001451 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 NextBlock = BBI;
1453
Dale Johannesen66978ee2009-01-31 02:22:37 +00001454 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001456 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457
1458 if (JT.MBB == NextBlock)
1459 DAG.setRoot(BrCond);
1460 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 DAG.getBasicBlock(JT.MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463}
1464
1465/// visitBitTestHeader - This function emits necessary code to produce value
1466/// suitable for "bit tests"
1467void SelectionDAGLowering::visitBitTestHeader(BitTestBlock &B) {
1468 // Subtract the minimum value
1469 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001470 EVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001471 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001472 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473
1474 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001475 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
1476 TLI.getSetCCResultType(SUB.getValueType()),
1477 SUB, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001478 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479
1480 SDValue ShiftOp;
Duncan Sands92abc622009-01-31 15:50:11 +00001481 if (VT.bitsGT(TLI.getPointerTy()))
Scott Michelfdc40a02009-02-17 22:15:04 +00001482 ShiftOp = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00001483 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 else
Scott Michelfdc40a02009-02-17 22:15:04 +00001485 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00001486 TLI.getPointerTy(), SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487
Duncan Sands92abc622009-01-31 15:50:11 +00001488 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001489 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1490 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491
1492 // Set NextBlock to be the MBB immediately after the current one, if any.
1493 // This is used to avoid emitting unnecessary branches to the next block.
1494 MachineBasicBlock *NextBlock = 0;
1495 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001496 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 NextBlock = BBI;
1498
1499 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1500
1501 CurMBB->addSuccessor(B.Default);
1502 CurMBB->addSuccessor(MBB);
1503
Dale Johannesen66978ee2009-01-31 02:22:37 +00001504 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001505 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001506 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 if (MBB == NextBlock)
1509 DAG.setRoot(BrRange);
1510 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 DAG.getBasicBlock(MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513}
1514
1515/// visitBitTestCase - this function produces one "bit test"
1516void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1517 unsigned Reg,
1518 BitTestCase &B) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001519 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001520 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001521 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001522 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001523 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001524 DAG.getConstant(1, TLI.getPointerTy()),
1525 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001526
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001527 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001528 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001529 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001530 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001531 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1532 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001533 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001534 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535
1536 CurMBB->addSuccessor(B.TargetBB);
1537 CurMBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001538
Dale Johannesen66978ee2009-01-31 02:22:37 +00001539 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001541 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542
1543 // Set NextBlock to be the MBB immediately after the current one, if any.
1544 // This is used to avoid emitting unnecessary branches to the next block.
1545 MachineBasicBlock *NextBlock = 0;
1546 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001547 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548 NextBlock = BBI;
1549
1550 if (NextMBB == NextBlock)
1551 DAG.setRoot(BrAnd);
1552 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 DAG.getBasicBlock(NextMBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555}
1556
1557void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1558 // Retrieve successors.
1559 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1560 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1561
Gabor Greifb67e6b32009-01-15 11:10:44 +00001562 const Value *Callee(I.getCalledValue());
1563 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 visitInlineAsm(&I);
1565 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001566 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001567
1568 // If the value of the invoke is used outside of its defining block, make it
1569 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001570 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571
1572 // Update successor info
1573 CurMBB->addSuccessor(Return);
1574 CurMBB->addSuccessor(LandingPad);
1575
1576 // Drop into normal successor.
Scott Michelfdc40a02009-02-17 22:15:04 +00001577 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 DAG.getBasicBlock(Return)));
1580}
1581
1582void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1583}
1584
1585/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1586/// small case ranges).
1587bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
1588 CaseRecVector& WorkList,
1589 Value* SV,
1590 MachineBasicBlock* Default) {
1591 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001592
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001594 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001596 return false;
1597
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598 // Get the MachineFunction which holds the current MBB. This is used when
1599 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001600 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601
1602 // Figure out which block is immediately after the current one.
1603 MachineBasicBlock *NextBlock = 0;
1604 MachineFunction::iterator BBI = CR.CaseBB;
1605
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001606 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607 NextBlock = BBI;
1608
1609 // TODO: If any two of the cases has the same destination, and if one value
1610 // is the same as the other, but has one bit unset that the other has set,
1611 // use bit manipulation to do two compares at once. For example:
1612 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001613
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614 // Rearrange the case blocks so that the last one falls through if possible.
1615 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1616 // The last case block won't fall through into 'NextBlock' if we emit the
1617 // branches in this order. See if rearranging a case value would help.
1618 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1619 if (I->BB == NextBlock) {
1620 std::swap(*I, BackCase);
1621 break;
1622 }
1623 }
1624 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001625
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001626 // Create a CaseBlock record representing a conditional branch to
1627 // the Case's target mbb if the value being switched on SV is equal
1628 // to C.
1629 MachineBasicBlock *CurBlock = CR.CaseBB;
1630 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1631 MachineBasicBlock *FallThrough;
1632 if (I != E-1) {
1633 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1634 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001635
1636 // Put SV in a virtual register to make it available from the new blocks.
1637 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001638 } else {
1639 // If the last case doesn't match, go to the default block.
1640 FallThrough = Default;
1641 }
1642
1643 Value *RHS, *LHS, *MHS;
1644 ISD::CondCode CC;
1645 if (I->High == I->Low) {
1646 // This is just small small case range :) containing exactly 1 case
1647 CC = ISD::SETEQ;
1648 LHS = SV; RHS = I->High; MHS = NULL;
1649 } else {
1650 CC = ISD::SETLE;
1651 LHS = I->Low; MHS = SV; RHS = I->High;
1652 }
1653 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001654
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655 // If emitting the first comparison, just call visitSwitchCase to emit the
1656 // code into the current block. Otherwise, push the CaseBlock onto the
1657 // vector to be later processed by SDISel, and insert the node's MBB
1658 // before the next MBB.
1659 if (CurBlock == CurMBB)
1660 visitSwitchCase(CB);
1661 else
1662 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001663
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664 CurBlock = FallThrough;
1665 }
1666
1667 return true;
1668}
1669
1670static inline bool areJTsAllowed(const TargetLowering &TLI) {
1671 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1673 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001674}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001675
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001676static APInt ComputeRange(const APInt &First, const APInt &Last) {
1677 APInt LastExt(Last), FirstExt(First);
1678 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1679 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1680 return (LastExt - FirstExt + 1ULL);
1681}
1682
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001683/// handleJTSwitchCase - Emit jumptable for current switch case range
1684bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
1685 CaseRecVector& WorkList,
1686 Value* SV,
1687 MachineBasicBlock* Default) {
1688 Case& FrontCase = *CR.Range.first;
1689 Case& BackCase = *(CR.Range.second-1);
1690
Anton Korobeynikov23218582008-12-23 22:25:27 +00001691 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1692 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693
Anton Korobeynikov23218582008-12-23 22:25:27 +00001694 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1696 I!=E; ++I)
1697 TSize += I->size();
1698
1699 if (!areJTsAllowed(TLI) || TSize <= 3)
1700 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001701
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001702 APInt Range = ComputeRange(First, Last);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001703 double Density = (double)TSize / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 if (Density < 0.4)
1705 return false;
1706
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001707 DEBUG(errs() << "Lowering jump table\n"
1708 << "First entry: " << First << ". Last entry: " << Last << '\n'
1709 << "Range: " << Range
1710 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711
1712 // Get the MachineFunction which holds the current MBB. This is used when
1713 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001714 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715
1716 // Figure out which block is immediately after the current one.
1717 MachineBasicBlock *NextBlock = 0;
1718 MachineFunction::iterator BBI = CR.CaseBB;
1719
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001720 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 NextBlock = BBI;
1722
1723 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1724
1725 // Create a new basic block to hold the code for loading the address
1726 // of the jump table, and jumping to it. Update successor information;
1727 // we will either branch to the default case for the switch, or the jump
1728 // table.
1729 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1730 CurMF->insert(BBI, JumpTableBB);
1731 CR.CaseBB->addSuccessor(Default);
1732 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001733
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001734 // Build a vector of destination BBs, corresponding to each target
1735 // of the jump table. If the value of the jump table slot corresponds to
1736 // a case statement, push the case's BB onto the vector, otherwise, push
1737 // the default BB.
1738 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001739 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001741 const APInt& Low = cast<ConstantInt>(I->Low)->getValue();
1742 const APInt& High = cast<ConstantInt>(I->High)->getValue();
1743
1744 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745 DestBBs.push_back(I->BB);
1746 if (TEI==High)
1747 ++I;
1748 } else {
1749 DestBBs.push_back(Default);
1750 }
1751 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001753 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001754 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1755 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 E = DestBBs.end(); I != E; ++I) {
1757 if (!SuccsHandled[(*I)->getNumber()]) {
1758 SuccsHandled[(*I)->getNumber()] = true;
1759 JumpTableBB->addSuccessor(*I);
1760 }
1761 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001762
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763 // Create a jump table index for this jump table, or return an existing
1764 // one.
1765 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001766
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001767 // Set the jump table information so that we can codegen it as a second
1768 // MachineBasicBlock
1769 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1770 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1771 if (CR.CaseBB == CurMBB)
1772 visitJumpTableHeader(JT, JTH);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001773
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774 JTCases.push_back(JumpTableBlock(JTH, JT));
1775
1776 return true;
1777}
1778
1779/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1780/// 2 subtrees.
1781bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
1782 CaseRecVector& WorkList,
1783 Value* SV,
1784 MachineBasicBlock* Default) {
1785 // Get the MachineFunction which holds the current MBB. This is used when
1786 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001787 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001788
1789 // Figure out which block is immediately after the current one.
1790 MachineBasicBlock *NextBlock = 0;
1791 MachineFunction::iterator BBI = CR.CaseBB;
1792
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001793 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001794 NextBlock = BBI;
1795
1796 Case& FrontCase = *CR.Range.first;
1797 Case& BackCase = *(CR.Range.second-1);
1798 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1799
1800 // Size is the number of Cases represented by this range.
1801 unsigned Size = CR.Range.second - CR.Range.first;
1802
Anton Korobeynikov23218582008-12-23 22:25:27 +00001803 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1804 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001805 double FMetric = 0;
1806 CaseItr Pivot = CR.Range.first + Size/2;
1807
1808 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1809 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001810 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1812 I!=E; ++I)
1813 TSize += I->size();
1814
Anton Korobeynikov23218582008-12-23 22:25:27 +00001815 size_t LSize = FrontCase.size();
1816 size_t RSize = TSize-LSize;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001817 DEBUG(errs() << "Selecting best pivot: \n"
1818 << "First: " << First << ", Last: " << Last <<'\n'
1819 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1821 J!=E; ++I, ++J) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001822 const APInt& LEnd = cast<ConstantInt>(I->High)->getValue();
1823 const APInt& RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001824 APInt Range = ComputeRange(LEnd, RBegin);
1825 assert((Range - 2ULL).isNonNegative() &&
1826 "Invalid case distance");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001827 double LDensity = (double)LSize / (LEnd - First + 1ULL).roundToDouble();
1828 double RDensity = (double)RSize / (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001829 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 // Should always split in some non-trivial place
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001831 DEBUG(errs() <<"=>Step\n"
1832 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1833 << "LDensity: " << LDensity
1834 << ", RDensity: " << RDensity << '\n'
1835 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001836 if (FMetric < Metric) {
1837 Pivot = J;
1838 FMetric = Metric;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001839 DEBUG(errs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001840 }
1841
1842 LSize += J->size();
1843 RSize -= J->size();
1844 }
1845 if (areJTsAllowed(TLI)) {
1846 // If our case is dense we *really* should handle it earlier!
1847 assert((FMetric > 0) && "Should handle dense range earlier!");
1848 } else {
1849 Pivot = CR.Range.first + Size/2;
1850 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001851
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001852 CaseRange LHSR(CR.Range.first, Pivot);
1853 CaseRange RHSR(Pivot, CR.Range.second);
1854 Constant *C = Pivot->Low;
1855 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001857 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001858 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001859 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001860 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001861 // Pivot's Value, then we can branch directly to the LHS's Target,
1862 // rather than creating a leaf node for it.
1863 if ((LHSR.second - LHSR.first) == 1 &&
1864 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001865 cast<ConstantInt>(C)->getValue() ==
1866 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 TrueBB = LHSR.first->BB;
1868 } else {
1869 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1870 CurMF->insert(BBI, TrueBB);
1871 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001872
1873 // Put SV in a virtual register to make it available from the new blocks.
1874 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001877 // Similar to the optimization above, if the Value being switched on is
1878 // known to be less than the Constant CR.LT, and the current Case Value
1879 // is CR.LT - 1, then we can branch directly to the target block for
1880 // the current Case Value, rather than emitting a RHS leaf node for it.
1881 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001882 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1883 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884 FalseBB = RHSR.first->BB;
1885 } else {
1886 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1887 CurMF->insert(BBI, FalseBB);
1888 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001889
1890 // Put SV in a virtual register to make it available from the new blocks.
1891 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001892 }
1893
1894 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001895 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001896 // Otherwise, branch to LHS.
1897 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1898
1899 if (CR.CaseBB == CurMBB)
1900 visitSwitchCase(CB);
1901 else
1902 SwitchCases.push_back(CB);
1903
1904 return true;
1905}
1906
1907/// handleBitTestsSwitchCase - if current case range has few destination and
1908/// range span less, than machine word bitwidth, encode case range into series
1909/// of masks and emit bit tests with these masks.
1910bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1911 CaseRecVector& WorkList,
1912 Value* SV,
1913 MachineBasicBlock* Default){
Owen Andersone50ed302009-08-10 22:56:29 +00001914 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001915 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001916
1917 Case& FrontCase = *CR.Range.first;
1918 Case& BackCase = *(CR.Range.second-1);
1919
1920 // Get the MachineFunction which holds the current MBB. This is used when
1921 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001922 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001924 // If target does not have legal shift left, do not emit bit tests at all.
1925 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1926 return false;
1927
Anton Korobeynikov23218582008-12-23 22:25:27 +00001928 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001929 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1930 I!=E; ++I) {
1931 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001932 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001933 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001934
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001935 // Count unique destinations
1936 SmallSet<MachineBasicBlock*, 4> Dests;
1937 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1938 Dests.insert(I->BB);
1939 if (Dests.size() > 3)
1940 // Don't bother the code below, if there are too much unique destinations
1941 return false;
1942 }
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001943 DEBUG(errs() << "Total number of unique destinations: " << Dests.size() << '\n'
1944 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001945
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001947 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1948 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001949 APInt cmpRange = maxValue - minValue;
1950
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001951 DEBUG(errs() << "Compare range: " << cmpRange << '\n'
1952 << "Low bound: " << minValue << '\n'
1953 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001954
1955 if (cmpRange.uge(APInt(cmpRange.getBitWidth(), IntPtrBits)) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956 (!(Dests.size() == 1 && numCmps >= 3) &&
1957 !(Dests.size() == 2 && numCmps >= 5) &&
1958 !(Dests.size() >= 3 && numCmps >= 6)))
1959 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001960
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001961 DEBUG(errs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001962 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001964 // Optimize the case where all the case values fit in a
1965 // word without having to subtract minValue. In this case,
1966 // we can optimize away the subtraction.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001967 if (minValue.isNonNegative() &&
1968 maxValue.slt(APInt(maxValue.getBitWidth(), IntPtrBits))) {
1969 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001970 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001971 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001972 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001974 CaseBitsVector CasesBits;
1975 unsigned i, count = 0;
1976
1977 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1978 MachineBasicBlock* Dest = I->BB;
1979 for (i = 0; i < count; ++i)
1980 if (Dest == CasesBits[i].BB)
1981 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 if (i == count) {
1984 assert((count < 3) && "Too much destinations to test!");
1985 CasesBits.push_back(CaseBits(0, Dest, 0));
1986 count++;
1987 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001988
1989 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
1990 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
1991
1992 uint64_t lo = (lowValue - lowBound).getZExtValue();
1993 uint64_t hi = (highValue - lowBound).getZExtValue();
1994
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 for (uint64_t j = lo; j <= hi; j++) {
1996 CasesBits[i].Mask |= 1ULL << j;
1997 CasesBits[i].Bits++;
1998 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001999
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 }
2001 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002002
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 BitTestInfo BTC;
2004
2005 // Figure out which block is immediately after the current one.
2006 MachineFunction::iterator BBI = CR.CaseBB;
2007 ++BBI;
2008
2009 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2010
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002011 DEBUG(errs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002012 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002013 DEBUG(errs() << "Mask: " << CasesBits[i].Mask
2014 << ", Bits: " << CasesBits[i].Bits
2015 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016
2017 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2018 CurMF->insert(BBI, CaseBB);
2019 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2020 CaseBB,
2021 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002022
2023 // Put SV in a virtual register to make it available from the new blocks.
2024 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002025 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002026
2027 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 -1U, (CR.CaseBB == CurMBB),
2029 CR.CaseBB, Default, BTC);
2030
2031 if (CR.CaseBB == CurMBB)
2032 visitBitTestHeader(BTB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 BitTestCases.push_back(BTB);
2035
2036 return true;
2037}
2038
2039
2040/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov23218582008-12-23 22:25:27 +00002041size_t SelectionDAGLowering::Clusterify(CaseVector& Cases,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002043 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044
2045 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002046 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2048 Cases.push_back(Case(SI.getSuccessorValue(i),
2049 SI.getSuccessorValue(i),
2050 SMBB));
2051 }
2052 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2053
2054 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002055 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 // Must recompute end() each iteration because it may be
2057 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002058 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2059 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2060 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 MachineBasicBlock* nextBB = J->BB;
2062 MachineBasicBlock* currentBB = I->BB;
2063
2064 // If the two neighboring cases go to the same destination, merge them
2065 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002066 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002067 I->High = J->High;
2068 J = Cases.erase(J);
2069 } else {
2070 I = J++;
2071 }
2072 }
2073
2074 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2075 if (I->Low != I->High)
2076 // A range counts double, since it requires two compares.
2077 ++numCmps;
2078 }
2079
2080 return numCmps;
2081}
2082
Anton Korobeynikov23218582008-12-23 22:25:27 +00002083void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084 // Figure out which block is immediately after the current one.
2085 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002086
2087 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2088
2089 // If there is only the default destination, branch to it if it is not the
2090 // next basic block. Otherwise, just fall through.
2091 if (SI.getNumOperands() == 2) {
2092 // Update machine-CFG edges.
2093
2094 // If this is not a fall-through branch, emit the branch.
2095 CurMBB->addSuccessor(Default);
2096 if (Default != NextBlock)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002097 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 DAG.getBasicBlock(Default)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100 return;
2101 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 // If there are any non-default case statements, create a vector of Cases
2104 // representing each one, and sort the vector so that we can efficiently
2105 // create a binary search tree from them.
2106 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002107 size_t numCmps = Clusterify(Cases, SI);
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002108 DEBUG(errs() << "Clusterify finished. Total clusters: " << Cases.size()
2109 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002110 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111
2112 // Get the Value to be switched on and default basic blocks, which will be
2113 // inserted into CaseBlock records, representing basic blocks in the binary
2114 // search tree.
2115 Value *SV = SI.getOperand(0);
2116
2117 // Push the initial CaseRec onto the worklist
2118 CaseRecVector WorkList;
2119 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2120
2121 while (!WorkList.empty()) {
2122 // Grab a record representing a case range to process off the worklist
2123 CaseRec CR = WorkList.back();
2124 WorkList.pop_back();
2125
2126 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2127 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002128
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129 // If the range has few cases (two or less) emit a series of specific
2130 // tests.
2131 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2132 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002133
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002134 // If the switch has more than 5 blocks, and at least 40% dense, and the
2135 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002136 // lowering the switch to a binary tree of conditional branches.
2137 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2138 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002139
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2141 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2142 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2143 }
2144}
2145
2146
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002147void SelectionDAGLowering::visitFSub(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 // -0.0 - X --> fneg
2149 const Type *Ty = I.getType();
2150 if (isa<VectorType>(Ty)) {
2151 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2152 const VectorType *DestTy = cast<VectorType>(I.getType());
2153 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002154 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002155 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002156 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002157 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002158 SDValue Op2 = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002159 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002160 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161 return;
2162 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002163 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002165 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002166 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002167 SDValue Op2 = getValue(I.getOperand(1));
2168 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2169 Op2.getValueType(), Op2));
2170 return;
2171 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002173 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174}
2175
2176void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
2177 SDValue Op1 = getValue(I.getOperand(0));
2178 SDValue Op2 = getValue(I.getOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002179
Scott Michelfdc40a02009-02-17 22:15:04 +00002180 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002181 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182}
2183
2184void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2185 SDValue Op1 = getValue(I.getOperand(0));
2186 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman57fc82d2009-04-09 03:51:29 +00002187 if (!isa<VectorType>(I.getType()) &&
2188 Op2.getValueType() != TLI.getShiftAmountTy()) {
2189 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002190 EVT PTy = TLI.getPointerTy();
2191 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002192 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002193 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2194 TLI.getShiftAmountTy(), Op2);
2195 // If the operand is larger than the shift count type but the shift
2196 // count type has enough bits to represent any shift value, truncate
2197 // it now. This is a common case and it exposes the truncate to
2198 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002199 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002200 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2201 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2202 TLI.getShiftAmountTy(), Op2);
2203 // Otherwise we'll need to temporarily settle for some other
2204 // convenient type; type legalization will make adjustments as
2205 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002206 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002207 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002208 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002209 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002210 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002211 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002213
Scott Michelfdc40a02009-02-17 22:15:04 +00002214 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002215 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002216}
2217
2218void SelectionDAGLowering::visitICmp(User &I) {
2219 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2220 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2221 predicate = IC->getPredicate();
2222 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2223 predicate = ICmpInst::Predicate(IC->getPredicate());
2224 SDValue Op1 = getValue(I.getOperand(0));
2225 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002226 ISD::CondCode Opcode = getICmpCondCode(predicate);
Chris Lattner9800e842009-07-07 22:41:32 +00002227
Owen Andersone50ed302009-08-10 22:56:29 +00002228 EVT DestVT = TLI.getValueType(I.getType());
Chris Lattner9800e842009-07-07 22:41:32 +00002229 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002230}
2231
2232void SelectionDAGLowering::visitFCmp(User &I) {
2233 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2234 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2235 predicate = FC->getPredicate();
2236 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2237 predicate = FCmpInst::Predicate(FC->getPredicate());
2238 SDValue Op1 = getValue(I.getOperand(0));
2239 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002240 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002241 EVT DestVT = TLI.getValueType(I.getType());
Chris Lattner9800e842009-07-07 22:41:32 +00002242 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002243}
2244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245void SelectionDAGLowering::visitSelect(User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002246 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002247 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2248 unsigned NumValues = ValueVTs.size();
2249 if (NumValues != 0) {
2250 SmallVector<SDValue, 4> Values(NumValues);
2251 SDValue Cond = getValue(I.getOperand(0));
2252 SDValue TrueVal = getValue(I.getOperand(1));
2253 SDValue FalseVal = getValue(I.getOperand(2));
2254
2255 for (unsigned i = 0; i != NumValues; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002256 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002257 TrueVal.getValueType(), Cond,
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002258 SDValue(TrueVal.getNode(), TrueVal.getResNo() + i),
2259 SDValue(FalseVal.getNode(), FalseVal.getResNo() + i));
2260
Scott Michelfdc40a02009-02-17 22:15:04 +00002261 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002262 DAG.getVTList(&ValueVTs[0], NumValues),
2263 &Values[0], NumValues));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002264 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265}
2266
2267
2268void SelectionDAGLowering::visitTrunc(User &I) {
2269 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2270 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002271 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002272 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002273}
2274
2275void SelectionDAGLowering::visitZExt(User &I) {
2276 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2277 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2278 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002279 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002280 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002281}
2282
2283void SelectionDAGLowering::visitSExt(User &I) {
2284 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2285 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2286 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002287 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002288 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289}
2290
2291void SelectionDAGLowering::visitFPTrunc(User &I) {
2292 // FPTrunc is never a no-op cast, no need to check
2293 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002294 EVT DestVT = TLI.getValueType(I.getType());
Scott Michelfdc40a02009-02-17 22:15:04 +00002295 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002296 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297}
2298
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002299void SelectionDAGLowering::visitFPExt(User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002300 // FPTrunc is never a no-op cast, no need to check
2301 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002302 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002303 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002304}
2305
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002306void SelectionDAGLowering::visitFPToUI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307 // FPToUI is never a no-op cast, no need to check
2308 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002309 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002310 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002311}
2312
2313void SelectionDAGLowering::visitFPToSI(User &I) {
2314 // FPToSI is never a no-op cast, no need to check
2315 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002316 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002317 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318}
2319
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002320void SelectionDAGLowering::visitUIToFP(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 // UIToFP is never a no-op cast, no need to check
2322 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002323 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002324 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325}
2326
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002327void SelectionDAGLowering::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002328 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002329 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002330 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002331 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002332}
2333
2334void SelectionDAGLowering::visitPtrToInt(User &I) {
2335 // What to do depends on the size of the integer and the size of the pointer.
2336 // We can either truncate, zero extend, or no-op, accordingly.
2337 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002338 EVT SrcVT = N.getValueType();
2339 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 SDValue Result;
2341 if (DestVT.bitsLT(SrcVT))
Dale Johannesen66978ee2009-01-31 02:22:37 +00002342 Result = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002343 else
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
Dale Johannesen66978ee2009-01-31 02:22:37 +00002345 Result = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 setValue(&I, Result);
2347}
2348
2349void SelectionDAGLowering::visitIntToPtr(User &I) {
2350 // What to do depends on the size of the integer and the size of the pointer.
2351 // We can either truncate, zero extend, or no-op, accordingly.
2352 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002353 EVT SrcVT = N.getValueType();
2354 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355 if (DestVT.bitsLT(SrcVT))
Dale Johannesen66978ee2009-01-31 02:22:37 +00002356 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002357 else
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
Scott Michelfdc40a02009-02-17 22:15:04 +00002359 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002360 DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361}
2362
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002363void SelectionDAGLowering::visitBitCast(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002364 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002365 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002367 // BitCast assures us that source and destination are the same size so this
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002368 // is either a BIT_CONVERT or a no-op.
2369 if (DestVT != N.getValueType())
Scott Michelfdc40a02009-02-17 22:15:04 +00002370 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002371 DestVT, N)); // convert types
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372 else
2373 setValue(&I, N); // noop cast.
2374}
2375
2376void SelectionDAGLowering::visitInsertElement(User &I) {
2377 SDValue InVec = getValue(I.getOperand(0));
2378 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002379 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002380 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002381 getValue(I.getOperand(2)));
2382
Scott Michelfdc40a02009-02-17 22:15:04 +00002383 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 TLI.getValueType(I.getType()),
2385 InVec, InVal, InIdx));
2386}
2387
2388void SelectionDAGLowering::visitExtractElement(User &I) {
2389 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002390 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002391 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 getValue(I.getOperand(1)));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002393 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394 TLI.getValueType(I.getType()), InVec, InIdx));
2395}
2396
Mon P Wangaeb06d22008-11-10 04:46:22 +00002397
2398// Utility for visitShuffleVector - Returns true if the mask is mask starting
2399// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002400static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2401 unsigned MaskNumElts = Mask.size();
2402 for (unsigned i = 0; i != MaskNumElts; ++i)
2403 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002404 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002405 return true;
2406}
2407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002408void SelectionDAGLowering::visitShuffleVector(User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002409 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002410 SDValue Src1 = getValue(I.getOperand(0));
2411 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002412
Nate Begeman9008ca62009-04-27 18:41:29 +00002413 // Convert the ConstantVector mask operand into an array of ints, with -1
2414 // representing undef values.
2415 SmallVector<Constant*, 8> MaskElts;
Owen Anderson001dbfe2009-07-16 18:04:31 +00002416 cast<Constant>(I.getOperand(2))->getVectorElements(*DAG.getContext(),
2417 MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002418 unsigned MaskNumElts = MaskElts.size();
2419 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002420 if (isa<UndefValue>(MaskElts[i]))
2421 Mask.push_back(-1);
2422 else
2423 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2424 }
2425
Owen Andersone50ed302009-08-10 22:56:29 +00002426 EVT VT = TLI.getValueType(I.getType());
2427 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002428 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002429
Mon P Wangc7849c22008-11-16 05:06:27 +00002430 if (SrcNumElts == MaskNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002431 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2432 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002433 return;
2434 }
2435
2436 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002437 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2438 // Mask is longer than the source vectors and is a multiple of the source
2439 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002440 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002441 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2442 // The shuffle is concatenating two vectors together.
Scott Michelfdc40a02009-02-17 22:15:04 +00002443 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002444 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002445 return;
2446 }
2447
Mon P Wangc7849c22008-11-16 05:06:27 +00002448 // Pad both vectors with undefs to make them the same length as the mask.
2449 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002450 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2451 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002452 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002453
Nate Begeman9008ca62009-04-27 18:41:29 +00002454 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2455 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002456 MOps1[0] = Src1;
2457 MOps2[0] = Src2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002458
2459 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2460 getCurDebugLoc(), VT,
2461 &MOps1[0], NumConcat);
2462 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2463 getCurDebugLoc(), VT,
2464 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002465
Mon P Wangaeb06d22008-11-10 04:46:22 +00002466 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002467 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002468 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002469 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002470 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002471 MappedOps.push_back(Idx);
2472 else
2473 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002474 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002475 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2476 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002477 return;
2478 }
2479
Mon P Wangc7849c22008-11-16 05:06:27 +00002480 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002481 // Analyze the access pattern of the vector to see if we can extract
2482 // two subvectors and do the shuffle. The analysis is done by calculating
2483 // the range of elements the mask access on both vectors.
2484 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2485 int MaxRange[2] = {-1, -1};
2486
Nate Begeman5a5ca152009-04-29 05:20:52 +00002487 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002488 int Idx = Mask[i];
2489 int Input = 0;
2490 if (Idx < 0)
2491 continue;
2492
Nate Begeman5a5ca152009-04-29 05:20:52 +00002493 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002494 Input = 1;
2495 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002496 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002497 if (Idx > MaxRange[Input])
2498 MaxRange[Input] = Idx;
2499 if (Idx < MinRange[Input])
2500 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002501 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002502
Mon P Wangc7849c22008-11-16 05:06:27 +00002503 // Check if the access is smaller than the vector size and can we find
2504 // a reasonable extract index.
Mon P Wang230e4fa2008-11-21 04:25:21 +00002505 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002506 int StartIdx[2]; // StartIdx to extract from
2507 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002508 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002509 RangeUse[Input] = 0; // Unused
2510 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002511 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002512 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002513 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002514 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002515 RangeUse[Input] = 1; // Extract from beginning of the vector
2516 StartIdx[Input] = 0;
2517 } else {
2518 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002519 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002520 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002521 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002522 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002523 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002524 }
2525
Bill Wendling636e2582009-08-21 18:16:06 +00002526 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002527 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002528 return;
2529 }
2530 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2531 // Extract appropriate subvector and generate a vector shuffle
2532 for (int Input=0; Input < 2; ++Input) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002533 SDValue& Src = Input == 0 ? Src1 : Src2;
Mon P Wangc7849c22008-11-16 05:06:27 +00002534 if (RangeUse[Input] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002535 Src = DAG.getUNDEF(VT);
Mon P Wangc7849c22008-11-16 05:06:27 +00002536 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002537 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002538 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002539 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002540 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002541 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002542 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002543 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002544 int Idx = Mask[i];
2545 if (Idx < 0)
2546 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002547 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002548 MappedOps.push_back(Idx - StartIdx[0]);
2549 else
2550 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002551 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2553 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002554 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002555 }
2556 }
2557
Mon P Wangc7849c22008-11-16 05:06:27 +00002558 // We can't use either concat vectors or extract subvectors so fall back to
2559 // replacing the shuffle with extract and build vector.
2560 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002561 EVT EltVT = VT.getVectorElementType();
2562 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002563 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002564 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002565 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002566 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002567 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002569 if (Idx < (int)SrcNumElts)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002570 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002571 EltVT, Src1, DAG.getConstant(Idx, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002572 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002573 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Scott Michelfdc40a02009-02-17 22:15:04 +00002574 EltVT, Src2,
Mon P Wangc7849c22008-11-16 05:06:27 +00002575 DAG.getConstant(Idx - SrcNumElts, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002576 }
2577 }
Evan Chenga87008d2009-02-25 22:49:59 +00002578 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2579 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580}
2581
2582void SelectionDAGLowering::visitInsertValue(InsertValueInst &I) {
2583 const Value *Op0 = I.getOperand(0);
2584 const Value *Op1 = I.getOperand(1);
2585 const Type *AggTy = I.getType();
2586 const Type *ValTy = Op1->getType();
2587 bool IntoUndef = isa<UndefValue>(Op0);
2588 bool FromUndef = isa<UndefValue>(Op1);
2589
2590 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2591 I.idx_begin(), I.idx_end());
2592
Owen Andersone50ed302009-08-10 22:56:29 +00002593 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002594 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002595 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002596 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2597
2598 unsigned NumAggValues = AggValueVTs.size();
2599 unsigned NumValValues = ValValueVTs.size();
2600 SmallVector<SDValue, 4> Values(NumAggValues);
2601
2602 SDValue Agg = getValue(Op0);
2603 SDValue Val = getValue(Op1);
2604 unsigned i = 0;
2605 // Copy the beginning value(s) from the original aggregate.
2606 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002607 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002608 SDValue(Agg.getNode(), Agg.getResNo() + i);
2609 // Copy values from the inserted value(s).
2610 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002611 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002612 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2613 // Copy remaining value(s) from the original aggregate.
2614 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002615 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002616 SDValue(Agg.getNode(), Agg.getResNo() + i);
2617
Scott Michelfdc40a02009-02-17 22:15:04 +00002618 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002619 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2620 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002621}
2622
2623void SelectionDAGLowering::visitExtractValue(ExtractValueInst &I) {
2624 const Value *Op0 = I.getOperand(0);
2625 const Type *AggTy = Op0->getType();
2626 const Type *ValTy = I.getType();
2627 bool OutOfUndef = isa<UndefValue>(Op0);
2628
2629 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2630 I.idx_begin(), I.idx_end());
2631
Owen Andersone50ed302009-08-10 22:56:29 +00002632 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002633 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2634
2635 unsigned NumValValues = ValValueVTs.size();
2636 SmallVector<SDValue, 4> Values(NumValValues);
2637
2638 SDValue Agg = getValue(Op0);
2639 // Copy out the selected value(s).
2640 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2641 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002642 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002643 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002644 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645
Scott Michelfdc40a02009-02-17 22:15:04 +00002646 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002647 DAG.getVTList(&ValValueVTs[0], NumValValues),
2648 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649}
2650
2651
2652void SelectionDAGLowering::visitGetElementPtr(User &I) {
2653 SDValue N = getValue(I.getOperand(0));
2654 const Type *Ty = I.getOperand(0)->getType();
2655
2656 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2657 OI != E; ++OI) {
2658 Value *Idx = *OI;
2659 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2660 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2661 if (Field) {
2662 // N = N + Offset
2663 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002664 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665 DAG.getIntPtrConstant(Offset));
2666 }
2667 Ty = StTy->getElementType(Field);
2668 } else {
2669 Ty = cast<SequentialType>(Ty)->getElementType();
2670
2671 // If this is a constant subscript, handle it quickly.
2672 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2673 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002674 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002675 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002676 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002677 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002678 unsigned PtrBits = PTy.getSizeInBits();
Evan Cheng65b52df2009-02-09 21:01:06 +00002679 if (PtrBits < 64) {
2680 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2681 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002682 DAG.getConstant(Offs, MVT::i64));
Evan Cheng65b52df2009-02-09 21:01:06 +00002683 } else
Evan Chengb1032a82009-02-09 20:54:38 +00002684 OffsVal = DAG.getIntPtrConstant(Offs);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002685 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002686 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687 continue;
2688 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002689
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002690 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +00002691 uint64_t ElementSize = TD->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002692 SDValue IdxN = getValue(Idx);
2693
2694 // If the index is smaller or larger than intptr_t, truncate or extend
2695 // it.
2696 if (IdxN.getValueType().bitsLT(N.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002697 IdxN = DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002698 N.getValueType(), IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699 else if (IdxN.getValueType().bitsGT(N.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002700 IdxN = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002701 N.getValueType(), IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702
2703 // If this is a multiply by a power of two, turn it into a shl
2704 // immediately. This is a very common case.
2705 if (ElementSize != 1) {
2706 if (isPowerOf2_64(ElementSize)) {
2707 unsigned Amt = Log2_64(ElementSize);
Scott Michelfdc40a02009-02-17 22:15:04 +00002708 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002709 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002710 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711 } else {
2712 SDValue Scale = DAG.getIntPtrConstant(ElementSize);
Scott Michelfdc40a02009-02-17 22:15:04 +00002713 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002714 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002715 }
2716 }
2717
Scott Michelfdc40a02009-02-17 22:15:04 +00002718 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002719 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720 }
2721 }
2722 setValue(&I, N);
2723}
2724
2725void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2726 // If this is a fixed sized alloca in the entry block of the function,
2727 // allocate it statically on the stack.
2728 if (FuncInfo.StaticAllocaMap.count(&I))
2729 return; // getValue will auto-populate this.
2730
2731 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002732 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002733 unsigned Align =
2734 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2735 I.getAlignment());
2736
2737 SDValue AllocSize = getValue(I.getArraySize());
Chris Lattner0b18e592009-03-17 19:36:00 +00002738
2739 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), AllocSize.getValueType(),
2740 AllocSize,
2741 DAG.getConstant(TySize, AllocSize.getValueType()));
2742
2743
2744
Owen Andersone50ed302009-08-10 22:56:29 +00002745 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746 if (IntPtr.bitsLT(AllocSize.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002747 AllocSize = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002748 IntPtr, AllocSize);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749 else if (IntPtr.bitsGT(AllocSize.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002750 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002751 IntPtr, AllocSize);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002753 // Handle alignment. If the requested alignment is less than or equal to
2754 // the stack alignment, ignore it. If the size is greater than or equal to
2755 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2756 unsigned StackAlign =
2757 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2758 if (Align <= StackAlign)
2759 Align = 0;
2760
2761 // Round the size of the allocation up to the stack alignment size
2762 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002763 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002764 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765 DAG.getIntPtrConstant(StackAlign-1));
2766 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002767 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002768 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002769 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2770
2771 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002772 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002773 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002774 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775 setValue(&I, DSA);
2776 DAG.setRoot(DSA.getValue(1));
2777
2778 // Inform the Frame Information that we have just allocated a variable-sized
2779 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002780 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002781}
2782
2783void SelectionDAGLowering::visitLoad(LoadInst &I) {
2784 const Value *SV = I.getOperand(0);
2785 SDValue Ptr = getValue(SV);
2786
2787 const Type *Ty = I.getType();
2788 bool isVolatile = I.isVolatile();
2789 unsigned Alignment = I.getAlignment();
2790
Owen Andersone50ed302009-08-10 22:56:29 +00002791 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002792 SmallVector<uint64_t, 4> Offsets;
2793 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2794 unsigned NumValues = ValueVTs.size();
2795 if (NumValues == 0)
2796 return;
2797
2798 SDValue Root;
2799 bool ConstantMemory = false;
2800 if (I.isVolatile())
2801 // Serialize volatile loads with other side effects.
2802 Root = getRoot();
2803 else if (AA->pointsToConstantMemory(SV)) {
2804 // Do not serialize (non-volatile) loads of constant memory with anything.
2805 Root = DAG.getEntryNode();
2806 ConstantMemory = true;
2807 } else {
2808 // Do not serialize non-volatile loads against each other.
2809 Root = DAG.getRoot();
2810 }
2811
2812 SmallVector<SDValue, 4> Values(NumValues);
2813 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002814 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002815 for (unsigned i = 0; i != NumValues; ++i) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002816 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Scott Michelfdc40a02009-02-17 22:15:04 +00002817 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002818 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002819 DAG.getConstant(Offsets[i], PtrVT)),
2820 SV, Offsets[i],
2821 isVolatile, Alignment);
2822 Values[i] = L;
2823 Chains[i] = L.getValue(1);
2824 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002827 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002828 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002829 &Chains[0], NumValues);
2830 if (isVolatile)
2831 DAG.setRoot(Chain);
2832 else
2833 PendingLoads.push_back(Chain);
2834 }
2835
Scott Michelfdc40a02009-02-17 22:15:04 +00002836 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002837 DAG.getVTList(&ValueVTs[0], NumValues),
2838 &Values[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002839}
2840
2841
2842void SelectionDAGLowering::visitStore(StoreInst &I) {
2843 Value *SrcV = I.getOperand(0);
2844 Value *PtrV = I.getOperand(1);
2845
Owen Andersone50ed302009-08-10 22:56:29 +00002846 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847 SmallVector<uint64_t, 4> Offsets;
2848 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2849 unsigned NumValues = ValueVTs.size();
2850 if (NumValues == 0)
2851 return;
2852
2853 // Get the lowered operands. Note that we do this after
2854 // checking if NumResults is zero, because with zero results
2855 // the operands won't have values in the map.
2856 SDValue Src = getValue(SrcV);
2857 SDValue Ptr = getValue(PtrV);
2858
2859 SDValue Root = getRoot();
2860 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002861 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862 bool isVolatile = I.isVolatile();
2863 unsigned Alignment = I.getAlignment();
2864 for (unsigned i = 0; i != NumValues; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002865 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002866 SDValue(Src.getNode(), Src.getResNo() + i),
Scott Michelfdc40a02009-02-17 22:15:04 +00002867 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002868 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002869 DAG.getConstant(Offsets[i], PtrVT)),
2870 PtrV, Offsets[i],
2871 isVolatile, Alignment);
2872
Scott Michelfdc40a02009-02-17 22:15:04 +00002873 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002874 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002875}
2876
2877/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2878/// node.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002879void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002880 unsigned Intrinsic) {
2881 bool HasChain = !I.doesNotAccessMemory();
2882 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2883
2884 // Build the operand list.
2885 SmallVector<SDValue, 8> Ops;
2886 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2887 if (OnlyLoad) {
2888 // We don't need to serialize loads against other loads.
2889 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002890 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002891 Ops.push_back(getRoot());
2892 }
2893 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002894
2895 // Info is set by getTgtMemInstrinsic
2896 TargetLowering::IntrinsicInfo Info;
2897 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2898
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002899 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002900 if (!IsTgtIntrinsic)
2901 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002902
2903 // Add all operands of the call to the operand list.
2904 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2905 SDValue Op = getValue(I.getOperand(i));
2906 assert(TLI.isTypeLegal(Op.getValueType()) &&
2907 "Intrinsic uses a non-legal type?");
2908 Ops.push_back(Op);
2909 }
2910
Owen Andersone50ed302009-08-10 22:56:29 +00002911 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002912 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2913#ifndef NDEBUG
2914 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2915 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2916 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002917 }
Bob Wilson8d919552009-07-31 22:41:21 +00002918#endif // NDEBUG
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002920 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002921
Bob Wilson8d919552009-07-31 22:41:21 +00002922 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002923
2924 // Create the node.
2925 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002926 if (IsTgtIntrinsic) {
2927 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002928 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002929 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002930 Info.memVT, Info.ptrVal, Info.offset,
2931 Info.align, Info.vol,
2932 Info.readMem, Info.writeMem);
2933 }
2934 else if (!HasChain)
Scott Michelfdc40a02009-02-17 22:15:04 +00002935 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002936 VTs, &Ops[0], Ops.size());
Owen Anderson1d0be152009-08-13 21:58:54 +00002937 else if (I.getType() != Type::getVoidTy(*DAG.getContext()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002938 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002939 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940 else
Scott Michelfdc40a02009-02-17 22:15:04 +00002941 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002942 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002943
2944 if (HasChain) {
2945 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2946 if (OnlyLoad)
2947 PendingLoads.push_back(Chain);
2948 else
2949 DAG.setRoot(Chain);
2950 }
Owen Anderson1d0be152009-08-13 21:58:54 +00002951 if (I.getType() != Type::getVoidTy(*DAG.getContext())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002952 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00002953 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002954 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002955 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002956 setValue(&I, Result);
2957 }
2958}
2959
2960/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
2961static GlobalVariable *ExtractTypeInfo(Value *V) {
2962 V = V->stripPointerCasts();
2963 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
2964 assert ((GV || isa<ConstantPointerNull>(V)) &&
2965 "TypeInfo must be a global variable or NULL");
2966 return GV;
2967}
2968
2969namespace llvm {
2970
2971/// AddCatchInfo - Extract the personality and type infos from an eh.selector
2972/// call, and add them to the specified machine basic block.
2973void AddCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2974 MachineBasicBlock *MBB) {
2975 // Inform the MachineModuleInfo of the personality for this landing pad.
2976 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2977 assert(CE->getOpcode() == Instruction::BitCast &&
2978 isa<Function>(CE->getOperand(0)) &&
2979 "Personality should be a function");
2980 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2981
2982 // Gather all the type infos for this landing pad and pass them along to
2983 // MachineModuleInfo.
2984 std::vector<GlobalVariable *> TyInfo;
2985 unsigned N = I.getNumOperands();
2986
2987 for (unsigned i = N - 1; i > 2; --i) {
2988 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2989 unsigned FilterLength = CI->getZExtValue();
2990 unsigned FirstCatch = i + FilterLength + !FilterLength;
2991 assert (FirstCatch <= N && "Invalid filter length");
2992
2993 if (FirstCatch < N) {
2994 TyInfo.reserve(N - FirstCatch);
2995 for (unsigned j = FirstCatch; j < N; ++j)
2996 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2997 MMI->addCatchTypeInfo(MBB, TyInfo);
2998 TyInfo.clear();
2999 }
3000
3001 if (!FilterLength) {
3002 // Cleanup.
3003 MMI->addCleanup(MBB);
3004 } else {
3005 // Filter.
3006 TyInfo.reserve(FilterLength - 1);
3007 for (unsigned j = i + 1; j < FirstCatch; ++j)
3008 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3009 MMI->addFilterTypeInfo(MBB, TyInfo);
3010 TyInfo.clear();
3011 }
3012
3013 N = i;
3014 }
3015 }
3016
3017 if (N > 3) {
3018 TyInfo.reserve(N - 3);
3019 for (unsigned j = 3; j < N; ++j)
3020 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3021 MMI->addCatchTypeInfo(MBB, TyInfo);
3022 }
3023}
3024
3025}
3026
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003027/// GetSignificand - Get the significand and build it into a floating-point
3028/// number with exponent of 1:
3029///
3030/// Op = (Op & 0x007fffff) | 0x3f800000;
3031///
3032/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003033static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003034GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003035 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3036 DAG.getConstant(0x007fffff, MVT::i32));
3037 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3038 DAG.getConstant(0x3f800000, MVT::i32));
3039 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003040}
3041
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003042/// GetExponent - Get the exponent:
3043///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003044/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003045///
3046/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003047static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003048GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
3049 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003050 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3051 DAG.getConstant(0x7f800000, MVT::i32));
3052 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003053 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003054 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3055 DAG.getConstant(127, MVT::i32));
3056 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003057}
3058
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003059/// getF32Constant - Get 32-bit floating point constant.
3060static SDValue
3061getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003062 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003063}
3064
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003065/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003066/// visitIntrinsicCall: I is a call instruction
3067/// Op is the associated NodeType for I
3068const char *
3069SelectionDAGLowering::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003070 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003071 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003072 DAG.getAtomic(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003073 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003074 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003075 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003076 getValue(I.getOperand(2)),
3077 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003078 setValue(&I, L);
3079 DAG.setRoot(L.getValue(1));
3080 return 0;
3081}
3082
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003083// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003084const char *
3085SelectionDAGLowering::implVisitAluOverflow(CallInst &I, ISD::NodeType Op) {
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003086 SDValue Op1 = getValue(I.getOperand(1));
3087 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00003088
Owen Anderson825b72b2009-08-11 20:47:22 +00003089 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Dan Gohmanfc166572009-04-09 23:54:40 +00003090 SDValue Result = DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2);
Bill Wendling74c37652008-12-09 22:08:41 +00003091
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003092 setValue(&I, Result);
3093 return 0;
3094}
Bill Wendling74c37652008-12-09 22:08:41 +00003095
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003096/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3097/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003098void
3099SelectionDAGLowering::visitExp(CallInst &I) {
3100 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003101 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003102
Owen Anderson825b72b2009-08-11 20:47:22 +00003103 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003104 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3105 SDValue Op = getValue(I.getOperand(1));
3106
3107 // Put the exponent in the right bit position for later addition to the
3108 // final result:
3109 //
3110 // #define LOG2OFe 1.4426950f
3111 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003113 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003114 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003115
3116 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003117 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3118 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003119
3120 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003121 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003122 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003123
3124 if (LimitFloatPrecision <= 6) {
3125 // For floating-point precision of 6:
3126 //
3127 // TwoToFractionalPartOfX =
3128 // 0.997535578f +
3129 // (0.735607626f + 0.252464424f * x) * x;
3130 //
3131 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003133 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003134 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003135 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3137 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003138 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003140
3141 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003142 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003143 TwoToFracPartOfX, IntegerPartOfX);
3144
Owen Anderson825b72b2009-08-11 20:47:22 +00003145 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003146 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3147 // For floating-point precision of 12:
3148 //
3149 // TwoToFractionalPartOfX =
3150 // 0.999892986f +
3151 // (0.696457318f +
3152 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3153 //
3154 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003156 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003158 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003159 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3160 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003161 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3163 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003164 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003166
3167 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003169 TwoToFracPartOfX, IntegerPartOfX);
3170
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003172 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3173 // For floating-point precision of 18:
3174 //
3175 // TwoToFractionalPartOfX =
3176 // 0.999999982f +
3177 // (0.693148872f +
3178 // (0.240227044f +
3179 // (0.554906021e-1f +
3180 // (0.961591928e-2f +
3181 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3182 //
3183 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003184 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003185 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003186 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003187 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003188 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3189 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003190 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3192 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003193 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3195 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003196 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3198 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003199 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3201 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003202 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003203 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003205
3206 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003208 TwoToFracPartOfX, IntegerPartOfX);
3209
Owen Anderson825b72b2009-08-11 20:47:22 +00003210 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003211 }
3212 } else {
3213 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003214 result = DAG.getNode(ISD::FEXP, dl,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003215 getValue(I.getOperand(1)).getValueType(),
3216 getValue(I.getOperand(1)));
3217 }
3218
Dale Johannesen59e577f2008-09-05 18:38:42 +00003219 setValue(&I, result);
3220}
3221
Bill Wendling39150252008-09-09 20:39:27 +00003222/// visitLog - Lower a log intrinsic. Handles the special sequences for
3223/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003224void
3225SelectionDAGLowering::visitLog(CallInst &I) {
3226 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003227 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003228
Owen Anderson825b72b2009-08-11 20:47:22 +00003229 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003230 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3231 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003233
3234 // Scale the exponent by log(2) [0.69314718f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003235 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003237 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003238
3239 // Get the significand and build it into a floating-point number with
3240 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003241 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003242
3243 if (LimitFloatPrecision <= 6) {
3244 // For floating-point precision of 6:
3245 //
3246 // LogofMantissa =
3247 // -1.1609546f +
3248 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003249 //
Bill Wendling39150252008-09-09 20:39:27 +00003250 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003252 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003254 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003255 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3256 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003257 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003258
Scott Michelfdc40a02009-02-17 22:15:04 +00003259 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003260 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003261 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3262 // For floating-point precision of 12:
3263 //
3264 // LogOfMantissa =
3265 // -1.7417939f +
3266 // (2.8212026f +
3267 // (-1.4699568f +
3268 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3269 //
3270 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003272 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003274 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3276 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003277 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003278 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3279 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003280 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003281 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3282 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003283 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003284
Scott Michelfdc40a02009-02-17 22:15:04 +00003285 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003287 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3288 // For floating-point precision of 18:
3289 //
3290 // LogOfMantissa =
3291 // -2.1072184f +
3292 // (4.2372794f +
3293 // (-3.7029485f +
3294 // (2.2781945f +
3295 // (-0.87823314f +
3296 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3297 //
3298 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003299 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003300 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003302 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003303 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3304 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003305 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3307 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003308 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3310 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003311 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3313 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003314 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3316 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003317 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003318
Scott Michelfdc40a02009-02-17 22:15:04 +00003319 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003321 }
3322 } else {
3323 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003324 result = DAG.getNode(ISD::FLOG, dl,
Bill Wendling39150252008-09-09 20:39:27 +00003325 getValue(I.getOperand(1)).getValueType(),
3326 getValue(I.getOperand(1)));
3327 }
3328
Dale Johannesen59e577f2008-09-05 18:38:42 +00003329 setValue(&I, result);
3330}
3331
Bill Wendling3eb59402008-09-09 00:28:24 +00003332/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3333/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003334void
3335SelectionDAGLowering::visitLog2(CallInst &I) {
3336 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003337 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003338
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003340 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3341 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003342 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003343
Bill Wendling39150252008-09-09 20:39:27 +00003344 // Get the exponent.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003345 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003346
3347 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003348 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003349 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003350
Bill Wendling3eb59402008-09-09 00:28:24 +00003351 // Different possible minimax approximations of significand in
3352 // floating-point for various degrees of accuracy over [1,2].
3353 if (LimitFloatPrecision <= 6) {
3354 // For floating-point precision of 6:
3355 //
3356 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3357 //
3358 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003360 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003362 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3364 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003365 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003366
Scott Michelfdc40a02009-02-17 22:15:04 +00003367 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003369 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3370 // For floating-point precision of 12:
3371 //
3372 // Log2ofMantissa =
3373 // -2.51285454f +
3374 // (4.07009056f +
3375 // (-2.12067489f +
3376 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003377 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003378 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003380 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003381 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003382 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3384 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003385 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003386 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3387 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003388 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3390 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003391 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003392
Scott Michelfdc40a02009-02-17 22:15:04 +00003393 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003395 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3396 // For floating-point precision of 18:
3397 //
3398 // Log2ofMantissa =
3399 // -3.0400495f +
3400 // (6.1129976f +
3401 // (-5.3420409f +
3402 // (3.2865683f +
3403 // (-1.2669343f +
3404 // (0.27515199f -
3405 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3406 //
3407 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003408 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003409 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003410 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003411 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3413 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003414 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3416 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003417 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3419 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003420 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3422 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003423 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003424 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3425 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003426 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003427
Scott Michelfdc40a02009-02-17 22:15:04 +00003428 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003429 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003430 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003431 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003432 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003433 result = DAG.getNode(ISD::FLOG2, dl,
Dale Johannesen853244f2008-09-05 23:49:37 +00003434 getValue(I.getOperand(1)).getValueType(),
3435 getValue(I.getOperand(1)));
3436 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003437
Dale Johannesen59e577f2008-09-05 18:38:42 +00003438 setValue(&I, result);
3439}
3440
Bill Wendling3eb59402008-09-09 00:28:24 +00003441/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3442/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003443void
3444SelectionDAGLowering::visitLog10(CallInst &I) {
3445 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003446 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003447
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003449 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3450 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003452
Bill Wendling39150252008-09-09 20:39:27 +00003453 // Scale the exponent by log10(2) [0.30102999f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003454 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003457
3458 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003459 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003460 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003461
3462 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003463 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003464 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003465 // Log10ofMantissa =
3466 // -0.50419619f +
3467 // (0.60948995f - 0.10380950f * x) * x;
3468 //
3469 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003471 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003473 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3475 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003476 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003477
Scott Michelfdc40a02009-02-17 22:15:04 +00003478 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003480 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3481 // For floating-point precision of 12:
3482 //
3483 // Log10ofMantissa =
3484 // -0.64831180f +
3485 // (0.91751397f +
3486 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3487 //
3488 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003490 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003492 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3494 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3497 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003498 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003499
Scott Michelfdc40a02009-02-17 22:15:04 +00003500 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003502 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003503 // For floating-point precision of 18:
3504 //
3505 // Log10ofMantissa =
3506 // -0.84299375f +
3507 // (1.5327582f +
3508 // (-1.0688956f +
3509 // (0.49102474f +
3510 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3511 //
3512 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003514 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003516 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3518 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003519 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3521 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003522 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3524 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003525 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3527 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003528 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003529
Scott Michelfdc40a02009-02-17 22:15:04 +00003530 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003532 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003533 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003534 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003535 result = DAG.getNode(ISD::FLOG10, dl,
Dale Johannesen852680a2008-09-05 21:27:19 +00003536 getValue(I.getOperand(1)).getValueType(),
3537 getValue(I.getOperand(1)));
3538 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003539
Dale Johannesen59e577f2008-09-05 18:38:42 +00003540 setValue(&I, result);
3541}
3542
Bill Wendlinge10c8142008-09-09 22:39:21 +00003543/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3544/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003545void
3546SelectionDAGLowering::visitExp2(CallInst &I) {
3547 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003548 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003549
Owen Anderson825b72b2009-08-11 20:47:22 +00003550 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003551 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3552 SDValue Op = getValue(I.getOperand(1));
3553
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003555
3556 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3558 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003559
3560 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003562 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003563
3564 if (LimitFloatPrecision <= 6) {
3565 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003566 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003567 // TwoToFractionalPartOfX =
3568 // 0.997535578f +
3569 // (0.735607626f + 0.252464424f * x) * x;
3570 //
3571 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003573 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003575 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3577 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003578 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003580 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003582
Scott Michelfdc40a02009-02-17 22:15:04 +00003583 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003585 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3586 // For floating-point precision of 12:
3587 //
3588 // TwoToFractionalPartOfX =
3589 // 0.999892986f +
3590 // (0.696457318f +
3591 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3592 //
3593 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003595 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3599 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3602 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003605 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003607
Scott Michelfdc40a02009-02-17 22:15:04 +00003608 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003610 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3611 // For floating-point precision of 18:
3612 //
3613 // TwoToFractionalPartOfX =
3614 // 0.999999982f +
3615 // (0.693148872f +
3616 // (0.240227044f +
3617 // (0.554906021e-1f +
3618 // (0.961591928e-2f +
3619 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3620 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003622 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003624 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3626 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003627 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3629 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003630 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3632 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003633 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3635 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003636 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3638 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003639 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003641 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003643
Scott Michelfdc40a02009-02-17 22:15:04 +00003644 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003646 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003647 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003648 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003649 result = DAG.getNode(ISD::FEXP2, dl,
Dale Johannesen601d3c02008-09-05 01:48:15 +00003650 getValue(I.getOperand(1)).getValueType(),
3651 getValue(I.getOperand(1)));
3652 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003653
Dale Johannesen601d3c02008-09-05 01:48:15 +00003654 setValue(&I, result);
3655}
3656
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003657/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3658/// limited-precision mode with x == 10.0f.
3659void
3660SelectionDAGLowering::visitPow(CallInst &I) {
3661 SDValue result;
3662 Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003663 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003664 bool IsExp10 = false;
3665
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 if (getValue(Val).getValueType() == MVT::f32 &&
3667 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003668 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3669 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3670 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3671 APFloat Ten(10.0f);
3672 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3673 }
3674 }
3675 }
3676
3677 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3678 SDValue Op = getValue(I.getOperand(2));
3679
3680 // Put the exponent in the right bit position for later addition to the
3681 // final result:
3682 //
3683 // #define LOG2OF10 3.3219281f
3684 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003686 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003688
3689 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3691 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003692
3693 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003695 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003696
3697 if (LimitFloatPrecision <= 6) {
3698 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003699 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003700 // twoToFractionalPartOfX =
3701 // 0.997535578f +
3702 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003703 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003704 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3710 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003713 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003715
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003716 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003718 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3719 // For floating-point precision of 12:
3720 //
3721 // TwoToFractionalPartOfX =
3722 // 0.999892986f +
3723 // (0.696457318f +
3724 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3725 //
3726 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003728 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003730 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3732 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003733 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3735 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003736 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003738 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003740
Scott Michelfdc40a02009-02-17 22:15:04 +00003741 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003743 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3744 // For floating-point precision of 18:
3745 //
3746 // TwoToFractionalPartOfX =
3747 // 0.999999982f +
3748 // (0.693148872f +
3749 // (0.240227044f +
3750 // (0.554906021e-1f +
3751 // (0.961591928e-2f +
3752 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3753 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003755 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003757 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3759 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003760 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3762 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003763 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3765 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003766 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3768 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3771 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003774 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003776
Scott Michelfdc40a02009-02-17 22:15:04 +00003777 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003779 }
3780 } else {
3781 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003782 result = DAG.getNode(ISD::FPOW, dl,
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003783 getValue(I.getOperand(1)).getValueType(),
3784 getValue(I.getOperand(1)),
3785 getValue(I.getOperand(2)));
3786 }
3787
3788 setValue(&I, result);
3789}
3790
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003791/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3792/// we want to emit this as a call to a named external function, return the name
3793/// otherwise lower it and return null.
3794const char *
3795SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003796 DebugLoc dl = getCurDebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003797 switch (Intrinsic) {
3798 default:
3799 // By default, turn this into a target intrinsic node.
3800 visitTargetIntrinsic(I, Intrinsic);
3801 return 0;
3802 case Intrinsic::vastart: visitVAStart(I); return 0;
3803 case Intrinsic::vaend: visitVAEnd(I); return 0;
3804 case Intrinsic::vacopy: visitVACopy(I); return 0;
3805 case Intrinsic::returnaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003806 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003807 getValue(I.getOperand(1))));
3808 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003809 case Intrinsic::frameaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003810 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003811 getValue(I.getOperand(1))));
3812 return 0;
3813 case Intrinsic::setjmp:
3814 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
3815 break;
3816 case Intrinsic::longjmp:
3817 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
3818 break;
Chris Lattner824b9582008-11-21 16:42:48 +00003819 case Intrinsic::memcpy: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003820 SDValue Op1 = getValue(I.getOperand(1));
3821 SDValue Op2 = getValue(I.getOperand(2));
3822 SDValue Op3 = getValue(I.getOperand(3));
3823 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003824 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003825 I.getOperand(1), 0, I.getOperand(2), 0));
3826 return 0;
3827 }
Chris Lattner824b9582008-11-21 16:42:48 +00003828 case Intrinsic::memset: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003829 SDValue Op1 = getValue(I.getOperand(1));
3830 SDValue Op2 = getValue(I.getOperand(2));
3831 SDValue Op3 = getValue(I.getOperand(3));
3832 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003833 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003834 I.getOperand(1), 0));
3835 return 0;
3836 }
Chris Lattner824b9582008-11-21 16:42:48 +00003837 case Intrinsic::memmove: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003838 SDValue Op1 = getValue(I.getOperand(1));
3839 SDValue Op2 = getValue(I.getOperand(2));
3840 SDValue Op3 = getValue(I.getOperand(3));
3841 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3842
3843 // If the source and destination are known to not be aliases, we can
3844 // lower memmove as memcpy.
3845 uint64_t Size = -1ULL;
3846 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003847 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003848 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3849 AliasAnalysis::NoAlias) {
Dale Johannesena04b7572009-02-03 23:04:43 +00003850 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003851 I.getOperand(1), 0, I.getOperand(2), 0));
3852 return 0;
3853 }
3854
Dale Johannesena04b7572009-02-03 23:04:43 +00003855 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003856 I.getOperand(1), 0, I.getOperand(2), 0));
3857 return 0;
3858 }
3859 case Intrinsic::dbg_stoppoint: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003860 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003861 if (isValidDebugInfoIntrinsic(SPI, CodeGenOpt::Default)) {
Evan Chenge3d42322009-02-25 07:04:34 +00003862 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel7e1e31f2009-07-02 22:43:26 +00003863 DebugLoc Loc = ExtractDebugLocation(SPI, MF.getDebugLocInfo());
Chris Lattneraf29a522009-05-04 22:10:05 +00003864 setCurDebugLoc(Loc);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003865
Bill Wendling98a366d2009-04-29 23:29:43 +00003866 if (OptLevel == CodeGenOpt::None)
Chris Lattneraf29a522009-05-04 22:10:05 +00003867 DAG.setRoot(DAG.getDbgStopPoint(Loc, getRoot(),
Dale Johannesenbeaec4c2009-03-25 17:36:08 +00003868 SPI.getLine(),
3869 SPI.getColumn(),
3870 SPI.getContext()));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003871 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003872 return 0;
3873 }
3874 case Intrinsic::dbg_region_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003875 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003876 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003877 if (isValidDebugInfoIntrinsic(RSI, OptLevel) && DW
3878 && DW->ShouldEmitDwarfDebug()) {
Bill Wendlingdf7d5d32009-05-21 00:04:55 +00003879 unsigned LabelID =
Devang Patele4b27562009-08-28 23:24:31 +00003880 DW->RecordRegionStart(RSI.getContext());
Devang Patel48c7fa22009-04-13 18:13:16 +00003881 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3882 getRoot(), LabelID));
Bill Wendling92c1e122009-02-13 02:16:35 +00003883 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003884 return 0;
3885 }
3886 case Intrinsic::dbg_region_end: {
Devang Patel83489bb2009-01-13 00:35:13 +00003887 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003888 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Devang Patel0f7fef32009-04-13 17:02:03 +00003889
Devang Patel7e1e31f2009-07-02 22:43:26 +00003890 if (!isValidDebugInfoIntrinsic(REI, OptLevel) || !DW
3891 || !DW->ShouldEmitDwarfDebug())
3892 return 0;
Bill Wendling6c4311d2009-05-08 21:14:49 +00003893
Devang Patel7e1e31f2009-07-02 22:43:26 +00003894 MachineFunction &MF = DAG.getMachineFunction();
Devang Patele4b27562009-08-28 23:24:31 +00003895 DISubprogram Subprogram(REI.getContext());
Devang Patel7e1e31f2009-07-02 22:43:26 +00003896
3897 if (isInlinedFnEnd(REI, MF.getFunction())) {
3898 // This is end of inlined function. Debugging information for inlined
3899 // function is not handled yet (only supported by FastISel).
3900 if (OptLevel == CodeGenOpt::None) {
3901 unsigned ID = DW->RecordInlinedFnEnd(Subprogram);
3902 if (ID != 0)
3903 // Returned ID is 0 if this is unbalanced "end of inlined
3904 // scope". This could happen if optimizer eats dbg intrinsics or
3905 // "beginning of inlined scope" is not recoginized due to missing
3906 // location info. In such cases, do ignore this region.end.
3907 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3908 getRoot(), ID));
Devang Patel0f7fef32009-04-13 17:02:03 +00003909 }
Devang Patel7e1e31f2009-07-02 22:43:26 +00003910 return 0;
3911 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003912
Devang Patel7e1e31f2009-07-02 22:43:26 +00003913 unsigned LabelID =
Devang Patele4b27562009-08-28 23:24:31 +00003914 DW->RecordRegionEnd(REI.getContext());
Devang Patel7e1e31f2009-07-02 22:43:26 +00003915 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3916 getRoot(), LabelID));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003917 return 0;
3918 }
3919 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003920 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003921 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003922 if (!isValidDebugInfoIntrinsic(FSI, CodeGenOpt::None))
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003923 return 0;
Devang Patel16f2ffd2009-04-16 02:33:41 +00003924
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003925 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel7e1e31f2009-07-02 22:43:26 +00003926 // This is a beginning of an inlined function.
3927 if (isInlinedFnStart(FSI, MF.getFunction())) {
3928 if (OptLevel != CodeGenOpt::None)
3929 // FIXME: Debugging informaation for inlined function is only
3930 // supported at CodeGenOpt::Node.
3931 return 0;
3932
Bill Wendlingc677fe52009-05-10 00:10:50 +00003933 DebugLoc PrevLoc = CurDebugLoc;
Devang Patel07b0ec02009-07-02 00:08:09 +00003934 // If llvm.dbg.func.start is seen in a new block before any
3935 // llvm.dbg.stoppoint intrinsic then the location info is unknown.
3936 // FIXME : Why DebugLoc is reset at the beginning of each block ?
3937 if (PrevLoc.isUnknown())
3938 return 0;
Devang Patel07b0ec02009-07-02 00:08:09 +00003939
Devang Patel7e1e31f2009-07-02 22:43:26 +00003940 // Record the source line.
3941 setCurDebugLoc(ExtractDebugLocation(FSI, MF.getDebugLocInfo()));
3942
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003943 if (!DW || !DW->ShouldEmitDwarfDebug())
3944 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003945 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
Devang Patele4b27562009-08-28 23:24:31 +00003946 DISubprogram SP(FSI.getSubprogram());
Devang Patel7e1e31f2009-07-02 22:43:26 +00003947 DICompileUnit CU(PrevLocTpl.CompileUnit);
3948 unsigned LabelID = DW->RecordInlinedFnStart(SP, CU,
3949 PrevLocTpl.Line,
3950 PrevLocTpl.Col);
3951 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3952 getRoot(), LabelID));
Devang Patel07b0ec02009-07-02 00:08:09 +00003953 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003954 }
3955
Devang Patel07b0ec02009-07-02 00:08:09 +00003956 // This is a beginning of a new function.
Devang Patel7e1e31f2009-07-02 22:43:26 +00003957 MF.setDefaultDebugLoc(ExtractDebugLocation(FSI, MF.getDebugLocInfo()));
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003958
3959 if (!DW || !DW->ShouldEmitDwarfDebug())
3960 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003961 // llvm.dbg.func_start also defines beginning of function scope.
Devang Patele4b27562009-08-28 23:24:31 +00003962 DW->RecordRegionStart(FSI.getSubprogram());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003963 return 0;
3964 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003965 case Intrinsic::dbg_declare: {
Devang Patel7e1e31f2009-07-02 22:43:26 +00003966 if (OptLevel != CodeGenOpt::None)
3967 // FIXME: Variable debug info is not supported here.
3968 return 0;
Devang Patel24f20e02009-08-22 17:12:53 +00003969 DwarfWriter *DW = DAG.getDwarfWriter();
3970 if (!DW)
3971 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003972 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
3973 if (!isValidDebugInfoIntrinsic(DI, CodeGenOpt::None))
3974 return 0;
3975
3976 Value *Variable = DI.getVariable();
Devang Patel24f20e02009-08-22 17:12:53 +00003977 Value *Address = DI.getAddress();
3978 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
3979 Address = BCI->getOperand(0);
3980 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
3981 // Don't handle byval struct arguments or VLAs, for example.
3982 if (!AI)
3983 return 0;
Devang Patelbd1d6a82009-09-05 00:34:14 +00003984 DenseMap<const AllocaInst*, int>::iterator SI =
3985 FuncInfo.StaticAllocaMap.find(AI);
3986 if (SI == FuncInfo.StaticAllocaMap.end())
3987 return 0; // VLAs.
3988 int FI = SI->second;
Devang Patele4b27562009-08-28 23:24:31 +00003989 DW->RecordVariable(cast<MDNode>(Variable), FI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003990 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003991 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003992 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003993 // Insert the EXCEPTIONADDR instruction.
Duncan Sandsb0f1e172009-05-22 20:36:31 +00003994 assert(CurMBB->isLandingPad() &&"Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003995 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003996 SDValue Ops[1];
3997 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003998 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003999 setValue(&I, Op);
4000 DAG.setRoot(Op.getValue(1));
4001 return 0;
4002 }
4003
4004 case Intrinsic::eh_selector_i32:
4005 case Intrinsic::eh_selector_i64: {
4006 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng7cefd802009-08-14 01:56:37 +00004007 EVT VT = (Intrinsic == Intrinsic::eh_selector_i32 ? MVT::i32 : MVT::i64);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004008
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004009 if (MMI) {
4010 if (CurMBB->isLandingPad())
4011 AddCatchInfo(I, MMI, CurMBB);
4012 else {
4013#ifndef NDEBUG
4014 FuncInfo.CatchInfoLost.insert(&I);
4015#endif
4016 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4017 unsigned Reg = TLI.getExceptionSelectorRegister();
4018 if (Reg) CurMBB->addLiveIn(Reg);
4019 }
4020
4021 // Insert the EHSELECTION instruction.
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004023 SDValue Ops[2];
4024 Ops[0] = getValue(I.getOperand(1));
4025 Ops[1] = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004026 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004027 setValue(&I, Op);
4028 DAG.setRoot(Op.getValue(1));
4029 } else {
4030 setValue(&I, DAG.getConstant(0, VT));
4031 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004033 return 0;
4034 }
4035
4036 case Intrinsic::eh_typeid_for_i32:
4037 case Intrinsic::eh_typeid_for_i64: {
4038 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004039 EVT VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 MVT::i32 : MVT::i64);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004042 if (MMI) {
4043 // Find the type id for the given typeinfo.
4044 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
4045
4046 unsigned TypeID = MMI->getTypeIDFor(GV);
4047 setValue(&I, DAG.getConstant(TypeID, VT));
4048 } else {
4049 // Return something different to eh_selector.
4050 setValue(&I, DAG.getConstant(1, VT));
4051 }
4052
4053 return 0;
4054 }
4055
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004056 case Intrinsic::eh_return_i32:
4057 case Intrinsic::eh_return_i64:
4058 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004059 MMI->setCallsEHReturn(true);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004060 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004062 getControlRoot(),
4063 getValue(I.getOperand(1)),
4064 getValue(I.getOperand(2))));
4065 } else {
4066 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
4067 }
4068
4069 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004070 case Intrinsic::eh_unwind_init:
4071 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
4072 MMI->setCallsUnwindInit(true);
4073 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004074
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004075 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004076
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004077 case Intrinsic::eh_dwarf_cfa: {
Owen Andersone50ed302009-08-10 22:56:29 +00004078 EVT VT = getValue(I.getOperand(1)).getValueType();
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004079 SDValue CfaArg;
4080 if (VT.bitsGT(TLI.getPointerTy()))
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004081 CfaArg = DAG.getNode(ISD::TRUNCATE, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004082 TLI.getPointerTy(), getValue(I.getOperand(1)));
4083 else
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004084 CfaArg = DAG.getNode(ISD::SIGN_EXTEND, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004085 TLI.getPointerTy(), getValue(I.getOperand(1)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004086
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004087 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004088 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004089 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004090 TLI.getPointerTy()),
4091 CfaArg);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004092 setValue(&I, DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004093 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004094 DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004095 TLI.getPointerTy(),
4096 DAG.getConstant(0,
4097 TLI.getPointerTy())),
4098 Offset));
4099 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004100 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004101 case Intrinsic::convertff:
4102 case Intrinsic::convertfsi:
4103 case Intrinsic::convertfui:
4104 case Intrinsic::convertsif:
4105 case Intrinsic::convertuif:
4106 case Intrinsic::convertss:
4107 case Intrinsic::convertsu:
4108 case Intrinsic::convertus:
4109 case Intrinsic::convertuu: {
4110 ISD::CvtCode Code = ISD::CVT_INVALID;
4111 switch (Intrinsic) {
4112 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4113 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4114 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4115 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4116 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4117 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4118 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4119 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4120 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4121 }
Owen Andersone50ed302009-08-10 22:56:29 +00004122 EVT DestVT = TLI.getValueType(I.getType());
Mon P Wang77cdf302008-11-10 20:54:11 +00004123 Value* Op1 = I.getOperand(1);
Dale Johannesena04b7572009-02-03 23:04:43 +00004124 setValue(&I, DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
Mon P Wang77cdf302008-11-10 20:54:11 +00004125 DAG.getValueType(DestVT),
4126 DAG.getValueType(getValue(Op1).getValueType()),
4127 getValue(I.getOperand(2)),
4128 getValue(I.getOperand(3)),
4129 Code));
4130 return 0;
4131 }
4132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004133 case Intrinsic::sqrt:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004134 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004135 getValue(I.getOperand(1)).getValueType(),
4136 getValue(I.getOperand(1))));
4137 return 0;
4138 case Intrinsic::powi:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004139 setValue(&I, DAG.getNode(ISD::FPOWI, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004140 getValue(I.getOperand(1)).getValueType(),
4141 getValue(I.getOperand(1)),
4142 getValue(I.getOperand(2))));
4143 return 0;
4144 case Intrinsic::sin:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004145 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004146 getValue(I.getOperand(1)).getValueType(),
4147 getValue(I.getOperand(1))));
4148 return 0;
4149 case Intrinsic::cos:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004150 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004151 getValue(I.getOperand(1)).getValueType(),
4152 getValue(I.getOperand(1))));
4153 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004154 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004155 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004156 return 0;
4157 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004158 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004159 return 0;
4160 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004161 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004162 return 0;
4163 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004164 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004165 return 0;
4166 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004167 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004168 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004169 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004170 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004171 return 0;
4172 case Intrinsic::pcmarker: {
4173 SDValue Tmp = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004175 return 0;
4176 }
4177 case Intrinsic::readcyclecounter: {
4178 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004179 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 DAG.getVTList(MVT::i64, MVT::Other),
Dan Gohmanfc166572009-04-09 23:54:40 +00004181 &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004182 setValue(&I, Tmp);
4183 DAG.setRoot(Tmp.getValue(1));
4184 return 0;
4185 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004186 case Intrinsic::bswap:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004187 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004188 getValue(I.getOperand(1)).getValueType(),
4189 getValue(I.getOperand(1))));
4190 return 0;
4191 case Intrinsic::cttz: {
4192 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004193 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004194 SDValue result = DAG.getNode(ISD::CTTZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004195 setValue(&I, result);
4196 return 0;
4197 }
4198 case Intrinsic::ctlz: {
4199 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004200 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004201 SDValue result = DAG.getNode(ISD::CTLZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004202 setValue(&I, result);
4203 return 0;
4204 }
4205 case Intrinsic::ctpop: {
4206 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004207 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004208 SDValue result = DAG.getNode(ISD::CTPOP, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004209 setValue(&I, result);
4210 return 0;
4211 }
4212 case Intrinsic::stacksave: {
4213 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004214 SDValue Tmp = DAG.getNode(ISD::STACKSAVE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004216 setValue(&I, Tmp);
4217 DAG.setRoot(Tmp.getValue(1));
4218 return 0;
4219 }
4220 case Intrinsic::stackrestore: {
4221 SDValue Tmp = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004223 return 0;
4224 }
Bill Wendling57344502008-11-18 11:01:33 +00004225 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004226 // Emit code into the DAG to store the stack guard onto the stack.
4227 MachineFunction &MF = DAG.getMachineFunction();
4228 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004229 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004230
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004231 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4232 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004233
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004234 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004235 MFI->setStackProtectorIndex(FI);
4236
4237 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4238
4239 // Store the stack protector onto the stack.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004240 SDValue Result = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Bill Wendlingb2a42982008-11-06 02:29:10 +00004241 PseudoSourceValue::getFixedStack(FI),
4242 0, true);
4243 setValue(&I, Result);
4244 DAG.setRoot(Result);
4245 return 0;
4246 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004247 case Intrinsic::var_annotation:
4248 // Discard annotate attributes
4249 return 0;
4250
4251 case Intrinsic::init_trampoline: {
4252 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
4253
4254 SDValue Ops[6];
4255 Ops[0] = getRoot();
4256 Ops[1] = getValue(I.getOperand(1));
4257 Ops[2] = getValue(I.getOperand(2));
4258 Ops[3] = getValue(I.getOperand(3));
4259 Ops[4] = DAG.getSrcValue(I.getOperand(1));
4260 Ops[5] = DAG.getSrcValue(F);
4261
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004262 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
Dan Gohmanfc166572009-04-09 23:54:40 +00004264 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004265
4266 setValue(&I, Tmp);
4267 DAG.setRoot(Tmp.getValue(1));
4268 return 0;
4269 }
4270
4271 case Intrinsic::gcroot:
4272 if (GFI) {
4273 Value *Alloca = I.getOperand(1);
4274 Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004276 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4277 GFI->addStackRoot(FI->getIndex(), TypeMap);
4278 }
4279 return 0;
4280
4281 case Intrinsic::gcread:
4282 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004283 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004284 return 0;
4285
4286 case Intrinsic::flt_rounds: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004288 return 0;
4289 }
4290
4291 case Intrinsic::trap: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004293 return 0;
4294 }
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004295
Bill Wendlingef375462008-11-21 02:38:44 +00004296 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004297 return implVisitAluOverflow(I, ISD::UADDO);
4298 case Intrinsic::sadd_with_overflow:
4299 return implVisitAluOverflow(I, ISD::SADDO);
4300 case Intrinsic::usub_with_overflow:
4301 return implVisitAluOverflow(I, ISD::USUBO);
4302 case Intrinsic::ssub_with_overflow:
4303 return implVisitAluOverflow(I, ISD::SSUBO);
4304 case Intrinsic::umul_with_overflow:
4305 return implVisitAluOverflow(I, ISD::UMULO);
4306 case Intrinsic::smul_with_overflow:
4307 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004309 case Intrinsic::prefetch: {
4310 SDValue Ops[4];
4311 Ops[0] = getRoot();
4312 Ops[1] = getValue(I.getOperand(1));
4313 Ops[2] = getValue(I.getOperand(2));
4314 Ops[3] = getValue(I.getOperand(3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004316 return 0;
4317 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004319 case Intrinsic::memory_barrier: {
4320 SDValue Ops[6];
4321 Ops[0] = getRoot();
4322 for (int x = 1; x < 6; ++x)
4323 Ops[x] = getValue(I.getOperand(x));
4324
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004326 return 0;
4327 }
4328 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004329 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004330 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004331 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004332 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
4333 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004334 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004335 getValue(I.getOperand(2)),
4336 getValue(I.getOperand(3)),
4337 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004338 setValue(&I, L);
4339 DAG.setRoot(L.getValue(1));
4340 return 0;
4341 }
4342 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004343 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004344 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004345 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004346 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004347 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004348 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004349 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004350 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004351 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004352 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004353 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004354 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004355 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004356 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004357 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004358 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004359 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004360 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004361 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004362 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004363 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004364 }
4365}
4366
Dan Gohman98ca4f22009-08-05 01:29:28 +00004367/// Test if the given instruction is in a position to be optimized
4368/// with a tail-call. This roughly means that it's in a block with
4369/// a return and there's nothing that needs to be scheduled
4370/// between it and the return.
4371///
4372/// This function only tests target-independent requirements.
4373/// For target-dependent requirements, a target should override
4374/// TargetLowering::IsEligibleForTailCallOptimization.
4375///
4376static bool
4377isInTailCallPosition(const Instruction *I, Attributes RetAttr,
4378 const TargetLowering &TLI) {
4379 const BasicBlock *ExitBB = I->getParent();
4380 const TerminatorInst *Term = ExitBB->getTerminator();
4381 const ReturnInst *Ret = dyn_cast<ReturnInst>(Term);
4382 const Function *F = ExitBB->getParent();
4383
4384 // The block must end in a return statement or an unreachable.
4385 if (!Ret && !isa<UnreachableInst>(Term)) return false;
4386
4387 // If I will have a chain, make sure no other instruction that will have a
4388 // chain interposes between I and the return.
4389 if (I->mayHaveSideEffects() || I->mayReadFromMemory() ||
4390 !I->isSafeToSpeculativelyExecute())
4391 for (BasicBlock::const_iterator BBI = prior(prior(ExitBB->end())); ;
4392 --BBI) {
4393 if (&*BBI == I)
4394 break;
4395 if (BBI->mayHaveSideEffects() || BBI->mayReadFromMemory() ||
4396 !BBI->isSafeToSpeculativelyExecute())
4397 return false;
4398 }
4399
4400 // If the block ends with a void return or unreachable, it doesn't matter
4401 // what the call's return type is.
4402 if (!Ret || Ret->getNumOperands() == 0) return true;
4403
4404 // Conservatively require the attributes of the call to match those of
4405 // the return.
4406 if (F->getAttributes().getRetAttributes() != RetAttr)
4407 return false;
4408
4409 // Otherwise, make sure the unmodified return value of I is the return value.
4410 for (const Instruction *U = dyn_cast<Instruction>(Ret->getOperand(0)); ;
4411 U = dyn_cast<Instruction>(U->getOperand(0))) {
4412 if (!U)
4413 return false;
4414 if (!U->hasOneUse())
4415 return false;
4416 if (U == I)
4417 break;
4418 // Check for a truly no-op truncate.
4419 if (isa<TruncInst>(U) &&
4420 TLI.isTruncateFree(U->getOperand(0)->getType(), U->getType()))
4421 continue;
4422 // Check for a truly no-op bitcast.
4423 if (isa<BitCastInst>(U) &&
4424 (U->getOperand(0)->getType() == U->getType() ||
4425 (isa<PointerType>(U->getOperand(0)->getType()) &&
4426 isa<PointerType>(U->getType()))))
4427 continue;
4428 // Otherwise it's not a true no-op.
4429 return false;
4430 }
4431
4432 return true;
4433}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004434
4435void SelectionDAGLowering::LowerCallTo(CallSite CS, SDValue Callee,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004436 bool isTailCall,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004437 MachineBasicBlock *LandingPad) {
4438 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4439 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
4440 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4441 unsigned BeginLabel = 0, EndLabel = 0;
4442
4443 TargetLowering::ArgListTy Args;
4444 TargetLowering::ArgListEntry Entry;
4445 Args.reserve(CS.arg_size());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004446 unsigned j = 1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004447 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00004448 i != e; ++i, ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004449 SDValue ArgNode = getValue(*i);
4450 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4451
4452 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004453 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4454 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4455 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4456 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4457 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4458 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004459 Entry.Alignment = CS.getParamAlignment(attrInd);
4460 Args.push_back(Entry);
4461 }
4462
4463 if (LandingPad && MMI) {
4464 // Insert a label before the invoke call to mark the try range. This can be
4465 // used to detect deletion of the invoke via the MachineModuleInfo.
4466 BeginLabel = MMI->NextLabelID();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004468 // Both PendingLoads and PendingExports must be flushed here;
4469 // this call might not return.
4470 (void)getRoot();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004471 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4472 getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473 }
4474
Dan Gohman98ca4f22009-08-05 01:29:28 +00004475 // Check if target-independent constraints permit a tail call here.
4476 // Target-dependent constraints are checked within TLI.LowerCallTo.
4477 if (isTailCall &&
4478 !isInTailCallPosition(CS.getInstruction(),
4479 CS.getAttributes().getRetAttributes(),
4480 TLI))
4481 isTailCall = false;
4482
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004483 std::pair<SDValue,SDValue> Result =
4484 TLI.LowerCallTo(getRoot(), CS.getType(),
Devang Patel05988662008-09-25 21:00:45 +00004485 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004486 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004487 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004488 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004489 isTailCall,
4490 !CS.getInstruction()->use_empty(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004491 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004492 assert((isTailCall || Result.second.getNode()) &&
4493 "Non-null chain expected with non-tail call!");
4494 assert((Result.second.getNode() || !Result.first.getNode()) &&
4495 "Null value expected with tail call!");
4496 if (Result.first.getNode())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004497 setValue(CS.getInstruction(), Result.first);
Dan Gohman98ca4f22009-08-05 01:29:28 +00004498 // As a special case, a null chain means that a tail call has
4499 // been emitted and the DAG root is already updated.
4500 if (Result.second.getNode())
4501 DAG.setRoot(Result.second);
4502 else
4503 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004504
4505 if (LandingPad && MMI) {
4506 // Insert a label at the end of the invoke call to mark the try range. This
4507 // can be used to detect deletion of the invoke via the MachineModuleInfo.
4508 EndLabel = MMI->NextLabelID();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004509 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4510 getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004511
4512 // Inform MachineModuleInfo of range.
4513 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4514 }
4515}
4516
4517
4518void SelectionDAGLowering::visitCall(CallInst &I) {
4519 const char *RenameFn = 0;
4520 if (Function *F = I.getCalledFunction()) {
4521 if (F->isDeclaration()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004522 const TargetIntrinsicInfo *II = TLI.getTargetMachine().getIntrinsicInfo();
4523 if (II) {
4524 if (unsigned IID = II->getIntrinsicID(F)) {
4525 RenameFn = visitIntrinsicCall(I, IID);
4526 if (!RenameFn)
4527 return;
4528 }
4529 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004530 if (unsigned IID = F->getIntrinsicID()) {
4531 RenameFn = visitIntrinsicCall(I, IID);
4532 if (!RenameFn)
4533 return;
4534 }
4535 }
4536
4537 // Check for well-known libc/libm calls. If the function is internal, it
4538 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004539 if (!F->hasLocalLinkage() && F->hasName()) {
4540 StringRef Name = F->getName();
4541 if (Name == "copysign" || Name == "copysignf") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004542 if (I.getNumOperands() == 3 && // Basic sanity checks.
4543 I.getOperand(1)->getType()->isFloatingPoint() &&
4544 I.getType() == I.getOperand(1)->getType() &&
4545 I.getType() == I.getOperand(2)->getType()) {
4546 SDValue LHS = getValue(I.getOperand(1));
4547 SDValue RHS = getValue(I.getOperand(2));
Scott Michelfdc40a02009-02-17 22:15:04 +00004548 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004549 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004550 return;
4551 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004552 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004553 if (I.getNumOperands() == 2 && // Basic sanity checks.
4554 I.getOperand(1)->getType()->isFloatingPoint() &&
4555 I.getType() == I.getOperand(1)->getType()) {
4556 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004557 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004558 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004559 return;
4560 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004561 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004562 if (I.getNumOperands() == 2 && // Basic sanity checks.
4563 I.getOperand(1)->getType()->isFloatingPoint() &&
4564 I.getType() == I.getOperand(1)->getType()) {
4565 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004566 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004567 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004568 return;
4569 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004570 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004571 if (I.getNumOperands() == 2 && // Basic sanity checks.
4572 I.getOperand(1)->getType()->isFloatingPoint() &&
4573 I.getType() == I.getOperand(1)->getType()) {
4574 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004575 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004576 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004577 return;
4578 }
4579 }
4580 }
4581 } else if (isa<InlineAsm>(I.getOperand(0))) {
4582 visitInlineAsm(&I);
4583 return;
4584 }
4585
4586 SDValue Callee;
4587 if (!RenameFn)
4588 Callee = getValue(I.getOperand(0));
4589 else
Bill Wendling056292f2008-09-16 21:48:12 +00004590 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004591
Dan Gohman98ca4f22009-08-05 01:29:28 +00004592 // Check if we can potentially perform a tail call. More detailed
4593 // checking is be done within LowerCallTo, after more information
4594 // about the call is known.
4595 bool isTailCall = PerformTailCallOpt && I.isTailCall();
4596
4597 LowerCallTo(&I, Callee, isTailCall);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004598}
4599
4600
4601/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004602/// this value and returns the result as a ValueVT value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004603/// Chain/Flag as the input and updates them for the output Chain/Flag.
4604/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004605SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004606 SDValue &Chain,
4607 SDValue *Flag) const {
4608 // Assemble the legal parts into the final values.
4609 SmallVector<SDValue, 4> Values(ValueVTs.size());
4610 SmallVector<SDValue, 8> Parts;
4611 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4612 // Copy the legal parts from the registers.
Owen Andersone50ed302009-08-10 22:56:29 +00004613 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004614 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004615 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004616
4617 Parts.resize(NumRegs);
4618 for (unsigned i = 0; i != NumRegs; ++i) {
4619 SDValue P;
4620 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004621 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004622 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004623 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004624 *Flag = P.getValue(2);
4625 }
4626 Chain = P.getValue(1);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004627
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004628 // If the source register was virtual and if we know something about it,
4629 // add an assert node.
4630 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4631 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4632 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4633 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4634 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4635 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004636
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004637 unsigned RegSize = RegisterVT.getSizeInBits();
4638 unsigned NumSignBits = LOI.NumSignBits;
4639 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004641 // FIXME: We capture more information than the dag can represent. For
4642 // now, just use the tightest assertzext/assertsext possible.
4643 bool isSExt = true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 EVT FromVT(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004645 if (NumSignBits == RegSize)
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647 else if (NumZeroBits >= RegSize-1)
Owen Anderson825b72b2009-08-11 20:47:22 +00004648 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004649 else if (NumSignBits > RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
Dan Gohman07c26ee2009-03-31 01:38:29 +00004651 else if (NumZeroBits >= RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004652 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004653 else if (NumSignBits > RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004654 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohman07c26ee2009-03-31 01:38:29 +00004655 else if (NumZeroBits >= RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004657 else if (NumSignBits > RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004658 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohman07c26ee2009-03-31 01:38:29 +00004659 else if (NumZeroBits >= RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004660 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004661
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 if (FromVT != MVT::Other) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004663 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004664 RegisterVT, P, DAG.getValueType(FromVT));
4665
4666 }
4667 }
4668 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004669
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004670 Parts[i] = P;
4671 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004672
Scott Michelfdc40a02009-02-17 22:15:04 +00004673 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004674 NumRegs, RegisterVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 Part += NumRegs;
4676 Parts.clear();
4677 }
4678
Dale Johannesen66978ee2009-01-31 02:22:37 +00004679 return DAG.getNode(ISD::MERGE_VALUES, dl,
Duncan Sandsaaffa052008-12-01 11:41:29 +00004680 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4681 &Values[0], ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682}
4683
4684/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004685/// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004686/// Chain/Flag as the input and updates them for the output Chain/Flag.
4687/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004688void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004689 SDValue &Chain, SDValue *Flag) const {
4690 // Get the list of the values's legal parts.
4691 unsigned NumRegs = Regs.size();
4692 SmallVector<SDValue, 8> Parts(NumRegs);
4693 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00004694 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004695 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004696 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004697
Dale Johannesen66978ee2009-01-31 02:22:37 +00004698 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004699 &Parts[Part], NumParts, RegisterVT);
4700 Part += NumParts;
4701 }
4702
4703 // Copy the parts into the registers.
4704 SmallVector<SDValue, 8> Chains(NumRegs);
4705 for (unsigned i = 0; i != NumRegs; ++i) {
4706 SDValue Part;
4707 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004708 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004709 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004710 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004711 *Flag = Part.getValue(1);
4712 }
4713 Chains[i] = Part.getValue(0);
4714 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004715
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004716 if (NumRegs == 1 || Flag)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004717 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718 // flagged to it. That is the CopyToReg nodes and the user are considered
4719 // a single scheduling unit. If we create a TokenFactor and return it as
4720 // chain, then the TokenFactor is both a predecessor (operand) of the
4721 // user as well as a successor (the TF operands are flagged to the user).
4722 // c1, f1 = CopyToReg
4723 // c2, f2 = CopyToReg
4724 // c3 = TokenFactor c1, c2
4725 // ...
4726 // = op c3, ..., f2
4727 Chain = Chains[NumRegs-1];
4728 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004730}
4731
4732/// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004733/// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004734/// values added into it.
Evan Cheng697cbbf2009-03-20 18:03:34 +00004735void RegsForValue::AddInlineAsmOperands(unsigned Code,
4736 bool HasMatching,unsigned MatchingIdx,
4737 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004738 std::vector<SDValue> &Ops) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004739 EVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Evan Cheng697cbbf2009-03-20 18:03:34 +00004740 assert(Regs.size() < (1 << 13) && "Too many inline asm outputs!");
4741 unsigned Flag = Code | (Regs.size() << 3);
4742 if (HasMatching)
4743 Flag |= 0x80000000 | (MatchingIdx << 16);
4744 Ops.push_back(DAG.getTargetConstant(Flag, IntPtrTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004745 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Anderson23b9b192009-08-12 00:36:31 +00004746 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Owen Andersone50ed302009-08-10 22:56:29 +00004747 EVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004748 for (unsigned i = 0; i != NumRegs; ++i) {
4749 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004751 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004752 }
4753}
4754
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004755/// isAllocatableRegister - If the specified register is safe to allocate,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004756/// i.e. it isn't a stack pointer or some other special register, return the
4757/// register class for the register. Otherwise, return null.
4758static const TargetRegisterClass *
4759isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4760 const TargetLowering &TLI,
4761 const TargetRegisterInfo *TRI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 EVT FoundVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004763 const TargetRegisterClass *FoundRC = 0;
4764 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4765 E = TRI->regclass_end(); RCI != E; ++RCI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004766 EVT ThisVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004767
4768 const TargetRegisterClass *RC = *RCI;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004769 // If none of the the value types for this register class are valid, we
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004770 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4771 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4772 I != E; ++I) {
4773 if (TLI.isTypeLegal(*I)) {
4774 // If we have already found this register in a different register class,
4775 // choose the one with the largest VT specified. For example, on
4776 // PowerPC, we favor f64 register classes over f32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004778 ThisVT = *I;
4779 break;
4780 }
4781 }
4782 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004783
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 if (ThisVT == MVT::Other) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004785
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004786 // NOTE: This isn't ideal. In particular, this might allocate the
4787 // frame pointer in functions that need it (due to them not being taken
4788 // out of allocation, because a variable sized allocation hasn't been seen
4789 // yet). This is a slight code pessimization, but should still work.
4790 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4791 E = RC->allocation_order_end(MF); I != E; ++I)
4792 if (*I == Reg) {
4793 // We found a matching register class. Keep looking at others in case
4794 // we find one with larger registers that this physreg is also in.
4795 FoundRC = RC;
4796 FoundVT = ThisVT;
4797 break;
4798 }
4799 }
4800 return FoundRC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004801}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004802
4803
4804namespace llvm {
4805/// AsmOperandInfo - This contains information for each constraint that we are
4806/// lowering.
Cedric Venetaff9c272009-02-14 16:06:42 +00004807class VISIBILITY_HIDDEN SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004808 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004809public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004810 /// CallOperand - If this is the result output operand or a clobber
4811 /// this is null, otherwise it is the incoming operand to the CallInst.
4812 /// This gets modified as the asm is processed.
4813 SDValue CallOperand;
4814
4815 /// AssignedRegs - If this is a register or register class operand, this
4816 /// contains the set of register corresponding to the operand.
4817 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004818
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004819 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4820 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4821 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004823 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4824 /// busy in OutputRegs/InputRegs.
4825 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004826 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004827 std::set<unsigned> &InputRegs,
4828 const TargetRegisterInfo &TRI) const {
4829 if (isOutReg) {
4830 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4831 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4832 }
4833 if (isInReg) {
4834 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4835 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4836 }
4837 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004838
Owen Andersone50ed302009-08-10 22:56:29 +00004839 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004840 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 /// MVT::Other.
Owen Anderson1d0be152009-08-13 21:58:54 +00004842 EVT getCallOperandValEVT(LLVMContext &Context,
4843 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004844 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004846
Chris Lattner81249c92008-10-17 17:05:25 +00004847 if (isa<BasicBlock>(CallOperandVal))
4848 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004849
Chris Lattner81249c92008-10-17 17:05:25 +00004850 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004851
Chris Lattner81249c92008-10-17 17:05:25 +00004852 // If this is an indirect operand, the operand is a pointer to the
4853 // accessed type.
4854 if (isIndirect)
4855 OpTy = cast<PointerType>(OpTy)->getElementType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004856
Chris Lattner81249c92008-10-17 17:05:25 +00004857 // If OpTy is not a single value, it may be a struct/union that we
4858 // can tile with integers.
4859 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4860 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4861 switch (BitSize) {
4862 default: break;
4863 case 1:
4864 case 8:
4865 case 16:
4866 case 32:
4867 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004868 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004869 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004870 break;
4871 }
4872 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004873
Chris Lattner81249c92008-10-17 17:05:25 +00004874 return TLI.getValueType(OpTy, true);
4875 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004877private:
4878 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4879 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004880 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004881 const TargetRegisterInfo &TRI) {
4882 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4883 Regs.insert(Reg);
4884 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4885 for (; *Aliases; ++Aliases)
4886 Regs.insert(*Aliases);
4887 }
4888};
4889} // end llvm namespace.
4890
4891
4892/// GetRegistersForValue - Assign registers (virtual or physical) for the
4893/// specified operand. We prefer to assign virtual registers, to allow the
4894/// register allocator handle the assignment process. However, if the asm uses
4895/// features that we can't model on machineinstrs, we have SDISel do the
4896/// allocation. This produces generally horrible, but correct, code.
4897///
4898/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004899/// Input and OutputRegs are the set of already allocated physical registers.
4900///
4901void SelectionDAGLowering::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004902GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004903 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004904 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00004905 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00004906
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004907 // Compute whether this value requires an input register, an output register,
4908 // or both.
4909 bool isOutReg = false;
4910 bool isInReg = false;
4911 switch (OpInfo.Type) {
4912 case InlineAsm::isOutput:
4913 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004914
4915 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004916 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00004917 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004918 break;
4919 case InlineAsm::isInput:
4920 isInReg = true;
4921 isOutReg = false;
4922 break;
4923 case InlineAsm::isClobber:
4924 isOutReg = true;
4925 isInReg = true;
4926 break;
4927 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004928
4929
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 MachineFunction &MF = DAG.getMachineFunction();
4931 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004932
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004933 // If this is a constraint for a single physreg, or a constraint for a
4934 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004935 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004936 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4937 OpInfo.ConstraintVT);
4938
4939 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00004940 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00004941 // If this is a FP input in an integer register (or visa versa) insert a bit
4942 // cast of the input value. More generally, handle any case where the input
4943 // value disagrees with the register class we plan to stick this in.
4944 if (OpInfo.Type == InlineAsm::isInput &&
4945 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00004946 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00004947 // types are identical size, use a bitcast to convert (e.g. two differing
4948 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00004949 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00004950 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004951 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004952 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004953 OpInfo.ConstraintVT = RegVT;
4954 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
4955 // If the input is a FP value and we want it in FP registers, do a
4956 // bitcast to the corresponding integer type. This turns an f64 value
4957 // into i64, which can be passed with two i32 values on a 32-bit
4958 // machine.
Owen Anderson23b9b192009-08-12 00:36:31 +00004959 RegVT = EVT::getIntegerVT(Context,
4960 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00004961 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004962 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004963 OpInfo.ConstraintVT = RegVT;
4964 }
4965 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004966
Owen Anderson23b9b192009-08-12 00:36:31 +00004967 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00004968 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004969
Owen Andersone50ed302009-08-10 22:56:29 +00004970 EVT RegVT;
4971 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004972
4973 // If this is a constraint for a specific physical register, like {r17},
4974 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004975 if (unsigned AssignedReg = PhysReg.first) {
4976 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00004977 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004978 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004979
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004980 // Get the actual register value type. This is important, because the user
4981 // may have asked for (e.g.) the AX register in i32 type. We need to
4982 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004983 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004985 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004986 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004987
4988 // If this is an expanded reference, add the rest of the regs to Regs.
4989 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004990 TargetRegisterClass::iterator I = RC->begin();
4991 for (; *I != AssignedReg; ++I)
4992 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004994 // Already added the first reg.
4995 --NumRegs; ++I;
4996 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004997 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004998 Regs.push_back(*I);
4999 }
5000 }
5001 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5002 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5003 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5004 return;
5005 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005006
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005007 // Otherwise, if this was a reference to an LLVM register class, create vregs
5008 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005009 if (const TargetRegisterClass *RC = PhysReg.second) {
5010 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005011 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005012 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005013
Evan Chengfb112882009-03-23 08:01:15 +00005014 // Create the appropriate number of virtual registers.
5015 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5016 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005017 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005018
Evan Chengfb112882009-03-23 08:01:15 +00005019 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5020 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005021 }
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005022
5023 // This is a reference to a register class that doesn't directly correspond
5024 // to an LLVM register class. Allocate NumRegs consecutive, available,
5025 // registers from the class.
5026 std::vector<unsigned> RegClassRegs
5027 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5028 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005030 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5031 unsigned NumAllocated = 0;
5032 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5033 unsigned Reg = RegClassRegs[i];
5034 // See if this register is available.
5035 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5036 (isInReg && InputRegs.count(Reg))) { // Already used.
5037 // Make sure we find consecutive registers.
5038 NumAllocated = 0;
5039 continue;
5040 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005042 // Check to see if this register is allocatable (i.e. don't give out the
5043 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005044 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5045 if (!RC) { // Couldn't allocate this register.
5046 // Reset NumAllocated to make sure we return consecutive registers.
5047 NumAllocated = 0;
5048 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005049 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005050
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051 // Okay, this register is good, we can use it.
5052 ++NumAllocated;
5053
5054 // If we allocated enough consecutive registers, succeed.
5055 if (NumAllocated == NumRegs) {
5056 unsigned RegStart = (i-NumAllocated)+1;
5057 unsigned RegEnd = i+1;
5058 // Mark all of the allocated registers used.
5059 for (unsigned i = RegStart; i != RegEnd; ++i)
5060 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005061
5062 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063 OpInfo.ConstraintVT);
5064 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5065 return;
5066 }
5067 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005068
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005069 // Otherwise, we couldn't allocate enough registers for this.
5070}
5071
Evan Chengda43bcf2008-09-24 00:05:32 +00005072/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
5073/// processed uses a memory 'm' constraint.
5074static bool
5075hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
Dan Gohmane9530ec2009-01-15 16:58:17 +00005076 const TargetLowering &TLI) {
Evan Chengda43bcf2008-09-24 00:05:32 +00005077 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
5078 InlineAsm::ConstraintInfo &CI = CInfos[i];
5079 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
5080 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
5081 if (CType == TargetLowering::C_Memory)
5082 return true;
5083 }
Chris Lattner6c147292009-04-30 00:48:50 +00005084
5085 // Indirect operand accesses access memory.
5086 if (CI.isIndirect)
5087 return true;
Evan Chengda43bcf2008-09-24 00:05:32 +00005088 }
5089
5090 return false;
5091}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005092
5093/// visitInlineAsm - Handle a call to an InlineAsm object.
5094///
5095void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
5096 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
5097
5098 /// ConstraintOperands - Information about all of the constraints.
5099 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005101 std::set<unsigned> OutputRegs, InputRegs;
5102
5103 // Do a prepass over the constraints, canonicalizing them, and building up the
5104 // ConstraintOperands list.
5105 std::vector<InlineAsm::ConstraintInfo>
5106 ConstraintInfos = IA->ParseConstraints();
5107
Evan Chengda43bcf2008-09-24 00:05:32 +00005108 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Chris Lattner6c147292009-04-30 00:48:50 +00005109
5110 SDValue Chain, Flag;
5111
5112 // We won't need to flush pending loads if this asm doesn't touch
5113 // memory and is nonvolatile.
5114 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005115 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005116 else
5117 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005119 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5120 unsigned ResNo = 0; // ResNo - The result number of the next output.
5121 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5122 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5123 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005124
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005126
5127 // Compute the value type for each operand.
5128 switch (OpInfo.Type) {
5129 case InlineAsm::isOutput:
5130 // Indirect outputs just consume an argument.
5131 if (OpInfo.isIndirect) {
5132 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5133 break;
5134 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005135
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005136 // The return value of the call is this value. As such, there is no
5137 // corresponding argument.
Owen Anderson1d0be152009-08-13 21:58:54 +00005138 assert(CS.getType() != Type::getVoidTy(*DAG.getContext()) &&
5139 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005140 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5141 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5142 } else {
5143 assert(ResNo == 0 && "Asm only has one result!");
5144 OpVT = TLI.getValueType(CS.getType());
5145 }
5146 ++ResNo;
5147 break;
5148 case InlineAsm::isInput:
5149 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5150 break;
5151 case InlineAsm::isClobber:
5152 // Nothing to do.
5153 break;
5154 }
5155
5156 // If this is an input or an indirect output, process the call argument.
5157 // BasicBlocks are labels, currently appearing only in asm's.
5158 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005159 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005160 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5161
Chris Lattner81249c92008-10-17 17:05:25 +00005162 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005163 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005164 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005165 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005166 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005167
Owen Anderson1d0be152009-08-13 21:58:54 +00005168 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005169 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005170
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005171 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005172 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005173
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005174 // Second pass over the constraints: compute which constraint option to use
5175 // and assign registers to constraints that want a specific physreg.
5176 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5177 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005178
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005179 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005180 // matching input. If their types mismatch, e.g. one is an integer, the
5181 // other is floating point, or their sizes are different, flag it as an
5182 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005183 if (OpInfo.hasMatchingInput()) {
5184 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5185 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005186 if ((OpInfo.ConstraintVT.isInteger() !=
5187 Input.ConstraintVT.isInteger()) ||
5188 (OpInfo.ConstraintVT.getSizeInBits() !=
5189 Input.ConstraintVT.getSizeInBits())) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005190 llvm_report_error("Unsupported asm: input constraint"
Torok Edwin7d696d82009-07-11 13:10:19 +00005191 " with a matching output constraint of incompatible"
5192 " type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005193 }
5194 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005195 }
5196 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005198 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005199 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005200
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005201 // If this is a memory input, and if the operand is not indirect, do what we
5202 // need to to provide an address for the memory input.
5203 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5204 !OpInfo.isIndirect) {
5205 assert(OpInfo.Type == InlineAsm::isInput &&
5206 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208 // Memory operands really want the address of the value. If we don't have
5209 // an indirect input, put it in the constpool if we can, otherwise spill
5210 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 // If the operand is a float, integer, or vector constant, spill to a
5213 // constant pool entry to get its address.
5214 Value *OpVal = OpInfo.CallOperandVal;
5215 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5216 isa<ConstantVector>(OpVal)) {
5217 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5218 TLI.getPointerTy());
5219 } else {
5220 // Otherwise, create a stack slot and emit a store to it before the
5221 // asm.
5222 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005223 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5225 MachineFunction &MF = DAG.getMachineFunction();
5226 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
5227 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005228 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005229 OpInfo.CallOperand, StackSlot, NULL, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005230 OpInfo.CallOperand = StackSlot;
5231 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233 // There is no longer a Value* corresponding to this operand.
5234 OpInfo.CallOperandVal = 0;
5235 // It is now an indirect operand.
5236 OpInfo.isIndirect = true;
5237 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005238
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005239 // If this constraint is for a specific register, allocate it before
5240 // anything else.
5241 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005242 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005243 }
5244 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005245
5246
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005247 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005248 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005249 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5250 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005252 // C_Register operands have already been allocated, Other/Memory don't need
5253 // to be.
5254 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005255 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005256 }
5257
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005258 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5259 std::vector<SDValue> AsmNodeOperands;
5260 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5261 AsmNodeOperands.push_back(
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005263
5264
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005265 // Loop over all of the inputs, copying the operand values into the
5266 // appropriate registers and processing the output regs.
5267 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005268
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005269 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5270 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005271
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005272 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5273 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5274
5275 switch (OpInfo.Type) {
5276 case InlineAsm::isOutput: {
5277 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5278 OpInfo.ConstraintType != TargetLowering::C_Register) {
5279 // Memory output, or 'other' output (e.g. 'X' constraint).
5280 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5281
5282 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005283 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5284 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005285 TLI.getPointerTy()));
5286 AsmNodeOperands.push_back(OpInfo.CallOperand);
5287 break;
5288 }
5289
5290 // Otherwise, this is a register or register class output.
5291
5292 // Copy the output from the appropriate register. Find a register that
5293 // we can use.
5294 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005295 llvm_report_error("Couldn't allocate output reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005296 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005297 }
5298
5299 // If this is an indirect operand, store through the pointer after the
5300 // asm.
5301 if (OpInfo.isIndirect) {
5302 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5303 OpInfo.CallOperandVal));
5304 } else {
5305 // This is the result value of the call.
Owen Anderson1d0be152009-08-13 21:58:54 +00005306 assert(CS.getType() != Type::getVoidTy(*DAG.getContext()) &&
5307 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005308 // Concatenate this output onto the outputs list.
5309 RetValRegs.append(OpInfo.AssignedRegs);
5310 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005311
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005312 // Add information to the INLINEASM node to know that this register is
5313 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005314 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5315 6 /* EARLYCLOBBER REGDEF */ :
5316 2 /* REGDEF */ ,
Evan Chengfb112882009-03-23 08:01:15 +00005317 false,
5318 0,
Dale Johannesen913d3df2008-09-12 17:49:03 +00005319 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005320 break;
5321 }
5322 case InlineAsm::isInput: {
5323 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005324
Chris Lattner6bdcda32008-10-17 16:47:46 +00005325 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005326 // If this is required to match an output register we have already set,
5327 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005328 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005330 // Scan until we find the definition we already emitted of this operand.
5331 // When we find it, create a RegsForValue operand.
5332 unsigned CurOp = 2; // The first operand.
5333 for (; OperandNo; --OperandNo) {
5334 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005335 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005336 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005337 assert(((OpFlag & 7) == 2 /*REGDEF*/ ||
5338 (OpFlag & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
5339 (OpFlag & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005340 "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005341 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005342 }
5343
Evan Cheng697cbbf2009-03-20 18:03:34 +00005344 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005345 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005346 if ((OpFlag & 7) == 2 /*REGDEF*/
5347 || (OpFlag & 7) == 6 /* EARLYCLOBBER REGDEF */) {
5348 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Dan Gohman15480bd2009-06-15 22:32:41 +00005349 if (OpInfo.isIndirect) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005350 llvm_report_error("Don't know how to handle tied indirect "
Torok Edwin7d696d82009-07-11 13:10:19 +00005351 "register inputs yet!");
Dan Gohman15480bd2009-06-15 22:32:41 +00005352 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353 RegsForValue MatchedRegs;
5354 MatchedRegs.TLI = &TLI;
5355 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005356 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005357 MatchedRegs.RegVTs.push_back(RegVT);
5358 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005359 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005360 i != e; ++i)
5361 MatchedRegs.Regs.
5362 push_back(RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005363
5364 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005365 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5366 Chain, &Flag);
Evan Chengfb112882009-03-23 08:01:15 +00005367 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/,
5368 true, OpInfo.getMatchedOperand(),
Evan Cheng697cbbf2009-03-20 18:03:34 +00005369 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005370 break;
5371 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005372 assert(((OpFlag & 7) == 4) && "Unknown matching constraint!");
5373 assert((InlineAsm::getNumOperandRegisters(OpFlag)) == 1 &&
5374 "Unexpected number of operands");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005375 // Add information to the INLINEASM node to know about this input.
Evan Chengfb112882009-03-23 08:01:15 +00005376 // See InlineAsm.h isUseOperandTiedToDef.
5377 OpFlag |= 0x80000000 | (OpInfo.getMatchedOperand() << 16);
Evan Cheng697cbbf2009-03-20 18:03:34 +00005378 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005379 TLI.getPointerTy()));
5380 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5381 break;
5382 }
5383 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005384
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005385 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005386 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005387 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005389 std::vector<SDValue> Ops;
5390 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005391 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005392 if (Ops.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005393 llvm_report_error("Invalid operand for inline asm"
Torok Edwin7d696d82009-07-11 13:10:19 +00005394 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005395 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005397 // Add information to the INLINEASM node to know about this input.
5398 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005399 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005400 TLI.getPointerTy()));
5401 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5402 break;
5403 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5404 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5405 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5406 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005408 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005409 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5410 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005411 TLI.getPointerTy()));
5412 AsmNodeOperands.push_back(InOperandVal);
5413 break;
5414 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005416 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5417 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5418 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005419 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005420 "Don't know how to handle indirect register inputs yet!");
5421
5422 // Copy the input into the appropriate registers.
Evan Chengaa765b82008-09-25 00:14:04 +00005423 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005424 llvm_report_error("Couldn't allocate input reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005425 " constraint '"+ OpInfo.ConstraintCode +"'!");
Evan Chengaa765b82008-09-25 00:14:04 +00005426 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005427
Dale Johannesen66978ee2009-01-31 02:22:37 +00005428 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5429 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005430
Evan Cheng697cbbf2009-03-20 18:03:34 +00005431 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, false, 0,
Dale Johannesen86b49f82008-09-24 01:07:17 +00005432 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005433 break;
5434 }
5435 case InlineAsm::isClobber: {
5436 // Add the clobbered value to the operand list, so that the register
5437 // allocator is aware that the physreg got clobbered.
5438 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005439 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
Evan Cheng697cbbf2009-03-20 18:03:34 +00005440 false, 0, DAG,AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005441 break;
5442 }
5443 }
5444 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005446 // Finish up input operands.
5447 AsmNodeOperands[0] = Chain;
5448 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005449
Dale Johannesen66978ee2009-01-31 02:22:37 +00005450 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005452 &AsmNodeOperands[0], AsmNodeOperands.size());
5453 Flag = Chain.getValue(1);
5454
5455 // If this asm returns a register value, copy the result from that register
5456 // and set it as the value of the call.
5457 if (!RetValRegs.Regs.empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005458 SDValue Val = RetValRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005459 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005460
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005461 // FIXME: Why don't we do this for inline asms with MRVs?
5462 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005463 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005464
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005465 // If any of the results of the inline asm is a vector, it may have the
5466 // wrong width/num elts. This can happen for register classes that can
5467 // contain multiple different value types. The preg or vreg allocated may
5468 // not have the same VT as was expected. Convert it to the right type
5469 // with bit_convert.
5470 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005471 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005472 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005473
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005474 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005475 ResultType.isInteger() && Val.getValueType().isInteger()) {
5476 // If a result value was tied to an input value, the computed result may
5477 // have a wider width than the expected result. Extract the relevant
5478 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005479 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005480 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005481
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005482 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005483 }
Dan Gohman95915732008-10-18 01:03:45 +00005484
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005485 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005486 // Don't need to use this as a chain in this case.
5487 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5488 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005489 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005490
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005491 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005493 // Process indirect outputs, first output all of the flagged copies out of
5494 // physregs.
5495 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5496 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5497 Value *Ptr = IndirectStoresToEmit[i].second;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005498 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
5499 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005500 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6c147292009-04-30 00:48:50 +00005501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005502 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005504 // Emit the non-flagged stores from the physregs.
5505 SmallVector<SDValue, 8> OutChains;
5506 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00005507 OutChains.push_back(DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005508 StoresToEmit[i].first,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005509 getValue(StoresToEmit[i].second),
5510 StoresToEmit[i].second, 0));
5511 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005512 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005513 &OutChains[0], OutChains.size());
5514 DAG.setRoot(Chain);
5515}
5516
5517
5518void SelectionDAGLowering::visitMalloc(MallocInst &I) {
5519 SDValue Src = getValue(I.getOperand(0));
5520
Chris Lattner0b18e592009-03-17 19:36:00 +00005521 // Scale up by the type size in the original i32 type width. Various
5522 // mid-level optimizers may make assumptions about demanded bits etc from the
5523 // i32-ness of the optimizer: we do not want to promote to i64 and then
5524 // multiply on 64-bit targets.
5525 // FIXME: Malloc inst should go away: PR715.
Duncan Sands777d2302009-05-09 07:06:46 +00005526 uint64_t ElementSize = TD->getTypeAllocSize(I.getType()->getElementType());
Chris Lattner50340f62009-07-23 21:26:18 +00005527 if (ElementSize != 1) {
5528 // Src is always 32-bits, make sure the constant fits.
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 assert(Src.getValueType() == MVT::i32);
Chris Lattner50340f62009-07-23 21:26:18 +00005530 ElementSize = (uint32_t)ElementSize;
Chris Lattner0b18e592009-03-17 19:36:00 +00005531 Src = DAG.getNode(ISD::MUL, getCurDebugLoc(), Src.getValueType(),
5532 Src, DAG.getConstant(ElementSize, Src.getValueType()));
Chris Lattner50340f62009-07-23 21:26:18 +00005533 }
Chris Lattner0b18e592009-03-17 19:36:00 +00005534
Owen Andersone50ed302009-08-10 22:56:29 +00005535 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005536
5537 if (IntPtr.bitsLT(Src.getValueType()))
Dale Johannesen66978ee2009-01-31 02:22:37 +00005538 Src = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), IntPtr, Src);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005539 else if (IntPtr.bitsGT(Src.getValueType()))
Dale Johannesen66978ee2009-01-31 02:22:37 +00005540 Src = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), IntPtr, Src);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 TargetLowering::ArgListTy Args;
5543 TargetLowering::ArgListEntry Entry;
5544 Entry.Node = Src;
Owen Anderson1d0be152009-08-13 21:58:54 +00005545 Entry.Ty = TLI.getTargetData()->getIntPtrType(*DAG.getContext());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546 Args.push_back(Entry);
5547
Dan Gohman98ca4f22009-08-05 01:29:28 +00005548 bool isTailCall = PerformTailCallOpt &&
5549 isInTailCallPosition(&I, Attribute::None, TLI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550 std::pair<SDValue,SDValue> Result =
Dale Johannesen86098bd2008-09-26 19:31:26 +00005551 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005552 0, CallingConv::C, isTailCall,
5553 /*isReturnValueUsed=*/true,
Dale Johannesen86098bd2008-09-26 19:31:26 +00005554 DAG.getExternalSymbol("malloc", IntPtr),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005555 Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005556 if (Result.first.getNode())
5557 setValue(&I, Result.first); // Pointers always fit in registers
5558 if (Result.second.getNode())
5559 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005560}
5561
5562void SelectionDAGLowering::visitFree(FreeInst &I) {
5563 TargetLowering::ArgListTy Args;
5564 TargetLowering::ArgListEntry Entry;
5565 Entry.Node = getValue(I.getOperand(0));
Owen Anderson1d0be152009-08-13 21:58:54 +00005566 Entry.Ty = TLI.getTargetData()->getIntPtrType(*DAG.getContext());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567 Args.push_back(Entry);
Owen Andersone50ed302009-08-10 22:56:29 +00005568 EVT IntPtr = TLI.getPointerTy();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005569 bool isTailCall = PerformTailCallOpt &&
5570 isInTailCallPosition(&I, Attribute::None, TLI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005571 std::pair<SDValue,SDValue> Result =
Owen Anderson1d0be152009-08-13 21:58:54 +00005572 TLI.LowerCallTo(getRoot(), Type::getVoidTy(*DAG.getContext()),
5573 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005574 0, CallingConv::C, isTailCall,
5575 /*isReturnValueUsed=*/true,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005576 DAG.getExternalSymbol("free", IntPtr), Args, DAG,
Dale Johannesen66978ee2009-01-31 02:22:37 +00005577 getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005578 if (Result.second.getNode())
5579 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005580}
5581
5582void SelectionDAGLowering::visitVAStart(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005583 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005585 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 DAG.getSrcValue(I.getOperand(1))));
5587}
5588
5589void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005590 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5591 getRoot(), getValue(I.getOperand(0)),
5592 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005593 setValue(&I, V);
5594 DAG.setRoot(V.getValue(1));
5595}
5596
5597void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005598 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005600 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005601 DAG.getSrcValue(I.getOperand(1))));
5602}
5603
5604void SelectionDAGLowering::visitVACopy(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005605 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005607 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005608 getValue(I.getOperand(2)),
5609 DAG.getSrcValue(I.getOperand(1)),
5610 DAG.getSrcValue(I.getOperand(2))));
5611}
5612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005613/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005614/// implementation, which just calls LowerCall.
5615/// FIXME: When all targets are
5616/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005617std::pair<SDValue, SDValue>
5618TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5619 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005620 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005621 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005622 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005623 SDValue Callee,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005624 ArgListTy &Args, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00005625
Dan Gohman1937e2f2008-09-16 01:42:28 +00005626 assert((!isTailCall || PerformTailCallOpt) &&
5627 "isTailCall set when tail-call optimizations are disabled!");
5628
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005629 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005630 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005631 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005632 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005633 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5634 for (unsigned Value = 0, NumValues = ValueVTs.size();
5635 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005636 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005637 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005638 SDValue Op = SDValue(Args[i].Node.getNode(),
5639 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005640 ISD::ArgFlagsTy Flags;
5641 unsigned OriginalAlignment =
5642 getTargetData()->getABITypeAlignment(ArgTy);
5643
5644 if (Args[i].isZExt)
5645 Flags.setZExt();
5646 if (Args[i].isSExt)
5647 Flags.setSExt();
5648 if (Args[i].isInReg)
5649 Flags.setInReg();
5650 if (Args[i].isSRet)
5651 Flags.setSRet();
5652 if (Args[i].isByVal) {
5653 Flags.setByVal();
5654 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5655 const Type *ElementTy = Ty->getElementType();
5656 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005657 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 // For ByVal, alignment should come from FE. BE will guess if this
5659 // info is not there but there are cases it cannot get right.
5660 if (Args[i].Alignment)
5661 FrameAlign = Args[i].Alignment;
5662 Flags.setByValAlign(FrameAlign);
5663 Flags.setByValSize(FrameSize);
5664 }
5665 if (Args[i].isNest)
5666 Flags.setNest();
5667 Flags.setOrigAlign(OriginalAlignment);
5668
Owen Anderson23b9b192009-08-12 00:36:31 +00005669 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5670 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671 SmallVector<SDValue, 4> Parts(NumParts);
5672 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5673
5674 if (Args[i].isSExt)
5675 ExtendKind = ISD::SIGN_EXTEND;
5676 else if (Args[i].isZExt)
5677 ExtendKind = ISD::ZERO_EXTEND;
5678
Dale Johannesen66978ee2009-01-31 02:22:37 +00005679 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005680
Dan Gohman98ca4f22009-08-05 01:29:28 +00005681 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005683 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5684 if (NumParts > 1 && j == 0)
5685 MyFlags.Flags.setSplit();
5686 else if (j != 0)
5687 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005688
Dan Gohman98ca4f22009-08-05 01:29:28 +00005689 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005690 }
5691 }
5692 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005693
Dan Gohman98ca4f22009-08-05 01:29:28 +00005694 // Handle the incoming return values from the call.
5695 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005696 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005698 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005699 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005700 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5701 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005702 for (unsigned i = 0; i != NumRegs; ++i) {
5703 ISD::InputArg MyFlags;
5704 MyFlags.VT = RegisterVT;
5705 MyFlags.Used = isReturnValueUsed;
5706 if (RetSExt)
5707 MyFlags.Flags.setSExt();
5708 if (RetZExt)
5709 MyFlags.Flags.setZExt();
5710 if (isInreg)
5711 MyFlags.Flags.setInReg();
5712 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005713 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005714 }
5715
Dan Gohman98ca4f22009-08-05 01:29:28 +00005716 // Check if target-dependent constraints permit a tail call here.
5717 // Target-independent constraints should be checked by the caller.
5718 if (isTailCall &&
5719 !IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg, Ins, DAG))
5720 isTailCall = false;
5721
5722 SmallVector<SDValue, 4> InVals;
5723 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
5724 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005725
5726 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005728 "LowerCall didn't return a valid chain!");
5729 assert((!isTailCall || InVals.empty()) &&
5730 "LowerCall emitted a return value for a tail call!");
5731 assert((isTailCall || InVals.size() == Ins.size()) &&
5732 "LowerCall didn't emit the correct number of values!");
5733 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5734 assert(InVals[i].getNode() &&
5735 "LowerCall emitted a null value!");
5736 assert(Ins[i].VT == InVals[i].getValueType() &&
5737 "LowerCall emitted a value with the wrong type!");
5738 });
Dan Gohman98ca4f22009-08-05 01:29:28 +00005739
5740 // For a tail call, the return value is merely live-out and there aren't
5741 // any nodes in the DAG representing it. Return a special value to
5742 // indicate that a tail call has been emitted and no more Instructions
5743 // should be processed in the current block.
5744 if (isTailCall) {
5745 DAG.setRoot(Chain);
5746 return std::make_pair(SDValue(), SDValue());
5747 }
5748
5749 // Collect the legal value parts into potentially illegal values
5750 // that correspond to the original function's return values.
5751 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5752 if (RetSExt)
5753 AssertOp = ISD::AssertSext;
5754 else if (RetZExt)
5755 AssertOp = ISD::AssertZext;
5756 SmallVector<SDValue, 4> ReturnValues;
5757 unsigned CurReg = 0;
5758 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005759 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005760 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5761 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005762
5763 SDValue ReturnValue =
5764 getCopyFromParts(DAG, dl, &InVals[CurReg], NumRegs, RegisterVT, VT,
5765 AssertOp);
5766 ReturnValues.push_back(ReturnValue);
5767 CurReg += NumRegs;
5768 }
5769
5770 // For a function returning void, there is no return value. We can't create
5771 // such a node, so we just return a null return value in that case. In
5772 // that case, nothing will actualy look at the value.
5773 if (ReturnValues.empty())
5774 return std::make_pair(SDValue(), Chain);
5775
5776 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5777 DAG.getVTList(&RetTys[0], RetTys.size()),
5778 &ReturnValues[0], ReturnValues.size());
5779
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005780 return std::make_pair(Res, Chain);
5781}
5782
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005783void TargetLowering::LowerOperationWrapper(SDNode *N,
5784 SmallVectorImpl<SDValue> &Results,
5785 SelectionDAG &DAG) {
5786 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005787 if (Res.getNode())
5788 Results.push_back(Res);
5789}
5790
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005791SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005792 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005793 return SDValue();
5794}
5795
5796
5797void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
5798 SDValue Op = getValue(V);
5799 assert((Op.getOpcode() != ISD::CopyFromReg ||
5800 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5801 "Copy from a reg to the same reg!");
5802 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5803
Owen Anderson23b9b192009-08-12 00:36:31 +00005804 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +00005806 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005807 PendingExports.push_back(Chain);
5808}
5809
5810#include "llvm/CodeGen/SelectionDAGISel.h"
5811
5812void SelectionDAGISel::
5813LowerArguments(BasicBlock *LLVMBB) {
5814 // If this is the entry block, emit arguments.
5815 Function &F = *LLVMBB->getParent();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005816 SelectionDAG &DAG = SDL->DAG;
5817 SDValue OldRoot = DAG.getRoot();
5818 DebugLoc dl = SDL->getCurDebugLoc();
5819 const TargetData *TD = TLI.getTargetData();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005820
Dan Gohman98ca4f22009-08-05 01:29:28 +00005821 // Set up the incoming argument description vector.
5822 SmallVector<ISD::InputArg, 16> Ins;
5823 unsigned Idx = 1;
5824 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5825 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005826 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005827 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5828 bool isArgValueUsed = !I->use_empty();
5829 for (unsigned Value = 0, NumValues = ValueVTs.size();
5830 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005831 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005832 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005833 ISD::ArgFlagsTy Flags;
5834 unsigned OriginalAlignment =
5835 TD->getABITypeAlignment(ArgTy);
5836
5837 if (F.paramHasAttr(Idx, Attribute::ZExt))
5838 Flags.setZExt();
5839 if (F.paramHasAttr(Idx, Attribute::SExt))
5840 Flags.setSExt();
5841 if (F.paramHasAttr(Idx, Attribute::InReg))
5842 Flags.setInReg();
5843 if (F.paramHasAttr(Idx, Attribute::StructRet))
5844 Flags.setSRet();
5845 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5846 Flags.setByVal();
5847 const PointerType *Ty = cast<PointerType>(I->getType());
5848 const Type *ElementTy = Ty->getElementType();
5849 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5850 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5851 // For ByVal, alignment should be passed from FE. BE will guess if
5852 // this info is not there but there are cases it cannot get right.
5853 if (F.getParamAlignment(Idx))
5854 FrameAlign = F.getParamAlignment(Idx);
5855 Flags.setByValAlign(FrameAlign);
5856 Flags.setByValSize(FrameSize);
5857 }
5858 if (F.paramHasAttr(Idx, Attribute::Nest))
5859 Flags.setNest();
5860 Flags.setOrigAlign(OriginalAlignment);
5861
Owen Anderson23b9b192009-08-12 00:36:31 +00005862 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5863 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005864 for (unsigned i = 0; i != NumRegs; ++i) {
5865 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5866 if (NumRegs > 1 && i == 0)
5867 MyFlags.Flags.setSplit();
5868 // if it isn't first piece, alignment must be 1
5869 else if (i > 0)
5870 MyFlags.Flags.setOrigAlign(1);
5871 Ins.push_back(MyFlags);
5872 }
5873 }
5874 }
5875
5876 // Call the target to set up the argument values.
5877 SmallVector<SDValue, 8> InVals;
5878 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5879 F.isVarArg(), Ins,
5880 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005881
5882 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005883 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005884 "LowerFormalArguments didn't return a valid chain!");
5885 assert(InVals.size() == Ins.size() &&
5886 "LowerFormalArguments didn't emit the correct number of values!");
5887 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5888 assert(InVals[i].getNode() &&
5889 "LowerFormalArguments emitted a null value!");
5890 assert(Ins[i].VT == InVals[i].getValueType() &&
5891 "LowerFormalArguments emitted a value with the wrong type!");
5892 });
5893
5894 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005895 DAG.setRoot(NewRoot);
5896
5897 // Set up the argument values.
5898 unsigned i = 0;
5899 Idx = 1;
5900 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
5901 ++I, ++Idx) {
5902 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00005903 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005904 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005905 unsigned NumValues = ValueVTs.size();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005906 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005907 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005908 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5909 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005910
5911 if (!I->use_empty()) {
5912 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5913 if (F.paramHasAttr(Idx, Attribute::SExt))
5914 AssertOp = ISD::AssertSext;
5915 else if (F.paramHasAttr(Idx, Attribute::ZExt))
5916 AssertOp = ISD::AssertZext;
5917
5918 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
5919 PartVT, VT, AssertOp));
5920 }
5921 i += NumParts;
5922 }
5923 if (!I->use_empty()) {
5924 SDL->setValue(I, DAG.getMergeValues(&ArgValues[0], NumValues,
5925 SDL->getCurDebugLoc()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005926 // If this argument is live outside of the entry block, insert a copy from
5927 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005928 SDL->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005929 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005930 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00005931 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005932
5933 // Finally, if the target has anything special to do, allow it to do so.
5934 // FIXME: this should insert code into the DAG!
5935 EmitFunctionEntryCode(F, SDL->DAG.getMachineFunction());
5936}
5937
5938/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5939/// ensure constants are generated when needed. Remember the virtual registers
5940/// that need to be added to the Machine PHI nodes as input. We cannot just
5941/// directly add them, because expansion might result in multiple MBB's for one
5942/// BB. As such, the start of the BB might correspond to a different MBB than
5943/// the end.
5944///
5945void
5946SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
5947 TerminatorInst *TI = LLVMBB->getTerminator();
5948
5949 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5950
5951 // Check successor nodes' PHI nodes that expect a constant to be available
5952 // from this block.
5953 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5954 BasicBlock *SuccBB = TI->getSuccessor(succ);
5955 if (!isa<PHINode>(SuccBB->begin())) continue;
5956 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005957
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005958 // If this terminator has multiple identical successors (common for
5959 // switches), only handle each succ once.
5960 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005961
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005962 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5963 PHINode *PN;
5964
5965 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5966 // nodes and Machine PHI nodes, but the incoming operands have not been
5967 // emitted yet.
5968 for (BasicBlock::iterator I = SuccBB->begin();
5969 (PN = dyn_cast<PHINode>(I)); ++I) {
5970 // Ignore dead phi's.
5971 if (PN->use_empty()) continue;
5972
5973 unsigned Reg;
5974 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5975
5976 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
5977 unsigned &RegOut = SDL->ConstantsOut[C];
5978 if (RegOut == 0) {
5979 RegOut = FuncInfo->CreateRegForValue(C);
5980 SDL->CopyValueToVirtualRegister(C, RegOut);
5981 }
5982 Reg = RegOut;
5983 } else {
5984 Reg = FuncInfo->ValueMap[PHIOp];
5985 if (Reg == 0) {
5986 assert(isa<AllocaInst>(PHIOp) &&
5987 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5988 "Didn't codegen value into a register!??");
5989 Reg = FuncInfo->CreateRegForValue(PHIOp);
5990 SDL->CopyValueToVirtualRegister(PHIOp, Reg);
5991 }
5992 }
5993
5994 // Remember that this register needs to added to the machine PHI node as
5995 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00005996 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
5998 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00005999 EVT VT = ValueVTs[vti];
Owen Anderson23b9b192009-08-12 00:36:31 +00006000 unsigned NumRegisters = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
6002 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
6003 Reg += NumRegisters;
6004 }
6005 }
6006 }
6007 SDL->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006008}
6009
Dan Gohman3df24e62008-09-03 23:12:08 +00006010/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
6011/// supports legal types, and it emits MachineInstrs directly instead of
6012/// creating SelectionDAG nodes.
6013///
6014bool
6015SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
6016 FastISel *F) {
6017 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006018
Dan Gohman3df24e62008-09-03 23:12:08 +00006019 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6020 unsigned OrigNumPHINodesToUpdate = SDL->PHINodesToUpdate.size();
6021
6022 // Check successor nodes' PHI nodes that expect a constant to be available
6023 // from this block.
6024 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
6025 BasicBlock *SuccBB = TI->getSuccessor(succ);
6026 if (!isa<PHINode>(SuccBB->begin())) continue;
6027 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006028
Dan Gohman3df24e62008-09-03 23:12:08 +00006029 // If this terminator has multiple identical successors (common for
6030 // switches), only handle each succ once.
6031 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006032
Dan Gohman3df24e62008-09-03 23:12:08 +00006033 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
6034 PHINode *PN;
6035
6036 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6037 // nodes and Machine PHI nodes, but the incoming operands have not been
6038 // emitted yet.
6039 for (BasicBlock::iterator I = SuccBB->begin();
6040 (PN = dyn_cast<PHINode>(I)); ++I) {
6041 // Ignore dead phi's.
6042 if (PN->use_empty()) continue;
6043
6044 // Only handle legal types. Two interesting things to note here. First,
6045 // by bailing out early, we may leave behind some dead instructions,
6046 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
6047 // own moves. Second, this check is necessary becuase FastISel doesn't
6048 // use CreateRegForValue to create registers, so it always creates
6049 // exactly one register for each non-void instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00006050 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00006051 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
6052 // Promote MVT::i1.
6053 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +00006054 VT = TLI.getTypeToTransformTo(*CurDAG->getContext(), VT);
Dan Gohman74321ab2008-09-10 21:01:31 +00006055 else {
6056 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
6057 return false;
6058 }
Dan Gohman3df24e62008-09-03 23:12:08 +00006059 }
6060
6061 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
6062
6063 unsigned Reg = F->getRegForValue(PHIOp);
6064 if (Reg == 0) {
6065 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
6066 return false;
6067 }
6068 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
6069 }
6070 }
6071
6072 return true;
6073}