blob: 196d3bf39d0e07c85cc8d0cd7b1fefb8a94bc41c [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000045#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000046#include "llvm/Support/Debug.h"
47#include "llvm/Support/MathExtras.h"
48#include "llvm/Support/Timer.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000049#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000050using namespace llvm;
51
Chris Lattneread0d882008-06-17 06:09:18 +000052static cl::opt<bool>
Chris Lattner70587ea2008-07-10 23:37:50 +000053EnableValueProp("enable-value-prop", cl::Hidden);
54static cl::opt<bool>
Duncan Sandsf00e74f2008-07-17 17:06:03 +000055EnableLegalizeTypes("enable-legalize-types", cl::Hidden);
Chris Lattneread0d882008-06-17 06:09:18 +000056
57
Chris Lattnerda8abb02005-09-01 18:44:10 +000058#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000059static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000060ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
61 cl::desc("Pop up a window to show dags before the first "
62 "dag combine pass"));
63static cl::opt<bool>
64ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
65 cl::desc("Pop up a window to show dags before legalize types"));
66static cl::opt<bool>
67ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
68 cl::desc("Pop up a window to show dags before legalize"));
69static cl::opt<bool>
70ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
71 cl::desc("Pop up a window to show dags before the second "
72 "dag combine pass"));
73static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000074ViewISelDAGs("view-isel-dags", cl::Hidden,
75 cl::desc("Pop up a window to show isel dags as they are selected"));
76static cl::opt<bool>
77ViewSchedDAGs("view-sched-dags", cl::Hidden,
78 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000079static cl::opt<bool>
80ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000081 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000082#else
Dan Gohman462dc7f2008-07-21 20:00:07 +000083static const bool ViewDAGCombine1 = false,
84 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
85 ViewDAGCombine2 = false,
86 ViewISelDAGs = false, ViewSchedDAGs = false,
87 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +000088#endif
89
Jim Laskeyeb577ba2006-08-02 12:30:23 +000090//===---------------------------------------------------------------------===//
91///
92/// RegisterScheduler class - Track the registration of instruction schedulers.
93///
94//===---------------------------------------------------------------------===//
95MachinePassRegistry RegisterScheduler::Registry;
96
97//===---------------------------------------------------------------------===//
98///
99/// ISHeuristic command line option for instruction schedulers.
100///
101//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000102static cl::opt<RegisterScheduler::FunctionPassCtor, false,
103 RegisterPassParser<RegisterScheduler> >
104ISHeuristic("pre-RA-sched",
105 cl::init(&createDefaultScheduler),
106 cl::desc("Instruction schedulers available (before register"
107 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000108
Dan Gohman844731a2008-05-13 00:00:25 +0000109static RegisterScheduler
110defaultListDAGScheduler("default", " Best scheduler for the target",
111 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000112
Evan Cheng5c807602008-02-26 02:33:44 +0000113namespace { struct SDISelAsmOperandInfo; }
Chris Lattnerbf996f12007-04-30 17:29:31 +0000114
Dan Gohman1d685a42008-06-07 02:02:36 +0000115/// ComputeLinearIndex - Given an LLVM IR aggregate type and a sequence
116/// insertvalue or extractvalue indices that identify a member, return
117/// the linearized index of the start of the member.
118///
119static unsigned ComputeLinearIndex(const TargetLowering &TLI, const Type *Ty,
120 const unsigned *Indices,
121 const unsigned *IndicesEnd,
122 unsigned CurIndex = 0) {
123 // Base case: We're done.
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000124 if (Indices && Indices == IndicesEnd)
Dan Gohman1d685a42008-06-07 02:02:36 +0000125 return CurIndex;
126
Chris Lattnerf899fce2008-04-27 23:48:12 +0000127 // Given a struct type, recursively traverse the elements.
128 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000129 for (StructType::element_iterator EB = STy->element_begin(),
130 EI = EB,
Dan Gohman1d685a42008-06-07 02:02:36 +0000131 EE = STy->element_end();
132 EI != EE; ++EI) {
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000133 if (Indices && *Indices == unsigned(EI - EB))
134 return ComputeLinearIndex(TLI, *EI, Indices+1, IndicesEnd, CurIndex);
135 CurIndex = ComputeLinearIndex(TLI, *EI, 0, 0, CurIndex);
Dan Gohman1d685a42008-06-07 02:02:36 +0000136 }
137 }
138 // Given an array type, recursively traverse the elements.
139 else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
140 const Type *EltTy = ATy->getElementType();
141 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i) {
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000142 if (Indices && *Indices == i)
143 return ComputeLinearIndex(TLI, EltTy, Indices+1, IndicesEnd, CurIndex);
144 CurIndex = ComputeLinearIndex(TLI, EltTy, 0, 0, CurIndex);
Dan Gohman1d685a42008-06-07 02:02:36 +0000145 }
146 }
147 // We haven't found the type we're looking for, so keep searching.
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000148 return CurIndex + 1;
Dan Gohman1d685a42008-06-07 02:02:36 +0000149}
150
151/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
152/// MVTs that represent all the individual underlying
153/// non-aggregate types that comprise it.
154///
155/// If Offsets is non-null, it points to a vector to be filled in
156/// with the in-memory offsets of each of the individual values.
157///
158static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
159 SmallVectorImpl<MVT> &ValueVTs,
160 SmallVectorImpl<uint64_t> *Offsets = 0,
161 uint64_t StartingOffset = 0) {
162 // Given a struct type, recursively traverse the elements.
163 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
164 const StructLayout *SL = TLI.getTargetData()->getStructLayout(STy);
165 for (StructType::element_iterator EB = STy->element_begin(),
166 EI = EB,
167 EE = STy->element_end();
168 EI != EE; ++EI)
169 ComputeValueVTs(TLI, *EI, ValueVTs, Offsets,
170 StartingOffset + SL->getElementOffset(EI - EB));
Chris Lattnerf899fce2008-04-27 23:48:12 +0000171 return;
Dan Gohman23ce5022008-04-25 18:27:55 +0000172 }
Chris Lattnerf899fce2008-04-27 23:48:12 +0000173 // Given an array type, recursively traverse the elements.
174 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
175 const Type *EltTy = ATy->getElementType();
Dan Gohman1d685a42008-06-07 02:02:36 +0000176 uint64_t EltSize = TLI.getTargetData()->getABITypeSize(EltTy);
Chris Lattnerf899fce2008-04-27 23:48:12 +0000177 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
Dan Gohman1d685a42008-06-07 02:02:36 +0000178 ComputeValueVTs(TLI, EltTy, ValueVTs, Offsets,
179 StartingOffset + i * EltSize);
Chris Lattnerf899fce2008-04-27 23:48:12 +0000180 return;
181 }
Duncan Sands83ec4b62008-06-06 12:08:01 +0000182 // Base case: we can get an MVT for this LLVM IR type.
Chris Lattnerf899fce2008-04-27 23:48:12 +0000183 ValueVTs.push_back(TLI.getValueType(Ty));
Dan Gohman1d685a42008-06-07 02:02:36 +0000184 if (Offsets)
185 Offsets->push_back(StartingOffset);
Chris Lattnerf899fce2008-04-27 23:48:12 +0000186}
Dan Gohman23ce5022008-04-25 18:27:55 +0000187
Chris Lattnerf899fce2008-04-27 23:48:12 +0000188namespace {
Dan Gohman0fe00902008-04-28 18:10:39 +0000189 /// RegsForValue - This struct represents the registers (physical or virtual)
190 /// that a particular set of values is assigned, and the type information about
191 /// the value. The most common situation is to represent one value at a time,
192 /// but struct or array values are handled element-wise as multiple values.
193 /// The splitting of aggregates is performed recursively, so that we never
194 /// have aggregate-typed registers. The values at this point do not necessarily
195 /// have legal types, so each value may require one or more registers of some
196 /// legal type.
197 ///
Chris Lattner95255282006-06-28 23:17:24 +0000198 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohman23ce5022008-04-25 18:27:55 +0000199 /// TLI - The TargetLowering object.
Dan Gohman0fe00902008-04-28 18:10:39 +0000200 ///
Dan Gohman23ce5022008-04-25 18:27:55 +0000201 const TargetLowering *TLI;
202
Dan Gohman0fe00902008-04-28 18:10:39 +0000203 /// ValueVTs - The value types of the values, which may not be legal, and
204 /// may need be promoted or synthesized from one or more registers.
205 ///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000206 SmallVector<MVT, 4> ValueVTs;
Chris Lattner864635a2006-02-22 22:37:12 +0000207
Dan Gohman0fe00902008-04-28 18:10:39 +0000208 /// RegVTs - The value types of the registers. This is the same size as
209 /// ValueVTs and it records, for each value, what the type of the assigned
210 /// register or registers are. (Individual values are never synthesized
211 /// from more than one type of register.)
212 ///
213 /// With virtual registers, the contents of RegVTs is redundant with TLI's
214 /// getRegisterType member function, however when with physical registers
215 /// it is necessary to have a separate record of the types.
Chris Lattner864635a2006-02-22 22:37:12 +0000216 ///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000217 SmallVector<MVT, 4> RegVTs;
Chris Lattner864635a2006-02-22 22:37:12 +0000218
Dan Gohman0fe00902008-04-28 18:10:39 +0000219 /// Regs - This list holds the registers assigned to the values.
220 /// Each legal or promoted value requires one register, and each
221 /// expanded value requires multiple registers.
222 ///
223 SmallVector<unsigned, 4> Regs;
Chris Lattner864635a2006-02-22 22:37:12 +0000224
Dan Gohman23ce5022008-04-25 18:27:55 +0000225 RegsForValue() : TLI(0) {}
Chris Lattner864635a2006-02-22 22:37:12 +0000226
Dan Gohman23ce5022008-04-25 18:27:55 +0000227 RegsForValue(const TargetLowering &tli,
Chris Lattnerb606dba2008-04-28 06:44:42 +0000228 const SmallVector<unsigned, 4> &regs,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000229 MVT regvt, MVT valuevt)
Dan Gohman0fe00902008-04-28 18:10:39 +0000230 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman23ce5022008-04-25 18:27:55 +0000231 RegsForValue(const TargetLowering &tli,
Chris Lattnerb606dba2008-04-28 06:44:42 +0000232 const SmallVector<unsigned, 4> &regs,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000233 const SmallVector<MVT, 4> &regvts,
234 const SmallVector<MVT, 4> &valuevts)
Dan Gohman0fe00902008-04-28 18:10:39 +0000235 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Dan Gohman23ce5022008-04-25 18:27:55 +0000236 RegsForValue(const TargetLowering &tli,
237 unsigned Reg, const Type *Ty) : TLI(&tli) {
238 ComputeValueVTs(tli, Ty, ValueVTs);
239
Dan Gohmanb20d4f82008-04-28 17:42:03 +0000240 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000241 MVT ValueVT = ValueVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +0000242 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000243 MVT RegisterVT = TLI->getRegisterType(ValueVT);
Dan Gohman23ce5022008-04-25 18:27:55 +0000244 for (unsigned i = 0; i != NumRegs; ++i)
245 Regs.push_back(Reg + i);
246 RegVTs.push_back(RegisterVT);
247 Reg += NumRegs;
248 }
Chris Lattner864635a2006-02-22 22:37:12 +0000249 }
250
Chris Lattner41f62592008-04-29 04:29:54 +0000251 /// append - Add the specified values to this one.
252 void append(const RegsForValue &RHS) {
253 TLI = RHS.TLI;
254 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
255 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
256 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
257 }
258
259
Chris Lattner864635a2006-02-22 22:37:12 +0000260 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Dan Gohman23ce5022008-04-25 18:27:55 +0000261 /// this value and returns the result as a ValueVTs value. This uses
Chris Lattner864635a2006-02-22 22:37:12 +0000262 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000263 /// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +0000264 SDValue getCopyFromRegs(SelectionDAG &DAG,
265 SDValue &Chain, SDValue *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000266
267 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
268 /// specified value into the registers specified by this object. This uses
269 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000270 /// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +0000271 void getCopyToRegs(SDValue Val, SelectionDAG &DAG,
272 SDValue &Chain, SDValue *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000273
274 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
275 /// operand list. This adds the code marker and includes the number of
276 /// values added into it.
277 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +0000278 std::vector<SDValue> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000279 };
280}
Evan Cheng4ef10862006-01-23 07:01:07 +0000281
Chris Lattner1c08c712005-01-07 07:47:53 +0000282namespace llvm {
283 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000284 /// createDefaultScheduler - This creates an instruction scheduler appropriate
285 /// for the target.
286 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
287 SelectionDAG *DAG,
Evan Cheng4576f6d2008-07-01 18:05:03 +0000288 MachineBasicBlock *BB,
289 bool Fast) {
Jim Laskey9373beb2006-08-01 19:14:14 +0000290 TargetLowering &TLI = IS->getTargetLowering();
291
292 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
Evan Cheng4576f6d2008-07-01 18:05:03 +0000293 return createTDListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000294 } else {
295 assert(TLI.getSchedulingPreference() ==
296 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Cheng4576f6d2008-07-01 18:05:03 +0000297 return createBURRListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000298 }
299 }
300
301
302 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000303 /// FunctionLoweringInfo - This contains information that is global to a
304 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000305 class FunctionLoweringInfo {
306 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000307 TargetLowering &TLI;
308 Function &Fn;
309 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000310 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000311
312 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
313
314 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
315 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
316
317 /// ValueMap - Since we emit code for the function a basic block at a time,
318 /// we must remember which virtual registers hold the values for
319 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000320 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000321
322 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
323 /// the entry block. This allows the allocas to be efficiently referenced
324 /// anywhere in the function.
325 std::map<const AllocaInst*, int> StaticAllocaMap;
326
Duncan Sandsf4070822007-06-15 19:04:19 +0000327#ifndef NDEBUG
328 SmallSet<Instruction*, 8> CatchInfoLost;
329 SmallSet<Instruction*, 8> CatchInfoFound;
330#endif
331
Duncan Sands83ec4b62008-06-06 12:08:01 +0000332 unsigned MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000333 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000334 }
Chris Lattner571e4342006-10-27 21:36:01 +0000335
336 /// isExportedInst - Return true if the specified value is an instruction
337 /// exported from its block.
338 bool isExportedInst(const Value *V) {
339 return ValueMap.count(V);
340 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000341
Chris Lattner3c384492006-03-16 19:51:18 +0000342 unsigned CreateRegForValue(const Value *V);
343
Chris Lattner1c08c712005-01-07 07:47:53 +0000344 unsigned InitializeRegForValue(const Value *V) {
345 unsigned &R = ValueMap[V];
346 assert(R == 0 && "Already initialized this value register!");
347 return R = CreateRegForValue(V);
348 }
Chris Lattneread0d882008-06-17 06:09:18 +0000349
350 struct LiveOutInfo {
351 unsigned NumSignBits;
352 APInt KnownOne, KnownZero;
353 LiveOutInfo() : NumSignBits(0) {}
354 };
355
356 /// LiveOutRegInfo - Information about live out vregs, indexed by their
357 /// register number offset by 'FirstVirtualRegister'.
358 std::vector<LiveOutInfo> LiveOutRegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000359 };
360}
361
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000362/// isSelector - Return true if this instruction is a call to the
363/// eh.selector intrinsic.
364static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000365 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000366 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
367 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000368 return false;
369}
370
Chris Lattner1c08c712005-01-07 07:47:53 +0000371/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000372/// PHI nodes or outside of the basic block that defines it, or used by a
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000373/// switch or atomic instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000374static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
375 if (isa<PHINode>(I)) return true;
376 BasicBlock *BB = I->getParent();
377 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000378 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000379 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000380 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000381 return true;
382 return false;
383}
384
Chris Lattnerbf209482005-10-30 19:42:35 +0000385/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000386/// entry block, return true. This includes arguments used by switches, since
387/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000388static bool isOnlyUsedInEntryBlock(Argument *A) {
389 BasicBlock *Entry = A->getParent()->begin();
390 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000391 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000392 return false; // Use not in entry block.
393 return true;
394}
395
Chris Lattner1c08c712005-01-07 07:47:53 +0000396FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000397 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000398 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000399
Chris Lattnerbf209482005-10-30 19:42:35 +0000400 // Create a vreg for each argument register that is not dead and is used
401 // outside of the entry block for the function.
402 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
403 AI != E; ++AI)
404 if (!isOnlyUsedInEntryBlock(AI))
405 InitializeRegForValue(AI);
406
Chris Lattner1c08c712005-01-07 07:47:53 +0000407 // Initialize the mapping of values to registers. This is only set up for
408 // instruction values that are used outside of the block that defines
409 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000410 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000411 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
412 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000413 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000414 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000415 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000416 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000417 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000418 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000419
Reid Spencerb83eb642006-10-20 07:07:24 +0000420 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000421 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000422 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000423 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000424 }
425
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000426 for (; BB != EB; ++BB)
427 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000428 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
429 if (!isa<AllocaInst>(I) ||
430 !StaticAllocaMap.count(cast<AllocaInst>(I)))
431 InitializeRegForValue(I);
432
433 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
434 // also creates the initial PHI MachineInstrs, though none of the input
435 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000436 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Dan Gohman0e5f1302008-07-07 23:02:41 +0000437 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
Chris Lattner1c08c712005-01-07 07:47:53 +0000438 MBBMap[BB] = MBB;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000439 MF.push_back(MBB);
Chris Lattner1c08c712005-01-07 07:47:53 +0000440
441 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
442 // appropriate.
443 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000444 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
445 if (PN->use_empty()) continue;
446
Chris Lattner8c494ab2006-10-27 23:50:33 +0000447 unsigned PHIReg = ValueMap[PN];
448 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Dan Gohman6f498b02008-08-04 23:42:46 +0000449
450 SmallVector<MVT, 4> ValueVTs;
451 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
452 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
453 MVT VT = ValueVTs[vti];
454 unsigned NumRegisters = TLI.getNumRegisters(VT);
455 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
456 for (unsigned i = 0; i != NumRegisters; ++i)
457 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
458 PHIReg += NumRegisters;
459 }
Chris Lattner8c494ab2006-10-27 23:50:33 +0000460 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000461 }
462}
463
Chris Lattner3c384492006-03-16 19:51:18 +0000464/// CreateRegForValue - Allocate the appropriate number of virtual registers of
465/// the correctly promoted or expanded types. Assign these registers
466/// consecutive vreg numbers and return the first assigned number.
Dan Gohman10a6b7a2008-04-28 18:19:43 +0000467///
468/// In the case that the given value has struct or array type, this function
469/// will assign registers for each member or element.
470///
Chris Lattner3c384492006-03-16 19:51:18 +0000471unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000472 SmallVector<MVT, 4> ValueVTs;
Chris Lattnerb606dba2008-04-28 06:44:42 +0000473 ComputeValueVTs(TLI, V->getType(), ValueVTs);
Bill Wendling95b39552007-04-24 21:13:23 +0000474
Dan Gohman23ce5022008-04-25 18:27:55 +0000475 unsigned FirstReg = 0;
Dan Gohmanb20d4f82008-04-28 17:42:03 +0000476 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000477 MVT ValueVT = ValueVTs[Value];
478 MVT RegisterVT = TLI.getRegisterType(ValueVT);
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000479
Chris Lattnerb606dba2008-04-28 06:44:42 +0000480 unsigned NumRegs = TLI.getNumRegisters(ValueVT);
Dan Gohman23ce5022008-04-25 18:27:55 +0000481 for (unsigned i = 0; i != NumRegs; ++i) {
482 unsigned R = MakeReg(RegisterVT);
483 if (!FirstReg) FirstReg = R;
484 }
485 }
486 return FirstReg;
Chris Lattner3c384492006-03-16 19:51:18 +0000487}
Chris Lattner1c08c712005-01-07 07:47:53 +0000488
489//===----------------------------------------------------------------------===//
490/// SelectionDAGLowering - This is the common target-independent lowering
491/// implementation that is parameterized by a TargetLowering object.
492/// Also, targets can overload any lowering method.
493///
494namespace llvm {
495class SelectionDAGLowering {
496 MachineBasicBlock *CurMBB;
497
Dan Gohman475871a2008-07-27 21:46:04 +0000498 DenseMap<const Value*, SDValue> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000499
Chris Lattnerd3948112005-01-17 22:19:26 +0000500 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
501 /// them up and then emit token factor nodes when possible. This allows us to
502 /// get simple disambiguation between loads without worrying about alias
503 /// analysis.
Dan Gohman475871a2008-07-27 21:46:04 +0000504 SmallVector<SDValue, 8> PendingLoads;
Chris Lattnerd3948112005-01-17 22:19:26 +0000505
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000506 /// PendingExports - CopyToReg nodes that copy values to virtual registers
507 /// for export to other blocks need to be emitted before any terminator
508 /// instruction, but they have no other ordering requirements. We bunch them
509 /// up and the emit a single tokenfactor for them just before terminator
510 /// instructions.
Dan Gohman475871a2008-07-27 21:46:04 +0000511 std::vector<SDValue> PendingExports;
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000512
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000513 /// Case - A struct to record the Value for a switch case, and the
514 /// case's target basic block.
515 struct Case {
516 Constant* Low;
517 Constant* High;
518 MachineBasicBlock* BB;
519
520 Case() : Low(0), High(0), BB(0) { }
521 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
522 Low(low), High(high), BB(bb) { }
523 uint64_t size() const {
524 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
525 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
526 return (rHigh - rLow + 1ULL);
527 }
528 };
529
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000530 struct CaseBits {
531 uint64_t Mask;
532 MachineBasicBlock* BB;
533 unsigned Bits;
534
535 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
536 Mask(mask), BB(bb), Bits(bits) { }
537 };
538
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000539 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000540 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000541 typedef CaseVector::iterator CaseItr;
542 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000543
544 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
545 /// of conditional branches.
546 struct CaseRec {
547 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
548 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
549
550 /// CaseBB - The MBB in which to emit the compare and branch
551 MachineBasicBlock *CaseBB;
552 /// LT, GE - If nonzero, we know the current case value must be less-than or
553 /// greater-than-or-equal-to these Constants.
554 Constant *LT;
555 Constant *GE;
556 /// Range - A pair of iterators representing the range of case values to be
557 /// processed at this point in the binary search tree.
558 CaseRange Range;
559 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000560
561 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000562
563 /// The comparison function for sorting the switch case values in the vector.
564 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000565 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000566 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000567 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
568 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
569 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
570 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000571 }
572 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000573
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000574 struct CaseBitsCmp {
575 bool operator () (const CaseBits& C1, const CaseBits& C2) {
576 return C1.Bits > C2.Bits;
577 }
578 };
579
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000580 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000581
Chris Lattner1c08c712005-01-07 07:47:53 +0000582public:
583 // TLI - This is information that describes the available target features we
584 // need for lowering. This indicates when operations are unavailable,
585 // implemented with a libcall, etc.
586 TargetLowering &TLI;
587 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000588 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000589 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000590
Nate Begemanf15485a2006-03-27 01:32:24 +0000591 /// SwitchCases - Vector of CaseBlock structures used to communicate
592 /// SwitchInst code generation information.
593 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000594 /// JTCases - Vector of JumpTable structures used to communicate
595 /// SwitchInst code generation information.
596 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000597 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000598
Chris Lattner1c08c712005-01-07 07:47:53 +0000599 /// FuncInfo - Information about the function as a whole.
600 ///
601 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000602
603 /// GCI - Garbage collection metadata for the function.
604 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000605
606 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000607 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000608 FunctionLoweringInfo &funcinfo,
609 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000610 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000611 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000612 }
613
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000614 /// getRoot - Return the current virtual root of the Selection DAG,
615 /// flushing any PendingLoad items. This must be done before emitting
616 /// a store or any other node that may need to be ordered after any
617 /// prior load instructions.
Chris Lattnera651cf62005-01-17 19:43:36 +0000618 ///
Dan Gohman475871a2008-07-27 21:46:04 +0000619 SDValue getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000620 if (PendingLoads.empty())
621 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000622
Chris Lattnerd3948112005-01-17 22:19:26 +0000623 if (PendingLoads.size() == 1) {
Dan Gohman475871a2008-07-27 21:46:04 +0000624 SDValue Root = PendingLoads[0];
Chris Lattnerd3948112005-01-17 22:19:26 +0000625 DAG.setRoot(Root);
626 PendingLoads.clear();
627 return Root;
628 }
629
630 // Otherwise, we have to make a token factor node.
Dan Gohman475871a2008-07-27 21:46:04 +0000631 SDValue Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000632 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000633 PendingLoads.clear();
634 DAG.setRoot(Root);
635 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000636 }
637
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000638 /// getControlRoot - Similar to getRoot, but instead of flushing all the
639 /// PendingLoad items, flush all the PendingExports items. It is necessary
640 /// to do this before emitting a terminator instruction.
641 ///
Dan Gohman475871a2008-07-27 21:46:04 +0000642 SDValue getControlRoot() {
643 SDValue Root = DAG.getRoot();
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000644
645 if (PendingExports.empty())
646 return Root;
647
648 // Turn all of the CopyToReg chains into one factored node.
649 if (Root.getOpcode() != ISD::EntryToken) {
650 unsigned i = 0, e = PendingExports.size();
651 for (; i != e; ++i) {
652 assert(PendingExports[i].Val->getNumOperands() > 1);
653 if (PendingExports[i].Val->getOperand(0) == Root)
654 break; // Don't add the root if we already indirectly depend on it.
655 }
656
657 if (i == e)
658 PendingExports.push_back(Root);
659 }
660
661 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
662 &PendingExports[0],
663 PendingExports.size());
664 PendingExports.clear();
665 DAG.setRoot(Root);
666 return Root;
667 }
668
669 void CopyValueToVirtualRegister(Value *V, unsigned Reg);
Chris Lattner571e4342006-10-27 21:36:01 +0000670
Chris Lattner1c08c712005-01-07 07:47:53 +0000671 void visit(Instruction &I) { visit(I.getOpcode(), I); }
672
673 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000674 // Note: this doesn't use InstVisitor, because it has to work with
675 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000676 switch (Opcode) {
677 default: assert(0 && "Unknown instruction type encountered!");
678 abort();
679 // Build the switch statement using the Instruction.def file.
680#define HANDLE_INST(NUM, OPCODE, CLASS) \
681 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
682#include "llvm/Instruction.def"
683 }
684 }
685
686 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
687
Dan Gohman475871a2008-07-27 21:46:04 +0000688 SDValue getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000689
Dan Gohman475871a2008-07-27 21:46:04 +0000690 void setValue(const Value *V, SDValue NewN) {
691 SDValue &N = NodeMap[V];
Chris Lattner1c08c712005-01-07 07:47:53 +0000692 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000693 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000694 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000695
Evan Cheng5c807602008-02-26 02:33:44 +0000696 void GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000697 std::set<unsigned> &OutputRegs,
698 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000699
Chris Lattner571e4342006-10-27 21:36:01 +0000700 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
701 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
702 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000703 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000704 void ExportFromCurrentBlock(Value *V);
Dan Gohman475871a2008-07-27 21:46:04 +0000705 void LowerCallTo(CallSite CS, SDValue Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000706 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000707
Chris Lattner1c08c712005-01-07 07:47:53 +0000708 // Terminator instructions.
709 void visitRet(ReturnInst &I);
710 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000711 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000712 void visitUnreachable(UnreachableInst &I) { /* noop */ }
713
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000714 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000715 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000716 CaseRecVector& WorkList,
717 Value* SV,
718 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000719 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000720 CaseRecVector& WorkList,
721 Value* SV,
722 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000723 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000724 CaseRecVector& WorkList,
725 Value* SV,
726 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000727 bool handleBitTestsSwitchCase(CaseRec& CR,
728 CaseRecVector& WorkList,
729 Value* SV,
730 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000731 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000732 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
733 void visitBitTestCase(MachineBasicBlock* NextMBB,
734 unsigned Reg,
735 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000736 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000737 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
738 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000739
Chris Lattner1c08c712005-01-07 07:47:53 +0000740 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000741 void visitInvoke(InvokeInst &I);
742 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000743
Dan Gohman7f321562007-06-25 16:23:39 +0000744 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000745 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000746 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000747 if (I.getType()->isFPOrFPVector())
748 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000749 else
Dan Gohman7f321562007-06-25 16:23:39 +0000750 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000751 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000752 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000753 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000754 if (I.getType()->isFPOrFPVector())
755 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000756 else
Dan Gohman7f321562007-06-25 16:23:39 +0000757 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000758 }
Dan Gohman7f321562007-06-25 16:23:39 +0000759 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
760 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
761 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
762 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
763 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
764 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
765 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
766 void visitOr (User &I) { visitBinary(I, ISD::OR); }
767 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000768 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000769 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
770 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000771 void visitICmp(User &I);
772 void visitFCmp(User &I);
Nate Begemanb43e9c12008-05-12 19:40:03 +0000773 void visitVICmp(User &I);
774 void visitVFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000775 // Visit the conversion instructions
776 void visitTrunc(User &I);
777 void visitZExt(User &I);
778 void visitSExt(User &I);
779 void visitFPTrunc(User &I);
780 void visitFPExt(User &I);
781 void visitFPToUI(User &I);
782 void visitFPToSI(User &I);
783 void visitUIToFP(User &I);
784 void visitSIToFP(User &I);
785 void visitPtrToInt(User &I);
786 void visitIntToPtr(User &I);
787 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000788
Chris Lattner2bbd8102006-03-29 00:11:43 +0000789 void visitExtractElement(User &I);
790 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000791 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000792
Dan Gohman1d685a42008-06-07 02:02:36 +0000793 void visitExtractValue(ExtractValueInst &I);
794 void visitInsertValue(InsertValueInst &I);
Dan Gohman041e2eb2008-05-15 19:50:34 +0000795
Chris Lattner1c08c712005-01-07 07:47:53 +0000796 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000797 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000798
799 void visitMalloc(MallocInst &I);
800 void visitFree(FreeInst &I);
801 void visitAlloca(AllocaInst &I);
802 void visitLoad(LoadInst &I);
803 void visitStore(StoreInst &I);
804 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
805 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000806 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000807 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000808 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000809
Chris Lattner1c08c712005-01-07 07:47:53 +0000810 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000811 void visitVAArg(VAArgInst &I);
812 void visitVAEnd(CallInst &I);
813 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000814
Chris Lattner1c08c712005-01-07 07:47:53 +0000815 void visitUserOp1(Instruction &I) {
816 assert(0 && "UserOp1 should not exist at instruction selection time!");
817 abort();
818 }
819 void visitUserOp2(Instruction &I) {
820 assert(0 && "UserOp2 should not exist at instruction selection time!");
821 abort();
822 }
Mon P Wang63307c32008-05-05 19:05:59 +0000823
824private:
825 inline const char *implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op);
826
Chris Lattner1c08c712005-01-07 07:47:53 +0000827};
828} // end namespace llvm
829
Dan Gohman6183f782007-07-05 20:12:34 +0000830
Duncan Sandsb988bac2008-02-11 20:58:28 +0000831/// getCopyFromParts - Create a value that contains the specified legal parts
832/// combined into the value they represent. If the parts combine to a type
833/// larger then ValueVT then AssertOp can be used to specify whether the extra
834/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
Chris Lattner4468c1f2008-03-09 09:38:46 +0000835/// (ISD::AssertSext).
Dan Gohman475871a2008-07-27 21:46:04 +0000836static SDValue getCopyFromParts(SelectionDAG &DAG,
837 const SDValue *Parts,
Dan Gohman6183f782007-07-05 20:12:34 +0000838 unsigned NumParts,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000839 MVT PartVT,
840 MVT ValueVT,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000841 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000842 assert(NumParts > 0 && "No parts to assemble!");
843 TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman475871a2008-07-27 21:46:04 +0000844 SDValue Val = Parts[0];
Dan Gohman6183f782007-07-05 20:12:34 +0000845
Duncan Sands014e04a2008-02-12 20:46:31 +0000846 if (NumParts > 1) {
847 // Assemble the value from multiple parts.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000848 if (!ValueVT.isVector()) {
849 unsigned PartBits = PartVT.getSizeInBits();
850 unsigned ValueBits = ValueVT.getSizeInBits();
Dan Gohman6183f782007-07-05 20:12:34 +0000851
Duncan Sands014e04a2008-02-12 20:46:31 +0000852 // Assemble the power of 2 part.
853 unsigned RoundParts = NumParts & (NumParts - 1) ?
854 1 << Log2_32(NumParts) : NumParts;
855 unsigned RoundBits = PartBits * RoundParts;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000856 MVT RoundVT = RoundBits == ValueBits ?
857 ValueVT : MVT::getIntegerVT(RoundBits);
Dan Gohman475871a2008-07-27 21:46:04 +0000858 SDValue Lo, Hi;
Duncan Sands014e04a2008-02-12 20:46:31 +0000859
860 if (RoundParts > 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000861 MVT HalfVT = MVT::getIntegerVT(RoundBits/2);
Duncan Sands014e04a2008-02-12 20:46:31 +0000862 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
863 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
864 PartVT, HalfVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000865 } else {
Duncan Sands014e04a2008-02-12 20:46:31 +0000866 Lo = Parts[0];
867 Hi = Parts[1];
Dan Gohman6183f782007-07-05 20:12:34 +0000868 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000869 if (TLI.isBigEndian())
870 std::swap(Lo, Hi);
871 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
872
873 if (RoundParts < NumParts) {
874 // Assemble the trailing non-power-of-2 part.
875 unsigned OddParts = NumParts - RoundParts;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 MVT OddVT = MVT::getIntegerVT(OddParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +0000877 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
878
879 // Combine the round and odd parts.
880 Lo = Val;
881 if (TLI.isBigEndian())
882 std::swap(Lo, Hi);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000883 MVT TotalVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +0000884 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
885 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000886 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands014e04a2008-02-12 20:46:31 +0000887 TLI.getShiftAmountTy()));
888 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
889 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
890 }
891 } else {
892 // Handle a multi-element vector.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000893 MVT IntermediateVT, RegisterVT;
Duncan Sands014e04a2008-02-12 20:46:31 +0000894 unsigned NumIntermediates;
895 unsigned NumRegs =
896 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
897 RegisterVT);
Duncan Sands014e04a2008-02-12 20:46:31 +0000898 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
Evan Cheng35213342008-05-14 20:29:30 +0000899 NumParts = NumRegs; // Silence a compiler warning.
Duncan Sands014e04a2008-02-12 20:46:31 +0000900 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
901 assert(RegisterVT == Parts[0].getValueType() &&
902 "Part type doesn't match part!");
903
904 // Assemble the parts into intermediate operands.
Dan Gohman475871a2008-07-27 21:46:04 +0000905 SmallVector<SDValue, 8> Ops(NumIntermediates);
Duncan Sands014e04a2008-02-12 20:46:31 +0000906 if (NumIntermediates == NumParts) {
907 // If the register was not expanded, truncate or copy the value,
908 // as appropriate.
909 for (unsigned i = 0; i != NumParts; ++i)
910 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
911 PartVT, IntermediateVT);
912 } else if (NumParts > 0) {
913 // If the intermediate type was expanded, build the intermediate operands
914 // from the parts.
915 assert(NumParts % NumIntermediates == 0 &&
916 "Must expand into a divisible number of parts!");
917 unsigned Factor = NumParts / NumIntermediates;
918 for (unsigned i = 0; i != NumIntermediates; ++i)
919 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
920 PartVT, IntermediateVT);
921 }
922
923 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
924 // operands.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000925 Val = DAG.getNode(IntermediateVT.isVector() ?
Duncan Sands014e04a2008-02-12 20:46:31 +0000926 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
927 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000928 }
Dan Gohman6183f782007-07-05 20:12:34 +0000929 }
930
Duncan Sands014e04a2008-02-12 20:46:31 +0000931 // There is now one part, held in Val. Correct it to match ValueVT.
932 PartVT = Val.getValueType();
Dan Gohman6183f782007-07-05 20:12:34 +0000933
Duncan Sands014e04a2008-02-12 20:46:31 +0000934 if (PartVT == ValueVT)
935 return Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000936
Duncan Sands83ec4b62008-06-06 12:08:01 +0000937 if (PartVT.isVector()) {
938 assert(ValueVT.isVector() && "Unknown vector conversion!");
Duncan Sands014e04a2008-02-12 20:46:31 +0000939 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000940 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000941
Duncan Sands83ec4b62008-06-06 12:08:01 +0000942 if (ValueVT.isVector()) {
943 assert(ValueVT.getVectorElementType() == PartVT &&
944 ValueVT.getVectorNumElements() == 1 &&
Duncan Sands014e04a2008-02-12 20:46:31 +0000945 "Only trivial scalar-to-vector conversions should get here!");
946 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
947 }
948
Duncan Sands83ec4b62008-06-06 12:08:01 +0000949 if (PartVT.isInteger() &&
950 ValueVT.isInteger()) {
Duncan Sands8e4eb092008-06-08 20:54:56 +0000951 if (ValueVT.bitsLT(PartVT)) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000952 // For a truncate, see if we have any information to
953 // indicate whether the truncated bits will always be
954 // zero or sign-extension.
955 if (AssertOp != ISD::DELETED_NODE)
956 Val = DAG.getNode(AssertOp, PartVT, Val,
957 DAG.getValueType(ValueVT));
958 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
959 } else {
960 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
961 }
962 }
963
Duncan Sands83ec4b62008-06-06 12:08:01 +0000964 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Duncan Sands8e4eb092008-06-08 20:54:56 +0000965 if (ValueVT.bitsLT(Val.getValueType()))
Chris Lattner4468c1f2008-03-09 09:38:46 +0000966 // FP_ROUND's are always exact here.
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000967 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000968 DAG.getIntPtrConstant(1));
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000969 return DAG.getNode(ISD::FP_EXTEND, ValueVT, Val);
970 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000971
Duncan Sands83ec4b62008-06-06 12:08:01 +0000972 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Duncan Sands014e04a2008-02-12 20:46:31 +0000973 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
974
975 assert(0 && "Unknown mismatch!");
Dan Gohman475871a2008-07-27 21:46:04 +0000976 return SDValue();
Dan Gohman6183f782007-07-05 20:12:34 +0000977}
978
Duncan Sandsb988bac2008-02-11 20:58:28 +0000979/// getCopyToParts - Create a series of nodes that contain the specified value
980/// split into legal parts. If the parts contain more bits than Val, then, for
981/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohman6183f782007-07-05 20:12:34 +0000982static void getCopyToParts(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +0000983 SDValue Val,
984 SDValue *Parts,
Dan Gohman6183f782007-07-05 20:12:34 +0000985 unsigned NumParts,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000986 MVT PartVT,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000987 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000988 TargetLowering &TLI = DAG.getTargetLoweringInfo();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000989 MVT PtrVT = TLI.getPointerTy();
990 MVT ValueVT = Val.getValueType();
991 unsigned PartBits = PartVT.getSizeInBits();
Duncan Sands014e04a2008-02-12 20:46:31 +0000992 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohman6183f782007-07-05 20:12:34 +0000993
Duncan Sands014e04a2008-02-12 20:46:31 +0000994 if (!NumParts)
995 return;
996
Duncan Sands83ec4b62008-06-06 12:08:01 +0000997 if (!ValueVT.isVector()) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000998 if (PartVT == ValueVT) {
999 assert(NumParts == 1 && "No-op copy with multiple parts!");
1000 Parts[0] = Val;
Dan Gohman6183f782007-07-05 20:12:34 +00001001 return;
1002 }
1003
Duncan Sands83ec4b62008-06-06 12:08:01 +00001004 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001005 // If the parts cover more bits than the value has, promote the value.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001006 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001007 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohman6183f782007-07-05 20:12:34 +00001008 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001009 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
1010 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +00001011 Val = DAG.getNode(ExtendKind, ValueVT, Val);
1012 } else {
1013 assert(0 && "Unknown mismatch!");
1014 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001015 } else if (PartBits == ValueVT.getSizeInBits()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001016 // Different types of the same size.
1017 assert(NumParts == 1 && PartVT != ValueVT);
1018 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001019 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001020 // If the parts cover less bits than value has, truncate the value.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001021 if (PartVT.isInteger() && ValueVT.isInteger()) {
1022 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +00001023 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +00001024 } else {
1025 assert(0 && "Unknown mismatch!");
1026 }
1027 }
Duncan Sands014e04a2008-02-12 20:46:31 +00001028
1029 // The value may have changed - recompute ValueVT.
1030 ValueVT = Val.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001031 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
Duncan Sands014e04a2008-02-12 20:46:31 +00001032 "Failed to tile the value with PartVT!");
1033
1034 if (NumParts == 1) {
1035 assert(PartVT == ValueVT && "Type conversion failed!");
1036 Parts[0] = Val;
1037 return;
1038 }
1039
1040 // Expand the value into multiple parts.
1041 if (NumParts & (NumParts - 1)) {
1042 // The number of parts is not a power of 2. Split off and copy the tail.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001043 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Duncan Sands014e04a2008-02-12 20:46:31 +00001044 "Do not know what to expand to!");
1045 unsigned RoundParts = 1 << Log2_32(NumParts);
1046 unsigned RoundBits = RoundParts * PartBits;
1047 unsigned OddParts = NumParts - RoundParts;
Dan Gohman475871a2008-07-27 21:46:04 +00001048 SDValue OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
Duncan Sands014e04a2008-02-12 20:46:31 +00001049 DAG.getConstant(RoundBits,
1050 TLI.getShiftAmountTy()));
1051 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
1052 if (TLI.isBigEndian())
1053 // The odd parts were reversed by getCopyToParts - unreverse them.
1054 std::reverse(Parts + RoundParts, Parts + NumParts);
1055 NumParts = RoundParts;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001056 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +00001057 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
1058 }
1059
1060 // The number of parts is a power of 2. Repeatedly bisect the value using
1061 // EXTRACT_ELEMENT.
Duncan Sands25eb0432008-03-12 20:30:08 +00001062 Parts[0] = DAG.getNode(ISD::BIT_CONVERT,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001063 MVT::getIntegerVT(ValueVT.getSizeInBits()),
Duncan Sands25eb0432008-03-12 20:30:08 +00001064 Val);
Duncan Sands014e04a2008-02-12 20:46:31 +00001065 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
1066 for (unsigned i = 0; i < NumParts; i += StepSize) {
1067 unsigned ThisBits = StepSize * PartBits / 2;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001068 MVT ThisVT = MVT::getIntegerVT (ThisBits);
Dan Gohman475871a2008-07-27 21:46:04 +00001069 SDValue &Part0 = Parts[i];
1070 SDValue &Part1 = Parts[i+StepSize/2];
Duncan Sands014e04a2008-02-12 20:46:31 +00001071
Duncan Sands25eb0432008-03-12 20:30:08 +00001072 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
1073 DAG.getConstant(1, PtrVT));
1074 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
1075 DAG.getConstant(0, PtrVT));
1076
1077 if (ThisBits == PartBits && ThisVT != PartVT) {
1078 Part0 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part0);
1079 Part1 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part1);
1080 }
Duncan Sands014e04a2008-02-12 20:46:31 +00001081 }
1082 }
1083
1084 if (TLI.isBigEndian())
1085 std::reverse(Parts, Parts + NumParts);
1086
1087 return;
1088 }
1089
1090 // Vector ValueVT.
1091 if (NumParts == 1) {
1092 if (PartVT != ValueVT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001093 if (PartVT.isVector()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001094 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
1095 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001096 assert(ValueVT.getVectorElementType() == PartVT &&
1097 ValueVT.getVectorNumElements() == 1 &&
Duncan Sands014e04a2008-02-12 20:46:31 +00001098 "Only trivial vector-to-scalar conversions should get here!");
1099 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
1100 DAG.getConstant(0, PtrVT));
1101 }
1102 }
1103
Dan Gohman6183f782007-07-05 20:12:34 +00001104 Parts[0] = Val;
1105 return;
1106 }
1107
1108 // Handle a multi-element vector.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001109 MVT IntermediateVT, RegisterVT;
Dan Gohman6183f782007-07-05 20:12:34 +00001110 unsigned NumIntermediates;
1111 unsigned NumRegs =
1112 DAG.getTargetLoweringInfo()
1113 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
1114 RegisterVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001115 unsigned NumElements = ValueVT.getVectorNumElements();
Dan Gohman6183f782007-07-05 20:12:34 +00001116
1117 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
Evan Cheng35213342008-05-14 20:29:30 +00001118 NumParts = NumRegs; // Silence a compiler warning.
Dan Gohman6183f782007-07-05 20:12:34 +00001119 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
1120
1121 // Split the vector into intermediate operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001122 SmallVector<SDValue, 8> Ops(NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +00001123 for (unsigned i = 0; i != NumIntermediates; ++i)
Duncan Sands83ec4b62008-06-06 12:08:01 +00001124 if (IntermediateVT.isVector())
Dan Gohman6183f782007-07-05 20:12:34 +00001125 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
1126 IntermediateVT, Val,
1127 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +00001128 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +00001129 else
1130 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
1131 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +00001132 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +00001133
1134 // Split the intermediate operands into legal parts.
1135 if (NumParts == NumIntermediates) {
1136 // If the register was not expanded, promote or copy the value,
1137 // as appropriate.
1138 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +00001139 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +00001140 } else if (NumParts > 0) {
1141 // If the intermediate type was expanded, split each the value into
1142 // legal parts.
1143 assert(NumParts % NumIntermediates == 0 &&
1144 "Must expand into a divisible number of parts!");
1145 unsigned Factor = NumParts / NumIntermediates;
1146 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +00001147 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +00001148 }
1149}
1150
1151
Dan Gohman475871a2008-07-27 21:46:04 +00001152SDValue SelectionDAGLowering::getValue(const Value *V) {
1153 SDValue &N = NodeMap[V];
Chris Lattner199862b2006-03-16 19:57:50 +00001154 if (N.Val) return N;
1155
Chris Lattner199862b2006-03-16 19:57:50 +00001156 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001157 MVT VT = TLI.getValueType(V->getType(), true);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001158
1159 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
1160 return N = DAG.getConstant(CI->getValue(), VT);
1161
1162 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
Chris Lattner199862b2006-03-16 19:57:50 +00001163 return N = DAG.getGlobalAddress(GV, VT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001164
1165 if (isa<ConstantPointerNull>(C))
Chris Lattner199862b2006-03-16 19:57:50 +00001166 return N = DAG.getConstant(0, TLI.getPointerTy());
Chris Lattnerb606dba2008-04-28 06:44:42 +00001167
1168 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1169 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
1170
Dan Gohman1d685a42008-06-07 02:02:36 +00001171 if (isa<UndefValue>(C) && !isa<VectorType>(V->getType()) &&
1172 !V->getType()->isAggregateType())
Chris Lattner6833b062008-04-28 07:16:35 +00001173 return N = DAG.getNode(ISD::UNDEF, VT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001174
1175 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1176 visit(CE->getOpcode(), *CE);
Dan Gohman475871a2008-07-27 21:46:04 +00001177 SDValue N1 = NodeMap[V];
Chris Lattnerb606dba2008-04-28 06:44:42 +00001178 assert(N1.Val && "visit didn't populate the ValueMap!");
1179 return N1;
1180 }
1181
Dan Gohman1d685a42008-06-07 02:02:36 +00001182 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001183 SmallVector<SDValue, 4> Constants;
Dan Gohman1d685a42008-06-07 02:02:36 +00001184 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1185 OI != OE; ++OI) {
1186 SDNode *Val = getValue(*OI).Val;
Duncan Sands4bdcb612008-07-02 17:40:58 +00001187 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
Dan Gohman475871a2008-07-27 21:46:04 +00001188 Constants.push_back(SDValue(Val, i));
Dan Gohman1d685a42008-06-07 02:02:36 +00001189 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001190 return DAG.getMergeValues(&Constants[0], Constants.size());
Dan Gohman1d685a42008-06-07 02:02:36 +00001191 }
1192
Dan Gohman1f565bc2008-08-04 23:30:41 +00001193 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
Dan Gohman1d685a42008-06-07 02:02:36 +00001194 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
Dan Gohman1f565bc2008-08-04 23:30:41 +00001195 "Unknown struct or array constant!");
Dan Gohman1d685a42008-06-07 02:02:36 +00001196
Dan Gohman1f565bc2008-08-04 23:30:41 +00001197 SmallVector<MVT, 4> ValueVTs;
1198 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1199 unsigned NumElts = ValueVTs.size();
Dan Gohman8a6ccb52008-06-09 15:21:47 +00001200 if (NumElts == 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001201 return SDValue(); // empty struct
1202 SmallVector<SDValue, 4> Constants(NumElts);
Dan Gohman1f565bc2008-08-04 23:30:41 +00001203 for (unsigned i = 0; i != NumElts; ++i) {
1204 MVT EltVT = ValueVTs[i];
Dan Gohman1d685a42008-06-07 02:02:36 +00001205 if (isa<UndefValue>(C))
1206 Constants[i] = DAG.getNode(ISD::UNDEF, EltVT);
1207 else if (EltVT.isFloatingPoint())
1208 Constants[i] = DAG.getConstantFP(0, EltVT);
1209 else
1210 Constants[i] = DAG.getConstant(0, EltVT);
1211 }
Dan Gohman1f565bc2008-08-04 23:30:41 +00001212 return DAG.getMergeValues(&Constants[0], NumElts);
Dan Gohman1d685a42008-06-07 02:02:36 +00001213 }
1214
Chris Lattner6833b062008-04-28 07:16:35 +00001215 const VectorType *VecTy = cast<VectorType>(V->getType());
Chris Lattnerb606dba2008-04-28 06:44:42 +00001216 unsigned NumElements = VecTy->getNumElements();
Chris Lattnerb606dba2008-04-28 06:44:42 +00001217
Chris Lattner6833b062008-04-28 07:16:35 +00001218 // Now that we know the number and type of the elements, get that number of
1219 // elements into the Ops array based on what kind of constant it is.
Dan Gohman475871a2008-07-27 21:46:04 +00001220 SmallVector<SDValue, 16> Ops;
Chris Lattnerb606dba2008-04-28 06:44:42 +00001221 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
1222 for (unsigned i = 0; i != NumElements; ++i)
1223 Ops.push_back(getValue(CP->getOperand(i)));
1224 } else {
Chris Lattner6833b062008-04-28 07:16:35 +00001225 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1226 "Unknown vector constant!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00001227 MVT EltVT = TLI.getValueType(VecTy->getElementType());
Chris Lattner6833b062008-04-28 07:16:35 +00001228
Dan Gohman475871a2008-07-27 21:46:04 +00001229 SDValue Op;
Chris Lattner6833b062008-04-28 07:16:35 +00001230 if (isa<UndefValue>(C))
1231 Op = DAG.getNode(ISD::UNDEF, EltVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001232 else if (EltVT.isFloatingPoint())
Chris Lattner6833b062008-04-28 07:16:35 +00001233 Op = DAG.getConstantFP(0, EltVT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001234 else
Chris Lattner6833b062008-04-28 07:16:35 +00001235 Op = DAG.getConstant(0, EltVT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001236 Ops.assign(NumElements, Op);
1237 }
1238
1239 // Create a BUILD_VECTOR node.
1240 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +00001241 }
1242
Chris Lattnerb606dba2008-04-28 06:44:42 +00001243 // If this is a static alloca, generate it as the frameindex instead of
1244 // computation.
Chris Lattner199862b2006-03-16 19:57:50 +00001245 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1246 std::map<const AllocaInst*, int>::iterator SI =
Chris Lattnerb606dba2008-04-28 06:44:42 +00001247 FuncInfo.StaticAllocaMap.find(AI);
Chris Lattner199862b2006-03-16 19:57:50 +00001248 if (SI != FuncInfo.StaticAllocaMap.end())
1249 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1250 }
1251
Chris Lattner251db182007-02-25 18:40:32 +00001252 unsigned InReg = FuncInfo.ValueMap[V];
1253 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +00001254
Chris Lattner6833b062008-04-28 07:16:35 +00001255 RegsForValue RFV(TLI, InReg, V->getType());
Dan Gohman475871a2008-07-27 21:46:04 +00001256 SDValue Chain = DAG.getEntryNode();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001257 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +00001258}
1259
1260
Chris Lattner1c08c712005-01-07 07:47:53 +00001261void SelectionDAGLowering::visitRet(ReturnInst &I) {
1262 if (I.getNumOperands() == 0) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001263 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getControlRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001264 return;
1265 }
Chris Lattnerb606dba2008-04-28 06:44:42 +00001266
Dan Gohman475871a2008-07-27 21:46:04 +00001267 SmallVector<SDValue, 8> NewValues;
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001268 NewValues.push_back(getControlRoot());
1269 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001270 SDValue RetOp = getValue(I.getOperand(i));
Duncan Sandsb988bac2008-02-11 20:58:28 +00001271
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001272 SmallVector<MVT, 4> ValueVTs;
1273 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
1274 for (unsigned j = 0, f = ValueVTs.size(); j != f; ++j) {
1275 MVT VT = ValueVTs[j];
Duncan Sandsb988bac2008-02-11 20:58:28 +00001276
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001277 // FIXME: C calling convention requires the return type to be promoted to
1278 // at least 32-bit. But this is not necessary for non-C calling conventions.
1279 if (VT.isInteger()) {
1280 MVT MinVT = TLI.getRegisterType(MVT::i32);
1281 if (VT.bitsLT(MinVT))
1282 VT = MinVT;
1283 }
Duncan Sandsb988bac2008-02-11 20:58:28 +00001284
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001285 unsigned NumParts = TLI.getNumRegisters(VT);
1286 MVT PartVT = TLI.getRegisterType(VT);
Dan Gohman475871a2008-07-27 21:46:04 +00001287 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001288 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1289
1290 const Function *F = I.getParent()->getParent();
1291 if (F->paramHasAttr(0, ParamAttr::SExt))
1292 ExtendKind = ISD::SIGN_EXTEND;
1293 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1294 ExtendKind = ISD::ZERO_EXTEND;
Duncan Sandsb988bac2008-02-11 20:58:28 +00001295
Dan Gohman475871a2008-07-27 21:46:04 +00001296 getCopyToParts(DAG, SDValue(RetOp.Val, RetOp.ResNo + j),
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001297 &Parts[0], NumParts, PartVT, ExtendKind);
Duncan Sandsb988bac2008-02-11 20:58:28 +00001298
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001299 for (unsigned i = 0; i < NumParts; ++i) {
1300 NewValues.push_back(Parts[i]);
1301 NewValues.push_back(DAG.getArgFlags(ISD::ArgFlagsTy()));
1302 }
Nate Begemanee625572006-01-27 21:09:22 +00001303 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001304 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001305 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1306 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001307}
1308
Chris Lattner571e4342006-10-27 21:36:01 +00001309/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1310/// the current basic block, add it to ValueMap now so that we'll get a
1311/// CopyTo/FromReg.
1312void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1313 // No need to export constants.
1314 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1315
1316 // Already exported?
1317 if (FuncInfo.isExportedInst(V)) return;
1318
1319 unsigned Reg = FuncInfo.InitializeRegForValue(V);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001320 CopyValueToVirtualRegister(V, Reg);
Chris Lattner571e4342006-10-27 21:36:01 +00001321}
1322
Chris Lattner8c494ab2006-10-27 23:50:33 +00001323bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1324 const BasicBlock *FromBB) {
1325 // The operands of the setcc have to be in this block. We don't know
1326 // how to export them from some other block.
1327 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1328 // Can export from current BB.
1329 if (VI->getParent() == FromBB)
1330 return true;
1331
1332 // Is already exported, noop.
1333 return FuncInfo.isExportedInst(V);
1334 }
1335
1336 // If this is an argument, we can export it if the BB is the entry block or
1337 // if it is already exported.
1338 if (isa<Argument>(V)) {
1339 if (FromBB == &FromBB->getParent()->getEntryBlock())
1340 return true;
1341
1342 // Otherwise, can only export this if it is already exported.
1343 return FuncInfo.isExportedInst(V);
1344 }
1345
1346 // Otherwise, constants can always be exported.
1347 return true;
1348}
1349
Chris Lattner6a586c82006-10-29 21:01:20 +00001350static bool InBlock(const Value *V, const BasicBlock *BB) {
1351 if (const Instruction *I = dyn_cast<Instruction>(V))
1352 return I->getParent() == BB;
1353 return true;
1354}
1355
Chris Lattner571e4342006-10-27 21:36:01 +00001356/// FindMergedConditions - If Cond is an expression like
1357void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1358 MachineBasicBlock *TBB,
1359 MachineBasicBlock *FBB,
1360 MachineBasicBlock *CurBB,
1361 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001362 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001363 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001364
Reid Spencere4d87aa2006-12-23 06:05:41 +00001365 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1366 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001367 BOp->getParent() != CurBB->getBasicBlock() ||
1368 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1369 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001370 const BasicBlock *BB = CurBB->getBasicBlock();
1371
Reid Spencere4d87aa2006-12-23 06:05:41 +00001372 // If the leaf of the tree is a comparison, merge the condition into
1373 // the caseblock.
1374 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1375 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001376 // how to export them from some other block. If this is the first block
1377 // of the sequence, no exporting is needed.
1378 (CurBB == CurMBB ||
1379 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1380 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001381 BOp = cast<Instruction>(Cond);
1382 ISD::CondCode Condition;
1383 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1384 switch (IC->getPredicate()) {
1385 default: assert(0 && "Unknown icmp predicate opcode!");
1386 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1387 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1388 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1389 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1390 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1391 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1392 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1393 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1394 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1395 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1396 }
1397 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1398 ISD::CondCode FPC, FOC;
1399 switch (FC->getPredicate()) {
1400 default: assert(0 && "Unknown fcmp predicate opcode!");
1401 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1402 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1403 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1404 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1405 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1406 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1407 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
Chris Lattner6bf30ab2008-05-01 07:26:11 +00001408 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
1409 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
Reid Spencere4d87aa2006-12-23 06:05:41 +00001410 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1411 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1412 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1413 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1414 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1415 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1416 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1417 }
1418 if (FiniteOnlyFPMath())
1419 Condition = FOC;
1420 else
1421 Condition = FPC;
1422 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001423 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001424 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001425 }
1426
Chris Lattner571e4342006-10-27 21:36:01 +00001427 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001428 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001429 SwitchCases.push_back(CB);
1430 return;
1431 }
1432
1433 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001434 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001435 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001436 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001437 return;
1438 }
1439
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001440
1441 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001442 MachineFunction::iterator BBI = CurBB;
Dan Gohman0e5f1302008-07-07 23:02:41 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1445 CurBB->getParent()->insert(++BBI, TmpBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001446
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001447 if (Opc == Instruction::Or) {
1448 // Codegen X | Y as:
1449 // jmp_if_X TBB
1450 // jmp TmpBB
1451 // TmpBB:
1452 // jmp_if_Y TBB
1453 // jmp FBB
1454 //
Chris Lattner571e4342006-10-27 21:36:01 +00001455
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001456 // Emit the LHS condition.
1457 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1458
1459 // Emit the RHS condition into TmpBB.
1460 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1461 } else {
1462 assert(Opc == Instruction::And && "Unknown merge op!");
1463 // Codegen X & Y as:
1464 // jmp_if_X TmpBB
1465 // jmp FBB
1466 // TmpBB:
1467 // jmp_if_Y TBB
1468 // jmp FBB
1469 //
1470 // This requires creation of TmpBB after CurBB.
1471
1472 // Emit the LHS condition.
1473 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1474
1475 // Emit the RHS condition into TmpBB.
1476 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1477 }
Chris Lattner571e4342006-10-27 21:36:01 +00001478}
1479
Chris Lattnerdf19f272006-10-31 22:37:42 +00001480/// If the set of cases should be emitted as a series of branches, return true.
1481/// If we should emit this as a bunch of and/or'd together conditions, return
1482/// false.
1483static bool
1484ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1485 if (Cases.size() != 2) return true;
1486
Chris Lattner0ccb5002006-10-31 23:06:00 +00001487 // If this is two comparisons of the same values or'd or and'd together, they
1488 // will get folded into a single comparison, so don't emit two blocks.
1489 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1490 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1491 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1492 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1493 return false;
1494 }
1495
Chris Lattnerdf19f272006-10-31 22:37:42 +00001496 return true;
1497}
1498
Chris Lattner1c08c712005-01-07 07:47:53 +00001499void SelectionDAGLowering::visitBr(BranchInst &I) {
1500 // Update machine-CFG edges.
1501 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001502
1503 // Figure out which block is immediately after the current one.
1504 MachineBasicBlock *NextBlock = 0;
1505 MachineFunction::iterator BBI = CurMBB;
1506 if (++BBI != CurMBB->getParent()->end())
1507 NextBlock = BBI;
1508
1509 if (I.isUnconditional()) {
Owen Anderson2d389e82008-06-07 00:00:23 +00001510 // Update machine-CFG edges.
1511 CurMBB->addSuccessor(Succ0MBB);
1512
Chris Lattner1c08c712005-01-07 07:47:53 +00001513 // If this is not a fall-through branch, emit the branch.
1514 if (Succ0MBB != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001515 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001516 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner57ab6592006-10-24 17:57:59 +00001517 return;
1518 }
1519
1520 // If this condition is one of the special cases we handle, do special stuff
1521 // now.
1522 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001523 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001524
1525 // If this is a series of conditions that are or'd or and'd together, emit
1526 // this as a sequence of branches instead of setcc's with and/or operations.
1527 // For example, instead of something like:
1528 // cmp A, B
1529 // C = seteq
1530 // cmp D, E
1531 // F = setle
1532 // or C, F
1533 // jnz foo
1534 // Emit:
1535 // cmp A, B
1536 // je foo
1537 // cmp D, E
1538 // jle foo
1539 //
1540 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1541 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001542 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001543 BOp->getOpcode() == Instruction::Or)) {
1544 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001545 // If the compares in later blocks need to use values not currently
1546 // exported from this block, export them now. This block should always
1547 // be the first entry.
1548 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1549
Chris Lattnerdf19f272006-10-31 22:37:42 +00001550 // Allow some cases to be rejected.
1551 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001552 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1553 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1554 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1555 }
1556
1557 // Emit the branch for this block.
1558 visitSwitchCase(SwitchCases[0]);
1559 SwitchCases.erase(SwitchCases.begin());
1560 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001561 }
1562
Chris Lattner0ccb5002006-10-31 23:06:00 +00001563 // Okay, we decided not to do this, remove any inserted MBB's and clear
1564 // SwitchCases.
1565 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0e5f1302008-07-07 23:02:41 +00001566 CurMBB->getParent()->erase(SwitchCases[i].ThisBB);
Chris Lattner0ccb5002006-10-31 23:06:00 +00001567
Chris Lattnerdf19f272006-10-31 22:37:42 +00001568 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001569 }
1570 }
Chris Lattner24525952006-10-24 18:07:37 +00001571
1572 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001573 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001574 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001575 // Use visitSwitchCase to actually insert the fast branch sequence for this
1576 // cond branch.
1577 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001578}
1579
Nate Begemanf15485a2006-03-27 01:32:24 +00001580/// visitSwitchCase - Emits the necessary code to represent a single node in
1581/// the binary search tree resulting from lowering a switch instruction.
1582void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Dan Gohman475871a2008-07-27 21:46:04 +00001583 SDValue Cond;
1584 SDValue CondLHS = getValue(CB.CmpLHS);
Chris Lattner57ab6592006-10-24 17:57:59 +00001585
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001586 // Build the setcc now.
1587 if (CB.CmpMHS == NULL) {
1588 // Fold "(X == true)" to X and "(X == false)" to !X to
1589 // handle common cases produced by branch lowering.
1590 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1591 Cond = CondLHS;
1592 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00001593 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001594 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1595 } else
1596 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1597 } else {
1598 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001599
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001600 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1601 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1602
Dan Gohman475871a2008-07-27 21:46:04 +00001603 SDValue CmpOp = getValue(CB.CmpMHS);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001604 MVT VT = CmpOp.getValueType();
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001605
1606 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1607 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1608 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00001609 SDValue SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001610 Cond = DAG.getSetCC(MVT::i1, SUB,
1611 DAG.getConstant(High-Low, VT), ISD::SETULE);
1612 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001613 }
1614
Owen Anderson2d389e82008-06-07 00:00:23 +00001615 // Update successor info
1616 CurMBB->addSuccessor(CB.TrueBB);
1617 CurMBB->addSuccessor(CB.FalseBB);
1618
Nate Begemanf15485a2006-03-27 01:32:24 +00001619 // Set NextBlock to be the MBB immediately after the current one, if any.
1620 // This is used to avoid emitting unnecessary branches to the next block.
1621 MachineBasicBlock *NextBlock = 0;
1622 MachineFunction::iterator BBI = CurMBB;
1623 if (++BBI != CurMBB->getParent()->end())
1624 NextBlock = BBI;
1625
1626 // If the lhs block is the next block, invert the condition so that we can
1627 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001628 if (CB.TrueBB == NextBlock) {
1629 std::swap(CB.TrueBB, CB.FalseBB);
Dan Gohman475871a2008-07-27 21:46:04 +00001630 SDValue True = DAG.getConstant(1, Cond.getValueType());
Nate Begemanf15485a2006-03-27 01:32:24 +00001631 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1632 }
Dan Gohman475871a2008-07-27 21:46:04 +00001633 SDValue BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001634 DAG.getBasicBlock(CB.TrueBB));
1635 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001636 DAG.setRoot(BrCond);
1637 else
1638 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001639 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001640}
1641
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001642/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001643void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001644 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001645 assert(JT.Reg != -1U && "Should lower JT Header first!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00001646 MVT PTy = TLI.getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001647 SDValue Index = DAG.getCopyFromReg(getControlRoot(), JT.Reg, PTy);
1648 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Evan Cheng3d4ce112006-10-30 08:00:44 +00001649 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1650 Table, Index));
1651 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001652}
1653
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001654/// visitJumpTableHeader - This function emits necessary code to produce index
1655/// in the JumpTable from switch case.
1656void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1657 SelectionDAGISel::JumpTableHeader &JTH) {
1658 // Subtract the lowest switch case value from the value being switched on
1659 // and conditional branch to default mbb if the result is greater than the
1660 // difference between smallest and largest cases.
Dan Gohman475871a2008-07-27 21:46:04 +00001661 SDValue SwitchOp = getValue(JTH.SValue);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001662 MVT VT = SwitchOp.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001663 SDValue SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001664 DAG.getConstant(JTH.First, VT));
1665
1666 // The SDNode we just created, which holds the value being switched on
1667 // minus the the smallest case value, needs to be copied to a virtual
1668 // register so it can be used as an index into the jump table in a
1669 // subsequent basic block. This value may be smaller or larger than the
1670 // target's pointer type, and therefore require extension or truncating.
Duncan Sands8e4eb092008-06-08 20:54:56 +00001671 if (VT.bitsGT(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001672 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1673 else
1674 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1675
1676 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman475871a2008-07-27 21:46:04 +00001677 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), JumpTableReg, SwitchOp);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001678 JT.Reg = JumpTableReg;
1679
1680 // Emit the range check for the jump table, and branch to the default
1681 // block for the switch statement if the value being switched on exceeds
1682 // the largest case in the switch.
Dan Gohman475871a2008-07-27 21:46:04 +00001683 SDValue CMP = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001684 DAG.getConstant(JTH.Last-JTH.First,VT),
1685 ISD::SETUGT);
1686
1687 // Set NextBlock to be the MBB immediately after the current one, if any.
1688 // This is used to avoid emitting unnecessary branches to the next block.
1689 MachineBasicBlock *NextBlock = 0;
1690 MachineFunction::iterator BBI = CurMBB;
1691 if (++BBI != CurMBB->getParent()->end())
1692 NextBlock = BBI;
1693
Dan Gohman475871a2008-07-27 21:46:04 +00001694 SDValue BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001695 DAG.getBasicBlock(JT.Default));
1696
1697 if (JT.MBB == NextBlock)
1698 DAG.setRoot(BrCond);
1699 else
1700 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001701 DAG.getBasicBlock(JT.MBB)));
1702
1703 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001704}
1705
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001706/// visitBitTestHeader - This function emits necessary code to produce value
1707/// suitable for "bit tests"
1708void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1709 // Subtract the minimum value
Dan Gohman475871a2008-07-27 21:46:04 +00001710 SDValue SwitchOp = getValue(B.SValue);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001711 MVT VT = SwitchOp.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001712 SDValue SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001713 DAG.getConstant(B.First, VT));
1714
1715 // Check range
Dan Gohman475871a2008-07-27 21:46:04 +00001716 SDValue RangeCmp = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001717 DAG.getConstant(B.Range, VT),
1718 ISD::SETUGT);
1719
Dan Gohman475871a2008-07-27 21:46:04 +00001720 SDValue ShiftOp;
Duncan Sands8e4eb092008-06-08 20:54:56 +00001721 if (VT.bitsGT(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001722 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1723 else
1724 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1725
1726 // Make desired shift
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001728 DAG.getConstant(1, TLI.getPointerTy()),
1729 ShiftOp);
1730
1731 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman475871a2008-07-27 21:46:04 +00001732 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), SwitchReg, SwitchVal);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001733 B.Reg = SwitchReg;
1734
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001735 // Set NextBlock to be the MBB immediately after the current one, if any.
1736 // This is used to avoid emitting unnecessary branches to the next block.
1737 MachineBasicBlock *NextBlock = 0;
1738 MachineFunction::iterator BBI = CurMBB;
1739 if (++BBI != CurMBB->getParent()->end())
1740 NextBlock = BBI;
1741
1742 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
Owen Anderson2d389e82008-06-07 00:00:23 +00001743
1744 CurMBB->addSuccessor(B.Default);
1745 CurMBB->addSuccessor(MBB);
1746
Dan Gohman475871a2008-07-27 21:46:04 +00001747 SDValue BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
Owen Anderson2d389e82008-06-07 00:00:23 +00001748 DAG.getBasicBlock(B.Default));
1749
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001750 if (MBB == NextBlock)
1751 DAG.setRoot(BrRange);
1752 else
1753 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1754 DAG.getBasicBlock(MBB)));
1755
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001756 return;
1757}
1758
1759/// visitBitTestCase - this function produces one "bit test"
1760void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1761 unsigned Reg,
1762 SelectionDAGISel::BitTestCase &B) {
1763 // Emit bit tests and jumps
Dan Gohman475871a2008-07-27 21:46:04 +00001764 SDValue SwitchVal = DAG.getCopyFromReg(getControlRoot(), Reg,
Chris Lattneread0d882008-06-17 06:09:18 +00001765 TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001766
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SDValue AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(), SwitchVal,
Chris Lattneread0d882008-06-17 06:09:18 +00001768 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SDValue AndCmp = DAG.getSetCC(TLI.getSetCCResultType(AndOp), AndOp,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001770 DAG.getConstant(0, TLI.getPointerTy()),
1771 ISD::SETNE);
Owen Anderson2d389e82008-06-07 00:00:23 +00001772
1773 CurMBB->addSuccessor(B.TargetBB);
1774 CurMBB->addSuccessor(NextMBB);
1775
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001777 AndCmp, DAG.getBasicBlock(B.TargetBB));
1778
1779 // Set NextBlock to be the MBB immediately after the current one, if any.
1780 // This is used to avoid emitting unnecessary branches to the next block.
1781 MachineBasicBlock *NextBlock = 0;
1782 MachineFunction::iterator BBI = CurMBB;
1783 if (++BBI != CurMBB->getParent()->end())
1784 NextBlock = BBI;
1785
1786 if (NextMBB == NextBlock)
1787 DAG.setRoot(BrAnd);
1788 else
1789 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1790 DAG.getBasicBlock(NextMBB)));
1791
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001792 return;
1793}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001794
Jim Laskeyb180aa12007-02-21 22:53:45 +00001795void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1796 // Retrieve successors.
1797 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001798 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001799
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001800 if (isa<InlineAsm>(I.getCalledValue()))
1801 visitInlineAsm(&I);
1802 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001803 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001804
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001805 // If the value of the invoke is used outside of its defining block, make it
1806 // available as a virtual register.
1807 if (!I.use_empty()) {
1808 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1809 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001810 CopyValueToVirtualRegister(&I, VMI->second);
Jim Laskey183f47f2007-02-25 21:43:59 +00001811 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001812
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001813 // Update successor info
1814 CurMBB->addSuccessor(Return);
1815 CurMBB->addSuccessor(LandingPad);
Owen Anderson2d389e82008-06-07 00:00:23 +00001816
1817 // Drop into normal successor.
1818 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
1819 DAG.getBasicBlock(Return)));
Jim Laskeyb180aa12007-02-21 22:53:45 +00001820}
1821
1822void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1823}
1824
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001825/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001826/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001827bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001828 CaseRecVector& WorkList,
1829 Value* SV,
1830 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001831 Case& BackCase = *(CR.Range.second-1);
1832
1833 // Size is the number of Cases represented by this range.
1834 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001835 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001836 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001837
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001838 // Get the MachineFunction which holds the current MBB. This is used when
1839 // inserting any additional MBBs necessary to represent the switch.
1840 MachineFunction *CurMF = CurMBB->getParent();
1841
1842 // Figure out which block is immediately after the current one.
1843 MachineBasicBlock *NextBlock = 0;
1844 MachineFunction::iterator BBI = CR.CaseBB;
1845
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001846 if (++BBI != CurMBB->getParent()->end())
1847 NextBlock = BBI;
1848
1849 // TODO: If any two of the cases has the same destination, and if one value
1850 // is the same as the other, but has one bit unset that the other has set,
1851 // use bit manipulation to do two compares at once. For example:
1852 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1853
1854 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001855 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001856 // The last case block won't fall through into 'NextBlock' if we emit the
1857 // branches in this order. See if rearranging a case value would help.
1858 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001859 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001860 std::swap(*I, BackCase);
1861 break;
1862 }
1863 }
1864 }
1865
1866 // Create a CaseBlock record representing a conditional branch to
1867 // the Case's target mbb if the value being switched on SV is equal
1868 // to C.
1869 MachineBasicBlock *CurBlock = CR.CaseBB;
1870 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1871 MachineBasicBlock *FallThrough;
1872 if (I != E-1) {
Dan Gohman0e5f1302008-07-07 23:02:41 +00001873 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1874 CurMF->insert(BBI, FallThrough);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001875 } else {
1876 // If the last case doesn't match, go to the default block.
1877 FallThrough = Default;
1878 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001879
1880 Value *RHS, *LHS, *MHS;
1881 ISD::CondCode CC;
1882 if (I->High == I->Low) {
1883 // This is just small small case range :) containing exactly 1 case
1884 CC = ISD::SETEQ;
1885 LHS = SV; RHS = I->High; MHS = NULL;
1886 } else {
1887 CC = ISD::SETLE;
1888 LHS = I->Low; MHS = SV; RHS = I->High;
1889 }
1890 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1891 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001892
1893 // If emitting the first comparison, just call visitSwitchCase to emit the
1894 // code into the current block. Otherwise, push the CaseBlock onto the
1895 // vector to be later processed by SDISel, and insert the node's MBB
1896 // before the next MBB.
1897 if (CurBlock == CurMBB)
1898 visitSwitchCase(CB);
1899 else
1900 SwitchCases.push_back(CB);
1901
1902 CurBlock = FallThrough;
1903 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001904
1905 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001906}
1907
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001908static inline bool areJTsAllowed(const TargetLowering &TLI) {
Dale Johannesen72324642008-07-31 18:13:12 +00001909 return !DisableJumpTables &&
1910 (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1911 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001912}
1913
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001914/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001915bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001916 CaseRecVector& WorkList,
1917 Value* SV,
1918 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001919 Case& FrontCase = *CR.Range.first;
1920 Case& BackCase = *(CR.Range.second-1);
1921
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001922 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1923 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1924
1925 uint64_t TSize = 0;
1926 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1927 I!=E; ++I)
1928 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001929
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001930 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001931 return false;
1932
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001933 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1934 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001935 return false;
1936
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001937 DOUT << "Lowering jump table\n"
1938 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001939 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001940
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001941 // Get the MachineFunction which holds the current MBB. This is used when
1942 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001943 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001944
1945 // Figure out which block is immediately after the current one.
1946 MachineBasicBlock *NextBlock = 0;
1947 MachineFunction::iterator BBI = CR.CaseBB;
1948
1949 if (++BBI != CurMBB->getParent()->end())
1950 NextBlock = BBI;
1951
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001952 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1953
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001954 // Create a new basic block to hold the code for loading the address
1955 // of the jump table, and jumping to it. Update successor information;
1956 // we will either branch to the default case for the switch, or the jump
1957 // table.
Dan Gohman0e5f1302008-07-07 23:02:41 +00001958 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1959 CurMF->insert(BBI, JumpTableBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001960 CR.CaseBB->addSuccessor(Default);
1961 CR.CaseBB->addSuccessor(JumpTableBB);
1962
1963 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001964 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001965 // a case statement, push the case's BB onto the vector, otherwise, push
1966 // the default BB.
1967 std::vector<MachineBasicBlock*> DestBBs;
1968 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001969 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1970 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1971 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1972
1973 if ((Low <= TEI) && (TEI <= High)) {
1974 DestBBs.push_back(I->BB);
1975 if (TEI==High)
1976 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001977 } else {
1978 DestBBs.push_back(Default);
1979 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001980 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001981
1982 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001983 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001984 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1985 E = DestBBs.end(); I != E; ++I) {
1986 if (!SuccsHandled[(*I)->getNumber()]) {
1987 SuccsHandled[(*I)->getNumber()] = true;
1988 JumpTableBB->addSuccessor(*I);
1989 }
1990 }
1991
1992 // Create a jump table index for this jump table, or return an existing
1993 // one.
1994 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1995
1996 // Set the jump table information so that we can codegen it as a second
1997 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001998 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001999 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
2000 (CR.CaseBB == CurMBB));
2001 if (CR.CaseBB == CurMBB)
2002 visitJumpTableHeader(JT, JTH);
2003
2004 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002005
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002006 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002007}
2008
2009/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2010/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002011bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002012 CaseRecVector& WorkList,
2013 Value* SV,
2014 MachineBasicBlock* Default) {
2015 // Get the MachineFunction which holds the current MBB. This is used when
2016 // inserting any additional MBBs necessary to represent the switch.
2017 MachineFunction *CurMF = CurMBB->getParent();
2018
2019 // Figure out which block is immediately after the current one.
2020 MachineBasicBlock *NextBlock = 0;
2021 MachineFunction::iterator BBI = CR.CaseBB;
2022
2023 if (++BBI != CurMBB->getParent()->end())
2024 NextBlock = BBI;
2025
2026 Case& FrontCase = *CR.Range.first;
2027 Case& BackCase = *(CR.Range.second-1);
2028 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2029
2030 // Size is the number of Cases represented by this range.
2031 unsigned Size = CR.Range.second - CR.Range.first;
2032
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002033 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
2034 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002035 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002036 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002037
2038 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2039 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002040 uint64_t TSize = 0;
2041 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2042 I!=E; ++I)
2043 TSize += I->size();
2044
2045 uint64_t LSize = FrontCase.size();
2046 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002047 DOUT << "Selecting best pivot: \n"
2048 << "First: " << First << ", Last: " << Last <<"\n"
2049 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002050 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002051 J!=E; ++I, ++J) {
2052 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
2053 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002054 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002055 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
2056 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00002057 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002058 // Should always split in some non-trivial place
2059 DOUT <<"=>Step\n"
2060 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
2061 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
2062 << "Metric: " << Metric << "\n";
2063 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002064 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002065 FMetric = Metric;
2066 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002067 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002068
2069 LSize += J->size();
2070 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002071 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00002072 if (areJTsAllowed(TLI)) {
2073 // If our case is dense we *really* should handle it earlier!
2074 assert((FMetric > 0) && "Should handle dense range earlier!");
2075 } else {
2076 Pivot = CR.Range.first + Size/2;
2077 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002078
2079 CaseRange LHSR(CR.Range.first, Pivot);
2080 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002081 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002082 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
2083
2084 // We know that we branch to the LHS if the Value being switched on is
2085 // less than the Pivot value, C. We use this to optimize our binary
2086 // tree a bit, by recognizing that if SV is greater than or equal to the
2087 // LHS's Case Value, and that Case Value is exactly one less than the
2088 // Pivot's Value, then we can branch directly to the LHS's Target,
2089 // rather than creating a leaf node for it.
2090 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002091 LHSR.first->High == CR.GE &&
2092 cast<ConstantInt>(C)->getSExtValue() ==
2093 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
2094 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002095 } else {
Dan Gohman0e5f1302008-07-07 23:02:41 +00002096 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2097 CurMF->insert(BBI, TrueBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002098 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
2099 }
2100
2101 // Similar to the optimization above, if the Value being switched on is
2102 // known to be less than the Constant CR.LT, and the current Case Value
2103 // is CR.LT - 1, then we can branch directly to the target block for
2104 // the current Case Value, rather than emitting a RHS leaf node for it.
2105 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002106 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
2107 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
2108 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002109 } else {
Dan Gohman0e5f1302008-07-07 23:02:41 +00002110 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2111 CurMF->insert(BBI, FalseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002112 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
2113 }
2114
2115 // Create a CaseBlock record representing a conditional branch to
2116 // the LHS node if the value being switched on SV is less than C.
2117 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002118 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
2119 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002120
2121 if (CR.CaseBB == CurMBB)
2122 visitSwitchCase(CB);
2123 else
2124 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002125
2126 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002127}
2128
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002129/// handleBitTestsSwitchCase - if current case range has few destination and
2130/// range span less, than machine word bitwidth, encode case range into series
2131/// of masks and emit bit tests with these masks.
2132bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
2133 CaseRecVector& WorkList,
2134 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00002135 MachineBasicBlock* Default){
Duncan Sands83ec4b62008-06-06 12:08:01 +00002136 unsigned IntPtrBits = TLI.getPointerTy().getSizeInBits();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002137
2138 Case& FrontCase = *CR.Range.first;
2139 Case& BackCase = *(CR.Range.second-1);
2140
2141 // Get the MachineFunction which holds the current MBB. This is used when
2142 // inserting any additional MBBs necessary to represent the switch.
2143 MachineFunction *CurMF = CurMBB->getParent();
2144
2145 unsigned numCmps = 0;
2146 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2147 I!=E; ++I) {
2148 // Single case counts one, case range - two.
2149 if (I->Low == I->High)
2150 numCmps +=1;
2151 else
2152 numCmps +=2;
2153 }
2154
2155 // Count unique destinations
2156 SmallSet<MachineBasicBlock*, 4> Dests;
2157 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2158 Dests.insert(I->BB);
2159 if (Dests.size() > 3)
2160 // Don't bother the code below, if there are too much unique destinations
2161 return false;
2162 }
2163 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
2164 << "Total number of comparisons: " << numCmps << "\n";
2165
2166 // Compute span of values.
2167 Constant* minValue = FrontCase.Low;
2168 Constant* maxValue = BackCase.High;
2169 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
2170 cast<ConstantInt>(minValue)->getSExtValue();
2171 DOUT << "Compare range: " << range << "\n"
2172 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
2173 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
2174
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00002175 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002176 (!(Dests.size() == 1 && numCmps >= 3) &&
2177 !(Dests.size() == 2 && numCmps >= 5) &&
2178 !(Dests.size() >= 3 && numCmps >= 6)))
2179 return false;
2180
2181 DOUT << "Emitting bit tests\n";
2182 int64_t lowBound = 0;
2183
2184 // Optimize the case where all the case values fit in a
2185 // word without having to subtract minValue. In this case,
2186 // we can optimize away the subtraction.
2187 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00002188 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002189 range = cast<ConstantInt>(maxValue)->getSExtValue();
2190 } else {
2191 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
2192 }
2193
2194 CaseBitsVector CasesBits;
2195 unsigned i, count = 0;
2196
2197 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2198 MachineBasicBlock* Dest = I->BB;
2199 for (i = 0; i < count; ++i)
2200 if (Dest == CasesBits[i].BB)
2201 break;
2202
2203 if (i == count) {
2204 assert((count < 3) && "Too much destinations to test!");
2205 CasesBits.push_back(CaseBits(0, Dest, 0));
2206 count++;
2207 }
2208
2209 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
2210 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
2211
2212 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00002213 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002214 CasesBits[i].Bits++;
2215 }
2216
2217 }
2218 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
2219
2220 SelectionDAGISel::BitTestInfo BTC;
2221
2222 // Figure out which block is immediately after the current one.
2223 MachineFunction::iterator BBI = CR.CaseBB;
2224 ++BBI;
2225
2226 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2227
2228 DOUT << "Cases:\n";
2229 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
2230 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
2231 << ", BB: " << CasesBits[i].BB << "\n";
2232
Dan Gohman0e5f1302008-07-07 23:02:41 +00002233 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2234 CurMF->insert(BBI, CaseBB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002235 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
2236 CaseBB,
2237 CasesBits[i].BB));
2238 }
2239
2240 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00002241 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002242 CR.CaseBB, Default, BTC);
2243
2244 if (CR.CaseBB == CurMBB)
2245 visitBitTestHeader(BTB);
2246
2247 BitTestCases.push_back(BTB);
2248
2249 return true;
2250}
2251
2252
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002253/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002254unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2255 const SwitchInst& SI) {
2256 unsigned numCmps = 0;
2257
2258 // Start with "simple" cases
2259 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2260 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2261 Cases.push_back(Case(SI.getSuccessorValue(i),
2262 SI.getSuccessorValue(i),
2263 SMBB));
2264 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00002265 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002266
2267 // Merge case into clusters
2268 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00002269 // Must recompute end() each iteration because it may be
2270 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00002271 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002272 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2273 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2274 MachineBasicBlock* nextBB = J->BB;
2275 MachineBasicBlock* currentBB = I->BB;
2276
2277 // If the two neighboring cases go to the same destination, merge them
2278 // into a single case.
2279 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2280 I->High = J->High;
2281 J = Cases.erase(J);
2282 } else {
2283 I = J++;
2284 }
2285 }
2286
2287 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2288 if (I->Low != I->High)
2289 // A range counts double, since it requires two compares.
2290 ++numCmps;
2291 }
2292
2293 return numCmps;
2294}
2295
2296void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002297 // Figure out which block is immediately after the current one.
2298 MachineBasicBlock *NextBlock = 0;
2299 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002300
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002301 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002302
Nate Begemanf15485a2006-03-27 01:32:24 +00002303 // If there is only the default destination, branch to it if it is not the
2304 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002305 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002306 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002307
Nate Begemanf15485a2006-03-27 01:32:24 +00002308 // If this is not a fall-through branch, emit the branch.
Owen Anderson2d389e82008-06-07 00:00:23 +00002309 CurMBB->addSuccessor(Default);
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002310 if (Default != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002311 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002312 DAG.getBasicBlock(Default)));
Owen Anderson2d389e82008-06-07 00:00:23 +00002313
Nate Begemanf15485a2006-03-27 01:32:24 +00002314 return;
2315 }
2316
2317 // If there are any non-default case statements, create a vector of Cases
2318 // representing each one, and sort the vector so that we can efficiently
2319 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002320 CaseVector Cases;
2321 unsigned numCmps = Clusterify(Cases, SI);
2322 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2323 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002324
Nate Begemanf15485a2006-03-27 01:32:24 +00002325 // Get the Value to be switched on and default basic blocks, which will be
2326 // inserted into CaseBlock records, representing basic blocks in the binary
2327 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002328 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00002329
Nate Begemanf15485a2006-03-27 01:32:24 +00002330 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002331 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002332 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2333
2334 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002335 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002336 CaseRec CR = WorkList.back();
2337 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002338
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002339 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2340 continue;
2341
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002342 // If the range has few cases (two or less) emit a series of specific
2343 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002344 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2345 continue;
2346
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002347 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002348 // target supports indirect branches, then emit a jump table rather than
2349 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002350 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2351 continue;
2352
2353 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2354 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2355 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002356 }
2357}
2358
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002359
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002360void SelectionDAGLowering::visitSub(User &I) {
2361 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002362 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002363 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002364 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2365 const VectorType *DestTy = cast<VectorType>(I.getType());
2366 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002367 if (ElTy->isFloatingPoint()) {
2368 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002369 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002370 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2371 if (CV == CNZ) {
Dan Gohman475871a2008-07-27 21:46:04 +00002372 SDValue Op2 = getValue(I.getOperand(1));
Evan Chengc45453f2007-06-29 21:44:35 +00002373 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2374 return;
2375 }
Dan Gohman7f321562007-06-25 16:23:39 +00002376 }
2377 }
2378 }
2379 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002380 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002381 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohman475871a2008-07-27 21:46:04 +00002382 SDValue Op2 = getValue(I.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +00002383 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2384 return;
2385 }
Dan Gohman7f321562007-06-25 16:23:39 +00002386 }
2387
2388 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002389}
2390
Dan Gohman7f321562007-06-25 16:23:39 +00002391void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Dan Gohman475871a2008-07-27 21:46:04 +00002392 SDValue Op1 = getValue(I.getOperand(0));
2393 SDValue Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002394
2395 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002396}
2397
Nate Begemane21ea612005-11-18 07:42:56 +00002398void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
Dan Gohman475871a2008-07-27 21:46:04 +00002399 SDValue Op1 = getValue(I.getOperand(0));
2400 SDValue Op2 = getValue(I.getOperand(1));
Nate Begeman5bc1ea02008-07-29 15:49:41 +00002401 if (!isa<VectorType>(I.getType())) {
2402 if (TLI.getShiftAmountTy().bitsLT(Op2.getValueType()))
2403 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2404 else if (TLI.getShiftAmountTy().bitsGT(Op2.getValueType()))
2405 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
2406 }
Nate Begemane21ea612005-11-18 07:42:56 +00002407
Chris Lattner1c08c712005-01-07 07:47:53 +00002408 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2409}
2410
Reid Spencer45fb3f32006-11-20 01:22:35 +00002411void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002412 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2413 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2414 predicate = IC->getPredicate();
2415 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2416 predicate = ICmpInst::Predicate(IC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002417 SDValue Op1 = getValue(I.getOperand(0));
2418 SDValue Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002419 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002420 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002421 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2422 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2423 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2424 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2425 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2426 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2427 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2428 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2429 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2430 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2431 default:
2432 assert(!"Invalid ICmp predicate value");
2433 Opcode = ISD::SETEQ;
2434 break;
2435 }
2436 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2437}
2438
2439void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002440 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2441 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2442 predicate = FC->getPredicate();
2443 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2444 predicate = FCmpInst::Predicate(FC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002445 SDValue Op1 = getValue(I.getOperand(0));
2446 SDValue Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002447 ISD::CondCode Condition, FOC, FPC;
2448 switch (predicate) {
2449 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2450 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2451 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2452 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2453 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2454 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2455 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
Dan Gohmancba3b442008-05-01 23:40:44 +00002456 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
2457 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002458 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2459 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2460 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2461 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2462 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2463 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2464 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2465 default:
2466 assert(!"Invalid FCmp predicate value");
2467 FOC = FPC = ISD::SETFALSE;
2468 break;
2469 }
2470 if (FiniteOnlyFPMath())
2471 Condition = FOC;
2472 else
2473 Condition = FPC;
2474 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002475}
2476
Nate Begemanb43e9c12008-05-12 19:40:03 +00002477void SelectionDAGLowering::visitVICmp(User &I) {
2478 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2479 if (VICmpInst *IC = dyn_cast<VICmpInst>(&I))
2480 predicate = IC->getPredicate();
2481 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2482 predicate = ICmpInst::Predicate(IC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002483 SDValue Op1 = getValue(I.getOperand(0));
2484 SDValue Op2 = getValue(I.getOperand(1));
Nate Begemanb43e9c12008-05-12 19:40:03 +00002485 ISD::CondCode Opcode;
2486 switch (predicate) {
2487 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2488 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2489 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2490 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2491 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2492 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2493 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2494 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2495 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2496 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2497 default:
2498 assert(!"Invalid ICmp predicate value");
2499 Opcode = ISD::SETEQ;
2500 break;
2501 }
2502 setValue(&I, DAG.getVSetCC(Op1.getValueType(), Op1, Op2, Opcode));
2503}
2504
2505void SelectionDAGLowering::visitVFCmp(User &I) {
2506 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2507 if (VFCmpInst *FC = dyn_cast<VFCmpInst>(&I))
2508 predicate = FC->getPredicate();
2509 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2510 predicate = FCmpInst::Predicate(FC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002511 SDValue Op1 = getValue(I.getOperand(0));
2512 SDValue Op2 = getValue(I.getOperand(1));
Nate Begemanb43e9c12008-05-12 19:40:03 +00002513 ISD::CondCode Condition, FOC, FPC;
2514 switch (predicate) {
2515 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2516 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2517 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2518 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2519 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2520 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2521 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2522 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
2523 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
2524 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2525 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2526 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2527 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2528 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2529 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2530 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2531 default:
2532 assert(!"Invalid VFCmp predicate value");
2533 FOC = FPC = ISD::SETFALSE;
2534 break;
2535 }
2536 if (FiniteOnlyFPMath())
2537 Condition = FOC;
2538 else
2539 Condition = FPC;
2540
Duncan Sands83ec4b62008-06-06 12:08:01 +00002541 MVT DestVT = TLI.getValueType(I.getType());
Nate Begemanb43e9c12008-05-12 19:40:03 +00002542
2543 setValue(&I, DAG.getVSetCC(DestVT, Op1, Op2, Condition));
2544}
2545
Chris Lattner1c08c712005-01-07 07:47:53 +00002546void SelectionDAGLowering::visitSelect(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002547 SDValue Cond = getValue(I.getOperand(0));
2548 SDValue TrueVal = getValue(I.getOperand(1));
2549 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002550 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2551 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002552}
2553
Reid Spencer3da59db2006-11-27 01:05:10 +00002554
2555void SelectionDAGLowering::visitTrunc(User &I) {
2556 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
Dan Gohman475871a2008-07-27 21:46:04 +00002557 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002558 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002559 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2560}
2561
2562void SelectionDAGLowering::visitZExt(User &I) {
2563 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2564 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
Dan Gohman475871a2008-07-27 21:46:04 +00002565 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002566 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002567 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2568}
2569
2570void SelectionDAGLowering::visitSExt(User &I) {
2571 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2572 // SExt also can't be a cast to bool for same reason. So, nothing much to do
Dan Gohman475871a2008-07-27 21:46:04 +00002573 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002574 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002575 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2576}
2577
2578void SelectionDAGLowering::visitFPTrunc(User &I) {
2579 // FPTrunc is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002580 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002581 MVT DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002582 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002583}
2584
2585void SelectionDAGLowering::visitFPExt(User &I){
2586 // FPTrunc is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002587 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002588 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002589 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2590}
2591
2592void SelectionDAGLowering::visitFPToUI(User &I) {
2593 // FPToUI is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002594 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002595 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002596 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2597}
2598
2599void SelectionDAGLowering::visitFPToSI(User &I) {
2600 // FPToSI is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002601 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002602 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002603 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2604}
2605
2606void SelectionDAGLowering::visitUIToFP(User &I) {
2607 // UIToFP is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002608 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002609 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002610 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2611}
2612
2613void SelectionDAGLowering::visitSIToFP(User &I){
2614 // UIToFP is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002615 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002616 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002617 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2618}
2619
2620void SelectionDAGLowering::visitPtrToInt(User &I) {
2621 // What to do depends on the size of the integer and the size of the pointer.
2622 // We can either truncate, zero extend, or no-op, accordingly.
Dan Gohman475871a2008-07-27 21:46:04 +00002623 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002624 MVT SrcVT = N.getValueType();
2625 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohman475871a2008-07-27 21:46:04 +00002626 SDValue Result;
Duncan Sands8e4eb092008-06-08 20:54:56 +00002627 if (DestVT.bitsLT(SrcVT))
Reid Spencer3da59db2006-11-27 01:05:10 +00002628 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2629 else
2630 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2631 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2632 setValue(&I, Result);
2633}
Chris Lattner1c08c712005-01-07 07:47:53 +00002634
Reid Spencer3da59db2006-11-27 01:05:10 +00002635void SelectionDAGLowering::visitIntToPtr(User &I) {
2636 // What to do depends on the size of the integer and the size of the pointer.
2637 // We can either truncate, zero extend, or no-op, accordingly.
Dan Gohman475871a2008-07-27 21:46:04 +00002638 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002639 MVT SrcVT = N.getValueType();
2640 MVT DestVT = TLI.getValueType(I.getType());
Duncan Sands8e4eb092008-06-08 20:54:56 +00002641 if (DestVT.bitsLT(SrcVT))
Reid Spencer3da59db2006-11-27 01:05:10 +00002642 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2643 else
2644 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2645 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2646}
2647
2648void SelectionDAGLowering::visitBitCast(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002649 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002650 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002651
2652 // BitCast assures us that source and destination are the same size so this
2653 // is either a BIT_CONVERT or a no-op.
2654 if (DestVT != N.getValueType())
2655 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2656 else
2657 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002658}
2659
Chris Lattner2bbd8102006-03-29 00:11:43 +00002660void SelectionDAGLowering::visitInsertElement(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002661 SDValue InVec = getValue(I.getOperand(0));
2662 SDValue InVal = getValue(I.getOperand(1));
2663 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
Chris Lattnerc7029802006-03-18 01:44:44 +00002664 getValue(I.getOperand(2)));
2665
Dan Gohman7f321562007-06-25 16:23:39 +00002666 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2667 TLI.getValueType(I.getType()),
2668 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002669}
2670
Chris Lattner2bbd8102006-03-29 00:11:43 +00002671void SelectionDAGLowering::visitExtractElement(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002672 SDValue InVec = getValue(I.getOperand(0));
2673 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
Chris Lattner384504c2006-03-21 20:44:12 +00002674 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002675 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002676 TLI.getValueType(I.getType()), InVec, InIdx));
2677}
Chris Lattnerc7029802006-03-18 01:44:44 +00002678
Chris Lattner3e104b12006-04-08 04:15:24 +00002679void SelectionDAGLowering::visitShuffleVector(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002680 SDValue V1 = getValue(I.getOperand(0));
2681 SDValue V2 = getValue(I.getOperand(1));
2682 SDValue Mask = getValue(I.getOperand(2));
Chris Lattner3e104b12006-04-08 04:15:24 +00002683
Dan Gohman7f321562007-06-25 16:23:39 +00002684 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2685 TLI.getValueType(I.getType()),
2686 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002687}
2688
Dan Gohman1d685a42008-06-07 02:02:36 +00002689void SelectionDAGLowering::visitInsertValue(InsertValueInst &I) {
2690 const Value *Op0 = I.getOperand(0);
2691 const Value *Op1 = I.getOperand(1);
2692 const Type *AggTy = I.getType();
2693 const Type *ValTy = Op1->getType();
2694 bool IntoUndef = isa<UndefValue>(Op0);
2695 bool FromUndef = isa<UndefValue>(Op1);
2696
2697 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2698 I.idx_begin(), I.idx_end());
2699
2700 SmallVector<MVT, 4> AggValueVTs;
2701 ComputeValueVTs(TLI, AggTy, AggValueVTs);
2702 SmallVector<MVT, 4> ValValueVTs;
2703 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2704
2705 unsigned NumAggValues = AggValueVTs.size();
2706 unsigned NumValValues = ValValueVTs.size();
Dan Gohman475871a2008-07-27 21:46:04 +00002707 SmallVector<SDValue, 4> Values(NumAggValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002708
Dan Gohman475871a2008-07-27 21:46:04 +00002709 SDValue Agg = getValue(Op0);
2710 SDValue Val = getValue(Op1);
Dan Gohman1d685a42008-06-07 02:02:36 +00002711 unsigned i = 0;
2712 // Copy the beginning value(s) from the original aggregate.
2713 for (; i != LinearIndex; ++i)
2714 Values[i] = IntoUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman475871a2008-07-27 21:46:04 +00002715 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman1d685a42008-06-07 02:02:36 +00002716 // Copy values from the inserted value(s).
2717 for (; i != LinearIndex + NumValValues; ++i)
2718 Values[i] = FromUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman475871a2008-07-27 21:46:04 +00002719 SDValue(Val.Val, Val.ResNo + i - LinearIndex);
Dan Gohman1d685a42008-06-07 02:02:36 +00002720 // Copy remaining value(s) from the original aggregate.
2721 for (; i != NumAggValues; ++i)
2722 Values[i] = IntoUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman475871a2008-07-27 21:46:04 +00002723 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman1d685a42008-06-07 02:02:36 +00002724
Duncan Sandsf9516202008-06-30 10:19:09 +00002725 setValue(&I, DAG.getMergeValues(DAG.getVTList(&AggValueVTs[0], NumAggValues),
2726 &Values[0], NumAggValues));
Dan Gohman041e2eb2008-05-15 19:50:34 +00002727}
2728
Dan Gohman1d685a42008-06-07 02:02:36 +00002729void SelectionDAGLowering::visitExtractValue(ExtractValueInst &I) {
2730 const Value *Op0 = I.getOperand(0);
2731 const Type *AggTy = Op0->getType();
2732 const Type *ValTy = I.getType();
2733 bool OutOfUndef = isa<UndefValue>(Op0);
2734
2735 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2736 I.idx_begin(), I.idx_end());
2737
2738 SmallVector<MVT, 4> ValValueVTs;
2739 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2740
2741 unsigned NumValValues = ValValueVTs.size();
Dan Gohman475871a2008-07-27 21:46:04 +00002742 SmallVector<SDValue, 4> Values(NumValValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002743
Dan Gohman475871a2008-07-27 21:46:04 +00002744 SDValue Agg = getValue(Op0);
Dan Gohman1d685a42008-06-07 02:02:36 +00002745 // Copy out the selected value(s).
2746 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2747 Values[i - LinearIndex] =
Dan Gohmandded0fd2008-06-20 00:54:19 +00002748 OutOfUndef ? DAG.getNode(ISD::UNDEF, Agg.Val->getValueType(Agg.ResNo + i)) :
Dan Gohman475871a2008-07-27 21:46:04 +00002749 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman1d685a42008-06-07 02:02:36 +00002750
Duncan Sandsf9516202008-06-30 10:19:09 +00002751 setValue(&I, DAG.getMergeValues(DAG.getVTList(&ValValueVTs[0], NumValValues),
2752 &Values[0], NumValValues));
Dan Gohman041e2eb2008-05-15 19:50:34 +00002753}
2754
Chris Lattner3e104b12006-04-08 04:15:24 +00002755
Chris Lattner1c08c712005-01-07 07:47:53 +00002756void SelectionDAGLowering::visitGetElementPtr(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002757 SDValue N = getValue(I.getOperand(0));
Chris Lattner1c08c712005-01-07 07:47:53 +00002758 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002759
2760 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2761 OI != E; ++OI) {
2762 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002763 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002764 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002765 if (Field) {
2766 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002767 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002768 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002769 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002770 }
2771 Ty = StTy->getElementType(Field);
2772 } else {
2773 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002774
Chris Lattner7c0104b2005-11-09 04:45:33 +00002775 // If this is a constant subscript, handle it quickly.
2776 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002777 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002778 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002779 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002780 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2781 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002782 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002783 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002784
2785 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002786 uint64_t ElementSize = TD->getABITypeSize(Ty);
Dan Gohman475871a2008-07-27 21:46:04 +00002787 SDValue IdxN = getValue(Idx);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002788
2789 // If the index is smaller or larger than intptr_t, truncate or extend
2790 // it.
Duncan Sands8e4eb092008-06-08 20:54:56 +00002791 if (IdxN.getValueType().bitsLT(N.getValueType())) {
Reid Spencer47857812006-12-31 05:55:36 +00002792 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Duncan Sands8e4eb092008-06-08 20:54:56 +00002793 } else if (IdxN.getValueType().bitsGT(N.getValueType()))
Chris Lattner7c0104b2005-11-09 04:45:33 +00002794 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2795
2796 // If this is a multiply by a power of two, turn it into a shl
2797 // immediately. This is a very common case.
2798 if (isPowerOf2_64(ElementSize)) {
2799 unsigned Amt = Log2_64(ElementSize);
2800 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002801 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002802 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2803 continue;
2804 }
2805
Dan Gohman475871a2008-07-27 21:46:04 +00002806 SDValue Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002807 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2808 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002809 }
2810 }
2811 setValue(&I, N);
2812}
2813
2814void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2815 // If this is a fixed sized alloca in the entry block of the function,
2816 // allocate it statically on the stack.
2817 if (FuncInfo.StaticAllocaMap.count(&I))
2818 return; // getValue will auto-populate this.
2819
2820 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002821 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002822 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002823 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002824 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002825
Dan Gohman475871a2008-07-27 21:46:04 +00002826 SDValue AllocSize = getValue(I.getArraySize());
Duncan Sands83ec4b62008-06-06 12:08:01 +00002827 MVT IntPtr = TLI.getPointerTy();
Duncan Sands8e4eb092008-06-08 20:54:56 +00002828 if (IntPtr.bitsLT(AllocSize.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00002829 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
Duncan Sands8e4eb092008-06-08 20:54:56 +00002830 else if (IntPtr.bitsGT(AllocSize.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00002831 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002832
Chris Lattner68cd65e2005-01-22 23:04:37 +00002833 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002834 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002835
Evan Cheng45157792007-08-16 23:46:29 +00002836 // Handle alignment. If the requested alignment is less than or equal to
2837 // the stack alignment, ignore it. If the size is greater than or equal to
2838 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002839 unsigned StackAlign =
2840 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002841 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002842 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002843
2844 // Round the size of the allocation up to the stack alignment size
2845 // by add SA-1 to the size.
2846 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002847 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002848 // Mask out the low bits for alignment purposes.
2849 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002850 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002851
Dan Gohman475871a2008-07-27 21:46:04 +00002852 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Duncan Sands83ec4b62008-06-06 12:08:01 +00002853 const MVT *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002854 MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00002855 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002856 setValue(&I, DSA);
2857 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002858
2859 // Inform the Frame Information that we have just allocated a variable-sized
2860 // object.
2861 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2862}
2863
Chris Lattner1c08c712005-01-07 07:47:53 +00002864void SelectionDAGLowering::visitLoad(LoadInst &I) {
Dan Gohman8a6ccb52008-06-09 15:21:47 +00002865 const Value *SV = I.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00002866 SDValue Ptr = getValue(SV);
Dan Gohman8a6ccb52008-06-09 15:21:47 +00002867
2868 const Type *Ty = I.getType();
2869 bool isVolatile = I.isVolatile();
2870 unsigned Alignment = I.getAlignment();
2871
2872 SmallVector<MVT, 4> ValueVTs;
2873 SmallVector<uint64_t, 4> Offsets;
2874 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2875 unsigned NumValues = ValueVTs.size();
2876 if (NumValues == 0)
2877 return;
Misha Brukmanedf128a2005-04-21 22:36:52 +00002878
Dan Gohman475871a2008-07-27 21:46:04 +00002879 SDValue Root;
Dan Gohman8b4588f2008-07-25 00:04:14 +00002880 bool ConstantMemory = false;
Chris Lattnerd3948112005-01-17 22:19:26 +00002881 if (I.isVolatile())
Dan Gohman8b4588f2008-07-25 00:04:14 +00002882 // Serialize volatile loads with other side effects.
Chris Lattnerd3948112005-01-17 22:19:26 +00002883 Root = getRoot();
Dan Gohman8b4588f2008-07-25 00:04:14 +00002884 else if (AA.pointsToConstantMemory(SV)) {
2885 // Do not serialize (non-volatile) loads of constant memory with anything.
2886 Root = DAG.getEntryNode();
2887 ConstantMemory = true;
2888 } else {
Chris Lattnerd3948112005-01-17 22:19:26 +00002889 // Do not serialize non-volatile loads against each other.
2890 Root = DAG.getRoot();
2891 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002892
Dan Gohman475871a2008-07-27 21:46:04 +00002893 SmallVector<SDValue, 4> Values(NumValues);
2894 SmallVector<SDValue, 4> Chains(NumValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002895 MVT PtrVT = Ptr.getValueType();
2896 for (unsigned i = 0; i != NumValues; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002897 SDValue L = DAG.getLoad(ValueVTs[i], Root,
Dan Gohman1d685a42008-06-07 02:02:36 +00002898 DAG.getNode(ISD::ADD, PtrVT, Ptr,
2899 DAG.getConstant(Offsets[i], PtrVT)),
2900 SV, Offsets[i],
2901 isVolatile, Alignment);
2902 Values[i] = L;
2903 Chains[i] = L.getValue(1);
2904 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002905
Dan Gohman8b4588f2008-07-25 00:04:14 +00002906 if (!ConstantMemory) {
Dan Gohman475871a2008-07-27 21:46:04 +00002907 SDValue Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Dan Gohman8b4588f2008-07-25 00:04:14 +00002908 &Chains[0], NumValues);
2909 if (isVolatile)
2910 DAG.setRoot(Chain);
2911 else
2912 PendingLoads.push_back(Chain);
2913 }
Dan Gohman1d685a42008-06-07 02:02:36 +00002914
Duncan Sandsf9516202008-06-30 10:19:09 +00002915 setValue(&I, DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], NumValues),
2916 &Values[0], NumValues));
Chris Lattner1c08c712005-01-07 07:47:53 +00002917}
2918
2919
2920void SelectionDAGLowering::visitStore(StoreInst &I) {
2921 Value *SrcV = I.getOperand(0);
Dan Gohman1d685a42008-06-07 02:02:36 +00002922 Value *PtrV = I.getOperand(1);
Dan Gohman1d685a42008-06-07 02:02:36 +00002923
2924 SmallVector<MVT, 4> ValueVTs;
2925 SmallVector<uint64_t, 4> Offsets;
2926 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2927 unsigned NumValues = ValueVTs.size();
Dan Gohman8a6ccb52008-06-09 15:21:47 +00002928 if (NumValues == 0)
2929 return;
Dan Gohman1d685a42008-06-07 02:02:36 +00002930
Dan Gohman90d33ee2008-07-30 18:36:51 +00002931 // Get the lowered operands. Note that we do this after
2932 // checking if NumResults is zero, because with zero results
2933 // the operands won't have values in the map.
2934 SDValue Src = getValue(SrcV);
2935 SDValue Ptr = getValue(PtrV);
2936
Dan Gohman475871a2008-07-27 21:46:04 +00002937 SDValue Root = getRoot();
2938 SmallVector<SDValue, 4> Chains(NumValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002939 MVT PtrVT = Ptr.getValueType();
2940 bool isVolatile = I.isVolatile();
2941 unsigned Alignment = I.getAlignment();
2942 for (unsigned i = 0; i != NumValues; ++i)
Dan Gohman475871a2008-07-27 21:46:04 +00002943 Chains[i] = DAG.getStore(Root, SDValue(Src.Val, Src.ResNo + i),
Dan Gohman1d685a42008-06-07 02:02:36 +00002944 DAG.getNode(ISD::ADD, PtrVT, Ptr,
2945 DAG.getConstant(Offsets[i], PtrVT)),
2946 PtrV, Offsets[i],
2947 isVolatile, Alignment);
2948
2949 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumValues));
Chris Lattner1c08c712005-01-07 07:47:53 +00002950}
2951
Chris Lattner0eade312006-03-24 02:22:33 +00002952/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2953/// node.
2954void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2955 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002956 bool HasChain = !I.doesNotAccessMemory();
2957 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2958
Chris Lattner0eade312006-03-24 02:22:33 +00002959 // Build the operand list.
Dan Gohman475871a2008-07-27 21:46:04 +00002960 SmallVector<SDValue, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002961 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2962 if (OnlyLoad) {
2963 // We don't need to serialize loads against other loads.
2964 Ops.push_back(DAG.getRoot());
2965 } else {
2966 Ops.push_back(getRoot());
2967 }
2968 }
Chris Lattner0eade312006-03-24 02:22:33 +00002969
2970 // Add the intrinsic ID as an integer operand.
2971 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2972
2973 // Add all operands of the call to the operand list.
2974 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002975 SDValue Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002976 assert(TLI.isTypeLegal(Op.getValueType()) &&
2977 "Intrinsic uses a non-legal type?");
2978 Ops.push_back(Op);
2979 }
2980
Duncan Sands83ec4b62008-06-06 12:08:01 +00002981 std::vector<MVT> VTs;
Chris Lattner0eade312006-03-24 02:22:33 +00002982 if (I.getType() != Type::VoidTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002983 MVT VT = TLI.getValueType(I.getType());
2984 if (VT.isVector()) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002985 const VectorType *DestTy = cast<VectorType>(I.getType());
Duncan Sands83ec4b62008-06-06 12:08:01 +00002986 MVT EltVT = TLI.getValueType(DestTy->getElementType());
Chris Lattner0eade312006-03-24 02:22:33 +00002987
Duncan Sands83ec4b62008-06-06 12:08:01 +00002988 VT = MVT::getVectorVT(EltVT, DestTy->getNumElements());
Chris Lattner0eade312006-03-24 02:22:33 +00002989 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2990 }
2991
2992 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2993 VTs.push_back(VT);
2994 }
2995 if (HasChain)
2996 VTs.push_back(MVT::Other);
2997
Duncan Sands83ec4b62008-06-06 12:08:01 +00002998 const MVT *VTList = DAG.getNodeValueTypes(VTs);
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002999
Chris Lattner0eade312006-03-24 02:22:33 +00003000 // Create the node.
Dan Gohman475871a2008-07-27 21:46:04 +00003001 SDValue Result;
Chris Lattner48b61a72006-03-28 00:40:33 +00003002 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003003 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
3004 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00003005 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003006 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
3007 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00003008 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003009 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
3010 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00003011
Chris Lattnere58a7802006-04-02 03:41:14 +00003012 if (HasChain) {
Dan Gohman475871a2008-07-27 21:46:04 +00003013 SDValue Chain = Result.getValue(Result.Val->getNumValues()-1);
Chris Lattnere58a7802006-04-02 03:41:14 +00003014 if (OnlyLoad)
3015 PendingLoads.push_back(Chain);
3016 else
3017 DAG.setRoot(Chain);
3018 }
Chris Lattner0eade312006-03-24 02:22:33 +00003019 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00003020 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003021 MVT VT = TLI.getValueType(PTy);
Dan Gohman7f321562007-06-25 16:23:39 +00003022 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00003023 }
3024 setValue(&I, Result);
3025 }
3026}
3027
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00003028/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003029static GlobalVariable *ExtractTypeInfo (Value *V) {
Anton Korobeynikov0b12ecf2008-05-07 22:54:15 +00003030 V = V->stripPointerCasts();
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00003031 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +00003032 assert ((GV || isa<ConstantPointerNull>(V)) &&
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003033 "TypeInfo must be a global variable or NULL");
3034 return GV;
3035}
3036
Duncan Sandsf4070822007-06-15 19:04:19 +00003037/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003038/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00003039static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
3040 MachineBasicBlock *MBB) {
3041 // Inform the MachineModuleInfo of the personality for this landing pad.
3042 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
3043 assert(CE->getOpcode() == Instruction::BitCast &&
3044 isa<Function>(CE->getOperand(0)) &&
3045 "Personality should be a function");
3046 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
3047
3048 // Gather all the type infos for this landing pad and pass them along to
3049 // MachineModuleInfo.
3050 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003051 unsigned N = I.getNumOperands();
3052
3053 for (unsigned i = N - 1; i > 2; --i) {
3054 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
3055 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00003056 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003057 assert (FirstCatch <= N && "Invalid filter length");
3058
3059 if (FirstCatch < N) {
3060 TyInfo.reserve(N - FirstCatch);
3061 for (unsigned j = FirstCatch; j < N; ++j)
3062 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3063 MMI->addCatchTypeInfo(MBB, TyInfo);
3064 TyInfo.clear();
3065 }
3066
Duncan Sands6590b042007-08-27 15:47:50 +00003067 if (!FilterLength) {
3068 // Cleanup.
3069 MMI->addCleanup(MBB);
3070 } else {
3071 // Filter.
3072 TyInfo.reserve(FilterLength - 1);
3073 for (unsigned j = i + 1; j < FirstCatch; ++j)
3074 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3075 MMI->addFilterTypeInfo(MBB, TyInfo);
3076 TyInfo.clear();
3077 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003078
3079 N = i;
3080 }
Duncan Sandsf4070822007-06-15 19:04:19 +00003081 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003082
3083 if (N > 3) {
3084 TyInfo.reserve(N - 3);
3085 for (unsigned j = 3; j < N; ++j)
3086 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00003087 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003088 }
Duncan Sandsf4070822007-06-15 19:04:19 +00003089}
3090
Mon P Wang63307c32008-05-05 19:05:59 +00003091
3092/// Inlined utility function to implement binary input atomic intrinsics for
3093// visitIntrinsicCall: I is a call instruction
3094// Op is the associated NodeType for I
3095const char *
3096SelectionDAGLowering::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Dan Gohman475871a2008-07-27 21:46:04 +00003097 SDValue Root = getRoot();
3098 SDValue L = DAG.getAtomic(Op, Root,
Mon P Wang63307c32008-05-05 19:05:59 +00003099 getValue(I.getOperand(1)),
Dan Gohmanfd4418f2008-06-25 16:07:49 +00003100 getValue(I.getOperand(2)),
Mon P Wang28873102008-06-25 08:15:39 +00003101 I.getOperand(1));
Mon P Wang63307c32008-05-05 19:05:59 +00003102 setValue(&I, L);
3103 DAG.setRoot(L.getValue(1));
3104 return 0;
3105}
3106
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003107/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3108/// we want to emit this as a call to a named external function, return the name
3109/// otherwise lower it and return null.
3110const char *
3111SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
3112 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00003113 default:
3114 // By default, turn this into a target intrinsic node.
3115 visitTargetIntrinsic(I, Intrinsic);
3116 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003117 case Intrinsic::vastart: visitVAStart(I); return 0;
3118 case Intrinsic::vaend: visitVAEnd(I); return 0;
3119 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00003120 case Intrinsic::returnaddress:
3121 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
3122 getValue(I.getOperand(1))));
3123 return 0;
3124 case Intrinsic::frameaddress:
3125 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
3126 getValue(I.getOperand(1))));
3127 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003128 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00003129 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003130 break;
3131 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00003132 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003133 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00003134 case Intrinsic::memcpy_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00003135 case Intrinsic::memcpy_i64: {
Dan Gohman475871a2008-07-27 21:46:04 +00003136 SDValue Op1 = getValue(I.getOperand(1));
3137 SDValue Op2 = getValue(I.getOperand(2));
3138 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohman707e0182008-04-12 04:36:06 +00003139 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3140 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
3141 I.getOperand(1), 0, I.getOperand(2), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00003142 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00003143 }
Chris Lattner03dd4652006-03-03 00:00:25 +00003144 case Intrinsic::memset_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00003145 case Intrinsic::memset_i64: {
Dan Gohman475871a2008-07-27 21:46:04 +00003146 SDValue Op1 = getValue(I.getOperand(1));
3147 SDValue Op2 = getValue(I.getOperand(2));
3148 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohman707e0182008-04-12 04:36:06 +00003149 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3150 DAG.setRoot(DAG.getMemset(getRoot(), Op1, Op2, Op3, Align,
3151 I.getOperand(1), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00003152 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00003153 }
Chris Lattner03dd4652006-03-03 00:00:25 +00003154 case Intrinsic::memmove_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00003155 case Intrinsic::memmove_i64: {
Dan Gohman475871a2008-07-27 21:46:04 +00003156 SDValue Op1 = getValue(I.getOperand(1));
3157 SDValue Op2 = getValue(I.getOperand(2));
3158 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohman707e0182008-04-12 04:36:06 +00003159 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3160
3161 // If the source and destination are known to not be aliases, we can
3162 // lower memmove as memcpy.
3163 uint64_t Size = -1ULL;
3164 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
3165 Size = C->getValue();
3166 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3167 AliasAnalysis::NoAlias) {
3168 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
3169 I.getOperand(1), 0, I.getOperand(2), 0));
3170 return 0;
3171 }
3172
3173 DAG.setRoot(DAG.getMemmove(getRoot(), Op1, Op2, Op3, Align,
3174 I.getOperand(1), 0, I.getOperand(2), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00003175 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00003176 }
Chris Lattner86cb6432005-12-13 17:40:33 +00003177 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003178 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003179 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003180 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003181 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00003182 assert(DD && "Not a debug information descriptor");
Dan Gohman7f460202008-06-30 20:59:49 +00003183 DAG.setRoot(DAG.getDbgStopPoint(getRoot(),
3184 SPI.getLine(),
3185 SPI.getColumn(),
3186 cast<CompileUnitDesc>(DD)));
Chris Lattner86cb6432005-12-13 17:40:33 +00003187 }
Jim Laskey43970fe2006-03-23 18:06:46 +00003188
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003189 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00003190 }
Jim Laskey43970fe2006-03-23 18:06:46 +00003191 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003192 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003193 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003194 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
3195 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Dan Gohman44066042008-07-01 00:05:16 +00003196 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getRoot(), LabelID));
Jim Laskey43970fe2006-03-23 18:06:46 +00003197 }
3198
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003199 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003200 }
3201 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003202 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003203 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003204 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
3205 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Dan Gohman44066042008-07-01 00:05:16 +00003206 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getRoot(), LabelID));
Jim Laskey43970fe2006-03-23 18:06:46 +00003207 }
3208
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003209 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003210 }
3211 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003212 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng1b08bbc2008-02-01 09:10:45 +00003213 if (!MMI) return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003214 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00003215 Value *SP = FSI.getSubprogram();
3216 if (SP && MMI->Verify(SP)) {
3217 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
3218 // what (most?) gdb expects.
3219 DebugInfoDesc *DD = MMI->getDescFor(SP);
3220 assert(DD && "Not a debug information descriptor");
3221 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
3222 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
Dan Gohman99fe47b2008-06-30 22:21:03 +00003223 unsigned SrcFile = MMI->RecordSource(CompileUnit);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00003224 // Record the source line but does create a label. It will be emitted
3225 // at asm emission time.
3226 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Jim Laskey43970fe2006-03-23 18:06:46 +00003227 }
3228
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003229 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003230 }
3231 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003232 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003233 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Chenga844bde2008-02-02 04:07:54 +00003234 Value *Variable = DI.getVariable();
3235 if (MMI && Variable && MMI->Verify(Variable))
3236 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
3237 getValue(DI.getAddress()), getValue(Variable)));
Jim Laskey43970fe2006-03-23 18:06:46 +00003238 return 0;
3239 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003240
Jim Laskeyb180aa12007-02-21 22:53:45 +00003241 case Intrinsic::eh_exception: {
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003242 if (!CurMBB->isLandingPad()) {
3243 // FIXME: Mark exception register as live in. Hack for PR1508.
3244 unsigned Reg = TLI.getExceptionAddressRegister();
3245 if (Reg) CurMBB->addLiveIn(Reg);
Jim Laskey735b6f82007-02-22 15:38:06 +00003246 }
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003247 // Insert the EXCEPTIONADDR instruction.
3248 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00003249 SDValue Ops[1];
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003250 Ops[0] = DAG.getRoot();
Dan Gohman475871a2008-07-27 21:46:04 +00003251 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003252 setValue(&I, Op);
3253 DAG.setRoot(Op.getValue(1));
Jim Laskeyb180aa12007-02-21 22:53:45 +00003254 return 0;
3255 }
3256
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003257 case Intrinsic::eh_selector_i32:
3258 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00003259 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003260 MVT VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003261 MVT::i32 : MVT::i64);
3262
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003263 if (MMI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00003264 if (CurMBB->isLandingPad())
3265 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00003266 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00003267#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00003268 FuncInfo.CatchInfoLost.insert(&I);
3269#endif
Duncan Sands90291952007-07-06 09:18:59 +00003270 // FIXME: Mark exception selector register as live in. Hack for PR1508.
3271 unsigned Reg = TLI.getExceptionSelectorRegister();
3272 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00003273 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003274
3275 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003276 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00003277 SDValue Ops[2];
Jim Laskey735b6f82007-02-22 15:38:06 +00003278 Ops[0] = getValue(I.getOperand(1));
3279 Ops[1] = getRoot();
Dan Gohman475871a2008-07-27 21:46:04 +00003280 SDValue Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
Jim Laskey735b6f82007-02-22 15:38:06 +00003281 setValue(&I, Op);
3282 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00003283 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003284 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00003285 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00003286
3287 return 0;
3288 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003289
3290 case Intrinsic::eh_typeid_for_i32:
3291 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00003292 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003293 MVT VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003294 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00003295
Jim Laskey735b6f82007-02-22 15:38:06 +00003296 if (MMI) {
3297 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003298 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00003299
Jim Laskey735b6f82007-02-22 15:38:06 +00003300 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003301 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00003302 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00003303 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003304 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00003305 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00003306
3307 return 0;
3308 }
3309
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003310 case Intrinsic::eh_return: {
3311 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3312
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003313 if (MMI) {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003314 MMI->setCallsEHReturn(true);
3315 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
3316 MVT::Other,
Dan Gohman86e1ebf2008-03-27 19:56:19 +00003317 getControlRoot(),
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003318 getValue(I.getOperand(1)),
3319 getValue(I.getOperand(2))));
3320 } else {
3321 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
3322 }
3323
3324 return 0;
3325 }
3326
3327 case Intrinsic::eh_unwind_init: {
3328 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
3329 MMI->setCallsUnwindInit(true);
3330 }
3331
3332 return 0;
3333 }
3334
3335 case Intrinsic::eh_dwarf_cfa: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003336 MVT VT = getValue(I.getOperand(1)).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003337 SDValue CfaArg;
Duncan Sands8e4eb092008-06-08 20:54:56 +00003338 if (VT.bitsGT(TLI.getPointerTy()))
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003339 CfaArg = DAG.getNode(ISD::TRUNCATE,
3340 TLI.getPointerTy(), getValue(I.getOperand(1)));
3341 else
3342 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
3343 TLI.getPointerTy(), getValue(I.getOperand(1)));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003344
Dan Gohman475871a2008-07-27 21:46:04 +00003345 SDValue Offset = DAG.getNode(ISD::ADD,
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003346 TLI.getPointerTy(),
3347 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
3348 TLI.getPointerTy()),
3349 CfaArg);
3350 setValue(&I, DAG.getNode(ISD::ADD,
3351 TLI.getPointerTy(),
3352 DAG.getNode(ISD::FRAMEADDR,
3353 TLI.getPointerTy(),
3354 DAG.getConstant(0,
3355 TLI.getPointerTy())),
3356 Offset));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003357 return 0;
3358 }
3359
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00003360 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003361 setValue(&I, DAG.getNode(ISD::FSQRT,
3362 getValue(I.getOperand(1)).getValueType(),
3363 getValue(I.getOperand(1))));
3364 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00003365 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00003366 setValue(&I, DAG.getNode(ISD::FPOWI,
3367 getValue(I.getOperand(1)).getValueType(),
3368 getValue(I.getOperand(1)),
3369 getValue(I.getOperand(2))));
3370 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00003371 case Intrinsic::sin:
3372 setValue(&I, DAG.getNode(ISD::FSIN,
3373 getValue(I.getOperand(1)).getValueType(),
3374 getValue(I.getOperand(1))));
3375 return 0;
3376 case Intrinsic::cos:
3377 setValue(&I, DAG.getNode(ISD::FCOS,
3378 getValue(I.getOperand(1)).getValueType(),
3379 getValue(I.getOperand(1))));
3380 return 0;
3381 case Intrinsic::pow:
3382 setValue(&I, DAG.getNode(ISD::FPOW,
3383 getValue(I.getOperand(1)).getValueType(),
3384 getValue(I.getOperand(1)),
3385 getValue(I.getOperand(2))));
3386 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003387 case Intrinsic::pcmarker: {
Dan Gohman475871a2008-07-27 21:46:04 +00003388 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003389 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
3390 return 0;
3391 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003392 case Intrinsic::readcyclecounter: {
Dan Gohman475871a2008-07-27 21:46:04 +00003393 SDValue Op = getRoot();
3394 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003395 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
3396 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003397 setValue(&I, Tmp);
3398 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00003399 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003400 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00003401 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00003402 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00003403 assert(0 && "part_select intrinsic not implemented");
3404 abort();
3405 }
3406 case Intrinsic::part_set: {
3407 // Currently not implemented: just abort
3408 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00003409 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00003410 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003411 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00003412 setValue(&I, DAG.getNode(ISD::BSWAP,
3413 getValue(I.getOperand(1)).getValueType(),
3414 getValue(I.getOperand(1))));
3415 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003416 case Intrinsic::cttz: {
Dan Gohman475871a2008-07-27 21:46:04 +00003417 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands83ec4b62008-06-06 12:08:01 +00003418 MVT Ty = Arg.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003419 SDValue result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003420 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003421 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003422 }
3423 case Intrinsic::ctlz: {
Dan Gohman475871a2008-07-27 21:46:04 +00003424 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands83ec4b62008-06-06 12:08:01 +00003425 MVT Ty = Arg.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003426 SDValue result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003427 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003428 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003429 }
3430 case Intrinsic::ctpop: {
Dan Gohman475871a2008-07-27 21:46:04 +00003431 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands83ec4b62008-06-06 12:08:01 +00003432 MVT Ty = Arg.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003433 SDValue result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003434 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003435 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003436 }
Chris Lattner140d53c2006-01-13 02:50:02 +00003437 case Intrinsic::stacksave: {
Dan Gohman475871a2008-07-27 21:46:04 +00003438 SDValue Op = getRoot();
3439 SDValue Tmp = DAG.getNode(ISD::STACKSAVE,
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003440 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00003441 setValue(&I, Tmp);
3442 DAG.setRoot(Tmp.getValue(1));
3443 return 0;
3444 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00003445 case Intrinsic::stackrestore: {
Dan Gohman475871a2008-07-27 21:46:04 +00003446 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner39a17dd2006-01-23 05:22:07 +00003447 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00003448 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00003449 }
Tanya Lattner24e5aad2007-06-15 22:26:58 +00003450 case Intrinsic::var_annotation:
3451 // Discard annotate attributes
3452 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00003453
Duncan Sands36397f52007-07-27 12:58:54 +00003454 case Intrinsic::init_trampoline: {
Anton Korobeynikov0b12ecf2008-05-07 22:54:15 +00003455 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
Duncan Sands36397f52007-07-27 12:58:54 +00003456
Dan Gohman475871a2008-07-27 21:46:04 +00003457 SDValue Ops[6];
Duncan Sands36397f52007-07-27 12:58:54 +00003458 Ops[0] = getRoot();
3459 Ops[1] = getValue(I.getOperand(1));
3460 Ops[2] = getValue(I.getOperand(2));
3461 Ops[3] = getValue(I.getOperand(3));
3462 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3463 Ops[5] = DAG.getSrcValue(F);
3464
Dan Gohman475871a2008-07-27 21:46:04 +00003465 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE,
Duncan Sandsf7331b32007-09-11 14:10:23 +00003466 DAG.getNodeValueTypes(TLI.getPointerTy(),
3467 MVT::Other), 2,
3468 Ops, 6);
3469
3470 setValue(&I, Tmp);
3471 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00003472 return 0;
3473 }
Gordon Henriksence224772008-01-07 01:30:38 +00003474
3475 case Intrinsic::gcroot:
3476 if (GCI) {
3477 Value *Alloca = I.getOperand(1);
3478 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3479
3480 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3481 GCI->addStackRoot(FI->getIndex(), TypeMap);
3482 }
3483 return 0;
3484
3485 case Intrinsic::gcread:
3486 case Intrinsic::gcwrite:
3487 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3488 return 0;
3489
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003490 case Intrinsic::flt_rounds: {
Dan Gohman1a024862008-01-31 00:41:03 +00003491 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003492 return 0;
3493 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00003494
3495 case Intrinsic::trap: {
3496 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3497 return 0;
3498 }
Evan Cheng27b7db52008-03-08 00:58:38 +00003499 case Intrinsic::prefetch: {
Dan Gohman475871a2008-07-27 21:46:04 +00003500 SDValue Ops[4];
Evan Cheng27b7db52008-03-08 00:58:38 +00003501 Ops[0] = getRoot();
3502 Ops[1] = getValue(I.getOperand(1));
3503 Ops[2] = getValue(I.getOperand(2));
3504 Ops[3] = getValue(I.getOperand(3));
3505 DAG.setRoot(DAG.getNode(ISD::PREFETCH, MVT::Other, &Ops[0], 4));
3506 return 0;
3507 }
3508
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003509 case Intrinsic::memory_barrier: {
Dan Gohman475871a2008-07-27 21:46:04 +00003510 SDValue Ops[6];
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003511 Ops[0] = getRoot();
3512 for (int x = 1; x < 6; ++x)
3513 Ops[x] = getValue(I.getOperand(x));
3514
3515 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
3516 return 0;
3517 }
Mon P Wang28873102008-06-25 08:15:39 +00003518 case Intrinsic::atomic_cmp_swap: {
Dan Gohman475871a2008-07-27 21:46:04 +00003519 SDValue Root = getRoot();
3520 SDValue L = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, Root,
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003521 getValue(I.getOperand(1)),
3522 getValue(I.getOperand(2)),
Dan Gohmanfd4418f2008-06-25 16:07:49 +00003523 getValue(I.getOperand(3)),
Mon P Wang28873102008-06-25 08:15:39 +00003524 I.getOperand(1));
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003525 setValue(&I, L);
3526 DAG.setRoot(L.getValue(1));
3527 return 0;
3528 }
Mon P Wang28873102008-06-25 08:15:39 +00003529 case Intrinsic::atomic_load_add:
3530 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
3531 case Intrinsic::atomic_load_sub:
3532 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Mon P Wang63307c32008-05-05 19:05:59 +00003533 case Intrinsic::atomic_load_and:
3534 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
3535 case Intrinsic::atomic_load_or:
3536 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
3537 case Intrinsic::atomic_load_xor:
3538 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00003539 case Intrinsic::atomic_load_nand:
3540 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Mon P Wang63307c32008-05-05 19:05:59 +00003541 case Intrinsic::atomic_load_min:
3542 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
3543 case Intrinsic::atomic_load_max:
3544 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
3545 case Intrinsic::atomic_load_umin:
3546 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
3547 case Intrinsic::atomic_load_umax:
3548 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
3549 case Intrinsic::atomic_swap:
3550 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003551 }
3552}
3553
3554
Dan Gohman475871a2008-07-27 21:46:04 +00003555void SelectionDAGLowering::LowerCallTo(CallSite CS, SDValue Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00003556 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003557 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00003558 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00003559 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003560 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3561 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00003562
Jim Laskey735b6f82007-02-22 15:38:06 +00003563 TargetLowering::ArgListTy Args;
3564 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00003565 Args.reserve(CS.arg_size());
3566 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3567 i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003568 SDValue ArgNode = getValue(*i);
Duncan Sands6f74b482007-12-19 09:48:52 +00003569 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00003570
Duncan Sands6f74b482007-12-19 09:48:52 +00003571 unsigned attrInd = i - CS.arg_begin() + 1;
3572 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3573 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3574 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3575 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3576 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3577 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Dale Johannesen08e78b12008-02-22 17:49:45 +00003578 Entry.Alignment = CS.getParamAlignment(attrInd);
Jim Laskey735b6f82007-02-22 15:38:06 +00003579 Args.push_back(Entry);
3580 }
3581
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003582 if (LandingPad && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003583 // Insert a label before the invoke call to mark the try range. This can be
3584 // used to detect deletion of the invoke via the MachineModuleInfo.
3585 BeginLabel = MMI->NextLabelID();
Dale Johannesena4091d32008-04-04 23:48:31 +00003586 // Both PendingLoads and PendingExports must be flushed here;
3587 // this call might not return.
3588 (void)getRoot();
Dan Gohman44066042008-07-01 00:05:16 +00003589 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getControlRoot(), BeginLabel));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003590 }
Duncan Sands6f74b482007-12-19 09:48:52 +00003591
Dan Gohman475871a2008-07-27 21:46:04 +00003592 std::pair<SDValue,SDValue> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00003593 TLI.LowerCallTo(getRoot(), CS.getType(),
3594 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sands00fee652008-02-14 17:28:50 +00003595 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sands6f74b482007-12-19 09:48:52 +00003596 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00003597 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00003598 if (CS.getType() != Type::VoidTy)
3599 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00003600 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003601
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003602 if (LandingPad && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003603 // Insert a label at the end of the invoke call to mark the try range. This
3604 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3605 EndLabel = MMI->NextLabelID();
Dan Gohman44066042008-07-01 00:05:16 +00003606 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getRoot(), EndLabel));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003607
Duncan Sands6f74b482007-12-19 09:48:52 +00003608 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003609 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3610 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003611}
3612
3613
Chris Lattner1c08c712005-01-07 07:47:53 +00003614void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003615 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003616 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003617 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003618 if (unsigned IID = F->getIntrinsicID()) {
3619 RenameFn = visitIntrinsicCall(I, IID);
3620 if (!RenameFn)
3621 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003622 }
3623 }
3624
3625 // Check for well-known libc/libm calls. If the function is internal, it
3626 // can't be a library call.
3627 unsigned NameLen = F->getNameLen();
3628 if (!F->hasInternalLinkage() && NameLen) {
3629 const char *NameStr = F->getNameStart();
3630 if (NameStr[0] == 'c' &&
3631 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3632 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3633 if (I.getNumOperands() == 3 && // Basic sanity checks.
3634 I.getOperand(1)->getType()->isFloatingPoint() &&
3635 I.getType() == I.getOperand(1)->getType() &&
3636 I.getType() == I.getOperand(2)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003637 SDValue LHS = getValue(I.getOperand(1));
3638 SDValue RHS = getValue(I.getOperand(2));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003639 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3640 LHS, RHS));
3641 return;
3642 }
3643 } else if (NameStr[0] == 'f' &&
3644 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003645 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3646 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003647 if (I.getNumOperands() == 2 && // Basic sanity checks.
3648 I.getOperand(1)->getType()->isFloatingPoint() &&
3649 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003650 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003651 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3652 return;
3653 }
3654 } else if (NameStr[0] == 's' &&
3655 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003656 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3657 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003658 if (I.getNumOperands() == 2 && // Basic sanity checks.
3659 I.getOperand(1)->getType()->isFloatingPoint() &&
3660 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003661 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003662 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3663 return;
3664 }
3665 } else if (NameStr[0] == 'c' &&
3666 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003667 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3668 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003669 if (I.getNumOperands() == 2 && // Basic sanity checks.
3670 I.getOperand(1)->getType()->isFloatingPoint() &&
3671 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003672 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003673 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3674 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003675 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003676 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003677 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003678 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003679 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003680 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003681 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003682
Dan Gohman475871a2008-07-27 21:46:04 +00003683 SDValue Callee;
Chris Lattner64e14b12005-01-08 22:48:57 +00003684 if (!RenameFn)
3685 Callee = getValue(I.getOperand(0));
3686 else
3687 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003688
Duncan Sands6f74b482007-12-19 09:48:52 +00003689 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003690}
3691
Jim Laskey735b6f82007-02-22 15:38:06 +00003692
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003693/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3694/// this value and returns the result as a ValueVT value. This uses
3695/// Chain/Flag as the input and updates them for the output Chain/Flag.
3696/// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +00003697SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3698 SDValue &Chain,
3699 SDValue *Flag) const {
Dan Gohman23ce5022008-04-25 18:27:55 +00003700 // Assemble the legal parts into the final values.
Dan Gohman475871a2008-07-27 21:46:04 +00003701 SmallVector<SDValue, 4> Values(ValueVTs.size());
3702 SmallVector<SDValue, 8> Parts;
Chris Lattner6833b062008-04-28 07:16:35 +00003703 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Dan Gohman23ce5022008-04-25 18:27:55 +00003704 // Copy the legal parts from the registers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003705 MVT ValueVT = ValueVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003706 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003707 MVT RegisterVT = RegVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003708
Chris Lattner6833b062008-04-28 07:16:35 +00003709 Parts.resize(NumRegs);
Dan Gohman23ce5022008-04-25 18:27:55 +00003710 for (unsigned i = 0; i != NumRegs; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003711 SDValue P;
Chris Lattner6833b062008-04-28 07:16:35 +00003712 if (Flag == 0)
3713 P = DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT);
3714 else {
3715 P = DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT, *Flag);
Dan Gohman23ce5022008-04-25 18:27:55 +00003716 *Flag = P.getValue(2);
Chris Lattner6833b062008-04-28 07:16:35 +00003717 }
3718 Chain = P.getValue(1);
Chris Lattneread0d882008-06-17 06:09:18 +00003719
3720 // If the source register was virtual and if we know something about it,
3721 // add an assert node.
3722 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
3723 RegisterVT.isInteger() && !RegisterVT.isVector()) {
3724 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
3725 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
3726 if (FLI.LiveOutRegInfo.size() > SlotNo) {
3727 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
3728
3729 unsigned RegSize = RegisterVT.getSizeInBits();
3730 unsigned NumSignBits = LOI.NumSignBits;
3731 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
3732
3733 // FIXME: We capture more information than the dag can represent. For
3734 // now, just use the tightest assertzext/assertsext possible.
3735 bool isSExt = true;
3736 MVT FromVT(MVT::Other);
3737 if (NumSignBits == RegSize)
3738 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
3739 else if (NumZeroBits >= RegSize-1)
3740 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
3741 else if (NumSignBits > RegSize-8)
3742 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
3743 else if (NumZeroBits >= RegSize-9)
3744 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
3745 else if (NumSignBits > RegSize-16)
3746 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
3747 else if (NumZeroBits >= RegSize-17)
3748 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
3749 else if (NumSignBits > RegSize-32)
3750 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
3751 else if (NumZeroBits >= RegSize-33)
3752 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
3753
3754 if (FromVT != MVT::Other) {
3755 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext,
3756 RegisterVT, P, DAG.getValueType(FromVT));
3757
3758 }
3759 }
3760 }
3761
Dan Gohman23ce5022008-04-25 18:27:55 +00003762 Parts[Part+i] = P;
3763 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003764
Dan Gohman23ce5022008-04-25 18:27:55 +00003765 Values[Value] = getCopyFromParts(DAG, &Parts[Part], NumRegs, RegisterVT,
3766 ValueVT);
3767 Part += NumRegs;
3768 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00003769
Duncan Sandsf9516202008-06-30 10:19:09 +00003770 return DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
3771 &Values[0], ValueVTs.size());
Chris Lattner864635a2006-02-22 22:37:12 +00003772}
3773
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003774/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3775/// specified value into the registers specified by this object. This uses
3776/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003777/// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +00003778void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
3779 SDValue &Chain, SDValue *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003780 // Get the list of the values's legal parts.
Dan Gohman23ce5022008-04-25 18:27:55 +00003781 unsigned NumRegs = Regs.size();
Dan Gohman475871a2008-07-27 21:46:04 +00003782 SmallVector<SDValue, 8> Parts(NumRegs);
Chris Lattner6833b062008-04-28 07:16:35 +00003783 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003784 MVT ValueVT = ValueVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003785 unsigned NumParts = TLI->getNumRegisters(ValueVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003786 MVT RegisterVT = RegVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003787
3788 getCopyToParts(DAG, Val.getValue(Val.ResNo + Value),
3789 &Parts[Part], NumParts, RegisterVT);
3790 Part += NumParts;
3791 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003792
3793 // Copy the parts into the registers.
Dan Gohman475871a2008-07-27 21:46:04 +00003794 SmallVector<SDValue, 8> Chains(NumRegs);
Dan Gohman23ce5022008-04-25 18:27:55 +00003795 for (unsigned i = 0; i != NumRegs; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003796 SDValue Part;
Chris Lattner6833b062008-04-28 07:16:35 +00003797 if (Flag == 0)
3798 Part = DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
3799 else {
3800 Part = DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003801 *Flag = Part.getValue(1);
Chris Lattner6833b062008-04-28 07:16:35 +00003802 }
3803 Chains[i] = Part.getValue(0);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003804 }
Chris Lattner6833b062008-04-28 07:16:35 +00003805
Evan Cheng33bf38a2008-04-28 22:07:13 +00003806 if (NumRegs == 1 || Flag)
3807 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
3808 // flagged to it. That is the CopyToReg nodes and the user are considered
3809 // a single scheduling unit. If we create a TokenFactor and return it as
3810 // chain, then the TokenFactor is both a predecessor (operand) of the
3811 // user as well as a successor (the TF operands are flagged to the user).
3812 // c1, f1 = CopyToReg
3813 // c2, f2 = CopyToReg
3814 // c3 = TokenFactor c1, c2
3815 // ...
3816 // = op c3, ..., f2
3817 Chain = Chains[NumRegs-1];
Chris Lattner6833b062008-04-28 07:16:35 +00003818 else
3819 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003820}
Chris Lattner864635a2006-02-22 22:37:12 +00003821
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003822/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3823/// operand list. This adds the code marker and includes the number of
3824/// values added into it.
3825void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003826 std::vector<SDValue> &Ops) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003827 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner4b993b12007-04-09 00:33:58 +00003828 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattner6833b062008-04-28 07:16:35 +00003829 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
3830 unsigned NumRegs = TLI->getNumRegisters(ValueVTs[Value]);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003831 MVT RegisterVT = RegVTs[Value];
Chris Lattner6833b062008-04-28 07:16:35 +00003832 for (unsigned i = 0; i != NumRegs; ++i)
3833 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Dan Gohman23ce5022008-04-25 18:27:55 +00003834 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003835}
Chris Lattner864635a2006-02-22 22:37:12 +00003836
3837/// isAllocatableRegister - If the specified register is safe to allocate,
3838/// i.e. it isn't a stack pointer or some other special register, return the
3839/// register class for the register. Otherwise, return null.
3840static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003841isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman6f0d0242008-02-10 18:45:23 +00003842 const TargetLowering &TLI,
3843 const TargetRegisterInfo *TRI) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003844 MVT FoundVT = MVT::Other;
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003845 const TargetRegisterClass *FoundRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +00003846 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3847 E = TRI->regclass_end(); RCI != E; ++RCI) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003848 MVT ThisVT = MVT::Other;
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003849
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003850 const TargetRegisterClass *RC = *RCI;
3851 // If none of the the value types for this register class are valid, we
3852 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003853 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3854 I != E; ++I) {
3855 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003856 // If we have already found this register in a different register class,
3857 // choose the one with the largest VT specified. For example, on
3858 // PowerPC, we favor f64 register classes over f32.
Duncan Sands8e4eb092008-06-08 20:54:56 +00003859 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003860 ThisVT = *I;
3861 break;
3862 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003863 }
3864 }
3865
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003866 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003867
Chris Lattner864635a2006-02-22 22:37:12 +00003868 // NOTE: This isn't ideal. In particular, this might allocate the
3869 // frame pointer in functions that need it (due to them not being taken
3870 // out of allocation, because a variable sized allocation hasn't been seen
3871 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003872 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3873 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003874 if (*I == Reg) {
3875 // We found a matching register class. Keep looking at others in case
3876 // we find one with larger registers that this physreg is also in.
3877 FoundRC = RC;
3878 FoundVT = ThisVT;
3879 break;
3880 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003881 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003882 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003883}
3884
Chris Lattner4e4b5762006-02-01 18:59:47 +00003885
Chris Lattner0c583402007-04-28 20:49:53 +00003886namespace {
3887/// AsmOperandInfo - This contains information for each constraint that we are
3888/// lowering.
Evan Cheng5c807602008-02-26 02:33:44 +00003889struct SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
3890 /// CallOperand - If this is the result output operand or a clobber
3891 /// this is null, otherwise it is the incoming operand to the CallInst.
3892 /// This gets modified as the asm is processed.
Dan Gohman475871a2008-07-27 21:46:04 +00003893 SDValue CallOperand;
Evan Cheng5c807602008-02-26 02:33:44 +00003894
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003895 /// AssignedRegs - If this is a register or register class operand, this
3896 /// contains the set of register corresponding to the operand.
3897 RegsForValue AssignedRegs;
3898
Dan Gohman23ce5022008-04-25 18:27:55 +00003899 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
Evan Cheng5c807602008-02-26 02:33:44 +00003900 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
Chris Lattner0c583402007-04-28 20:49:53 +00003901 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003902
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003903 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3904 /// busy in OutputRegs/InputRegs.
3905 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3906 std::set<unsigned> &OutputRegs,
Chris Lattner7cbeb242008-02-21 04:55:52 +00003907 std::set<unsigned> &InputRegs,
3908 const TargetRegisterInfo &TRI) const {
3909 if (isOutReg) {
3910 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3911 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
3912 }
3913 if (isInReg) {
3914 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3915 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
3916 }
3917 }
3918
3919private:
3920 /// MarkRegAndAliases - Mark the specified register and all aliases in the
3921 /// specified set.
3922 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
3923 const TargetRegisterInfo &TRI) {
3924 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
3925 Regs.insert(Reg);
3926 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
3927 for (; *Aliases; ++Aliases)
3928 Regs.insert(*Aliases);
3929 }
Chris Lattner0c583402007-04-28 20:49:53 +00003930};
3931} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003932
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003933
Chris Lattner0fe71e92008-02-21 19:43:13 +00003934/// GetRegistersForValue - Assign registers (virtual or physical) for the
3935/// specified operand. We prefer to assign virtual registers, to allow the
3936/// register allocator handle the assignment process. However, if the asm uses
3937/// features that we can't model on machineinstrs, we have SDISel do the
3938/// allocation. This produces generally horrible, but correct, code.
3939///
3940/// OpInfo describes the operand.
3941/// HasEarlyClobber is true if there are any early clobber constraints (=&r)
3942/// or any explicitly clobbered registers.
3943/// Input and OutputRegs are the set of already allocated physical registers.
3944///
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003945void SelectionDAGLowering::
Evan Cheng5c807602008-02-26 02:33:44 +00003946GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003947 std::set<unsigned> &OutputRegs,
3948 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003949 // Compute whether this value requires an input register, an output register,
3950 // or both.
3951 bool isOutReg = false;
3952 bool isInReg = false;
3953 switch (OpInfo.Type) {
3954 case InlineAsm::isOutput:
3955 isOutReg = true;
3956
3957 // If this is an early-clobber output, or if there is an input
3958 // constraint that matches this, we need to reserve the input register
3959 // so no other inputs allocate to it.
3960 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3961 break;
3962 case InlineAsm::isInput:
3963 isInReg = true;
3964 isOutReg = false;
3965 break;
3966 case InlineAsm::isClobber:
3967 isOutReg = true;
3968 isInReg = true;
3969 break;
3970 }
3971
3972
3973 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerb606dba2008-04-28 06:44:42 +00003974 SmallVector<unsigned, 4> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003975
3976 // If this is a constraint for a single physreg, or a constraint for a
3977 // register class, find it.
3978 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3979 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3980 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003981
3982 unsigned NumRegs = 1;
3983 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003984 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003985 MVT RegVT;
3986 MVT ValueVT = OpInfo.ConstraintVT;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003987
Chris Lattnerbf996f12007-04-30 17:29:31 +00003988
3989 // If this is a constraint for a specific physical register, like {r17},
3990 // assign it now.
3991 if (PhysReg.first) {
3992 if (OpInfo.ConstraintVT == MVT::Other)
3993 ValueVT = *PhysReg.second->vt_begin();
3994
3995 // Get the actual register value type. This is important, because the user
3996 // may have asked for (e.g.) the AX register in i32 type. We need to
3997 // remember that AX is actually i16 to get the right extension.
3998 RegVT = *PhysReg.second->vt_begin();
3999
4000 // This is a explicit reference to a physical register.
4001 Regs.push_back(PhysReg.first);
4002
4003 // If this is an expanded reference, add the rest of the regs to Regs.
4004 if (NumRegs != 1) {
4005 TargetRegisterClass::iterator I = PhysReg.second->begin();
Chris Lattnerbf996f12007-04-30 17:29:31 +00004006 for (; *I != PhysReg.first; ++I)
Evan Cheng50871242008-05-14 20:07:51 +00004007 assert(I != PhysReg.second->end() && "Didn't find reg!");
Chris Lattnerbf996f12007-04-30 17:29:31 +00004008
4009 // Already added the first reg.
4010 --NumRegs; ++I;
4011 for (; NumRegs; --NumRegs, ++I) {
Evan Cheng50871242008-05-14 20:07:51 +00004012 assert(I != PhysReg.second->end() && "Ran out of registers to allocate!");
Chris Lattnerbf996f12007-04-30 17:29:31 +00004013 Regs.push_back(*I);
4014 }
4015 }
Dan Gohman23ce5022008-04-25 18:27:55 +00004016 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00004017 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4018 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004019 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00004020 }
4021
4022 // Otherwise, if this was a reference to an LLVM register class, create vregs
4023 // for this reference.
4024 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00004025 const TargetRegisterClass *RC = PhysReg.second;
4026 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00004027 // If this is an early clobber or tied register, our regalloc doesn't know
4028 // how to maintain the constraint. If it isn't, go ahead and create vreg
4029 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004030 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
4031 // If there is some other early clobber and this is an input register,
4032 // then we are forced to pre-allocate the input reg so it doesn't
4033 // conflict with the earlyclobber.
4034 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00004035 RegVT = *PhysReg.second->vt_begin();
4036
4037 if (OpInfo.ConstraintVT == MVT::Other)
4038 ValueVT = RegVT;
4039
4040 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00004041 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00004042 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00004043 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00004044
Dan Gohman23ce5022008-04-25 18:27:55 +00004045 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004046 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00004047 }
4048
4049 // Otherwise, we can't allocate it. Let the code below figure out how to
4050 // maintain these constraints.
4051 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
4052
4053 } else {
4054 // This is a reference to a register class that doesn't directly correspond
4055 // to an LLVM register class. Allocate NumRegs consecutive, available,
4056 // registers from the class.
4057 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
4058 OpInfo.ConstraintVT);
4059 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004060
Dan Gohman6f0d0242008-02-10 18:45:23 +00004061 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00004062 unsigned NumAllocated = 0;
4063 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
4064 unsigned Reg = RegClassRegs[i];
4065 // See if this register is available.
4066 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
4067 (isInReg && InputRegs.count(Reg))) { // Already used.
4068 // Make sure we find consecutive registers.
4069 NumAllocated = 0;
4070 continue;
4071 }
4072
4073 // Check to see if this register is allocatable (i.e. don't give out the
4074 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00004075 if (RC == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00004076 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00004077 if (!RC) { // Couldn't allocate this register.
4078 // Reset NumAllocated to make sure we return consecutive registers.
4079 NumAllocated = 0;
4080 continue;
4081 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00004082 }
4083
4084 // Okay, this register is good, we can use it.
4085 ++NumAllocated;
4086
4087 // If we allocated enough consecutive registers, succeed.
4088 if (NumAllocated == NumRegs) {
4089 unsigned RegStart = (i-NumAllocated)+1;
4090 unsigned RegEnd = i+1;
4091 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004092 for (unsigned i = RegStart; i != RegEnd; ++i)
4093 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00004094
Dan Gohman23ce5022008-04-25 18:27:55 +00004095 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004096 OpInfo.ConstraintVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00004097 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004098 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00004099 }
4100 }
4101
4102 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnerbf996f12007-04-30 17:29:31 +00004103}
4104
4105
Chris Lattnerce7518c2006-01-26 22:24:51 +00004106/// visitInlineAsm - Handle a call to an InlineAsm object.
4107///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004108void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
4109 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004110
Chris Lattner0c583402007-04-28 20:49:53 +00004111 /// ConstraintOperands - Information about all of the constraints.
Evan Cheng5c807602008-02-26 02:33:44 +00004112 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00004113
Dan Gohman475871a2008-07-27 21:46:04 +00004114 SDValue Chain = getRoot();
4115 SDValue Flag;
Chris Lattnerce7518c2006-01-26 22:24:51 +00004116
Chris Lattner4e4b5762006-02-01 18:59:47 +00004117 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00004118
Chris Lattner0c583402007-04-28 20:49:53 +00004119 // Do a prepass over the constraints, canonicalizing them, and building up the
4120 // ConstraintOperands list.
4121 std::vector<InlineAsm::ConstraintInfo>
4122 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004123
4124 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
4125 // constraint. If so, we can't let the register allocator allocate any input
4126 // registers, because it will not know to avoid the earlyclobbered output reg.
4127 bool SawEarlyClobber = false;
4128
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004129 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattneracf8b012008-04-27 23:44:28 +00004130 unsigned ResNo = 0; // ResNo - The result number of the next output.
Chris Lattner0c583402007-04-28 20:49:53 +00004131 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00004132 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
4133 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Chris Lattner0c583402007-04-28 20:49:53 +00004134
Duncan Sands83ec4b62008-06-06 12:08:01 +00004135 MVT OpVT = MVT::Other;
Chris Lattner0c583402007-04-28 20:49:53 +00004136
4137 // Compute the value type for each operand.
4138 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00004139 case InlineAsm::isOutput:
Chris Lattneracf8b012008-04-27 23:44:28 +00004140 // Indirect outputs just consume an argument.
4141 if (OpInfo.isIndirect) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004142 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattneracf8b012008-04-27 23:44:28 +00004143 break;
Chris Lattner1efa40f2006-02-22 00:56:39 +00004144 }
Chris Lattneracf8b012008-04-27 23:44:28 +00004145 // The return value of the call is this value. As such, there is no
4146 // corresponding argument.
4147 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
4148 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
4149 OpVT = TLI.getValueType(STy->getElementType(ResNo));
4150 } else {
4151 assert(ResNo == 0 && "Asm only has one result!");
4152 OpVT = TLI.getValueType(CS.getType());
4153 }
4154 ++ResNo;
Chris Lattner1efa40f2006-02-22 00:56:39 +00004155 break;
4156 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004157 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00004158 break;
4159 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00004160 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00004161 break;
4162 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00004163
Chris Lattner0c583402007-04-28 20:49:53 +00004164 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004165 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00004166 if (OpInfo.CallOperandVal) {
Chris Lattner507ffd22008-04-27 00:16:18 +00004167 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal))
4168 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004169 else {
4170 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
4171 const Type *OpTy = OpInfo.CallOperandVal->getType();
4172 // If this is an indirect operand, the operand is a pointer to the
4173 // accessed type.
4174 if (OpInfo.isIndirect)
4175 OpTy = cast<PointerType>(OpTy)->getElementType();
4176
Dan Gohman4fa2a3f2008-05-23 00:34:04 +00004177 // If OpTy is not a single value, it may be a struct/union that we
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004178 // can tile with integers.
Dan Gohman4fa2a3f2008-05-23 00:34:04 +00004179 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004180 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4181 switch (BitSize) {
4182 default: break;
4183 case 1:
4184 case 8:
4185 case 16:
4186 case 32:
4187 case 64:
4188 OpTy = IntegerType::get(BitSize);
4189 break;
4190 }
Chris Lattner6995cf62007-04-29 18:58:03 +00004191 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004192
4193 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00004194 }
4195 }
4196
4197 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00004198
Chris Lattner3ff90dc2007-04-30 17:16:27 +00004199 // Compute the constraint code and ConstraintType to use.
Chris Lattner5a096902008-04-27 00:37:18 +00004200 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Chris Lattner0c583402007-04-28 20:49:53 +00004201
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004202 // Keep track of whether we see an earlyclobber.
4203 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004204
Chris Lattner0fe71e92008-02-21 19:43:13 +00004205 // If we see a clobber of a register, it is an early clobber.
Chris Lattner69e6a8d2008-02-21 20:54:31 +00004206 if (!SawEarlyClobber &&
4207 OpInfo.Type == InlineAsm::isClobber &&
4208 OpInfo.ConstraintType == TargetLowering::C_Register) {
4209 // Note that we want to ignore things that we don't trick here, like
4210 // dirflag, fpsr, flags, etc.
4211 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
4212 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4213 OpInfo.ConstraintVT);
4214 if (PhysReg.first || PhysReg.second) {
4215 // This is a register we know of.
4216 SawEarlyClobber = true;
4217 }
4218 }
Chris Lattner0fe71e92008-02-21 19:43:13 +00004219
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004220 // If this is a memory input, and if the operand is not indirect, do what we
4221 // need to to provide an address for the memory input.
4222 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
4223 !OpInfo.isIndirect) {
4224 assert(OpInfo.Type == InlineAsm::isInput &&
4225 "Can only indirectify direct input operands!");
4226
4227 // Memory operands really want the address of the value. If we don't have
4228 // an indirect input, put it in the constpool if we can, otherwise spill
4229 // it to a stack slot.
4230
4231 // If the operand is a float, integer, or vector constant, spill to a
4232 // constant pool entry to get its address.
4233 Value *OpVal = OpInfo.CallOperandVal;
4234 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
4235 isa<ConstantVector>(OpVal)) {
4236 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
4237 TLI.getPointerTy());
4238 } else {
4239 // Otherwise, create a stack slot and emit a store to it before the
4240 // asm.
4241 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00004242 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004243 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
4244 MachineFunction &MF = DAG.getMachineFunction();
4245 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
Dan Gohman475871a2008-07-27 21:46:04 +00004246 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004247 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
4248 OpInfo.CallOperand = StackSlot;
4249 }
4250
4251 // There is no longer a Value* corresponding to this operand.
4252 OpInfo.CallOperandVal = 0;
4253 // It is now an indirect operand.
4254 OpInfo.isIndirect = true;
4255 }
4256
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004257 // If this constraint is for a specific register, allocate it before
4258 // anything else.
4259 if (OpInfo.ConstraintType == TargetLowering::C_Register)
4260 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00004261 }
Chris Lattner0c583402007-04-28 20:49:53 +00004262 ConstraintInfos.clear();
4263
4264
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004265 // Second pass - Loop over all of the operands, assigning virtual or physregs
4266 // to registerclass operands.
4267 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00004268 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004269
4270 // C_Register operands have already been allocated, Other/Memory don't need
4271 // to be.
4272 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
4273 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
4274 }
4275
Chris Lattner0c583402007-04-28 20:49:53 +00004276 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
Dan Gohman475871a2008-07-27 21:46:04 +00004277 std::vector<SDValue> AsmNodeOperands;
4278 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
Chris Lattner0c583402007-04-28 20:49:53 +00004279 AsmNodeOperands.push_back(
4280 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
4281
Chris Lattner2cc2f662006-02-01 01:28:23 +00004282
Chris Lattner0f0b7d42006-02-21 23:12:12 +00004283 // Loop over all of the inputs, copying the operand values into the
4284 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00004285 RegsForValue RetValRegs;
Chris Lattner41f62592008-04-29 04:29:54 +00004286
Chris Lattner0c583402007-04-28 20:49:53 +00004287 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
4288 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
4289
4290 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00004291 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00004292
Chris Lattner0c583402007-04-28 20:49:53 +00004293 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00004294 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00004295 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
4296 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00004297 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004298 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00004299
Chris Lattner22873462006-02-27 23:45:39 +00004300 // Add information to the INLINEASM node to know about this output.
4301 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00004302 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4303 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004304 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00004305 break;
4306 }
4307
Chris Lattner2a600be2007-04-28 21:01:43 +00004308 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00004309
Chris Lattner864635a2006-02-22 22:37:12 +00004310 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00004311 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004312 if (OpInfo.AssignedRegs.Regs.empty()) {
Duncan Sandsa47c6c32008-06-17 03:24:13 +00004313 cerr << "Couldn't allocate output reg for constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00004314 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00004315 exit(1);
4316 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00004317
Chris Lattner41f62592008-04-29 04:29:54 +00004318 // If this is an indirect operand, store through the pointer after the
4319 // asm.
4320 if (OpInfo.isIndirect) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004321 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00004322 OpInfo.CallOperandVal));
Chris Lattner41f62592008-04-29 04:29:54 +00004323 } else {
4324 // This is the result value of the call.
4325 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
4326 // Concatenate this output onto the outputs list.
4327 RetValRegs.append(OpInfo.AssignedRegs);
Chris Lattner2cc2f662006-02-01 01:28:23 +00004328 }
Chris Lattner6656dd12006-01-31 02:03:41 +00004329
4330 // Add information to the INLINEASM node to know that this register is
4331 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004332 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
4333 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00004334 break;
4335 }
4336 case InlineAsm::isInput: {
Dan Gohman475871a2008-07-27 21:46:04 +00004337 SDValue InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00004338
Chris Lattner0c583402007-04-28 20:49:53 +00004339 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00004340 // If this is required to match an output register we have already set,
4341 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00004342 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00004343
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004344 // Scan until we find the definition we already emitted of this operand.
4345 // When we find it, create a RegsForValue operand.
4346 unsigned CurOp = 2; // The first operand.
4347 for (; OperandNo; --OperandNo) {
4348 // Advance to the next operand.
4349 unsigned NumOps =
4350 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00004351 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
4352 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004353 "Skipped past definitions?");
4354 CurOp += (NumOps>>3)+1;
4355 }
4356
4357 unsigned NumOps =
4358 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00004359 if ((NumOps & 7) == 2 /*REGDEF*/) {
4360 // Add NumOps>>3 registers to MatchedRegs.
4361 RegsForValue MatchedRegs;
Dan Gohman23ce5022008-04-25 18:27:55 +00004362 MatchedRegs.TLI = &TLI;
Dan Gohman1fa850b2008-05-02 00:03:54 +00004363 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
4364 MatchedRegs.RegVTs.push_back(AsmNodeOperands[CurOp+1].getValueType());
Chris Lattner527fae12007-02-01 01:21:12 +00004365 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
4366 unsigned Reg =
4367 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
4368 MatchedRegs.Regs.push_back(Reg);
4369 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004370
Chris Lattner527fae12007-02-01 01:21:12 +00004371 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004372 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00004373 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
4374 break;
4375 } else {
4376 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
Chris Lattnerf9853bc2008-02-21 05:27:19 +00004377 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
4378 // Add information to the INLINEASM node to know about this input.
4379 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
4380 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4381 TLI.getPointerTy()));
4382 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
4383 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004384 }
Chris Lattner2223aea2006-02-02 00:25:23 +00004385 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004386
Chris Lattner2a600be2007-04-28 21:01:43 +00004387 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00004388 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00004389 "Don't know how to handle indirect other inputs yet!");
4390
Dan Gohman475871a2008-07-27 21:46:04 +00004391 std::vector<SDValue> Ops;
Chris Lattner48884cd2007-08-25 00:47:38 +00004392 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
4393 Ops, DAG);
4394 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00004395 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00004396 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00004397 exit(1);
4398 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004399
4400 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00004401 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00004402 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4403 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00004404 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004405 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00004406 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004407 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00004408 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
4409 "Memory operands expect pointer values");
4410
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004411 // Add information to the INLINEASM node to know about this input.
4412 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00004413 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4414 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004415 AsmNodeOperands.push_back(InOperandVal);
4416 break;
4417 }
4418
Chris Lattner2a600be2007-04-28 21:01:43 +00004419 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
4420 OpInfo.ConstraintType == TargetLowering::C_Register) &&
4421 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00004422 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00004423 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004424
4425 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004426 assert(!OpInfo.AssignedRegs.Regs.empty() &&
4427 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004428
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004429 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004430
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004431 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
4432 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00004433 break;
4434 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004435 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004436 // Add the clobbered value to the operand list, so that the register
4437 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004438 if (!OpInfo.AssignedRegs.Regs.empty())
4439 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
4440 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00004441 break;
4442 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004443 }
Chris Lattner6656dd12006-01-31 02:03:41 +00004444 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00004445
4446 // Finish up input operands.
4447 AsmNodeOperands[0] = Chain;
4448 if (Flag.Val) AsmNodeOperands.push_back(Flag);
4449
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004450 Chain = DAG.getNode(ISD::INLINEASM,
4451 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004452 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004453 Flag = Chain.getValue(1);
4454
Chris Lattner6656dd12006-01-31 02:03:41 +00004455 // If this asm returns a register value, copy the result from that register
4456 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00004457 if (!RetValRegs.Regs.empty()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004458 SDValue Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3fb29682008-04-29 04:48:56 +00004459
4460 // If any of the results of the inline asm is a vector, it may have the
4461 // wrong width/num elts. This can happen for register classes that can
4462 // contain multiple different value types. The preg or vreg allocated may
4463 // not have the same VT as was expected. Convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00004464 // bit_convert.
Chris Lattner3fb29682008-04-29 04:48:56 +00004465 if (const StructType *ResSTy = dyn_cast<StructType>(CS.getType())) {
4466 for (unsigned i = 0, e = ResSTy->getNumElements(); i != e; ++i) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004467 if (Val.Val->getValueType(i).isVector())
Chris Lattner3fb29682008-04-29 04:48:56 +00004468 Val = DAG.getNode(ISD::BIT_CONVERT,
4469 TLI.getValueType(ResSTy->getElementType(i)), Val);
4470 }
4471 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004472 if (Val.getValueType().isVector())
Chris Lattner3fb29682008-04-29 04:48:56 +00004473 Val = DAG.getNode(ISD::BIT_CONVERT, TLI.getValueType(CS.getType()),
4474 Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00004475 }
Chris Lattner3fb29682008-04-29 04:48:56 +00004476
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004477 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00004478 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00004479
Dan Gohman475871a2008-07-27 21:46:04 +00004480 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Chris Lattner6656dd12006-01-31 02:03:41 +00004481
4482 // Process indirect outputs, first output all of the flagged copies out of
4483 // physregs.
4484 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00004485 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00004486 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman475871a2008-07-27 21:46:04 +00004487 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00004488 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00004489 }
4490
4491 // Emit the non-flagged stores from the physregs.
Dan Gohman475871a2008-07-27 21:46:04 +00004492 SmallVector<SDValue, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00004493 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00004494 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00004495 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004496 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00004497 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004498 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4499 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004500 DAG.setRoot(Chain);
4501}
4502
4503
Chris Lattner1c08c712005-01-07 07:47:53 +00004504void SelectionDAGLowering::visitMalloc(MallocInst &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00004505 SDValue Src = getValue(I.getOperand(0));
Chris Lattner1c08c712005-01-07 07:47:53 +00004506
Duncan Sands83ec4b62008-06-06 12:08:01 +00004507 MVT IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00004508
Duncan Sands8e4eb092008-06-08 20:54:56 +00004509 if (IntPtr.bitsLT(Src.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00004510 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
Duncan Sands8e4eb092008-06-08 20:54:56 +00004511 else if (IntPtr.bitsGT(Src.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00004512 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00004513
4514 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00004515 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00004516 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00004517 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00004518
Reid Spencer47857812006-12-31 05:55:36 +00004519 TargetLowering::ArgListTy Args;
4520 TargetLowering::ArgListEntry Entry;
4521 Entry.Node = Src;
4522 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004523 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004524
Dan Gohman475871a2008-07-27 21:46:04 +00004525 std::pair<SDValue,SDValue> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004526 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
4527 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004528 setValue(&I, Result.first); // Pointers always fit in registers
4529 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004530}
4531
4532void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00004533 TargetLowering::ArgListTy Args;
4534 TargetLowering::ArgListEntry Entry;
4535 Entry.Node = getValue(I.getOperand(0));
4536 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004537 Args.push_back(Entry);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004538 MVT IntPtr = TLI.getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004539 std::pair<SDValue,SDValue> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004540 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
4541 CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00004542 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
4543 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004544}
4545
Evan Chengff9b3732008-01-30 18:18:23 +00004546// EmitInstrWithCustomInserter - This method should be implemented by targets
4547// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +00004548// instructions are special in various ways, which require special support to
4549// insert. The specified MachineInstr is created but not inserted into any
4550// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +00004551MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +00004552 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00004553 cerr << "If a target marks an instruction with "
4554 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +00004555 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00004556 abort();
4557 return 0;
4558}
4559
Chris Lattner39ae3622005-01-09 00:00:49 +00004560void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004561 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
4562 getValue(I.getOperand(1)),
4563 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00004564}
4565
4566void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00004567 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
Nate Begemanacc398c2006-01-25 18:21:52 +00004568 getValue(I.getOperand(0)),
4569 DAG.getSrcValue(I.getOperand(0)));
4570 setValue(&I, V);
4571 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00004572}
4573
4574void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004575 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4576 getValue(I.getOperand(1)),
4577 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004578}
4579
4580void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004581 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4582 getValue(I.getOperand(1)),
4583 getValue(I.getOperand(2)),
4584 DAG.getSrcValue(I.getOperand(1)),
4585 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004586}
4587
Chris Lattnerfdfded52006-04-12 16:20:43 +00004588/// TargetLowering::LowerArguments - This is the default LowerArguments
4589/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004590/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4591/// integrated into SDISel.
Dan Gohmana44b6742008-06-30 20:31:15 +00004592void TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004593 SmallVectorImpl<SDValue> &ArgValues) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004594 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
Dan Gohman475871a2008-07-27 21:46:04 +00004595 SmallVector<SDValue, 3+16> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004596 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00004597 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4598 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4599
4600 // Add one result value for each formal argument.
Dan Gohmana44b6742008-06-30 20:31:15 +00004601 SmallVector<MVT, 16> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00004602 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00004603 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4604 I != E; ++I, ++j) {
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004605 SmallVector<MVT, 4> ValueVTs;
4606 ComputeValueVTs(*this, I->getType(), ValueVTs);
4607 for (unsigned Value = 0, NumValues = ValueVTs.size();
4608 Value != NumValues; ++Value) {
4609 MVT VT = ValueVTs[Value];
4610 const Type *ArgTy = VT.getTypeForMVT();
4611 ISD::ArgFlagsTy Flags;
4612 unsigned OriginalAlignment =
4613 getTargetData()->getABITypeAlignment(ArgTy);
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004614
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004615 if (F.paramHasAttr(j, ParamAttr::ZExt))
4616 Flags.setZExt();
4617 if (F.paramHasAttr(j, ParamAttr::SExt))
4618 Flags.setSExt();
4619 if (F.paramHasAttr(j, ParamAttr::InReg))
4620 Flags.setInReg();
4621 if (F.paramHasAttr(j, ParamAttr::StructRet))
4622 Flags.setSRet();
4623 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
4624 Flags.setByVal();
4625 const PointerType *Ty = cast<PointerType>(I->getType());
4626 const Type *ElementTy = Ty->getElementType();
4627 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
4628 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4629 // For ByVal, alignment should be passed from FE. BE will guess if
4630 // this info is not there but there are cases it cannot get right.
4631 if (F.getParamAlignment(j))
4632 FrameAlign = F.getParamAlignment(j);
4633 Flags.setByValAlign(FrameAlign);
4634 Flags.setByValSize(FrameSize);
4635 }
4636 if (F.paramHasAttr(j, ParamAttr::Nest))
4637 Flags.setNest();
4638 Flags.setOrigAlign(OriginalAlignment);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004639
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004640 MVT RegisterVT = getRegisterType(VT);
4641 unsigned NumRegs = getNumRegisters(VT);
4642 for (unsigned i = 0; i != NumRegs; ++i) {
4643 RetVals.push_back(RegisterVT);
4644 ISD::ArgFlagsTy MyFlags = Flags;
4645 if (NumRegs > 1 && i == 0)
4646 MyFlags.setSplit();
4647 // if it isn't first piece, alignment must be 1
4648 else if (i > 0)
4649 MyFlags.setOrigAlign(1);
4650 Ops.push_back(DAG.getArgFlags(MyFlags));
4651 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004652 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004653 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00004654
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004655 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00004656
4657 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004658 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004659 DAG.getVTList(&RetVals[0], RetVals.size()),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004660 &Ops[0], Ops.size()).Val;
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004661
4662 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4663 // allows exposing the loads that may be part of the argument access to the
4664 // first DAGCombiner pass.
Dan Gohman475871a2008-07-27 21:46:04 +00004665 SDValue TmpRes = LowerOperation(SDValue(Result, 0), DAG);
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004666
4667 // The number of results should match up, except that the lowered one may have
4668 // an extra flag result.
4669 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4670 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4671 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4672 && "Lowering produced unexpected number of results!");
Dan Gohman2dbc1672008-07-21 21:04:07 +00004673
4674 // The FORMAL_ARGUMENTS node itself is likely no longer needed.
4675 if (Result != TmpRes.Val && Result->use_empty()) {
4676 HandleSDNode Dummy(DAG.getRoot());
4677 DAG.RemoveDeadNode(Result);
4678 }
4679
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004680 Result = TmpRes.Val;
4681
Dan Gohman27a70be2007-07-02 16:18:06 +00004682 unsigned NumArgRegs = Result->getNumValues() - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00004683 DAG.setRoot(SDValue(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004684
4685 // Set up the return result vector.
Chris Lattnerfdfded52006-04-12 16:20:43 +00004686 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00004687 unsigned Idx = 1;
4688 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4689 ++I, ++Idx) {
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004690 SmallVector<MVT, 4> ValueVTs;
4691 ComputeValueVTs(*this, I->getType(), ValueVTs);
4692 for (unsigned Value = 0, NumValues = ValueVTs.size();
4693 Value != NumValues; ++Value) {
4694 MVT VT = ValueVTs[Value];
4695 MVT PartVT = getRegisterType(VT);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004696
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004697 unsigned NumParts = getNumRegisters(VT);
Dan Gohman475871a2008-07-27 21:46:04 +00004698 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004699 for (unsigned j = 0; j != NumParts; ++j)
Dan Gohman475871a2008-07-27 21:46:04 +00004700 Parts[j] = SDValue(Result, i++);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004701
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004702 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4703 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4704 AssertOp = ISD::AssertSext;
4705 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4706 AssertOp = ISD::AssertZext;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004707
Dan Gohmana44b6742008-06-30 20:31:15 +00004708 ArgValues.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
4709 AssertOp));
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004710 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004711 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004712 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004713}
4714
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004715
4716/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4717/// implementation, which just inserts an ISD::CALL node, which is later custom
4718/// lowered by the target to something concrete. FIXME: When all targets are
4719/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
Dan Gohman475871a2008-07-27 21:46:04 +00004720std::pair<SDValue, SDValue>
4721TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Duncan Sands00fee652008-02-14 17:28:50 +00004722 bool RetSExt, bool RetZExt, bool isVarArg,
4723 unsigned CallingConv, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00004724 SDValue Callee,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004725 ArgListTy &Args, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00004726 SmallVector<SDValue, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004727 Ops.push_back(Chain); // Op#0 - Chain
4728 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4729 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4730 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4731 Ops.push_back(Callee);
4732
4733 // Handle all of the outgoing arguments.
4734 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004735 SmallVector<MVT, 4> ValueVTs;
4736 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
4737 for (unsigned Value = 0, NumValues = ValueVTs.size();
4738 Value != NumValues; ++Value) {
4739 MVT VT = ValueVTs[Value];
4740 const Type *ArgTy = VT.getTypeForMVT();
Dan Gohman475871a2008-07-27 21:46:04 +00004741 SDValue Op = SDValue(Args[i].Node.Val, Args[i].Node.ResNo + Value);
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004742 ISD::ArgFlagsTy Flags;
4743 unsigned OriginalAlignment =
4744 getTargetData()->getABITypeAlignment(ArgTy);
Duncan Sands276dcbd2008-03-21 09:14:45 +00004745
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004746 if (Args[i].isZExt)
4747 Flags.setZExt();
4748 if (Args[i].isSExt)
4749 Flags.setSExt();
4750 if (Args[i].isInReg)
4751 Flags.setInReg();
4752 if (Args[i].isSRet)
4753 Flags.setSRet();
4754 if (Args[i].isByVal) {
4755 Flags.setByVal();
4756 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
4757 const Type *ElementTy = Ty->getElementType();
4758 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
4759 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4760 // For ByVal, alignment should come from FE. BE will guess if this
4761 // info is not there but there are cases it cannot get right.
4762 if (Args[i].Alignment)
4763 FrameAlign = Args[i].Alignment;
4764 Flags.setByValAlign(FrameAlign);
4765 Flags.setByValSize(FrameSize);
4766 }
4767 if (Args[i].isNest)
4768 Flags.setNest();
4769 Flags.setOrigAlign(OriginalAlignment);
Dan Gohman27a70be2007-07-02 16:18:06 +00004770
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004771 MVT PartVT = getRegisterType(VT);
4772 unsigned NumParts = getNumRegisters(VT);
Dan Gohman475871a2008-07-27 21:46:04 +00004773 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004774 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004775
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004776 if (Args[i].isSExt)
4777 ExtendKind = ISD::SIGN_EXTEND;
4778 else if (Args[i].isZExt)
4779 ExtendKind = ISD::ZERO_EXTEND;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004780
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004781 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004782
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004783 for (unsigned i = 0; i != NumParts; ++i) {
4784 // if it isn't first piece, alignment must be 1
4785 ISD::ArgFlagsTy MyFlags = Flags;
4786 if (NumParts > 1 && i == 0)
4787 MyFlags.setSplit();
4788 else if (i != 0)
4789 MyFlags.setOrigAlign(1);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004790
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004791 Ops.push_back(Parts[i]);
4792 Ops.push_back(DAG.getArgFlags(MyFlags));
4793 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004794 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004795 }
4796
Dan Gohmanef5d1942008-03-11 21:11:25 +00004797 // Figure out the result value types. We start by making a list of
Dan Gohman23ce5022008-04-25 18:27:55 +00004798 // the potentially illegal return value types.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004799 SmallVector<MVT, 4> LoweredRetTys;
4800 SmallVector<MVT, 4> RetTys;
Dan Gohman23ce5022008-04-25 18:27:55 +00004801 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanef5d1942008-03-11 21:11:25 +00004802
Dan Gohman23ce5022008-04-25 18:27:55 +00004803 // Then we translate that to a list of legal types.
4804 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004805 MVT VT = RetTys[I];
4806 MVT RegisterVT = getRegisterType(VT);
Dan Gohmanef5d1942008-03-11 21:11:25 +00004807 unsigned NumRegs = getNumRegisters(VT);
4808 for (unsigned i = 0; i != NumRegs; ++i)
4809 LoweredRetTys.push_back(RegisterVT);
4810 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004811
Dan Gohmanef5d1942008-03-11 21:11:25 +00004812 LoweredRetTys.push_back(MVT::Other); // Always has a chain.
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004813
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004814 // Create the CALL node.
Dan Gohman475871a2008-07-27 21:46:04 +00004815 SDValue Res = DAG.getNode(ISD::CALL,
Dan Gohmanef5d1942008-03-11 21:11:25 +00004816 DAG.getVTList(&LoweredRetTys[0],
4817 LoweredRetTys.size()),
Chris Lattnerbe384162006-08-16 22:57:46 +00004818 &Ops[0], Ops.size());
Dan Gohmanef5d1942008-03-11 21:11:25 +00004819 Chain = Res.getValue(LoweredRetTys.size() - 1);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004820
4821 // Gather up the call result into a single value.
4822 if (RetTy != Type::VoidTy) {
Duncan Sands00fee652008-02-14 17:28:50 +00004823 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4824
4825 if (RetSExt)
4826 AssertOp = ISD::AssertSext;
4827 else if (RetZExt)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004828 AssertOp = ISD::AssertZext;
Duncan Sands00fee652008-02-14 17:28:50 +00004829
Dan Gohman475871a2008-07-27 21:46:04 +00004830 SmallVector<SDValue, 4> ReturnValues;
Dan Gohmanef5d1942008-03-11 21:11:25 +00004831 unsigned RegNo = 0;
Dan Gohman23ce5022008-04-25 18:27:55 +00004832 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004833 MVT VT = RetTys[I];
4834 MVT RegisterVT = getRegisterType(VT);
Dan Gohmanef5d1942008-03-11 21:11:25 +00004835 unsigned NumRegs = getNumRegisters(VT);
4836 unsigned RegNoEnd = NumRegs + RegNo;
Dan Gohman475871a2008-07-27 21:46:04 +00004837 SmallVector<SDValue, 4> Results;
Dan Gohmanef5d1942008-03-11 21:11:25 +00004838 for (; RegNo != RegNoEnd; ++RegNo)
4839 Results.push_back(Res.getValue(RegNo));
Dan Gohman475871a2008-07-27 21:46:04 +00004840 SDValue ReturnValue =
Dan Gohmanef5d1942008-03-11 21:11:25 +00004841 getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
4842 AssertOp);
4843 ReturnValues.push_back(ReturnValue);
4844 }
Duncan Sandsf9516202008-06-30 10:19:09 +00004845 Res = DAG.getMergeValues(DAG.getVTList(&RetTys[0], RetTys.size()),
4846 &ReturnValues[0], ReturnValues.size());
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004847 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004848
4849 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004850}
4851
Dan Gohman475871a2008-07-27 21:46:04 +00004852SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004853 assert(0 && "LowerOperation not implemented for this target!");
4854 abort();
Dan Gohman475871a2008-07-27 21:46:04 +00004855 return SDValue();
Chris Lattner171453a2005-01-16 07:28:41 +00004856}
4857
Nate Begeman0aed7842006-01-28 03:14:31 +00004858
Chris Lattner7041ee32005-01-11 05:56:49 +00004859//===----------------------------------------------------------------------===//
4860// SelectionDAGISel code
4861//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004862
Duncan Sands83ec4b62008-06-06 12:08:01 +00004863unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004864 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004865}
4866
Chris Lattner495a0b52005-08-17 06:37:43 +00004867void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004868 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004869 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004870 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004871}
Chris Lattner1c08c712005-01-07 07:47:53 +00004872
Chris Lattner1c08c712005-01-07 07:47:53 +00004873bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004874 // Get alias analysis for load/store combining.
4875 AA = &getAnalysis<AliasAnalysis>();
4876
Chris Lattner1c08c712005-01-07 07:47:53 +00004877 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004878 if (MF.getFunction()->hasCollector())
4879 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4880 else
4881 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004882 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004883 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004884
4885 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4886
Dale Johannesen1532f3d2008-04-02 00:25:04 +00004887 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4888 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4889 // Mark landing pad.
4890 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004891
Dan Gohman0e5f1302008-07-07 23:02:41 +00004892 SelectAllBasicBlocks(Fn, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004893
Evan Chengad2070c2007-02-10 02:43:39 +00004894 // Add function live-ins to entry block live-in set.
4895 BasicBlock *EntryBB = &Fn.getEntryBlock();
4896 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004897 if (!RegInfo->livein_empty())
4898 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4899 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004900 BB->addLiveIn(I->first);
4901
Duncan Sandsf4070822007-06-15 19:04:19 +00004902#ifndef NDEBUG
4903 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4904 "Not all catch info was assigned to a landing pad!");
4905#endif
4906
Chris Lattner1c08c712005-01-07 07:47:53 +00004907 return true;
4908}
4909
Chris Lattner6833b062008-04-28 07:16:35 +00004910void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
Dan Gohman475871a2008-07-27 21:46:04 +00004911 SDValue Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004912 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004913 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004914 "Copy from a reg to the same reg!");
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004915 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004916
Dan Gohman23ce5022008-04-25 18:27:55 +00004917 RegsForValue RFV(TLI, Reg, V->getType());
Dan Gohman475871a2008-07-27 21:46:04 +00004918 SDValue Chain = DAG.getEntryNode();
Dan Gohman23ce5022008-04-25 18:27:55 +00004919 RFV.getCopyToRegs(Op, DAG, Chain, 0);
4920 PendingExports.push_back(Chain);
Chris Lattner1c08c712005-01-07 07:47:53 +00004921}
4922
Chris Lattner068a81e2005-01-17 17:15:02 +00004923void SelectionDAGISel::
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004924LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL) {
Chris Lattner068a81e2005-01-17 17:15:02 +00004925 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004926 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004927 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Dan Gohman475871a2008-07-27 21:46:04 +00004928 SDValue OldRoot = SDL.DAG.getRoot();
4929 SmallVector<SDValue, 16> Args;
Dan Gohmana44b6742008-06-30 20:31:15 +00004930 TLI.LowerArguments(F, SDL.DAG, Args);
Chris Lattner068a81e2005-01-17 17:15:02 +00004931
Chris Lattnerbf209482005-10-30 19:42:35 +00004932 unsigned a = 0;
4933 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004934 AI != E; ++AI) {
4935 SmallVector<MVT, 4> ValueVTs;
4936 ComputeValueVTs(TLI, AI->getType(), ValueVTs);
4937 unsigned NumValues = ValueVTs.size();
Chris Lattnerbf209482005-10-30 19:42:35 +00004938 if (!AI->use_empty()) {
Duncan Sands4bdcb612008-07-02 17:40:58 +00004939 SDL.setValue(AI, SDL.DAG.getMergeValues(&Args[a], NumValues));
Chris Lattnerbf209482005-10-30 19:42:35 +00004940 // If this argument is live outside of the entry block, insert a copy from
4941 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004942 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4943 if (VMI != FuncInfo.ValueMap.end()) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004944 SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004945 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004946 }
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004947 a += NumValues;
4948 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004949
Chris Lattnerbf209482005-10-30 19:42:35 +00004950 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004951 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004952 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004953}
4954
Duncan Sandsf4070822007-06-15 19:04:19 +00004955static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4956 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004957 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004958 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004959 // Apply the catch info to DestBB.
4960 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4961#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004962 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4963 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004964#endif
4965 }
4966}
4967
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004968/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
4969/// whether object offset >= 0.
4970static bool
Dan Gohman475871a2008-07-27 21:46:04 +00004971IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004972 if (!isa<FrameIndexSDNode>(Op)) return false;
4973
4974 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
4975 int FrameIdx = FrameIdxNode->getIndex();
4976 return MFI->isFixedObjectIndex(FrameIdx) &&
4977 MFI->getObjectOffset(FrameIdx) >= 0;
4978}
4979
4980/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
4981/// possibly be overwritten when lowering the outgoing arguments in a tail
4982/// call. Currently the implementation of this call is very conservative and
4983/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
4984/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +00004985static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004986 MachineFrameInfo * MFI) {
4987 RegisterSDNode * OpReg = NULL;
4988 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
4989 (Op.getOpcode()== ISD::CopyFromReg &&
4990 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
4991 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
4992 (Op.getOpcode() == ISD::LOAD &&
4993 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
4994 (Op.getOpcode() == ISD::MERGE_VALUES &&
4995 Op.getOperand(Op.ResNo).getOpcode() == ISD::LOAD &&
4996 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.ResNo).
4997 getOperand(1))))
4998 return true;
4999 return false;
5000}
5001
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005002/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00005003/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005004static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
5005 TargetLowering& TLI) {
5006 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +00005007 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005008
5009 // Find RET node.
5010 if (Terminator.getOpcode() == ISD::RET) {
5011 Ret = Terminator.Val;
5012 }
5013
5014 // Fix tail call attribute of CALL nodes.
5015 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +00005016 BI = DAG.allnodes_end(); BI != BE; ) {
5017 --BI;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005018 if (BI->getOpcode() == ISD::CALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00005019 SDValue OpRet(Ret, 0);
5020 SDValue OpCall(BI, 0);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005021 bool isMarkedTailCall =
5022 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
5023 // If CALL node has tail call attribute set to true and the call is not
5024 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00005025 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005026 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005027 if (!isMarkedTailCall) continue;
5028 if (Ret==NULL ||
5029 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG)) {
5030 // Not eligible. Mark CALL node as non tail call.
Dan Gohman475871a2008-07-27 21:46:04 +00005031 SmallVector<SDValue, 32> Ops;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005032 unsigned idx=0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005033 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
5034 E = OpCall.Val->op_end(); I != E; I++, idx++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005035 if (idx!=3)
5036 Ops.push_back(*I);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005037 else
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005038 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
5039 }
5040 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005041 } else {
5042 // Look for tail call clobbered arguments. Emit a series of
5043 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +00005044 SmallVector<SDValue, 32> Ops;
5045 SDValue Chain = OpCall.getOperand(0), InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005046 unsigned idx=0;
5047 for(SDNode::op_iterator I = OpCall.Val->op_begin(),
5048 E = OpCall.Val->op_end(); I != E; I++, idx++) {
Dan Gohman475871a2008-07-27 21:46:04 +00005049 SDValue Arg = *I;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005050 if (idx > 4 && (idx % 2)) {
5051 bool isByVal = cast<ARG_FLAGSSDNode>(OpCall.getOperand(idx+1))->
5052 getArgFlags().isByVal();
5053 MachineFunction &MF = DAG.getMachineFunction();
5054 MachineFrameInfo *MFI = MF.getFrameInfo();
5055 if (!isByVal &&
5056 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005057 MVT VT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005058 unsigned VReg = MF.getRegInfo().
5059 createVirtualRegister(TLI.getRegClassFor(VT));
5060 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
5061 InFlag = Chain.getValue(1);
5062 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
5063 Chain = Arg.getValue(1);
5064 InFlag = Arg.getValue(2);
5065 }
5066 }
5067 Ops.push_back(Arg);
5068 }
5069 // Link in chain of CopyTo/CopyFromReg.
5070 Ops[0] = Chain;
5071 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005072 }
5073 }
5074 }
5075}
5076
Chris Lattner1c08c712005-01-07 07:47:53 +00005077void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
5078 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00005079 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00005080 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00005081
Chris Lattnerbf209482005-10-30 19:42:35 +00005082 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00005083 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005084 LowerArguments(LLVMBB, SDL);
Chris Lattner1c08c712005-01-07 07:47:53 +00005085
5086 BB = FuncInfo.MBBMap[LLVMBB];
5087 SDL.setCurrentBasicBlock(BB);
5088
Duncan Sandsf4070822007-06-15 19:04:19 +00005089 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00005090
Dale Johannesen1532f3d2008-04-02 00:25:04 +00005091 if (MMI && BB->isLandingPad()) {
Duncan Sandsf4070822007-06-15 19:04:19 +00005092 // Add a label to mark the beginning of the landing pad. Deletion of the
5093 // landing pad can thus be detected via the MachineModuleInfo.
5094 unsigned LabelID = MMI->addLandingPad(BB);
Dan Gohman44066042008-07-01 00:05:16 +00005095 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, DAG.getEntryNode(), LabelID));
Duncan Sandsf4070822007-06-15 19:04:19 +00005096
Evan Chenge47c3332007-06-27 18:45:32 +00005097 // Mark exception register as live in.
5098 unsigned Reg = TLI.getExceptionAddressRegister();
5099 if (Reg) BB->addLiveIn(Reg);
5100
5101 // Mark exception selector register as live in.
5102 Reg = TLI.getExceptionSelectorRegister();
5103 if (Reg) BB->addLiveIn(Reg);
5104
Duncan Sandsf4070822007-06-15 19:04:19 +00005105 // FIXME: Hack around an exception handling flaw (PR1508): the personality
5106 // function and list of typeids logically belong to the invoke (or, if you
5107 // like, the basic block containing the invoke), and need to be associated
5108 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00005109 // information is provided by an intrinsic (eh.selector) that can be moved
5110 // to unexpected places by the optimizers: if the unwind edge is critical,
5111 // then breaking it can result in the intrinsics being in the successor of
5112 // the landing pad, not the landing pad itself. This results in exceptions
5113 // not being caught because no typeids are associated with the invoke.
5114 // This may not be the only way things can go wrong, but it is the only way
5115 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00005116 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
5117
5118 if (Br && Br->isUnconditional()) { // Critical edge?
5119 BasicBlock::iterator I, E;
5120 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00005121 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00005122 break;
5123
5124 if (I == E)
5125 // No catch info found - try to extract some from the successor.
5126 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00005127 }
5128 }
5129
Chris Lattner1c08c712005-01-07 07:47:53 +00005130 // Lower all of the non-terminator instructions.
5131 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
5132 I != E; ++I)
5133 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005134
Chris Lattner1c08c712005-01-07 07:47:53 +00005135 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005136 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00005137 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005138 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00005139 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00005140 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005141 SDL.CopyValueToVirtualRegister(I, VMI->second);
Chris Lattner1c08c712005-01-07 07:47:53 +00005142 }
5143
5144 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5145 // ensure constants are generated when needed. Remember the virtual registers
5146 // that need to be added to the Machine PHI nodes as input. We cannot just
5147 // directly add them, because expansion might result in multiple MBB's for one
5148 // BB. As such, the start of the BB might correspond to a different MBB than
5149 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00005150 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00005151 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00005152
5153 // Emit constants only once even if used by multiple PHI nodes.
5154 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005155
Chris Lattner8c494ab2006-10-27 23:50:33 +00005156 // Vector bool would be better, but vector<bool> is really slow.
5157 std::vector<unsigned char> SuccsHandled;
5158 if (TI->getNumSuccessors())
5159 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
5160
Dan Gohman532dc2e2007-07-09 20:59:04 +00005161 // Check successor nodes' PHI nodes that expect a constant to be available
5162 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00005163 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5164 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005165 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00005166 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005167
Chris Lattner8c494ab2006-10-27 23:50:33 +00005168 // If this terminator has multiple identical successors (common for
5169 // switches), only handle each succ once.
5170 unsigned SuccMBBNo = SuccMBB->getNumber();
5171 if (SuccsHandled[SuccMBBNo]) continue;
5172 SuccsHandled[SuccMBBNo] = true;
5173
5174 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00005175 PHINode *PN;
5176
5177 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5178 // nodes and Machine PHI nodes, but the incoming operands have not been
5179 // emitted yet.
5180 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00005181 (PN = dyn_cast<PHINode>(I)); ++I) {
5182 // Ignore dead phi's.
5183 if (PN->use_empty()) continue;
5184
5185 unsigned Reg;
5186 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00005187
Chris Lattner8c494ab2006-10-27 23:50:33 +00005188 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
5189 unsigned &RegOut = ConstantsOut[C];
5190 if (RegOut == 0) {
5191 RegOut = FuncInfo.CreateRegForValue(C);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005192 SDL.CopyValueToVirtualRegister(C, RegOut);
Chris Lattner1c08c712005-01-07 07:47:53 +00005193 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00005194 Reg = RegOut;
5195 } else {
5196 Reg = FuncInfo.ValueMap[PHIOp];
5197 if (Reg == 0) {
5198 assert(isa<AllocaInst>(PHIOp) &&
5199 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5200 "Didn't codegen value into a register!??");
5201 Reg = FuncInfo.CreateRegForValue(PHIOp);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005202 SDL.CopyValueToVirtualRegister(PHIOp, Reg);
Chris Lattner7e021512006-03-31 02:12:18 +00005203 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005204 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00005205
5206 // Remember that this register needs to added to the machine PHI node as
5207 // the input for this MBB.
Dan Gohman6f498b02008-08-04 23:42:46 +00005208 SmallVector<MVT, 4> ValueVTs;
5209 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
5210 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
5211 MVT VT = ValueVTs[vti];
5212 unsigned NumRegisters = TLI.getNumRegisters(VT);
5213 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
5214 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
5215 Reg += NumRegisters;
5216 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00005217 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005218 }
5219 ConstantsOut.clear();
5220
5221 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005222 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00005223
Nate Begemanf15485a2006-03-27 01:32:24 +00005224 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00005225 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00005226 SwitchCases.clear();
5227 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005228 JTCases.clear();
5229 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005230 BitTestCases.clear();
5231 BitTestCases = SDL.BitTestCases;
5232
Chris Lattnera651cf62005-01-17 19:43:36 +00005233 // Make sure the root of the DAG is up-to-date.
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005234 DAG.setRoot(SDL.getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005235
5236 // Check whether calls in this block are real tail calls. Fix up CALL nodes
5237 // with correct tailcall attribute so that the target can rely on the tailcall
5238 // attribute indicating whether the call is really eligible for tail call
5239 // optimization.
5240 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00005241}
5242
Chris Lattneread0d882008-06-17 06:09:18 +00005243void SelectionDAGISel::ComputeLiveOutVRegInfo(SelectionDAG &DAG) {
5244 SmallPtrSet<SDNode*, 128> VisitedNodes;
5245 SmallVector<SDNode*, 128> Worklist;
5246
5247 Worklist.push_back(DAG.getRoot().Val);
5248
5249 APInt Mask;
5250 APInt KnownZero;
5251 APInt KnownOne;
5252
5253 while (!Worklist.empty()) {
5254 SDNode *N = Worklist.back();
5255 Worklist.pop_back();
5256
5257 // If we've already seen this node, ignore it.
5258 if (!VisitedNodes.insert(N))
5259 continue;
5260
5261 // Otherwise, add all chain operands to the worklist.
5262 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
5263 if (N->getOperand(i).getValueType() == MVT::Other)
5264 Worklist.push_back(N->getOperand(i).Val);
5265
5266 // If this is a CopyToReg with a vreg dest, process it.
5267 if (N->getOpcode() != ISD::CopyToReg)
5268 continue;
5269
5270 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
5271 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
5272 continue;
5273
5274 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +00005275 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +00005276 MVT SrcVT = Src.getValueType();
5277 if (!SrcVT.isInteger() || SrcVT.isVector())
5278 continue;
5279
5280 unsigned NumSignBits = DAG.ComputeNumSignBits(Src);
5281 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
5282 DAG.ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
5283
5284 // Only install this information if it tells us something.
5285 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
5286 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
5287 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
5288 if (DestReg >= FLI.LiveOutRegInfo.size())
5289 FLI.LiveOutRegInfo.resize(DestReg+1);
5290 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
5291 LOI.NumSignBits = NumSignBits;
5292 LOI.KnownOne = NumSignBits;
5293 LOI.KnownZero = NumSignBits;
5294 }
5295 }
5296}
5297
Nate Begemanf15485a2006-03-27 01:32:24 +00005298void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman462dc7f2008-07-21 20:00:07 +00005299 std::string GroupName;
5300 if (TimePassesIsEnabled)
5301 GroupName = "Instruction Selection and Scheduling";
5302 std::string BlockName;
5303 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
5304 ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs)
5305 BlockName = DAG.getMachineFunction().getFunction()->getName() + ':' +
5306 BB->getBasicBlock()->getName();
5307
5308 DOUT << "Initial selection DAG:\n";
Dan Gohman417e11b2007-10-08 15:12:17 +00005309 DEBUG(DAG.dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +00005310
5311 if (ViewDAGCombine1) DAG.viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +00005312
Chris Lattneraf21d552005-10-10 16:47:10 +00005313 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +00005314 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005315 NamedRegionTimer T("DAG Combining 1", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005316 DAG.Combine(false, *AA);
5317 } else {
5318 DAG.Combine(false, *AA);
5319 }
Nate Begeman2300f552005-09-07 00:15:36 +00005320
Dan Gohman417e11b2007-10-08 15:12:17 +00005321 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00005322 DEBUG(DAG.dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +00005323
Chris Lattner1c08c712005-01-07 07:47:53 +00005324 // Second step, hack on the DAG until it only uses operations and types that
5325 // the target supports.
Duncan Sandsf00e74f2008-07-17 17:06:03 +00005326 if (EnableLegalizeTypes) {// Enable this some day.
Dan Gohman462dc7f2008-07-21 20:00:07 +00005327 if (ViewLegalizeTypesDAGs) DAG.viewGraph("legalize-types input for " +
5328 BlockName);
5329
5330 if (TimePassesIsEnabled) {
5331 NamedRegionTimer T("Type Legalization", GroupName);
5332 DAG.LegalizeTypes();
5333 } else {
5334 DAG.LegalizeTypes();
5335 }
5336
5337 DOUT << "Type-legalized selection DAG:\n";
5338 DEBUG(DAG.dump());
5339
Chris Lattner70587ea2008-07-10 23:37:50 +00005340 // TODO: enable a dag combine pass here.
5341 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +00005342
Dan Gohman462dc7f2008-07-21 20:00:07 +00005343 if (ViewLegalizeDAGs) DAG.viewGraph("legalize input for " + BlockName);
5344
Evan Chengebffb662008-07-01 17:59:20 +00005345 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005346 NamedRegionTimer T("DAG Legalization", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005347 DAG.Legalize();
5348 } else {
5349 DAG.Legalize();
5350 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005351
Bill Wendling832171c2006-12-07 20:04:42 +00005352 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00005353 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00005354
Dan Gohman462dc7f2008-07-21 20:00:07 +00005355 if (ViewDAGCombine2) DAG.viewGraph("dag-combine2 input for " + BlockName);
5356
Chris Lattneraf21d552005-10-10 16:47:10 +00005357 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +00005358 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005359 NamedRegionTimer T("DAG Combining 2", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005360 DAG.Combine(true, *AA);
5361 } else {
5362 DAG.Combine(true, *AA);
5363 }
Nate Begeman2300f552005-09-07 00:15:36 +00005364
Dan Gohman417e11b2007-10-08 15:12:17 +00005365 DOUT << "Optimized legalized selection DAG:\n";
5366 DEBUG(DAG.dump());
5367
Dan Gohman462dc7f2008-07-21 20:00:07 +00005368 if (ViewISelDAGs) DAG.viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +00005369
Evan Chengf1a792b2008-07-01 18:15:04 +00005370 if (!FastISel && EnableValueProp)
Chris Lattneread0d882008-06-17 06:09:18 +00005371 ComputeLiveOutVRegInfo(DAG);
Evan Cheng552c4a82006-04-28 02:09:19 +00005372
Chris Lattnera33ef482005-03-30 01:10:47 +00005373 // Third, instruction select all of the operations to machine code, adding the
5374 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +00005375 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005376 NamedRegionTimer T("Instruction Selection", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005377 InstructionSelect(DAG);
5378 } else {
5379 InstructionSelect(DAG);
5380 }
Evan Chengdb8d56b2008-06-30 20:45:06 +00005381
Dan Gohman462dc7f2008-07-21 20:00:07 +00005382 DOUT << "Selected selection DAG:\n";
5383 DEBUG(DAG.dump());
5384
5385 if (ViewSchedDAGs) DAG.viewGraph("scheduler input for " + BlockName);
5386
Dan Gohman5e843682008-07-14 18:19:29 +00005387 // Schedule machine code.
5388 ScheduleDAG *Scheduler;
5389 if (TimePassesIsEnabled) {
5390 NamedRegionTimer T("Instruction Scheduling", GroupName);
5391 Scheduler = Schedule(DAG);
5392 } else {
5393 Scheduler = Schedule(DAG);
5394 }
5395
Dan Gohman462dc7f2008-07-21 20:00:07 +00005396 if (ViewSUnitDAGs) Scheduler->viewGraph();
5397
Evan Chengdb8d56b2008-06-30 20:45:06 +00005398 // Emit machine code to BB. This can change 'BB' to the last block being
5399 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +00005400 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005401 NamedRegionTimer T("Instruction Creation", GroupName);
5402 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +00005403 } else {
Dan Gohman5e843682008-07-14 18:19:29 +00005404 BB = Scheduler->EmitSchedule();
5405 }
5406
5407 // Free the scheduler state.
5408 if (TimePassesIsEnabled) {
5409 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
5410 delete Scheduler;
5411 } else {
5412 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +00005413 }
Evan Chengdb8d56b2008-06-30 20:45:06 +00005414
5415 // Perform target specific isel post processing.
Evan Chengebffb662008-07-01 17:59:20 +00005416 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005417 NamedRegionTimer T("Instruction Selection Post Processing", GroupName);
Dan Gohman462dc7f2008-07-21 20:00:07 +00005418 InstructionSelectPostProcessing();
Evan Chengebffb662008-07-01 17:59:20 +00005419 } else {
Dan Gohman462dc7f2008-07-21 20:00:07 +00005420 InstructionSelectPostProcessing();
Evan Chengebffb662008-07-01 17:59:20 +00005421 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005422
Bill Wendling832171c2006-12-07 20:04:42 +00005423 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00005424 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00005425}
Chris Lattner1c08c712005-01-07 07:47:53 +00005426
Dan Gohman0e5f1302008-07-07 23:02:41 +00005427void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF,
5428 FunctionLoweringInfo &FuncInfo) {
Dan Gohmanfed90b62008-07-28 21:51:04 +00005429 // Define NodeAllocator here so that memory allocation is reused for
Dan Gohman0e5f1302008-07-07 23:02:41 +00005430 // each basic block.
Dan Gohmanfed90b62008-07-28 21:51:04 +00005431 NodeAllocatorType NodeAllocator;
Dan Gohman0e5f1302008-07-07 23:02:41 +00005432
Dan Gohmanfed90b62008-07-28 21:51:04 +00005433 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
5434 SelectBasicBlock(I, MF, FuncInfo, NodeAllocator);
Dan Gohman0e5f1302008-07-07 23:02:41 +00005435}
5436
Dan Gohmanfed90b62008-07-28 21:51:04 +00005437void
5438SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
5439 FunctionLoweringInfo &FuncInfo,
5440 NodeAllocatorType &NodeAllocator) {
Nate Begemanf15485a2006-03-27 01:32:24 +00005441 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
5442 {
Chris Lattneread0d882008-06-17 06:09:18 +00005443 SelectionDAG DAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005444 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005445 NodeAllocator);
Nate Begemanf15485a2006-03-27 01:32:24 +00005446 CurDAG = &DAG;
5447
5448 // First step, lower LLVM code to some DAG. This DAG may use operations and
5449 // types that are not supported by the target.
5450 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
5451
5452 // Second step, emit the lowered DAG as machine code.
5453 CodeGenAndEmitDAG(DAG);
5454 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005455
5456 DOUT << "Total amount of phi nodes to update: "
5457 << PHINodesToUpdate.size() << "\n";
5458 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
5459 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
5460 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00005461
Chris Lattnera33ef482005-03-30 01:10:47 +00005462 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00005463 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005464 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00005465 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5466 MachineInstr *PHI = PHINodesToUpdate[i].first;
5467 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5468 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005469 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5470 false));
5471 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00005472 }
5473 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00005474 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005475
5476 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
5477 // Lower header first, if it wasn't already lowered
5478 if (!BitTestCases[i].Emitted) {
Chris Lattneread0d882008-06-17 06:09:18 +00005479 SelectionDAG HSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005480 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005481 NodeAllocator);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005482 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005483 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005484 // Set the current basic block to the mbb we wish to insert the code into
5485 BB = BitTestCases[i].Parent;
5486 HSDL.setCurrentBasicBlock(BB);
5487 // Emit the code
5488 HSDL.visitBitTestHeader(BitTestCases[i]);
5489 HSDAG.setRoot(HSDL.getRoot());
5490 CodeGenAndEmitDAG(HSDAG);
5491 }
5492
5493 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
Chris Lattneread0d882008-06-17 06:09:18 +00005494 SelectionDAG BSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005495 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005496 NodeAllocator);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005497 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005498 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005499 // Set the current basic block to the mbb we wish to insert the code into
5500 BB = BitTestCases[i].Cases[j].ThisBB;
5501 BSDL.setCurrentBasicBlock(BB);
5502 // Emit the code
5503 if (j+1 != ej)
5504 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
5505 BitTestCases[i].Reg,
5506 BitTestCases[i].Cases[j]);
5507 else
5508 BSDL.visitBitTestCase(BitTestCases[i].Default,
5509 BitTestCases[i].Reg,
5510 BitTestCases[i].Cases[j]);
5511
5512
5513 BSDAG.setRoot(BSDL.getRoot());
5514 CodeGenAndEmitDAG(BSDAG);
5515 }
5516
5517 // Update PHI Nodes
5518 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5519 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5520 MachineBasicBlock *PHIBB = PHI->getParent();
5521 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5522 "This is not a machine PHI node that we are updating!");
5523 // This is "default" BB. We have two jumps to it. From "header" BB and
5524 // from last "case" BB.
5525 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005526 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5527 false));
5528 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
5529 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5530 false));
5531 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
5532 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005533 }
5534 // One of "cases" BB.
5535 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
5536 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
5537 if (cBB->succ_end() !=
5538 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005539 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5540 false));
5541 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005542 }
5543 }
5544 }
5545 }
5546
Nate Begeman9453eea2006-04-23 06:26:20 +00005547 // If the JumpTable record is filled in, then we need to emit a jump table.
5548 // Updating the PHI nodes is tricky in this case, since we need to determine
5549 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005550 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
5551 // Lower header first, if it wasn't already lowered
5552 if (!JTCases[i].first.Emitted) {
Chris Lattneread0d882008-06-17 06:09:18 +00005553 SelectionDAG HSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005554 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005555 NodeAllocator);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005556 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005557 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005558 // Set the current basic block to the mbb we wish to insert the code into
5559 BB = JTCases[i].first.HeaderBB;
5560 HSDL.setCurrentBasicBlock(BB);
5561 // Emit the code
5562 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
5563 HSDAG.setRoot(HSDL.getRoot());
5564 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005565 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005566
Chris Lattneread0d882008-06-17 06:09:18 +00005567 SelectionDAG JSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005568 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005569 NodeAllocator);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005570 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005571 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00005572 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005573 BB = JTCases[i].second.MBB;
5574 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00005575 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005576 JSDL.visitJumpTable(JTCases[i].second);
5577 JSDAG.setRoot(JSDL.getRoot());
5578 CodeGenAndEmitDAG(JSDAG);
5579
Nate Begeman37efe672006-04-22 18:53:45 +00005580 // Update PHI Nodes
5581 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5582 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5583 MachineBasicBlock *PHIBB = PHI->getParent();
5584 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5585 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005586 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005587 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005588 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5589 false));
5590 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00005591 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005592 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00005593 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005594 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5595 false));
5596 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00005597 }
5598 }
Nate Begeman37efe672006-04-22 18:53:45 +00005599 }
5600
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005601 // If the switch block involved a branch to one of the actual successors, we
5602 // need to update PHI nodes in that block.
5603 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5604 MachineInstr *PHI = PHINodesToUpdate[i].first;
5605 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5606 "This is not a machine PHI node that we are updating!");
5607 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005608 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5609 false));
5610 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005611 }
5612 }
5613
Nate Begemanf15485a2006-03-27 01:32:24 +00005614 // If we generated any switch lowering information, build and codegen any
5615 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005616 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Chris Lattneread0d882008-06-17 06:09:18 +00005617 SelectionDAG SDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005618 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005619 NodeAllocator);
Nate Begemanf15485a2006-03-27 01:32:24 +00005620 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005621 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005622
Nate Begemanf15485a2006-03-27 01:32:24 +00005623 // Set the current basic block to the mbb we wish to insert the code into
5624 BB = SwitchCases[i].ThisBB;
5625 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005626
Nate Begemanf15485a2006-03-27 01:32:24 +00005627 // Emit the code
5628 SDL.visitSwitchCase(SwitchCases[i]);
5629 SDAG.setRoot(SDL.getRoot());
5630 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005631
5632 // Handle any PHI nodes in successors of this chunk, as if we were coming
5633 // from the original BB before switch expansion. Note that PHI nodes can
5634 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5635 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00005636 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005637 for (MachineBasicBlock::iterator Phi = BB->begin();
5638 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5639 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5640 for (unsigned pn = 0; ; ++pn) {
5641 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5642 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005643 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5644 second, false));
5645 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005646 break;
5647 }
5648 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005649 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005650
5651 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00005652 if (BB == SwitchCases[i].FalseBB)
5653 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005654
5655 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00005656 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00005657 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00005658 }
Chris Lattner57ab6592006-10-24 17:57:59 +00005659 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00005660 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005661}
Evan Chenga9c20912006-01-21 02:32:06 +00005662
Jim Laskey13ec7022006-08-01 14:21:23 +00005663
Dan Gohman5e843682008-07-14 18:19:29 +00005664/// Schedule - Pick a safe ordering for instructions for each
Evan Chenga9c20912006-01-21 02:32:06 +00005665/// target node in the graph.
Dan Gohman5e843682008-07-14 18:19:29 +00005666///
5667ScheduleDAG *SelectionDAGISel::Schedule(SelectionDAG &DAG) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005668 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00005669
5670 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005671 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00005672 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00005673 }
Jim Laskey13ec7022006-08-01 14:21:23 +00005674
Dan Gohman5e843682008-07-14 18:19:29 +00005675 ScheduleDAG *Scheduler = Ctor(this, &DAG, BB, FastISel);
5676 Scheduler->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00005677
Dan Gohman5e843682008-07-14 18:19:29 +00005678 return Scheduler;
Evan Chenga9c20912006-01-21 02:32:06 +00005679}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005680
Chris Lattner03fc53c2006-03-06 00:22:00 +00005681
Jim Laskey9ff542f2006-08-01 18:29:48 +00005682HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5683 return new HazardRecognizer();
5684}
5685
Chris Lattner75548062006-10-11 03:58:02 +00005686//===----------------------------------------------------------------------===//
5687// Helper functions used by the generated instruction selector.
5688//===----------------------------------------------------------------------===//
5689// Calls to these methods are generated by tblgen.
5690
5691/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5692/// the dag combiner simplified the 255, we still want to match. RHS is the
5693/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5694/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00005695bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005696 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005697 const APInt &ActualMask = RHS->getAPIntValue();
5698 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005699
5700 // If the actual mask exactly matches, success!
5701 if (ActualMask == DesiredMask)
5702 return true;
5703
5704 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005705 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005706 return false;
5707
5708 // Otherwise, the DAG Combiner may have proven that the value coming in is
5709 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005710 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005711 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005712 return true;
5713
5714 // TODO: check to see if missing bits are just not demanded.
5715
5716 // Otherwise, this pattern doesn't match.
5717 return false;
5718}
5719
5720/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5721/// the dag combiner simplified the 255, we still want to match. RHS is the
5722/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5723/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00005724bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005725 int64_t DesiredMaskS) const {
5726 const APInt &ActualMask = RHS->getAPIntValue();
5727 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005728
5729 // If the actual mask exactly matches, success!
5730 if (ActualMask == DesiredMask)
5731 return true;
5732
5733 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005734 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005735 return false;
5736
5737 // Otherwise, the DAG Combiner may have proven that the value coming in is
5738 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005739 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00005740
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005741 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005742 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005743
5744 // If all the missing bits in the or are already known to be set, match!
5745 if ((NeededMask & KnownOne) == NeededMask)
5746 return true;
5747
5748 // TODO: check to see if missing bits are just not demanded.
5749
5750 // Otherwise, this pattern doesn't match.
5751 return false;
5752}
5753
Jim Laskey9ff542f2006-08-01 18:29:48 +00005754
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005755/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5756/// by tblgen. Others should not call it.
5757void SelectionDAGISel::
Dan Gohman475871a2008-07-27 21:46:04 +00005758SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops, SelectionDAG &DAG) {
5759 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005760 std::swap(InOps, Ops);
5761
5762 Ops.push_back(InOps[0]); // input chain.
5763 Ops.push_back(InOps[1]); // input asm string.
5764
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005765 unsigned i = 2, e = InOps.size();
5766 if (InOps[e-1].getValueType() == MVT::Flag)
5767 --e; // Don't process a flag operand if it is here.
5768
5769 while (i != e) {
5770 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5771 if ((Flags & 7) != 4 /*MEM*/) {
5772 // Just skip over this operand, copying the operands verbatim.
5773 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5774 i += (Flags >> 3) + 1;
5775 } else {
5776 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5777 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00005778 std::vector<SDValue> SelOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005779 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005780 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005781 exit(1);
5782 }
5783
5784 // Add this to the output node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005785 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005786 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005787 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005788 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5789 i += 2;
5790 }
5791 }
5792
5793 // Add the flag input back if present.
5794 if (e != InOps.size())
5795 Ops.push_back(InOps.back());
5796}
Devang Patel794fd752007-05-01 21:15:47 +00005797
Devang Patel19974732007-05-03 01:11:54 +00005798char SelectionDAGISel::ID = 0;