blob: ac4e7091052c6fd90570a7cfd914308b566bd820 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000030#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000032#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000033#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000034#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000073/// getCopyFromParts - Create a value that contains the specified legal parts
74/// combined into the value they represent. If the parts combine to a type
75/// larger then ValueVT then AssertOp can be used to specify whether the extra
76/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
77/// (ISD::AssertSext).
Bill Wendling46ada192010-03-02 01:55:18 +000078static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +000079 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000080 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000081 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000083 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000084 SDValue Val = Parts[0];
85
86 if (NumParts > 1) {
87 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +000088 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 unsigned PartBits = PartVT.getSizeInBits();
90 unsigned ValueBits = ValueVT.getSizeInBits();
91
92 // Assemble the power of 2 part.
93 unsigned RoundParts = NumParts & (NumParts - 1) ?
94 1 << Log2_32(NumParts) : NumParts;
95 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +000096 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +000097 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000098 SDValue Lo, Hi;
99
Owen Anderson23b9b192009-08-12 00:36:31 +0000100 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 if (RoundParts > 2) {
Bill Wendling46ada192010-03-02 01:55:18 +0000103 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 PartVT, HalfVT);
Bill Wendling46ada192010-03-02 01:55:18 +0000105 Hi = getCopyFromParts(DAG, dl, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000106 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000108 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
109 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 if (TLI.isBigEndian())
113 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000114
Dale Johannesen66978ee2009-01-31 02:22:37 +0000115 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000116
117 if (RoundParts < NumParts) {
118 // Assemble the trailing non-power-of-2 part.
119 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Bill Wendling46ada192010-03-02 01:55:18 +0000121 Hi = getCopyFromParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000122 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 // Combine the round and odd parts.
125 Lo = Val;
126 if (TLI.isBigEndian())
127 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000128 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000129 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
130 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000132 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000133 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
134 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000136 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000138 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139 unsigned NumIntermediates;
140 unsigned NumRegs =
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000141 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 NumIntermediates, RegisterVT);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000143 assert(NumRegs == NumParts
144 && "Part count doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 NumParts = NumRegs; // Silence a compiler warning.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000146 assert(RegisterVT == PartVT
147 && "Part type doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148 assert(RegisterVT == Parts[0].getValueType() &&
149 "Part type doesn't match part!");
150
151 // Assemble the parts into intermediate operands.
152 SmallVector<SDValue, 8> Ops(NumIntermediates);
153 if (NumIntermediates == NumParts) {
154 // If the register was not expanded, truncate or copy the value,
155 // as appropriate.
156 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000157 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 PartVT, IntermediateVT);
159 } else if (NumParts > 0) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000160 // If the intermediate type was expanded, build the intermediate
161 // operands from the parts.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000162 assert(NumParts % NumIntermediates == 0 &&
163 "Must expand into a divisible number of parts!");
164 unsigned Factor = NumParts / NumIntermediates;
165 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000166 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000167 PartVT, IntermediateVT);
168 }
169
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000170 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
171 // intermediate operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000172 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000173 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000175 } else if (PartVT.isFloatingPoint()) {
176 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000178 "Unexpected split");
179 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
181 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000182 if (TLI.isBigEndian())
183 std::swap(Lo, Hi);
184 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
185 } else {
186 // FP split into integer parts (soft fp)
187 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
188 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000189 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling46ada192010-03-02 01:55:18 +0000190 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 }
192 }
193
194 // There is now one part, held in Val. Correct it to match ValueVT.
195 PartVT = Val.getValueType();
196
197 if (PartVT == ValueVT)
198 return Val;
199
200 if (PartVT.isVector()) {
201 assert(ValueVT.isVector() && "Unknown vector conversion!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000202 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
205 if (ValueVT.isVector()) {
206 assert(ValueVT.getVectorElementType() == PartVT &&
207 ValueVT.getVectorNumElements() == 1 &&
208 "Only trivial scalar-to-vector conversions should get here!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 }
211
212 if (PartVT.isInteger() &&
213 ValueVT.isInteger()) {
214 if (ValueVT.bitsLT(PartVT)) {
215 // For a truncate, see if we have any information to
216 // indicate whether the truncated bits will always be
217 // zero or sign-extension.
218 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000219 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 DAG.getValueType(ValueVT));
Bill Wendling4533cac2010-01-28 21:51:40 +0000221 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 } else {
Bill Wendling4533cac2010-01-28 21:51:40 +0000223 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000224 }
225 }
226
227 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000228 if (ValueVT.bitsLT(Val.getValueType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 // FP_ROUND's are always exact here.
Bill Wendling4533cac2010-01-28 21:51:40 +0000230 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
231 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000232 }
233
Bill Wendling4533cac2010-01-28 21:51:40 +0000234 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000235 }
236
Bill Wendling4533cac2010-01-28 21:51:40 +0000237 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
238 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000239
Torok Edwinc23197a2009-07-14 16:55:14 +0000240 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000241 return SDValue();
242}
243
244/// getCopyToParts - Create a series of nodes that contain the specified value
245/// split into legal parts. If the parts contain more bits than Val, then, for
246/// integers, ExtendKind can be used to specify how to generate the extra bits.
Bill Wendling46ada192010-03-02 01:55:18 +0000247static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000248 SDValue Val, SDValue *Parts, unsigned NumParts,
249 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000250 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000251 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000252 EVT PtrVT = TLI.getPointerTy();
253 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000254 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000255 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000256 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
257
258 if (!NumParts)
259 return;
260
261 if (!ValueVT.isVector()) {
262 if (PartVT == ValueVT) {
263 assert(NumParts == 1 && "No-op copy with multiple parts!");
264 Parts[0] = Val;
265 return;
266 }
267
268 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
269 // If the parts cover more bits than the value has, promote the value.
270 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
271 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000272 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000273 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000274 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000275 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000276 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000277 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000278 }
279 } else if (PartBits == ValueVT.getSizeInBits()) {
280 // Different types of the same size.
281 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000282 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000283 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
284 // If the parts cover less bits than value has, truncate the value.
285 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000286 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000287 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000288 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000289 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 }
291 }
292
293 // The value may have changed - recompute ValueVT.
294 ValueVT = Val.getValueType();
295 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
296 "Failed to tile the value with PartVT!");
297
298 if (NumParts == 1) {
299 assert(PartVT == ValueVT && "Type conversion failed!");
300 Parts[0] = Val;
301 return;
302 }
303
304 // Expand the value into multiple parts.
305 if (NumParts & (NumParts - 1)) {
306 // The number of parts is not a power of 2. Split off and copy the tail.
307 assert(PartVT.isInteger() && ValueVT.isInteger() &&
308 "Do not know what to expand to!");
309 unsigned RoundParts = 1 << Log2_32(NumParts);
310 unsigned RoundBits = RoundParts * PartBits;
311 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000312 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000313 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000314 TLI.getPointerTy()));
Bill Wendling46ada192010-03-02 01:55:18 +0000315 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000316 OddParts, PartVT);
317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 if (TLI.isBigEndian())
319 // The odd parts were reversed by getCopyToParts - unreverse them.
320 std::reverse(Parts + RoundParts, Parts + NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000323 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325 }
326
327 // The number of parts is a power of 2. Repeatedly bisect the value using
328 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000329 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Chris Lattnerf031e8a2010-01-01 03:32:16 +0000330 EVT::getIntegerVT(*DAG.getContext(),
331 ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000332 Val);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
335 for (unsigned i = 0; i < NumParts; i += StepSize) {
336 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000337 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 SDValue &Part0 = Parts[i];
339 SDValue &Part1 = Parts[i+StepSize/2];
340
Scott Michelfdc40a02009-02-17 22:15:04 +0000341 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000342 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000343 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000344 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000345 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 DAG.getConstant(0, PtrVT));
347
348 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000349 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000350 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000351 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000352 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 }
354 }
355 }
356
357 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000358 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359
360 return;
361 }
362
363 // Vector ValueVT.
364 if (NumParts == 1) {
365 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000366 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000367 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 } else {
369 assert(ValueVT.getVectorElementType() == PartVT &&
370 ValueVT.getVectorNumElements() == 1 &&
371 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000372 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000373 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000374 DAG.getConstant(0, PtrVT));
375 }
376 }
377
378 Parts[0] = Val;
379 return;
380 }
381
382 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000383 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000385 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
386 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000387 unsigned NumElements = ValueVT.getVectorNumElements();
388
389 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
390 NumParts = NumRegs; // Silence a compiler warning.
391 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
392
393 // Split the vector into intermediate operands.
394 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000395 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000396 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000397 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000398 IntermediateVT, Val,
399 DAG.getConstant(i * (NumElements / NumIntermediates),
400 PtrVT));
401 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000402 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000403 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000404 DAG.getConstant(i, PtrVT));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000405 }
406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000407 // Split the intermediate operands into legal parts.
408 if (NumParts == NumIntermediates) {
409 // If the register was not expanded, promote or copy the value,
410 // as appropriate.
411 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000412 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000413 } else if (NumParts > 0) {
414 // If the intermediate type was expanded, split each the value into
415 // legal parts.
416 assert(NumParts % NumIntermediates == 0 &&
417 "Must expand into a divisible number of parts!");
418 unsigned Factor = NumParts / NumIntermediates;
419 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000420 getCopyToParts(DAG, dl, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000421 }
422}
423
Dan Gohman462f6b52010-05-29 17:53:24 +0000424namespace {
425 /// RegsForValue - This struct represents the registers (physical or virtual)
426 /// that a particular set of values is assigned, and the type information
427 /// about the value. The most common situation is to represent one value at a
428 /// time, but struct or array values are handled element-wise as multiple
429 /// values. The splitting of aggregates is performed recursively, so that we
430 /// never have aggregate-typed registers. The values at this point do not
431 /// necessarily have legal types, so each value may require one or more
432 /// registers of some legal type.
433 ///
434 struct RegsForValue {
435 /// ValueVTs - The value types of the values, which may not be legal, and
436 /// may need be promoted or synthesized from one or more registers.
437 ///
438 SmallVector<EVT, 4> ValueVTs;
439
440 /// RegVTs - The value types of the registers. This is the same size as
441 /// ValueVTs and it records, for each value, what the type of the assigned
442 /// register or registers are. (Individual values are never synthesized
443 /// from more than one type of register.)
444 ///
445 /// With virtual registers, the contents of RegVTs is redundant with TLI's
446 /// getRegisterType member function, however when with physical registers
447 /// it is necessary to have a separate record of the types.
448 ///
449 SmallVector<EVT, 4> RegVTs;
450
451 /// Regs - This list holds the registers assigned to the values.
452 /// Each legal or promoted value requires one register, and each
453 /// expanded value requires multiple registers.
454 ///
455 SmallVector<unsigned, 4> Regs;
456
457 RegsForValue() {}
458
459 RegsForValue(const SmallVector<unsigned, 4> &regs,
460 EVT regvt, EVT valuevt)
461 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
462
463 RegsForValue(const SmallVector<unsigned, 4> &regs,
464 const SmallVector<EVT, 4> &regvts,
465 const SmallVector<EVT, 4> &valuevts)
466 : ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
467
468 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
469 unsigned Reg, const Type *Ty) {
470 ComputeValueVTs(tli, Ty, ValueVTs);
471
472 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
473 EVT ValueVT = ValueVTs[Value];
474 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
475 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
476 for (unsigned i = 0; i != NumRegs; ++i)
477 Regs.push_back(Reg + i);
478 RegVTs.push_back(RegisterVT);
479 Reg += NumRegs;
480 }
481 }
482
483 /// areValueTypesLegal - Return true if types of all the values are legal.
484 bool areValueTypesLegal(const TargetLowering &TLI) {
485 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
486 EVT RegisterVT = RegVTs[Value];
487 if (!TLI.isTypeLegal(RegisterVT))
488 return false;
489 }
490 return true;
491 }
492
493 /// append - Add the specified values to this one.
494 void append(const RegsForValue &RHS) {
495 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
496 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
497 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
498 }
499
500 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
501 /// this value and returns the result as a ValueVTs value. This uses
502 /// Chain/Flag as the input and updates them for the output Chain/Flag.
503 /// If the Flag pointer is NULL, no flag is used.
504 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
505 DebugLoc dl,
506 SDValue &Chain, SDValue *Flag) const;
507
508 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
509 /// specified value into the registers specified by this object. This uses
510 /// Chain/Flag as the input and updates them for the output Chain/Flag.
511 /// If the Flag pointer is NULL, no flag is used.
512 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
513 SDValue &Chain, SDValue *Flag) const;
514
515 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
516 /// operand list. This adds the code marker, matching input operand index
517 /// (if applicable), and includes the number of values added into it.
518 void AddInlineAsmOperands(unsigned Kind,
519 bool HasMatching, unsigned MatchingIdx,
520 SelectionDAG &DAG,
521 std::vector<SDValue> &Ops) const;
522 };
523}
524
525/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
526/// this value and returns the result as a ValueVT value. This uses
527/// Chain/Flag as the input and updates them for the output Chain/Flag.
528/// If the Flag pointer is NULL, no flag is used.
529SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
530 FunctionLoweringInfo &FuncInfo,
531 DebugLoc dl,
532 SDValue &Chain, SDValue *Flag) const {
533 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
534
535 // Assemble the legal parts into the final values.
536 SmallVector<SDValue, 4> Values(ValueVTs.size());
537 SmallVector<SDValue, 8> Parts;
538 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
539 // Copy the legal parts from the registers.
540 EVT ValueVT = ValueVTs[Value];
541 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
542 EVT RegisterVT = RegVTs[Value];
543
544 Parts.resize(NumRegs);
545 for (unsigned i = 0; i != NumRegs; ++i) {
546 SDValue P;
547 if (Flag == 0) {
548 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
549 } else {
550 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
551 *Flag = P.getValue(2);
552 }
553
554 Chain = P.getValue(1);
555
556 // If the source register was virtual and if we know something about it,
557 // add an assert node.
558 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
559 RegisterVT.isInteger() && !RegisterVT.isVector()) {
560 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
561 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
562 const FunctionLoweringInfo::LiveOutInfo &LOI =
563 FuncInfo.LiveOutRegInfo[SlotNo];
564
565 unsigned RegSize = RegisterVT.getSizeInBits();
566 unsigned NumSignBits = LOI.NumSignBits;
567 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
568
569 // FIXME: We capture more information than the dag can represent. For
570 // now, just use the tightest assertzext/assertsext possible.
571 bool isSExt = true;
572 EVT FromVT(MVT::Other);
573 if (NumSignBits == RegSize)
574 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
575 else if (NumZeroBits >= RegSize-1)
576 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
577 else if (NumSignBits > RegSize-8)
578 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
579 else if (NumZeroBits >= RegSize-8)
580 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
581 else if (NumSignBits > RegSize-16)
582 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
583 else if (NumZeroBits >= RegSize-16)
584 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
585 else if (NumSignBits > RegSize-32)
586 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
587 else if (NumZeroBits >= RegSize-32)
588 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
589
590 if (FromVT != MVT::Other)
591 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
592 RegisterVT, P, DAG.getValueType(FromVT));
593 }
594 }
595
596 Parts[i] = P;
597 }
598
599 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
600 NumRegs, RegisterVT, ValueVT);
601 Part += NumRegs;
602 Parts.clear();
603 }
604
605 return DAG.getNode(ISD::MERGE_VALUES, dl,
606 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
607 &Values[0], ValueVTs.size());
608}
609
610/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
611/// specified value into the registers specified by this object. This uses
612/// Chain/Flag as the input and updates them for the output Chain/Flag.
613/// If the Flag pointer is NULL, no flag is used.
614void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
615 SDValue &Chain, SDValue *Flag) const {
616 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
617
618 // Get the list of the values's legal parts.
619 unsigned NumRegs = Regs.size();
620 SmallVector<SDValue, 8> Parts(NumRegs);
621 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 getCopyToParts(DAG, dl,
627 Val.getValue(Val.getResNo() + Value),
628 &Parts[Part], NumParts, RegisterVT);
629 Part += NumParts;
630 }
631
632 // Copy the parts into the registers.
633 SmallVector<SDValue, 8> Chains(NumRegs);
634 for (unsigned i = 0; i != NumRegs; ++i) {
635 SDValue Part;
636 if (Flag == 0) {
637 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
638 } else {
639 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
640 *Flag = Part.getValue(1);
641 }
642
643 Chains[i] = Part.getValue(0);
644 }
645
646 if (NumRegs == 1 || Flag)
647 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
648 // flagged to it. That is the CopyToReg nodes and the user are considered
649 // a single scheduling unit. If we create a TokenFactor and return it as
650 // chain, then the TokenFactor is both a predecessor (operand) of the
651 // user as well as a successor (the TF operands are flagged to the user).
652 // c1, f1 = CopyToReg
653 // c2, f2 = CopyToReg
654 // c3 = TokenFactor c1, c2
655 // ...
656 // = op c3, ..., f2
657 Chain = Chains[NumRegs-1];
658 else
659 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
660}
661
662/// AddInlineAsmOperands - Add this value to the specified inlineasm node
663/// operand list. This adds the code marker and includes the number of
664/// values added into it.
665void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
666 unsigned MatchingIdx,
667 SelectionDAG &DAG,
668 std::vector<SDValue> &Ops) const {
669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
670
671 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
672 if (HasMatching)
673 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
674 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
675 Ops.push_back(Res);
676
677 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
678 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
679 EVT RegisterVT = RegVTs[Value];
680 for (unsigned i = 0; i != NumRegs; ++i) {
681 assert(Reg < Regs.size() && "Mismatch in # registers expected");
682 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
683 }
684 }
685}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000686
Dan Gohman2048b852009-11-23 18:04:58 +0000687void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 AA = &aa;
689 GFI = gfi;
690 TD = DAG.getTarget().getTargetData();
691}
692
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000693/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000694/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000695/// for a new block. This doesn't clear out information about
696/// additional blocks that are needed to complete switch lowering
697/// or PHI node updating; that information is cleared out as it is
698/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000699void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000700 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000701 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000702 PendingLoads.clear();
703 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000704 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000705 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000706 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000707}
708
709/// getRoot - Return the current virtual root of the Selection DAG,
710/// flushing any PendingLoad items. This must be done before emitting
711/// a store or any other node that may need to be ordered after any
712/// prior load instructions.
713///
Dan Gohman2048b852009-11-23 18:04:58 +0000714SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000715 if (PendingLoads.empty())
716 return DAG.getRoot();
717
718 if (PendingLoads.size() == 1) {
719 SDValue Root = PendingLoads[0];
720 DAG.setRoot(Root);
721 PendingLoads.clear();
722 return Root;
723 }
724
725 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000727 &PendingLoads[0], PendingLoads.size());
728 PendingLoads.clear();
729 DAG.setRoot(Root);
730 return Root;
731}
732
733/// getControlRoot - Similar to getRoot, but instead of flushing all the
734/// PendingLoad items, flush all the PendingExports items. It is necessary
735/// to do this before emitting a terminator instruction.
736///
Dan Gohman2048b852009-11-23 18:04:58 +0000737SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000738 SDValue Root = DAG.getRoot();
739
740 if (PendingExports.empty())
741 return Root;
742
743 // Turn all of the CopyToReg chains into one factored node.
744 if (Root.getOpcode() != ISD::EntryToken) {
745 unsigned i = 0, e = PendingExports.size();
746 for (; i != e; ++i) {
747 assert(PendingExports[i].getNode()->getNumOperands() > 1);
748 if (PendingExports[i].getNode()->getOperand(0) == Root)
749 break; // Don't add the root if we already indirectly depend on it.
750 }
751
752 if (i == e)
753 PendingExports.push_back(Root);
754 }
755
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000757 &PendingExports[0],
758 PendingExports.size());
759 PendingExports.clear();
760 DAG.setRoot(Root);
761 return Root;
762}
763
Bill Wendling4533cac2010-01-28 21:51:40 +0000764void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
765 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
766 DAG.AssignOrdering(Node, SDNodeOrder);
767
768 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
769 AssignOrderingToNode(Node->getOperand(I).getNode());
770}
771
Dan Gohman46510a72010-04-15 01:51:59 +0000772void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000773 // Set up outgoing PHI node register values before emitting the terminator.
774 if (isa<TerminatorInst>(&I))
775 HandlePHINodesInSuccessorBlocks(I.getParent());
776
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000777 CurDebugLoc = I.getDebugLoc();
778
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000779 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000780
Dan Gohman92884f72010-04-20 15:03:56 +0000781 if (!isa<TerminatorInst>(&I) && !HasTailCall)
782 CopyToExportRegsIfNeeded(&I);
783
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000784 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000785}
786
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000787void SelectionDAGBuilder::visitPHI(const PHINode &) {
788 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
789}
790
Dan Gohman46510a72010-04-15 01:51:59 +0000791void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000792 // Note: this doesn't use InstVisitor, because it has to work with
793 // ConstantExpr's in addition to instructions.
794 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000795 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000796 // Build the switch statement using the Instruction.def file.
797#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000798 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000799#include "llvm/Instruction.def"
800 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000801
802 // Assign the ordering to the freshly created DAG nodes.
803 if (NodeMap.count(&I)) {
804 ++SDNodeOrder;
805 AssignOrderingToNode(getValue(&I).getNode());
806 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000807}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000808
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000809// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
810// generate the debug data structures now that we've seen its definition.
811void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
812 SDValue Val) {
813 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
814 if (DDI.getDI()) {
815 const DbgValueInst *DI = DDI.getDI();
816 DebugLoc dl = DDI.getdl();
817 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
818 MDNode *Variable = DI->getVariable();
819 uint64_t Offset = DI->getOffset();
820 SDDbgValue *SDV;
821 if (Val.getNode()) {
822 if (!EmitFuncArgumentDbgValue(*DI, V, Variable, Offset, Val)) {
823 SDV = DAG.getDbgValue(Variable, Val.getNode(),
824 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
825 DAG.AddDbgValue(SDV, Val.getNode(), false);
826 }
827 } else {
828 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
829 Offset, dl, SDNodeOrder);
830 DAG.AddDbgValue(SDV, 0, false);
831 }
832 DanglingDebugInfoMap[V] = DanglingDebugInfo();
833 }
834}
835
Dan Gohman28a17352010-07-01 01:59:43 +0000836// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000837SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000838 // If we already have an SDValue for this value, use it. It's important
839 // to do this first, so that we don't create a CopyFromReg if we already
840 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 SDValue &N = NodeMap[V];
842 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000843
Dan Gohman28a17352010-07-01 01:59:43 +0000844 // If there's a virtual register allocated and initialized for this
845 // value, use it.
846 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
847 if (It != FuncInfo.ValueMap.end()) {
848 unsigned InReg = It->second;
849 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
850 SDValue Chain = DAG.getEntryNode();
Eric Christopher723a05a2010-07-14 23:41:32 +0000851 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000852 }
853
854 // Otherwise create a new SDValue and remember it.
855 SDValue Val = getValueImpl(V);
856 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000857 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000858 return Val;
859}
860
861/// getNonRegisterValue - Return an SDValue for the given Value, but
862/// don't look in FuncInfo.ValueMap for a virtual register.
863SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
864 // If we already have an SDValue for this value, use it.
865 SDValue &N = NodeMap[V];
866 if (N.getNode()) return N;
867
868 // Otherwise create a new SDValue and remember it.
869 SDValue Val = getValueImpl(V);
870 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000871 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000872 return Val;
873}
874
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000875/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000876/// Create an SDValue for the given value.
877SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000878 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000879 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000880
Dan Gohman383b5f62010-04-17 15:32:28 +0000881 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000882 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883
Dan Gohman383b5f62010-04-17 15:32:28 +0000884 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000885 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000886
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000887 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000888 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000889
Dan Gohman383b5f62010-04-17 15:32:28 +0000890 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000891 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000892
Nate Begeman9008ca62009-04-27 18:41:29 +0000893 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000894 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000895
Dan Gohman383b5f62010-04-17 15:32:28 +0000896 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000897 visit(CE->getOpcode(), *CE);
898 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000899 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000900 return N1;
901 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000902
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000903 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
904 SmallVector<SDValue, 4> Constants;
905 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
906 OI != OE; ++OI) {
907 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000908 // If the operand is an empty aggregate, there are no values.
909 if (!Val) continue;
910 // Add each leaf value from the operand to the Constants list
911 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000912 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
913 Constants.push_back(SDValue(Val, i));
914 }
Bill Wendling87710f02009-12-21 23:47:40 +0000915
Bill Wendling4533cac2010-01-28 21:51:40 +0000916 return DAG.getMergeValues(&Constants[0], Constants.size(),
917 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 }
919
Duncan Sands1df98592010-02-16 11:11:14 +0000920 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000921 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
922 "Unknown struct or array constant!");
923
Owen Andersone50ed302009-08-10 22:56:29 +0000924 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925 ComputeValueVTs(TLI, C->getType(), ValueVTs);
926 unsigned NumElts = ValueVTs.size();
927 if (NumElts == 0)
928 return SDValue(); // empty struct
929 SmallVector<SDValue, 4> Constants(NumElts);
930 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000931 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000933 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 else if (EltVT.isFloatingPoint())
935 Constants[i] = DAG.getConstantFP(0, EltVT);
936 else
937 Constants[i] = DAG.getConstant(0, EltVT);
938 }
Bill Wendling87710f02009-12-21 23:47:40 +0000939
Bill Wendling4533cac2010-01-28 21:51:40 +0000940 return DAG.getMergeValues(&Constants[0], NumElts,
941 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000942 }
943
Dan Gohman383b5f62010-04-17 15:32:28 +0000944 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000945 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000946
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000947 const VectorType *VecTy = cast<VectorType>(V->getType());
948 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000949
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000950 // Now that we know the number and type of the elements, get that number of
951 // elements into the Ops array based on what kind of constant it is.
952 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +0000953 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000954 for (unsigned i = 0; i != NumElements; ++i)
955 Ops.push_back(getValue(CP->getOperand(i)));
956 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000957 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000958 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000959
960 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000961 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000962 Op = DAG.getConstantFP(0, EltVT);
963 else
964 Op = DAG.getConstant(0, EltVT);
965 Ops.assign(NumElements, Op);
966 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000968 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +0000969 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
970 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000971 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973 // If this is a static alloca, generate it as the frameindex instead of
974 // computation.
975 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
976 DenseMap<const AllocaInst*, int>::iterator SI =
977 FuncInfo.StaticAllocaMap.find(AI);
978 if (SI != FuncInfo.StaticAllocaMap.end())
979 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
980 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000981
Dan Gohman28a17352010-07-01 01:59:43 +0000982 // If this is an instruction which fast-isel has deferred, select it now.
983 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000984 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
985 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
986 SDValue Chain = DAG.getEntryNode();
987 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000988 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000989
Dan Gohman28a17352010-07-01 01:59:43 +0000990 llvm_unreachable("Can't get register for value!");
991 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000992}
993
Dan Gohman46510a72010-04-15 01:51:59 +0000994void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000995 SDValue Chain = getControlRoot();
996 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +0000997 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000998
Dan Gohman7451d3e2010-05-29 17:03:36 +0000999 if (!FuncInfo.CanLowerReturn) {
1000 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001001 const Function *F = I.getParent()->getParent();
1002
1003 // Emit a store of the return value through the virtual register.
1004 // Leave Outs empty so that LowerReturn won't try to load return
1005 // registers the usual way.
1006 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001007 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001008 PtrValueVTs);
1009
1010 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1011 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001012
Owen Andersone50ed302009-08-10 22:56:29 +00001013 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001014 SmallVector<uint64_t, 4> Offsets;
1015 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001016 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001017
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001018 SmallVector<SDValue, 4> Chains(NumValues);
1019 EVT PtrVT = PtrValueVTs[0];
Bill Wendling87710f02009-12-21 23:47:40 +00001020 for (unsigned i = 0; i != NumValues; ++i) {
1021 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
1022 DAG.getConstant(Offsets[i], PtrVT));
1023 Chains[i] =
1024 DAG.getStore(Chain, getCurDebugLoc(),
1025 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00001026 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001027 }
1028
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001029 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1030 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001031 } else if (I.getNumOperands() != 0) {
1032 SmallVector<EVT, 4> ValueVTs;
1033 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1034 unsigned NumValues = ValueVTs.size();
1035 if (NumValues) {
1036 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001037 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1038 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001039
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001040 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001041
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001042 const Function *F = I.getParent()->getParent();
1043 if (F->paramHasAttr(0, Attribute::SExt))
1044 ExtendKind = ISD::SIGN_EXTEND;
1045 else if (F->paramHasAttr(0, Attribute::ZExt))
1046 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001047
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001048 // FIXME: C calling convention requires the return type to be promoted
1049 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001050 // conventions. The frontend should mark functions whose return values
1051 // require promoting with signext or zeroext attributes.
1052 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1053 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1054 if (VT.bitsLT(MinVT))
1055 VT = MinVT;
1056 }
1057
1058 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1059 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1060 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001061 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001062 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1063 &Parts[0], NumParts, PartVT, ExtendKind);
1064
1065 // 'inreg' on function refers to return value
1066 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1067 if (F->paramHasAttr(0, Attribute::InReg))
1068 Flags.setInReg();
1069
1070 // Propagate extension type if any
1071 if (F->paramHasAttr(0, Attribute::SExt))
1072 Flags.setSExt();
1073 else if (F->paramHasAttr(0, Attribute::ZExt))
1074 Flags.setZExt();
1075
Dan Gohmanc9403652010-07-07 15:54:55 +00001076 for (unsigned i = 0; i < NumParts; ++i) {
1077 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1078 /*isfixed=*/true));
1079 OutVals.push_back(Parts[i]);
1080 }
Evan Cheng3927f432009-03-25 20:20:11 +00001081 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001082 }
1083 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001084
1085 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001086 CallingConv::ID CallConv =
1087 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001088 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001089 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001090
1091 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001093 "LowerReturn didn't return a valid chain!");
1094
1095 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001096 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097}
1098
Dan Gohmanad62f532009-04-23 23:13:24 +00001099/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1100/// created for it, emit nodes to copy the value into the virtual
1101/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001102void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001103 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1104 if (VMI != FuncInfo.ValueMap.end()) {
1105 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1106 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001107 }
1108}
1109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001110/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1111/// the current basic block, add it to ValueMap now so that we'll get a
1112/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001113void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001114 // No need to export constants.
1115 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001116
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001117 // Already exported?
1118 if (FuncInfo.isExportedInst(V)) return;
1119
1120 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1121 CopyValueToVirtualRegister(V, Reg);
1122}
1123
Dan Gohman46510a72010-04-15 01:51:59 +00001124bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001125 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001126 // The operands of the setcc have to be in this block. We don't know
1127 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001128 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001129 // Can export from current BB.
1130 if (VI->getParent() == FromBB)
1131 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001133 // Is already exported, noop.
1134 return FuncInfo.isExportedInst(V);
1135 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001137 // If this is an argument, we can export it if the BB is the entry block or
1138 // if it is already exported.
1139 if (isa<Argument>(V)) {
1140 if (FromBB == &FromBB->getParent()->getEntryBlock())
1141 return true;
1142
1143 // Otherwise, can only export this if it is already exported.
1144 return FuncInfo.isExportedInst(V);
1145 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001147 // Otherwise, constants can always be exported.
1148 return true;
1149}
1150
1151static bool InBlock(const Value *V, const BasicBlock *BB) {
1152 if (const Instruction *I = dyn_cast<Instruction>(V))
1153 return I->getParent() == BB;
1154 return true;
1155}
1156
Dan Gohmanc2277342008-10-17 21:16:08 +00001157/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1158/// This function emits a branch and is used at the leaves of an OR or an
1159/// AND operator tree.
1160///
1161void
Dan Gohman46510a72010-04-15 01:51:59 +00001162SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001163 MachineBasicBlock *TBB,
1164 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001165 MachineBasicBlock *CurBB,
1166 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001167 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001168
Dan Gohmanc2277342008-10-17 21:16:08 +00001169 // If the leaf of the tree is a comparison, merge the condition into
1170 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001171 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001172 // The operands of the cmp have to be in this block. We don't know
1173 // how to export them from some other block. If this is the first block
1174 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001175 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001176 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1177 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001178 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001179 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001180 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001181 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001182 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001183 } else {
1184 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001185 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001186 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001187
1188 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001189 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1190 SwitchCases.push_back(CB);
1191 return;
1192 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001193 }
1194
1195 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001196 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001197 NULL, TBB, FBB, CurBB);
1198 SwitchCases.push_back(CB);
1199}
1200
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001201/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001202void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001203 MachineBasicBlock *TBB,
1204 MachineBasicBlock *FBB,
1205 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001206 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001207 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001208 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001209 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001210 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001211 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1212 BOp->getParent() != CurBB->getBasicBlock() ||
1213 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1214 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001215 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216 return;
1217 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001219 // Create TmpBB after CurBB.
1220 MachineFunction::iterator BBI = CurBB;
1221 MachineFunction &MF = DAG.getMachineFunction();
1222 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1223 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001225 if (Opc == Instruction::Or) {
1226 // Codegen X | Y as:
1227 // jmp_if_X TBB
1228 // jmp TmpBB
1229 // TmpBB:
1230 // jmp_if_Y TBB
1231 // jmp FBB
1232 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001234 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001235 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001238 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001239 } else {
1240 assert(Opc == Instruction::And && "Unknown merge op!");
1241 // Codegen X & Y as:
1242 // jmp_if_X TmpBB
1243 // jmp FBB
1244 // TmpBB:
1245 // jmp_if_Y TBB
1246 // jmp FBB
1247 //
1248 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001251 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001254 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001255 }
1256}
1257
1258/// If the set of cases should be emitted as a series of branches, return true.
1259/// If we should emit this as a bunch of and/or'd together conditions, return
1260/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001261bool
Dan Gohman2048b852009-11-23 18:04:58 +00001262SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001264
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001265 // If this is two comparisons of the same values or'd or and'd together, they
1266 // will get folded into a single comparison, so don't emit two blocks.
1267 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1268 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1269 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1270 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1271 return false;
1272 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001273
Chris Lattner133ce872010-01-02 00:00:03 +00001274 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1275 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1276 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1277 Cases[0].CC == Cases[1].CC &&
1278 isa<Constant>(Cases[0].CmpRHS) &&
1279 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1280 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1281 return false;
1282 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1283 return false;
1284 }
1285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 return true;
1287}
1288
Dan Gohman46510a72010-04-15 01:51:59 +00001289void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001290 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 // Update machine-CFG edges.
1293 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1294
1295 // Figure out which block is immediately after the current one.
1296 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001297 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001298 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001299 NextBlock = BBI;
1300
1301 if (I.isUnconditional()) {
1302 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001303 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001305 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001306 if (Succ0MBB != NextBlock)
1307 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001309 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311 return;
1312 }
1313
1314 // If this condition is one of the special cases we handle, do special stuff
1315 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001316 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1318
1319 // If this is a series of conditions that are or'd or and'd together, emit
1320 // this as a sequence of branches instead of setcc's with and/or operations.
1321 // For example, instead of something like:
1322 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001323 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001325 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 // or C, F
1327 // jnz foo
1328 // Emit:
1329 // cmp A, B
1330 // je foo
1331 // cmp D, E
1332 // jle foo
1333 //
Dan Gohman46510a72010-04-15 01:51:59 +00001334 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001335 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001336 (BOp->getOpcode() == Instruction::And ||
1337 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001338 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1339 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 // If the compares in later blocks need to use values not currently
1341 // exported from this block, export them now. This block should always
1342 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001343 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 // Allow some cases to be rejected.
1346 if (ShouldEmitAsBranches(SwitchCases)) {
1347 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1348 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1349 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1350 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001351
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001352 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001353 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001354 SwitchCases.erase(SwitchCases.begin());
1355 return;
1356 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 // Okay, we decided not to do this, remove any inserted MBB's and clear
1359 // SwitchCases.
1360 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001361 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001363 SwitchCases.clear();
1364 }
1365 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001366
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001368 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001369 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 // Use visitSwitchCase to actually insert the fast branch sequence for this
1372 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001373 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374}
1375
1376/// visitSwitchCase - Emits the necessary code to represent a single node in
1377/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001378void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1379 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 SDValue Cond;
1381 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001382 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001383
1384 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001385 if (CB.CmpMHS == NULL) {
1386 // Fold "(X == true)" to X and "(X == false)" to !X to
1387 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001388 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001389 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001391 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001392 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001394 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001395 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001396 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 } else {
1398 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1399
Anton Korobeynikov23218582008-12-23 22:25:27 +00001400 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1401 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402
1403 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001404 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405
1406 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001407 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001408 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001410 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001411 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001412 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413 DAG.getConstant(High-Low, VT), ISD::SETULE);
1414 }
1415 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001416
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001417 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001418 SwitchBB->addSuccessor(CB.TrueBB);
1419 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001420
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 // Set NextBlock to be the MBB immediately after the current one, if any.
1422 // This is used to avoid emitting unnecessary branches to the next block.
1423 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001424 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001425 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001426 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001427
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001428 // If the lhs block is the next block, invert the condition so that we can
1429 // fall through to the lhs instead of the rhs block.
1430 if (CB.TrueBB == NextBlock) {
1431 std::swap(CB.TrueBB, CB.FalseBB);
1432 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001433 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001435
Dale Johannesenf5d97892009-02-04 01:48:28 +00001436 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001437 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001438 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001439
Dan Gohmandeca0522010-06-24 17:08:31 +00001440 // Insert the false branch.
1441 if (CB.FalseBB != NextBlock)
1442 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1443 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001444
1445 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446}
1447
1448/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001449void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 // Emit the code for the jump table
1451 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001452 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001453 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1454 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001455 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001456 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1457 MVT::Other, Index.getValue(1),
1458 Table, Index);
1459 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460}
1461
1462/// visitJumpTableHeader - This function emits necessary code to produce index
1463/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001464void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001465 JumpTableHeader &JTH,
1466 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001467 // Subtract the lowest switch case value from the value being switched on and
1468 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469 // difference between smallest and largest cases.
1470 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001471 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001472 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001473 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001474
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001475 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001476 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001477 // can be used as an index into the jump table in a subsequent basic block.
1478 // This value may be smaller or larger than the target's pointer type, and
1479 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001480 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001481
Dan Gohman89496d02010-07-02 00:10:16 +00001482 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001483 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1484 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 JT.Reg = JumpTableReg;
1486
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001487 // Emit the range check for the jump table, and branch to the default block
1488 // for the switch statement if the value being switched on exceeds the largest
1489 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001490 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001491 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001492 DAG.getConstant(JTH.Last-JTH.First,VT),
1493 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494
1495 // Set NextBlock to be the MBB immediately after the current one, if any.
1496 // This is used to avoid emitting unnecessary branches to the next block.
1497 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001498 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001499
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001500 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501 NextBlock = BBI;
1502
Dale Johannesen66978ee2009-01-31 02:22:37 +00001503 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001504 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001505 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001506
Bill Wendling4533cac2010-01-28 21:51:40 +00001507 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001508 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1509 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001510
Bill Wendling87710f02009-12-21 23:47:40 +00001511 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512}
1513
1514/// visitBitTestHeader - This function emits necessary code to produce value
1515/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001516void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1517 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 // Subtract the minimum value
1519 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001520 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001521 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001522 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523
1524 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001525 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001526 TLI.getSetCCResultType(Sub.getValueType()),
1527 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001528 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529
Bill Wendling87710f02009-12-21 23:47:40 +00001530 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1531 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001532
Dan Gohman89496d02010-07-02 00:10:16 +00001533 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001534 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1535 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536
1537 // Set NextBlock to be the MBB immediately after the current one, if any.
1538 // This is used to avoid emitting unnecessary branches to the next block.
1539 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001540 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001541 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 NextBlock = BBI;
1543
1544 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1545
Dan Gohman99be8ae2010-04-19 22:41:47 +00001546 SwitchBB->addSuccessor(B.Default);
1547 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548
Dale Johannesen66978ee2009-01-31 02:22:37 +00001549 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001551 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001552
Bill Wendling4533cac2010-01-28 21:51:40 +00001553 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001554 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1555 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001556
Bill Wendling87710f02009-12-21 23:47:40 +00001557 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558}
1559
1560/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001561void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1562 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001563 BitTestCase &B,
1564 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001565 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001566 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001567 SDValue Cmp;
1568 if (CountPopulation_64(B.Mask) == 1) {
1569 // Testing for a single bit; just compare the shift count with what it
1570 // would need to be to shift a 1 bit in that position.
1571 Cmp = DAG.getSetCC(getCurDebugLoc(),
1572 TLI.getSetCCResultType(ShiftOp.getValueType()),
1573 ShiftOp,
1574 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1575 TLI.getPointerTy()),
1576 ISD::SETEQ);
1577 } else {
1578 // Make desired shift
1579 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1580 TLI.getPointerTy(),
1581 DAG.getConstant(1, TLI.getPointerTy()),
1582 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001583
Dan Gohman8e0163a2010-06-24 02:06:24 +00001584 // Emit bit tests and jumps
1585 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1586 TLI.getPointerTy(), SwitchVal,
1587 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1588 Cmp = DAG.getSetCC(getCurDebugLoc(),
1589 TLI.getSetCCResultType(AndOp.getValueType()),
1590 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1591 ISD::SETNE);
1592 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593
Dan Gohman99be8ae2010-04-19 22:41:47 +00001594 SwitchBB->addSuccessor(B.TargetBB);
1595 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001596
Dale Johannesen66978ee2009-01-31 02:22:37 +00001597 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001599 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600
1601 // Set NextBlock to be the MBB immediately after the current one, if any.
1602 // This is used to avoid emitting unnecessary branches to the next block.
1603 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001604 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001605 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606 NextBlock = BBI;
1607
Bill Wendling4533cac2010-01-28 21:51:40 +00001608 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001609 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1610 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001611
Bill Wendling87710f02009-12-21 23:47:40 +00001612 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613}
1614
Dan Gohman46510a72010-04-15 01:51:59 +00001615void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001616 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001617
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618 // Retrieve successors.
1619 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1620 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1621
Gabor Greifb67e6b32009-01-15 11:10:44 +00001622 const Value *Callee(I.getCalledValue());
1623 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001624 visitInlineAsm(&I);
1625 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001626 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627
1628 // If the value of the invoke is used outside of its defining block, make it
1629 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001630 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631
1632 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001633 InvokeMBB->addSuccessor(Return);
1634 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635
1636 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001637 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1638 MVT::Other, getControlRoot(),
1639 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640}
1641
Dan Gohman46510a72010-04-15 01:51:59 +00001642void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001643}
1644
1645/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1646/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001647bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1648 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001649 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001650 MachineBasicBlock *Default,
1651 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001653
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001654 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001655 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001656 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001657 return false;
1658
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001659 // Get the MachineFunction which holds the current MBB. This is used when
1660 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001661 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001662
1663 // Figure out which block is immediately after the current one.
1664 MachineBasicBlock *NextBlock = 0;
1665 MachineFunction::iterator BBI = CR.CaseBB;
1666
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001667 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001668 NextBlock = BBI;
1669
1670 // TODO: If any two of the cases has the same destination, and if one value
1671 // is the same as the other, but has one bit unset that the other has set,
1672 // use bit manipulation to do two compares at once. For example:
1673 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001674
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675 // Rearrange the case blocks so that the last one falls through if possible.
1676 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1677 // The last case block won't fall through into 'NextBlock' if we emit the
1678 // branches in this order. See if rearranging a case value would help.
1679 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1680 if (I->BB == NextBlock) {
1681 std::swap(*I, BackCase);
1682 break;
1683 }
1684 }
1685 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001686
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001687 // Create a CaseBlock record representing a conditional branch to
1688 // the Case's target mbb if the value being switched on SV is equal
1689 // to C.
1690 MachineBasicBlock *CurBlock = CR.CaseBB;
1691 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1692 MachineBasicBlock *FallThrough;
1693 if (I != E-1) {
1694 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1695 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001696
1697 // Put SV in a virtual register to make it available from the new blocks.
1698 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001699 } else {
1700 // If the last case doesn't match, go to the default block.
1701 FallThrough = Default;
1702 }
1703
Dan Gohman46510a72010-04-15 01:51:59 +00001704 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705 ISD::CondCode CC;
1706 if (I->High == I->Low) {
1707 // This is just small small case range :) containing exactly 1 case
1708 CC = ISD::SETEQ;
1709 LHS = SV; RHS = I->High; MHS = NULL;
1710 } else {
1711 CC = ISD::SETLE;
1712 LHS = I->Low; MHS = SV; RHS = I->High;
1713 }
1714 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001715
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716 // If emitting the first comparison, just call visitSwitchCase to emit the
1717 // code into the current block. Otherwise, push the CaseBlock onto the
1718 // vector to be later processed by SDISel, and insert the node's MBB
1719 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001720 if (CurBlock == SwitchBB)
1721 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001722 else
1723 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001724
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001725 CurBlock = FallThrough;
1726 }
1727
1728 return true;
1729}
1730
1731static inline bool areJTsAllowed(const TargetLowering &TLI) {
1732 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001733 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1734 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001736
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001737static APInt ComputeRange(const APInt &First, const APInt &Last) {
1738 APInt LastExt(Last), FirstExt(First);
1739 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1740 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1741 return (LastExt - FirstExt + 1ULL);
1742}
1743
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001745bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1746 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001747 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001748 MachineBasicBlock* Default,
1749 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001750 Case& FrontCase = *CR.Range.first;
1751 Case& BackCase = *(CR.Range.second-1);
1752
Chris Lattnere880efe2009-11-07 07:50:34 +00001753 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1754 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001755
Chris Lattnere880efe2009-11-07 07:50:34 +00001756 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001757 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1758 I!=E; ++I)
1759 TSize += I->size();
1760
Dan Gohmane0567812010-04-08 23:03:40 +00001761 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001762 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001763
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001764 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001765 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001766 if (Density < 0.4)
1767 return false;
1768
David Greene4b69d992010-01-05 01:24:57 +00001769 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001770 << "First entry: " << First << ". Last entry: " << Last << '\n'
1771 << "Range: " << Range
1772 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001773
1774 // Get the MachineFunction which holds the current MBB. This is used when
1775 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001776 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001777
1778 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001779 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001780 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001781
1782 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1783
1784 // Create a new basic block to hold the code for loading the address
1785 // of the jump table, and jumping to it. Update successor information;
1786 // we will either branch to the default case for the switch, or the jump
1787 // table.
1788 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1789 CurMF->insert(BBI, JumpTableBB);
1790 CR.CaseBB->addSuccessor(Default);
1791 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001792
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793 // Build a vector of destination BBs, corresponding to each target
1794 // of the jump table. If the value of the jump table slot corresponds to
1795 // a case statement, push the case's BB onto the vector, otherwise, push
1796 // the default BB.
1797 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001798 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001800 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1801 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001802
1803 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001804 DestBBs.push_back(I->BB);
1805 if (TEI==High)
1806 ++I;
1807 } else {
1808 DestBBs.push_back(Default);
1809 }
1810 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001811
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001813 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1814 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001815 E = DestBBs.end(); I != E; ++I) {
1816 if (!SuccsHandled[(*I)->getNumber()]) {
1817 SuccsHandled[(*I)->getNumber()] = true;
1818 JumpTableBB->addSuccessor(*I);
1819 }
1820 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001821
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001822 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001823 unsigned JTEncoding = TLI.getJumpTableEncoding();
1824 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001825 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001826
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001827 // Set the jump table information so that we can codegen it as a second
1828 // MachineBasicBlock
1829 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001830 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1831 if (CR.CaseBB == SwitchBB)
1832 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001833
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001834 JTCases.push_back(JumpTableBlock(JTH, JT));
1835
1836 return true;
1837}
1838
1839/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1840/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001841bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1842 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001843 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001844 MachineBasicBlock *Default,
1845 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846 // Get the MachineFunction which holds the current MBB. This is used when
1847 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001848 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001849
1850 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001851 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001852 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853
1854 Case& FrontCase = *CR.Range.first;
1855 Case& BackCase = *(CR.Range.second-1);
1856 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1857
1858 // Size is the number of Cases represented by this range.
1859 unsigned Size = CR.Range.second - CR.Range.first;
1860
Chris Lattnere880efe2009-11-07 07:50:34 +00001861 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1862 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863 double FMetric = 0;
1864 CaseItr Pivot = CR.Range.first + Size/2;
1865
1866 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1867 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001868 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1870 I!=E; ++I)
1871 TSize += I->size();
1872
Chris Lattnere880efe2009-11-07 07:50:34 +00001873 APInt LSize = FrontCase.size();
1874 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001875 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001876 << "First: " << First << ", Last: " << Last <<'\n'
1877 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001878 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1879 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001880 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1881 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001882 APInt Range = ComputeRange(LEnd, RBegin);
1883 assert((Range - 2ULL).isNonNegative() &&
1884 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001885 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001886 (LEnd - First + 1ULL).roundToDouble();
1887 double RDensity = (double)RSize.roundToDouble() /
1888 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001889 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001890 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001891 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001892 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1893 << "LDensity: " << LDensity
1894 << ", RDensity: " << RDensity << '\n'
1895 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001896 if (FMetric < Metric) {
1897 Pivot = J;
1898 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001899 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001900 }
1901
1902 LSize += J->size();
1903 RSize -= J->size();
1904 }
1905 if (areJTsAllowed(TLI)) {
1906 // If our case is dense we *really* should handle it earlier!
1907 assert((FMetric > 0) && "Should handle dense range earlier!");
1908 } else {
1909 Pivot = CR.Range.first + Size/2;
1910 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001911
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001912 CaseRange LHSR(CR.Range.first, Pivot);
1913 CaseRange RHSR(Pivot, CR.Range.second);
1914 Constant *C = Pivot->Low;
1915 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001918 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001919 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001920 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001921 // Pivot's Value, then we can branch directly to the LHS's Target,
1922 // rather than creating a leaf node for it.
1923 if ((LHSR.second - LHSR.first) == 1 &&
1924 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001925 cast<ConstantInt>(C)->getValue() ==
1926 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 TrueBB = LHSR.first->BB;
1928 } else {
1929 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1930 CurMF->insert(BBI, TrueBB);
1931 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001932
1933 // Put SV in a virtual register to make it available from the new blocks.
1934 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001935 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001936
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001937 // Similar to the optimization above, if the Value being switched on is
1938 // known to be less than the Constant CR.LT, and the current Case Value
1939 // is CR.LT - 1, then we can branch directly to the target block for
1940 // the current Case Value, rather than emitting a RHS leaf node for it.
1941 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001942 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1943 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 FalseBB = RHSR.first->BB;
1945 } else {
1946 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1947 CurMF->insert(BBI, FalseBB);
1948 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001949
1950 // Put SV in a virtual register to make it available from the new blocks.
1951 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001952 }
1953
1954 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001955 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956 // Otherwise, branch to LHS.
1957 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1958
Dan Gohman99be8ae2010-04-19 22:41:47 +00001959 if (CR.CaseBB == SwitchBB)
1960 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 else
1962 SwitchCases.push_back(CB);
1963
1964 return true;
1965}
1966
1967/// handleBitTestsSwitchCase - if current case range has few destination and
1968/// range span less, than machine word bitwidth, encode case range into series
1969/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001970bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1971 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001972 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001973 MachineBasicBlock* Default,
1974 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00001975 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001976 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977
1978 Case& FrontCase = *CR.Range.first;
1979 Case& BackCase = *(CR.Range.second-1);
1980
1981 // Get the MachineFunction which holds the current MBB. This is used when
1982 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001983 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001984
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001985 // If target does not have legal shift left, do not emit bit tests at all.
1986 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1987 return false;
1988
Anton Korobeynikov23218582008-12-23 22:25:27 +00001989 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1991 I!=E; ++I) {
1992 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001993 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001995
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996 // Count unique destinations
1997 SmallSet<MachineBasicBlock*, 4> Dests;
1998 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1999 Dests.insert(I->BB);
2000 if (Dests.size() > 3)
2001 // Don't bother the code below, if there are too much unique destinations
2002 return false;
2003 }
David Greene4b69d992010-01-05 01:24:57 +00002004 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002005 << Dests.size() << '\n'
2006 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002007
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002008 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002009 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2010 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002011 APInt cmpRange = maxValue - minValue;
2012
David Greene4b69d992010-01-05 01:24:57 +00002013 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002014 << "Low bound: " << minValue << '\n'
2015 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002016
Dan Gohmane0567812010-04-08 23:03:40 +00002017 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 (!(Dests.size() == 1 && numCmps >= 3) &&
2019 !(Dests.size() == 2 && numCmps >= 5) &&
2020 !(Dests.size() >= 3 && numCmps >= 6)))
2021 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002022
David Greene4b69d992010-01-05 01:24:57 +00002023 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002024 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2025
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002026 // Optimize the case where all the case values fit in a
2027 // word without having to subtract minValue. In this case,
2028 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002029 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002030 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002032 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002033 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002034
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 CaseBitsVector CasesBits;
2036 unsigned i, count = 0;
2037
2038 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2039 MachineBasicBlock* Dest = I->BB;
2040 for (i = 0; i < count; ++i)
2041 if (Dest == CasesBits[i].BB)
2042 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044 if (i == count) {
2045 assert((count < 3) && "Too much destinations to test!");
2046 CasesBits.push_back(CaseBits(0, Dest, 0));
2047 count++;
2048 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002049
2050 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2051 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2052
2053 uint64_t lo = (lowValue - lowBound).getZExtValue();
2054 uint64_t hi = (highValue - lowBound).getZExtValue();
2055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 for (uint64_t j = lo; j <= hi; j++) {
2057 CasesBits[i].Mask |= 1ULL << j;
2058 CasesBits[i].Bits++;
2059 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002060
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 }
2062 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002063
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064 BitTestInfo BTC;
2065
2066 // Figure out which block is immediately after the current one.
2067 MachineFunction::iterator BBI = CR.CaseBB;
2068 ++BBI;
2069
2070 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2071
David Greene4b69d992010-01-05 01:24:57 +00002072 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002074 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002075 << ", Bits: " << CasesBits[i].Bits
2076 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077
2078 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2079 CurMF->insert(BBI, CaseBB);
2080 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2081 CaseBB,
2082 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002083
2084 // Put SV in a virtual register to make it available from the new blocks.
2085 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002086 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002087
2088 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002089 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 CR.CaseBB, Default, BTC);
2091
Dan Gohman99be8ae2010-04-19 22:41:47 +00002092 if (CR.CaseBB == SwitchBB)
2093 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 BitTestCases.push_back(BTB);
2096
2097 return true;
2098}
2099
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002101size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2102 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002103 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002104
2105 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002106 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2108 Cases.push_back(Case(SI.getSuccessorValue(i),
2109 SI.getSuccessorValue(i),
2110 SMBB));
2111 }
2112 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2113
2114 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002115 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002116 // Must recompute end() each iteration because it may be
2117 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002118 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2119 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2120 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121 MachineBasicBlock* nextBB = J->BB;
2122 MachineBasicBlock* currentBB = I->BB;
2123
2124 // If the two neighboring cases go to the same destination, merge them
2125 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002126 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002127 I->High = J->High;
2128 J = Cases.erase(J);
2129 } else {
2130 I = J++;
2131 }
2132 }
2133
2134 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2135 if (I->Low != I->High)
2136 // A range counts double, since it requires two compares.
2137 ++numCmps;
2138 }
2139
2140 return numCmps;
2141}
2142
Dan Gohman46510a72010-04-15 01:51:59 +00002143void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002144 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002145
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002146 // Figure out which block is immediately after the current one.
2147 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2149
2150 // If there is only the default destination, branch to it if it is not the
2151 // next basic block. Otherwise, just fall through.
2152 if (SI.getNumOperands() == 2) {
2153 // Update machine-CFG edges.
2154
2155 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002156 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002157 if (Default != NextBlock)
2158 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2159 MVT::Other, getControlRoot(),
2160 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162 return;
2163 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002164
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002165 // If there are any non-default case statements, create a vector of Cases
2166 // representing each one, and sort the vector so that we can efficiently
2167 // create a binary search tree from them.
2168 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002169 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002170 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002171 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002172 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173
2174 // Get the Value to be switched on and default basic blocks, which will be
2175 // inserted into CaseBlock records, representing basic blocks in the binary
2176 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002177 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178
2179 // Push the initial CaseRec onto the worklist
2180 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002181 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2182 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002183
2184 while (!WorkList.empty()) {
2185 // Grab a record representing a case range to process off the worklist
2186 CaseRec CR = WorkList.back();
2187 WorkList.pop_back();
2188
Dan Gohman99be8ae2010-04-19 22:41:47 +00002189 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002192 // If the range has few cases (two or less) emit a series of specific
2193 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002194 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002196
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002197 // If the switch has more than 5 blocks, and at least 40% dense, and the
2198 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002199 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002200 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002201 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2204 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002205 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206 }
2207}
2208
Dan Gohman46510a72010-04-15 01:51:59 +00002209void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002210 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002211
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002212 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002213 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002214 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002215 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002216 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002217 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002218 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2219 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002220 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002221
Bill Wendling4533cac2010-01-28 21:51:40 +00002222 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2223 MVT::Other, getControlRoot(),
2224 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002225}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226
Dan Gohman46510a72010-04-15 01:51:59 +00002227void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 // -0.0 - X --> fneg
2229 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002230 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2232 const VectorType *DestTy = cast<VectorType>(I.getType());
2233 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002234 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002235 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002236 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002237 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002239 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2240 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241 return;
2242 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002243 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002245
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002246 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002247 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002248 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002249 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2250 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002251 return;
2252 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002254 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255}
2256
Dan Gohman46510a72010-04-15 01:51:59 +00002257void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002258 SDValue Op1 = getValue(I.getOperand(0));
2259 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002260 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2261 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002262}
2263
Dan Gohman46510a72010-04-15 01:51:59 +00002264void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 SDValue Op1 = getValue(I.getOperand(0));
2266 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002267 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002268 Op2.getValueType() != TLI.getShiftAmountTy()) {
2269 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002270 EVT PTy = TLI.getPointerTy();
2271 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002272 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002273 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2274 TLI.getShiftAmountTy(), Op2);
2275 // If the operand is larger than the shift count type but the shift
2276 // count type has enough bits to represent any shift value, truncate
2277 // it now. This is a common case and it exposes the truncate to
2278 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002279 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002280 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2281 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2282 TLI.getShiftAmountTy(), Op2);
2283 // Otherwise we'll need to temporarily settle for some other
2284 // convenient type; type legalization will make adjustments as
2285 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002286 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002287 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002288 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002289 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002290 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002291 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002292 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002293
Bill Wendling4533cac2010-01-28 21:51:40 +00002294 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2295 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296}
2297
Dan Gohman46510a72010-04-15 01:51:59 +00002298void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002300 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002302 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002303 predicate = ICmpInst::Predicate(IC->getPredicate());
2304 SDValue Op1 = getValue(I.getOperand(0));
2305 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002306 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002307
Owen Andersone50ed302009-08-10 22:56:29 +00002308 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002309 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310}
2311
Dan Gohman46510a72010-04-15 01:51:59 +00002312void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002313 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002314 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002315 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002316 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002317 predicate = FCmpInst::Predicate(FC->getPredicate());
2318 SDValue Op1 = getValue(I.getOperand(0));
2319 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002320 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002321 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002322 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323}
2324
Dan Gohman46510a72010-04-15 01:51:59 +00002325void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002326 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002327 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2328 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002329 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002330
Bill Wendling49fcff82009-12-21 22:30:11 +00002331 SmallVector<SDValue, 4> Values(NumValues);
2332 SDValue Cond = getValue(I.getOperand(0));
2333 SDValue TrueVal = getValue(I.getOperand(1));
2334 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002335
Bill Wendling4533cac2010-01-28 21:51:40 +00002336 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002337 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002338 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2339 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002340 SDValue(TrueVal.getNode(),
2341 TrueVal.getResNo() + i),
2342 SDValue(FalseVal.getNode(),
2343 FalseVal.getResNo() + i));
2344
Bill Wendling4533cac2010-01-28 21:51:40 +00002345 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2346 DAG.getVTList(&ValueVTs[0], NumValues),
2347 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002348}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349
Dan Gohman46510a72010-04-15 01:51:59 +00002350void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2352 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002353 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002354 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355}
2356
Dan Gohman46510a72010-04-15 01:51:59 +00002357void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2359 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2360 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002361 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002362 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363}
2364
Dan Gohman46510a72010-04-15 01:51:59 +00002365void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2367 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2368 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002369 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002370 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002371}
2372
Dan Gohman46510a72010-04-15 01:51:59 +00002373void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002374 // FPTrunc is never a no-op cast, no need to check
2375 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002376 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002377 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2378 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379}
2380
Dan Gohman46510a72010-04-15 01:51:59 +00002381void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382 // FPTrunc is never a no-op cast, no need to check
2383 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002384 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002385 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386}
2387
Dan Gohman46510a72010-04-15 01:51:59 +00002388void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 // FPToUI is never a no-op cast, no need to check
2390 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002391 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002392 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002393}
2394
Dan Gohman46510a72010-04-15 01:51:59 +00002395void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 // FPToSI is never a no-op cast, no need to check
2397 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002398 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002399 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400}
2401
Dan Gohman46510a72010-04-15 01:51:59 +00002402void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403 // UIToFP is never a no-op cast, no need to check
2404 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002405 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002406 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407}
2408
Dan Gohman46510a72010-04-15 01:51:59 +00002409void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002410 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002411 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002412 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002413 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002414}
2415
Dan Gohman46510a72010-04-15 01:51:59 +00002416void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002417 // What to do depends on the size of the integer and the size of the pointer.
2418 // We can either truncate, zero extend, or no-op, accordingly.
2419 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002420 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002421 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422}
2423
Dan Gohman46510a72010-04-15 01:51:59 +00002424void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002425 // What to do depends on the size of the integer and the size of the pointer.
2426 // We can either truncate, zero extend, or no-op, accordingly.
2427 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002428 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002429 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430}
2431
Dan Gohman46510a72010-04-15 01:51:59 +00002432void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002433 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002434 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435
Bill Wendling49fcff82009-12-21 22:30:11 +00002436 // BitCast assures us that source and destination are the same size so this is
2437 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002438 if (DestVT != N.getValueType())
2439 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2440 DestVT, N)); // convert types.
2441 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002442 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443}
2444
Dan Gohman46510a72010-04-15 01:51:59 +00002445void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 SDValue InVec = getValue(I.getOperand(0));
2447 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002448 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002449 TLI.getPointerTy(),
2450 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002451 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2452 TLI.getValueType(I.getType()),
2453 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454}
2455
Dan Gohman46510a72010-04-15 01:51:59 +00002456void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002458 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002459 TLI.getPointerTy(),
2460 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002461 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2462 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002463}
2464
Mon P Wangaeb06d22008-11-10 04:46:22 +00002465// Utility for visitShuffleVector - Returns true if the mask is mask starting
2466// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002467static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2468 unsigned MaskNumElts = Mask.size();
2469 for (unsigned i = 0; i != MaskNumElts; ++i)
2470 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002471 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002472 return true;
2473}
2474
Dan Gohman46510a72010-04-15 01:51:59 +00002475void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002476 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002477 SDValue Src1 = getValue(I.getOperand(0));
2478 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002479
Nate Begeman9008ca62009-04-27 18:41:29 +00002480 // Convert the ConstantVector mask operand into an array of ints, with -1
2481 // representing undef values.
2482 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002483 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002484 unsigned MaskNumElts = MaskElts.size();
2485 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002486 if (isa<UndefValue>(MaskElts[i]))
2487 Mask.push_back(-1);
2488 else
2489 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2490 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002491
Owen Andersone50ed302009-08-10 22:56:29 +00002492 EVT VT = TLI.getValueType(I.getType());
2493 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002494 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002495
Mon P Wangc7849c22008-11-16 05:06:27 +00002496 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002497 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2498 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002499 return;
2500 }
2501
2502 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002503 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2504 // Mask is longer than the source vectors and is a multiple of the source
2505 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002506 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002507 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2508 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002509 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2510 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002511 return;
2512 }
2513
Mon P Wangc7849c22008-11-16 05:06:27 +00002514 // Pad both vectors with undefs to make them the same length as the mask.
2515 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002516 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2517 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002518 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002519
Nate Begeman9008ca62009-04-27 18:41:29 +00002520 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2521 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002522 MOps1[0] = Src1;
2523 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002524
2525 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2526 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002527 &MOps1[0], NumConcat);
2528 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002529 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002530 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002531
Mon P Wangaeb06d22008-11-10 04:46:22 +00002532 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002533 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002534 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002535 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002536 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002537 MappedOps.push_back(Idx);
2538 else
2539 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002540 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002541
Bill Wendling4533cac2010-01-28 21:51:40 +00002542 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2543 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002544 return;
2545 }
2546
Mon P Wangc7849c22008-11-16 05:06:27 +00002547 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002548 // Analyze the access pattern of the vector to see if we can extract
2549 // two subvectors and do the shuffle. The analysis is done by calculating
2550 // the range of elements the mask access on both vectors.
2551 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2552 int MaxRange[2] = {-1, -1};
2553
Nate Begeman5a5ca152009-04-29 05:20:52 +00002554 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002555 int Idx = Mask[i];
2556 int Input = 0;
2557 if (Idx < 0)
2558 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002559
Nate Begeman5a5ca152009-04-29 05:20:52 +00002560 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002561 Input = 1;
2562 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002563 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002564 if (Idx > MaxRange[Input])
2565 MaxRange[Input] = Idx;
2566 if (Idx < MinRange[Input])
2567 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002568 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002569
Mon P Wangc7849c22008-11-16 05:06:27 +00002570 // Check if the access is smaller than the vector size and can we find
2571 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002572 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2573 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002574 int StartIdx[2]; // StartIdx to extract from
2575 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002576 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002577 RangeUse[Input] = 0; // Unused
2578 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002579 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002580 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002581 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002582 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002583 RangeUse[Input] = 1; // Extract from beginning of the vector
2584 StartIdx[Input] = 0;
2585 } else {
2586 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002587 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002588 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002589 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002590 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002591 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002592 }
2593
Bill Wendling636e2582009-08-21 18:16:06 +00002594 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002595 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002596 return;
2597 }
2598 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2599 // Extract appropriate subvector and generate a vector shuffle
2600 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002601 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002602 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002603 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002604 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002605 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002606 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002607 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002608
Mon P Wangc7849c22008-11-16 05:06:27 +00002609 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002610 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002611 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002612 int Idx = Mask[i];
2613 if (Idx < 0)
2614 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002615 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002616 MappedOps.push_back(Idx - StartIdx[0]);
2617 else
2618 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002619 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002620
Bill Wendling4533cac2010-01-28 21:51:40 +00002621 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2622 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002623 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002624 }
2625 }
2626
Mon P Wangc7849c22008-11-16 05:06:27 +00002627 // We can't use either concat vectors or extract subvectors so fall back to
2628 // replacing the shuffle with extract and build vector.
2629 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002630 EVT EltVT = VT.getVectorElementType();
2631 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002632 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002633 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002634 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002635 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002636 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002637 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002638 SDValue Res;
2639
Nate Begeman5a5ca152009-04-29 05:20:52 +00002640 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002641 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2642 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002643 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002644 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2645 EltVT, Src2,
2646 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2647
2648 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002649 }
2650 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002651
Bill Wendling4533cac2010-01-28 21:51:40 +00002652 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2653 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002654}
2655
Dan Gohman46510a72010-04-15 01:51:59 +00002656void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002657 const Value *Op0 = I.getOperand(0);
2658 const Value *Op1 = I.getOperand(1);
2659 const Type *AggTy = I.getType();
2660 const Type *ValTy = Op1->getType();
2661 bool IntoUndef = isa<UndefValue>(Op0);
2662 bool FromUndef = isa<UndefValue>(Op1);
2663
2664 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2665 I.idx_begin(), I.idx_end());
2666
Owen Andersone50ed302009-08-10 22:56:29 +00002667 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002668 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002669 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002670 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2671
2672 unsigned NumAggValues = AggValueVTs.size();
2673 unsigned NumValValues = ValValueVTs.size();
2674 SmallVector<SDValue, 4> Values(NumAggValues);
2675
2676 SDValue Agg = getValue(Op0);
2677 SDValue Val = getValue(Op1);
2678 unsigned i = 0;
2679 // Copy the beginning value(s) from the original aggregate.
2680 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002681 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002682 SDValue(Agg.getNode(), Agg.getResNo() + i);
2683 // Copy values from the inserted value(s).
2684 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002685 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002686 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2687 // Copy remaining value(s) from the original aggregate.
2688 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002689 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002690 SDValue(Agg.getNode(), Agg.getResNo() + i);
2691
Bill Wendling4533cac2010-01-28 21:51:40 +00002692 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2693 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2694 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695}
2696
Dan Gohman46510a72010-04-15 01:51:59 +00002697void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002698 const Value *Op0 = I.getOperand(0);
2699 const Type *AggTy = Op0->getType();
2700 const Type *ValTy = I.getType();
2701 bool OutOfUndef = isa<UndefValue>(Op0);
2702
2703 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2704 I.idx_begin(), I.idx_end());
2705
Owen Andersone50ed302009-08-10 22:56:29 +00002706 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002707 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2708
2709 unsigned NumValValues = ValValueVTs.size();
2710 SmallVector<SDValue, 4> Values(NumValValues);
2711
2712 SDValue Agg = getValue(Op0);
2713 // Copy out the selected value(s).
2714 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2715 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002716 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002717 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002718 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719
Bill Wendling4533cac2010-01-28 21:51:40 +00002720 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2721 DAG.getVTList(&ValValueVTs[0], NumValValues),
2722 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002723}
2724
Dan Gohman46510a72010-04-15 01:51:59 +00002725void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002726 SDValue N = getValue(I.getOperand(0));
2727 const Type *Ty = I.getOperand(0)->getType();
2728
Dan Gohman46510a72010-04-15 01:51:59 +00002729 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002731 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002732 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2733 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2734 if (Field) {
2735 // N = N + Offset
2736 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002737 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738 DAG.getIntPtrConstant(Offset));
2739 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002740
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002742 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2743 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2744
2745 // Offset canonically 0 for unions, but type changes
2746 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002747 } else {
2748 Ty = cast<SequentialType>(Ty)->getElementType();
2749
2750 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002751 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002752 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002753 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002754 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002755 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002756 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002757 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002758 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002759 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2760 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002761 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002762 else
Evan Chengb1032a82009-02-09 20:54:38 +00002763 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002764
Dale Johannesen66978ee2009-01-31 02:22:37 +00002765 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002766 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002767 continue;
2768 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002771 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2772 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773 SDValue IdxN = getValue(Idx);
2774
2775 // If the index is smaller or larger than intptr_t, truncate or extend
2776 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002777 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002778
2779 // If this is a multiply by a power of two, turn it into a shl
2780 // immediately. This is a very common case.
2781 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002782 if (ElementSize.isPowerOf2()) {
2783 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002784 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002785 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002786 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002788 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002789 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002790 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002791 }
2792 }
2793
Scott Michelfdc40a02009-02-17 22:15:04 +00002794 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002795 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002796 }
2797 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002799 setValue(&I, N);
2800}
2801
Dan Gohman46510a72010-04-15 01:51:59 +00002802void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002803 // If this is a fixed sized alloca in the entry block of the function,
2804 // allocate it statically on the stack.
2805 if (FuncInfo.StaticAllocaMap.count(&I))
2806 return; // getValue will auto-populate this.
2807
2808 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002809 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002810 unsigned Align =
2811 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2812 I.getAlignment());
2813
2814 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002815
Owen Andersone50ed302009-08-10 22:56:29 +00002816 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002817 if (AllocSize.getValueType() != IntPtr)
2818 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2819
2820 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2821 AllocSize,
2822 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002823
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002824 // Handle alignment. If the requested alignment is less than or equal to
2825 // the stack alignment, ignore it. If the size is greater than or equal to
2826 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002827 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002828 if (Align <= StackAlign)
2829 Align = 0;
2830
2831 // Round the size of the allocation up to the stack alignment size
2832 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002833 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002834 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002835 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002837 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002838 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002839 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002840 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2841
2842 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002843 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002844 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002845 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846 setValue(&I, DSA);
2847 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849 // Inform the Frame Information that we have just allocated a variable-sized
2850 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002851 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002852}
2853
Dan Gohman46510a72010-04-15 01:51:59 +00002854void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002855 const Value *SV = I.getOperand(0);
2856 SDValue Ptr = getValue(SV);
2857
2858 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002860 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002861 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862 unsigned Alignment = I.getAlignment();
2863
Owen Andersone50ed302009-08-10 22:56:29 +00002864 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002865 SmallVector<uint64_t, 4> Offsets;
2866 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2867 unsigned NumValues = ValueVTs.size();
2868 if (NumValues == 0)
2869 return;
2870
2871 SDValue Root;
2872 bool ConstantMemory = false;
2873 if (I.isVolatile())
2874 // Serialize volatile loads with other side effects.
2875 Root = getRoot();
2876 else if (AA->pointsToConstantMemory(SV)) {
2877 // Do not serialize (non-volatile) loads of constant memory with anything.
2878 Root = DAG.getEntryNode();
2879 ConstantMemory = true;
2880 } else {
2881 // Do not serialize non-volatile loads against each other.
2882 Root = DAG.getRoot();
2883 }
2884
2885 SmallVector<SDValue, 4> Values(NumValues);
2886 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002887 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002889 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2890 PtrVT, Ptr,
2891 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002892 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002893 A, SV, Offsets[i], isVolatile,
2894 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002895
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002896 Values[i] = L;
2897 Chains[i] = L.getValue(1);
2898 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002900 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002901 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002902 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002903 if (isVolatile)
2904 DAG.setRoot(Chain);
2905 else
2906 PendingLoads.push_back(Chain);
2907 }
2908
Bill Wendling4533cac2010-01-28 21:51:40 +00002909 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2910 DAG.getVTList(&ValueVTs[0], NumValues),
2911 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002912}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002913
Dan Gohman46510a72010-04-15 01:51:59 +00002914void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2915 const Value *SrcV = I.getOperand(0);
2916 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002917
Owen Andersone50ed302009-08-10 22:56:29 +00002918 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919 SmallVector<uint64_t, 4> Offsets;
2920 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2921 unsigned NumValues = ValueVTs.size();
2922 if (NumValues == 0)
2923 return;
2924
2925 // Get the lowered operands. Note that we do this after
2926 // checking if NumResults is zero, because with zero results
2927 // the operands won't have values in the map.
2928 SDValue Src = getValue(SrcV);
2929 SDValue Ptr = getValue(PtrV);
2930
2931 SDValue Root = getRoot();
2932 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002933 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002934 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002935 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002936 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002937
2938 for (unsigned i = 0; i != NumValues; ++i) {
2939 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2940 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002941 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002942 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002943 Add, PtrV, Offsets[i], isVolatile,
2944 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002945 }
2946
Bill Wendling4533cac2010-01-28 21:51:40 +00002947 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2948 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002949}
2950
2951/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2952/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00002953void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00002954 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002955 bool HasChain = !I.doesNotAccessMemory();
2956 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2957
2958 // Build the operand list.
2959 SmallVector<SDValue, 8> Ops;
2960 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2961 if (OnlyLoad) {
2962 // We don't need to serialize loads against other loads.
2963 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002964 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002965 Ops.push_back(getRoot());
2966 }
2967 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002968
2969 // Info is set by getTgtMemInstrinsic
2970 TargetLowering::IntrinsicInfo Info;
2971 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2972
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002973 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002974 if (!IsTgtIntrinsic)
2975 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976
2977 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00002978 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
2979 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980 assert(TLI.isTypeLegal(Op.getValueType()) &&
2981 "Intrinsic uses a non-legal type?");
2982 Ops.push_back(Op);
2983 }
2984
Owen Andersone50ed302009-08-10 22:56:29 +00002985 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002986 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2987#ifndef NDEBUG
2988 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2989 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2990 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991 }
Bob Wilson8d919552009-07-31 22:41:21 +00002992#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00002993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002995 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996
Bob Wilson8d919552009-07-31 22:41:21 +00002997 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998
2999 // Create the node.
3000 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003001 if (IsTgtIntrinsic) {
3002 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003003 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003004 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003005 Info.memVT, Info.ptrVal, Info.offset,
3006 Info.align, Info.vol,
3007 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003008 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003009 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003010 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003011 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003012 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003013 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003014 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003015 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003016 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003017 }
3018
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019 if (HasChain) {
3020 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3021 if (OnlyLoad)
3022 PendingLoads.push_back(Chain);
3023 else
3024 DAG.setRoot(Chain);
3025 }
Bill Wendling856ff412009-12-22 00:12:37 +00003026
Benjamin Kramerf0127052010-01-05 13:12:22 +00003027 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003029 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003030 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003031 }
Bill Wendling856ff412009-12-22 00:12:37 +00003032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003033 setValue(&I, Result);
3034 }
3035}
3036
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003037/// GetSignificand - Get the significand and build it into a floating-point
3038/// number with exponent of 1:
3039///
3040/// Op = (Op & 0x007fffff) | 0x3f800000;
3041///
3042/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003043static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003044GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003045 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3046 DAG.getConstant(0x007fffff, MVT::i32));
3047 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3048 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003049 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003050}
3051
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003052/// GetExponent - Get the exponent:
3053///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003054/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003055///
3056/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003057static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003058GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003059 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003060 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3061 DAG.getConstant(0x7f800000, MVT::i32));
3062 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003063 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003064 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3065 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003066 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003067}
3068
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003069/// getF32Constant - Get 32-bit floating point constant.
3070static SDValue
3071getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003072 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003073}
3074
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003075/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076/// visitIntrinsicCall: I is a call instruction
3077/// Op is the associated NodeType for I
3078const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003079SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3080 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003081 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003082 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003083 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003084 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003085 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003086 getValue(I.getArgOperand(0)),
3087 getValue(I.getArgOperand(1)),
3088 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003089 setValue(&I, L);
3090 DAG.setRoot(L.getValue(1));
3091 return 0;
3092}
3093
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003094// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003095const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003096SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003097 SDValue Op1 = getValue(I.getArgOperand(0));
3098 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003099
Owen Anderson825b72b2009-08-11 20:47:22 +00003100 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003101 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003102 return 0;
3103}
Bill Wendling74c37652008-12-09 22:08:41 +00003104
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003105/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3106/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003107void
Dan Gohman46510a72010-04-15 01:51:59 +00003108SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003109 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003110 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003111
Gabor Greif0635f352010-06-25 09:38:13 +00003112 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003113 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003114 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003115
3116 // Put the exponent in the right bit position for later addition to the
3117 // final result:
3118 //
3119 // #define LOG2OFe 1.4426950f
3120 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003121 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003122 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003123 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003124
3125 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3127 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003128
3129 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003131 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003132
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003133 if (LimitFloatPrecision <= 6) {
3134 // For floating-point precision of 6:
3135 //
3136 // TwoToFractionalPartOfX =
3137 // 0.997535578f +
3138 // (0.735607626f + 0.252464424f * x) * x;
3139 //
3140 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003142 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003144 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003145 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3146 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003147 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003149
3150 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003152 TwoToFracPartOfX, IntegerPartOfX);
3153
Owen Anderson825b72b2009-08-11 20:47:22 +00003154 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003155 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3156 // For floating-point precision of 12:
3157 //
3158 // TwoToFractionalPartOfX =
3159 // 0.999892986f +
3160 // (0.696457318f +
3161 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3162 //
3163 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003165 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003167 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3169 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003170 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3172 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003173 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003175
3176 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003178 TwoToFracPartOfX, IntegerPartOfX);
3179
Owen Anderson825b72b2009-08-11 20:47:22 +00003180 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003181 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3182 // For floating-point precision of 18:
3183 //
3184 // TwoToFractionalPartOfX =
3185 // 0.999999982f +
3186 // (0.693148872f +
3187 // (0.240227044f +
3188 // (0.554906021e-1f +
3189 // (0.961591928e-2f +
3190 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3191 //
3192 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003194 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003196 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3198 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003199 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3201 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003202 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3204 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003205 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003206 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3207 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003208 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3210 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003211 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003212 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003214
3215 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003216 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003217 TwoToFracPartOfX, IntegerPartOfX);
3218
Owen Anderson825b72b2009-08-11 20:47:22 +00003219 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003220 }
3221 } else {
3222 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003223 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003224 getValue(I.getArgOperand(0)).getValueType(),
3225 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003226 }
3227
Dale Johannesen59e577f2008-09-05 18:38:42 +00003228 setValue(&I, result);
3229}
3230
Bill Wendling39150252008-09-09 20:39:27 +00003231/// visitLog - Lower a log intrinsic. Handles the special sequences for
3232/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003233void
Dan Gohman46510a72010-04-15 01:51:59 +00003234SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003235 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003236 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003237
Gabor Greif0635f352010-06-25 09:38:13 +00003238 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003239 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003240 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003241 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003242
3243 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003244 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003246 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003247
3248 // Get the significand and build it into a floating-point number with
3249 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003250 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003251
3252 if (LimitFloatPrecision <= 6) {
3253 // For floating-point precision of 6:
3254 //
3255 // LogofMantissa =
3256 // -1.1609546f +
3257 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003258 //
Bill Wendling39150252008-09-09 20:39:27 +00003259 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003260 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003261 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003262 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003263 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3265 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003266 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003267
Scott Michelfdc40a02009-02-17 22:15:04 +00003268 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003270 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3271 // For floating-point precision of 12:
3272 //
3273 // LogOfMantissa =
3274 // -1.7417939f +
3275 // (2.8212026f +
3276 // (-1.4699568f +
3277 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3278 //
3279 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003281 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003283 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3285 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003286 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003287 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3288 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003289 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3291 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003292 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003293
Scott Michelfdc40a02009-02-17 22:15:04 +00003294 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003296 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3297 // For floating-point precision of 18:
3298 //
3299 // LogOfMantissa =
3300 // -2.1072184f +
3301 // (4.2372794f +
3302 // (-3.7029485f +
3303 // (2.2781945f +
3304 // (-0.87823314f +
3305 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3306 //
3307 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003308 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003309 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003310 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003311 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3313 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003314 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3316 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003317 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3319 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003320 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3322 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003323 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3325 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003326 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003327
Scott Michelfdc40a02009-02-17 22:15:04 +00003328 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003330 }
3331 } else {
3332 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003333 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003334 getValue(I.getArgOperand(0)).getValueType(),
3335 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003336 }
3337
Dale Johannesen59e577f2008-09-05 18:38:42 +00003338 setValue(&I, result);
3339}
3340
Bill Wendling3eb59402008-09-09 00:28:24 +00003341/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3342/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003343void
Dan Gohman46510a72010-04-15 01:51:59 +00003344SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003345 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003346 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003347
Gabor Greif0635f352010-06-25 09:38:13 +00003348 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003349 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003350 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003352
Bill Wendling39150252008-09-09 20:39:27 +00003353 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003354 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003355
Bill Wendling3eb59402008-09-09 00:28:24 +00003356 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003357 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003358 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003359
Bill Wendling3eb59402008-09-09 00:28:24 +00003360 // Different possible minimax approximations of significand in
3361 // floating-point for various degrees of accuracy over [1,2].
3362 if (LimitFloatPrecision <= 6) {
3363 // For floating-point precision of 6:
3364 //
3365 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3366 //
3367 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003369 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003371 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3373 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003374 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003375
Scott Michelfdc40a02009-02-17 22:15:04 +00003376 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003378 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3379 // For floating-point precision of 12:
3380 //
3381 // Log2ofMantissa =
3382 // -2.51285454f +
3383 // (4.07009056f +
3384 // (-2.12067489f +
3385 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003386 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003387 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003389 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003390 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003391 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3393 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003394 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3396 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003397 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3399 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003400 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003401
Scott Michelfdc40a02009-02-17 22:15:04 +00003402 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003403 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003404 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3405 // For floating-point precision of 18:
3406 //
3407 // Log2ofMantissa =
3408 // -3.0400495f +
3409 // (6.1129976f +
3410 // (-5.3420409f +
3411 // (3.2865683f +
3412 // (-1.2669343f +
3413 // (0.27515199f -
3414 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3415 //
3416 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003417 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003418 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003419 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003420 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3422 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003423 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003424 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3425 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003426 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3428 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003429 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3431 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003432 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3434 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003435 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003436
Scott Michelfdc40a02009-02-17 22:15:04 +00003437 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003438 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003439 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003440 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003441 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003442 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003443 getValue(I.getArgOperand(0)).getValueType(),
3444 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003445 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003446
Dale Johannesen59e577f2008-09-05 18:38:42 +00003447 setValue(&I, result);
3448}
3449
Bill Wendling3eb59402008-09-09 00:28:24 +00003450/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3451/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003452void
Dan Gohman46510a72010-04-15 01:51:59 +00003453SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003454 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003455 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003456
Gabor Greif0635f352010-06-25 09:38:13 +00003457 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003458 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003459 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003461
Bill Wendling39150252008-09-09 20:39:27 +00003462 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003463 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003465 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003466
3467 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003468 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003469 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003470
3471 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003472 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003473 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003474 // Log10ofMantissa =
3475 // -0.50419619f +
3476 // (0.60948995f - 0.10380950f * x) * x;
3477 //
3478 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003480 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003482 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3484 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003486
Scott Michelfdc40a02009-02-17 22:15:04 +00003487 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003489 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3490 // For floating-point precision of 12:
3491 //
3492 // Log10ofMantissa =
3493 // -0.64831180f +
3494 // (0.91751397f +
3495 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3496 //
3497 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003499 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003501 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3503 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003504 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003505 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3506 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003507 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003508
Scott Michelfdc40a02009-02-17 22:15:04 +00003509 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003511 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003512 // For floating-point precision of 18:
3513 //
3514 // Log10ofMantissa =
3515 // -0.84299375f +
3516 // (1.5327582f +
3517 // (-1.0688956f +
3518 // (0.49102474f +
3519 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3520 //
3521 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003523 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003525 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3527 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003528 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3530 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003531 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3533 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003534 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3536 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003537 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003538
Scott Michelfdc40a02009-02-17 22:15:04 +00003539 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003541 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003542 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003543 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003544 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003545 getValue(I.getArgOperand(0)).getValueType(),
3546 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003547 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003548
Dale Johannesen59e577f2008-09-05 18:38:42 +00003549 setValue(&I, result);
3550}
3551
Bill Wendlinge10c8142008-09-09 22:39:21 +00003552/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3553/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003554void
Dan Gohman46510a72010-04-15 01:51:59 +00003555SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003556 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003557 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003558
Gabor Greif0635f352010-06-25 09:38:13 +00003559 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003560 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003561 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003562
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003564
3565 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3567 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003568
3569 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003571 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003572
3573 if (LimitFloatPrecision <= 6) {
3574 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003575 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003576 // TwoToFractionalPartOfX =
3577 // 0.997535578f +
3578 // (0.735607626f + 0.252464424f * x) * x;
3579 //
3580 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003582 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003584 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3586 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003587 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003589 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003591
Scott Michelfdc40a02009-02-17 22:15:04 +00003592 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003594 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3595 // For floating-point precision of 12:
3596 //
3597 // TwoToFractionalPartOfX =
3598 // 0.999892986f +
3599 // (0.696457318f +
3600 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3601 //
3602 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003604 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3608 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003609 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3611 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003612 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003614 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003616
Scott Michelfdc40a02009-02-17 22:15:04 +00003617 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003619 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3620 // For floating-point precision of 18:
3621 //
3622 // TwoToFractionalPartOfX =
3623 // 0.999999982f +
3624 // (0.693148872f +
3625 // (0.240227044f +
3626 // (0.554906021e-1f +
3627 // (0.961591928e-2f +
3628 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3629 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003631 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003633 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3635 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003636 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3638 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003639 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3641 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003642 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3644 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003645 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3647 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003648 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003650 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003652
Scott Michelfdc40a02009-02-17 22:15:04 +00003653 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003655 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003656 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003657 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003658 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003659 getValue(I.getArgOperand(0)).getValueType(),
3660 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003661 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003662
Dale Johannesen601d3c02008-09-05 01:48:15 +00003663 setValue(&I, result);
3664}
3665
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003666/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3667/// limited-precision mode with x == 10.0f.
3668void
Dan Gohman46510a72010-04-15 01:51:59 +00003669SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003670 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003671 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003672 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003673 bool IsExp10 = false;
3674
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003676 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003677 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3678 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3679 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3680 APFloat Ten(10.0f);
3681 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3682 }
3683 }
3684 }
3685
3686 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003687 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003688
3689 // Put the exponent in the right bit position for later addition to the
3690 // final result:
3691 //
3692 // #define LOG2OF10 3.3219281f
3693 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003697
3698 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3700 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003701
3702 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003704 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003705
3706 if (LimitFloatPrecision <= 6) {
3707 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003708 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003709 // twoToFractionalPartOfX =
3710 // 0.997535578f +
3711 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003712 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003713 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003715 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3719 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003720 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003722 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003724
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003725 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003727 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3728 // For floating-point precision of 12:
3729 //
3730 // TwoToFractionalPartOfX =
3731 // 0.999892986f +
3732 // (0.696457318f +
3733 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3734 //
3735 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003737 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003739 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3741 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003742 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3744 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003745 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003747 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003749
Scott Michelfdc40a02009-02-17 22:15:04 +00003750 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003752 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3753 // For floating-point precision of 18:
3754 //
3755 // TwoToFractionalPartOfX =
3756 // 0.999999982f +
3757 // (0.693148872f +
3758 // (0.240227044f +
3759 // (0.554906021e-1f +
3760 // (0.961591928e-2f +
3761 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3762 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003764 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003766 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3768 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3771 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3774 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3777 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003778 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3780 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003781 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003783 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003785
Scott Michelfdc40a02009-02-17 22:15:04 +00003786 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003788 }
3789 } else {
3790 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003791 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003792 getValue(I.getArgOperand(0)).getValueType(),
3793 getValue(I.getArgOperand(0)),
3794 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003795 }
3796
3797 setValue(&I, result);
3798}
3799
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003800
3801/// ExpandPowI - Expand a llvm.powi intrinsic.
3802static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3803 SelectionDAG &DAG) {
3804 // If RHS is a constant, we can expand this out to a multiplication tree,
3805 // otherwise we end up lowering to a call to __powidf2 (for example). When
3806 // optimizing for size, we only want to do this if the expansion would produce
3807 // a small number of multiplies, otherwise we do the full expansion.
3808 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3809 // Get the exponent as a positive value.
3810 unsigned Val = RHSC->getSExtValue();
3811 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003812
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003813 // powi(x, 0) -> 1.0
3814 if (Val == 0)
3815 return DAG.getConstantFP(1.0, LHS.getValueType());
3816
Dan Gohmanae541aa2010-04-15 04:33:49 +00003817 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003818 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3819 // If optimizing for size, don't insert too many multiplies. This
3820 // inserts up to 5 multiplies.
3821 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3822 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003823 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003824 // powi(x,15) generates one more multiply than it should), but this has
3825 // the benefit of being both really simple and much better than a libcall.
3826 SDValue Res; // Logically starts equal to 1.0
3827 SDValue CurSquare = LHS;
3828 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003829 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003830 if (Res.getNode())
3831 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3832 else
3833 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003834 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003835
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003836 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3837 CurSquare, CurSquare);
3838 Val >>= 1;
3839 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003840
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003841 // If the original was negative, invert the result, producing 1/(x*x*x).
3842 if (RHSC->getSExtValue() < 0)
3843 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3844 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3845 return Res;
3846 }
3847 }
3848
3849 // Otherwise, expand to a libcall.
3850 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3851}
3852
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003853/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3854/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3855/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003856bool
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003857SelectionDAGBuilder::EmitFuncArgumentDbgValue(const DbgValueInst &DI,
3858 const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003859 uint64_t Offset,
3860 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003861 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003862 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003863
Devang Patel719f6a92010-04-29 20:40:36 +00003864 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003865 // Ignore inlined function arguments here.
3866 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003867 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003868 return false;
3869
Dan Gohman84023e02010-07-10 09:00:22 +00003870 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003871 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003872 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003873
3874 unsigned Reg = 0;
3875 if (N.getOpcode() == ISD::CopyFromReg) {
3876 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003877 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003878 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3879 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3880 if (PR)
3881 Reg = PR;
3882 }
3883 }
3884
Evan Chenga36acad2010-04-29 06:33:38 +00003885 if (!Reg) {
3886 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3887 if (VMI == FuncInfo.ValueMap.end())
3888 return false;
3889 Reg = VMI->second;
3890 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003891
3892 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3893 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3894 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003895 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003896 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003897 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003898}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003899
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003900// VisualStudio defines setjmp as _setjmp
3901#if defined(_MSC_VER) && defined(setjmp)
3902#define setjmp_undefined_for_visual_studio
3903#undef setjmp
3904#endif
3905
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003906/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3907/// we want to emit this as a call to a named external function, return the name
3908/// otherwise lower it and return null.
3909const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003910SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003911 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003912 SDValue Res;
3913
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003914 switch (Intrinsic) {
3915 default:
3916 // By default, turn this into a target intrinsic node.
3917 visitTargetIntrinsic(I, Intrinsic);
3918 return 0;
3919 case Intrinsic::vastart: visitVAStart(I); return 0;
3920 case Intrinsic::vaend: visitVAEnd(I); return 0;
3921 case Intrinsic::vacopy: visitVACopy(I); return 0;
3922 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003923 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003924 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003925 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003926 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003927 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003928 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003929 return 0;
3930 case Intrinsic::setjmp:
3931 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003932 case Intrinsic::longjmp:
3933 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003934 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003935 // Assert for address < 256 since we support only user defined address
3936 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003937 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003938 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003939 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003940 < 256 &&
3941 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003942 SDValue Op1 = getValue(I.getArgOperand(0));
3943 SDValue Op2 = getValue(I.getArgOperand(1));
3944 SDValue Op3 = getValue(I.getArgOperand(2));
3945 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3946 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003947 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Gabor Greif0635f352010-06-25 09:38:13 +00003948 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003949 return 0;
3950 }
Chris Lattner824b9582008-11-21 16:42:48 +00003951 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003952 // Assert for address < 256 since we support only user defined address
3953 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003954 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003955 < 256 &&
3956 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003957 SDValue Op1 = getValue(I.getArgOperand(0));
3958 SDValue Op2 = getValue(I.getArgOperand(1));
3959 SDValue Op3 = getValue(I.getArgOperand(2));
3960 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3961 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003962 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003963 I.getArgOperand(0), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003964 return 0;
3965 }
Chris Lattner824b9582008-11-21 16:42:48 +00003966 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003967 // Assert for address < 256 since we support only user defined address
3968 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003969 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003970 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003971 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003972 < 256 &&
3973 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003974 SDValue Op1 = getValue(I.getArgOperand(0));
3975 SDValue Op2 = getValue(I.getArgOperand(1));
3976 SDValue Op3 = getValue(I.getArgOperand(2));
3977 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3978 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003979
3980 // If the source and destination are known to not be aliases, we can
3981 // lower memmove as memcpy.
3982 uint64_t Size = -1ULL;
3983 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003984 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00003985 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003986 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003987 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher723a05a2010-07-14 23:41:32 +00003988 false, I.getArgOperand(0), 0,
3989 I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003990 return 0;
3991 }
3992
Mon P Wang20adc9d2010-04-04 03:10:48 +00003993 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003994 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003995 return 0;
3996 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003997 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00003998 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00003999 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00004000 return 0;
4001
Devang Patelac1ceb32009-10-09 22:42:28 +00004002 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004003 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00004004 bool isParameter =
4005 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00004006 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004007 if (!Address)
4008 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00004009 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00004010 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004011 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004012 if (AI) {
4013 // Don't handle byval arguments or VLAs, for example.
4014 // Non-byval arguments are handled here (they refer to the stack temporary
4015 // alloca at this point).
4016 DenseMap<const AllocaInst*, int>::iterator SI =
4017 FuncInfo.StaticAllocaMap.find(AI);
4018 if (SI == FuncInfo.StaticAllocaMap.end())
4019 return 0; // VLAs.
4020 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00004021
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004022 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4023 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4024 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
4025 }
4026
4027 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4028 // but do not always have a corresponding SDNode built. The SDNodeOrder
4029 // absolute, but not relative, values are different depending on whether
4030 // debug info exists.
4031 ++SDNodeOrder;
4032 SDValue &N = NodeMap[Address];
4033 SDDbgValue *SDV;
4034 if (N.getNode()) {
4035 if (isParameter && !AI) {
4036 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4037 if (FINode)
4038 // Byval parameter. We have a frame index at this point.
4039 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4040 0, dl, SDNodeOrder);
4041 else
4042 // Can't do anything with other non-AI cases yet. This might be a
4043 // parameter of a callee function that got inlined, for example.
4044 return 0;
4045 } else if (AI)
4046 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4047 0, dl, SDNodeOrder);
4048 else
4049 // Can't do anything with other non-AI cases yet.
4050 return 0;
4051 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4052 } else {
4053 // This isn't useful, but it shows what we're missing.
4054 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4055 0, dl, SDNodeOrder);
4056 DAG.AddDbgValue(SDV, 0, isParameter);
4057 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004058 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004059 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004060 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004061 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004062 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004063 return 0;
4064
4065 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004066 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004067 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004068 if (!V)
4069 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004070
4071 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4072 // but do not always have a corresponding SDNode built. The SDNodeOrder
4073 // absolute, but not relative, values are different depending on whether
4074 // debug info exists.
4075 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004076 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004077 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004078 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4079 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004080 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004081 bool createUndef = false;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004082 // Do not use getValue() in here; we don't want to generate code at
4083 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004084 SDValue N = NodeMap[V];
4085 if (!N.getNode() && isa<Argument>(V))
4086 // Check unused arguments map.
4087 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004088 if (N.getNode()) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004089 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4090 SDV = DAG.getDbgValue(Variable, N.getNode(),
4091 N.getResNo(), Offset, dl, SDNodeOrder);
4092 DAG.AddDbgValue(SDV, N.getNode(), false);
4093 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004094 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4095 // Do not call getValue(V) yet, as we don't want to generate code.
4096 // Remember it for later.
4097 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4098 DanglingDebugInfoMap[V] = DDI;
Devang Pateld47f3c82010-05-05 22:29:00 +00004099 } else
4100 createUndef = true;
4101 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004102 // We may expand this to cover more cases. One case where we have no
4103 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004104 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4105 Offset, dl, SDNodeOrder);
4106 DAG.AddDbgValue(SDV, 0, false);
4107 }
Devang Patel00190342010-03-15 19:15:44 +00004108 }
4109
4110 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004111 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004112 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004113 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004114 // Don't handle byval struct arguments or VLAs, for example.
4115 if (!AI)
4116 return 0;
4117 DenseMap<const AllocaInst*, int>::iterator SI =
4118 FuncInfo.StaticAllocaMap.find(AI);
4119 if (SI == FuncInfo.StaticAllocaMap.end())
4120 return 0; // VLAs.
4121 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004122
Chris Lattner512063d2010-04-05 06:19:28 +00004123 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4124 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4125 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004126 return 0;
4127 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004128 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004129 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004130 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004131 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004133 SDValue Ops[1];
4134 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004135 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004136 setValue(&I, Op);
4137 DAG.setRoot(Op.getValue(1));
4138 return 0;
4139 }
4140
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004141 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004142 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004143 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004144 if (CallMBB->isLandingPad())
4145 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004146 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004147#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004148 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004149#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004150 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4151 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004152 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004153 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004154
Chris Lattner3a5815f2009-09-17 23:54:54 +00004155 // Insert the EHSELECTION instruction.
4156 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4157 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004158 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004159 Ops[1] = getRoot();
4160 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004161 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004162 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004163 return 0;
4164 }
4165
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004166 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004167 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004168 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004169 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4170 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004171 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004172 return 0;
4173 }
4174
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004175 case Intrinsic::eh_return_i32:
4176 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004177 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4178 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4179 MVT::Other,
4180 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004181 getValue(I.getArgOperand(0)),
4182 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004183 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004184 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004185 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004186 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004187 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004188 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004189 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004190 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004191 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004192 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004193 TLI.getPointerTy()),
4194 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004195 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004196 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004197 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004198 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4199 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004200 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004201 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004202 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004203 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004204 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004205 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004206 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004207
Chris Lattner512063d2010-04-05 06:19:28 +00004208 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004209 return 0;
4210 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004211 case Intrinsic::eh_sjlj_setjmp: {
4212 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004213 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004214 return 0;
4215 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004216 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004217 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4218 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004219 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004220 return 0;
4221 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004222
Mon P Wang77cdf302008-11-10 20:54:11 +00004223 case Intrinsic::convertff:
4224 case Intrinsic::convertfsi:
4225 case Intrinsic::convertfui:
4226 case Intrinsic::convertsif:
4227 case Intrinsic::convertuif:
4228 case Intrinsic::convertss:
4229 case Intrinsic::convertsu:
4230 case Intrinsic::convertus:
4231 case Intrinsic::convertuu: {
4232 ISD::CvtCode Code = ISD::CVT_INVALID;
4233 switch (Intrinsic) {
4234 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4235 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4236 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4237 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4238 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4239 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4240 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4241 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4242 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4243 }
Owen Andersone50ed302009-08-10 22:56:29 +00004244 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004245 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004246 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4247 DAG.getValueType(DestVT),
4248 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004249 getValue(I.getArgOperand(1)),
4250 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004251 Code);
4252 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004253 return 0;
4254 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004255 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004256 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004257 getValue(I.getArgOperand(0)).getValueType(),
4258 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004259 return 0;
4260 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004261 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4262 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004263 return 0;
4264 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004265 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004266 getValue(I.getArgOperand(0)).getValueType(),
4267 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004268 return 0;
4269 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004270 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004271 getValue(I.getArgOperand(0)).getValueType(),
4272 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004273 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004274 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004275 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004276 return 0;
4277 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004278 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004279 return 0;
4280 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004281 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004282 return 0;
4283 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004284 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004285 return 0;
4286 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004287 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004288 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004289 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004290 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004291 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004292 case Intrinsic::convert_to_fp16:
4293 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004294 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004295 return 0;
4296 case Intrinsic::convert_from_fp16:
4297 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004298 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004299 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004300 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004301 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004302 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004303 return 0;
4304 }
4305 case Intrinsic::readcyclecounter: {
4306 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004307 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4308 DAG.getVTList(MVT::i64, MVT::Other),
4309 &Op, 1);
4310 setValue(&I, Res);
4311 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004312 return 0;
4313 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004314 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004315 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004316 getValue(I.getArgOperand(0)).getValueType(),
4317 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004318 return 0;
4319 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004320 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004321 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004322 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004323 return 0;
4324 }
4325 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004326 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004327 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004328 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004329 return 0;
4330 }
4331 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004332 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004333 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004334 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004335 return 0;
4336 }
4337 case Intrinsic::stacksave: {
4338 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004339 Res = DAG.getNode(ISD::STACKSAVE, dl,
4340 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4341 setValue(&I, Res);
4342 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004343 return 0;
4344 }
4345 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004346 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004347 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004348 return 0;
4349 }
Bill Wendling57344502008-11-18 11:01:33 +00004350 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004351 // Emit code into the DAG to store the stack guard onto the stack.
4352 MachineFunction &MF = DAG.getMachineFunction();
4353 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004354 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004355
Gabor Greif0635f352010-06-25 09:38:13 +00004356 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4357 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004358
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004359 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004360 MFI->setStackProtectorIndex(FI);
4361
4362 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4363
4364 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004365 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4366 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004367 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004368 setValue(&I, Res);
4369 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004370 return 0;
4371 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004372 case Intrinsic::objectsize: {
4373 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004374 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004375
4376 assert(CI && "Non-constant type in __builtin_object_size?");
4377
Gabor Greif0635f352010-06-25 09:38:13 +00004378 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004379 EVT Ty = Arg.getValueType();
4380
Dan Gohmane368b462010-06-18 14:22:04 +00004381 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004382 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004383 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004384 Res = DAG.getConstant(0, Ty);
4385
4386 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004387 return 0;
4388 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004389 case Intrinsic::var_annotation:
4390 // Discard annotate attributes
4391 return 0;
4392
4393 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004394 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004395
4396 SDValue Ops[6];
4397 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004398 Ops[1] = getValue(I.getArgOperand(0));
4399 Ops[2] = getValue(I.getArgOperand(1));
4400 Ops[3] = getValue(I.getArgOperand(2));
4401 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004402 Ops[5] = DAG.getSrcValue(F);
4403
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004404 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4405 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4406 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004407
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004408 setValue(&I, Res);
4409 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004410 return 0;
4411 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004412 case Intrinsic::gcroot:
4413 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004414 const Value *Alloca = I.getArgOperand(0);
4415 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004416
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004417 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4418 GFI->addStackRoot(FI->getIndex(), TypeMap);
4419 }
4420 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004421 case Intrinsic::gcread:
4422 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004423 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004424 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004425 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004426 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004427 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004428 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004429 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004430 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004431 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004432 return implVisitAluOverflow(I, ISD::UADDO);
4433 case Intrinsic::sadd_with_overflow:
4434 return implVisitAluOverflow(I, ISD::SADDO);
4435 case Intrinsic::usub_with_overflow:
4436 return implVisitAluOverflow(I, ISD::USUBO);
4437 case Intrinsic::ssub_with_overflow:
4438 return implVisitAluOverflow(I, ISD::SSUBO);
4439 case Intrinsic::umul_with_overflow:
4440 return implVisitAluOverflow(I, ISD::UMULO);
4441 case Intrinsic::smul_with_overflow:
4442 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004443
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004444 case Intrinsic::prefetch: {
4445 SDValue Ops[4];
4446 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004447 Ops[1] = getValue(I.getArgOperand(0));
4448 Ops[2] = getValue(I.getArgOperand(1));
4449 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004450 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004451 return 0;
4452 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004454 case Intrinsic::memory_barrier: {
4455 SDValue Ops[6];
4456 Ops[0] = getRoot();
4457 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004458 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004459
Bill Wendling4533cac2010-01-28 21:51:40 +00004460 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004461 return 0;
4462 }
4463 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004464 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004465 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004466 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004467 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004468 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004469 getValue(I.getArgOperand(0)),
4470 getValue(I.getArgOperand(1)),
4471 getValue(I.getArgOperand(2)),
4472 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473 setValue(&I, L);
4474 DAG.setRoot(L.getValue(1));
4475 return 0;
4476 }
4477 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004478 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004479 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004480 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004482 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004483 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004484 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004485 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004486 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004487 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004488 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004489 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004490 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004491 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004492 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004493 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004494 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004495 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004496 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004497 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004498 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004499
4500 case Intrinsic::invariant_start:
4501 case Intrinsic::lifetime_start:
4502 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004503 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004504 return 0;
4505 case Intrinsic::invariant_end:
4506 case Intrinsic::lifetime_end:
4507 // Discard region information.
4508 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004509 }
4510}
4511
Dan Gohman46510a72010-04-15 01:51:59 +00004512void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004513 bool isTailCall,
4514 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004515 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4516 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004517 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004518 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004519 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004520
4521 TargetLowering::ArgListTy Args;
4522 TargetLowering::ArgListEntry Entry;
4523 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004524
4525 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004526 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004527 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004528 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4529 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004530
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004531 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004532 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004533
4534 SDValue DemoteStackSlot;
4535
4536 if (!CanLowerReturn) {
4537 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4538 FTy->getReturnType());
4539 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4540 FTy->getReturnType());
4541 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004542 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004543 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4544
4545 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4546 Entry.Node = DemoteStackSlot;
4547 Entry.Ty = StackSlotPtrType;
4548 Entry.isSExt = false;
4549 Entry.isZExt = false;
4550 Entry.isInReg = false;
4551 Entry.isSRet = true;
4552 Entry.isNest = false;
4553 Entry.isByVal = false;
4554 Entry.Alignment = Align;
4555 Args.push_back(Entry);
4556 RetTy = Type::getVoidTy(FTy->getContext());
4557 }
4558
Dan Gohman46510a72010-04-15 01:51:59 +00004559 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004560 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004561 SDValue ArgNode = getValue(*i);
4562 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4563
4564 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004565 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4566 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4567 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4568 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4569 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4570 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004571 Entry.Alignment = CS.getParamAlignment(attrInd);
4572 Args.push_back(Entry);
4573 }
4574
Chris Lattner512063d2010-04-05 06:19:28 +00004575 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004576 // Insert a label before the invoke call to mark the try range. This can be
4577 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004578 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004579
Jim Grosbachca752c92010-01-28 01:45:32 +00004580 // For SjLj, keep track of which landing pads go with which invokes
4581 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004582 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004583 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004584 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004585 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004586 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004587 }
4588
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004589 // Both PendingLoads and PendingExports must be flushed here;
4590 // this call might not return.
4591 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004592 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004593 }
4594
Dan Gohman98ca4f22009-08-05 01:29:28 +00004595 // Check if target-independent constraints permit a tail call here.
4596 // Target-dependent constraints are checked within TLI.LowerCallTo.
4597 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004598 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004599 isTailCall = false;
4600
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004601 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004602 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004603 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004604 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004605 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004606 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004607 isTailCall,
4608 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004609 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004610 assert((isTailCall || Result.second.getNode()) &&
4611 "Non-null chain expected with non-tail call!");
4612 assert((Result.second.getNode() || !Result.first.getNode()) &&
4613 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004614 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004615 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004616 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004617 // The instruction result is the result of loading from the
4618 // hidden sret parameter.
4619 SmallVector<EVT, 1> PVTs;
4620 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4621
4622 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4623 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4624 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004625 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004626 SmallVector<SDValue, 4> Values(NumValues);
4627 SmallVector<SDValue, 4> Chains(NumValues);
4628
4629 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004630 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4631 DemoteStackSlot,
4632 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004633 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004634 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004635 Values[i] = L;
4636 Chains[i] = L.getValue(1);
4637 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004638
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004639 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4640 MVT::Other, &Chains[0], NumValues);
4641 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004642
4643 // Collect the legal value parts into potentially illegal values
4644 // that correspond to the original function's return values.
4645 SmallVector<EVT, 4> RetTys;
4646 RetTy = FTy->getReturnType();
4647 ComputeValueVTs(TLI, RetTy, RetTys);
4648 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4649 SmallVector<SDValue, 4> ReturnValues;
4650 unsigned CurReg = 0;
4651 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4652 EVT VT = RetTys[I];
4653 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4654 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4655
4656 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004657 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004658 RegisterVT, VT, AssertOp);
4659 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004660 CurReg += NumRegs;
4661 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004662
Bill Wendling4533cac2010-01-28 21:51:40 +00004663 setValue(CS.getInstruction(),
4664 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4665 DAG.getVTList(&RetTys[0], RetTys.size()),
4666 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004667
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004668 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004669
4670 // As a special case, a null chain means that a tail call has been emitted and
4671 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004672 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004673 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004674 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004675 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676
Chris Lattner512063d2010-04-05 06:19:28 +00004677 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004678 // Insert a label at the end of the invoke call to mark the try range. This
4679 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004680 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004681 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682
4683 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004684 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685 }
4686}
4687
Chris Lattner8047d9a2009-12-24 00:37:38 +00004688/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4689/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004690static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4691 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004692 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004693 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004694 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004695 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004696 if (C->isNullValue())
4697 continue;
4698 // Unknown instruction.
4699 return false;
4700 }
4701 return true;
4702}
4703
Dan Gohman46510a72010-04-15 01:51:59 +00004704static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4705 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004706 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004707
Chris Lattner8047d9a2009-12-24 00:37:38 +00004708 // Check to see if this load can be trivially constant folded, e.g. if the
4709 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004710 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004711 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004712 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004713 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004714
Dan Gohman46510a72010-04-15 01:51:59 +00004715 if (const Constant *LoadCst =
4716 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4717 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004718 return Builder.getValue(LoadCst);
4719 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004720
Chris Lattner8047d9a2009-12-24 00:37:38 +00004721 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4722 // still constant memory, the input chain can be the entry node.
4723 SDValue Root;
4724 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004725
Chris Lattner8047d9a2009-12-24 00:37:38 +00004726 // Do not serialize (non-volatile) loads of constant memory with anything.
4727 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4728 Root = Builder.DAG.getEntryNode();
4729 ConstantMemory = true;
4730 } else {
4731 // Do not serialize non-volatile loads against each other.
4732 Root = Builder.DAG.getRoot();
4733 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004734
Chris Lattner8047d9a2009-12-24 00:37:38 +00004735 SDValue Ptr = Builder.getValue(PtrVal);
4736 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4737 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004738 false /*volatile*/,
4739 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004740
Chris Lattner8047d9a2009-12-24 00:37:38 +00004741 if (!ConstantMemory)
4742 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4743 return LoadVal;
4744}
4745
4746
4747/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4748/// If so, return true and lower it, otherwise return false and it will be
4749/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004750bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004751 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004752 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004753 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004754
Gabor Greif0635f352010-06-25 09:38:13 +00004755 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004756 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004757 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004758 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004759 return false;
4760
Gabor Greif0635f352010-06-25 09:38:13 +00004761 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004762
Chris Lattner8047d9a2009-12-24 00:37:38 +00004763 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4764 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004765 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4766 bool ActuallyDoIt = true;
4767 MVT LoadVT;
4768 const Type *LoadTy;
4769 switch (Size->getZExtValue()) {
4770 default:
4771 LoadVT = MVT::Other;
4772 LoadTy = 0;
4773 ActuallyDoIt = false;
4774 break;
4775 case 2:
4776 LoadVT = MVT::i16;
4777 LoadTy = Type::getInt16Ty(Size->getContext());
4778 break;
4779 case 4:
4780 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004781 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004782 break;
4783 case 8:
4784 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004785 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004786 break;
4787 /*
4788 case 16:
4789 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004790 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004791 LoadTy = VectorType::get(LoadTy, 4);
4792 break;
4793 */
4794 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004795
Chris Lattner04b091a2009-12-24 01:07:17 +00004796 // This turns into unaligned loads. We only do this if the target natively
4797 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4798 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004799
Chris Lattner04b091a2009-12-24 01:07:17 +00004800 // Require that we can find a legal MVT, and only do this if the target
4801 // supports unaligned loads of that type. Expanding into byte loads would
4802 // bloat the code.
4803 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4804 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4805 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4806 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4807 ActuallyDoIt = false;
4808 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004809
Chris Lattner04b091a2009-12-24 01:07:17 +00004810 if (ActuallyDoIt) {
4811 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4812 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004813
Chris Lattner04b091a2009-12-24 01:07:17 +00004814 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4815 ISD::SETNE);
4816 EVT CallVT = TLI.getValueType(I.getType(), true);
4817 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4818 return true;
4819 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004820 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004821
4822
Chris Lattner8047d9a2009-12-24 00:37:38 +00004823 return false;
4824}
4825
4826
Dan Gohman46510a72010-04-15 01:51:59 +00004827void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00004828 // Handle inline assembly differently.
4829 if (isa<InlineAsm>(I.getCalledValue())) {
4830 visitInlineAsm(&I);
4831 return;
4832 }
4833
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004834 const char *RenameFn = 0;
4835 if (Function *F = I.getCalledFunction()) {
4836 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00004837 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004838 if (unsigned IID = II->getIntrinsicID(F)) {
4839 RenameFn = visitIntrinsicCall(I, IID);
4840 if (!RenameFn)
4841 return;
4842 }
4843 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004844 if (unsigned IID = F->getIntrinsicID()) {
4845 RenameFn = visitIntrinsicCall(I, IID);
4846 if (!RenameFn)
4847 return;
4848 }
4849 }
4850
4851 // Check for well-known libc/libm calls. If the function is internal, it
4852 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004853 if (!F->hasLocalLinkage() && F->hasName()) {
4854 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004855 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004856 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004857 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4858 I.getType() == I.getArgOperand(0)->getType() &&
4859 I.getType() == I.getArgOperand(1)->getType()) {
4860 SDValue LHS = getValue(I.getArgOperand(0));
4861 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004862 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4863 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004864 return;
4865 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004866 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004867 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004868 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4869 I.getType() == I.getArgOperand(0)->getType()) {
4870 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004871 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4872 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004873 return;
4874 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004875 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004876 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004877 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4878 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004879 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004880 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004881 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4882 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004883 return;
4884 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004885 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004886 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004887 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4888 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004889 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004890 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004891 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4892 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004893 return;
4894 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004895 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004896 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004897 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4898 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004899 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004900 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004901 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4902 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004903 return;
4904 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004905 } else if (Name == "memcmp") {
4906 if (visitMemCmpCall(I))
4907 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004908 }
4909 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004910 }
Chris Lattner598751e2010-07-05 05:36:21 +00004911
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004912 SDValue Callee;
4913 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00004914 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004915 else
Bill Wendling056292f2008-09-16 21:48:12 +00004916 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004917
Bill Wendling0d580132009-12-23 01:28:19 +00004918 // Check if we can potentially perform a tail call. More detailed checking is
4919 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004920 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004921}
4922
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004923namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004924
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004925/// AsmOperandInfo - This contains information for each constraint that we are
4926/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004927class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004928 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004929public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 /// CallOperand - If this is the result output operand or a clobber
4931 /// this is null, otherwise it is the incoming operand to the CallInst.
4932 /// This gets modified as the asm is processed.
4933 SDValue CallOperand;
4934
4935 /// AssignedRegs - If this is a register or register class operand, this
4936 /// contains the set of register corresponding to the operand.
4937 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004939 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4940 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4941 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004943 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4944 /// busy in OutputRegs/InputRegs.
4945 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004946 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004947 std::set<unsigned> &InputRegs,
4948 const TargetRegisterInfo &TRI) const {
4949 if (isOutReg) {
4950 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4951 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4952 }
4953 if (isInReg) {
4954 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4955 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4956 }
4957 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004958
Owen Andersone50ed302009-08-10 22:56:29 +00004959 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004960 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004961 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004962 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00004963 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004964 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004966
Chris Lattner81249c92008-10-17 17:05:25 +00004967 if (isa<BasicBlock>(CallOperandVal))
4968 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004969
Chris Lattner81249c92008-10-17 17:05:25 +00004970 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004971
Chris Lattner81249c92008-10-17 17:05:25 +00004972 // If this is an indirect operand, the operand is a pointer to the
4973 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00004974 if (isIndirect) {
4975 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
4976 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00004977 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00004978 OpTy = PtrTy->getElementType();
4979 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004980
Chris Lattner81249c92008-10-17 17:05:25 +00004981 // If OpTy is not a single value, it may be a struct/union that we
4982 // can tile with integers.
4983 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4984 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4985 switch (BitSize) {
4986 default: break;
4987 case 1:
4988 case 8:
4989 case 16:
4990 case 32:
4991 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004992 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004993 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004994 break;
4995 }
4996 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004997
Chris Lattner81249c92008-10-17 17:05:25 +00004998 return TLI.getValueType(OpTy, true);
4999 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005001private:
5002 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5003 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005004 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005005 const TargetRegisterInfo &TRI) {
5006 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5007 Regs.insert(Reg);
5008 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5009 for (; *Aliases; ++Aliases)
5010 Regs.insert(*Aliases);
5011 }
5012};
Dan Gohman462f6b52010-05-29 17:53:24 +00005013
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005014} // end llvm namespace.
5015
Dan Gohman462f6b52010-05-29 17:53:24 +00005016/// isAllocatableRegister - If the specified register is safe to allocate,
5017/// i.e. it isn't a stack pointer or some other special register, return the
5018/// register class for the register. Otherwise, return null.
5019static const TargetRegisterClass *
5020isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5021 const TargetLowering &TLI,
5022 const TargetRegisterInfo *TRI) {
5023 EVT FoundVT = MVT::Other;
5024 const TargetRegisterClass *FoundRC = 0;
5025 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5026 E = TRI->regclass_end(); RCI != E; ++RCI) {
5027 EVT ThisVT = MVT::Other;
5028
5029 const TargetRegisterClass *RC = *RCI;
5030 // If none of the value types for this register class are valid, we
5031 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5032 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5033 I != E; ++I) {
5034 if (TLI.isTypeLegal(*I)) {
5035 // If we have already found this register in a different register class,
5036 // choose the one with the largest VT specified. For example, on
5037 // PowerPC, we favor f64 register classes over f32.
5038 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5039 ThisVT = *I;
5040 break;
5041 }
5042 }
5043 }
5044
5045 if (ThisVT == MVT::Other) continue;
5046
5047 // NOTE: This isn't ideal. In particular, this might allocate the
5048 // frame pointer in functions that need it (due to them not being taken
5049 // out of allocation, because a variable sized allocation hasn't been seen
5050 // yet). This is a slight code pessimization, but should still work.
5051 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5052 E = RC->allocation_order_end(MF); I != E; ++I)
5053 if (*I == Reg) {
5054 // We found a matching register class. Keep looking at others in case
5055 // we find one with larger registers that this physreg is also in.
5056 FoundRC = RC;
5057 FoundVT = ThisVT;
5058 break;
5059 }
5060 }
5061 return FoundRC;
5062}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063
5064/// GetRegistersForValue - Assign registers (virtual or physical) for the
5065/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005066/// register allocator to handle the assignment process. However, if the asm
5067/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005068/// allocation. This produces generally horrible, but correct, code.
5069///
5070/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005071/// Input and OutputRegs are the set of already allocated physical registers.
5072///
Dan Gohman2048b852009-11-23 18:04:58 +00005073void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005074GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005075 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005076 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005077 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005079 // Compute whether this value requires an input register, an output register,
5080 // or both.
5081 bool isOutReg = false;
5082 bool isInReg = false;
5083 switch (OpInfo.Type) {
5084 case InlineAsm::isOutput:
5085 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005086
5087 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005088 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005089 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005090 break;
5091 case InlineAsm::isInput:
5092 isInReg = true;
5093 isOutReg = false;
5094 break;
5095 case InlineAsm::isClobber:
5096 isOutReg = true;
5097 isInReg = true;
5098 break;
5099 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005100
5101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005102 MachineFunction &MF = DAG.getMachineFunction();
5103 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005105 // If this is a constraint for a single physreg, or a constraint for a
5106 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005107 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005108 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5109 OpInfo.ConstraintVT);
5110
5111 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005113 // If this is a FP input in an integer register (or visa versa) insert a bit
5114 // cast of the input value. More generally, handle any case where the input
5115 // value disagrees with the register class we plan to stick this in.
5116 if (OpInfo.Type == InlineAsm::isInput &&
5117 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005118 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005119 // types are identical size, use a bitcast to convert (e.g. two differing
5120 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005121 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005122 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005123 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005124 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005125 OpInfo.ConstraintVT = RegVT;
5126 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5127 // If the input is a FP value and we want it in FP registers, do a
5128 // bitcast to the corresponding integer type. This turns an f64 value
5129 // into i64, which can be passed with two i32 values on a 32-bit
5130 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005131 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005132 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005133 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005134 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005135 OpInfo.ConstraintVT = RegVT;
5136 }
5137 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005138
Owen Anderson23b9b192009-08-12 00:36:31 +00005139 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005140 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005141
Owen Andersone50ed302009-08-10 22:56:29 +00005142 EVT RegVT;
5143 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005144
5145 // If this is a constraint for a specific physical register, like {r17},
5146 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005147 if (unsigned AssignedReg = PhysReg.first) {
5148 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005149 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005150 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005151
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005152 // Get the actual register value type. This is important, because the user
5153 // may have asked for (e.g.) the AX register in i32 type. We need to
5154 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005155 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005157 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005158 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005159
5160 // If this is an expanded reference, add the rest of the regs to Regs.
5161 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005162 TargetRegisterClass::iterator I = RC->begin();
5163 for (; *I != AssignedReg; ++I)
5164 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005166 // Already added the first reg.
5167 --NumRegs; ++I;
5168 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005169 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005170 Regs.push_back(*I);
5171 }
5172 }
Bill Wendling651ad132009-12-22 01:25:10 +00005173
Dan Gohman7451d3e2010-05-29 17:03:36 +00005174 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005175 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5176 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5177 return;
5178 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005180 // Otherwise, if this was a reference to an LLVM register class, create vregs
5181 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005182 if (const TargetRegisterClass *RC = PhysReg.second) {
5183 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005184 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005185 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005186
Evan Chengfb112882009-03-23 08:01:15 +00005187 // Create the appropriate number of virtual registers.
5188 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5189 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005190 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005191
Dan Gohman7451d3e2010-05-29 17:03:36 +00005192 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005193 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005194 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005195
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005196 // This is a reference to a register class that doesn't directly correspond
5197 // to an LLVM register class. Allocate NumRegs consecutive, available,
5198 // registers from the class.
5199 std::vector<unsigned> RegClassRegs
5200 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5201 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5204 unsigned NumAllocated = 0;
5205 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5206 unsigned Reg = RegClassRegs[i];
5207 // See if this register is available.
5208 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5209 (isInReg && InputRegs.count(Reg))) { // Already used.
5210 // Make sure we find consecutive registers.
5211 NumAllocated = 0;
5212 continue;
5213 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 // Check to see if this register is allocatable (i.e. don't give out the
5216 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005217 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5218 if (!RC) { // Couldn't allocate this register.
5219 // Reset NumAllocated to make sure we return consecutive registers.
5220 NumAllocated = 0;
5221 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005222 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224 // Okay, this register is good, we can use it.
5225 ++NumAllocated;
5226
5227 // If we allocated enough consecutive registers, succeed.
5228 if (NumAllocated == NumRegs) {
5229 unsigned RegStart = (i-NumAllocated)+1;
5230 unsigned RegEnd = i+1;
5231 // Mark all of the allocated registers used.
5232 for (unsigned i = RegStart; i != RegEnd; ++i)
5233 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005234
Dan Gohman7451d3e2010-05-29 17:03:36 +00005235 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005236 OpInfo.ConstraintVT);
5237 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5238 return;
5239 }
5240 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242 // Otherwise, we couldn't allocate enough registers for this.
5243}
5244
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005245/// visitInlineAsm - Handle a call to an InlineAsm object.
5246///
Dan Gohman46510a72010-04-15 01:51:59 +00005247void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5248 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005249
5250 /// ConstraintOperands - Information about all of the constraints.
5251 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005253 std::set<unsigned> OutputRegs, InputRegs;
5254
5255 // Do a prepass over the constraints, canonicalizing them, and building up the
5256 // ConstraintOperands list.
5257 std::vector<InlineAsm::ConstraintInfo>
5258 ConstraintInfos = IA->ParseConstraints();
5259
Evan Chengda43bcf2008-09-24 00:05:32 +00005260 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005261
Chris Lattner6c147292009-04-30 00:48:50 +00005262 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005263
Chris Lattner6c147292009-04-30 00:48:50 +00005264 // We won't need to flush pending loads if this asm doesn't touch
5265 // memory and is nonvolatile.
5266 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005267 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005268 else
5269 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005271 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5272 unsigned ResNo = 0; // ResNo - The result number of the next output.
5273 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5274 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5275 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005276
Owen Anderson825b72b2009-08-11 20:47:22 +00005277 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005278
5279 // Compute the value type for each operand.
5280 switch (OpInfo.Type) {
5281 case InlineAsm::isOutput:
5282 // Indirect outputs just consume an argument.
5283 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005284 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005285 break;
5286 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005287
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005288 // The return value of the call is this value. As such, there is no
5289 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005290 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005291 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005292 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5293 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5294 } else {
5295 assert(ResNo == 0 && "Asm only has one result!");
5296 OpVT = TLI.getValueType(CS.getType());
5297 }
5298 ++ResNo;
5299 break;
5300 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005301 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005302 break;
5303 case InlineAsm::isClobber:
5304 // Nothing to do.
5305 break;
5306 }
5307
5308 // If this is an input or an indirect output, process the call argument.
5309 // BasicBlocks are labels, currently appearing only in asm's.
5310 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005311 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005312 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5313
Dan Gohman46510a72010-04-15 01:51:59 +00005314 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005315 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005316 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005317 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005318 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005319
Owen Anderson1d0be152009-08-13 21:58:54 +00005320 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005321 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005323 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005324 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005325
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005326 // Second pass over the constraints: compute which constraint option to use
5327 // and assign registers to constraints that want a specific physreg.
5328 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5329 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005330
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005331 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005332 // matching input. If their types mismatch, e.g. one is an integer, the
5333 // other is floating point, or their sizes are different, flag it as an
5334 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005335 if (OpInfo.hasMatchingInput()) {
5336 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005337
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005338 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005339 if ((OpInfo.ConstraintVT.isInteger() !=
5340 Input.ConstraintVT.isInteger()) ||
5341 (OpInfo.ConstraintVT.getSizeInBits() !=
5342 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005343 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005344 " with a matching output constraint of"
5345 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005346 }
5347 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005348 }
5349 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005350
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005351 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005352 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005354 // If this is a memory input, and if the operand is not indirect, do what we
5355 // need to to provide an address for the memory input.
5356 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5357 !OpInfo.isIndirect) {
5358 assert(OpInfo.Type == InlineAsm::isInput &&
5359 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005361 // Memory operands really want the address of the value. If we don't have
5362 // an indirect input, put it in the constpool if we can, otherwise spill
5363 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005364
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 // If the operand is a float, integer, or vector constant, spill to a
5366 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005367 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005368 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5369 isa<ConstantVector>(OpVal)) {
5370 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5371 TLI.getPointerTy());
5372 } else {
5373 // Otherwise, create a stack slot and emit a store to it before the
5374 // asm.
5375 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005376 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005377 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5378 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005379 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005380 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005381 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005382 OpInfo.CallOperand, StackSlot, NULL, 0,
5383 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005384 OpInfo.CallOperand = StackSlot;
5385 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005387 // There is no longer a Value* corresponding to this operand.
5388 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005390 // It is now an indirect operand.
5391 OpInfo.isIndirect = true;
5392 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005394 // If this constraint is for a specific register, allocate it before
5395 // anything else.
5396 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005397 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005398 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005399
Bill Wendling651ad132009-12-22 01:25:10 +00005400 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005402 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005403 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005404 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5405 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005407 // C_Register operands have already been allocated, Other/Memory don't need
5408 // to be.
5409 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005410 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005411 }
5412
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005413 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5414 std::vector<SDValue> AsmNodeOperands;
5415 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5416 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005417 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5418 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005419
Chris Lattnerdecc2672010-04-07 05:20:54 +00005420 // If we have a !srcloc metadata node associated with it, we want to attach
5421 // this to the ultimately generated inline asm machineinstr. To do this, we
5422 // pass in the third operand as this (potentially null) inline asm MDNode.
5423 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5424 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005425
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005426 // Remember the AlignStack bit as operand 3.
5427 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5428 MVT::i1));
5429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005430 // Loop over all of the inputs, copying the operand values into the
5431 // appropriate registers and processing the output regs.
5432 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005434 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5435 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005437 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5438 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5439
5440 switch (OpInfo.Type) {
5441 case InlineAsm::isOutput: {
5442 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5443 OpInfo.ConstraintType != TargetLowering::C_Register) {
5444 // Memory output, or 'other' output (e.g. 'X' constraint).
5445 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5446
5447 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005448 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5449 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450 TLI.getPointerTy()));
5451 AsmNodeOperands.push_back(OpInfo.CallOperand);
5452 break;
5453 }
5454
5455 // Otherwise, this is a register or register class output.
5456
5457 // Copy the output from the appropriate register. Find a register that
5458 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005459 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005460 report_fatal_error("Couldn't allocate output reg for constraint '" +
5461 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005462
5463 // If this is an indirect operand, store through the pointer after the
5464 // asm.
5465 if (OpInfo.isIndirect) {
5466 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5467 OpInfo.CallOperandVal));
5468 } else {
5469 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005470 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005471 // Concatenate this output onto the outputs list.
5472 RetValRegs.append(OpInfo.AssignedRegs);
5473 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005475 // Add information to the INLINEASM node to know that this register is
5476 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005477 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005478 InlineAsm::Kind_RegDefEarlyClobber :
5479 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005480 false,
5481 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005482 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005483 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005484 break;
5485 }
5486 case InlineAsm::isInput: {
5487 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005488
Chris Lattner6bdcda32008-10-17 16:47:46 +00005489 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005490 // If this is required to match an output register we have already set,
5491 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005492 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005493
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005494 // Scan until we find the definition we already emitted of this operand.
5495 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005496 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005497 for (; OperandNo; --OperandNo) {
5498 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005499 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005500 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005501 assert((InlineAsm::isRegDefKind(OpFlag) ||
5502 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5503 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005504 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005505 }
5506
Evan Cheng697cbbf2009-03-20 18:03:34 +00005507 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005508 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005509 if (InlineAsm::isRegDefKind(OpFlag) ||
5510 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005511 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005512 if (OpInfo.isIndirect) {
5513 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005514 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005515 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5516 " don't know how to handle tied "
5517 "indirect register inputs");
5518 }
5519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005520 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005521 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005522 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005523 MatchedRegs.RegVTs.push_back(RegVT);
5524 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005525 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005526 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005527 MatchedRegs.Regs.push_back
5528 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005529
5530 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005531 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005532 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005533 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005534 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005535 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005536 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005537 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005538
5539 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5540 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5541 "Unexpected number of operands");
5542 // Add information to the INLINEASM node to know about this input.
5543 // See InlineAsm.h isUseOperandTiedToDef.
5544 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5545 OpInfo.getMatchedOperand());
5546 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5547 TLI.getPointerTy()));
5548 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5549 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005551
Dale Johannesenb5611a62010-07-13 20:17:05 +00005552 // Treat indirect 'X' constraint as memory.
5553 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5554 OpInfo.isIndirect)
5555 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005556
Dale Johannesenb5611a62010-07-13 20:17:05 +00005557 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 std::vector<SDValue> Ops;
5559 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005560 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005561 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005562 report_fatal_error("Invalid operand for inline asm constraint '" +
5563 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005564
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005566 unsigned ResOpType =
5567 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005568 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 TLI.getPointerTy()));
5570 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5571 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005572 }
5573
5574 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005575 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5576 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5577 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005578
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005579 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005580 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005581 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 TLI.getPointerTy()));
5583 AsmNodeOperands.push_back(InOperandVal);
5584 break;
5585 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005586
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005587 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5588 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5589 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005590 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005591 "Don't know how to handle indirect register inputs yet!");
5592
5593 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005594 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005595 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005596 report_fatal_error("Couldn't allocate input reg for constraint '" +
5597 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005598
Dale Johannesen66978ee2009-01-31 02:22:37 +00005599 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005600 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005601
Chris Lattnerdecc2672010-04-07 05:20:54 +00005602 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005603 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005604 break;
5605 }
5606 case InlineAsm::isClobber: {
5607 // Add the clobbered value to the operand list, so that the register
5608 // allocator is aware that the physreg got clobbered.
5609 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005610 OpInfo.AssignedRegs.AddInlineAsmOperands(
5611 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005612 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005613 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005614 break;
5615 }
5616 }
5617 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005618
Chris Lattnerdecc2672010-04-07 05:20:54 +00005619 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005620 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005621 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005622
Dale Johannesen66978ee2009-01-31 02:22:37 +00005623 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005625 &AsmNodeOperands[0], AsmNodeOperands.size());
5626 Flag = Chain.getValue(1);
5627
5628 // If this asm returns a register value, copy the result from that register
5629 // and set it as the value of the call.
5630 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005631 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005632 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005633
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005634 // FIXME: Why don't we do this for inline asms with MRVs?
5635 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005636 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005637
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005638 // If any of the results of the inline asm is a vector, it may have the
5639 // wrong width/num elts. This can happen for register classes that can
5640 // contain multiple different value types. The preg or vreg allocated may
5641 // not have the same VT as was expected. Convert it to the right type
5642 // with bit_convert.
5643 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005644 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005645 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005646
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005647 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005648 ResultType.isInteger() && Val.getValueType().isInteger()) {
5649 // If a result value was tied to an input value, the computed result may
5650 // have a wider width than the expected result. Extract the relevant
5651 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005652 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005653 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005654
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005655 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005656 }
Dan Gohman95915732008-10-18 01:03:45 +00005657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005659 // Don't need to use this as a chain in this case.
5660 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5661 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005663
Dan Gohman46510a72010-04-15 01:51:59 +00005664 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005665
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005666 // Process indirect outputs, first output all of the flagged copies out of
5667 // physregs.
5668 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5669 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005670 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005671 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005672 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005673 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5674 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005675
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676 // Emit the non-flagged stores from the physregs.
5677 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005678 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5679 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5680 StoresToEmit[i].first,
5681 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005682 StoresToEmit[i].second, 0,
5683 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005684 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005685 }
5686
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005688 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005689 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005690
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005691 DAG.setRoot(Chain);
5692}
5693
Dan Gohman46510a72010-04-15 01:51:59 +00005694void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005695 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5696 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005697 getValue(I.getArgOperand(0)),
5698 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005699}
5700
Dan Gohman46510a72010-04-15 01:51:59 +00005701void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005702 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005703 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5704 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005705 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005706 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707 setValue(&I, V);
5708 DAG.setRoot(V.getValue(1));
5709}
5710
Dan Gohman46510a72010-04-15 01:51:59 +00005711void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005712 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5713 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005714 getValue(I.getArgOperand(0)),
5715 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005716}
5717
Dan Gohman46510a72010-04-15 01:51:59 +00005718void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005719 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5720 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005721 getValue(I.getArgOperand(0)),
5722 getValue(I.getArgOperand(1)),
5723 DAG.getSrcValue(I.getArgOperand(0)),
5724 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005725}
5726
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005727/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005728/// implementation, which just calls LowerCall.
5729/// FIXME: When all targets are
5730/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005731std::pair<SDValue, SDValue>
5732TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5733 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005734 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005735 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005736 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005737 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005738 ArgListTy &Args, SelectionDAG &DAG,
5739 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005741 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005742 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005743 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005744 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005745 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5746 for (unsigned Value = 0, NumValues = ValueVTs.size();
5747 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005748 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005749 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005750 SDValue Op = SDValue(Args[i].Node.getNode(),
5751 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752 ISD::ArgFlagsTy Flags;
5753 unsigned OriginalAlignment =
5754 getTargetData()->getABITypeAlignment(ArgTy);
5755
5756 if (Args[i].isZExt)
5757 Flags.setZExt();
5758 if (Args[i].isSExt)
5759 Flags.setSExt();
5760 if (Args[i].isInReg)
5761 Flags.setInReg();
5762 if (Args[i].isSRet)
5763 Flags.setSRet();
5764 if (Args[i].isByVal) {
5765 Flags.setByVal();
5766 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5767 const Type *ElementTy = Ty->getElementType();
5768 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005769 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005770 // For ByVal, alignment should come from FE. BE will guess if this
5771 // info is not there but there are cases it cannot get right.
5772 if (Args[i].Alignment)
5773 FrameAlign = Args[i].Alignment;
5774 Flags.setByValAlign(FrameAlign);
5775 Flags.setByValSize(FrameSize);
5776 }
5777 if (Args[i].isNest)
5778 Flags.setNest();
5779 Flags.setOrigAlign(OriginalAlignment);
5780
Owen Anderson23b9b192009-08-12 00:36:31 +00005781 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5782 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005783 SmallVector<SDValue, 4> Parts(NumParts);
5784 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5785
5786 if (Args[i].isSExt)
5787 ExtendKind = ISD::SIGN_EXTEND;
5788 else if (Args[i].isZExt)
5789 ExtendKind = ISD::ZERO_EXTEND;
5790
Bill Wendling46ada192010-03-02 01:55:18 +00005791 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005792 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005793
Dan Gohman98ca4f22009-08-05 01:29:28 +00005794 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005796 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
5797 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005798 if (NumParts > 1 && j == 0)
5799 MyFlags.Flags.setSplit();
5800 else if (j != 0)
5801 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005802
Dan Gohman98ca4f22009-08-05 01:29:28 +00005803 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00005804 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805 }
5806 }
5807 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005808
Dan Gohman98ca4f22009-08-05 01:29:28 +00005809 // Handle the incoming return values from the call.
5810 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005811 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005812 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005813 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005814 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005815 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5816 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005817 for (unsigned i = 0; i != NumRegs; ++i) {
5818 ISD::InputArg MyFlags;
5819 MyFlags.VT = RegisterVT;
5820 MyFlags.Used = isReturnValueUsed;
5821 if (RetSExt)
5822 MyFlags.Flags.setSExt();
5823 if (RetZExt)
5824 MyFlags.Flags.setZExt();
5825 if (isInreg)
5826 MyFlags.Flags.setInReg();
5827 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005828 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005829 }
5830
Dan Gohman98ca4f22009-08-05 01:29:28 +00005831 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005832 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00005833 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005834
5835 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005837 "LowerCall didn't return a valid chain!");
5838 assert((!isTailCall || InVals.empty()) &&
5839 "LowerCall emitted a return value for a tail call!");
5840 assert((isTailCall || InVals.size() == Ins.size()) &&
5841 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005842
5843 // For a tail call, the return value is merely live-out and there aren't
5844 // any nodes in the DAG representing it. Return a special value to
5845 // indicate that a tail call has been emitted and no more Instructions
5846 // should be processed in the current block.
5847 if (isTailCall) {
5848 DAG.setRoot(Chain);
5849 return std::make_pair(SDValue(), SDValue());
5850 }
5851
Evan Chengaf1871f2010-03-11 19:38:18 +00005852 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5853 assert(InVals[i].getNode() &&
5854 "LowerCall emitted a null value!");
5855 assert(Ins[i].VT == InVals[i].getValueType() &&
5856 "LowerCall emitted a value with the wrong type!");
5857 });
5858
Dan Gohman98ca4f22009-08-05 01:29:28 +00005859 // Collect the legal value parts into potentially illegal values
5860 // that correspond to the original function's return values.
5861 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5862 if (RetSExt)
5863 AssertOp = ISD::AssertSext;
5864 else if (RetZExt)
5865 AssertOp = ISD::AssertZext;
5866 SmallVector<SDValue, 4> ReturnValues;
5867 unsigned CurReg = 0;
5868 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005869 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005870 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5871 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005872
Bill Wendling46ada192010-03-02 01:55:18 +00005873 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005874 NumRegs, RegisterVT, VT,
5875 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005876 CurReg += NumRegs;
5877 }
5878
5879 // For a function returning void, there is no return value. We can't create
5880 // such a node, so we just return a null return value in that case. In
5881 // that case, nothing will actualy look at the value.
5882 if (ReturnValues.empty())
5883 return std::make_pair(SDValue(), Chain);
5884
5885 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5886 DAG.getVTList(&RetTys[0], RetTys.size()),
5887 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 return std::make_pair(Res, Chain);
5889}
5890
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005891void TargetLowering::LowerOperationWrapper(SDNode *N,
5892 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005893 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005894 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005895 if (Res.getNode())
5896 Results.push_back(Res);
5897}
5898
Dan Gohmand858e902010-04-17 15:26:15 +00005899SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005900 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005901 return SDValue();
5902}
5903
Dan Gohman46510a72010-04-15 01:51:59 +00005904void
5905SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00005906 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005907 assert((Op.getOpcode() != ISD::CopyFromReg ||
5908 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5909 "Copy from a reg to the same reg!");
5910 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5911
Owen Anderson23b9b192009-08-12 00:36:31 +00005912 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005913 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005914 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005915 PendingExports.push_back(Chain);
5916}
5917
5918#include "llvm/CodeGen/SelectionDAGISel.h"
5919
Dan Gohman46510a72010-04-15 01:51:59 +00005920void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005921 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005922 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005923 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00005924 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005925 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005926 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005927
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005928 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005929 SmallVector<ISD::OutputArg, 4> Outs;
5930 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
5931 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005932
Dan Gohman7451d3e2010-05-29 17:03:36 +00005933 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005934 // Put in an sret pointer parameter before all the other parameters.
5935 SmallVector<EVT, 1> ValueVTs;
5936 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5937
5938 // NOTE: Assuming that a pointer will never break down to more than one VT
5939 // or one register.
5940 ISD::ArgFlagsTy Flags;
5941 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00005942 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005943 ISD::InputArg RetArg(Flags, RegisterVT, true);
5944 Ins.push_back(RetArg);
5945 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005946
Dan Gohman98ca4f22009-08-05 01:29:28 +00005947 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005948 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00005949 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005950 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005951 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005952 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5953 bool isArgValueUsed = !I->use_empty();
5954 for (unsigned Value = 0, NumValues = ValueVTs.size();
5955 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005956 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005957 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005958 ISD::ArgFlagsTy Flags;
5959 unsigned OriginalAlignment =
5960 TD->getABITypeAlignment(ArgTy);
5961
5962 if (F.paramHasAttr(Idx, Attribute::ZExt))
5963 Flags.setZExt();
5964 if (F.paramHasAttr(Idx, Attribute::SExt))
5965 Flags.setSExt();
5966 if (F.paramHasAttr(Idx, Attribute::InReg))
5967 Flags.setInReg();
5968 if (F.paramHasAttr(Idx, Attribute::StructRet))
5969 Flags.setSRet();
5970 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5971 Flags.setByVal();
5972 const PointerType *Ty = cast<PointerType>(I->getType());
5973 const Type *ElementTy = Ty->getElementType();
5974 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5975 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5976 // For ByVal, alignment should be passed from FE. BE will guess if
5977 // this info is not there but there are cases it cannot get right.
5978 if (F.getParamAlignment(Idx))
5979 FrameAlign = F.getParamAlignment(Idx);
5980 Flags.setByValAlign(FrameAlign);
5981 Flags.setByValSize(FrameSize);
5982 }
5983 if (F.paramHasAttr(Idx, Attribute::Nest))
5984 Flags.setNest();
5985 Flags.setOrigAlign(OriginalAlignment);
5986
Owen Anderson23b9b192009-08-12 00:36:31 +00005987 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5988 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005989 for (unsigned i = 0; i != NumRegs; ++i) {
5990 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5991 if (NumRegs > 1 && i == 0)
5992 MyFlags.Flags.setSplit();
5993 // if it isn't first piece, alignment must be 1
5994 else if (i > 0)
5995 MyFlags.Flags.setOrigAlign(1);
5996 Ins.push_back(MyFlags);
5997 }
5998 }
5999 }
6000
6001 // Call the target to set up the argument values.
6002 SmallVector<SDValue, 8> InVals;
6003 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6004 F.isVarArg(), Ins,
6005 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006006
6007 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006008 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006009 "LowerFormalArguments didn't return a valid chain!");
6010 assert(InVals.size() == Ins.size() &&
6011 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006012 DEBUG({
6013 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6014 assert(InVals[i].getNode() &&
6015 "LowerFormalArguments emitted a null value!");
6016 assert(Ins[i].VT == InVals[i].getValueType() &&
6017 "LowerFormalArguments emitted a value with the wrong type!");
6018 }
6019 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006020
Dan Gohman5e866062009-08-06 15:37:27 +00006021 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006022 DAG.setRoot(NewRoot);
6023
6024 // Set up the argument values.
6025 unsigned i = 0;
6026 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006027 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006028 // Create a virtual register for the sret pointer, and put in a copy
6029 // from the sret argument into it.
6030 SmallVector<EVT, 1> ValueVTs;
6031 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6032 EVT VT = ValueVTs[0];
6033 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6034 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006035 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006036 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006037
Dan Gohman2048b852009-11-23 18:04:58 +00006038 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006039 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6040 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006041 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006042 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6043 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006044 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006045
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006046 // i indexes lowered arguments. Bump it past the hidden sret argument.
6047 // Idx indexes LLVM arguments. Don't touch it.
6048 ++i;
6049 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006050
Dan Gohman46510a72010-04-15 01:51:59 +00006051 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006052 ++I, ++Idx) {
6053 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006054 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006055 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006056 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006057
6058 // If this argument is unused then remember its value. It is used to generate
6059 // debugging information.
6060 if (I->use_empty() && NumValues)
6061 SDB->setUnusedArgValue(I, InVals[i]);
6062
Dan Gohman98ca4f22009-08-05 01:29:28 +00006063 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006064 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006065 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6066 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006067
6068 if (!I->use_empty()) {
6069 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6070 if (F.paramHasAttr(Idx, Attribute::SExt))
6071 AssertOp = ISD::AssertSext;
6072 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6073 AssertOp = ISD::AssertZext;
6074
Bill Wendling46ada192010-03-02 01:55:18 +00006075 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006076 NumParts, PartVT, VT,
6077 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006078 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006079
Dan Gohman98ca4f22009-08-05 01:29:28 +00006080 i += NumParts;
6081 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006082
Dan Gohman98ca4f22009-08-05 01:29:28 +00006083 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006084 SDValue Res;
6085 if (!ArgValues.empty())
6086 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6087 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006088 SDB->setValue(I, Res);
6089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006090 // If this argument is live outside of the entry block, insert a copy from
6091 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006092 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006093 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006094 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006095
Dan Gohman98ca4f22009-08-05 01:29:28 +00006096 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006097
6098 // Finally, if the target has anything special to do, allow it to do so.
6099 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006100 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101}
6102
6103/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6104/// ensure constants are generated when needed. Remember the virtual registers
6105/// that need to be added to the Machine PHI nodes as input. We cannot just
6106/// directly add them, because expansion might result in multiple MBB's for one
6107/// BB. As such, the start of the BB might correspond to a different MBB than
6108/// the end.
6109///
6110void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006111SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006112 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113
6114 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6115
6116 // Check successor nodes' PHI nodes that expect a constant to be available
6117 // from this block.
6118 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006119 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006120 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006121 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006123 // If this terminator has multiple identical successors (common for
6124 // switches), only handle each succ once.
6125 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006128
6129 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6130 // nodes and Machine PHI nodes, but the incoming operands have not been
6131 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006132 for (BasicBlock::const_iterator I = SuccBB->begin();
6133 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006134 // Ignore dead phi's.
6135 if (PN->use_empty()) continue;
6136
6137 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006138 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006139
Dan Gohman46510a72010-04-15 01:51:59 +00006140 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006141 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006142 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006143 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006144 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006145 }
6146 Reg = RegOut;
6147 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006148 DenseMap<const Value *, unsigned>::iterator I =
6149 FuncInfo.ValueMap.find(PHIOp);
6150 if (I != FuncInfo.ValueMap.end())
6151 Reg = I->second;
6152 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006153 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006154 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006155 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006156 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006157 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006158 }
6159 }
6160
6161 // Remember that this register needs to added to the machine PHI node as
6162 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006163 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006164 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6165 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006166 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006167 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006168 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006169 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006170 Reg += NumRegisters;
6171 }
6172 }
6173 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006174 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006175}