blob: 618bb90d4451aefca5d31978ac66a252bf24a380 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
841 // i8 and i16 vectors are custom , because the source register and source
842 // source memory operand types are not the same width. f32 vectors are
843 // custom since the immediate controlling the insert encodes additional
844 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
855 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858 }
859 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000860
Nate Begeman30a0de92008-07-17 16:51:19 +0000861 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000863 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
David Greene9b9838d2009-06-29 16:47:10 +0000865 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
875 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
877 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
878 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
880 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
881 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
883 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
889 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
890 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
891 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
892 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
893 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
894 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
895 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
896 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
898 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
899 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
900 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
901 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
906 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
910 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000920
921#if 0
922 // Not sure we want to do this since there are no 256-bit integer
923 // operations in AVX
924
925 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
926 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
928 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000929
930 // Do not attempt to custom lower non-power-of-2 vectors
931 if (!isPowerOf2_32(VT.getVectorNumElements()))
932 continue;
933
934 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
935 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
937 }
938
939 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000942 }
David Greene9b9838d2009-06-29 16:47:10 +0000943#endif
944
945#if 0
946 // Not sure we want to do this since there are no 256-bit integer
947 // operations in AVX
948
949 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
950 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
952 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000953
954 if (!VT.is256BitVector()) {
955 continue;
956 }
957 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 }
968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000970#endif
971 }
972
Evan Cheng6be2c582006-04-05 23:38:46 +0000973 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000975
Bill Wendling74c37652008-12-09 22:08:41 +0000976 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000982
Eli Friedman962f5492010-06-02 19:35:46 +0000983 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
984 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000985 //
Eli Friedman962f5492010-06-02 19:35:46 +0000986 // FIXME: We really should do custom legalization for addition and
987 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
988 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000989 if (Subtarget->is64Bit()) {
990 setOperationAction(ISD::SADDO, MVT::i64, Custom);
991 setOperationAction(ISD::UADDO, MVT::i64, Custom);
992 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
993 setOperationAction(ISD::USUBO, MVT::i64, Custom);
994 setOperationAction(ISD::SMULO, MVT::i64, Custom);
995 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000996
Evan Chengd54f2d52009-03-31 19:38:51 +0000997 if (!Subtarget->is64Bit()) {
998 // These libcalls are not available in 32-bit.
999 setLibcallName(RTLIB::SHL_I128, 0);
1000 setLibcallName(RTLIB::SRL_I128, 0);
1001 setLibcallName(RTLIB::SRA_I128, 0);
1002 }
1003
Evan Cheng206ee9d2006-07-07 08:33:52 +00001004 // We have target-specific dag combine patterns for the following nodes:
1005 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001006 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001007 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001008 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001009 setTargetDAGCombine(ISD::SHL);
1010 setTargetDAGCombine(ISD::SRA);
1011 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001012 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001013 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001014 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001015 if (Subtarget->is64Bit())
1016 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001017
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001018 computeRegisterProperties();
1019
Evan Cheng87ed7162006-02-14 08:25:08 +00001020 // FIXME: These should be based on subtarget info. Plus, the values should
1021 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001022 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001023 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001024 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001025 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001026 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001027}
1028
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029
Owen Anderson825b72b2009-08-11 20:47:22 +00001030MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1031 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001032}
1033
1034
Evan Cheng29286502008-01-23 23:17:41 +00001035/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1036/// the desired ByVal argument alignment.
1037static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1038 if (MaxAlign == 16)
1039 return;
1040 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1041 if (VTy->getBitWidth() == 128)
1042 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001043 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1044 unsigned EltAlign = 0;
1045 getMaxByValAlign(ATy->getElementType(), EltAlign);
1046 if (EltAlign > MaxAlign)
1047 MaxAlign = EltAlign;
1048 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1049 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1050 unsigned EltAlign = 0;
1051 getMaxByValAlign(STy->getElementType(i), EltAlign);
1052 if (EltAlign > MaxAlign)
1053 MaxAlign = EltAlign;
1054 if (MaxAlign == 16)
1055 break;
1056 }
1057 }
1058 return;
1059}
1060
1061/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1062/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001063/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1064/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001065unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (Subtarget->is64Bit()) {
1067 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001068 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001069 if (TyAlign > 8)
1070 return TyAlign;
1071 return 8;
1072 }
1073
Evan Cheng29286502008-01-23 23:17:41 +00001074 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001075 if (Subtarget->hasSSE1())
1076 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001077 return Align;
1078}
Chris Lattner2b02a442007-02-25 08:29:00 +00001079
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001081/// and store operations as a result of memset, memcpy, and memmove
1082/// lowering. If DstAlign is zero that means it's safe to destination
1083/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1084/// means there isn't a need to check it against alignment requirement,
1085/// probably because the source does not need to be loaded. If
1086/// 'NonScalarIntSafe' is true, that means it's safe to return a
1087/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1088/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1089/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001090/// It returns EVT::Other if the type should be determined using generic
1091/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001092EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001093X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1094 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001095 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001096 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001097 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001098 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1099 // linux. This is because the stack realignment code can't handle certain
1100 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001101 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001102 if (NonScalarIntSafe &&
1103 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001104 if (Size >= 16 &&
1105 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001106 ((DstAlign == 0 || DstAlign >= 16) &&
1107 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001108 Subtarget->getStackAlignment() >= 16) {
1109 if (Subtarget->hasSSE2())
1110 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001111 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001112 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001113 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001114 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001115 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001116 Subtarget->hasSSE2()) {
1117 // Do not use f64 to lower memcpy if source is string constant. It's
1118 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001119 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001120 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001121 }
Evan Chengf0df0312008-05-15 08:39:06 +00001122 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 return MVT::i64;
1124 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001125}
1126
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001127/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1128/// current function. The returned value is a member of the
1129/// MachineJumpTableInfo::JTEntryKind enum.
1130unsigned X86TargetLowering::getJumpTableEncoding() const {
1131 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1132 // symbol.
1133 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1134 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001135 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001136
1137 // Otherwise, use the normal jump table encoding heuristics.
1138 return TargetLowering::getJumpTableEncoding();
1139}
1140
Chris Lattner589c6f62010-01-26 06:28:43 +00001141/// getPICBaseSymbol - Return the X86-32 PIC base.
1142MCSymbol *
1143X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1144 MCContext &Ctx) const {
1145 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001146 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1147 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001148}
1149
1150
Chris Lattnerc64daab2010-01-26 05:02:42 +00001151const MCExpr *
1152X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1153 const MachineBasicBlock *MBB,
1154 unsigned uid,MCContext &Ctx) const{
1155 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1156 Subtarget->isPICStyleGOT());
1157 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1158 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001159 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1160 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001161}
1162
Evan Chengcc415862007-11-09 01:32:10 +00001163/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1164/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001165SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001166 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001167 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001168 // This doesn't have DebugLoc associated with it, but is not really the
1169 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001170 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001171 return Table;
1172}
1173
Chris Lattner589c6f62010-01-26 06:28:43 +00001174/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1175/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1176/// MCExpr.
1177const MCExpr *X86TargetLowering::
1178getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1179 MCContext &Ctx) const {
1180 // X86-64 uses RIP relative addressing based on the jump table label.
1181 if (Subtarget->isPICStyleRIPRel())
1182 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1183
1184 // Otherwise, the reference is relative to the PIC base.
1185 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1186}
1187
Bill Wendlingb4202b82009-07-01 18:50:55 +00001188/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001189unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001190 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001191}
1192
Evan Chengdee81012010-07-26 21:50:05 +00001193std::pair<const TargetRegisterClass*, uint8_t>
1194X86TargetLowering::findRepresentativeClass(EVT VT) const{
1195 const TargetRegisterClass *RRC = 0;
1196 uint8_t Cost = 1;
1197 switch (VT.getSimpleVT().SimpleTy) {
1198 default:
1199 return TargetLowering::findRepresentativeClass(VT);
1200 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1201 RRC = (Subtarget->is64Bit()
1202 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1203 break;
1204 case MVT::v8i8: case MVT::v4i16:
1205 case MVT::v2i32: case MVT::v1i64:
1206 RRC = X86::VR64RegisterClass;
1207 break;
1208 case MVT::f32: case MVT::f64:
1209 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1210 case MVT::v4f32: case MVT::v2f64:
1211 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1212 case MVT::v4f64:
1213 RRC = X86::VR128RegisterClass;
1214 break;
1215 }
1216 return std::make_pair(RRC, Cost);
1217}
1218
Evan Cheng70017e42010-07-24 00:39:05 +00001219unsigned
1220X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1221 MachineFunction &MF) const {
1222 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1223 switch (RC->getID()) {
1224 default:
1225 return 0;
1226 case X86::GR32RegClassID:
1227 return 4 - FPDiff;
1228 case X86::GR64RegClassID:
1229 return 8 - FPDiff;
1230 case X86::VR128RegClassID:
1231 return Subtarget->is64Bit() ? 10 : 4;
1232 case X86::VR64RegClassID:
1233 return 4;
1234 }
1235}
1236
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001237bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1238 unsigned &Offset) const {
1239 if (!Subtarget->isTargetLinux())
1240 return false;
1241
1242 if (Subtarget->is64Bit()) {
1243 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1244 Offset = 0x28;
1245 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1246 AddressSpace = 256;
1247 else
1248 AddressSpace = 257;
1249 } else {
1250 // %gs:0x14 on i386
1251 Offset = 0x14;
1252 AddressSpace = 256;
1253 }
1254 return true;
1255}
1256
1257
Chris Lattner2b02a442007-02-25 08:29:00 +00001258//===----------------------------------------------------------------------===//
1259// Return Value Calling Convention Implementation
1260//===----------------------------------------------------------------------===//
1261
Chris Lattner59ed56b2007-02-28 04:55:35 +00001262#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001263
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001264bool
1265X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001266 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001267 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001268 SmallVector<CCValAssign, 16> RVLocs;
1269 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001270 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001271 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001272}
1273
Dan Gohman98ca4f22009-08-05 01:29:28 +00001274SDValue
1275X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001276 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001278 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001279 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001280 MachineFunction &MF = DAG.getMachineFunction();
1281 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001282
Chris Lattner9774c912007-02-27 05:28:59 +00001283 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001284 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1285 RVLocs, *DAG.getContext());
1286 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Evan Chengdcea1632010-02-04 02:40:39 +00001288 // Add the regs to the liveout set for the function.
1289 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1290 for (unsigned i = 0; i != RVLocs.size(); ++i)
1291 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1292 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001293
Dan Gohman475871a2008-07-27 21:46:04 +00001294 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001295
Dan Gohman475871a2008-07-27 21:46:04 +00001296 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001297 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1298 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001299 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1300 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001301
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001302 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001303 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1304 CCValAssign &VA = RVLocs[i];
1305 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001306 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001307 EVT ValVT = ValToCopy.getValueType();
1308
1309 // If this is x86-64, and we disabled SSE, we can't return FP values
1310 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1311 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1312 report_fatal_error("SSE register return with SSE disabled");
1313 }
1314 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1315 // llvm-gcc has never done it right and no one has noticed, so this
1316 // should be OK for now.
1317 if (ValVT == MVT::f64 &&
1318 (Subtarget->is64Bit() && !Subtarget->hasSSE2())) {
1319 report_fatal_error("SSE2 register return with SSE2 disabled");
1320 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001321
Chris Lattner447ff682008-03-11 03:23:40 +00001322 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1323 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001324 if (VA.getLocReg() == X86::ST0 ||
1325 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001326 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1327 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001328 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001330 RetOps.push_back(ValToCopy);
1331 // Don't emit a copytoreg.
1332 continue;
1333 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001334
Evan Cheng242b38b2009-02-23 09:03:22 +00001335 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1336 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001337 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001338 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001339 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001340 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Eric Christopher90eb4022010-07-22 00:26:08 +00001341 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1342 ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001344 }
1345
Dale Johannesendd64c412009-02-04 00:33:20 +00001346 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001347 Flag = Chain.getValue(1);
1348 }
Dan Gohman61a92132008-04-21 23:59:07 +00001349
1350 // The x86-64 ABI for returning structs by value requires that we copy
1351 // the sret argument into %rax for the return. We saved the argument into
1352 // a virtual register in the entry block, so now we copy the value out
1353 // and into %rax.
1354 if (Subtarget->is64Bit() &&
1355 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1356 MachineFunction &MF = DAG.getMachineFunction();
1357 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1358 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001359 assert(Reg &&
1360 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001361 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001362
Dale Johannesendd64c412009-02-04 00:33:20 +00001363 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001364 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001365
1366 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001367 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001368 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001369
Chris Lattner447ff682008-03-11 03:23:40 +00001370 RetOps[0] = Chain; // Update chain.
1371
1372 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001373 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001374 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001375
1376 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001377 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001378}
1379
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380/// LowerCallResult - Lower the result values of a call into the
1381/// appropriate copies out of appropriate physical registers.
1382///
1383SDValue
1384X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001385 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001386 const SmallVectorImpl<ISD::InputArg> &Ins,
1387 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001388 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001389
Chris Lattnere32bbf62007-02-28 07:09:55 +00001390 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001391 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001392 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001393 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001394 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001395 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001396
Chris Lattner3085e152007-02-25 08:59:22 +00001397 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001398 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001399 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001400 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001401
Torok Edwin3f142c32009-02-01 18:15:56 +00001402 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001405 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001406 }
1407
Evan Cheng79fb3b42009-02-20 20:43:02 +00001408 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001409
1410 // If this is a call to a function that returns an fp value on the floating
1411 // point stack, we must guarantee the the value is popped from the stack, so
1412 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1413 // if the return value is not used. We use the FpGET_ST0 instructions
1414 // instead.
1415 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1416 // If we prefer to use the value in xmm registers, copy it out as f80 and
1417 // use a truncate to move it from fp stack reg to xmm reg.
1418 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1419 bool isST0 = VA.getLocReg() == X86::ST0;
1420 unsigned Opc = 0;
1421 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1422 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1423 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1424 SDValue Ops[] = { Chain, InFlag };
1425 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1426 Ops, 2), 1);
1427 Val = Chain.getValue(0);
1428
1429 // Round the f80 to the right size, which also moves it to the appropriate
1430 // xmm register.
1431 if (CopyVT != VA.getValVT())
1432 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1433 // This truncation won't change the value.
1434 DAG.getIntPtrConstant(1));
1435 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001436 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1437 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1438 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001440 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001441 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1442 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001443 } else {
1444 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001446 Val = Chain.getValue(0);
1447 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001448 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1449 } else {
1450 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1451 CopyVT, InFlag).getValue(1);
1452 Val = Chain.getValue(0);
1453 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001454 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001456 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001457
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001459}
1460
1461
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001462//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001463// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001464//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001465// StdCall calling convention seems to be standard for many Windows' API
1466// routines and around. It differs from C calling convention just a little:
1467// callee should clean up the stack, not caller. Symbols should be also
1468// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001469// For info on fast calling convention see Fast Calling Convention (tail call)
1470// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001471
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001473/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1475 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001476 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001477
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001479}
1480
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001481/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001482/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483static bool
1484ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1485 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001486 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001487
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001489}
1490
Dan Gohman095cc292008-09-13 01:54:27 +00001491/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1492/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001493CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001494 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001495 if (CC == CallingConv::GHC)
1496 return CC_X86_64_GHC;
1497 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001498 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001499 else
1500 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001501 }
1502
Gordon Henriksen86737662008-01-05 16:56:59 +00001503 if (CC == CallingConv::X86_FastCall)
1504 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001505 else if (CC == CallingConv::X86_ThisCall)
1506 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001507 else if (CC == CallingConv::Fast)
1508 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001509 else if (CC == CallingConv::GHC)
1510 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001511 else
1512 return CC_X86_32_C;
1513}
1514
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001515/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1516/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001517/// the specific parameter attribute. The copy will be passed as a byval
1518/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001519static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001520CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001521 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1522 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001524 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001525 /*isVolatile*/false, /*AlwaysInline=*/true,
1526 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001527}
1528
Chris Lattner29689432010-03-11 00:22:57 +00001529/// IsTailCallConvention - Return true if the calling convention is one that
1530/// supports tail call optimization.
1531static bool IsTailCallConvention(CallingConv::ID CC) {
1532 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1533}
1534
Evan Cheng0c439eb2010-01-27 00:07:07 +00001535/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1536/// a tailcall target by changing its ABI.
1537static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001538 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001539}
1540
Dan Gohman98ca4f22009-08-05 01:29:28 +00001541SDValue
1542X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001543 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001544 const SmallVectorImpl<ISD::InputArg> &Ins,
1545 DebugLoc dl, SelectionDAG &DAG,
1546 const CCValAssign &VA,
1547 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001548 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001549 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001550 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001551 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001552 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001553 EVT ValVT;
1554
1555 // If value is passed by pointer we have address passed instead of the value
1556 // itself.
1557 if (VA.getLocInfo() == CCValAssign::Indirect)
1558 ValVT = VA.getLocVT();
1559 else
1560 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001561
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001562 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001563 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001564 // In case of tail call optimization mark all arguments mutable. Since they
1565 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001566 if (Flags.isByVal()) {
1567 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001568 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001569 return DAG.getFrameIndex(FI, getPointerTy());
1570 } else {
1571 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001572 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001573 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1574 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001575 PseudoSourceValue::getFixedStack(FI), 0,
1576 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001577 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001578}
1579
Dan Gohman475871a2008-07-27 21:46:04 +00001580SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001582 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001583 bool isVarArg,
1584 const SmallVectorImpl<ISD::InputArg> &Ins,
1585 DebugLoc dl,
1586 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001587 SmallVectorImpl<SDValue> &InVals)
1588 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001589 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001590 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001591
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 const Function* Fn = MF.getFunction();
1593 if (Fn->hasExternalLinkage() &&
1594 Subtarget->isTargetCygMing() &&
1595 Fn->getName() == "main")
1596 FuncInfo->setForceFramePointer(true);
1597
Evan Cheng1bc78042006-04-26 01:20:17 +00001598 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001599 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001600 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001601
Chris Lattner29689432010-03-11 00:22:57 +00001602 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1603 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001604
Chris Lattner638402b2007-02-28 07:00:42 +00001605 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001606 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1608 ArgLocs, *DAG.getContext());
1609 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001610
Chris Lattnerf39f7712007-02-28 05:46:49 +00001611 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001612 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001613 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1614 CCValAssign &VA = ArgLocs[i];
1615 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1616 // places.
1617 assert(VA.getValNo() != LastVal &&
1618 "Don't support value assigned to multiple locs yet");
1619 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001620
Chris Lattnerf39f7712007-02-28 05:46:49 +00001621 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001622 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001623 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001625 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001627 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001629 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001631 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001632 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001633 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001634 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1635 RC = X86::VR64RegisterClass;
1636 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001637 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001638
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001639 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001641
Chris Lattnerf39f7712007-02-28 05:46:49 +00001642 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1643 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1644 // right size.
1645 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001646 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001647 DAG.getValueType(VA.getValVT()));
1648 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001649 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001650 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001651 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001652 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001653
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001654 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001655 // Handle MMX values passed in XMM regs.
1656 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001657 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1658 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001659 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1660 } else
1661 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001662 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001663 } else {
1664 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001665 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001666 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001667
1668 // If value is passed via pointer - do a load.
1669 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001670 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1671 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001672
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001674 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001675
Dan Gohman61a92132008-04-21 23:59:07 +00001676 // The x86-64 ABI for returning structs by value requires that we copy
1677 // the sret argument into %rax for the return. Save the argument into
1678 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001679 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001680 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1681 unsigned Reg = FuncInfo->getSRetReturnReg();
1682 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001684 FuncInfo->setSRetReturnReg(Reg);
1685 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001688 }
1689
Chris Lattnerf39f7712007-02-28 05:46:49 +00001690 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001691 // Align stack specially for tail calls.
1692 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001693 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001694
Evan Cheng1bc78042006-04-26 01:20:17 +00001695 // If the function takes variable number of arguments, make a frame index for
1696 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001697 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001698 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1699 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001700 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001701 }
1702 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001703 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1704
1705 // FIXME: We should really autogenerate these arrays
1706 static const unsigned GPR64ArgRegsWin64[] = {
1707 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001709 static const unsigned XMMArgRegsWin64[] = {
1710 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1711 };
1712 static const unsigned GPR64ArgRegs64Bit[] = {
1713 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1714 };
1715 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001716 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1717 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1718 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001719 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1720
1721 if (IsWin64) {
1722 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1723 GPR64ArgRegs = GPR64ArgRegsWin64;
1724 XMMArgRegs = XMMArgRegsWin64;
1725 } else {
1726 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1727 GPR64ArgRegs = GPR64ArgRegs64Bit;
1728 XMMArgRegs = XMMArgRegs64Bit;
1729 }
1730 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1731 TotalNumIntRegs);
1732 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1733 TotalNumXMMRegs);
1734
Devang Patel578efa92009-06-05 21:57:13 +00001735 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001736 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001737 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001738 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001739 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001740 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001741 // Kernel mode asks for SSE to be disabled, so don't push them
1742 // on the stack.
1743 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001744
Gordon Henriksen86737662008-01-05 16:56:59 +00001745 // For X86-64, if there are vararg parameters that are passed via
1746 // registers, then we must store them to their spots on the stack so they
1747 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001748 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1749 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1750 FuncInfo->setRegSaveFrameIndex(
1751 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1752 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001753
Gordon Henriksen86737662008-01-05 16:56:59 +00001754 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001755 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001756 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1757 getPointerTy());
1758 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001759 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001760 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1761 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001762 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1763 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001766 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001767 PseudoSourceValue::getFixedStack(
1768 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001769 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001770 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001771 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001772 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001773
Dan Gohmanface41a2009-08-16 21:24:25 +00001774 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1775 // Now store the XMM (fp + vector) parameter registers.
1776 SmallVector<SDValue, 11> SaveXMMOps;
1777 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001778
Dan Gohmanface41a2009-08-16 21:24:25 +00001779 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1780 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1781 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001782
Dan Gohman1e93df62010-04-17 14:41:14 +00001783 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1784 FuncInfo->getRegSaveFrameIndex()));
1785 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1786 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001787
Dan Gohmanface41a2009-08-16 21:24:25 +00001788 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1789 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1790 X86::VR128RegisterClass);
1791 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1792 SaveXMMOps.push_back(Val);
1793 }
1794 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1795 MVT::Other,
1796 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001797 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001798
1799 if (!MemOps.empty())
1800 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1801 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001802 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001803 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001804
Gordon Henriksen86737662008-01-05 16:56:59 +00001805 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001806 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001807 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001808 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001809 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001810 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001811 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001812 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001813 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001816 // RegSaveFrameIndex is X86-64 only.
1817 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001818 if (CallConv == CallingConv::X86_FastCall ||
1819 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001820 // fastcc functions can't have varargs.
1821 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 }
Evan Cheng25caf632006-05-23 21:06:34 +00001823
Dan Gohman98ca4f22009-08-05 01:29:28 +00001824 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001825}
1826
Dan Gohman475871a2008-07-27 21:46:04 +00001827SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001828X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1829 SDValue StackPtr, SDValue Arg,
1830 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001831 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001832 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001833 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001834 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001835 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001836 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001837 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001838 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001839 }
Dale Johannesenace16102009-02-03 19:33:06 +00001840 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001841 PseudoSourceValue::getStack(), LocMemOffset,
1842 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001843}
1844
Bill Wendling64e87322009-01-16 19:25:27 +00001845/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001846/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001847SDValue
1848X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001849 SDValue &OutRetAddr, SDValue Chain,
1850 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001851 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001852 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001853 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001854 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001855
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001856 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001857 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001858 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859}
1860
1861/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1862/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001863static SDValue
1864EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001865 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001866 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001867 // Store the return address to the appropriate stack slot.
1868 if (!FPDiff) return Chain;
1869 // Calculate the new stack slot for the return address.
1870 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001871 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001872 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001874 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001875 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001876 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1877 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001878 return Chain;
1879}
1880
Dan Gohman98ca4f22009-08-05 01:29:28 +00001881SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001882X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001883 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001884 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001885 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001886 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 const SmallVectorImpl<ISD::InputArg> &Ins,
1888 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001889 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890 MachineFunction &MF = DAG.getMachineFunction();
1891 bool Is64Bit = Subtarget->is64Bit();
1892 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001893 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894
Evan Cheng5f941932010-02-05 02:21:12 +00001895 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001896 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001897 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1898 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001899 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001900
1901 // Sibcalls are automatically detected tailcalls which do not require
1902 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001903 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001904 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001905
1906 if (isTailCall)
1907 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001908 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001909
Chris Lattner29689432010-03-11 00:22:57 +00001910 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1911 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001912
Chris Lattner638402b2007-02-28 07:00:42 +00001913 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001914 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1916 ArgLocs, *DAG.getContext());
1917 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001918
Chris Lattner423c5f42007-02-28 05:31:48 +00001919 // Get a count of how many bytes are to be pushed on the stack.
1920 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001921 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001922 // This is a sibcall. The memory operands are available in caller's
1923 // own caller's stack.
1924 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001925 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001926 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001927
Gordon Henriksen86737662008-01-05 16:56:59 +00001928 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001929 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001930 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001931 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1933 FPDiff = NumBytesCallerPushed - NumBytes;
1934
1935 // Set the delta of movement of the returnaddr stackslot.
1936 // But only set if delta is greater than previous delta.
1937 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1938 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1939 }
1940
Evan Chengf22f9b32010-02-06 03:28:46 +00001941 if (!IsSibcall)
1942 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001943
Dan Gohman475871a2008-07-27 21:46:04 +00001944 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001945 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001946 if (isTailCall && FPDiff)
1947 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1948 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001949
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1951 SmallVector<SDValue, 8> MemOpChains;
1952 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001953
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001954 // Walk the register/memloc assignments, inserting copies/loads. In the case
1955 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001956 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1957 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001958 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001959 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001960 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001961 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001962
Chris Lattner423c5f42007-02-28 05:31:48 +00001963 // Promote the value if needed.
1964 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001965 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001966 case CCValAssign::Full: break;
1967 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001968 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001969 break;
1970 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001971 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001972 break;
1973 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001974 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1975 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1977 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1978 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001979 } else
1980 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1981 break;
1982 case CCValAssign::BCvt:
1983 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001984 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001985 case CCValAssign::Indirect: {
1986 // Store the argument.
1987 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001988 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001989 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001990 PseudoSourceValue::getFixedStack(FI), 0,
1991 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001992 Arg = SpillSlot;
1993 break;
1994 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001995 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001996
Chris Lattner423c5f42007-02-28 05:31:48 +00001997 if (VA.isRegLoc()) {
1998 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001999 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002000 assert(VA.isMemLoc());
2001 if (StackPtr.getNode() == 0)
2002 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2003 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2004 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002005 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002006 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002007
Evan Cheng32fe1032006-05-25 00:59:30 +00002008 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002010 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002011
Evan Cheng347d5f72006-04-28 21:29:37 +00002012 // Build a sequence of copy-to-reg nodes chained together with token chain
2013 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002014 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002015 // Tail call byval lowering might overwrite argument registers so in case of
2016 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002018 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002019 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002020 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002021 InFlag = Chain.getValue(1);
2022 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002023
Chris Lattner88e1fd52009-07-09 04:24:46 +00002024 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002025 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2026 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002027 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002028 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2029 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002030 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002031 InFlag);
2032 InFlag = Chain.getValue(1);
2033 } else {
2034 // If we are tail calling and generating PIC/GOT style code load the
2035 // address of the callee into ECX. The value in ecx is used as target of
2036 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2037 // for tail calls on PIC/GOT architectures. Normally we would just put the
2038 // address of GOT into ebx and then call target@PLT. But for tail calls
2039 // ebx would be restored (since ebx is callee saved) before jumping to the
2040 // target@PLT.
2041
2042 // Note: The actual moving to ECX is done further down.
2043 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2044 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2045 !G->getGlobal()->hasProtectedVisibility())
2046 Callee = LowerGlobalAddress(Callee, DAG);
2047 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002048 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002049 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002050 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002051
Nate Begemanc8ea6732010-07-21 20:49:52 +00002052 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002053 // From AMD64 ABI document:
2054 // For calls that may call functions that use varargs or stdargs
2055 // (prototype-less calls or calls to functions containing ellipsis (...) in
2056 // the declaration) %al is used as hidden argument to specify the number
2057 // of SSE registers used. The contents of %al do not need to match exactly
2058 // the number of registers, but must be an ubound on the number of SSE
2059 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002060
Gordon Henriksen86737662008-01-05 16:56:59 +00002061 // Count the number of XMM registers allocated.
2062 static const unsigned XMMArgRegs[] = {
2063 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2064 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2065 };
2066 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002067 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002068 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002069
Dale Johannesendd64c412009-02-04 00:33:20 +00002070 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002072 InFlag = Chain.getValue(1);
2073 }
2074
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002075
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002076 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002077 if (isTailCall) {
2078 // Force all the incoming stack arguments to be loaded from the stack
2079 // before any new outgoing arguments are stored to the stack, because the
2080 // outgoing stack slots may alias the incoming argument stack slots, and
2081 // the alias isn't otherwise explicit. This is slightly more conservative
2082 // than necessary, because it means that each store effectively depends
2083 // on every argument instead of just those arguments it would clobber.
2084 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2085
Dan Gohman475871a2008-07-27 21:46:04 +00002086 SmallVector<SDValue, 8> MemOpChains2;
2087 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002088 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002089 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002090 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002091 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002092 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2093 CCValAssign &VA = ArgLocs[i];
2094 if (VA.isRegLoc())
2095 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002096 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002097 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002098 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002099 // Create frame index.
2100 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002101 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002102 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002103 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002104
Duncan Sands276dcbd2008-03-21 09:14:45 +00002105 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002106 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002108 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002109 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002110 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002111 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002112
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2114 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002115 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002116 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002117 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002118 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002120 PseudoSourceValue::getFixedStack(FI), 0,
2121 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002122 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002123 }
2124 }
2125
2126 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002128 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002129
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002130 // Copy arguments to their registers.
2131 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002132 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002133 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002134 InFlag = Chain.getValue(1);
2135 }
Dan Gohman475871a2008-07-27 21:46:04 +00002136 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002137
Gordon Henriksen86737662008-01-05 16:56:59 +00002138 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002139 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002140 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 }
2142
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002143 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2144 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2145 // In the 64-bit large code model, we have to make all calls
2146 // through a register, since the call instruction's 32-bit
2147 // pc-relative offset may not be large enough to hold the whole
2148 // address.
2149 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002150 // If the callee is a GlobalAddress node (quite common, every direct call
2151 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2152 // it.
2153
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002154 // We should use extra load for direct calls to dllimported functions in
2155 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002156 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002157 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002158 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002159
Chris Lattner48a7d022009-07-09 05:02:21 +00002160 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2161 // external symbols most go through the PLT in PIC mode. If the symbol
2162 // has hidden or protected visibility, or if it is static or local, then
2163 // we don't need to use the PLT - we can directly call it.
2164 if (Subtarget->isTargetELF() &&
2165 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002166 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002167 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002168 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002169 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2170 Subtarget->getDarwinVers() < 9) {
2171 // PC-relative references to external symbols should go through $stub,
2172 // unless we're building with the leopard linker or later, which
2173 // automatically synthesizes these stubs.
2174 OpFlags = X86II::MO_DARWIN_STUB;
2175 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002176
Devang Patel0d881da2010-07-06 22:08:15 +00002177 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002178 G->getOffset(), OpFlags);
2179 }
Bill Wendling056292f2008-09-16 21:48:12 +00002180 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002181 unsigned char OpFlags = 0;
2182
2183 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2184 // symbols should go through the PLT.
2185 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002186 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002187 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002188 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002189 Subtarget->getDarwinVers() < 9) {
2190 // PC-relative references to external symbols should go through $stub,
2191 // unless we're building with the leopard linker or later, which
2192 // automatically synthesizes these stubs.
2193 OpFlags = X86II::MO_DARWIN_STUB;
2194 }
Eric Christopherfd179292009-08-27 18:07:15 +00002195
Chris Lattner48a7d022009-07-09 05:02:21 +00002196 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2197 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002198 }
2199
Chris Lattnerd96d0722007-02-25 06:40:16 +00002200 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002201 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002202 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002203
Evan Chengf22f9b32010-02-06 03:28:46 +00002204 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002205 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2206 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002207 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002208 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002209
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002210 Ops.push_back(Chain);
2211 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002212
Dan Gohman98ca4f22009-08-05 01:29:28 +00002213 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002214 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002215
Gordon Henriksen86737662008-01-05 16:56:59 +00002216 // Add argument registers to the end of the list so that they are known live
2217 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002218 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2219 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2220 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002221
Evan Cheng586ccac2008-03-18 23:36:35 +00002222 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002224 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2225
2226 // Add an implicit use of AL for x86 vararg functions.
2227 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002228 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002229
Gabor Greifba36cb52008-08-28 21:40:38 +00002230 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002231 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002232
Dan Gohman98ca4f22009-08-05 01:29:28 +00002233 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002234 // We used to do:
2235 //// If this is the first return lowered for this function, add the regs
2236 //// to the liveout set for the function.
2237 // This isn't right, although it's probably harmless on x86; liveouts
2238 // should be computed from returns not tail calls. Consider a void
2239 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002240 return DAG.getNode(X86ISD::TC_RETURN, dl,
2241 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002242 }
2243
Dale Johannesenace16102009-02-03 19:33:06 +00002244 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002245 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002246
Chris Lattner2d297092006-05-23 18:50:38 +00002247 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002248 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002249 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002250 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002251 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002252 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002253 // pops the hidden struct pointer, so we have to push it back.
2254 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002255 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002256 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002257 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002258
Gordon Henriksenae636f82008-01-03 16:47:34 +00002259 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002260 if (!IsSibcall) {
2261 Chain = DAG.getCALLSEQ_END(Chain,
2262 DAG.getIntPtrConstant(NumBytes, true),
2263 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2264 true),
2265 InFlag);
2266 InFlag = Chain.getValue(1);
2267 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002268
Chris Lattner3085e152007-02-25 08:59:22 +00002269 // Handle result values, copying them out of physregs into vregs that we
2270 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002271 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2272 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002273}
2274
Evan Cheng25ab6902006-09-08 06:48:29 +00002275
2276//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002277// Fast Calling Convention (tail call) implementation
2278//===----------------------------------------------------------------------===//
2279
2280// Like std call, callee cleans arguments, convention except that ECX is
2281// reserved for storing the tail called function address. Only 2 registers are
2282// free for argument passing (inreg). Tail call optimization is performed
2283// provided:
2284// * tailcallopt is enabled
2285// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002286// On X86_64 architecture with GOT-style position independent code only local
2287// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002288// To keep the stack aligned according to platform abi the function
2289// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2290// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002291// If a tail called function callee has more arguments than the caller the
2292// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002293// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002294// original REtADDR, but before the saved framepointer or the spilled registers
2295// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2296// stack layout:
2297// arg1
2298// arg2
2299// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002300// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002301// move area ]
2302// (possible EBP)
2303// ESI
2304// EDI
2305// local1 ..
2306
2307/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2308/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002309unsigned
2310X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2311 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002312 MachineFunction &MF = DAG.getMachineFunction();
2313 const TargetMachine &TM = MF.getTarget();
2314 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2315 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002316 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002317 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002318 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002319 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2320 // Number smaller than 12 so just add the difference.
2321 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2322 } else {
2323 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002324 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002325 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002326 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002327 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002328}
2329
Evan Cheng5f941932010-02-05 02:21:12 +00002330/// MatchingStackOffset - Return true if the given stack call argument is
2331/// already available in the same position (relatively) of the caller's
2332/// incoming argument stack.
2333static
2334bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2335 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2336 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002337 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2338 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002339 if (Arg.getOpcode() == ISD::CopyFromReg) {
2340 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2341 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2342 return false;
2343 MachineInstr *Def = MRI->getVRegDef(VR);
2344 if (!Def)
2345 return false;
2346 if (!Flags.isByVal()) {
2347 if (!TII->isLoadFromStackSlot(Def, FI))
2348 return false;
2349 } else {
2350 unsigned Opcode = Def->getOpcode();
2351 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2352 Def->getOperand(1).isFI()) {
2353 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002354 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002355 } else
2356 return false;
2357 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002358 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2359 if (Flags.isByVal())
2360 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002361 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002362 // define @foo(%struct.X* %A) {
2363 // tail call @bar(%struct.X* byval %A)
2364 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002365 return false;
2366 SDValue Ptr = Ld->getBasePtr();
2367 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2368 if (!FINode)
2369 return false;
2370 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002371 } else
2372 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002373
Evan Cheng4cae1332010-03-05 08:38:04 +00002374 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002375 if (!MFI->isFixedObjectIndex(FI))
2376 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002377 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002378}
2379
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2381/// for tail call optimization. Targets which want to do tail call
2382/// optimization should implement this function.
2383bool
2384X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002385 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002387 bool isCalleeStructRet,
2388 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002389 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002390 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002391 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002392 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002393 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002394 CalleeCC != CallingConv::C)
2395 return false;
2396
Evan Cheng7096ae42010-01-29 06:45:59 +00002397 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002398 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002399 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002400 CallingConv::ID CallerCC = CallerF->getCallingConv();
2401 bool CCMatch = CallerCC == CalleeCC;
2402
Dan Gohman1797ed52010-02-08 20:27:50 +00002403 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002404 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002405 return true;
2406 return false;
2407 }
2408
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002409 // Look for obvious safe cases to perform tail call optimization that do not
2410 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002411
Evan Cheng2c12cb42010-03-26 16:26:03 +00002412 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2413 // emit a special epilogue.
2414 if (RegInfo->needsStackRealignment(MF))
2415 return false;
2416
Eric Christopher90eb4022010-07-22 00:26:08 +00002417 // Do not sibcall optimize vararg calls unless the call site is not passing
2418 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002419 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002420 return false;
2421
Evan Chenga375d472010-03-15 18:54:48 +00002422 // Also avoid sibcall optimization if either caller or callee uses struct
2423 // return semantics.
2424 if (isCalleeStructRet || isCallerStructRet)
2425 return false;
2426
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002427 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2428 // Therefore if it's not used by the call it is not safe to optimize this into
2429 // a sibcall.
2430 bool Unused = false;
2431 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2432 if (!Ins[i].Used) {
2433 Unused = true;
2434 break;
2435 }
2436 }
2437 if (Unused) {
2438 SmallVector<CCValAssign, 16> RVLocs;
2439 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2440 RVLocs, *DAG.getContext());
2441 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002442 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002443 CCValAssign &VA = RVLocs[i];
2444 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2445 return false;
2446 }
2447 }
2448
Evan Cheng13617962010-04-30 01:12:32 +00002449 // If the calling conventions do not match, then we'd better make sure the
2450 // results are returned in the same way as what the caller expects.
2451 if (!CCMatch) {
2452 SmallVector<CCValAssign, 16> RVLocs1;
2453 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2454 RVLocs1, *DAG.getContext());
2455 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2456
2457 SmallVector<CCValAssign, 16> RVLocs2;
2458 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2459 RVLocs2, *DAG.getContext());
2460 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2461
2462 if (RVLocs1.size() != RVLocs2.size())
2463 return false;
2464 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2465 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2466 return false;
2467 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2468 return false;
2469 if (RVLocs1[i].isRegLoc()) {
2470 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2471 return false;
2472 } else {
2473 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2474 return false;
2475 }
2476 }
2477 }
2478
Evan Chenga6bff982010-01-30 01:22:00 +00002479 // If the callee takes no arguments then go on to check the results of the
2480 // call.
2481 if (!Outs.empty()) {
2482 // Check if stack adjustment is needed. For now, do not do this if any
2483 // argument is passed on the stack.
2484 SmallVector<CCValAssign, 16> ArgLocs;
2485 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2486 ArgLocs, *DAG.getContext());
2487 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002488 if (CCInfo.getNextStackOffset()) {
2489 MachineFunction &MF = DAG.getMachineFunction();
2490 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2491 return false;
2492 if (Subtarget->isTargetWin64())
2493 // Win64 ABI has additional complications.
2494 return false;
2495
2496 // Check if the arguments are already laid out in the right way as
2497 // the caller's fixed stack objects.
2498 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002499 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2500 const X86InstrInfo *TII =
2501 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002502 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2503 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002504 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002505 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002506 if (VA.getLocInfo() == CCValAssign::Indirect)
2507 return false;
2508 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002509 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2510 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002511 return false;
2512 }
2513 }
2514 }
Evan Cheng9c044672010-05-29 01:35:22 +00002515
2516 // If the tailcall address may be in a register, then make sure it's
2517 // possible to register allocate for it. In 32-bit, the call address can
2518 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002519 // callee-saved registers are restored. These happen to be the same
2520 // registers used to pass 'inreg' arguments so watch out for those.
2521 if (!Subtarget->is64Bit() &&
2522 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002523 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002524 unsigned NumInRegs = 0;
2525 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2526 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002527 if (!VA.isRegLoc())
2528 continue;
2529 unsigned Reg = VA.getLocReg();
2530 switch (Reg) {
2531 default: break;
2532 case X86::EAX: case X86::EDX: case X86::ECX:
2533 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002534 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002535 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002536 }
2537 }
2538 }
Evan Chenga6bff982010-01-30 01:22:00 +00002539 }
Evan Chengb1712452010-01-27 06:25:16 +00002540
Evan Cheng86809cc2010-02-03 03:28:02 +00002541 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002542}
2543
Dan Gohman3df24e62008-09-03 23:12:08 +00002544FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002545X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2546 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002547}
2548
2549
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002550//===----------------------------------------------------------------------===//
2551// Other Lowering Hooks
2552//===----------------------------------------------------------------------===//
2553
2554
Dan Gohmand858e902010-04-17 15:26:15 +00002555SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002556 MachineFunction &MF = DAG.getMachineFunction();
2557 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2558 int ReturnAddrIndex = FuncInfo->getRAIndex();
2559
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002560 if (ReturnAddrIndex == 0) {
2561 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002562 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002563 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002564 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002565 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002566 }
2567
Evan Cheng25ab6902006-09-08 06:48:29 +00002568 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002569}
2570
2571
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002572bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2573 bool hasSymbolicDisplacement) {
2574 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002575 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002576 return false;
2577
2578 // If we don't have a symbolic displacement - we don't have any extra
2579 // restrictions.
2580 if (!hasSymbolicDisplacement)
2581 return true;
2582
2583 // FIXME: Some tweaks might be needed for medium code model.
2584 if (M != CodeModel::Small && M != CodeModel::Kernel)
2585 return false;
2586
2587 // For small code model we assume that latest object is 16MB before end of 31
2588 // bits boundary. We may also accept pretty large negative constants knowing
2589 // that all objects are in the positive half of address space.
2590 if (M == CodeModel::Small && Offset < 16*1024*1024)
2591 return true;
2592
2593 // For kernel code model we know that all object resist in the negative half
2594 // of 32bits address space. We may not accept negative offsets, since they may
2595 // be just off and we may accept pretty large positive ones.
2596 if (M == CodeModel::Kernel && Offset > 0)
2597 return true;
2598
2599 return false;
2600}
2601
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002602/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2603/// specific condition code, returning the condition code and the LHS/RHS of the
2604/// comparison to make.
2605static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2606 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002607 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002608 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2609 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2610 // X > -1 -> X == 0, jump !sign.
2611 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002612 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002613 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2614 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002615 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002616 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002617 // X < 1 -> X <= 0
2618 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002619 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002620 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002621 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002622
Evan Chengd9558e02006-01-06 00:43:03 +00002623 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002624 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002625 case ISD::SETEQ: return X86::COND_E;
2626 case ISD::SETGT: return X86::COND_G;
2627 case ISD::SETGE: return X86::COND_GE;
2628 case ISD::SETLT: return X86::COND_L;
2629 case ISD::SETLE: return X86::COND_LE;
2630 case ISD::SETNE: return X86::COND_NE;
2631 case ISD::SETULT: return X86::COND_B;
2632 case ISD::SETUGT: return X86::COND_A;
2633 case ISD::SETULE: return X86::COND_BE;
2634 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002635 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002636 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002637
Chris Lattner4c78e022008-12-23 23:42:27 +00002638 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002639
Chris Lattner4c78e022008-12-23 23:42:27 +00002640 // If LHS is a foldable load, but RHS is not, flip the condition.
2641 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2642 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2643 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2644 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002645 }
2646
Chris Lattner4c78e022008-12-23 23:42:27 +00002647 switch (SetCCOpcode) {
2648 default: break;
2649 case ISD::SETOLT:
2650 case ISD::SETOLE:
2651 case ISD::SETUGT:
2652 case ISD::SETUGE:
2653 std::swap(LHS, RHS);
2654 break;
2655 }
2656
2657 // On a floating point condition, the flags are set as follows:
2658 // ZF PF CF op
2659 // 0 | 0 | 0 | X > Y
2660 // 0 | 0 | 1 | X < Y
2661 // 1 | 0 | 0 | X == Y
2662 // 1 | 1 | 1 | unordered
2663 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002664 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002665 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002666 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002667 case ISD::SETOLT: // flipped
2668 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002669 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002670 case ISD::SETOLE: // flipped
2671 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002672 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002673 case ISD::SETUGT: // flipped
2674 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002675 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002676 case ISD::SETUGE: // flipped
2677 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002678 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002679 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002680 case ISD::SETNE: return X86::COND_NE;
2681 case ISD::SETUO: return X86::COND_P;
2682 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002683 case ISD::SETOEQ:
2684 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002685 }
Evan Chengd9558e02006-01-06 00:43:03 +00002686}
2687
Evan Cheng4a460802006-01-11 00:33:36 +00002688/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2689/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002690/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002691static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002692 switch (X86CC) {
2693 default:
2694 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002695 case X86::COND_B:
2696 case X86::COND_BE:
2697 case X86::COND_E:
2698 case X86::COND_P:
2699 case X86::COND_A:
2700 case X86::COND_AE:
2701 case X86::COND_NE:
2702 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002703 return true;
2704 }
2705}
2706
Evan Chengeb2f9692009-10-27 19:56:55 +00002707/// isFPImmLegal - Returns true if the target can instruction select the
2708/// specified FP immediate natively. If false, the legalizer will
2709/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002710bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002711 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2712 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2713 return true;
2714 }
2715 return false;
2716}
2717
Nate Begeman9008ca62009-04-27 18:41:29 +00002718/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2719/// the specified range (L, H].
2720static bool isUndefOrInRange(int Val, int Low, int Hi) {
2721 return (Val < 0) || (Val >= Low && Val < Hi);
2722}
2723
2724/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2725/// specified value.
2726static bool isUndefOrEqual(int Val, int CmpVal) {
2727 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002728 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002730}
2731
Nate Begeman9008ca62009-04-27 18:41:29 +00002732/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2733/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2734/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002735static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002736 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002738 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 return (Mask[0] < 2 && Mask[1] < 2);
2740 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002741}
2742
Nate Begeman9008ca62009-04-27 18:41:29 +00002743bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002744 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 N->getMask(M);
2746 return ::isPSHUFDMask(M, N->getValueType(0));
2747}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002748
Nate Begeman9008ca62009-04-27 18:41:29 +00002749/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2750/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002751static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002752 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002753 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002754
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 // Lower quadword copied in order or undef.
2756 for (int i = 0; i != 4; ++i)
2757 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002758 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002759
Evan Cheng506d3df2006-03-29 23:07:14 +00002760 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002761 for (int i = 4; i != 8; ++i)
2762 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002763 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002764
Evan Cheng506d3df2006-03-29 23:07:14 +00002765 return true;
2766}
2767
Nate Begeman9008ca62009-04-27 18:41:29 +00002768bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002769 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 N->getMask(M);
2771 return ::isPSHUFHWMask(M, N->getValueType(0));
2772}
Evan Cheng506d3df2006-03-29 23:07:14 +00002773
Nate Begeman9008ca62009-04-27 18:41:29 +00002774/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2775/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002776static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002777 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002778 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002779
Rafael Espindola15684b22009-04-24 12:40:33 +00002780 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 for (int i = 4; i != 8; ++i)
2782 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002783 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002784
Rafael Espindola15684b22009-04-24 12:40:33 +00002785 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 for (int i = 0; i != 4; ++i)
2787 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002788 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002789
Rafael Espindola15684b22009-04-24 12:40:33 +00002790 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002791}
2792
Nate Begeman9008ca62009-04-27 18:41:29 +00002793bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002794 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 N->getMask(M);
2796 return ::isPSHUFLWMask(M, N->getValueType(0));
2797}
2798
Nate Begemana09008b2009-10-19 02:17:23 +00002799/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2800/// is suitable for input to PALIGNR.
2801static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2802 bool hasSSSE3) {
2803 int i, e = VT.getVectorNumElements();
2804
2805 // Do not handle v2i64 / v2f64 shuffles with palignr.
2806 if (e < 4 || !hasSSSE3)
2807 return false;
2808
2809 for (i = 0; i != e; ++i)
2810 if (Mask[i] >= 0)
2811 break;
2812
2813 // All undef, not a palignr.
2814 if (i == e)
2815 return false;
2816
2817 // Determine if it's ok to perform a palignr with only the LHS, since we
2818 // don't have access to the actual shuffle elements to see if RHS is undef.
2819 bool Unary = Mask[i] < (int)e;
2820 bool NeedsUnary = false;
2821
2822 int s = Mask[i] - i;
2823
2824 // Check the rest of the elements to see if they are consecutive.
2825 for (++i; i != e; ++i) {
2826 int m = Mask[i];
2827 if (m < 0)
2828 continue;
2829
2830 Unary = Unary && (m < (int)e);
2831 NeedsUnary = NeedsUnary || (m < s);
2832
2833 if (NeedsUnary && !Unary)
2834 return false;
2835 if (Unary && m != ((s+i) & (e-1)))
2836 return false;
2837 if (!Unary && m != (s+i))
2838 return false;
2839 }
2840 return true;
2841}
2842
2843bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2844 SmallVector<int, 8> M;
2845 N->getMask(M);
2846 return ::isPALIGNRMask(M, N->getValueType(0), true);
2847}
2848
Evan Cheng14aed5e2006-03-24 01:18:28 +00002849/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2850/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002851static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 int NumElems = VT.getVectorNumElements();
2853 if (NumElems != 2 && NumElems != 4)
2854 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002855
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 int Half = NumElems / 2;
2857 for (int i = 0; i < Half; ++i)
2858 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002859 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002860 for (int i = Half; i < NumElems; ++i)
2861 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002862 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002863
Evan Cheng14aed5e2006-03-24 01:18:28 +00002864 return true;
2865}
2866
Nate Begeman9008ca62009-04-27 18:41:29 +00002867bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2868 SmallVector<int, 8> M;
2869 N->getMask(M);
2870 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002871}
2872
Evan Cheng213d2cf2007-05-17 18:45:50 +00002873/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002874/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2875/// half elements to come from vector 1 (which would equal the dest.) and
2876/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002877static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002879
2880 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002882
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 int Half = NumElems / 2;
2884 for (int i = 0; i < Half; ++i)
2885 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002886 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002887 for (int i = Half; i < NumElems; ++i)
2888 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002889 return false;
2890 return true;
2891}
2892
Nate Begeman9008ca62009-04-27 18:41:29 +00002893static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2894 SmallVector<int, 8> M;
2895 N->getMask(M);
2896 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002897}
2898
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002899/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2900/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002901bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2902 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002903 return false;
2904
Evan Cheng2064a2b2006-03-28 06:50:32 +00002905 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002906 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2907 isUndefOrEqual(N->getMaskElt(1), 7) &&
2908 isUndefOrEqual(N->getMaskElt(2), 2) &&
2909 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002910}
2911
Nate Begeman0b10b912009-11-07 23:17:15 +00002912/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2913/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2914/// <2, 3, 2, 3>
2915bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2916 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2917
2918 if (NumElems != 4)
2919 return false;
2920
2921 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2922 isUndefOrEqual(N->getMaskElt(1), 3) &&
2923 isUndefOrEqual(N->getMaskElt(2), 2) &&
2924 isUndefOrEqual(N->getMaskElt(3), 3);
2925}
2926
Evan Cheng5ced1d82006-04-06 23:23:56 +00002927/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2928/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002929bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2930 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002931
Evan Cheng5ced1d82006-04-06 23:23:56 +00002932 if (NumElems != 2 && NumElems != 4)
2933 return false;
2934
Evan Chengc5cdff22006-04-07 21:53:05 +00002935 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002937 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002938
Evan Chengc5cdff22006-04-07 21:53:05 +00002939 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002941 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002942
2943 return true;
2944}
2945
Nate Begeman0b10b912009-11-07 23:17:15 +00002946/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2947/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2948bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002949 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002950
Evan Cheng5ced1d82006-04-06 23:23:56 +00002951 if (NumElems != 2 && NumElems != 4)
2952 return false;
2953
Evan Chengc5cdff22006-04-07 21:53:05 +00002954 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002956 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002957
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 for (unsigned i = 0; i < NumElems/2; ++i)
2959 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002960 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002961
2962 return true;
2963}
2964
Evan Cheng0038e592006-03-28 00:39:58 +00002965/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2966/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002967static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002968 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002970 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002971 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002972
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2974 int BitI = Mask[i];
2975 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002976 if (!isUndefOrEqual(BitI, j))
2977 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002978 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002979 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002980 return false;
2981 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002982 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002983 return false;
2984 }
Evan Cheng0038e592006-03-28 00:39:58 +00002985 }
Evan Cheng0038e592006-03-28 00:39:58 +00002986 return true;
2987}
2988
Nate Begeman9008ca62009-04-27 18:41:29 +00002989bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2990 SmallVector<int, 8> M;
2991 N->getMask(M);
2992 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002993}
2994
Evan Cheng4fcb9222006-03-28 02:43:26 +00002995/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2996/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002997static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002998 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003000 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003001 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003002
Nate Begeman9008ca62009-04-27 18:41:29 +00003003 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3004 int BitI = Mask[i];
3005 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003006 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003007 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003008 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003009 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003010 return false;
3011 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003012 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003013 return false;
3014 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003015 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003016 return true;
3017}
3018
Nate Begeman9008ca62009-04-27 18:41:29 +00003019bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3020 SmallVector<int, 8> M;
3021 N->getMask(M);
3022 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003023}
3024
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003025/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3026/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3027/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003028static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003030 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003031 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003032
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3034 int BitI = Mask[i];
3035 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003036 if (!isUndefOrEqual(BitI, j))
3037 return false;
3038 if (!isUndefOrEqual(BitI1, j))
3039 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003040 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003041 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003042}
3043
Nate Begeman9008ca62009-04-27 18:41:29 +00003044bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3045 SmallVector<int, 8> M;
3046 N->getMask(M);
3047 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3048}
3049
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003050/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3051/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3052/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003053static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003055 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3056 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003057
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3059 int BitI = Mask[i];
3060 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003061 if (!isUndefOrEqual(BitI, j))
3062 return false;
3063 if (!isUndefOrEqual(BitI1, j))
3064 return false;
3065 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003066 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003067}
3068
Nate Begeman9008ca62009-04-27 18:41:29 +00003069bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3070 SmallVector<int, 8> M;
3071 N->getMask(M);
3072 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3073}
3074
Evan Cheng017dcc62006-04-21 01:05:10 +00003075/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3076/// specifies a shuffle of elements that is suitable for input to MOVSS,
3077/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003078static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003079 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003080 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003081
3082 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003083
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003085 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003086
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 for (int i = 1; i < NumElts; ++i)
3088 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003089 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003090
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003091 return true;
3092}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003093
Nate Begeman9008ca62009-04-27 18:41:29 +00003094bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3095 SmallVector<int, 8> M;
3096 N->getMask(M);
3097 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003098}
3099
Evan Cheng017dcc62006-04-21 01:05:10 +00003100/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3101/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003102/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003103static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 bool V2IsSplat = false, bool V2IsUndef = false) {
3105 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003106 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003107 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003108
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003110 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003111
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 for (int i = 1; i < NumOps; ++i)
3113 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3114 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3115 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003116 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003117
Evan Cheng39623da2006-04-20 08:58:49 +00003118 return true;
3119}
3120
Nate Begeman9008ca62009-04-27 18:41:29 +00003121static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003122 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 SmallVector<int, 8> M;
3124 N->getMask(M);
3125 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003126}
3127
Evan Chengd9539472006-04-14 21:59:03 +00003128/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3129/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003130bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3131 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003132 return false;
3133
3134 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003135 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 int Elt = N->getMaskElt(i);
3137 if (Elt >= 0 && Elt != 1)
3138 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003139 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003140
3141 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003142 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 int Elt = N->getMaskElt(i);
3144 if (Elt >= 0 && Elt != 3)
3145 return false;
3146 if (Elt == 3)
3147 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003148 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003149 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003151 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003152}
3153
3154/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3155/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003156bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3157 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003158 return false;
3159
3160 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 for (unsigned i = 0; i < 2; ++i)
3162 if (N->getMaskElt(i) > 0)
3163 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003164
3165 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003166 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 int Elt = N->getMaskElt(i);
3168 if (Elt >= 0 && Elt != 2)
3169 return false;
3170 if (Elt == 2)
3171 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003172 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003174 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003175}
3176
Evan Cheng0b457f02008-09-25 20:50:48 +00003177/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3178/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003179bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3180 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 for (int i = 0; i < e; ++i)
3183 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003184 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 for (int i = 0; i < e; ++i)
3186 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003187 return false;
3188 return true;
3189}
3190
Evan Cheng63d33002006-03-22 08:01:21 +00003191/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003192/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003193unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3195 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3196
Evan Chengb9df0ca2006-03-22 02:53:00 +00003197 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3198 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 for (int i = 0; i < NumOperands; ++i) {
3200 int Val = SVOp->getMaskElt(NumOperands-i-1);
3201 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003202 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003203 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003204 if (i != NumOperands - 1)
3205 Mask <<= Shift;
3206 }
Evan Cheng63d33002006-03-22 08:01:21 +00003207 return Mask;
3208}
3209
Evan Cheng506d3df2006-03-29 23:07:14 +00003210/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003211/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003212unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003214 unsigned Mask = 0;
3215 // 8 nodes, but we only care about the last 4.
3216 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 int Val = SVOp->getMaskElt(i);
3218 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003219 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003220 if (i != 4)
3221 Mask <<= 2;
3222 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003223 return Mask;
3224}
3225
3226/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003227/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003228unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003230 unsigned Mask = 0;
3231 // 8 nodes, but we only care about the first 4.
3232 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 int Val = SVOp->getMaskElt(i);
3234 if (Val >= 0)
3235 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003236 if (i != 0)
3237 Mask <<= 2;
3238 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003239 return Mask;
3240}
3241
Nate Begemana09008b2009-10-19 02:17:23 +00003242/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3243/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3244unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3245 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3246 EVT VVT = N->getValueType(0);
3247 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3248 int Val = 0;
3249
3250 unsigned i, e;
3251 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3252 Val = SVOp->getMaskElt(i);
3253 if (Val >= 0)
3254 break;
3255 }
3256 return (Val - i) * EltSize;
3257}
3258
Evan Cheng37b73872009-07-30 08:33:02 +00003259/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3260/// constant +0.0.
3261bool X86::isZeroNode(SDValue Elt) {
3262 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003263 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003264 (isa<ConstantFPSDNode>(Elt) &&
3265 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3266}
3267
Nate Begeman9008ca62009-04-27 18:41:29 +00003268/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3269/// their permute mask.
3270static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3271 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003272 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003273 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003274 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003275
Nate Begeman5a5ca152009-04-29 05:20:52 +00003276 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 int idx = SVOp->getMaskElt(i);
3278 if (idx < 0)
3279 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003280 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003282 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003283 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003284 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003285 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3286 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003287}
3288
Evan Cheng779ccea2007-12-07 21:30:01 +00003289/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3290/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003291static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003292 unsigned NumElems = VT.getVectorNumElements();
3293 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 int idx = Mask[i];
3295 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003296 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003297 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003299 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003300 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003301 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003302}
3303
Evan Cheng533a0aa2006-04-19 20:35:22 +00003304/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3305/// match movhlps. The lower half elements should come from upper half of
3306/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003307/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003308static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3309 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003310 return false;
3311 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003313 return false;
3314 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003316 return false;
3317 return true;
3318}
3319
Evan Cheng5ced1d82006-04-06 23:23:56 +00003320/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003321/// is promoted to a vector. It also returns the LoadSDNode by reference if
3322/// required.
3323static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003324 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3325 return false;
3326 N = N->getOperand(0).getNode();
3327 if (!ISD::isNON_EXTLoad(N))
3328 return false;
3329 if (LD)
3330 *LD = cast<LoadSDNode>(N);
3331 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003332}
3333
Evan Cheng533a0aa2006-04-19 20:35:22 +00003334/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3335/// match movlp{s|d}. The lower half elements should come from lower half of
3336/// V1 (and in order), and the upper half elements should come from the upper
3337/// half of V2 (and in order). And since V1 will become the source of the
3338/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003339static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3340 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003341 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003342 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003343 // Is V2 is a vector load, don't do this transformation. We will try to use
3344 // load folding shufps op.
3345 if (ISD::isNON_EXTLoad(V2))
3346 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003347
Nate Begeman5a5ca152009-04-29 05:20:52 +00003348 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003349
Evan Cheng533a0aa2006-04-19 20:35:22 +00003350 if (NumElems != 2 && NumElems != 4)
3351 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003352 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003354 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003355 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003357 return false;
3358 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003359}
3360
Evan Cheng39623da2006-04-20 08:58:49 +00003361/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3362/// all the same.
3363static bool isSplatVector(SDNode *N) {
3364 if (N->getOpcode() != ISD::BUILD_VECTOR)
3365 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003366
Dan Gohman475871a2008-07-27 21:46:04 +00003367 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003368 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3369 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003370 return false;
3371 return true;
3372}
3373
Evan Cheng213d2cf2007-05-17 18:45:50 +00003374/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003375/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003376/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003377static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003378 SDValue V1 = N->getOperand(0);
3379 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003380 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3381 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003383 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003385 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3386 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003387 if (Opc != ISD::BUILD_VECTOR ||
3388 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 return false;
3390 } else if (Idx >= 0) {
3391 unsigned Opc = V1.getOpcode();
3392 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3393 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003394 if (Opc != ISD::BUILD_VECTOR ||
3395 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003396 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003397 }
3398 }
3399 return true;
3400}
3401
3402/// getZeroVector - Returns a vector of specified type with all zero elements.
3403///
Owen Andersone50ed302009-08-10 22:56:29 +00003404static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003405 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003406 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003407
Chris Lattner8a594482007-11-25 00:24:49 +00003408 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3409 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003410 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003411 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3413 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003414 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3416 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003417 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3419 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003420 }
Dale Johannesenace16102009-02-03 19:33:06 +00003421 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003422}
3423
Chris Lattner8a594482007-11-25 00:24:49 +00003424/// getOnesVector - Returns a vector of specified type with all bits set.
3425///
Owen Andersone50ed302009-08-10 22:56:29 +00003426static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003427 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003428
Chris Lattner8a594482007-11-25 00:24:49 +00003429 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3430 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003432 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003433 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003435 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003437 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003438}
3439
3440
Evan Cheng39623da2006-04-20 08:58:49 +00003441/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3442/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003443static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003444 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003445 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003446
Evan Cheng39623da2006-04-20 08:58:49 +00003447 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003448 SmallVector<int, 8> MaskVec;
3449 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003450
Nate Begeman5a5ca152009-04-29 05:20:52 +00003451 for (unsigned i = 0; i != NumElems; ++i) {
3452 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 MaskVec[i] = NumElems;
3454 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003455 }
Evan Cheng39623da2006-04-20 08:58:49 +00003456 }
Evan Cheng39623da2006-04-20 08:58:49 +00003457 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003458 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3459 SVOp->getOperand(1), &MaskVec[0]);
3460 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003461}
3462
Evan Cheng017dcc62006-04-21 01:05:10 +00003463/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3464/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003465static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003466 SDValue V2) {
3467 unsigned NumElems = VT.getVectorNumElements();
3468 SmallVector<int, 8> Mask;
3469 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003470 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003471 Mask.push_back(i);
3472 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003473}
3474
Nate Begeman9008ca62009-04-27 18:41:29 +00003475/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003476static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003477 SDValue V2) {
3478 unsigned NumElems = VT.getVectorNumElements();
3479 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003480 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003481 Mask.push_back(i);
3482 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003483 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003485}
3486
Nate Begeman9008ca62009-04-27 18:41:29 +00003487/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003488static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003489 SDValue V2) {
3490 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003491 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003492 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003493 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003494 Mask.push_back(i + Half);
3495 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003496 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003498}
3499
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003500/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003501static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003502 bool HasSSE2) {
3503 if (SV->getValueType(0).getVectorNumElements() <= 4)
3504 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003505
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003507 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003508 DebugLoc dl = SV->getDebugLoc();
3509 SDValue V1 = SV->getOperand(0);
3510 int NumElems = VT.getVectorNumElements();
3511 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003512
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 // unpack elements to the correct location
3514 while (NumElems > 4) {
3515 if (EltNo < NumElems/2) {
3516 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3517 } else {
3518 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3519 EltNo -= NumElems/2;
3520 }
3521 NumElems >>= 1;
3522 }
Eric Christopherfd179292009-08-27 18:07:15 +00003523
Nate Begeman9008ca62009-04-27 18:41:29 +00003524 // Perform the splat.
3525 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003526 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003527 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3528 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003529}
3530
Evan Chengba05f722006-04-21 23:03:30 +00003531/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003532/// vector of zero or undef vector. This produces a shuffle where the low
3533/// element of V2 is swizzled into the zero/undef vector, landing at element
3534/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003535static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003536 bool isZero, bool HasSSE2,
3537 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003538 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003539 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003540 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3541 unsigned NumElems = VT.getVectorNumElements();
3542 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003543 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003544 // If this is the insertion idx, put the low elt of V2 here.
3545 MaskVec.push_back(i == Idx ? NumElems : i);
3546 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003547}
3548
Evan Chengf26ffe92008-05-29 08:22:04 +00003549/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3550/// a shuffle that is zero.
3551static
Nate Begeman9008ca62009-04-27 18:41:29 +00003552unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3553 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003554 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003555 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003556 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 int Idx = SVOp->getMaskElt(Index);
3558 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003559 ++NumZeros;
3560 continue;
3561 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003562 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003563 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003564 ++NumZeros;
3565 else
3566 break;
3567 }
3568 return NumZeros;
3569}
3570
3571/// isVectorShift - Returns true if the shuffle can be implemented as a
3572/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003573/// FIXME: split into pslldqi, psrldqi, palignr variants.
3574static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003575 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003576 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003577
3578 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003579 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003580 if (!NumZeros) {
3581 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003583 if (!NumZeros)
3584 return false;
3585 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003586 bool SeenV1 = false;
3587 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003588 for (unsigned i = NumZeros; i < NumElems; ++i) {
3589 unsigned Val = isLeft ? (i - NumZeros) : i;
3590 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3591 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003592 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003593 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003595 SeenV1 = true;
3596 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003597 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003598 SeenV2 = true;
3599 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003601 return false;
3602 }
3603 if (SeenV1 && SeenV2)
3604 return false;
3605
Nate Begeman9008ca62009-04-27 18:41:29 +00003606 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003607 ShAmt = NumZeros;
3608 return true;
3609}
3610
3611
Evan Chengc78d3b42006-04-24 18:01:45 +00003612/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3613///
Dan Gohman475871a2008-07-27 21:46:04 +00003614static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003615 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003616 SelectionDAG &DAG,
3617 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003618 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003619 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003620
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003621 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003622 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003623 bool First = true;
3624 for (unsigned i = 0; i < 16; ++i) {
3625 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3626 if (ThisIsNonZero && First) {
3627 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003629 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003631 First = false;
3632 }
3633
3634 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003635 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003636 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3637 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003638 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003640 }
3641 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3643 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3644 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003645 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003647 } else
3648 ThisElt = LastElt;
3649
Gabor Greifba36cb52008-08-28 21:40:38 +00003650 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003652 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003653 }
3654 }
3655
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003657}
3658
Bill Wendlinga348c562007-03-22 18:42:45 +00003659/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003660///
Dan Gohman475871a2008-07-27 21:46:04 +00003661static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003662 unsigned NumNonZero, unsigned NumZero,
3663 SelectionDAG &DAG,
3664 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003665 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003666 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003667
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003668 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003669 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003670 bool First = true;
3671 for (unsigned i = 0; i < 8; ++i) {
3672 bool isNonZero = (NonZeros & (1 << i)) != 0;
3673 if (isNonZero) {
3674 if (First) {
3675 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003677 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003679 First = false;
3680 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003681 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003683 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003684 }
3685 }
3686
3687 return V;
3688}
3689
Evan Chengf26ffe92008-05-29 08:22:04 +00003690/// getVShift - Return a vector logical shift node.
3691///
Owen Andersone50ed302009-08-10 22:56:29 +00003692static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003693 unsigned NumBits, SelectionDAG &DAG,
3694 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003695 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003697 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003698 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3699 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3700 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003701 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003702}
3703
Dan Gohman475871a2008-07-27 21:46:04 +00003704SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003705X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003706 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003707
3708 // Check if the scalar load can be widened into a vector load. And if
3709 // the address is "base + cst" see if the cst can be "absorbed" into
3710 // the shuffle mask.
3711 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3712 SDValue Ptr = LD->getBasePtr();
3713 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3714 return SDValue();
3715 EVT PVT = LD->getValueType(0);
3716 if (PVT != MVT::i32 && PVT != MVT::f32)
3717 return SDValue();
3718
3719 int FI = -1;
3720 int64_t Offset = 0;
3721 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3722 FI = FINode->getIndex();
3723 Offset = 0;
3724 } else if (Ptr.getOpcode() == ISD::ADD &&
3725 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3726 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3727 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3728 Offset = Ptr.getConstantOperandVal(1);
3729 Ptr = Ptr.getOperand(0);
3730 } else {
3731 return SDValue();
3732 }
3733
3734 SDValue Chain = LD->getChain();
3735 // Make sure the stack object alignment is at least 16.
3736 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3737 if (DAG.InferPtrAlignment(Ptr) < 16) {
3738 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003739 // Can't change the alignment. FIXME: It's possible to compute
3740 // the exact stack offset and reference FI + adjust offset instead.
3741 // If someone *really* cares about this. That's the way to implement it.
3742 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003743 } else {
3744 MFI->setObjectAlignment(FI, 16);
3745 }
3746 }
3747
3748 // (Offset % 16) must be multiple of 4. Then address is then
3749 // Ptr + (Offset & ~15).
3750 if (Offset < 0)
3751 return SDValue();
3752 if ((Offset % 16) & 3)
3753 return SDValue();
3754 int64_t StartOffset = Offset & ~15;
3755 if (StartOffset)
3756 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3757 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3758
3759 int EltNo = (Offset - StartOffset) >> 2;
3760 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3761 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003762 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3763 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003764 // Canonicalize it to a v4i32 shuffle.
3765 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3766 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3767 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3768 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3769 }
3770
3771 return SDValue();
3772}
3773
Nate Begeman1449f292010-03-24 22:19:06 +00003774/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3775/// vector of type 'VT', see if the elements can be replaced by a single large
3776/// load which has the same value as a build_vector whose operands are 'elts'.
3777///
3778/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3779///
3780/// FIXME: we'd also like to handle the case where the last elements are zero
3781/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3782/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003783static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3784 DebugLoc &dl, SelectionDAG &DAG) {
3785 EVT EltVT = VT.getVectorElementType();
3786 unsigned NumElems = Elts.size();
3787
Nate Begemanfdea31a2010-03-24 20:49:50 +00003788 LoadSDNode *LDBase = NULL;
3789 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003790
3791 // For each element in the initializer, see if we've found a load or an undef.
3792 // If we don't find an initial load element, or later load elements are
3793 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003794 for (unsigned i = 0; i < NumElems; ++i) {
3795 SDValue Elt = Elts[i];
3796
3797 if (!Elt.getNode() ||
3798 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3799 return SDValue();
3800 if (!LDBase) {
3801 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3802 return SDValue();
3803 LDBase = cast<LoadSDNode>(Elt.getNode());
3804 LastLoadedElt = i;
3805 continue;
3806 }
3807 if (Elt.getOpcode() == ISD::UNDEF)
3808 continue;
3809
3810 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3811 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3812 return SDValue();
3813 LastLoadedElt = i;
3814 }
Nate Begeman1449f292010-03-24 22:19:06 +00003815
3816 // If we have found an entire vector of loads and undefs, then return a large
3817 // load of the entire vector width starting at the base pointer. If we found
3818 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003819 if (LastLoadedElt == NumElems - 1) {
3820 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3821 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3822 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3823 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3824 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3825 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3826 LDBase->isVolatile(), LDBase->isNonTemporal(),
3827 LDBase->getAlignment());
3828 } else if (NumElems == 4 && LastLoadedElt == 1) {
3829 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3830 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3831 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3832 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3833 }
3834 return SDValue();
3835}
3836
Evan Chengc3630942009-12-09 21:00:30 +00003837SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003838X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003839 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003840 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003841 if (ISD::isBuildVectorAllZeros(Op.getNode())
3842 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003843 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3844 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3845 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003847 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003848
Gabor Greifba36cb52008-08-28 21:40:38 +00003849 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003850 return getOnesVector(Op.getValueType(), DAG, dl);
3851 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003852 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003853
Owen Andersone50ed302009-08-10 22:56:29 +00003854 EVT VT = Op.getValueType();
3855 EVT ExtVT = VT.getVectorElementType();
3856 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003857
3858 unsigned NumElems = Op.getNumOperands();
3859 unsigned NumZero = 0;
3860 unsigned NumNonZero = 0;
3861 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003862 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003863 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003864 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003865 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003866 if (Elt.getOpcode() == ISD::UNDEF)
3867 continue;
3868 Values.insert(Elt);
3869 if (Elt.getOpcode() != ISD::Constant &&
3870 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003871 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003872 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003873 NumZero++;
3874 else {
3875 NonZeros |= (1 << i);
3876 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003877 }
3878 }
3879
Dan Gohman7f321562007-06-25 16:23:39 +00003880 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003881 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003882 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003883 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003884
Chris Lattner67f453a2008-03-09 05:42:06 +00003885 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003886 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003887 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003888 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003889
Chris Lattner62098042008-03-09 01:05:04 +00003890 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3891 // the value are obviously zero, truncate the value to i32 and do the
3892 // insertion that way. Only do this if the value is non-constant or if the
3893 // value is a constant being inserted into element 0. It is cheaper to do
3894 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003896 (!IsAllConstants || Idx == 0)) {
3897 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3898 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3900 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003901
Chris Lattner62098042008-03-09 01:05:04 +00003902 // Truncate the value (which may itself be a constant) to i32, and
3903 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003905 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003906 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3907 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003908
Chris Lattner62098042008-03-09 01:05:04 +00003909 // Now we have our 32-bit value zero extended in the low element of
3910 // a vector. If Idx != 0, swizzle it into place.
3911 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003912 SmallVector<int, 4> Mask;
3913 Mask.push_back(Idx);
3914 for (unsigned i = 1; i != VecElts; ++i)
3915 Mask.push_back(i);
3916 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003917 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003918 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003919 }
Dale Johannesenace16102009-02-03 19:33:06 +00003920 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003921 }
3922 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003923
Chris Lattner19f79692008-03-08 22:59:52 +00003924 // If we have a constant or non-constant insertion into the low element of
3925 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3926 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003927 // depending on what the source datatype is.
3928 if (Idx == 0) {
3929 if (NumZero == 0) {
3930 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3932 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003933 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3934 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3935 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3936 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3938 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3939 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003940 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3941 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3942 Subtarget->hasSSE2(), DAG);
3943 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3944 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003945 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003946
3947 // Is it a vector logical left shift?
3948 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003949 X86::isZeroNode(Op.getOperand(0)) &&
3950 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003951 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003952 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003953 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003954 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003955 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003956 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003957
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003958 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003959 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003960
Chris Lattner19f79692008-03-08 22:59:52 +00003961 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3962 // is a non-constant being inserted into an element other than the low one,
3963 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3964 // movd/movss) to move this into the low element, then shuffle it into
3965 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003966 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003967 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003968
Evan Cheng0db9fe62006-04-25 20:13:52 +00003969 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003970 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3971 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003973 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003974 MaskVec.push_back(i == Idx ? 0 : 1);
3975 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003976 }
3977 }
3978
Chris Lattner67f453a2008-03-09 05:42:06 +00003979 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003980 if (Values.size() == 1) {
3981 if (EVTBits == 32) {
3982 // Instead of a shuffle like this:
3983 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3984 // Check if it's possible to issue this instead.
3985 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3986 unsigned Idx = CountTrailingZeros_32(NonZeros);
3987 SDValue Item = Op.getOperand(Idx);
3988 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3989 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3990 }
Dan Gohman475871a2008-07-27 21:46:04 +00003991 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003992 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003993
Dan Gohmana3941172007-07-24 22:55:08 +00003994 // A vector full of immediates; various special cases are already
3995 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003996 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003997 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003998
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003999 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004000 if (EVTBits == 64) {
4001 if (NumNonZero == 1) {
4002 // One half is zero or undef.
4003 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004004 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004005 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004006 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4007 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004008 }
Dan Gohman475871a2008-07-27 21:46:04 +00004009 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004010 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004011
4012 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004013 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004014 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004015 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004016 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004017 }
4018
Bill Wendling826f36f2007-03-28 00:57:11 +00004019 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004020 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004021 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004022 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004023 }
4024
4025 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004026 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004027 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004028 if (NumElems == 4 && NumZero > 0) {
4029 for (unsigned i = 0; i < 4; ++i) {
4030 bool isZero = !(NonZeros & (1 << i));
4031 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004032 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004033 else
Dale Johannesenace16102009-02-03 19:33:06 +00004034 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004035 }
4036
4037 for (unsigned i = 0; i < 2; ++i) {
4038 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4039 default: break;
4040 case 0:
4041 V[i] = V[i*2]; // Must be a zero vector.
4042 break;
4043 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004045 break;
4046 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004048 break;
4049 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004051 break;
4052 }
4053 }
4054
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004056 bool Reverse = (NonZeros & 0x3) == 2;
4057 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004059 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4060 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4062 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004063 }
4064
Nate Begemanfdea31a2010-03-24 20:49:50 +00004065 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4066 // Check for a build vector of consecutive loads.
4067 for (unsigned i = 0; i < NumElems; ++i)
4068 V[i] = Op.getOperand(i);
4069
4070 // Check for elements which are consecutive loads.
4071 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4072 if (LD.getNode())
4073 return LD;
4074
4075 // For SSE 4.1, use inserts into undef.
4076 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 V[0] = DAG.getUNDEF(VT);
4078 for (unsigned i = 0; i < NumElems; ++i)
4079 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4080 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4081 Op.getOperand(i), DAG.getIntPtrConstant(i));
4082 return V[0];
4083 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004084
4085 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004086 // e.g. for v4f32
4087 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4088 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4089 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004090 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004091 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004092 NumElems >>= 1;
4093 while (NumElems != 0) {
4094 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004096 NumElems >>= 1;
4097 }
4098 return V[0];
4099 }
Dan Gohman475871a2008-07-27 21:46:04 +00004100 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004101}
4102
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004103SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004104X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004105 // We support concatenate two MMX registers and place them in a MMX
4106 // register. This is better than doing a stack convert.
4107 DebugLoc dl = Op.getDebugLoc();
4108 EVT ResVT = Op.getValueType();
4109 assert(Op.getNumOperands() == 2);
4110 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4111 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4112 int Mask[2];
4113 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4114 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4115 InVec = Op.getOperand(1);
4116 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4117 unsigned NumElts = ResVT.getVectorNumElements();
4118 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4119 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4120 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4121 } else {
4122 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4123 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4124 Mask[0] = 0; Mask[1] = 2;
4125 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4126 }
4127 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4128}
4129
Nate Begemanb9a47b82009-02-23 08:49:38 +00004130// v8i16 shuffles - Prefer shuffles in the following order:
4131// 1. [all] pshuflw, pshufhw, optional move
4132// 2. [ssse3] 1 x pshufb
4133// 3. [ssse3] 2 x pshufb + 1 x por
4134// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004135static
Nate Begeman9008ca62009-04-27 18:41:29 +00004136SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004137 SelectionDAG &DAG,
4138 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004139 SDValue V1 = SVOp->getOperand(0);
4140 SDValue V2 = SVOp->getOperand(1);
4141 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004143
Nate Begemanb9a47b82009-02-23 08:49:38 +00004144 // Determine if more than 1 of the words in each of the low and high quadwords
4145 // of the result come from the same quadword of one of the two inputs. Undef
4146 // mask values count as coming from any quadword, for better codegen.
4147 SmallVector<unsigned, 4> LoQuad(4);
4148 SmallVector<unsigned, 4> HiQuad(4);
4149 BitVector InputQuads(4);
4150 for (unsigned i = 0; i < 8; ++i) {
4151 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004152 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004153 MaskVals.push_back(EltIdx);
4154 if (EltIdx < 0) {
4155 ++Quad[0];
4156 ++Quad[1];
4157 ++Quad[2];
4158 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004159 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 }
4161 ++Quad[EltIdx / 4];
4162 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004163 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004164
Nate Begemanb9a47b82009-02-23 08:49:38 +00004165 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004166 unsigned MaxQuad = 1;
4167 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004168 if (LoQuad[i] > MaxQuad) {
4169 BestLoQuad = i;
4170 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004171 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004172 }
4173
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004175 MaxQuad = 1;
4176 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 if (HiQuad[i] > MaxQuad) {
4178 BestHiQuad = i;
4179 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004180 }
4181 }
4182
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004184 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 // single pshufb instruction is necessary. If There are more than 2 input
4186 // quads, disable the next transformation since it does not help SSSE3.
4187 bool V1Used = InputQuads[0] || InputQuads[1];
4188 bool V2Used = InputQuads[2] || InputQuads[3];
4189 if (TLI.getSubtarget()->hasSSSE3()) {
4190 if (InputQuads.count() == 2 && V1Used && V2Used) {
4191 BestLoQuad = InputQuads.find_first();
4192 BestHiQuad = InputQuads.find_next(BestLoQuad);
4193 }
4194 if (InputQuads.count() > 2) {
4195 BestLoQuad = -1;
4196 BestHiQuad = -1;
4197 }
4198 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004199
Nate Begemanb9a47b82009-02-23 08:49:38 +00004200 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4201 // the shuffle mask. If a quad is scored as -1, that means that it contains
4202 // words from all 4 input quadwords.
4203 SDValue NewV;
4204 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 SmallVector<int, 8> MaskV;
4206 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4207 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004208 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4210 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4211 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004212
Nate Begemanb9a47b82009-02-23 08:49:38 +00004213 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4214 // source words for the shuffle, to aid later transformations.
4215 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004216 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004217 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004218 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004219 if (idx != (int)i)
4220 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004222 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 AllWordsInNewV = false;
4224 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004225 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004226
Nate Begemanb9a47b82009-02-23 08:49:38 +00004227 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4228 if (AllWordsInNewV) {
4229 for (int i = 0; i != 8; ++i) {
4230 int idx = MaskVals[i];
4231 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004232 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004233 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 if ((idx != i) && idx < 4)
4235 pshufhw = false;
4236 if ((idx != i) && idx > 3)
4237 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004238 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 V1 = NewV;
4240 V2Used = false;
4241 BestLoQuad = 0;
4242 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004243 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004244
Nate Begemanb9a47b82009-02-23 08:49:38 +00004245 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4246 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004247 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004248 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004250 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004251 }
Eric Christopherfd179292009-08-27 18:07:15 +00004252
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 // If we have SSSE3, and all words of the result are from 1 input vector,
4254 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4255 // is present, fall back to case 4.
4256 if (TLI.getSubtarget()->hasSSSE3()) {
4257 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004258
Nate Begemanb9a47b82009-02-23 08:49:38 +00004259 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004260 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004261 // mask, and elements that come from V1 in the V2 mask, so that the two
4262 // results can be OR'd together.
4263 bool TwoInputs = V1Used && V2Used;
4264 for (unsigned i = 0; i != 8; ++i) {
4265 int EltIdx = MaskVals[i] * 2;
4266 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4268 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004269 continue;
4270 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4272 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004273 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004275 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004276 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004278 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004280
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 // Calculate the shuffle mask for the second input, shuffle it, and
4282 // OR it with the first shuffled input.
4283 pshufbMask.clear();
4284 for (unsigned i = 0; i != 8; ++i) {
4285 int EltIdx = MaskVals[i] * 2;
4286 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4288 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004289 continue;
4290 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4292 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004293 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004295 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004296 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 MVT::v16i8, &pshufbMask[0], 16));
4298 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4299 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004300 }
4301
4302 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4303 // and update MaskVals with new element order.
4304 BitVector InOrder(8);
4305 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004306 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004307 for (int i = 0; i != 4; ++i) {
4308 int idx = MaskVals[i];
4309 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004311 InOrder.set(i);
4312 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 InOrder.set(i);
4315 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004317 }
4318 }
4319 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004321 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004323 }
Eric Christopherfd179292009-08-27 18:07:15 +00004324
Nate Begemanb9a47b82009-02-23 08:49:38 +00004325 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4326 // and update MaskVals with the new element order.
4327 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004329 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004331 for (unsigned i = 4; i != 8; ++i) {
4332 int idx = MaskVals[i];
4333 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004334 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004335 InOrder.set(i);
4336 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004338 InOrder.set(i);
4339 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004341 }
4342 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004345 }
Eric Christopherfd179292009-08-27 18:07:15 +00004346
Nate Begemanb9a47b82009-02-23 08:49:38 +00004347 // In case BestHi & BestLo were both -1, which means each quadword has a word
4348 // from each of the four input quadwords, calculate the InOrder bitvector now
4349 // before falling through to the insert/extract cleanup.
4350 if (BestLoQuad == -1 && BestHiQuad == -1) {
4351 NewV = V1;
4352 for (int i = 0; i != 8; ++i)
4353 if (MaskVals[i] < 0 || MaskVals[i] == i)
4354 InOrder.set(i);
4355 }
Eric Christopherfd179292009-08-27 18:07:15 +00004356
Nate Begemanb9a47b82009-02-23 08:49:38 +00004357 // The other elements are put in the right place using pextrw and pinsrw.
4358 for (unsigned i = 0; i != 8; ++i) {
4359 if (InOrder[i])
4360 continue;
4361 int EltIdx = MaskVals[i];
4362 if (EltIdx < 0)
4363 continue;
4364 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004367 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004368 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004370 DAG.getIntPtrConstant(i));
4371 }
4372 return NewV;
4373}
4374
4375// v16i8 shuffles - Prefer shuffles in the following order:
4376// 1. [ssse3] 1 x pshufb
4377// 2. [ssse3] 2 x pshufb + 1 x por
4378// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4379static
Nate Begeman9008ca62009-04-27 18:41:29 +00004380SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004381 SelectionDAG &DAG,
4382 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 SDValue V1 = SVOp->getOperand(0);
4384 SDValue V2 = SVOp->getOperand(1);
4385 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004386 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004388
Nate Begemanb9a47b82009-02-23 08:49:38 +00004389 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004390 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004391 // present, fall back to case 3.
4392 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4393 bool V1Only = true;
4394 bool V2Only = true;
4395 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004396 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004397 if (EltIdx < 0)
4398 continue;
4399 if (EltIdx < 16)
4400 V2Only = false;
4401 else
4402 V1Only = false;
4403 }
Eric Christopherfd179292009-08-27 18:07:15 +00004404
Nate Begemanb9a47b82009-02-23 08:49:38 +00004405 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4406 if (TLI.getSubtarget()->hasSSSE3()) {
4407 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004408
Nate Begemanb9a47b82009-02-23 08:49:38 +00004409 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004410 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004411 //
4412 // Otherwise, we have elements from both input vectors, and must zero out
4413 // elements that come from V2 in the first mask, and V1 in the second mask
4414 // so that we can OR them together.
4415 bool TwoInputs = !(V1Only || V2Only);
4416 for (unsigned i = 0; i != 16; ++i) {
4417 int EltIdx = MaskVals[i];
4418 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004419 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004420 continue;
4421 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004423 }
4424 // If all the elements are from V2, assign it to V1 and return after
4425 // building the first pshufb.
4426 if (V2Only)
4427 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004428 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004429 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004430 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004431 if (!TwoInputs)
4432 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004433
Nate Begemanb9a47b82009-02-23 08:49:38 +00004434 // Calculate the shuffle mask for the second input, shuffle it, and
4435 // OR it with the first shuffled input.
4436 pshufbMask.clear();
4437 for (unsigned i = 0; i != 16; ++i) {
4438 int EltIdx = MaskVals[i];
4439 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004441 continue;
4442 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004444 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004445 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004446 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 MVT::v16i8, &pshufbMask[0], 16));
4448 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004449 }
Eric Christopherfd179292009-08-27 18:07:15 +00004450
Nate Begemanb9a47b82009-02-23 08:49:38 +00004451 // No SSSE3 - Calculate in place words and then fix all out of place words
4452 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4453 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4455 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004456 SDValue NewV = V2Only ? V2 : V1;
4457 for (int i = 0; i != 8; ++i) {
4458 int Elt0 = MaskVals[i*2];
4459 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004460
Nate Begemanb9a47b82009-02-23 08:49:38 +00004461 // This word of the result is all undef, skip it.
4462 if (Elt0 < 0 && Elt1 < 0)
4463 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004464
Nate Begemanb9a47b82009-02-23 08:49:38 +00004465 // This word of the result is already in the correct place, skip it.
4466 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4467 continue;
4468 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4469 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004470
Nate Begemanb9a47b82009-02-23 08:49:38 +00004471 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4472 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4473 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004474
4475 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4476 // using a single extract together, load it and store it.
4477 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004479 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004480 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004481 DAG.getIntPtrConstant(i));
4482 continue;
4483 }
4484
Nate Begemanb9a47b82009-02-23 08:49:38 +00004485 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004486 // source byte is not also odd, shift the extracted word left 8 bits
4487 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004488 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004489 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004490 DAG.getIntPtrConstant(Elt1 / 2));
4491 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004492 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004493 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004494 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004495 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4496 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 }
4498 // If Elt0 is defined, extract it from the appropriate source. If the
4499 // source byte is not also even, shift the extracted word right 8 bits. If
4500 // Elt1 was also defined, OR the extracted values together before
4501 // inserting them in the result.
4502 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004503 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004504 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4505 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004506 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004507 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004508 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004509 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4510 DAG.getConstant(0x00FF, MVT::i16));
4511 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004512 : InsElt0;
4513 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004515 DAG.getIntPtrConstant(i));
4516 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004518}
4519
Evan Cheng7a831ce2007-12-15 03:00:47 +00004520/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004521/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004522/// done when every pair / quad of shuffle mask elements point to elements in
4523/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004524/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4525static
Nate Begeman9008ca62009-04-27 18:41:29 +00004526SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4527 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004528 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004529 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004530 SDValue V1 = SVOp->getOperand(0);
4531 SDValue V2 = SVOp->getOperand(1);
4532 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004533 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004534 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004535 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004536 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004537 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004538 case MVT::v4f32: NewVT = MVT::v2f64; break;
4539 case MVT::v4i32: NewVT = MVT::v2i64; break;
4540 case MVT::v8i16: NewVT = MVT::v4i32; break;
4541 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004542 }
4543
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004544 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004545 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004546 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004547 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004549 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004550 int Scale = NumElems / NewWidth;
4551 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004552 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004553 int StartIdx = -1;
4554 for (int j = 0; j < Scale; ++j) {
4555 int EltIdx = SVOp->getMaskElt(i+j);
4556 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004557 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004559 StartIdx = EltIdx - (EltIdx % Scale);
4560 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004561 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004562 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004563 if (StartIdx == -1)
4564 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004565 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004566 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004567 }
4568
Dale Johannesenace16102009-02-03 19:33:06 +00004569 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4570 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004571 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004572}
4573
Evan Chengd880b972008-05-09 21:53:03 +00004574/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004575///
Owen Andersone50ed302009-08-10 22:56:29 +00004576static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004577 SDValue SrcOp, SelectionDAG &DAG,
4578 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004579 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004580 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004581 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004582 LD = dyn_cast<LoadSDNode>(SrcOp);
4583 if (!LD) {
4584 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4585 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004586 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4587 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004588 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4589 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004590 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004591 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004592 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004593 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4594 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4595 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4596 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004597 SrcOp.getOperand(0)
4598 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004599 }
4600 }
4601 }
4602
Dale Johannesenace16102009-02-03 19:33:06 +00004603 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4604 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004605 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004606 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004607}
4608
Evan Chengace3c172008-07-22 21:13:36 +00004609/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4610/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004611static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004612LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4613 SDValue V1 = SVOp->getOperand(0);
4614 SDValue V2 = SVOp->getOperand(1);
4615 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004616 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004617
Evan Chengace3c172008-07-22 21:13:36 +00004618 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004619 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 SmallVector<int, 8> Mask1(4U, -1);
4621 SmallVector<int, 8> PermMask;
4622 SVOp->getMask(PermMask);
4623
Evan Chengace3c172008-07-22 21:13:36 +00004624 unsigned NumHi = 0;
4625 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004626 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004627 int Idx = PermMask[i];
4628 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004629 Locs[i] = std::make_pair(-1, -1);
4630 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4632 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004633 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004635 NumLo++;
4636 } else {
4637 Locs[i] = std::make_pair(1, NumHi);
4638 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004640 NumHi++;
4641 }
4642 }
4643 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004644
Evan Chengace3c172008-07-22 21:13:36 +00004645 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004646 // If no more than two elements come from either vector. This can be
4647 // implemented with two shuffles. First shuffle gather the elements.
4648 // The second shuffle, which takes the first shuffle as both of its
4649 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004650 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004651
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004653
Evan Chengace3c172008-07-22 21:13:36 +00004654 for (unsigned i = 0; i != 4; ++i) {
4655 if (Locs[i].first == -1)
4656 continue;
4657 else {
4658 unsigned Idx = (i < 2) ? 0 : 4;
4659 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004660 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004661 }
4662 }
4663
Nate Begeman9008ca62009-04-27 18:41:29 +00004664 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004665 } else if (NumLo == 3 || NumHi == 3) {
4666 // Otherwise, we must have three elements from one vector, call it X, and
4667 // one element from the other, call it Y. First, use a shufps to build an
4668 // intermediate vector with the one element from Y and the element from X
4669 // that will be in the same half in the final destination (the indexes don't
4670 // matter). Then, use a shufps to build the final vector, taking the half
4671 // containing the element from Y from the intermediate, and the other half
4672 // from X.
4673 if (NumHi == 3) {
4674 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004676 std::swap(V1, V2);
4677 }
4678
4679 // Find the element from V2.
4680 unsigned HiIndex;
4681 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 int Val = PermMask[HiIndex];
4683 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004684 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004685 if (Val >= 4)
4686 break;
4687 }
4688
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 Mask1[0] = PermMask[HiIndex];
4690 Mask1[1] = -1;
4691 Mask1[2] = PermMask[HiIndex^1];
4692 Mask1[3] = -1;
4693 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004694
4695 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 Mask1[0] = PermMask[0];
4697 Mask1[1] = PermMask[1];
4698 Mask1[2] = HiIndex & 1 ? 6 : 4;
4699 Mask1[3] = HiIndex & 1 ? 4 : 6;
4700 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004701 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004702 Mask1[0] = HiIndex & 1 ? 2 : 0;
4703 Mask1[1] = HiIndex & 1 ? 0 : 2;
4704 Mask1[2] = PermMask[2];
4705 Mask1[3] = PermMask[3];
4706 if (Mask1[2] >= 0)
4707 Mask1[2] += 4;
4708 if (Mask1[3] >= 0)
4709 Mask1[3] += 4;
4710 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004711 }
Evan Chengace3c172008-07-22 21:13:36 +00004712 }
4713
4714 // Break it into (shuffle shuffle_hi, shuffle_lo).
4715 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004716 SmallVector<int,8> LoMask(4U, -1);
4717 SmallVector<int,8> HiMask(4U, -1);
4718
4719 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004720 unsigned MaskIdx = 0;
4721 unsigned LoIdx = 0;
4722 unsigned HiIdx = 2;
4723 for (unsigned i = 0; i != 4; ++i) {
4724 if (i == 2) {
4725 MaskPtr = &HiMask;
4726 MaskIdx = 1;
4727 LoIdx = 0;
4728 HiIdx = 2;
4729 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004730 int Idx = PermMask[i];
4731 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004732 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004733 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004734 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004735 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004736 LoIdx++;
4737 } else {
4738 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004739 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004740 HiIdx++;
4741 }
4742 }
4743
Nate Begeman9008ca62009-04-27 18:41:29 +00004744 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4745 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4746 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004747 for (unsigned i = 0; i != 4; ++i) {
4748 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004749 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004750 } else {
4751 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004752 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004753 }
4754 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004755 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004756}
4757
Dan Gohman475871a2008-07-27 21:46:04 +00004758SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004759X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004760 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004761 SDValue V1 = Op.getOperand(0);
4762 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004763 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004764 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004765 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004766 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004767 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4768 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004769 bool V1IsSplat = false;
4770 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004771
Nate Begeman9008ca62009-04-27 18:41:29 +00004772 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004773 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004774
Nate Begeman9008ca62009-04-27 18:41:29 +00004775 // Promote splats to v4f32.
4776 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004777 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004778 return Op;
4779 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004780 }
4781
Evan Cheng7a831ce2007-12-15 03:00:47 +00004782 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4783 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004785 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004786 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004787 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004788 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004790 // FIXME: Figure out a cleaner way to do this.
4791 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004792 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004793 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004794 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004795 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4796 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4797 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004798 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004799 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004800 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4801 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004802 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004803 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004804 }
4805 }
Eric Christopherfd179292009-08-27 18:07:15 +00004806
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 if (X86::isPSHUFDMask(SVOp))
4808 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004809
Evan Chengf26ffe92008-05-29 08:22:04 +00004810 // Check if this can be converted into a logical shift.
4811 bool isLeft = false;
4812 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004813 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004814 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004815 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004816 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004817 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004818 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004819 EVT EltVT = VT.getVectorElementType();
4820 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004821 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004822 }
Eric Christopherfd179292009-08-27 18:07:15 +00004823
Nate Begeman9008ca62009-04-27 18:41:29 +00004824 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004825 if (V1IsUndef)
4826 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004827 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004828 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004829 if (!isMMX)
4830 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004831 }
Eric Christopherfd179292009-08-27 18:07:15 +00004832
Nate Begeman9008ca62009-04-27 18:41:29 +00004833 // FIXME: fold these into legal mask.
4834 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4835 X86::isMOVSLDUPMask(SVOp) ||
4836 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004837 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004838 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004839 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004840
Nate Begeman9008ca62009-04-27 18:41:29 +00004841 if (ShouldXformToMOVHLPS(SVOp) ||
4842 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4843 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004844
Evan Chengf26ffe92008-05-29 08:22:04 +00004845 if (isShift) {
4846 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004847 EVT EltVT = VT.getVectorElementType();
4848 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004849 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004850 }
Eric Christopherfd179292009-08-27 18:07:15 +00004851
Evan Cheng9eca5e82006-10-25 21:49:50 +00004852 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004853 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4854 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004855 V1IsSplat = isSplatVector(V1.getNode());
4856 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004857
Chris Lattner8a594482007-11-25 00:24:49 +00004858 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004859 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004860 Op = CommuteVectorShuffle(SVOp, DAG);
4861 SVOp = cast<ShuffleVectorSDNode>(Op);
4862 V1 = SVOp->getOperand(0);
4863 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004864 std::swap(V1IsSplat, V2IsSplat);
4865 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004866 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004867 }
4868
Nate Begeman9008ca62009-04-27 18:41:29 +00004869 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4870 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004871 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004872 return V1;
4873 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4874 // the instruction selector will not match, so get a canonical MOVL with
4875 // swapped operands to undo the commute.
4876 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004877 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004878
Nate Begeman9008ca62009-04-27 18:41:29 +00004879 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4880 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4881 X86::isUNPCKLMask(SVOp) ||
4882 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004883 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004884
Evan Cheng9bbbb982006-10-25 20:48:19 +00004885 if (V2IsSplat) {
4886 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004887 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004888 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004889 SDValue NewMask = NormalizeMask(SVOp, DAG);
4890 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4891 if (NSVOp != SVOp) {
4892 if (X86::isUNPCKLMask(NSVOp, true)) {
4893 return NewMask;
4894 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4895 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896 }
4897 }
4898 }
4899
Evan Cheng9eca5e82006-10-25 21:49:50 +00004900 if (Commuted) {
4901 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004902 // FIXME: this seems wrong.
4903 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4904 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4905 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4906 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4907 X86::isUNPCKLMask(NewSVOp) ||
4908 X86::isUNPCKHMask(NewSVOp))
4909 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004910 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004911
Nate Begemanb9a47b82009-02-23 08:49:38 +00004912 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004913
4914 // Normalize the node to match x86 shuffle ops if needed
4915 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4916 return CommuteVectorShuffle(SVOp, DAG);
4917
4918 // Check for legal shuffle and return?
4919 SmallVector<int, 16> PermMask;
4920 SVOp->getMask(PermMask);
4921 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004922 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004923
Evan Cheng14b32e12007-12-11 01:46:18 +00004924 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004925 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004927 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004928 return NewOp;
4929 }
4930
Owen Anderson825b72b2009-08-11 20:47:22 +00004931 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004932 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004933 if (NewOp.getNode())
4934 return NewOp;
4935 }
Eric Christopherfd179292009-08-27 18:07:15 +00004936
Evan Chengace3c172008-07-22 21:13:36 +00004937 // Handle all 4 wide cases with a number of shuffles except for MMX.
4938 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004939 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004940
Dan Gohman475871a2008-07-27 21:46:04 +00004941 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004942}
4943
Dan Gohman475871a2008-07-27 21:46:04 +00004944SDValue
4945X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004946 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004947 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004948 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004949 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004950 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004951 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004952 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004953 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004954 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004955 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004956 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4957 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4958 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004959 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4960 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004961 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004963 Op.getOperand(0)),
4964 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004966 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004967 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004968 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004969 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004970 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004971 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4972 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004973 // result has a single use which is a store or a bitcast to i32. And in
4974 // the case of a store, it's not worth it if the index is a constant 0,
4975 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004976 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004977 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004978 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004979 if ((User->getOpcode() != ISD::STORE ||
4980 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4981 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004982 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004983 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004984 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4986 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004987 Op.getOperand(0)),
4988 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004989 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4990 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004991 // ExtractPS works with constant index.
4992 if (isa<ConstantSDNode>(Op.getOperand(1)))
4993 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004994 }
Dan Gohman475871a2008-07-27 21:46:04 +00004995 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004996}
4997
4998
Dan Gohman475871a2008-07-27 21:46:04 +00004999SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005000X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5001 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005002 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005003 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005004
Evan Cheng62a3f152008-03-24 21:52:23 +00005005 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005006 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005007 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005008 return Res;
5009 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005010
Owen Andersone50ed302009-08-10 22:56:29 +00005011 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005012 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005013 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005014 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005015 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005016 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005017 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005018 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5019 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005020 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005021 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005022 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005023 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005024 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005025 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005026 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005027 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005028 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005029 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005030 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005031 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005032 if (Idx == 0)
5033 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005034
Evan Cheng0db9fe62006-04-25 20:13:52 +00005035 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005036 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005037 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005038 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005039 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005040 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005041 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005042 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005043 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5044 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5045 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005046 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047 if (Idx == 0)
5048 return Op;
5049
5050 // UNPCKHPD the element to the lowest double word, then movsd.
5051 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5052 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005053 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005054 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005055 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005056 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005057 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005058 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005059 }
5060
Dan Gohman475871a2008-07-27 21:46:04 +00005061 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062}
5063
Dan Gohman475871a2008-07-27 21:46:04 +00005064SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005065X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5066 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005067 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005068 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005069 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005070
Dan Gohman475871a2008-07-27 21:46:04 +00005071 SDValue N0 = Op.getOperand(0);
5072 SDValue N1 = Op.getOperand(1);
5073 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005074
Dan Gohman8a55ce42009-09-23 21:02:20 +00005075 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005076 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005077 unsigned Opc;
5078 if (VT == MVT::v8i16)
5079 Opc = X86ISD::PINSRW;
5080 else if (VT == MVT::v4i16)
5081 Opc = X86ISD::MMX_PINSRW;
5082 else if (VT == MVT::v16i8)
5083 Opc = X86ISD::PINSRB;
5084 else
5085 Opc = X86ISD::PINSRB;
5086
Nate Begeman14d12ca2008-02-11 04:19:36 +00005087 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5088 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 if (N1.getValueType() != MVT::i32)
5090 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5091 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005092 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005093 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005094 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005095 // Bits [7:6] of the constant are the source select. This will always be
5096 // zero here. The DAG Combiner may combine an extract_elt index into these
5097 // bits. For example (insert (extract, 3), 2) could be matched by putting
5098 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005099 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005100 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005101 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005102 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005103 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005104 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005105 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005106 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005107 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005108 // PINSR* works with constant index.
5109 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005110 }
Dan Gohman475871a2008-07-27 21:46:04 +00005111 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005112}
5113
Dan Gohman475871a2008-07-27 21:46:04 +00005114SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005115X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005116 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005117 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005118
5119 if (Subtarget->hasSSE41())
5120 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5121
Dan Gohman8a55ce42009-09-23 21:02:20 +00005122 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005123 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005124
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005125 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005126 SDValue N0 = Op.getOperand(0);
5127 SDValue N1 = Op.getOperand(1);
5128 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005129
Dan Gohman8a55ce42009-09-23 21:02:20 +00005130 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005131 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5132 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 if (N1.getValueType() != MVT::i32)
5134 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5135 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005136 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005137 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5138 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005139 }
Dan Gohman475871a2008-07-27 21:46:04 +00005140 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005141}
5142
Dan Gohman475871a2008-07-27 21:46:04 +00005143SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005144X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005145 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005146
5147 if (Op.getValueType() == MVT::v1i64 &&
5148 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005149 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005150
Owen Anderson825b72b2009-08-11 20:47:22 +00005151 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5152 EVT VT = MVT::v2i32;
5153 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005154 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005155 case MVT::v16i8:
5156 case MVT::v8i16:
5157 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005158 break;
5159 }
Dale Johannesenace16102009-02-03 19:33:06 +00005160 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5161 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162}
5163
Bill Wendling056292f2008-09-16 21:48:12 +00005164// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5165// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5166// one of the above mentioned nodes. It has to be wrapped because otherwise
5167// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5168// be used to form addressing mode. These wrapped nodes will be selected
5169// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005170SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005171X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005172 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005173
Chris Lattner41621a22009-06-26 19:22:52 +00005174 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5175 // global base reg.
5176 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005177 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005178 CodeModel::Model M = getTargetMachine().getCodeModel();
5179
Chris Lattner4f066492009-07-11 20:29:19 +00005180 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005181 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005182 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005183 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005184 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005185 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005186 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005187
Evan Cheng1606e8e2009-03-13 07:51:59 +00005188 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005189 CP->getAlignment(),
5190 CP->getOffset(), OpFlag);
5191 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005192 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005193 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005194 if (OpFlag) {
5195 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005196 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005197 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005198 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199 }
5200
5201 return Result;
5202}
5203
Dan Gohmand858e902010-04-17 15:26:15 +00005204SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005205 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005206
Chris Lattner18c59872009-06-27 04:16:01 +00005207 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5208 // global base reg.
5209 unsigned char OpFlag = 0;
5210 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005211 CodeModel::Model M = getTargetMachine().getCodeModel();
5212
Chris Lattner4f066492009-07-11 20:29:19 +00005213 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005214 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005215 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005216 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005217 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005218 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005219 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005220
Chris Lattner18c59872009-06-27 04:16:01 +00005221 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5222 OpFlag);
5223 DebugLoc DL = JT->getDebugLoc();
5224 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005225
Chris Lattner18c59872009-06-27 04:16:01 +00005226 // With PIC, the address is actually $g + Offset.
5227 if (OpFlag) {
5228 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5229 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005230 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005231 Result);
5232 }
Eric Christopherfd179292009-08-27 18:07:15 +00005233
Chris Lattner18c59872009-06-27 04:16:01 +00005234 return Result;
5235}
5236
5237SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005238X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005239 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005240
Chris Lattner18c59872009-06-27 04:16:01 +00005241 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5242 // global base reg.
5243 unsigned char OpFlag = 0;
5244 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005245 CodeModel::Model M = getTargetMachine().getCodeModel();
5246
Chris Lattner4f066492009-07-11 20:29:19 +00005247 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005248 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005249 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005250 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005251 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005252 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005253 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005254
Chris Lattner18c59872009-06-27 04:16:01 +00005255 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005256
Chris Lattner18c59872009-06-27 04:16:01 +00005257 DebugLoc DL = Op.getDebugLoc();
5258 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005259
5260
Chris Lattner18c59872009-06-27 04:16:01 +00005261 // With PIC, the address is actually $g + Offset.
5262 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005263 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005264 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5265 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005266 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005267 Result);
5268 }
Eric Christopherfd179292009-08-27 18:07:15 +00005269
Chris Lattner18c59872009-06-27 04:16:01 +00005270 return Result;
5271}
5272
Dan Gohman475871a2008-07-27 21:46:04 +00005273SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005274X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005275 // Create the TargetBlockAddressAddress node.
5276 unsigned char OpFlags =
5277 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005278 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005279 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005280 DebugLoc dl = Op.getDebugLoc();
5281 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5282 /*isTarget=*/true, OpFlags);
5283
Dan Gohmanf705adb2009-10-30 01:28:02 +00005284 if (Subtarget->isPICStyleRIPRel() &&
5285 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005286 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5287 else
5288 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005289
Dan Gohman29cbade2009-11-20 23:18:13 +00005290 // With PIC, the address is actually $g + Offset.
5291 if (isGlobalRelativeToPICBase(OpFlags)) {
5292 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5293 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5294 Result);
5295 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005296
5297 return Result;
5298}
5299
5300SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005301X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005302 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005303 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005304 // Create the TargetGlobalAddress node, folding in the constant
5305 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005306 unsigned char OpFlags =
5307 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005308 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005309 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005310 if (OpFlags == X86II::MO_NO_FLAG &&
5311 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005312 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005313 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005314 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005315 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005316 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005317 }
Eric Christopherfd179292009-08-27 18:07:15 +00005318
Chris Lattner4f066492009-07-11 20:29:19 +00005319 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005320 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005321 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5322 else
5323 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005324
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005325 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005326 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005327 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5328 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005329 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005330 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005331
Chris Lattner36c25012009-07-10 07:34:39 +00005332 // For globals that require a load from a stub to get the address, emit the
5333 // load.
5334 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005335 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005336 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005337
Dan Gohman6520e202008-10-18 02:06:02 +00005338 // If there was a non-zero offset that we didn't fold, create an explicit
5339 // addition for it.
5340 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005341 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005342 DAG.getConstant(Offset, getPointerTy()));
5343
Evan Cheng0db9fe62006-04-25 20:13:52 +00005344 return Result;
5345}
5346
Evan Chengda43bcf2008-09-24 00:05:32 +00005347SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005348X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005349 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005350 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005351 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005352}
5353
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005354static SDValue
5355GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005356 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005357 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005358 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005359 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005360 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005361 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005362 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005363 GA->getOffset(),
5364 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005365 if (InFlag) {
5366 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005367 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005368 } else {
5369 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005370 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005371 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005372
5373 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005374 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005375
Rafael Espindola15f1b662009-04-24 12:59:40 +00005376 SDValue Flag = Chain.getValue(1);
5377 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005378}
5379
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005380// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005381static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005382LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005383 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005384 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005385 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5386 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005387 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005388 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005389 InFlag = Chain.getValue(1);
5390
Chris Lattnerb903bed2009-06-26 21:20:29 +00005391 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005392}
5393
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005394// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005395static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005396LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005397 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005398 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5399 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005400}
5401
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005402// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5403// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005404static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005405 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005406 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005407 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005408 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005409 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005410 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005411 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005413
5414 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005415 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005416
Chris Lattnerb903bed2009-06-26 21:20:29 +00005417 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005418 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5419 // initialexec.
5420 unsigned WrapperKind = X86ISD::Wrapper;
5421 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005422 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005423 } else if (is64Bit) {
5424 assert(model == TLSModel::InitialExec);
5425 OperandFlags = X86II::MO_GOTTPOFF;
5426 WrapperKind = X86ISD::WrapperRIP;
5427 } else {
5428 assert(model == TLSModel::InitialExec);
5429 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005430 }
Eric Christopherfd179292009-08-27 18:07:15 +00005431
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005432 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5433 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005434 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5435 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005436 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005437 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005438
Rafael Espindola9a580232009-02-27 13:37:18 +00005439 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005440 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005441 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005442
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005443 // The address of the thread local variable is the add of the thread
5444 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005445 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005446}
5447
Dan Gohman475871a2008-07-27 21:46:04 +00005448SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005449X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005450
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005451 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005452 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005453
Eric Christopher30ef0e52010-06-03 04:07:48 +00005454 if (Subtarget->isTargetELF()) {
5455 // TODO: implement the "local dynamic" model
5456 // TODO: implement the "initial exec"model for pic executables
5457
5458 // If GV is an alias then use the aliasee for determining
5459 // thread-localness.
5460 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5461 GV = GA->resolveAliasedGlobal(false);
5462
5463 TLSModel::Model model
5464 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5465
5466 switch (model) {
5467 case TLSModel::GeneralDynamic:
5468 case TLSModel::LocalDynamic: // not implemented
5469 if (Subtarget->is64Bit())
5470 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5471 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5472
5473 case TLSModel::InitialExec:
5474 case TLSModel::LocalExec:
5475 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5476 Subtarget->is64Bit());
5477 }
5478 } else if (Subtarget->isTargetDarwin()) {
5479 // Darwin only has one model of TLS. Lower to that.
5480 unsigned char OpFlag = 0;
5481 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5482 X86ISD::WrapperRIP : X86ISD::Wrapper;
5483
5484 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5485 // global base reg.
5486 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5487 !Subtarget->is64Bit();
5488 if (PIC32)
5489 OpFlag = X86II::MO_TLVP_PIC_BASE;
5490 else
5491 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005492 DebugLoc DL = Op.getDebugLoc();
5493 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005494 getPointerTy(),
5495 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005496 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5497
5498 // With PIC32, the address is actually $g + Offset.
5499 if (PIC32)
5500 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5501 DAG.getNode(X86ISD::GlobalBaseReg,
5502 DebugLoc(), getPointerTy()),
5503 Offset);
5504
5505 // Lowering the machine isd will make sure everything is in the right
5506 // location.
5507 SDValue Args[] = { Offset };
5508 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5509
5510 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5511 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5512 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005513
Eric Christopher30ef0e52010-06-03 04:07:48 +00005514 // And our return value (tls address) is in the standard call return value
5515 // location.
5516 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5517 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005518 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005519
5520 assert(false &&
5521 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005522
Torok Edwinc23197a2009-07-14 16:55:14 +00005523 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005524 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005525}
5526
Evan Cheng0db9fe62006-04-25 20:13:52 +00005527
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005528/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005529/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005530SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005531 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005532 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005533 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005534 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005535 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005536 SDValue ShOpLo = Op.getOperand(0);
5537 SDValue ShOpHi = Op.getOperand(1);
5538 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005539 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005541 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005542
Dan Gohman475871a2008-07-27 21:46:04 +00005543 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005544 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005545 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5546 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005547 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005548 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5549 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005550 }
Evan Chenge3413162006-01-09 18:33:28 +00005551
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5553 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005554 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005556
Dan Gohman475871a2008-07-27 21:46:04 +00005557 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005559 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5560 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005561
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005562 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005563 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5564 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005565 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005566 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5567 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005568 }
5569
Dan Gohman475871a2008-07-27 21:46:04 +00005570 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005571 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005572}
Evan Chenga3195e82006-01-12 22:54:21 +00005573
Dan Gohmand858e902010-04-17 15:26:15 +00005574SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5575 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005576 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005577
5578 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005580 return Op;
5581 }
5582 return SDValue();
5583 }
5584
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005586 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005587
Eli Friedman36df4992009-05-27 00:47:34 +00005588 // These are really Legal; return the operand so the caller accepts it as
5589 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005590 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005591 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005592 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005593 Subtarget->is64Bit()) {
5594 return Op;
5595 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005596
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005597 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005598 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005599 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005600 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005601 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005602 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005603 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005604 PseudoSourceValue::getFixedStack(SSFI), 0,
5605 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005606 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5607}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005608
Owen Andersone50ed302009-08-10 22:56:29 +00005609SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005610 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005611 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005612 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005613 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005614 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005615 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005616 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005618 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005620 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005621 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005622 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005623
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005624 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005625 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005626 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005627
5628 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5629 // shouldn't be necessary except that RFP cannot be live across
5630 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005631 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005632 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005633 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005635 SDValue Ops[] = {
5636 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5637 };
5638 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005639 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005640 PseudoSourceValue::getFixedStack(SSFI), 0,
5641 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005642 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005643
Evan Cheng0db9fe62006-04-25 20:13:52 +00005644 return Result;
5645}
5646
Bill Wendling8b8a6362009-01-17 03:56:04 +00005647// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005648SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5649 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005650 // This algorithm is not obvious. Here it is in C code, more or less:
5651 /*
5652 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5653 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5654 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005655
Bill Wendling8b8a6362009-01-17 03:56:04 +00005656 // Copy ints to xmm registers.
5657 __m128i xh = _mm_cvtsi32_si128( hi );
5658 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005659
Bill Wendling8b8a6362009-01-17 03:56:04 +00005660 // Combine into low half of a single xmm register.
5661 __m128i x = _mm_unpacklo_epi32( xh, xl );
5662 __m128d d;
5663 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005664
Bill Wendling8b8a6362009-01-17 03:56:04 +00005665 // Merge in appropriate exponents to give the integer bits the right
5666 // magnitude.
5667 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005668
Bill Wendling8b8a6362009-01-17 03:56:04 +00005669 // Subtract away the biases to deal with the IEEE-754 double precision
5670 // implicit 1.
5671 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005672
Bill Wendling8b8a6362009-01-17 03:56:04 +00005673 // All conversions up to here are exact. The correctly rounded result is
5674 // calculated using the current rounding mode using the following
5675 // horizontal add.
5676 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5677 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5678 // store doesn't really need to be here (except
5679 // maybe to zero the other double)
5680 return sd;
5681 }
5682 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005683
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005684 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005685 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005686
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005687 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005688 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005689 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5690 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5691 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5692 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005693 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005694 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005695
Bill Wendling8b8a6362009-01-17 03:56:04 +00005696 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005697 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005698 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005699 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005700 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005701 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005702 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005703
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5705 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005706 Op.getOperand(0),
5707 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5709 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005710 Op.getOperand(0),
5711 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5713 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005714 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005715 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005716 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5717 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5718 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005719 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005720 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005722
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005723 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005724 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005725 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5726 DAG.getUNDEF(MVT::v2f64), ShufMask);
5727 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5728 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005729 DAG.getIntPtrConstant(0));
5730}
5731
Bill Wendling8b8a6362009-01-17 03:56:04 +00005732// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005733SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5734 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005735 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005736 // FP constant to bias correct the final result.
5737 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005738 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005739
5740 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5742 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005743 Op.getOperand(0),
5744 DAG.getIntPtrConstant(0)));
5745
Owen Anderson825b72b2009-08-11 20:47:22 +00005746 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5747 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005748 DAG.getIntPtrConstant(0));
5749
5750 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5752 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005753 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 MVT::v2f64, Load)),
5755 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005756 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005757 MVT::v2f64, Bias)));
5758 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5759 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005760 DAG.getIntPtrConstant(0));
5761
5762 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005764
5765 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005766 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005767
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005769 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005770 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005772 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005773 }
5774
5775 // Handle final rounding.
5776 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005777}
5778
Dan Gohmand858e902010-04-17 15:26:15 +00005779SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5780 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005781 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005782 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005783
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005784 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005785 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5786 // the optimization here.
5787 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005788 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005789
Owen Andersone50ed302009-08-10 22:56:29 +00005790 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005791 EVT DstVT = Op.getValueType();
5792 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005793 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005794 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005795 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005796
5797 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005799 if (SrcVT == MVT::i32) {
5800 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5801 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5802 getPointerTy(), StackSlot, WordOff);
5803 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5804 StackSlot, NULL, 0, false, false, 0);
5805 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5806 OffsetSlot, NULL, 0, false, false, 0);
5807 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5808 return Fild;
5809 }
5810
5811 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5812 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005813 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005814 // For i64 source, we need to add the appropriate power of 2 if the input
5815 // was negative. This is the same as the optimization in
5816 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5817 // we must be careful to do the computation in x87 extended precision, not
5818 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5819 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5820 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5821 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5822
5823 APInt FF(32, 0x5F800000ULL);
5824
5825 // Check whether the sign bit is set.
5826 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5827 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5828 ISD::SETLT);
5829
5830 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5831 SDValue FudgePtr = DAG.getConstantPool(
5832 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5833 getPointerTy());
5834
5835 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5836 SDValue Zero = DAG.getIntPtrConstant(0);
5837 SDValue Four = DAG.getIntPtrConstant(4);
5838 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5839 Zero, Four);
5840 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5841
5842 // Load the value out, extending it from f32 to f80.
5843 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005844 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005845 FudgePtr, PseudoSourceValue::getConstantPool(),
5846 0, MVT::f32, false, false, 4);
5847 // Extend everything to 80 bits to force it to be done on x87.
5848 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5849 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005850}
5851
Dan Gohman475871a2008-07-27 21:46:04 +00005852std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005853FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005854 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005855
Owen Andersone50ed302009-08-10 22:56:29 +00005856 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005857
5858 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5860 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005861 }
5862
Owen Anderson825b72b2009-08-11 20:47:22 +00005863 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5864 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005865 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005866
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005867 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005868 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005869 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005870 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005871 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005873 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005874 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005875
Evan Cheng87c89352007-10-15 20:11:21 +00005876 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5877 // stack slot.
5878 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005879 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005880 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005881 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005882
Evan Cheng0db9fe62006-04-25 20:13:52 +00005883 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005884 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005885 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5887 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5888 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005889 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005890
Dan Gohman475871a2008-07-27 21:46:04 +00005891 SDValue Chain = DAG.getEntryNode();
5892 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005893 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005895 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005896 PseudoSourceValue::getFixedStack(SSFI), 0,
5897 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005899 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005900 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5901 };
Dale Johannesenace16102009-02-03 19:33:06 +00005902 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005903 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005904 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005905 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5906 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005907
Evan Cheng0db9fe62006-04-25 20:13:52 +00005908 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005909 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005910 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005911
Chris Lattner27a6c732007-11-24 07:07:01 +00005912 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005913}
5914
Dan Gohmand858e902010-04-17 15:26:15 +00005915SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5916 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005917 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 if (Op.getValueType() == MVT::v2i32 &&
5919 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005920 return Op;
5921 }
5922 return SDValue();
5923 }
5924
Eli Friedman948e95a2009-05-23 09:59:16 +00005925 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005926 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005927 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5928 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005929
Chris Lattner27a6c732007-11-24 07:07:01 +00005930 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005931 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005932 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005933}
5934
Dan Gohmand858e902010-04-17 15:26:15 +00005935SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5936 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005937 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5938 SDValue FIST = Vals.first, StackSlot = Vals.second;
5939 assert(FIST.getNode() && "Unexpected failure");
5940
5941 // Load the result.
5942 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005943 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005944}
5945
Dan Gohmand858e902010-04-17 15:26:15 +00005946SDValue X86TargetLowering::LowerFABS(SDValue Op,
5947 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005948 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005949 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005950 EVT VT = Op.getValueType();
5951 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005952 if (VT.isVector())
5953 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005954 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005955 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005956 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005957 CV.push_back(C);
5958 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005959 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005960 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005961 CV.push_back(C);
5962 CV.push_back(C);
5963 CV.push_back(C);
5964 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005965 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005966 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005967 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005968 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005969 PseudoSourceValue::getConstantPool(), 0,
5970 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005971 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005972}
5973
Dan Gohmand858e902010-04-17 15:26:15 +00005974SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005975 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005976 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005977 EVT VT = Op.getValueType();
5978 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005979 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005980 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005981 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005982 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005983 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005984 CV.push_back(C);
5985 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005986 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005987 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005988 CV.push_back(C);
5989 CV.push_back(C);
5990 CV.push_back(C);
5991 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005992 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005993 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005994 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005995 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005996 PseudoSourceValue::getConstantPool(), 0,
5997 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005998 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005999 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006000 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6001 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006002 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006003 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006004 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006005 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006006 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006007}
6008
Dan Gohmand858e902010-04-17 15:26:15 +00006009SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006010 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006011 SDValue Op0 = Op.getOperand(0);
6012 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006013 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006014 EVT VT = Op.getValueType();
6015 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006016
6017 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006018 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006019 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006020 SrcVT = VT;
6021 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006022 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006023 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006024 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006025 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006026 }
6027
6028 // At this point the operands and the result should have the same
6029 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006030
Evan Cheng68c47cb2007-01-05 07:55:56 +00006031 // First get the sign bit of second operand.
6032 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006033 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006034 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6035 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006036 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006037 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6038 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6039 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6040 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006041 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006042 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006043 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006044 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006045 PseudoSourceValue::getConstantPool(), 0,
6046 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006047 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006048
6049 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006050 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006051 // Op0 is MVT::f32, Op1 is MVT::f64.
6052 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6053 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6054 DAG.getConstant(32, MVT::i32));
6055 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6056 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006057 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006058 }
6059
Evan Cheng73d6cf12007-01-05 21:37:56 +00006060 // Clear first operand sign bit.
6061 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006062 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006063 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6064 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006065 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006066 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6067 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6068 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6069 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006070 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006071 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006072 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006073 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006074 PseudoSourceValue::getConstantPool(), 0,
6075 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006076 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006077
6078 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006079 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006080}
6081
Dan Gohman076aee32009-03-04 19:44:21 +00006082/// Emit nodes that will be selected as "test Op0,Op0", or something
6083/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006084SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006085 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006086 DebugLoc dl = Op.getDebugLoc();
6087
Dan Gohman31125812009-03-07 01:58:32 +00006088 // CF and OF aren't always set the way we want. Determine which
6089 // of these we need.
6090 bool NeedCF = false;
6091 bool NeedOF = false;
6092 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006093 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006094 case X86::COND_A: case X86::COND_AE:
6095 case X86::COND_B: case X86::COND_BE:
6096 NeedCF = true;
6097 break;
6098 case X86::COND_G: case X86::COND_GE:
6099 case X86::COND_L: case X86::COND_LE:
6100 case X86::COND_O: case X86::COND_NO:
6101 NeedOF = true;
6102 break;
Dan Gohman31125812009-03-07 01:58:32 +00006103 }
6104
Dan Gohman076aee32009-03-04 19:44:21 +00006105 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006106 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6107 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006108 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6109 // Emit a CMP with 0, which is the TEST pattern.
6110 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6111 DAG.getConstant(0, Op.getValueType()));
6112
6113 unsigned Opcode = 0;
6114 unsigned NumOperands = 0;
6115 switch (Op.getNode()->getOpcode()) {
6116 case ISD::ADD:
6117 // Due to an isel shortcoming, be conservative if this add is likely to be
6118 // selected as part of a load-modify-store instruction. When the root node
6119 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6120 // uses of other nodes in the match, such as the ADD in this case. This
6121 // leads to the ADD being left around and reselected, with the result being
6122 // two adds in the output. Alas, even if none our users are stores, that
6123 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6124 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6125 // climbing the DAG back to the root, and it doesn't seem to be worth the
6126 // effort.
6127 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006128 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006129 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6130 goto default_case;
6131
6132 if (ConstantSDNode *C =
6133 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6134 // An add of one will be selected as an INC.
6135 if (C->getAPIntValue() == 1) {
6136 Opcode = X86ISD::INC;
6137 NumOperands = 1;
6138 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006139 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006140
6141 // An add of negative one (subtract of one) will be selected as a DEC.
6142 if (C->getAPIntValue().isAllOnesValue()) {
6143 Opcode = X86ISD::DEC;
6144 NumOperands = 1;
6145 break;
6146 }
Dan Gohman076aee32009-03-04 19:44:21 +00006147 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006148
6149 // Otherwise use a regular EFLAGS-setting add.
6150 Opcode = X86ISD::ADD;
6151 NumOperands = 2;
6152 break;
6153 case ISD::AND: {
6154 // If the primary and result isn't used, don't bother using X86ISD::AND,
6155 // because a TEST instruction will be better.
6156 bool NonFlagUse = false;
6157 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6158 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6159 SDNode *User = *UI;
6160 unsigned UOpNo = UI.getOperandNo();
6161 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6162 // Look pass truncate.
6163 UOpNo = User->use_begin().getOperandNo();
6164 User = *User->use_begin();
6165 }
6166
6167 if (User->getOpcode() != ISD::BRCOND &&
6168 User->getOpcode() != ISD::SETCC &&
6169 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6170 NonFlagUse = true;
6171 break;
6172 }
Dan Gohman076aee32009-03-04 19:44:21 +00006173 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006174
6175 if (!NonFlagUse)
6176 break;
6177 }
6178 // FALL THROUGH
6179 case ISD::SUB:
6180 case ISD::OR:
6181 case ISD::XOR:
6182 // Due to the ISEL shortcoming noted above, be conservative if this op is
6183 // likely to be selected as part of a load-modify-store instruction.
6184 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6185 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6186 if (UI->getOpcode() == ISD::STORE)
6187 goto default_case;
6188
6189 // Otherwise use a regular EFLAGS-setting instruction.
6190 switch (Op.getNode()->getOpcode()) {
6191 default: llvm_unreachable("unexpected operator!");
6192 case ISD::SUB: Opcode = X86ISD::SUB; break;
6193 case ISD::OR: Opcode = X86ISD::OR; break;
6194 case ISD::XOR: Opcode = X86ISD::XOR; break;
6195 case ISD::AND: Opcode = X86ISD::AND; break;
6196 }
6197
6198 NumOperands = 2;
6199 break;
6200 case X86ISD::ADD:
6201 case X86ISD::SUB:
6202 case X86ISD::INC:
6203 case X86ISD::DEC:
6204 case X86ISD::OR:
6205 case X86ISD::XOR:
6206 case X86ISD::AND:
6207 return SDValue(Op.getNode(), 1);
6208 default:
6209 default_case:
6210 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006211 }
6212
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006213 if (Opcode == 0)
6214 // Emit a CMP with 0, which is the TEST pattern.
6215 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6216 DAG.getConstant(0, Op.getValueType()));
6217
6218 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6219 SmallVector<SDValue, 4> Ops;
6220 for (unsigned i = 0; i != NumOperands; ++i)
6221 Ops.push_back(Op.getOperand(i));
6222
6223 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6224 DAG.ReplaceAllUsesWith(Op, New);
6225 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006226}
6227
6228/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6229/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006230SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006231 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006232 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6233 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006234 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006235
6236 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006238}
6239
Evan Chengd40d03e2010-01-06 19:38:29 +00006240/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6241/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006242SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6243 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006244 SDValue Op0 = And.getOperand(0);
6245 SDValue Op1 = And.getOperand(1);
6246 if (Op0.getOpcode() == ISD::TRUNCATE)
6247 Op0 = Op0.getOperand(0);
6248 if (Op1.getOpcode() == ISD::TRUNCATE)
6249 Op1 = Op1.getOperand(0);
6250
Evan Chengd40d03e2010-01-06 19:38:29 +00006251 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006252 if (Op1.getOpcode() == ISD::SHL)
6253 std::swap(Op0, Op1);
6254 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006255 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6256 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006257 // If we looked past a truncate, check that it's only truncating away
6258 // known zeros.
6259 unsigned BitWidth = Op0.getValueSizeInBits();
6260 unsigned AndBitWidth = And.getValueSizeInBits();
6261 if (BitWidth > AndBitWidth) {
6262 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6263 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6264 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6265 return SDValue();
6266 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006267 LHS = Op1;
6268 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006269 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006270 } else if (Op1.getOpcode() == ISD::Constant) {
6271 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6272 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006273 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6274 LHS = AndLHS.getOperand(0);
6275 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006276 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006277 }
Evan Cheng0488db92007-09-25 01:57:46 +00006278
Evan Chengd40d03e2010-01-06 19:38:29 +00006279 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006280 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006281 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006282 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006283 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006284 // Also promote i16 to i32 for performance / code size reason.
6285 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006286 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006287 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006288
Evan Chengd40d03e2010-01-06 19:38:29 +00006289 // If the operand types disagree, extend the shift amount to match. Since
6290 // BT ignores high bits (like shifts) we can use anyextend.
6291 if (LHS.getValueType() != RHS.getValueType())
6292 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006293
Evan Chengd40d03e2010-01-06 19:38:29 +00006294 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6295 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6296 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6297 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006298 }
6299
Evan Cheng54de3ea2010-01-05 06:52:31 +00006300 return SDValue();
6301}
6302
Dan Gohmand858e902010-04-17 15:26:15 +00006303SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006304 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6305 SDValue Op0 = Op.getOperand(0);
6306 SDValue Op1 = Op.getOperand(1);
6307 DebugLoc dl = Op.getDebugLoc();
6308 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6309
6310 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006311 // Lower (X & (1 << N)) == 0 to BT(X, N).
6312 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6313 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6314 if (Op0.getOpcode() == ISD::AND &&
6315 Op0.hasOneUse() &&
6316 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006317 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006318 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6319 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6320 if (NewSetCC.getNode())
6321 return NewSetCC;
6322 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006323
Evan Cheng2c755ba2010-02-27 07:36:59 +00006324 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6325 if (Op0.getOpcode() == X86ISD::SETCC &&
6326 Op1.getOpcode() == ISD::Constant &&
6327 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6328 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6329 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6330 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6331 bool Invert = (CC == ISD::SETNE) ^
6332 cast<ConstantSDNode>(Op1)->isNullValue();
6333 if (Invert)
6334 CCode = X86::GetOppositeBranchCondition(CCode);
6335 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6336 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6337 }
6338
Evan Chenge5b51ac2010-04-17 06:13:15 +00006339 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006340 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006341 if (X86CC == X86::COND_INVALID)
6342 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006343
Evan Cheng552f09a2010-04-26 19:06:11 +00006344 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006345
6346 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006347 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006348 return DAG.getNode(ISD::AND, dl, MVT::i8,
6349 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6350 DAG.getConstant(X86CC, MVT::i8), Cond),
6351 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006352
Owen Anderson825b72b2009-08-11 20:47:22 +00006353 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6354 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006355}
6356
Dan Gohmand858e902010-04-17 15:26:15 +00006357SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006358 SDValue Cond;
6359 SDValue Op0 = Op.getOperand(0);
6360 SDValue Op1 = Op.getOperand(1);
6361 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006362 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006363 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6364 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006365 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006366
6367 if (isFP) {
6368 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006369 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006370 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6371 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006372 bool Swap = false;
6373
6374 switch (SetCCOpcode) {
6375 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006376 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006377 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006378 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006379 case ISD::SETGT: Swap = true; // Fallthrough
6380 case ISD::SETLT:
6381 case ISD::SETOLT: SSECC = 1; break;
6382 case ISD::SETOGE:
6383 case ISD::SETGE: Swap = true; // Fallthrough
6384 case ISD::SETLE:
6385 case ISD::SETOLE: SSECC = 2; break;
6386 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006387 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006388 case ISD::SETNE: SSECC = 4; break;
6389 case ISD::SETULE: Swap = true;
6390 case ISD::SETUGE: SSECC = 5; break;
6391 case ISD::SETULT: Swap = true;
6392 case ISD::SETUGT: SSECC = 6; break;
6393 case ISD::SETO: SSECC = 7; break;
6394 }
6395 if (Swap)
6396 std::swap(Op0, Op1);
6397
Nate Begemanfb8ead02008-07-25 19:05:58 +00006398 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006399 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006400 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006401 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006402 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6403 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006404 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006405 }
6406 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006407 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006408 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6409 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006410 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006411 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006412 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006413 }
6414 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006415 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006416 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006417
Nate Begeman30a0de92008-07-17 16:51:19 +00006418 // We are handling one of the integer comparisons here. Since SSE only has
6419 // GT and EQ comparisons for integer, swapping operands and multiple
6420 // operations may be required for some comparisons.
6421 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6422 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006423
Owen Anderson825b72b2009-08-11 20:47:22 +00006424 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006425 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006426 case MVT::v8i8:
6427 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6428 case MVT::v4i16:
6429 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6430 case MVT::v2i32:
6431 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6432 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006433 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006434
Nate Begeman30a0de92008-07-17 16:51:19 +00006435 switch (SetCCOpcode) {
6436 default: break;
6437 case ISD::SETNE: Invert = true;
6438 case ISD::SETEQ: Opc = EQOpc; break;
6439 case ISD::SETLT: Swap = true;
6440 case ISD::SETGT: Opc = GTOpc; break;
6441 case ISD::SETGE: Swap = true;
6442 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6443 case ISD::SETULT: Swap = true;
6444 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6445 case ISD::SETUGE: Swap = true;
6446 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6447 }
6448 if (Swap)
6449 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006450
Nate Begeman30a0de92008-07-17 16:51:19 +00006451 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6452 // bits of the inputs before performing those operations.
6453 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006454 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006455 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6456 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006457 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006458 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6459 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006460 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6461 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006462 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006463
Dale Johannesenace16102009-02-03 19:33:06 +00006464 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006465
6466 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006467 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006468 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006469
Nate Begeman30a0de92008-07-17 16:51:19 +00006470 return Result;
6471}
Evan Cheng0488db92007-09-25 01:57:46 +00006472
Evan Cheng370e5342008-12-03 08:38:43 +00006473// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006474static bool isX86LogicalCmp(SDValue Op) {
6475 unsigned Opc = Op.getNode()->getOpcode();
6476 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6477 return true;
6478 if (Op.getResNo() == 1 &&
6479 (Opc == X86ISD::ADD ||
6480 Opc == X86ISD::SUB ||
6481 Opc == X86ISD::SMUL ||
6482 Opc == X86ISD::UMUL ||
6483 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006484 Opc == X86ISD::DEC ||
6485 Opc == X86ISD::OR ||
6486 Opc == X86ISD::XOR ||
6487 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006488 return true;
6489
6490 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006491}
6492
Dan Gohmand858e902010-04-17 15:26:15 +00006493SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006494 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006495 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006496 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006497 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006498
Dan Gohman1a492952009-10-20 16:22:37 +00006499 if (Cond.getOpcode() == ISD::SETCC) {
6500 SDValue NewCond = LowerSETCC(Cond, DAG);
6501 if (NewCond.getNode())
6502 Cond = NewCond;
6503 }
Evan Cheng734503b2006-09-11 02:19:56 +00006504
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006505 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6506 SDValue Op1 = Op.getOperand(1);
6507 SDValue Op2 = Op.getOperand(2);
6508 if (Cond.getOpcode() == X86ISD::SETCC &&
6509 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6510 SDValue Cmp = Cond.getOperand(1);
6511 if (Cmp.getOpcode() == X86ISD::CMP) {
6512 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6513 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6514 ConstantSDNode *RHSC =
6515 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6516 if (N1C && N1C->isAllOnesValue() &&
6517 N2C && N2C->isNullValue() &&
6518 RHSC && RHSC->isNullValue()) {
6519 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006520 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006521 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6522 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6523 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6524 }
6525 }
6526 }
6527
Evan Chengad9c0a32009-12-15 00:53:42 +00006528 // Look pass (and (setcc_carry (cmp ...)), 1).
6529 if (Cond.getOpcode() == ISD::AND &&
6530 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6531 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6532 if (C && C->getAPIntValue() == 1)
6533 Cond = Cond.getOperand(0);
6534 }
6535
Evan Cheng3f41d662007-10-08 22:16:29 +00006536 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6537 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006538 if (Cond.getOpcode() == X86ISD::SETCC ||
6539 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006540 CC = Cond.getOperand(0);
6541
Dan Gohman475871a2008-07-27 21:46:04 +00006542 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006543 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006544 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006545
Evan Cheng3f41d662007-10-08 22:16:29 +00006546 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006547 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006548 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006549 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006550
Chris Lattnerd1980a52009-03-12 06:52:53 +00006551 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6552 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006553 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006554 addTest = false;
6555 }
6556 }
6557
6558 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006559 // Look pass the truncate.
6560 if (Cond.getOpcode() == ISD::TRUNCATE)
6561 Cond = Cond.getOperand(0);
6562
6563 // We know the result of AND is compared against zero. Try to match
6564 // it to BT.
6565 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6566 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6567 if (NewSetCC.getNode()) {
6568 CC = NewSetCC.getOperand(0);
6569 Cond = NewSetCC.getOperand(1);
6570 addTest = false;
6571 }
6572 }
6573 }
6574
6575 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006576 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006577 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006578 }
6579
Evan Cheng0488db92007-09-25 01:57:46 +00006580 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6581 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006582 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6583 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006584 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006585}
6586
Evan Cheng370e5342008-12-03 08:38:43 +00006587// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6588// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6589// from the AND / OR.
6590static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6591 Opc = Op.getOpcode();
6592 if (Opc != ISD::OR && Opc != ISD::AND)
6593 return false;
6594 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6595 Op.getOperand(0).hasOneUse() &&
6596 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6597 Op.getOperand(1).hasOneUse());
6598}
6599
Evan Cheng961d6d42009-02-02 08:19:07 +00006600// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6601// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006602static bool isXor1OfSetCC(SDValue Op) {
6603 if (Op.getOpcode() != ISD::XOR)
6604 return false;
6605 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6606 if (N1C && N1C->getAPIntValue() == 1) {
6607 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6608 Op.getOperand(0).hasOneUse();
6609 }
6610 return false;
6611}
6612
Dan Gohmand858e902010-04-17 15:26:15 +00006613SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006614 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006615 SDValue Chain = Op.getOperand(0);
6616 SDValue Cond = Op.getOperand(1);
6617 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006618 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006619 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006620
Dan Gohman1a492952009-10-20 16:22:37 +00006621 if (Cond.getOpcode() == ISD::SETCC) {
6622 SDValue NewCond = LowerSETCC(Cond, DAG);
6623 if (NewCond.getNode())
6624 Cond = NewCond;
6625 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006626#if 0
6627 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006628 else if (Cond.getOpcode() == X86ISD::ADD ||
6629 Cond.getOpcode() == X86ISD::SUB ||
6630 Cond.getOpcode() == X86ISD::SMUL ||
6631 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006632 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006633#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006634
Evan Chengad9c0a32009-12-15 00:53:42 +00006635 // Look pass (and (setcc_carry (cmp ...)), 1).
6636 if (Cond.getOpcode() == ISD::AND &&
6637 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6638 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6639 if (C && C->getAPIntValue() == 1)
6640 Cond = Cond.getOperand(0);
6641 }
6642
Evan Cheng3f41d662007-10-08 22:16:29 +00006643 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6644 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006645 if (Cond.getOpcode() == X86ISD::SETCC ||
6646 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006647 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006648
Dan Gohman475871a2008-07-27 21:46:04 +00006649 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006650 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006651 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006652 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006653 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006654 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006655 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006656 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006657 default: break;
6658 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006659 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006660 // These can only come from an arithmetic instruction with overflow,
6661 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006662 Cond = Cond.getNode()->getOperand(1);
6663 addTest = false;
6664 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006665 }
Evan Cheng0488db92007-09-25 01:57:46 +00006666 }
Evan Cheng370e5342008-12-03 08:38:43 +00006667 } else {
6668 unsigned CondOpc;
6669 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6670 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006671 if (CondOpc == ISD::OR) {
6672 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6673 // two branches instead of an explicit OR instruction with a
6674 // separate test.
6675 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006676 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006677 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006678 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006679 Chain, Dest, CC, Cmp);
6680 CC = Cond.getOperand(1).getOperand(0);
6681 Cond = Cmp;
6682 addTest = false;
6683 }
6684 } else { // ISD::AND
6685 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6686 // two branches instead of an explicit AND instruction with a
6687 // separate test. However, we only do this if this block doesn't
6688 // have a fall-through edge, because this requires an explicit
6689 // jmp when the condition is false.
6690 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006691 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006692 Op.getNode()->hasOneUse()) {
6693 X86::CondCode CCode =
6694 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6695 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006696 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006697 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006698 // Look for an unconditional branch following this conditional branch.
6699 // We need this because we need to reverse the successors in order
6700 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006701 if (User->getOpcode() == ISD::BR) {
6702 SDValue FalseBB = User->getOperand(1);
6703 SDNode *NewBR =
6704 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006705 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006706 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006707 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006708
Dale Johannesene4d209d2009-02-03 20:21:25 +00006709 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006710 Chain, Dest, CC, Cmp);
6711 X86::CondCode CCode =
6712 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6713 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006714 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006715 Cond = Cmp;
6716 addTest = false;
6717 }
6718 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006719 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006720 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6721 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6722 // It should be transformed during dag combiner except when the condition
6723 // is set by a arithmetics with overflow node.
6724 X86::CondCode CCode =
6725 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6726 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006728 Cond = Cond.getOperand(0).getOperand(1);
6729 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006730 }
Evan Cheng0488db92007-09-25 01:57:46 +00006731 }
6732
6733 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006734 // Look pass the truncate.
6735 if (Cond.getOpcode() == ISD::TRUNCATE)
6736 Cond = Cond.getOperand(0);
6737
6738 // We know the result of AND is compared against zero. Try to match
6739 // it to BT.
6740 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6741 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6742 if (NewSetCC.getNode()) {
6743 CC = NewSetCC.getOperand(0);
6744 Cond = NewSetCC.getOperand(1);
6745 addTest = false;
6746 }
6747 }
6748 }
6749
6750 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006751 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006752 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006753 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006754 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006755 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006756}
6757
Anton Korobeynikove060b532007-04-17 19:34:00 +00006758
6759// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6760// Calls to _alloca is needed to probe the stack when allocating more than 4k
6761// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6762// that the guard pages used by the OS virtual memory manager are allocated in
6763// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006764SDValue
6765X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006766 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006767 assert(Subtarget->isTargetCygMing() &&
6768 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006769 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006770
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006771 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006772 SDValue Chain = Op.getOperand(0);
6773 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006774 // FIXME: Ensure alignment here
6775
Dan Gohman475871a2008-07-27 21:46:04 +00006776 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006777
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006779
Dale Johannesendd64c412009-02-04 00:33:20 +00006780 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006781 Flag = Chain.getValue(1);
6782
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006783 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006784
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006785 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6786 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006787
Dale Johannesendd64c412009-02-04 00:33:20 +00006788 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006789
Dan Gohman475871a2008-07-27 21:46:04 +00006790 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006791 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006792}
6793
Dan Gohmand858e902010-04-17 15:26:15 +00006794SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006795 MachineFunction &MF = DAG.getMachineFunction();
6796 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6797
Dan Gohman69de1932008-02-06 22:27:42 +00006798 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006799 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006800
Evan Cheng25ab6902006-09-08 06:48:29 +00006801 if (!Subtarget->is64Bit()) {
6802 // vastart just stores the address of the VarArgsFrameIndex slot into the
6803 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006804 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6805 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006806 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6807 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006808 }
6809
6810 // __va_list_tag:
6811 // gp_offset (0 - 6 * 8)
6812 // fp_offset (48 - 48 + 8 * 16)
6813 // overflow_arg_area (point to parameters coming in memory).
6814 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006815 SmallVector<SDValue, 8> MemOps;
6816 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006817 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006818 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006819 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6820 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006821 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006822 MemOps.push_back(Store);
6823
6824 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006825 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006826 FIN, DAG.getIntPtrConstant(4));
6827 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006828 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6829 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006830 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006831 MemOps.push_back(Store);
6832
6833 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006834 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006835 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006836 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6837 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006838 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006839 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006840 MemOps.push_back(Store);
6841
6842 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006843 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006844 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006845 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6846 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006847 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006848 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006849 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006850 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006851 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852}
6853
Dan Gohmand858e902010-04-17 15:26:15 +00006854SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006855 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6856 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006857
Chris Lattner75361b62010-04-07 22:58:41 +00006858 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006859 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006860}
6861
Dan Gohmand858e902010-04-17 15:26:15 +00006862SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006863 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006864 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006865 SDValue Chain = Op.getOperand(0);
6866 SDValue DstPtr = Op.getOperand(1);
6867 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006868 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6869 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006870 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006871
Dale Johannesendd64c412009-02-04 00:33:20 +00006872 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006873 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6874 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006875}
6876
Dan Gohman475871a2008-07-27 21:46:04 +00006877SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006878X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006879 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006880 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006881 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006882 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006883 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006884 case Intrinsic::x86_sse_comieq_ss:
6885 case Intrinsic::x86_sse_comilt_ss:
6886 case Intrinsic::x86_sse_comile_ss:
6887 case Intrinsic::x86_sse_comigt_ss:
6888 case Intrinsic::x86_sse_comige_ss:
6889 case Intrinsic::x86_sse_comineq_ss:
6890 case Intrinsic::x86_sse_ucomieq_ss:
6891 case Intrinsic::x86_sse_ucomilt_ss:
6892 case Intrinsic::x86_sse_ucomile_ss:
6893 case Intrinsic::x86_sse_ucomigt_ss:
6894 case Intrinsic::x86_sse_ucomige_ss:
6895 case Intrinsic::x86_sse_ucomineq_ss:
6896 case Intrinsic::x86_sse2_comieq_sd:
6897 case Intrinsic::x86_sse2_comilt_sd:
6898 case Intrinsic::x86_sse2_comile_sd:
6899 case Intrinsic::x86_sse2_comigt_sd:
6900 case Intrinsic::x86_sse2_comige_sd:
6901 case Intrinsic::x86_sse2_comineq_sd:
6902 case Intrinsic::x86_sse2_ucomieq_sd:
6903 case Intrinsic::x86_sse2_ucomilt_sd:
6904 case Intrinsic::x86_sse2_ucomile_sd:
6905 case Intrinsic::x86_sse2_ucomigt_sd:
6906 case Intrinsic::x86_sse2_ucomige_sd:
6907 case Intrinsic::x86_sse2_ucomineq_sd: {
6908 unsigned Opc = 0;
6909 ISD::CondCode CC = ISD::SETCC_INVALID;
6910 switch (IntNo) {
6911 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006912 case Intrinsic::x86_sse_comieq_ss:
6913 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006914 Opc = X86ISD::COMI;
6915 CC = ISD::SETEQ;
6916 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006917 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006918 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006919 Opc = X86ISD::COMI;
6920 CC = ISD::SETLT;
6921 break;
6922 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006923 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006924 Opc = X86ISD::COMI;
6925 CC = ISD::SETLE;
6926 break;
6927 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006928 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006929 Opc = X86ISD::COMI;
6930 CC = ISD::SETGT;
6931 break;
6932 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006933 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006934 Opc = X86ISD::COMI;
6935 CC = ISD::SETGE;
6936 break;
6937 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006938 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006939 Opc = X86ISD::COMI;
6940 CC = ISD::SETNE;
6941 break;
6942 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006943 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006944 Opc = X86ISD::UCOMI;
6945 CC = ISD::SETEQ;
6946 break;
6947 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006948 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006949 Opc = X86ISD::UCOMI;
6950 CC = ISD::SETLT;
6951 break;
6952 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006953 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006954 Opc = X86ISD::UCOMI;
6955 CC = ISD::SETLE;
6956 break;
6957 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006958 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006959 Opc = X86ISD::UCOMI;
6960 CC = ISD::SETGT;
6961 break;
6962 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006963 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006964 Opc = X86ISD::UCOMI;
6965 CC = ISD::SETGE;
6966 break;
6967 case Intrinsic::x86_sse_ucomineq_ss:
6968 case Intrinsic::x86_sse2_ucomineq_sd:
6969 Opc = X86ISD::UCOMI;
6970 CC = ISD::SETNE;
6971 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006972 }
Evan Cheng734503b2006-09-11 02:19:56 +00006973
Dan Gohman475871a2008-07-27 21:46:04 +00006974 SDValue LHS = Op.getOperand(1);
6975 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006976 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006977 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006978 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6979 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6980 DAG.getConstant(X86CC, MVT::i8), Cond);
6981 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006982 }
Eric Christopher71c67532009-07-29 00:28:05 +00006983 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006984 // an integer value, not just an instruction so lower it to the ptest
6985 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006986 case Intrinsic::x86_sse41_ptestz:
6987 case Intrinsic::x86_sse41_ptestc:
6988 case Intrinsic::x86_sse41_ptestnzc:{
6989 unsigned X86CC = 0;
6990 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006991 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006992 case Intrinsic::x86_sse41_ptestz:
6993 // ZF = 1
6994 X86CC = X86::COND_E;
6995 break;
6996 case Intrinsic::x86_sse41_ptestc:
6997 // CF = 1
6998 X86CC = X86::COND_B;
6999 break;
Eric Christopherfd179292009-08-27 18:07:15 +00007000 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00007001 // ZF and CF = 0
7002 X86CC = X86::COND_A;
7003 break;
7004 }
Eric Christopherfd179292009-08-27 18:07:15 +00007005
Eric Christopher71c67532009-07-29 00:28:05 +00007006 SDValue LHS = Op.getOperand(1);
7007 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007008 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
7009 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7010 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7011 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007012 }
Evan Cheng5759f972008-05-04 09:15:50 +00007013
7014 // Fix vector shift instructions where the last operand is a non-immediate
7015 // i32 value.
7016 case Intrinsic::x86_sse2_pslli_w:
7017 case Intrinsic::x86_sse2_pslli_d:
7018 case Intrinsic::x86_sse2_pslli_q:
7019 case Intrinsic::x86_sse2_psrli_w:
7020 case Intrinsic::x86_sse2_psrli_d:
7021 case Intrinsic::x86_sse2_psrli_q:
7022 case Intrinsic::x86_sse2_psrai_w:
7023 case Intrinsic::x86_sse2_psrai_d:
7024 case Intrinsic::x86_mmx_pslli_w:
7025 case Intrinsic::x86_mmx_pslli_d:
7026 case Intrinsic::x86_mmx_pslli_q:
7027 case Intrinsic::x86_mmx_psrli_w:
7028 case Intrinsic::x86_mmx_psrli_d:
7029 case Intrinsic::x86_mmx_psrli_q:
7030 case Intrinsic::x86_mmx_psrai_w:
7031 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007032 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007033 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007034 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007035
7036 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007037 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007038 switch (IntNo) {
7039 case Intrinsic::x86_sse2_pslli_w:
7040 NewIntNo = Intrinsic::x86_sse2_psll_w;
7041 break;
7042 case Intrinsic::x86_sse2_pslli_d:
7043 NewIntNo = Intrinsic::x86_sse2_psll_d;
7044 break;
7045 case Intrinsic::x86_sse2_pslli_q:
7046 NewIntNo = Intrinsic::x86_sse2_psll_q;
7047 break;
7048 case Intrinsic::x86_sse2_psrli_w:
7049 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7050 break;
7051 case Intrinsic::x86_sse2_psrli_d:
7052 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7053 break;
7054 case Intrinsic::x86_sse2_psrli_q:
7055 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7056 break;
7057 case Intrinsic::x86_sse2_psrai_w:
7058 NewIntNo = Intrinsic::x86_sse2_psra_w;
7059 break;
7060 case Intrinsic::x86_sse2_psrai_d:
7061 NewIntNo = Intrinsic::x86_sse2_psra_d;
7062 break;
7063 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007064 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007065 switch (IntNo) {
7066 case Intrinsic::x86_mmx_pslli_w:
7067 NewIntNo = Intrinsic::x86_mmx_psll_w;
7068 break;
7069 case Intrinsic::x86_mmx_pslli_d:
7070 NewIntNo = Intrinsic::x86_mmx_psll_d;
7071 break;
7072 case Intrinsic::x86_mmx_pslli_q:
7073 NewIntNo = Intrinsic::x86_mmx_psll_q;
7074 break;
7075 case Intrinsic::x86_mmx_psrli_w:
7076 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7077 break;
7078 case Intrinsic::x86_mmx_psrli_d:
7079 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7080 break;
7081 case Intrinsic::x86_mmx_psrli_q:
7082 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7083 break;
7084 case Intrinsic::x86_mmx_psrai_w:
7085 NewIntNo = Intrinsic::x86_mmx_psra_w;
7086 break;
7087 case Intrinsic::x86_mmx_psrai_d:
7088 NewIntNo = Intrinsic::x86_mmx_psra_d;
7089 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007090 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007091 }
7092 break;
7093 }
7094 }
Mon P Wangefa42202009-09-03 19:56:25 +00007095
7096 // The vector shift intrinsics with scalars uses 32b shift amounts but
7097 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7098 // to be zero.
7099 SDValue ShOps[4];
7100 ShOps[0] = ShAmt;
7101 ShOps[1] = DAG.getConstant(0, MVT::i32);
7102 if (ShAmtVT == MVT::v4i32) {
7103 ShOps[2] = DAG.getUNDEF(MVT::i32);
7104 ShOps[3] = DAG.getUNDEF(MVT::i32);
7105 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7106 } else {
7107 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7108 }
7109
Owen Andersone50ed302009-08-10 22:56:29 +00007110 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007111 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007112 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007113 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007114 Op.getOperand(1), ShAmt);
7115 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007116 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007117}
Evan Cheng72261582005-12-20 06:22:03 +00007118
Dan Gohmand858e902010-04-17 15:26:15 +00007119SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7120 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007121 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7122 MFI->setReturnAddressIsTaken(true);
7123
Bill Wendling64e87322009-01-16 19:25:27 +00007124 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007125 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007126
7127 if (Depth > 0) {
7128 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7129 SDValue Offset =
7130 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007131 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007132 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007133 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007134 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007135 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007136 }
7137
7138 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007139 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007140 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007141 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007142}
7143
Dan Gohmand858e902010-04-17 15:26:15 +00007144SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007145 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7146 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007147
Owen Andersone50ed302009-08-10 22:56:29 +00007148 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007149 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007150 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7151 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007152 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007153 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007154 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7155 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007156 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007157}
7158
Dan Gohman475871a2008-07-27 21:46:04 +00007159SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007160 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007161 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007162}
7163
Dan Gohmand858e902010-04-17 15:26:15 +00007164SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007165 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007166 SDValue Chain = Op.getOperand(0);
7167 SDValue Offset = Op.getOperand(1);
7168 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007169 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007170
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007171 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7172 getPointerTy());
7173 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007174
Dale Johannesene4d209d2009-02-03 20:21:25 +00007175 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007176 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007177 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007178 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007179 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007180 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007181
Dale Johannesene4d209d2009-02-03 20:21:25 +00007182 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007183 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007184 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007185}
7186
Dan Gohman475871a2008-07-27 21:46:04 +00007187SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007188 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007189 SDValue Root = Op.getOperand(0);
7190 SDValue Trmp = Op.getOperand(1); // trampoline
7191 SDValue FPtr = Op.getOperand(2); // nested function
7192 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007193 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007194
Dan Gohman69de1932008-02-06 22:27:42 +00007195 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007196
7197 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007198 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007199
7200 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007201 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7202 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007203
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007204 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7205 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007206
7207 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7208
7209 // Load the pointer to the nested function into R11.
7210 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007211 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007212 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007213 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007214
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7216 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007217 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7218 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007219
7220 // Load the 'nest' parameter value into R10.
7221 // R10 is specified in X86CallingConv.td
7222 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007223 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7224 DAG.getConstant(10, MVT::i64));
7225 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007226 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007227
Owen Anderson825b72b2009-08-11 20:47:22 +00007228 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7229 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007230 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7231 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007232
7233 // Jump to the nested function.
7234 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7236 DAG.getConstant(20, MVT::i64));
7237 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007238 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007239
7240 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007241 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7242 DAG.getConstant(22, MVT::i64));
7243 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007244 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007245
Dan Gohman475871a2008-07-27 21:46:04 +00007246 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007247 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007248 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007249 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007250 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007251 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007252 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007253 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007254
7255 switch (CC) {
7256 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007257 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007258 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007259 case CallingConv::X86_StdCall: {
7260 // Pass 'nest' parameter in ECX.
7261 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007262 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007263
7264 // Check that ECX wasn't needed by an 'inreg' parameter.
7265 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007266 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007267
Chris Lattner58d74912008-03-12 17:45:29 +00007268 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007269 unsigned InRegCount = 0;
7270 unsigned Idx = 1;
7271
7272 for (FunctionType::param_iterator I = FTy->param_begin(),
7273 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007274 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007275 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007276 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007277
7278 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007279 report_fatal_error("Nest register in use - reduce number of inreg"
7280 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007281 }
7282 }
7283 break;
7284 }
7285 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007286 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007287 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007288 // Pass 'nest' parameter in EAX.
7289 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007290 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007291 break;
7292 }
7293
Dan Gohman475871a2008-07-27 21:46:04 +00007294 SDValue OutChains[4];
7295 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007296
Owen Anderson825b72b2009-08-11 20:47:22 +00007297 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7298 DAG.getConstant(10, MVT::i32));
7299 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007300
Chris Lattnera62fe662010-02-05 19:20:30 +00007301 // This is storing the opcode for MOV32ri.
7302 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007303 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007304 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007305 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007306 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007307
Owen Anderson825b72b2009-08-11 20:47:22 +00007308 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7309 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007310 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7311 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007312
Chris Lattnera62fe662010-02-05 19:20:30 +00007313 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007314 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7315 DAG.getConstant(5, MVT::i32));
7316 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007317 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007318
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7320 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007321 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7322 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007323
Dan Gohman475871a2008-07-27 21:46:04 +00007324 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007325 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007326 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007327 }
7328}
7329
Dan Gohmand858e902010-04-17 15:26:15 +00007330SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7331 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007332 /*
7333 The rounding mode is in bits 11:10 of FPSR, and has the following
7334 settings:
7335 00 Round to nearest
7336 01 Round to -inf
7337 10 Round to +inf
7338 11 Round to 0
7339
7340 FLT_ROUNDS, on the other hand, expects the following:
7341 -1 Undefined
7342 0 Round to 0
7343 1 Round to nearest
7344 2 Round to +inf
7345 3 Round to -inf
7346
7347 To perform the conversion, we do:
7348 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7349 */
7350
7351 MachineFunction &MF = DAG.getMachineFunction();
7352 const TargetMachine &TM = MF.getTarget();
7353 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7354 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007355 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007356 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007357
7358 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007359 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007360 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007361
Owen Anderson825b72b2009-08-11 20:47:22 +00007362 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007363 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007364
7365 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007366 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7367 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007368
7369 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007370 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007371 DAG.getNode(ISD::SRL, dl, MVT::i16,
7372 DAG.getNode(ISD::AND, dl, MVT::i16,
7373 CWD, DAG.getConstant(0x800, MVT::i16)),
7374 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007375 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007376 DAG.getNode(ISD::SRL, dl, MVT::i16,
7377 DAG.getNode(ISD::AND, dl, MVT::i16,
7378 CWD, DAG.getConstant(0x400, MVT::i16)),
7379 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007380
Dan Gohman475871a2008-07-27 21:46:04 +00007381 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007382 DAG.getNode(ISD::AND, dl, MVT::i16,
7383 DAG.getNode(ISD::ADD, dl, MVT::i16,
7384 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7385 DAG.getConstant(1, MVT::i16)),
7386 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007387
7388
Duncan Sands83ec4b62008-06-06 12:08:01 +00007389 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007390 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007391}
7392
Dan Gohmand858e902010-04-17 15:26:15 +00007393SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007394 EVT VT = Op.getValueType();
7395 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007396 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007397 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007398
7399 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007400 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007401 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007402 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007403 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007404 }
Evan Cheng18efe262007-12-14 02:13:44 +00007405
Evan Cheng152804e2007-12-14 08:30:15 +00007406 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007407 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007409
7410 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007411 SDValue Ops[] = {
7412 Op,
7413 DAG.getConstant(NumBits+NumBits-1, OpVT),
7414 DAG.getConstant(X86::COND_E, MVT::i8),
7415 Op.getValue(1)
7416 };
7417 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007418
7419 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007421
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 if (VT == MVT::i8)
7423 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007424 return Op;
7425}
7426
Dan Gohmand858e902010-04-17 15:26:15 +00007427SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007428 EVT VT = Op.getValueType();
7429 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007430 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007431 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007432
7433 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 if (VT == MVT::i8) {
7435 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007436 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007437 }
Evan Cheng152804e2007-12-14 08:30:15 +00007438
7439 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007440 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007441 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007442
7443 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007444 SDValue Ops[] = {
7445 Op,
7446 DAG.getConstant(NumBits, OpVT),
7447 DAG.getConstant(X86::COND_E, MVT::i8),
7448 Op.getValue(1)
7449 };
7450 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007451
Owen Anderson825b72b2009-08-11 20:47:22 +00007452 if (VT == MVT::i8)
7453 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007454 return Op;
7455}
7456
Dan Gohmand858e902010-04-17 15:26:15 +00007457SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007458 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007460 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007461
Mon P Wangaf9b9522008-12-18 21:42:19 +00007462 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7463 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7464 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7465 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7466 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7467 //
7468 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7469 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7470 // return AloBlo + AloBhi + AhiBlo;
7471
7472 SDValue A = Op.getOperand(0);
7473 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007474
Dale Johannesene4d209d2009-02-03 20:21:25 +00007475 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007476 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7477 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007478 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007479 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7480 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007481 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007482 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007483 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007484 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007485 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007486 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007487 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007488 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007489 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007490 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007491 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7492 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007493 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7495 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007496 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7497 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007498 return Res;
7499}
7500
7501
Dan Gohmand858e902010-04-17 15:26:15 +00007502SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007503 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7504 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007505 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7506 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007507 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007508 SDValue LHS = N->getOperand(0);
7509 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007510 unsigned BaseOp = 0;
7511 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007512 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007513
7514 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007515 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007516 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007517 // A subtract of one will be selected as a INC. Note that INC doesn't
7518 // set CF, so we can't do this for UADDO.
7519 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7520 if (C->getAPIntValue() == 1) {
7521 BaseOp = X86ISD::INC;
7522 Cond = X86::COND_O;
7523 break;
7524 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007525 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007526 Cond = X86::COND_O;
7527 break;
7528 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007529 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007530 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007531 break;
7532 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007533 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7534 // set CF, so we can't do this for USUBO.
7535 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7536 if (C->getAPIntValue() == 1) {
7537 BaseOp = X86ISD::DEC;
7538 Cond = X86::COND_O;
7539 break;
7540 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007541 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007542 Cond = X86::COND_O;
7543 break;
7544 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007545 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007546 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007547 break;
7548 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007549 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007550 Cond = X86::COND_O;
7551 break;
7552 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007553 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007554 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007555 break;
7556 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007557
Bill Wendling61edeb52008-12-02 01:06:39 +00007558 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007559 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007560 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007561
Bill Wendling61edeb52008-12-02 01:06:39 +00007562 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007563 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007565
Bill Wendling61edeb52008-12-02 01:06:39 +00007566 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7567 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007568}
7569
Eric Christopher9a9d2752010-07-22 02:48:34 +00007570SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7571 DebugLoc dl = Op.getDebugLoc();
7572
7573 if (!Subtarget->hasSSE2())
7574 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
7575 DAG.getConstant(0, MVT::i32));
7576
7577 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
7578 if(!isDev)
7579 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
7580 else {
7581 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7582 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7583 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7584 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7585
7586 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7587 if (!Op1 && !Op2 && !Op3 && Op4)
7588 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7589
7590 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
7591 if (Op1 && !Op2 && !Op3 && !Op4)
7592 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
7593
7594 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
7595 // (MFENCE)>;
7596 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
7597 }
7598}
7599
Dan Gohmand858e902010-04-17 15:26:15 +00007600SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007601 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007602 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007603 unsigned Reg = 0;
7604 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007605 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007606 default:
7607 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007608 case MVT::i8: Reg = X86::AL; size = 1; break;
7609 case MVT::i16: Reg = X86::AX; size = 2; break;
7610 case MVT::i32: Reg = X86::EAX; size = 4; break;
7611 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007612 assert(Subtarget->is64Bit() && "Node not type legal!");
7613 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007614 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007615 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007616 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007617 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007618 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007619 Op.getOperand(1),
7620 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007621 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007622 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007623 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007624 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007625 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007626 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007627 return cpOut;
7628}
7629
Duncan Sands1607f052008-12-01 11:39:25 +00007630SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007631 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007632 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007633 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007634 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007635 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007636 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7638 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007639 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007640 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7641 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007642 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007644 rdx.getValue(1)
7645 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007646 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007647}
7648
Dale Johannesen7d07b482010-05-21 00:52:33 +00007649SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7650 SelectionDAG &DAG) const {
7651 EVT SrcVT = Op.getOperand(0).getValueType();
7652 EVT DstVT = Op.getValueType();
7653 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7654 Subtarget->hasMMX() && !DisableMMX) &&
7655 "Unexpected custom BIT_CONVERT");
7656 assert((DstVT == MVT::i64 ||
7657 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7658 "Unexpected custom BIT_CONVERT");
7659 // i64 <=> MMX conversions are Legal.
7660 if (SrcVT==MVT::i64 && DstVT.isVector())
7661 return Op;
7662 if (DstVT==MVT::i64 && SrcVT.isVector())
7663 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007664 // MMX <=> MMX conversions are Legal.
7665 if (SrcVT.isVector() && DstVT.isVector())
7666 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007667 // All other conversions need to be expanded.
7668 return SDValue();
7669}
Dan Gohmand858e902010-04-17 15:26:15 +00007670SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007671 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007672 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007673 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007674 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007675 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007676 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007677 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007678 Node->getOperand(0),
7679 Node->getOperand(1), negOp,
7680 cast<AtomicSDNode>(Node)->getSrcValue(),
7681 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007682}
7683
Evan Cheng0db9fe62006-04-25 20:13:52 +00007684/// LowerOperation - Provide custom lowering hooks for some operations.
7685///
Dan Gohmand858e902010-04-17 15:26:15 +00007686SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007687 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007688 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00007689 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007690 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7691 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007692 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007693 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007694 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7695 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7696 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7697 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7698 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7699 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007700 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007701 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007702 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007703 case ISD::SHL_PARTS:
7704 case ISD::SRA_PARTS:
7705 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7706 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007707 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007708 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007709 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007710 case ISD::FABS: return LowerFABS(Op, DAG);
7711 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007712 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007713 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007714 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007715 case ISD::SELECT: return LowerSELECT(Op, DAG);
7716 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007717 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007718 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007719 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007720 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007721 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007722 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7723 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007724 case ISD::FRAME_TO_ARGS_OFFSET:
7725 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007726 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007727 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007728 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007729 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007730 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7731 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007732 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007733 case ISD::SADDO:
7734 case ISD::UADDO:
7735 case ISD::SSUBO:
7736 case ISD::USUBO:
7737 case ISD::SMULO:
7738 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007739 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007740 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007741 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007742}
7743
Duncan Sands1607f052008-12-01 11:39:25 +00007744void X86TargetLowering::
7745ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007746 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007747 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007748 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007749 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007750
7751 SDValue Chain = Node->getOperand(0);
7752 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007753 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007754 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007755 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007756 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007757 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007758 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007759 SDValue Result =
7760 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7761 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007762 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007763 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007764 Results.push_back(Result.getValue(2));
7765}
7766
Duncan Sands126d9072008-07-04 11:47:58 +00007767/// ReplaceNodeResults - Replace a node with an illegal result type
7768/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007769void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7770 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007771 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007772 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007773 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007774 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007775 assert(false && "Do not know how to custom type legalize this operation!");
7776 return;
7777 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007778 std::pair<SDValue,SDValue> Vals =
7779 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007780 SDValue FIST = Vals.first, StackSlot = Vals.second;
7781 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007782 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007783 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007784 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7785 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007786 }
7787 return;
7788 }
7789 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007790 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007791 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007792 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007793 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007794 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007795 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007796 eax.getValue(2));
7797 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7798 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007800 Results.push_back(edx.getValue(1));
7801 return;
7802 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007803 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007804 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007805 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007806 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007807 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7808 DAG.getConstant(0, MVT::i32));
7809 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7810 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007811 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7812 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007813 cpInL.getValue(1));
7814 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007815 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7816 DAG.getConstant(0, MVT::i32));
7817 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7818 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007819 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007820 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007821 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007822 swapInL.getValue(1));
7823 SDValue Ops[] = { swapInH.getValue(0),
7824 N->getOperand(1),
7825 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007826 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007827 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007828 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007829 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007830 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007831 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007832 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007833 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007834 Results.push_back(cpOutH.getValue(1));
7835 return;
7836 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007837 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007838 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7839 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007840 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007841 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7842 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007843 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007844 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7845 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007846 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007847 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7848 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007849 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007850 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7851 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007852 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007853 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7854 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007855 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007856 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7857 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007858 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007859}
7860
Evan Cheng72261582005-12-20 06:22:03 +00007861const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7862 switch (Opcode) {
7863 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007864 case X86ISD::BSF: return "X86ISD::BSF";
7865 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007866 case X86ISD::SHLD: return "X86ISD::SHLD";
7867 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007868 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007869 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007870 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007871 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007872 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007873 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007874 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7875 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7876 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007877 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007878 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007879 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007880 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007881 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007882 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007883 case X86ISD::COMI: return "X86ISD::COMI";
7884 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007885 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007886 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007887 case X86ISD::CMOV: return "X86ISD::CMOV";
7888 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007889 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007890 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7891 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007892 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007893 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007894 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007895 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007896 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007897 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7898 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007899 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007900 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007901 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007902 case X86ISD::FMAX: return "X86ISD::FMAX";
7903 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007904 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7905 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007906 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007907 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007908 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007909 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007910 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007911 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007912 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7913 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007914 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7915 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7916 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7917 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7918 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7919 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007920 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7921 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007922 case X86ISD::VSHL: return "X86ISD::VSHL";
7923 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007924 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7925 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7926 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7927 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7928 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7929 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7930 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7931 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7932 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7933 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007934 case X86ISD::ADD: return "X86ISD::ADD";
7935 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007936 case X86ISD::SMUL: return "X86ISD::SMUL";
7937 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007938 case X86ISD::INC: return "X86ISD::INC";
7939 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007940 case X86ISD::OR: return "X86ISD::OR";
7941 case X86ISD::XOR: return "X86ISD::XOR";
7942 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007943 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007944 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007945 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007946 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007947 }
7948}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007949
Chris Lattnerc9addb72007-03-30 23:15:24 +00007950// isLegalAddressingMode - Return true if the addressing mode represented
7951// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007952bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007953 const Type *Ty) const {
7954 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007955 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007956
Chris Lattnerc9addb72007-03-30 23:15:24 +00007957 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007958 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007959 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007960
Chris Lattnerc9addb72007-03-30 23:15:24 +00007961 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007962 unsigned GVFlags =
7963 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007964
Chris Lattnerdfed4132009-07-10 07:38:24 +00007965 // If a reference to this global requires an extra load, we can't fold it.
7966 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007967 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007968
Chris Lattnerdfed4132009-07-10 07:38:24 +00007969 // If BaseGV requires a register for the PIC base, we cannot also have a
7970 // BaseReg specified.
7971 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007972 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007973
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007974 // If lower 4G is not available, then we must use rip-relative addressing.
7975 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7976 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007977 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007978
Chris Lattnerc9addb72007-03-30 23:15:24 +00007979 switch (AM.Scale) {
7980 case 0:
7981 case 1:
7982 case 2:
7983 case 4:
7984 case 8:
7985 // These scales always work.
7986 break;
7987 case 3:
7988 case 5:
7989 case 9:
7990 // These scales are formed with basereg+scalereg. Only accept if there is
7991 // no basereg yet.
7992 if (AM.HasBaseReg)
7993 return false;
7994 break;
7995 default: // Other stuff never works.
7996 return false;
7997 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007998
Chris Lattnerc9addb72007-03-30 23:15:24 +00007999 return true;
8000}
8001
8002
Evan Cheng2bd122c2007-10-26 01:56:11 +00008003bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008004 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008005 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008006 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8007 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008008 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008009 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008010 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008011}
8012
Owen Andersone50ed302009-08-10 22:56:29 +00008013bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008014 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008015 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008016 unsigned NumBits1 = VT1.getSizeInBits();
8017 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008018 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008019 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008020 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008021}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008022
Dan Gohman97121ba2009-04-08 00:15:30 +00008023bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008024 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008025 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008026}
8027
Owen Andersone50ed302009-08-10 22:56:29 +00008028bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008029 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008030 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008031}
8032
Owen Andersone50ed302009-08-10 22:56:29 +00008033bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008034 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008035 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008036}
8037
Evan Cheng60c07e12006-07-05 22:17:51 +00008038/// isShuffleMaskLegal - Targets can use this to indicate that they only
8039/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8040/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8041/// are assumed to be legal.
8042bool
Eric Christopherfd179292009-08-27 18:07:15 +00008043X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008044 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008045 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008046 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008047 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008048
Nate Begemana09008b2009-10-19 02:17:23 +00008049 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008050 return (VT.getVectorNumElements() == 2 ||
8051 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8052 isMOVLMask(M, VT) ||
8053 isSHUFPMask(M, VT) ||
8054 isPSHUFDMask(M, VT) ||
8055 isPSHUFHWMask(M, VT) ||
8056 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008057 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008058 isUNPCKLMask(M, VT) ||
8059 isUNPCKHMask(M, VT) ||
8060 isUNPCKL_v_undef_Mask(M, VT) ||
8061 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008062}
8063
Dan Gohman7d8143f2008-04-09 20:09:42 +00008064bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008065X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008066 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008067 unsigned NumElts = VT.getVectorNumElements();
8068 // FIXME: This collection of masks seems suspect.
8069 if (NumElts == 2)
8070 return true;
8071 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8072 return (isMOVLMask(Mask, VT) ||
8073 isCommutedMOVLMask(Mask, VT, true) ||
8074 isSHUFPMask(Mask, VT) ||
8075 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008076 }
8077 return false;
8078}
8079
8080//===----------------------------------------------------------------------===//
8081// X86 Scheduler Hooks
8082//===----------------------------------------------------------------------===//
8083
Mon P Wang63307c32008-05-05 19:05:59 +00008084// private utility function
8085MachineBasicBlock *
8086X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8087 MachineBasicBlock *MBB,
8088 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008089 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008090 unsigned LoadOpc,
8091 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008092 unsigned notOpc,
8093 unsigned EAXreg,
8094 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008095 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008096 // For the atomic bitwise operator, we generate
8097 // thisMBB:
8098 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008099 // ld t1 = [bitinstr.addr]
8100 // op t2 = t1, [bitinstr.val]
8101 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008102 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8103 // bz newMBB
8104 // fallthrough -->nextMBB
8105 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8106 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008107 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008108 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008109
Mon P Wang63307c32008-05-05 19:05:59 +00008110 /// First build the CFG
8111 MachineFunction *F = MBB->getParent();
8112 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008113 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8114 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8115 F->insert(MBBIter, newMBB);
8116 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008117
Dan Gohman14152b42010-07-06 20:24:04 +00008118 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8119 nextMBB->splice(nextMBB->begin(), thisMBB,
8120 llvm::next(MachineBasicBlock::iterator(bInstr)),
8121 thisMBB->end());
8122 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008123
Mon P Wang63307c32008-05-05 19:05:59 +00008124 // Update thisMBB to fall through to newMBB
8125 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Mon P Wang63307c32008-05-05 19:05:59 +00008127 // newMBB jumps to itself and fall through to nextMBB
8128 newMBB->addSuccessor(nextMBB);
8129 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008130
Mon P Wang63307c32008-05-05 19:05:59 +00008131 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008132 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008133 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008134 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008135 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008136 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008137 int numArgs = bInstr->getNumOperands() - 1;
8138 for (int i=0; i < numArgs; ++i)
8139 argOpers[i] = &bInstr->getOperand(i+1);
8140
8141 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008142 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008143 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008144
Dale Johannesen140be2d2008-08-19 18:47:28 +00008145 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008146 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008147 for (int i=0; i <= lastAddrIndx; ++i)
8148 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008149
Dale Johannesen140be2d2008-08-19 18:47:28 +00008150 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008151 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008152 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008154 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008155 tt = t1;
8156
Dale Johannesen140be2d2008-08-19 18:47:28 +00008157 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008158 assert((argOpers[valArgIndx]->isReg() ||
8159 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008160 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008161 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008162 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008163 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008164 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008165 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008166 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008167
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008168 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008169 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008170
Dale Johannesene4d209d2009-02-03 20:21:25 +00008171 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008172 for (int i=0; i <= lastAddrIndx; ++i)
8173 (*MIB).addOperand(*argOpers[i]);
8174 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008175 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008176 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8177 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008178
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008179 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008180 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008181
Mon P Wang63307c32008-05-05 19:05:59 +00008182 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008183 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008184
Dan Gohman14152b42010-07-06 20:24:04 +00008185 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008186 return nextMBB;
8187}
8188
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008189// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008190MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008191X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8192 MachineBasicBlock *MBB,
8193 unsigned regOpcL,
8194 unsigned regOpcH,
8195 unsigned immOpcL,
8196 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008197 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008198 // For the atomic bitwise operator, we generate
8199 // thisMBB (instructions are in pairs, except cmpxchg8b)
8200 // ld t1,t2 = [bitinstr.addr]
8201 // newMBB:
8202 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8203 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008204 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008205 // mov ECX, EBX <- t5, t6
8206 // mov EAX, EDX <- t1, t2
8207 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8208 // mov t3, t4 <- EAX, EDX
8209 // bz newMBB
8210 // result in out1, out2
8211 // fallthrough -->nextMBB
8212
8213 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8214 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008215 const unsigned NotOpc = X86::NOT32r;
8216 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8217 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8218 MachineFunction::iterator MBBIter = MBB;
8219 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008220
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008221 /// First build the CFG
8222 MachineFunction *F = MBB->getParent();
8223 MachineBasicBlock *thisMBB = MBB;
8224 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8225 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8226 F->insert(MBBIter, newMBB);
8227 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008228
Dan Gohman14152b42010-07-06 20:24:04 +00008229 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8230 nextMBB->splice(nextMBB->begin(), thisMBB,
8231 llvm::next(MachineBasicBlock::iterator(bInstr)),
8232 thisMBB->end());
8233 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008234
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008235 // Update thisMBB to fall through to newMBB
8236 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008237
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008238 // newMBB jumps to itself and fall through to nextMBB
8239 newMBB->addSuccessor(nextMBB);
8240 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008241
Dale Johannesene4d209d2009-02-03 20:21:25 +00008242 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008243 // Insert instructions into newMBB based on incoming instruction
8244 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008245 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008246 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008247 MachineOperand& dest1Oper = bInstr->getOperand(0);
8248 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008249 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8250 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008251 argOpers[i] = &bInstr->getOperand(i+2);
8252
Dan Gohman71ea4e52010-05-14 21:01:44 +00008253 // We use some of the operands multiple times, so conservatively just
8254 // clear any kill flags that might be present.
8255 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8256 argOpers[i]->setIsKill(false);
8257 }
8258
Evan Chengad5b52f2010-01-08 19:14:57 +00008259 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008260 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008261
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008262 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008263 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008264 for (int i=0; i <= lastAddrIndx; ++i)
8265 (*MIB).addOperand(*argOpers[i]);
8266 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008267 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008268 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008269 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008270 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008271 MachineOperand newOp3 = *(argOpers[3]);
8272 if (newOp3.isImm())
8273 newOp3.setImm(newOp3.getImm()+4);
8274 else
8275 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008276 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008277 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008278
8279 // t3/4 are defined later, at the bottom of the loop
8280 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8281 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008282 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008283 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008284 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008285 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8286
Evan Cheng306b4ca2010-01-08 23:41:50 +00008287 // The subsequent operations should be using the destination registers of
8288 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008289 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008290 t1 = F->getRegInfo().createVirtualRegister(RC);
8291 t2 = F->getRegInfo().createVirtualRegister(RC);
8292 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8293 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008294 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008295 t1 = dest1Oper.getReg();
8296 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008297 }
8298
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008299 int valArgIndx = lastAddrIndx + 1;
8300 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008301 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008302 "invalid operand");
8303 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8304 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008305 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008306 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008307 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008308 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008309 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008310 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008311 (*MIB).addOperand(*argOpers[valArgIndx]);
8312 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008313 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008314 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008315 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008316 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008317 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008318 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008319 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008320 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008321 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008322 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008323
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008324 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008325 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008326 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008327 MIB.addReg(t2);
8328
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008329 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008330 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008331 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008332 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008333
Dale Johannesene4d209d2009-02-03 20:21:25 +00008334 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008335 for (int i=0; i <= lastAddrIndx; ++i)
8336 (*MIB).addOperand(*argOpers[i]);
8337
8338 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008339 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8340 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008341
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008342 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008343 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008344 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008345 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008346
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008347 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008348 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008349
Dan Gohman14152b42010-07-06 20:24:04 +00008350 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008351 return nextMBB;
8352}
8353
8354// private utility function
8355MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008356X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8357 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008358 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008359 // For the atomic min/max operator, we generate
8360 // thisMBB:
8361 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008362 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008363 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008364 // cmp t1, t2
8365 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008366 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008367 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8368 // bz newMBB
8369 // fallthrough -->nextMBB
8370 //
8371 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8372 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008373 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008374 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008375
Mon P Wang63307c32008-05-05 19:05:59 +00008376 /// First build the CFG
8377 MachineFunction *F = MBB->getParent();
8378 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008379 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8380 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8381 F->insert(MBBIter, newMBB);
8382 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008383
Dan Gohman14152b42010-07-06 20:24:04 +00008384 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8385 nextMBB->splice(nextMBB->begin(), thisMBB,
8386 llvm::next(MachineBasicBlock::iterator(mInstr)),
8387 thisMBB->end());
8388 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008389
Mon P Wang63307c32008-05-05 19:05:59 +00008390 // Update thisMBB to fall through to newMBB
8391 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008392
Mon P Wang63307c32008-05-05 19:05:59 +00008393 // newMBB jumps to newMBB and fall through to nextMBB
8394 newMBB->addSuccessor(nextMBB);
8395 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008396
Dale Johannesene4d209d2009-02-03 20:21:25 +00008397 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008398 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008399 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008400 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008401 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008402 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008403 int numArgs = mInstr->getNumOperands() - 1;
8404 for (int i=0; i < numArgs; ++i)
8405 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008406
Mon P Wang63307c32008-05-05 19:05:59 +00008407 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008408 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008409 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008410
Mon P Wangab3e7472008-05-05 22:56:23 +00008411 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008412 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008413 for (int i=0; i <= lastAddrIndx; ++i)
8414 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008415
Mon P Wang63307c32008-05-05 19:05:59 +00008416 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008417 assert((argOpers[valArgIndx]->isReg() ||
8418 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008419 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008420
8421 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008422 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008423 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008424 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008425 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008426 (*MIB).addOperand(*argOpers[valArgIndx]);
8427
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008428 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008429 MIB.addReg(t1);
8430
Dale Johannesene4d209d2009-02-03 20:21:25 +00008431 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008432 MIB.addReg(t1);
8433 MIB.addReg(t2);
8434
8435 // Generate movc
8436 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008437 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008438 MIB.addReg(t2);
8439 MIB.addReg(t1);
8440
8441 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008442 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008443 for (int i=0; i <= lastAddrIndx; ++i)
8444 (*MIB).addOperand(*argOpers[i]);
8445 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008446 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008447 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8448 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008449
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008450 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008451 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008452
Mon P Wang63307c32008-05-05 19:05:59 +00008453 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008454 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008455
Dan Gohman14152b42010-07-06 20:24:04 +00008456 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008457 return nextMBB;
8458}
8459
Eric Christopherf83a5de2009-08-27 18:08:16 +00008460// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8461// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008462MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008463X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008464 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008465
Eric Christopherb120ab42009-08-18 22:50:32 +00008466 DebugLoc dl = MI->getDebugLoc();
8467 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8468
8469 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008470 if (memArg)
8471 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8472 else
8473 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008474
8475 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8476
8477 for (unsigned i = 0; i < numArgs; ++i) {
8478 MachineOperand &Op = MI->getOperand(i+1);
8479
8480 if (!(Op.isReg() && Op.isImplicit()))
8481 MIB.addOperand(Op);
8482 }
8483
8484 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8485 .addReg(X86::XMM0);
8486
Dan Gohman14152b42010-07-06 20:24:04 +00008487 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008488
8489 return BB;
8490}
8491
8492MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008493X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8494 MachineInstr *MI,
8495 MachineBasicBlock *MBB) const {
8496 // Emit code to save XMM registers to the stack. The ABI says that the
8497 // number of registers to save is given in %al, so it's theoretically
8498 // possible to do an indirect jump trick to avoid saving all of them,
8499 // however this code takes a simpler approach and just executes all
8500 // of the stores if %al is non-zero. It's less code, and it's probably
8501 // easier on the hardware branch predictor, and stores aren't all that
8502 // expensive anyway.
8503
8504 // Create the new basic blocks. One block contains all the XMM stores,
8505 // and one block is the final destination regardless of whether any
8506 // stores were performed.
8507 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8508 MachineFunction *F = MBB->getParent();
8509 MachineFunction::iterator MBBIter = MBB;
8510 ++MBBIter;
8511 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8512 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8513 F->insert(MBBIter, XMMSaveMBB);
8514 F->insert(MBBIter, EndMBB);
8515
Dan Gohman14152b42010-07-06 20:24:04 +00008516 // Transfer the remainder of MBB and its successor edges to EndMBB.
8517 EndMBB->splice(EndMBB->begin(), MBB,
8518 llvm::next(MachineBasicBlock::iterator(MI)),
8519 MBB->end());
8520 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8521
Dan Gohmand6708ea2009-08-15 01:38:56 +00008522 // The original block will now fall through to the XMM save block.
8523 MBB->addSuccessor(XMMSaveMBB);
8524 // The XMMSaveMBB will fall through to the end block.
8525 XMMSaveMBB->addSuccessor(EndMBB);
8526
8527 // Now add the instructions.
8528 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8529 DebugLoc DL = MI->getDebugLoc();
8530
8531 unsigned CountReg = MI->getOperand(0).getReg();
8532 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8533 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8534
8535 if (!Subtarget->isTargetWin64()) {
8536 // If %al is 0, branch around the XMM save block.
8537 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008538 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008539 MBB->addSuccessor(EndMBB);
8540 }
8541
8542 // In the XMM save block, save all the XMM argument registers.
8543 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8544 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008545 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008546 F->getMachineMemOperand(
8547 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8548 MachineMemOperand::MOStore, Offset,
8549 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008550 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8551 .addFrameIndex(RegSaveFrameIndex)
8552 .addImm(/*Scale=*/1)
8553 .addReg(/*IndexReg=*/0)
8554 .addImm(/*Disp=*/Offset)
8555 .addReg(/*Segment=*/0)
8556 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008557 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008558 }
8559
Dan Gohman14152b42010-07-06 20:24:04 +00008560 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008561
8562 return EndMBB;
8563}
Mon P Wang63307c32008-05-05 19:05:59 +00008564
Evan Cheng60c07e12006-07-05 22:17:51 +00008565MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008566X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008567 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008568 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8569 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008570
Chris Lattner52600972009-09-02 05:57:00 +00008571 // To "insert" a SELECT_CC instruction, we actually have to insert the
8572 // diamond control-flow pattern. The incoming instruction knows the
8573 // destination vreg to set, the condition code register to branch on, the
8574 // true/false values to select between, and a branch opcode to use.
8575 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8576 MachineFunction::iterator It = BB;
8577 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008578
Chris Lattner52600972009-09-02 05:57:00 +00008579 // thisMBB:
8580 // ...
8581 // TrueVal = ...
8582 // cmpTY ccX, r1, r2
8583 // bCC copy1MBB
8584 // fallthrough --> copy0MBB
8585 MachineBasicBlock *thisMBB = BB;
8586 MachineFunction *F = BB->getParent();
8587 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8588 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008589 F->insert(It, copy0MBB);
8590 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008591
Bill Wendling730c07e2010-06-25 20:48:10 +00008592 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8593 // live into the sink and copy blocks.
8594 const MachineFunction *MF = BB->getParent();
8595 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8596 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008597
Dan Gohman14152b42010-07-06 20:24:04 +00008598 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8599 const MachineOperand &MO = MI->getOperand(I);
8600 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008601 unsigned Reg = MO.getReg();
8602 if (Reg != X86::EFLAGS) continue;
8603 copy0MBB->addLiveIn(Reg);
8604 sinkMBB->addLiveIn(Reg);
8605 }
8606
Dan Gohman14152b42010-07-06 20:24:04 +00008607 // Transfer the remainder of BB and its successor edges to sinkMBB.
8608 sinkMBB->splice(sinkMBB->begin(), BB,
8609 llvm::next(MachineBasicBlock::iterator(MI)),
8610 BB->end());
8611 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8612
8613 // Add the true and fallthrough blocks as its successors.
8614 BB->addSuccessor(copy0MBB);
8615 BB->addSuccessor(sinkMBB);
8616
8617 // Create the conditional branch instruction.
8618 unsigned Opc =
8619 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8620 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8621
Chris Lattner52600972009-09-02 05:57:00 +00008622 // copy0MBB:
8623 // %FalseValue = ...
8624 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008625 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008626
Chris Lattner52600972009-09-02 05:57:00 +00008627 // sinkMBB:
8628 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8629 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008630 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8631 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008632 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8633 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8634
Dan Gohman14152b42010-07-06 20:24:04 +00008635 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008636 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008637}
8638
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008639MachineBasicBlock *
8640X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008641 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008642 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8643 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008644
8645 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8646 // non-trivial part is impdef of ESP.
8647 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8648 // mingw-w64.
8649
Dan Gohman14152b42010-07-06 20:24:04 +00008650 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008651 .addExternalSymbol("_alloca")
8652 .addReg(X86::EAX, RegState::Implicit)
8653 .addReg(X86::ESP, RegState::Implicit)
8654 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8655 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8656
Dan Gohman14152b42010-07-06 20:24:04 +00008657 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008658 return BB;
8659}
Chris Lattner52600972009-09-02 05:57:00 +00008660
8661MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008662X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8663 MachineBasicBlock *BB) const {
8664 // This is pretty easy. We're taking the value that we received from
8665 // our load from the relocation, sticking it in either RDI (x86-64)
8666 // or EAX and doing an indirect call. The return value will then
8667 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008668 const X86InstrInfo *TII
8669 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008670 DebugLoc DL = MI->getDebugLoc();
8671 MachineFunction *F = BB->getParent();
8672
Eric Christopher54415362010-06-08 22:04:25 +00008673 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8674
Eric Christopher30ef0e52010-06-03 04:07:48 +00008675 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008676 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8677 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008678 .addReg(X86::RIP)
8679 .addImm(0).addReg(0)
8680 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8681 MI->getOperand(3).getTargetFlags())
8682 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008683 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008684 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008685 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008686 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8687 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008688 .addReg(0)
8689 .addImm(0).addReg(0)
8690 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8691 MI->getOperand(3).getTargetFlags())
8692 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008693 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008694 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008695 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008696 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8697 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008698 .addReg(TII->getGlobalBaseReg(F))
8699 .addImm(0).addReg(0)
8700 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8701 MI->getOperand(3).getTargetFlags())
8702 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008703 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008704 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008705 }
8706
Dan Gohman14152b42010-07-06 20:24:04 +00008707 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008708 return BB;
8709}
8710
8711MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008712X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008713 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008714 switch (MI->getOpcode()) {
8715 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008716 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008717 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008718 case X86::TLSCall_32:
8719 case X86::TLSCall_64:
8720 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008721 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008722 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008723 case X86::CMOV_FR32:
8724 case X86::CMOV_FR64:
8725 case X86::CMOV_V4F32:
8726 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008727 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008728 case X86::CMOV_GR16:
8729 case X86::CMOV_GR32:
8730 case X86::CMOV_RFP32:
8731 case X86::CMOV_RFP64:
8732 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008733 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008734
Dale Johannesen849f2142007-07-03 00:53:03 +00008735 case X86::FP32_TO_INT16_IN_MEM:
8736 case X86::FP32_TO_INT32_IN_MEM:
8737 case X86::FP32_TO_INT64_IN_MEM:
8738 case X86::FP64_TO_INT16_IN_MEM:
8739 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008740 case X86::FP64_TO_INT64_IN_MEM:
8741 case X86::FP80_TO_INT16_IN_MEM:
8742 case X86::FP80_TO_INT32_IN_MEM:
8743 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008744 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8745 DebugLoc DL = MI->getDebugLoc();
8746
Evan Cheng60c07e12006-07-05 22:17:51 +00008747 // Change the floating point control register to use "round towards zero"
8748 // mode when truncating to an integer value.
8749 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008750 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008751 addFrameReference(BuildMI(*BB, MI, DL,
8752 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008753
8754 // Load the old value of the high byte of the control word...
8755 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008756 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008757 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008758 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008759
8760 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008761 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008762 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008763
8764 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008765 addFrameReference(BuildMI(*BB, MI, DL,
8766 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008767
8768 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008769 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008770 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008771
8772 // Get the X86 opcode to use.
8773 unsigned Opc;
8774 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008775 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008776 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8777 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8778 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8779 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8780 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8781 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008782 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8783 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8784 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008785 }
8786
8787 X86AddressMode AM;
8788 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008789 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008790 AM.BaseType = X86AddressMode::RegBase;
8791 AM.Base.Reg = Op.getReg();
8792 } else {
8793 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008794 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008795 }
8796 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008797 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008798 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008799 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008800 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008801 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008802 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008803 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008804 AM.GV = Op.getGlobal();
8805 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008806 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008807 }
Dan Gohman14152b42010-07-06 20:24:04 +00008808 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008809 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008810
8811 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008812 addFrameReference(BuildMI(*BB, MI, DL,
8813 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008814
Dan Gohman14152b42010-07-06 20:24:04 +00008815 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008816 return BB;
8817 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008818 // String/text processing lowering.
8819 case X86::PCMPISTRM128REG:
8820 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8821 case X86::PCMPISTRM128MEM:
8822 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8823 case X86::PCMPESTRM128REG:
8824 return EmitPCMP(MI, BB, 5, false /* in mem */);
8825 case X86::PCMPESTRM128MEM:
8826 return EmitPCMP(MI, BB, 5, true /* in mem */);
8827
8828 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008829 case X86::ATOMAND32:
8830 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008831 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008832 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008833 X86::NOT32r, X86::EAX,
8834 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008835 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008836 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8837 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008838 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008839 X86::NOT32r, X86::EAX,
8840 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008841 case X86::ATOMXOR32:
8842 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008843 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008844 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008845 X86::NOT32r, X86::EAX,
8846 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008847 case X86::ATOMNAND32:
8848 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008849 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008850 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008851 X86::NOT32r, X86::EAX,
8852 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008853 case X86::ATOMMIN32:
8854 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8855 case X86::ATOMMAX32:
8856 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8857 case X86::ATOMUMIN32:
8858 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8859 case X86::ATOMUMAX32:
8860 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008861
8862 case X86::ATOMAND16:
8863 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8864 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008865 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008866 X86::NOT16r, X86::AX,
8867 X86::GR16RegisterClass);
8868 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008869 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008870 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008871 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008872 X86::NOT16r, X86::AX,
8873 X86::GR16RegisterClass);
8874 case X86::ATOMXOR16:
8875 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8876 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008877 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008878 X86::NOT16r, X86::AX,
8879 X86::GR16RegisterClass);
8880 case X86::ATOMNAND16:
8881 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8882 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008883 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008884 X86::NOT16r, X86::AX,
8885 X86::GR16RegisterClass, true);
8886 case X86::ATOMMIN16:
8887 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8888 case X86::ATOMMAX16:
8889 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8890 case X86::ATOMUMIN16:
8891 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8892 case X86::ATOMUMAX16:
8893 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8894
8895 case X86::ATOMAND8:
8896 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8897 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008898 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008899 X86::NOT8r, X86::AL,
8900 X86::GR8RegisterClass);
8901 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008902 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008903 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008904 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008905 X86::NOT8r, X86::AL,
8906 X86::GR8RegisterClass);
8907 case X86::ATOMXOR8:
8908 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8909 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008910 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008911 X86::NOT8r, X86::AL,
8912 X86::GR8RegisterClass);
8913 case X86::ATOMNAND8:
8914 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8915 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008916 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008917 X86::NOT8r, X86::AL,
8918 X86::GR8RegisterClass, true);
8919 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008920 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008921 case X86::ATOMAND64:
8922 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008923 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008924 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008925 X86::NOT64r, X86::RAX,
8926 X86::GR64RegisterClass);
8927 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008928 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8929 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008930 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008931 X86::NOT64r, X86::RAX,
8932 X86::GR64RegisterClass);
8933 case X86::ATOMXOR64:
8934 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008935 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008936 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008937 X86::NOT64r, X86::RAX,
8938 X86::GR64RegisterClass);
8939 case X86::ATOMNAND64:
8940 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8941 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008942 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008943 X86::NOT64r, X86::RAX,
8944 X86::GR64RegisterClass, true);
8945 case X86::ATOMMIN64:
8946 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8947 case X86::ATOMMAX64:
8948 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8949 case X86::ATOMUMIN64:
8950 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8951 case X86::ATOMUMAX64:
8952 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008953
8954 // This group does 64-bit operations on a 32-bit host.
8955 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008956 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008957 X86::AND32rr, X86::AND32rr,
8958 X86::AND32ri, X86::AND32ri,
8959 false);
8960 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008961 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008962 X86::OR32rr, X86::OR32rr,
8963 X86::OR32ri, X86::OR32ri,
8964 false);
8965 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008966 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008967 X86::XOR32rr, X86::XOR32rr,
8968 X86::XOR32ri, X86::XOR32ri,
8969 false);
8970 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008971 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008972 X86::AND32rr, X86::AND32rr,
8973 X86::AND32ri, X86::AND32ri,
8974 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008975 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008976 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008977 X86::ADD32rr, X86::ADC32rr,
8978 X86::ADD32ri, X86::ADC32ri,
8979 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008980 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008981 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008982 X86::SUB32rr, X86::SBB32rr,
8983 X86::SUB32ri, X86::SBB32ri,
8984 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008985 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008986 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008987 X86::MOV32rr, X86::MOV32rr,
8988 X86::MOV32ri, X86::MOV32ri,
8989 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008990 case X86::VASTART_SAVE_XMM_REGS:
8991 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008992 }
8993}
8994
8995//===----------------------------------------------------------------------===//
8996// X86 Optimization Hooks
8997//===----------------------------------------------------------------------===//
8998
Dan Gohman475871a2008-07-27 21:46:04 +00008999void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009000 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009001 APInt &KnownZero,
9002 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009003 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009004 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009005 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009006 assert((Opc >= ISD::BUILTIN_OP_END ||
9007 Opc == ISD::INTRINSIC_WO_CHAIN ||
9008 Opc == ISD::INTRINSIC_W_CHAIN ||
9009 Opc == ISD::INTRINSIC_VOID) &&
9010 "Should use MaskedValueIsZero if you don't know whether Op"
9011 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009012
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009013 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009014 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009015 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009016 case X86ISD::ADD:
9017 case X86ISD::SUB:
9018 case X86ISD::SMUL:
9019 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009020 case X86ISD::INC:
9021 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009022 case X86ISD::OR:
9023 case X86ISD::XOR:
9024 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009025 // These nodes' second result is a boolean.
9026 if (Op.getResNo() == 0)
9027 break;
9028 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009029 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009030 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9031 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009032 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009033 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009034}
Chris Lattner259e97c2006-01-31 19:43:35 +00009035
Evan Cheng206ee9d2006-07-07 08:33:52 +00009036/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009037/// node is a GlobalAddress + offset.
9038bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009039 const GlobalValue* &GA,
9040 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009041 if (N->getOpcode() == X86ISD::Wrapper) {
9042 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009043 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009044 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009045 return true;
9046 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009047 }
Evan Chengad4196b2008-05-12 19:56:52 +00009048 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009049}
9050
Evan Cheng206ee9d2006-07-07 08:33:52 +00009051/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9052/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9053/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009054/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009055static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009056 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009057 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009058 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00009059 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00009060
Eli Friedman7a5e5552009-06-07 06:52:44 +00009061 if (VT.getSizeInBits() != 128)
9062 return SDValue();
9063
Nate Begemanfdea31a2010-03-24 20:49:50 +00009064 SmallVector<SDValue, 16> Elts;
9065 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
9066 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
9067
9068 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009069}
Evan Chengd880b972008-05-09 21:53:03 +00009070
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009071/// PerformShuffleCombine - Detect vector gather/scatter index generation
9072/// and convert it from being a bunch of shuffles and extracts to a simple
9073/// store and scalar loads to extract the elements.
9074static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9075 const TargetLowering &TLI) {
9076 SDValue InputVector = N->getOperand(0);
9077
9078 // Only operate on vectors of 4 elements, where the alternative shuffling
9079 // gets to be more expensive.
9080 if (InputVector.getValueType() != MVT::v4i32)
9081 return SDValue();
9082
9083 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9084 // single use which is a sign-extend or zero-extend, and all elements are
9085 // used.
9086 SmallVector<SDNode *, 4> Uses;
9087 unsigned ExtractedElements = 0;
9088 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9089 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9090 if (UI.getUse().getResNo() != InputVector.getResNo())
9091 return SDValue();
9092
9093 SDNode *Extract = *UI;
9094 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9095 return SDValue();
9096
9097 if (Extract->getValueType(0) != MVT::i32)
9098 return SDValue();
9099 if (!Extract->hasOneUse())
9100 return SDValue();
9101 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9102 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9103 return SDValue();
9104 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9105 return SDValue();
9106
9107 // Record which element was extracted.
9108 ExtractedElements |=
9109 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9110
9111 Uses.push_back(Extract);
9112 }
9113
9114 // If not all the elements were used, this may not be worthwhile.
9115 if (ExtractedElements != 15)
9116 return SDValue();
9117
9118 // Ok, we've now decided to do the transformation.
9119 DebugLoc dl = InputVector.getDebugLoc();
9120
9121 // Store the value to a temporary stack slot.
9122 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009123 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9124 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009125
9126 // Replace each use (extract) with a load of the appropriate element.
9127 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9128 UE = Uses.end(); UI != UE; ++UI) {
9129 SDNode *Extract = *UI;
9130
9131 // Compute the element's address.
9132 SDValue Idx = Extract->getOperand(1);
9133 unsigned EltSize =
9134 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9135 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9136 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9137
Eric Christopher90eb4022010-07-22 00:26:08 +00009138 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9139 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009140
9141 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009142 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9143 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009144
9145 // Replace the exact with the load.
9146 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9147 }
9148
9149 // The replacement was made in place; don't return anything.
9150 return SDValue();
9151}
9152
Chris Lattner83e6c992006-10-04 06:57:07 +00009153/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009154static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009155 const X86Subtarget *Subtarget) {
9156 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009157 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009158 // Get the LHS/RHS of the select.
9159 SDValue LHS = N->getOperand(1);
9160 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009161
Dan Gohman670e5392009-09-21 18:03:22 +00009162 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009163 // instructions match the semantics of the common C idiom x<y?x:y but not
9164 // x<=y?x:y, because of how they handle negative zero (which can be
9165 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009166 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009167 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009168 Cond.getOpcode() == ISD::SETCC) {
9169 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009170
Chris Lattner47b4ce82009-03-11 05:48:52 +00009171 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009172 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009173 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9174 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009175 switch (CC) {
9176 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009177 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009178 // Converting this to a min would handle NaNs incorrectly, and swapping
9179 // the operands would cause it to handle comparisons between positive
9180 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009181 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009182 if (!UnsafeFPMath &&
9183 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9184 break;
9185 std::swap(LHS, RHS);
9186 }
Dan Gohman670e5392009-09-21 18:03:22 +00009187 Opcode = X86ISD::FMIN;
9188 break;
9189 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009190 // Converting this to a min would handle comparisons between positive
9191 // and negative zero incorrectly.
9192 if (!UnsafeFPMath &&
9193 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9194 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009195 Opcode = X86ISD::FMIN;
9196 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009197 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009198 // Converting this to a min would handle both negative zeros and NaNs
9199 // incorrectly, but we can swap the operands to fix both.
9200 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009201 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009202 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009203 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009204 Opcode = X86ISD::FMIN;
9205 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009206
Dan Gohman670e5392009-09-21 18:03:22 +00009207 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009208 // Converting this to a max would handle comparisons between positive
9209 // and negative zero incorrectly.
9210 if (!UnsafeFPMath &&
9211 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9212 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009213 Opcode = X86ISD::FMAX;
9214 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009215 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009216 // Converting this to a max would handle NaNs incorrectly, and swapping
9217 // the operands would cause it to handle comparisons between positive
9218 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009219 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009220 if (!UnsafeFPMath &&
9221 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9222 break;
9223 std::swap(LHS, RHS);
9224 }
Dan Gohman670e5392009-09-21 18:03:22 +00009225 Opcode = X86ISD::FMAX;
9226 break;
9227 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009228 // Converting this to a max would handle both negative zeros and NaNs
9229 // incorrectly, but we can swap the operands to fix both.
9230 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009231 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009232 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009233 case ISD::SETGE:
9234 Opcode = X86ISD::FMAX;
9235 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009236 }
Dan Gohman670e5392009-09-21 18:03:22 +00009237 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009238 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9239 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009240 switch (CC) {
9241 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009242 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009243 // Converting this to a min would handle comparisons between positive
9244 // and negative zero incorrectly, and swapping the operands would
9245 // cause it to handle NaNs incorrectly.
9246 if (!UnsafeFPMath &&
9247 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009248 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009249 break;
9250 std::swap(LHS, RHS);
9251 }
Dan Gohman670e5392009-09-21 18:03:22 +00009252 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009253 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009254 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009255 // Converting this to a min would handle NaNs incorrectly.
9256 if (!UnsafeFPMath &&
9257 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9258 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009259 Opcode = X86ISD::FMIN;
9260 break;
9261 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009262 // Converting this to a min would handle both negative zeros and NaNs
9263 // incorrectly, but we can swap the operands to fix both.
9264 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009265 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009266 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009267 case ISD::SETGE:
9268 Opcode = X86ISD::FMIN;
9269 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009270
Dan Gohman670e5392009-09-21 18:03:22 +00009271 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009272 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009273 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009274 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009275 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009276 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009277 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009278 // Converting this to a max would handle comparisons between positive
9279 // and negative zero incorrectly, and swapping the operands would
9280 // cause it to handle NaNs incorrectly.
9281 if (!UnsafeFPMath &&
9282 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009283 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009284 break;
9285 std::swap(LHS, RHS);
9286 }
Dan Gohman670e5392009-09-21 18:03:22 +00009287 Opcode = X86ISD::FMAX;
9288 break;
9289 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009290 // Converting this to a max would handle both negative zeros and NaNs
9291 // incorrectly, but we can swap the operands to fix both.
9292 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009293 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009294 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009295 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009296 Opcode = X86ISD::FMAX;
9297 break;
9298 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009299 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009300
Chris Lattner47b4ce82009-03-11 05:48:52 +00009301 if (Opcode)
9302 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009303 }
Eric Christopherfd179292009-08-27 18:07:15 +00009304
Chris Lattnerd1980a52009-03-12 06:52:53 +00009305 // If this is a select between two integer constants, try to do some
9306 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009307 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9308 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009309 // Don't do this for crazy integer types.
9310 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9311 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009312 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009313 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009314
Chris Lattnercee56e72009-03-13 05:53:31 +00009315 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009316 // Efficiently invertible.
9317 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9318 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9319 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9320 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009321 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009322 }
Eric Christopherfd179292009-08-27 18:07:15 +00009323
Chris Lattnerd1980a52009-03-12 06:52:53 +00009324 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009325 if (FalseC->getAPIntValue() == 0 &&
9326 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009327 if (NeedsCondInvert) // Invert the condition if needed.
9328 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9329 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009330
Chris Lattnerd1980a52009-03-12 06:52:53 +00009331 // Zero extend the condition if needed.
9332 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009333
Chris Lattnercee56e72009-03-13 05:53:31 +00009334 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009335 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009336 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009337 }
Eric Christopherfd179292009-08-27 18:07:15 +00009338
Chris Lattner97a29a52009-03-13 05:22:11 +00009339 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009340 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009341 if (NeedsCondInvert) // Invert the condition if needed.
9342 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9343 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009344
Chris Lattner97a29a52009-03-13 05:22:11 +00009345 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009346 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9347 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009348 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009349 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009350 }
Eric Christopherfd179292009-08-27 18:07:15 +00009351
Chris Lattnercee56e72009-03-13 05:53:31 +00009352 // Optimize cases that will turn into an LEA instruction. This requires
9353 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009354 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009355 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009356 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009357
Chris Lattnercee56e72009-03-13 05:53:31 +00009358 bool isFastMultiplier = false;
9359 if (Diff < 10) {
9360 switch ((unsigned char)Diff) {
9361 default: break;
9362 case 1: // result = add base, cond
9363 case 2: // result = lea base( , cond*2)
9364 case 3: // result = lea base(cond, cond*2)
9365 case 4: // result = lea base( , cond*4)
9366 case 5: // result = lea base(cond, cond*4)
9367 case 8: // result = lea base( , cond*8)
9368 case 9: // result = lea base(cond, cond*8)
9369 isFastMultiplier = true;
9370 break;
9371 }
9372 }
Eric Christopherfd179292009-08-27 18:07:15 +00009373
Chris Lattnercee56e72009-03-13 05:53:31 +00009374 if (isFastMultiplier) {
9375 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9376 if (NeedsCondInvert) // Invert the condition if needed.
9377 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9378 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009379
Chris Lattnercee56e72009-03-13 05:53:31 +00009380 // Zero extend the condition if needed.
9381 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9382 Cond);
9383 // Scale the condition by the difference.
9384 if (Diff != 1)
9385 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9386 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009387
Chris Lattnercee56e72009-03-13 05:53:31 +00009388 // Add the base if non-zero.
9389 if (FalseC->getAPIntValue() != 0)
9390 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9391 SDValue(FalseC, 0));
9392 return Cond;
9393 }
Eric Christopherfd179292009-08-27 18:07:15 +00009394 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009395 }
9396 }
Eric Christopherfd179292009-08-27 18:07:15 +00009397
Dan Gohman475871a2008-07-27 21:46:04 +00009398 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009399}
9400
Chris Lattnerd1980a52009-03-12 06:52:53 +00009401/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9402static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9403 TargetLowering::DAGCombinerInfo &DCI) {
9404 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009405
Chris Lattnerd1980a52009-03-12 06:52:53 +00009406 // If the flag operand isn't dead, don't touch this CMOV.
9407 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9408 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009409
Chris Lattnerd1980a52009-03-12 06:52:53 +00009410 // If this is a select between two integer constants, try to do some
9411 // optimizations. Note that the operands are ordered the opposite of SELECT
9412 // operands.
9413 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9414 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9415 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9416 // larger than FalseC (the false value).
9417 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009418
Chris Lattnerd1980a52009-03-12 06:52:53 +00009419 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9420 CC = X86::GetOppositeBranchCondition(CC);
9421 std::swap(TrueC, FalseC);
9422 }
Eric Christopherfd179292009-08-27 18:07:15 +00009423
Chris Lattnerd1980a52009-03-12 06:52:53 +00009424 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009425 // This is efficient for any integer data type (including i8/i16) and
9426 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009427 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9428 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009429 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9430 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009431
Chris Lattnerd1980a52009-03-12 06:52:53 +00009432 // Zero extend the condition if needed.
9433 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009434
Chris Lattnerd1980a52009-03-12 06:52:53 +00009435 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9436 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009437 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009438 if (N->getNumValues() == 2) // Dead flag value?
9439 return DCI.CombineTo(N, Cond, SDValue());
9440 return Cond;
9441 }
Eric Christopherfd179292009-08-27 18:07:15 +00009442
Chris Lattnercee56e72009-03-13 05:53:31 +00009443 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9444 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009445 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9446 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009447 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9448 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009449
Chris Lattner97a29a52009-03-13 05:22:11 +00009450 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009451 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9452 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009453 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9454 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009455
Chris Lattner97a29a52009-03-13 05:22:11 +00009456 if (N->getNumValues() == 2) // Dead flag value?
9457 return DCI.CombineTo(N, Cond, SDValue());
9458 return Cond;
9459 }
Eric Christopherfd179292009-08-27 18:07:15 +00009460
Chris Lattnercee56e72009-03-13 05:53:31 +00009461 // Optimize cases that will turn into an LEA instruction. This requires
9462 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009463 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009464 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009465 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009466
Chris Lattnercee56e72009-03-13 05:53:31 +00009467 bool isFastMultiplier = false;
9468 if (Diff < 10) {
9469 switch ((unsigned char)Diff) {
9470 default: break;
9471 case 1: // result = add base, cond
9472 case 2: // result = lea base( , cond*2)
9473 case 3: // result = lea base(cond, cond*2)
9474 case 4: // result = lea base( , cond*4)
9475 case 5: // result = lea base(cond, cond*4)
9476 case 8: // result = lea base( , cond*8)
9477 case 9: // result = lea base(cond, cond*8)
9478 isFastMultiplier = true;
9479 break;
9480 }
9481 }
Eric Christopherfd179292009-08-27 18:07:15 +00009482
Chris Lattnercee56e72009-03-13 05:53:31 +00009483 if (isFastMultiplier) {
9484 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9485 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009486 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9487 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009488 // Zero extend the condition if needed.
9489 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9490 Cond);
9491 // Scale the condition by the difference.
9492 if (Diff != 1)
9493 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9494 DAG.getConstant(Diff, Cond.getValueType()));
9495
9496 // Add the base if non-zero.
9497 if (FalseC->getAPIntValue() != 0)
9498 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9499 SDValue(FalseC, 0));
9500 if (N->getNumValues() == 2) // Dead flag value?
9501 return DCI.CombineTo(N, Cond, SDValue());
9502 return Cond;
9503 }
Eric Christopherfd179292009-08-27 18:07:15 +00009504 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009505 }
9506 }
9507 return SDValue();
9508}
9509
9510
Evan Cheng0b0cd912009-03-28 05:57:29 +00009511/// PerformMulCombine - Optimize a single multiply with constant into two
9512/// in order to implement it with two cheaper instructions, e.g.
9513/// LEA + SHL, LEA + LEA.
9514static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9515 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009516 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9517 return SDValue();
9518
Owen Andersone50ed302009-08-10 22:56:29 +00009519 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009520 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009521 return SDValue();
9522
9523 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9524 if (!C)
9525 return SDValue();
9526 uint64_t MulAmt = C->getZExtValue();
9527 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9528 return SDValue();
9529
9530 uint64_t MulAmt1 = 0;
9531 uint64_t MulAmt2 = 0;
9532 if ((MulAmt % 9) == 0) {
9533 MulAmt1 = 9;
9534 MulAmt2 = MulAmt / 9;
9535 } else if ((MulAmt % 5) == 0) {
9536 MulAmt1 = 5;
9537 MulAmt2 = MulAmt / 5;
9538 } else if ((MulAmt % 3) == 0) {
9539 MulAmt1 = 3;
9540 MulAmt2 = MulAmt / 3;
9541 }
9542 if (MulAmt2 &&
9543 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9544 DebugLoc DL = N->getDebugLoc();
9545
9546 if (isPowerOf2_64(MulAmt2) &&
9547 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9548 // If second multiplifer is pow2, issue it first. We want the multiply by
9549 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9550 // is an add.
9551 std::swap(MulAmt1, MulAmt2);
9552
9553 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009554 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009555 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009556 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009557 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009558 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009559 DAG.getConstant(MulAmt1, VT));
9560
Eric Christopherfd179292009-08-27 18:07:15 +00009561 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009562 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009563 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009564 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009565 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009566 DAG.getConstant(MulAmt2, VT));
9567
9568 // Do not add new nodes to DAG combiner worklist.
9569 DCI.CombineTo(N, NewMul, false);
9570 }
9571 return SDValue();
9572}
9573
Evan Chengad9c0a32009-12-15 00:53:42 +00009574static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9575 SDValue N0 = N->getOperand(0);
9576 SDValue N1 = N->getOperand(1);
9577 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9578 EVT VT = N0.getValueType();
9579
9580 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9581 // since the result of setcc_c is all zero's or all ones.
9582 if (N1C && N0.getOpcode() == ISD::AND &&
9583 N0.getOperand(1).getOpcode() == ISD::Constant) {
9584 SDValue N00 = N0.getOperand(0);
9585 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9586 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9587 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9588 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9589 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9590 APInt ShAmt = N1C->getAPIntValue();
9591 Mask = Mask.shl(ShAmt);
9592 if (Mask != 0)
9593 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9594 N00, DAG.getConstant(Mask, VT));
9595 }
9596 }
9597
9598 return SDValue();
9599}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009600
Nate Begeman740ab032009-01-26 00:52:55 +00009601/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9602/// when possible.
9603static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9604 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009605 EVT VT = N->getValueType(0);
9606 if (!VT.isVector() && VT.isInteger() &&
9607 N->getOpcode() == ISD::SHL)
9608 return PerformSHLCombine(N, DAG);
9609
Nate Begeman740ab032009-01-26 00:52:55 +00009610 // On X86 with SSE2 support, we can transform this to a vector shift if
9611 // all elements are shifted by the same amount. We can't do this in legalize
9612 // because the a constant vector is typically transformed to a constant pool
9613 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009614 if (!Subtarget->hasSSE2())
9615 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009616
Owen Anderson825b72b2009-08-11 20:47:22 +00009617 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009618 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009619
Mon P Wang3becd092009-01-28 08:12:05 +00009620 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009621 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009622 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009623 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009624 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9625 unsigned NumElts = VT.getVectorNumElements();
9626 unsigned i = 0;
9627 for (; i != NumElts; ++i) {
9628 SDValue Arg = ShAmtOp.getOperand(i);
9629 if (Arg.getOpcode() == ISD::UNDEF) continue;
9630 BaseShAmt = Arg;
9631 break;
9632 }
9633 for (; i != NumElts; ++i) {
9634 SDValue Arg = ShAmtOp.getOperand(i);
9635 if (Arg.getOpcode() == ISD::UNDEF) continue;
9636 if (Arg != BaseShAmt) {
9637 return SDValue();
9638 }
9639 }
9640 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009641 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009642 SDValue InVec = ShAmtOp.getOperand(0);
9643 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9644 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9645 unsigned i = 0;
9646 for (; i != NumElts; ++i) {
9647 SDValue Arg = InVec.getOperand(i);
9648 if (Arg.getOpcode() == ISD::UNDEF) continue;
9649 BaseShAmt = Arg;
9650 break;
9651 }
9652 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9653 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009654 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009655 if (C->getZExtValue() == SplatIdx)
9656 BaseShAmt = InVec.getOperand(1);
9657 }
9658 }
9659 if (BaseShAmt.getNode() == 0)
9660 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9661 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009662 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009663 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009664
Mon P Wangefa42202009-09-03 19:56:25 +00009665 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009666 if (EltVT.bitsGT(MVT::i32))
9667 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9668 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009669 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009670
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009671 // The shift amount is identical so we can do a vector shift.
9672 SDValue ValOp = N->getOperand(0);
9673 switch (N->getOpcode()) {
9674 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009675 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009676 break;
9677 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009678 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009679 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009680 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009681 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009682 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009683 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009684 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009685 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009687 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009688 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009689 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009690 break;
9691 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009692 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009693 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009694 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009695 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009696 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009697 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009698 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009699 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009700 break;
9701 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009702 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009703 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009704 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009705 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009706 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009707 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009708 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009709 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009710 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009711 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009712 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009713 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009714 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009715 }
9716 return SDValue();
9717}
9718
Evan Cheng760d1942010-01-04 21:22:48 +00009719static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009720 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009721 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009722 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009723 return SDValue();
9724
Evan Cheng760d1942010-01-04 21:22:48 +00009725 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009726 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009727 return SDValue();
9728
9729 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9730 SDValue N0 = N->getOperand(0);
9731 SDValue N1 = N->getOperand(1);
9732 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9733 std::swap(N0, N1);
9734 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9735 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009736 if (!N0.hasOneUse() || !N1.hasOneUse())
9737 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009738
9739 SDValue ShAmt0 = N0.getOperand(1);
9740 if (ShAmt0.getValueType() != MVT::i8)
9741 return SDValue();
9742 SDValue ShAmt1 = N1.getOperand(1);
9743 if (ShAmt1.getValueType() != MVT::i8)
9744 return SDValue();
9745 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9746 ShAmt0 = ShAmt0.getOperand(0);
9747 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9748 ShAmt1 = ShAmt1.getOperand(0);
9749
9750 DebugLoc DL = N->getDebugLoc();
9751 unsigned Opc = X86ISD::SHLD;
9752 SDValue Op0 = N0.getOperand(0);
9753 SDValue Op1 = N1.getOperand(0);
9754 if (ShAmt0.getOpcode() == ISD::SUB) {
9755 Opc = X86ISD::SHRD;
9756 std::swap(Op0, Op1);
9757 std::swap(ShAmt0, ShAmt1);
9758 }
9759
Evan Cheng8b1190a2010-04-28 01:18:01 +00009760 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009761 if (ShAmt1.getOpcode() == ISD::SUB) {
9762 SDValue Sum = ShAmt1.getOperand(0);
9763 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009764 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9765 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9766 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9767 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009768 return DAG.getNode(Opc, DL, VT,
9769 Op0, Op1,
9770 DAG.getNode(ISD::TRUNCATE, DL,
9771 MVT::i8, ShAmt0));
9772 }
9773 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9774 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9775 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009776 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009777 return DAG.getNode(Opc, DL, VT,
9778 N0.getOperand(0), N1.getOperand(0),
9779 DAG.getNode(ISD::TRUNCATE, DL,
9780 MVT::i8, ShAmt0));
9781 }
9782
9783 return SDValue();
9784}
9785
Chris Lattner149a4e52008-02-22 02:09:43 +00009786/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009787static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009788 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009789 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9790 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009791 // A preferable solution to the general problem is to figure out the right
9792 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009793
9794 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009795 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009796 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009797 if (VT.getSizeInBits() != 64)
9798 return SDValue();
9799
Devang Patel578efa92009-06-05 21:57:13 +00009800 const Function *F = DAG.getMachineFunction().getFunction();
9801 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009802 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009803 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009804 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009805 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009806 isa<LoadSDNode>(St->getValue()) &&
9807 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9808 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009809 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009810 LoadSDNode *Ld = 0;
9811 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009812 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009813 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009814 // Must be a store of a load. We currently handle two cases: the load
9815 // is a direct child, and it's under an intervening TokenFactor. It is
9816 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009817 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009818 Ld = cast<LoadSDNode>(St->getChain());
9819 else if (St->getValue().hasOneUse() &&
9820 ChainVal->getOpcode() == ISD::TokenFactor) {
9821 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009822 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009823 TokenFactorIndex = i;
9824 Ld = cast<LoadSDNode>(St->getValue());
9825 } else
9826 Ops.push_back(ChainVal->getOperand(i));
9827 }
9828 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009829
Evan Cheng536e6672009-03-12 05:59:15 +00009830 if (!Ld || !ISD::isNormalLoad(Ld))
9831 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009832
Evan Cheng536e6672009-03-12 05:59:15 +00009833 // If this is not the MMX case, i.e. we are just turning i64 load/store
9834 // into f64 load/store, avoid the transformation if there are multiple
9835 // uses of the loaded value.
9836 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9837 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009838
Evan Cheng536e6672009-03-12 05:59:15 +00009839 DebugLoc LdDL = Ld->getDebugLoc();
9840 DebugLoc StDL = N->getDebugLoc();
9841 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9842 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9843 // pair instead.
9844 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009845 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009846 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9847 Ld->getBasePtr(), Ld->getSrcValue(),
9848 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009849 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009850 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009851 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009852 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009853 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009854 Ops.size());
9855 }
Evan Cheng536e6672009-03-12 05:59:15 +00009856 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009857 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009858 St->isVolatile(), St->isNonTemporal(),
9859 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009860 }
Evan Cheng536e6672009-03-12 05:59:15 +00009861
9862 // Otherwise, lower to two pairs of 32-bit loads / stores.
9863 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009864 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9865 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009866
Owen Anderson825b72b2009-08-11 20:47:22 +00009867 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009868 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009869 Ld->isVolatile(), Ld->isNonTemporal(),
9870 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009871 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009872 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009873 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009874 MinAlign(Ld->getAlignment(), 4));
9875
9876 SDValue NewChain = LoLd.getValue(1);
9877 if (TokenFactorIndex != -1) {
9878 Ops.push_back(LoLd);
9879 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009880 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009881 Ops.size());
9882 }
9883
9884 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009885 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9886 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009887
9888 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9889 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009890 St->isVolatile(), St->isNonTemporal(),
9891 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009892 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9893 St->getSrcValue(),
9894 St->getSrcValueOffset() + 4,
9895 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009896 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009897 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009898 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009899 }
Dan Gohman475871a2008-07-27 21:46:04 +00009900 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009901}
9902
Chris Lattner6cf73262008-01-25 06:14:17 +00009903/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9904/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009905static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009906 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9907 // F[X]OR(0.0, x) -> x
9908 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009909 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9910 if (C->getValueAPF().isPosZero())
9911 return N->getOperand(1);
9912 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9913 if (C->getValueAPF().isPosZero())
9914 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009915 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009916}
9917
9918/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009919static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009920 // FAND(0.0, x) -> 0.0
9921 // FAND(x, 0.0) -> 0.0
9922 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9923 if (C->getValueAPF().isPosZero())
9924 return N->getOperand(0);
9925 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9926 if (C->getValueAPF().isPosZero())
9927 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009928 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009929}
9930
Dan Gohmane5af2d32009-01-29 01:59:02 +00009931static SDValue PerformBTCombine(SDNode *N,
9932 SelectionDAG &DAG,
9933 TargetLowering::DAGCombinerInfo &DCI) {
9934 // BT ignores high bits in the bit index operand.
9935 SDValue Op1 = N->getOperand(1);
9936 if (Op1.hasOneUse()) {
9937 unsigned BitWidth = Op1.getValueSizeInBits();
9938 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9939 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009940 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9941 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009942 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009943 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9944 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9945 DCI.CommitTargetLoweringOpt(TLO);
9946 }
9947 return SDValue();
9948}
Chris Lattner83e6c992006-10-04 06:57:07 +00009949
Eli Friedman7a5e5552009-06-07 06:52:44 +00009950static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9951 SDValue Op = N->getOperand(0);
9952 if (Op.getOpcode() == ISD::BIT_CONVERT)
9953 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009954 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009955 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009956 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009957 OpVT.getVectorElementType().getSizeInBits()) {
9958 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9959 }
9960 return SDValue();
9961}
9962
Evan Cheng2e489c42009-12-16 00:53:11 +00009963static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9964 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9965 // (and (i32 x86isd::setcc_carry), 1)
9966 // This eliminates the zext. This transformation is necessary because
9967 // ISD::SETCC is always legalized to i8.
9968 DebugLoc dl = N->getDebugLoc();
9969 SDValue N0 = N->getOperand(0);
9970 EVT VT = N->getValueType(0);
9971 if (N0.getOpcode() == ISD::AND &&
9972 N0.hasOneUse() &&
9973 N0.getOperand(0).hasOneUse()) {
9974 SDValue N00 = N0.getOperand(0);
9975 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9976 return SDValue();
9977 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9978 if (!C || C->getZExtValue() != 1)
9979 return SDValue();
9980 return DAG.getNode(ISD::AND, dl, VT,
9981 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9982 N00.getOperand(0), N00.getOperand(1)),
9983 DAG.getConstant(1, VT));
9984 }
9985
9986 return SDValue();
9987}
9988
Dan Gohman475871a2008-07-27 21:46:04 +00009989SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009990 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009991 SelectionDAG &DAG = DCI.DAG;
9992 switch (N->getOpcode()) {
9993 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009994 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009995 case ISD::EXTRACT_VECTOR_ELT:
9996 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009997 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009998 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009999 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010000 case ISD::SHL:
10001 case ISD::SRA:
10002 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010003 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010004 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010005 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010006 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10007 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010008 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010009 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010010 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010011 }
10012
Dan Gohman475871a2008-07-27 21:46:04 +000010013 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010014}
10015
Evan Chenge5b51ac2010-04-17 06:13:15 +000010016/// isTypeDesirableForOp - Return true if the target has native support for
10017/// the specified value type and it is 'desirable' to use the type for the
10018/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10019/// instruction encodings are longer and some i16 instructions are slow.
10020bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10021 if (!isTypeLegal(VT))
10022 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010023 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010024 return true;
10025
10026 switch (Opc) {
10027 default:
10028 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010029 case ISD::LOAD:
10030 case ISD::SIGN_EXTEND:
10031 case ISD::ZERO_EXTEND:
10032 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010033 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010034 case ISD::SRL:
10035 case ISD::SUB:
10036 case ISD::ADD:
10037 case ISD::MUL:
10038 case ISD::AND:
10039 case ISD::OR:
10040 case ISD::XOR:
10041 return false;
10042 }
10043}
10044
Evan Chengc82c20b2010-04-24 04:44:57 +000010045static bool MayFoldLoad(SDValue Op) {
10046 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10047}
10048
10049static bool MayFoldIntoStore(SDValue Op) {
10050 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10051}
10052
Evan Chenge5b51ac2010-04-17 06:13:15 +000010053/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010054/// beneficial for dag combiner to promote the specified node. If true, it
10055/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010056bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010057 EVT VT = Op.getValueType();
10058 if (VT != MVT::i16)
10059 return false;
10060
Evan Cheng4c26e932010-04-19 19:29:22 +000010061 bool Promote = false;
10062 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010063 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010064 default: break;
10065 case ISD::LOAD: {
10066 LoadSDNode *LD = cast<LoadSDNode>(Op);
10067 // If the non-extending load has a single use and it's not live out, then it
10068 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010069 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10070 Op.hasOneUse()*/) {
10071 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10072 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10073 // The only case where we'd want to promote LOAD (rather then it being
10074 // promoted as an operand is when it's only use is liveout.
10075 if (UI->getOpcode() != ISD::CopyToReg)
10076 return false;
10077 }
10078 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010079 Promote = true;
10080 break;
10081 }
10082 case ISD::SIGN_EXTEND:
10083 case ISD::ZERO_EXTEND:
10084 case ISD::ANY_EXTEND:
10085 Promote = true;
10086 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010087 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010088 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010089 SDValue N0 = Op.getOperand(0);
10090 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010091 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010092 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010093 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010094 break;
10095 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010096 case ISD::ADD:
10097 case ISD::MUL:
10098 case ISD::AND:
10099 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010100 case ISD::XOR:
10101 Commute = true;
10102 // fallthrough
10103 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010104 SDValue N0 = Op.getOperand(0);
10105 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010106 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010107 return false;
10108 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010109 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010110 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010111 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010112 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010113 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010114 }
10115 }
10116
10117 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010118 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010119}
10120
Evan Cheng60c07e12006-07-05 22:17:51 +000010121//===----------------------------------------------------------------------===//
10122// X86 Inline Assembly Support
10123//===----------------------------------------------------------------------===//
10124
Chris Lattnerb8105652009-07-20 17:51:36 +000010125static bool LowerToBSwap(CallInst *CI) {
10126 // FIXME: this should verify that we are targetting a 486 or better. If not,
10127 // we will turn this bswap into something that will be lowered to logical ops
10128 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10129 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010130
Chris Lattnerb8105652009-07-20 17:51:36 +000010131 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010132 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010133 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010134 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010135 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010136
Chris Lattnerb8105652009-07-20 17:51:36 +000010137 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10138 if (!Ty || Ty->getBitWidth() % 16 != 0)
10139 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010140
Chris Lattnerb8105652009-07-20 17:51:36 +000010141 // Okay, we can do this xform, do so now.
10142 const Type *Tys[] = { Ty };
10143 Module *M = CI->getParent()->getParent()->getParent();
10144 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010145
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010146 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010147 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010148
Chris Lattnerb8105652009-07-20 17:51:36 +000010149 CI->replaceAllUsesWith(Op);
10150 CI->eraseFromParent();
10151 return true;
10152}
10153
10154bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10155 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10156 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10157
10158 std::string AsmStr = IA->getAsmString();
10159
10160 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010161 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010162 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10163
10164 switch (AsmPieces.size()) {
10165 default: return false;
10166 case 1:
10167 AsmStr = AsmPieces[0];
10168 AsmPieces.clear();
10169 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10170
10171 // bswap $0
10172 if (AsmPieces.size() == 2 &&
10173 (AsmPieces[0] == "bswap" ||
10174 AsmPieces[0] == "bswapq" ||
10175 AsmPieces[0] == "bswapl") &&
10176 (AsmPieces[1] == "$0" ||
10177 AsmPieces[1] == "${0:q}")) {
10178 // No need to check constraints, nothing other than the equivalent of
10179 // "=r,0" would be valid here.
10180 return LowerToBSwap(CI);
10181 }
10182 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010183 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010184 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010185 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010186 AsmPieces[1] == "$$8," &&
10187 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010188 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10189 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010190 const std::string &Constraints = IA->getConstraintString();
10191 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010192 std::sort(AsmPieces.begin(), AsmPieces.end());
10193 if (AsmPieces.size() == 4 &&
10194 AsmPieces[0] == "~{cc}" &&
10195 AsmPieces[1] == "~{dirflag}" &&
10196 AsmPieces[2] == "~{flags}" &&
10197 AsmPieces[3] == "~{fpsr}") {
10198 return LowerToBSwap(CI);
10199 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010200 }
10201 break;
10202 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010203 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010204 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010205 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10206 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10207 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010208 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010209 SplitString(AsmPieces[0], Words, " \t");
10210 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10211 Words.clear();
10212 SplitString(AsmPieces[1], Words, " \t");
10213 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10214 Words.clear();
10215 SplitString(AsmPieces[2], Words, " \t,");
10216 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10217 Words[2] == "%edx") {
10218 return LowerToBSwap(CI);
10219 }
10220 }
10221 }
10222 }
10223 break;
10224 }
10225 return false;
10226}
10227
10228
10229
Chris Lattnerf4dff842006-07-11 02:54:03 +000010230/// getConstraintType - Given a constraint letter, return the type of
10231/// constraint it is for this target.
10232X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010233X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10234 if (Constraint.size() == 1) {
10235 switch (Constraint[0]) {
10236 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010237 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010238 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010239 case 'r':
10240 case 'R':
10241 case 'l':
10242 case 'q':
10243 case 'Q':
10244 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010245 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010246 case 'Y':
10247 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010248 case 'e':
10249 case 'Z':
10250 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010251 default:
10252 break;
10253 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010254 }
Chris Lattner4234f572007-03-25 02:14:49 +000010255 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010256}
10257
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010258/// LowerXConstraint - try to replace an X constraint, which matches anything,
10259/// with another that has more specific requirements based on the type of the
10260/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010261const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010262LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010263 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10264 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010265 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010266 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010267 return "Y";
10268 if (Subtarget->hasSSE1())
10269 return "x";
10270 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010271
Chris Lattner5e764232008-04-26 23:02:14 +000010272 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010273}
10274
Chris Lattner48884cd2007-08-25 00:47:38 +000010275/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10276/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010277void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010278 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010279 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010280 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010281 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010282
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010283 switch (Constraint) {
10284 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010285 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010286 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010287 if (C->getZExtValue() <= 31) {
10288 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010289 break;
10290 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010291 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010292 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010293 case 'J':
10294 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010295 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010296 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10297 break;
10298 }
10299 }
10300 return;
10301 case 'K':
10302 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010303 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010304 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10305 break;
10306 }
10307 }
10308 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010309 case 'N':
10310 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010311 if (C->getZExtValue() <= 255) {
10312 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010313 break;
10314 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010315 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010316 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010317 case 'e': {
10318 // 32-bit signed value
10319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010320 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10321 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010322 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010323 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010324 break;
10325 }
10326 // FIXME gcc accepts some relocatable values here too, but only in certain
10327 // memory models; it's complicated.
10328 }
10329 return;
10330 }
10331 case 'Z': {
10332 // 32-bit unsigned value
10333 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010334 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10335 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010336 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10337 break;
10338 }
10339 }
10340 // FIXME gcc accepts some relocatable values here too, but only in certain
10341 // memory models; it's complicated.
10342 return;
10343 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010344 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010345 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010346 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010347 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010348 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010349 break;
10350 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010351
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010352 // In any sort of PIC mode addresses need to be computed at runtime by
10353 // adding in a register or some sort of table lookup. These can't
10354 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010355 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010356 return;
10357
Chris Lattnerdc43a882007-05-03 16:52:29 +000010358 // If we are in non-pic codegen mode, we allow the address of a global (with
10359 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010360 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010361 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010362
Chris Lattner49921962009-05-08 18:23:14 +000010363 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10364 while (1) {
10365 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10366 Offset += GA->getOffset();
10367 break;
10368 } else if (Op.getOpcode() == ISD::ADD) {
10369 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10370 Offset += C->getZExtValue();
10371 Op = Op.getOperand(0);
10372 continue;
10373 }
10374 } else if (Op.getOpcode() == ISD::SUB) {
10375 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10376 Offset += -C->getZExtValue();
10377 Op = Op.getOperand(0);
10378 continue;
10379 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010380 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010381
Chris Lattner49921962009-05-08 18:23:14 +000010382 // Otherwise, this isn't something we can handle, reject it.
10383 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010384 }
Eric Christopherfd179292009-08-27 18:07:15 +000010385
Dan Gohman46510a72010-04-15 01:51:59 +000010386 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010387 // If we require an extra load to get this address, as in PIC mode, we
10388 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010389 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10390 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010391 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010392
Devang Patel0d881da2010-07-06 22:08:15 +000010393 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10394 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010395 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010396 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010397 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010398
Gabor Greifba36cb52008-08-28 21:40:38 +000010399 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010400 Ops.push_back(Result);
10401 return;
10402 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010403 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010404}
10405
Chris Lattner259e97c2006-01-31 19:43:35 +000010406std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010407getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010408 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010409 if (Constraint.size() == 1) {
10410 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010411 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010412 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010413 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10414 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010415 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010416 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10417 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10418 X86::R10D,X86::R11D,X86::R12D,
10419 X86::R13D,X86::R14D,X86::R15D,
10420 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010421 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010422 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10423 X86::SI, X86::DI, X86::R8W,X86::R9W,
10424 X86::R10W,X86::R11W,X86::R12W,
10425 X86::R13W,X86::R14W,X86::R15W,
10426 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010427 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010428 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10429 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10430 X86::R10B,X86::R11B,X86::R12B,
10431 X86::R13B,X86::R14B,X86::R15B,
10432 X86::BPL, X86::SPL, 0);
10433
Owen Anderson825b72b2009-08-11 20:47:22 +000010434 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010435 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10436 X86::RSI, X86::RDI, X86::R8, X86::R9,
10437 X86::R10, X86::R11, X86::R12,
10438 X86::R13, X86::R14, X86::R15,
10439 X86::RBP, X86::RSP, 0);
10440
10441 break;
10442 }
Eric Christopherfd179292009-08-27 18:07:15 +000010443 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010444 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010445 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010446 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010447 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010448 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010449 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010450 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010451 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010452 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10453 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010454 }
10455 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010456
Chris Lattner1efa40f2006-02-22 00:56:39 +000010457 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010458}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010459
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010460std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010461X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010462 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010463 // First, see if this is a constraint that directly corresponds to an LLVM
10464 // register class.
10465 if (Constraint.size() == 1) {
10466 // GCC Constraint Letters
10467 switch (Constraint[0]) {
10468 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010469 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010470 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010471 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010472 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010473 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010474 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010475 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010476 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010477 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010478 case 'R': // LEGACY_REGS
10479 if (VT == MVT::i8)
10480 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10481 if (VT == MVT::i16)
10482 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10483 if (VT == MVT::i32 || !Subtarget->is64Bit())
10484 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10485 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010486 case 'f': // FP Stack registers.
10487 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10488 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010489 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010490 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010491 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010492 return std::make_pair(0U, X86::RFP64RegisterClass);
10493 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010494 case 'y': // MMX_REGS if MMX allowed.
10495 if (!Subtarget->hasMMX()) break;
10496 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010497 case 'Y': // SSE_REGS if SSE2 allowed
10498 if (!Subtarget->hasSSE2()) break;
10499 // FALL THROUGH.
10500 case 'x': // SSE_REGS if SSE1 allowed
10501 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010502
Owen Anderson825b72b2009-08-11 20:47:22 +000010503 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010504 default: break;
10505 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010506 case MVT::f32:
10507 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010508 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010509 case MVT::f64:
10510 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010511 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010512 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010513 case MVT::v16i8:
10514 case MVT::v8i16:
10515 case MVT::v4i32:
10516 case MVT::v2i64:
10517 case MVT::v4f32:
10518 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010519 return std::make_pair(0U, X86::VR128RegisterClass);
10520 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010521 break;
10522 }
10523 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010524
Chris Lattnerf76d1802006-07-31 23:26:50 +000010525 // Use the default implementation in TargetLowering to convert the register
10526 // constraint into a member of a register class.
10527 std::pair<unsigned, const TargetRegisterClass*> Res;
10528 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010529
10530 // Not found as a standard register?
10531 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010532 // Map st(0) -> st(7) -> ST0
10533 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10534 tolower(Constraint[1]) == 's' &&
10535 tolower(Constraint[2]) == 't' &&
10536 Constraint[3] == '(' &&
10537 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10538 Constraint[5] == ')' &&
10539 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010540
Chris Lattner56d77c72009-09-13 22:41:48 +000010541 Res.first = X86::ST0+Constraint[4]-'0';
10542 Res.second = X86::RFP80RegisterClass;
10543 return Res;
10544 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010545
Chris Lattner56d77c72009-09-13 22:41:48 +000010546 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010547 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010548 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010549 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010550 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010551 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010552
10553 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010554 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010555 Res.first = X86::EFLAGS;
10556 Res.second = X86::CCRRegisterClass;
10557 return Res;
10558 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010559
Dale Johannesen330169f2008-11-13 21:52:36 +000010560 // 'A' means EAX + EDX.
10561 if (Constraint == "A") {
10562 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010563 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010564 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010565 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010566 return Res;
10567 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010568
Chris Lattnerf76d1802006-07-31 23:26:50 +000010569 // Otherwise, check to see if this is a register class of the wrong value
10570 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10571 // turn into {ax},{dx}.
10572 if (Res.second->hasType(VT))
10573 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010574
Chris Lattnerf76d1802006-07-31 23:26:50 +000010575 // All of the single-register GCC register classes map their values onto
10576 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10577 // really want an 8-bit or 32-bit register, map to the appropriate register
10578 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010579 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010580 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010581 unsigned DestReg = 0;
10582 switch (Res.first) {
10583 default: break;
10584 case X86::AX: DestReg = X86::AL; break;
10585 case X86::DX: DestReg = X86::DL; break;
10586 case X86::CX: DestReg = X86::CL; break;
10587 case X86::BX: DestReg = X86::BL; break;
10588 }
10589 if (DestReg) {
10590 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010591 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010592 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010593 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010594 unsigned DestReg = 0;
10595 switch (Res.first) {
10596 default: break;
10597 case X86::AX: DestReg = X86::EAX; break;
10598 case X86::DX: DestReg = X86::EDX; break;
10599 case X86::CX: DestReg = X86::ECX; break;
10600 case X86::BX: DestReg = X86::EBX; break;
10601 case X86::SI: DestReg = X86::ESI; break;
10602 case X86::DI: DestReg = X86::EDI; break;
10603 case X86::BP: DestReg = X86::EBP; break;
10604 case X86::SP: DestReg = X86::ESP; break;
10605 }
10606 if (DestReg) {
10607 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010608 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010609 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010610 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010611 unsigned DestReg = 0;
10612 switch (Res.first) {
10613 default: break;
10614 case X86::AX: DestReg = X86::RAX; break;
10615 case X86::DX: DestReg = X86::RDX; break;
10616 case X86::CX: DestReg = X86::RCX; break;
10617 case X86::BX: DestReg = X86::RBX; break;
10618 case X86::SI: DestReg = X86::RSI; break;
10619 case X86::DI: DestReg = X86::RDI; break;
10620 case X86::BP: DestReg = X86::RBP; break;
10621 case X86::SP: DestReg = X86::RSP; break;
10622 }
10623 if (DestReg) {
10624 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010625 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010626 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010627 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010628 } else if (Res.second == X86::FR32RegisterClass ||
10629 Res.second == X86::FR64RegisterClass ||
10630 Res.second == X86::VR128RegisterClass) {
10631 // Handle references to XMM physical registers that got mapped into the
10632 // wrong class. This can happen with constraints like {xmm0} where the
10633 // target independent register mapper will just pick the first match it can
10634 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010635 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010636 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010637 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010638 Res.second = X86::FR64RegisterClass;
10639 else if (X86::VR128RegisterClass->hasType(VT))
10640 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010641 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010642
Chris Lattnerf76d1802006-07-31 23:26:50 +000010643 return Res;
10644}