blob: b893c5859c07ba65d4a612633f8d3a0a22620765 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonf4f1a272009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson206f6c42009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilsone60fee02009-06-22 23:27:02 +000075
Bob Wilson055a90d2009-08-05 00:49:09 +000076def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
77def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
78 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
79def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
80 SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
82def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
83 [SDNPHasChain, SDNPMayLoad]>;
84def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
85 [SDNPHasChain, SDNPMayLoad]>;
86def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
87 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000088
Bob Wilson6a209cd2009-08-06 18:47:44 +000089def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
90def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
91 SDTCisSameAs<1, 3>]>;
92def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
93 SDTCisSameAs<1, 3>,
94 SDTCisSameAs<1, 4>]>;
95
96def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
97 [SDNPHasChain, SDNPMayStore]>;
98def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
99 [SDNPHasChain, SDNPMayStore]>;
100def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
101 [SDNPHasChain, SDNPMayStore]>;
102
Bob Wilson3ac39132009-08-19 17:03:43 +0000103def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
104 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
105def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
106
Bob Wilson08479272009-08-12 22:31:50 +0000107def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
108def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
109def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
110def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
111
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +0000112def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
114def NEONzip32 : SDNode<"ARMISD::VZIP32", SDTARMVSHUF2>;
115def NEONzip16 : SDNode<"ARMISD::VZIP16", SDTARMVSHUF2>;
116def NEONzip8 : SDNode<"ARMISD::VZIP8", SDTARMVSHUF2>;
117def NEONuzp32 : SDNode<"ARMISD::VUZP32", SDTARMVSHUF2>;
118def NEONuzp16 : SDNode<"ARMISD::VUZP16", SDTARMVSHUF2>;
119def NEONuzp8 : SDNode<"ARMISD::VUZP16", SDTARMVSHUF2>;
120def NEONtrn32 : SDNode<"ARMISD::VTRN32", SDTARMVSHUF2>;
121def NEONtrn16 : SDNode<"ARMISD::VTRN16", SDTARMVSHUF2>;
122def NEONtrn8 : SDNode<"ARMISD::VTRN8", SDTARMVSHUF2>;
123
Bob Wilsone60fee02009-06-22 23:27:02 +0000124//===----------------------------------------------------------------------===//
125// NEON operand definitions
126//===----------------------------------------------------------------------===//
127
128// addrmode_neonldstm := reg
129//
130/* TODO: Take advantage of vldm.
131def addrmode_neonldstm : Operand<i32>,
132 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
133 let PrintMethod = "printAddrNeonLdStMOperand";
134 let MIOperandInfo = (ops GPR, i32imm);
135}
136*/
137
138//===----------------------------------------------------------------------===//
139// NEON load / store instructions
140//===----------------------------------------------------------------------===//
141
Bob Wilsonee27bec2009-08-12 00:49:01 +0000142/* TODO: Take advantage of vldm.
Bob Wilson66b34002009-08-12 17:04:56 +0000143let mayLoad = 1 in {
Bob Wilsone60fee02009-06-22 23:27:02 +0000144def VLDMD : NI<(outs),
145 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000146 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000147 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000148 []> {
149 let Inst{27-25} = 0b110;
150 let Inst{20} = 1;
151 let Inst{11-9} = 0b101;
152}
Bob Wilsone60fee02009-06-22 23:27:02 +0000153
154def VLDMS : NI<(outs),
155 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000156 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000157 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000158 []> {
159 let Inst{27-25} = 0b110;
160 let Inst{20} = 1;
161 let Inst{11-9} = 0b101;
162}
Bob Wilson66b34002009-08-12 17:04:56 +0000163}
Bob Wilsone60fee02009-06-22 23:27:02 +0000164*/
165
166// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000167def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000168 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000169 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000170 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000171 let Inst{27-25} = 0b110;
172 let Inst{24} = 0; // P bit
173 let Inst{23} = 1; // U bit
174 let Inst{20} = 1;
175 let Inst{11-9} = 0b101;
176}
Bob Wilsone60fee02009-06-22 23:27:02 +0000177
Bob Wilson66b34002009-08-12 17:04:56 +0000178// Use vstmia to store a Q register as a D register pair.
179def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
180 NoItinerary,
181 "vstmia $addr, ${src:dregpair}",
182 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
183 let Inst{27-25} = 0b110;
184 let Inst{24} = 0; // P bit
185 let Inst{23} = 1; // U bit
186 let Inst{20} = 0;
187 let Inst{11-9} = 0b101;
188}
189
Bob Wilsoned592c02009-07-08 18:11:30 +0000190// VLD1 : Vector Load (multiple single elements)
191class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
192 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000193 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000194 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000195 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000196class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
197 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000198 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000199 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000200 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000201
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000202def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1>;
203def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1>;
204def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1>;
205def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1>;
206def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000207
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000208def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1>;
209def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1>;
210def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1>;
211def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1>;
212def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000213
Bob Wilson66b34002009-08-12 17:04:56 +0000214let mayLoad = 1 in {
215
Bob Wilson055a90d2009-08-05 00:49:09 +0000216// VLD2 : Vector Load (multiple 2-element structures)
217class VLD2D<string OpcodeStr>
218 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000219 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000220 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
221
222def VLD2d8 : VLD2D<"vld2.8">;
223def VLD2d16 : VLD2D<"vld2.16">;
224def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000225
226// VLD3 : Vector Load (multiple 3-element structures)
227class VLD3D<string OpcodeStr>
228 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000229 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000230 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
231
232def VLD3d8 : VLD3D<"vld3.8">;
233def VLD3d16 : VLD3D<"vld3.16">;
234def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000235
236// VLD4 : Vector Load (multiple 4-element structures)
237class VLD4D<string OpcodeStr>
238 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
239 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000240 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000241 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
242
243def VLD4d8 : VLD4D<"vld4.8">;
244def VLD4d16 : VLD4D<"vld4.16">;
245def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000246}
247
Bob Wilson6a209cd2009-08-06 18:47:44 +0000248// VST1 : Vector Store (multiple single elements)
249class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
250 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
251 NoItinerary,
252 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
253 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
254class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
255 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
256 NoItinerary,
257 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
258 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
259
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000260def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1>;
261def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1>;
262def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1>;
263def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1>;
264def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000265
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000266def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1>;
267def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1>;
268def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1>;
269def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1>;
270def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000271
Bob Wilson66b34002009-08-12 17:04:56 +0000272let mayStore = 1 in {
273
Bob Wilson6a209cd2009-08-06 18:47:44 +0000274// VST2 : Vector Store (multiple 2-element structures)
275class VST2D<string OpcodeStr>
276 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
277 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
278
279def VST2d8 : VST2D<"vst2.8">;
280def VST2d16 : VST2D<"vst2.16">;
281def VST2d32 : VST2D<"vst2.32">;
282
283// VST3 : Vector Store (multiple 3-element structures)
284class VST3D<string OpcodeStr>
285 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
286 NoItinerary,
287 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
288
289def VST3d8 : VST3D<"vst3.8">;
290def VST3d16 : VST3D<"vst3.16">;
291def VST3d32 : VST3D<"vst3.32">;
292
293// VST4 : Vector Store (multiple 4-element structures)
294class VST4D<string OpcodeStr>
295 : NLdSt<(outs), (ins addrmode6:$addr,
296 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
297 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
298
299def VST4d8 : VST4D<"vst4.8">;
300def VST4d16 : VST4D<"vst4.16">;
301def VST4d32 : VST4D<"vst4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000302}
Bob Wilson6a209cd2009-08-06 18:47:44 +0000303
Bob Wilsoned592c02009-07-08 18:11:30 +0000304
Bob Wilsone60fee02009-06-22 23:27:02 +0000305//===----------------------------------------------------------------------===//
306// NEON pattern fragments
307//===----------------------------------------------------------------------===//
308
309// Extract D sub-registers of Q registers.
310// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000311def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000312 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000313}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000314def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000315 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000316}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000317def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000318 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000319}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000320def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000321 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000322}]>;
323
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000324// Extract S sub-registers of Q registers.
325// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
326def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000327 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000328}]>;
329
Bob Wilsone60fee02009-06-22 23:27:02 +0000330// Translate lane numbers from Q registers to D subregs.
331def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000332 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000333}]>;
334def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000335 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000336}]>;
337def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000338 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000339}]>;
340
341//===----------------------------------------------------------------------===//
342// Instruction Classes
343//===----------------------------------------------------------------------===//
344
345// Basic 2-register operations, both double- and quad-register.
346class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
347 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
348 ValueType ResTy, ValueType OpTy, SDNode OpNode>
349 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000350 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000351 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
352class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
353 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
354 ValueType ResTy, ValueType OpTy, SDNode OpNode>
355 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000356 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000357 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
358
David Goodwin4b358db2009-08-10 22:17:39 +0000359// Basic 2-register operations, scalar single-precision.
360class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
361 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
362 ValueType ResTy, ValueType OpTy, SDNode OpNode>
363 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
364 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
365 NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
366
367class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
368 : NEONFPPat<(ResTy (OpNode SPR:$a)),
369 (EXTRACT_SUBREG
370 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
371 arm_ssubreg_0)>;
372
Bob Wilsone60fee02009-06-22 23:27:02 +0000373// Basic 2-register intrinsics, both double- and quad-register.
374class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
375 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
376 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
377 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000378 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000379 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
380class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
381 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
382 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
383 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000384 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000385 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
386
David Goodwin4b358db2009-08-10 22:17:39 +0000387// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000388class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
389 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
390 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
391 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
392 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
393 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
394
395class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000396 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000397 (EXTRACT_SUBREG
398 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
399 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000400
Bob Wilsone60fee02009-06-22 23:27:02 +0000401// Narrow 2-register intrinsics.
402class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
403 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
404 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
405 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000406 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000407 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
408
409// Long 2-register intrinsics. (This is currently only used for VMOVL and is
410// derived from N2VImm instead of N2V because of the way the size is encoded.)
411class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
412 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
413 Intrinsic IntOp>
414 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000415 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000416 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
417
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000418// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
419class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
420 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
421 (ins DPR:$src1, DPR:$src2), NoItinerary,
422 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
423 "$src1 = $dst1, $src2 = $dst2", []>;
424class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
425 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
426 (ins QPR:$src1, QPR:$src2), NoItinerary,
427 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
428 "$src1 = $dst1, $src2 = $dst2", []>;
429
Bob Wilsone60fee02009-06-22 23:27:02 +0000430// Basic 3-register operations, both double- and quad-register.
431class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
432 string OpcodeStr, ValueType ResTy, ValueType OpTy,
433 SDNode OpNode, bit Commutable>
434 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000435 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000436 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
437 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
438 let isCommutable = Commutable;
439}
440class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
441 string OpcodeStr, ValueType ResTy, ValueType OpTy,
442 SDNode OpNode, bit Commutable>
443 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000444 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000445 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
446 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
447 let isCommutable = Commutable;
448}
449
David Goodwindd19ce42009-08-04 17:53:06 +0000450// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000451class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
452 string OpcodeStr, ValueType ResTy, ValueType OpTy,
453 SDNode OpNode, bit Commutable>
454 : N3V<op24, op23, op21_20, op11_8, 0, op4,
455 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
456 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
457 let isCommutable = Commutable;
458}
459class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000460 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000461 (EXTRACT_SUBREG
462 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
463 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
464 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000465
Bob Wilsone60fee02009-06-22 23:27:02 +0000466// Basic 3-register intrinsics, both double- and quad-register.
467class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
468 string OpcodeStr, ValueType ResTy, ValueType OpTy,
469 Intrinsic IntOp, bit Commutable>
470 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000471 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000472 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
473 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
474 let isCommutable = Commutable;
475}
476class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
477 string OpcodeStr, ValueType ResTy, ValueType OpTy,
478 Intrinsic IntOp, bit Commutable>
479 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000480 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000481 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
482 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
483 let isCommutable = Commutable;
484}
485
486// Multiply-Add/Sub operations, both double- and quad-register.
487class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
488 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
489 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000490 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000491 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
492 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
493 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
494class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
495 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
496 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000497 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000498 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
499 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
500 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
501
David Goodwindd19ce42009-08-04 17:53:06 +0000502// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000503class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
504 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
505 : N3V<op24, op23, op21_20, op11_8, 0, op4,
506 (outs DPR_VFP2:$dst),
507 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
508 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
509
510class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
511 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
512 (EXTRACT_SUBREG
513 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
514 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
515 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
516 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000517
Bob Wilsone60fee02009-06-22 23:27:02 +0000518// Neon 3-argument intrinsics, both double- and quad-register.
519// The destination register is also used as the first source operand register.
520class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
521 string OpcodeStr, ValueType ResTy, ValueType OpTy,
522 Intrinsic IntOp>
523 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000524 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000525 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
526 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
527 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
528class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
529 string OpcodeStr, ValueType ResTy, ValueType OpTy,
530 Intrinsic IntOp>
531 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000532 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000533 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
534 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
535 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
536
537// Neon Long 3-argument intrinsic. The destination register is
538// a quad-register and is also used as the first source operand register.
539class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
540 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
541 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000542 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000543 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
544 [(set QPR:$dst,
545 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
546
547// Narrowing 3-register intrinsics.
548class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
549 string OpcodeStr, ValueType TyD, ValueType TyQ,
550 Intrinsic IntOp, bit Commutable>
551 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000552 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000553 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
554 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
555 let isCommutable = Commutable;
556}
557
558// Long 3-register intrinsics.
559class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
560 string OpcodeStr, ValueType TyQ, ValueType TyD,
561 Intrinsic IntOp, bit Commutable>
562 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000563 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000564 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
565 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
566 let isCommutable = Commutable;
567}
568
569// Wide 3-register intrinsics.
570class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
571 string OpcodeStr, ValueType TyQ, ValueType TyD,
572 Intrinsic IntOp, bit Commutable>
573 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000574 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000575 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
576 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
577 let isCommutable = Commutable;
578}
579
580// Pairwise long 2-register intrinsics, both double- and quad-register.
581class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
582 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
583 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
584 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000585 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000586 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
587class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
588 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
589 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
590 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000591 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000592 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
593
594// Pairwise long 2-register accumulate intrinsics,
595// both double- and quad-register.
596// The destination register is also used as the first source operand register.
597class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
598 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
599 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
600 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000601 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000602 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
603 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
604class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
605 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
606 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
607 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000608 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000609 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
610 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
611
612// Shift by immediate,
613// both double- and quad-register.
614class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
615 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
616 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000617 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000618 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
619 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
620class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
621 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
622 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000623 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000624 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
625 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
626
627// Long shift by immediate.
628class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
629 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
630 ValueType OpTy, SDNode OpNode>
631 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000632 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000633 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
634 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
635 (i32 imm:$SIMM))))]>;
636
637// Narrow shift by immediate.
638class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
639 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
640 ValueType OpTy, SDNode OpNode>
641 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000642 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000643 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
644 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
645 (i32 imm:$SIMM))))]>;
646
647// Shift right by immediate and accumulate,
648// both double- and quad-register.
649class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
650 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
651 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
652 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000653 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000654 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
655 [(set DPR:$dst, (Ty (add DPR:$src1,
656 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
657class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
658 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
659 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
660 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000661 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000662 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
663 [(set QPR:$dst, (Ty (add QPR:$src1,
664 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
665
666// Shift by immediate and insert,
667// both double- and quad-register.
668class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
669 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
670 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
671 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000672 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000673 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
674 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
675class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
676 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
677 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
678 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000679 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000680 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
681 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
682
683// Convert, with fractional bits immediate,
684// both double- and quad-register.
685class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
686 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
687 Intrinsic IntOp>
688 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000689 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000690 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
691 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
692class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
693 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
694 Intrinsic IntOp>
695 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000696 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000697 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
698 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
699
700//===----------------------------------------------------------------------===//
701// Multiclasses
702//===----------------------------------------------------------------------===//
703
704// Neon 3-register vector operations.
705
706// First with only element sizes of 8, 16 and 32 bits:
707multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
708 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
709 // 64-bit vector types.
710 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
711 v8i8, v8i8, OpNode, Commutable>;
712 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
713 v4i16, v4i16, OpNode, Commutable>;
714 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
715 v2i32, v2i32, OpNode, Commutable>;
716
717 // 128-bit vector types.
718 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
719 v16i8, v16i8, OpNode, Commutable>;
720 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
721 v8i16, v8i16, OpNode, Commutable>;
722 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
723 v4i32, v4i32, OpNode, Commutable>;
724}
725
726// ....then also with element size 64 bits:
727multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
728 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
729 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
730 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
731 v1i64, v1i64, OpNode, Commutable>;
732 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
733 v2i64, v2i64, OpNode, Commutable>;
734}
735
736
737// Neon Narrowing 2-register vector intrinsics,
738// source operand element sizes of 16, 32 and 64 bits:
739multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
740 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
741 Intrinsic IntOp> {
742 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
743 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
744 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
745 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
746 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
747 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
748}
749
750
751// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
752// source operand element sizes of 16, 32 and 64 bits:
753multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
754 bit op4, string OpcodeStr, Intrinsic IntOp> {
755 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
756 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
757 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
758 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
759 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
760 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
761}
762
763
764// Neon 3-register vector intrinsics.
765
766// First with only element sizes of 16 and 32 bits:
767multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
768 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
769 // 64-bit vector types.
770 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
771 v4i16, v4i16, IntOp, Commutable>;
772 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
773 v2i32, v2i32, IntOp, Commutable>;
774
775 // 128-bit vector types.
776 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
777 v8i16, v8i16, IntOp, Commutable>;
778 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
779 v4i32, v4i32, IntOp, Commutable>;
780}
781
782// ....then also with element size of 8 bits:
783multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
784 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
785 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
786 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
787 v8i8, v8i8, IntOp, Commutable>;
788 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
789 v16i8, v16i8, IntOp, Commutable>;
790}
791
792// ....then also with element size of 64 bits:
793multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
794 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
795 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
796 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
797 v1i64, v1i64, IntOp, Commutable>;
798 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
799 v2i64, v2i64, IntOp, Commutable>;
800}
801
802
803// Neon Narrowing 3-register vector intrinsics,
804// source operand element sizes of 16, 32 and 64 bits:
805multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
806 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
807 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
808 v8i8, v8i16, IntOp, Commutable>;
809 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
810 v4i16, v4i32, IntOp, Commutable>;
811 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
812 v2i32, v2i64, IntOp, Commutable>;
813}
814
815
816// Neon Long 3-register vector intrinsics.
817
818// First with only element sizes of 16 and 32 bits:
819multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
820 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
821 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
822 v4i32, v4i16, IntOp, Commutable>;
823 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
824 v2i64, v2i32, IntOp, Commutable>;
825}
826
827// ....then also with element size of 8 bits:
828multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
829 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
830 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
831 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
832 v8i16, v8i8, IntOp, Commutable>;
833}
834
835
836// Neon Wide 3-register vector intrinsics,
837// source operand element sizes of 8, 16 and 32 bits:
838multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
839 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
840 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
841 v8i16, v8i8, IntOp, Commutable>;
842 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
843 v4i32, v4i16, IntOp, Commutable>;
844 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
845 v2i64, v2i32, IntOp, Commutable>;
846}
847
848
849// Neon Multiply-Op vector operations,
850// element sizes of 8, 16 and 32 bits:
851multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
852 string OpcodeStr, SDNode OpNode> {
853 // 64-bit vector types.
854 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
855 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
856 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
857 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
858 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
859 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
860
861 // 128-bit vector types.
862 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
863 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
864 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
865 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
866 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
867 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
868}
869
870
871// Neon 3-argument intrinsics,
872// element sizes of 8, 16 and 32 bits:
873multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
874 string OpcodeStr, Intrinsic IntOp> {
875 // 64-bit vector types.
876 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
877 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
878 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
879 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
880 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
881 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
882
883 // 128-bit vector types.
884 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
885 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
886 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
887 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
888 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
889 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
890}
891
892
893// Neon Long 3-argument intrinsics.
894
895// First with only element sizes of 16 and 32 bits:
896multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
897 string OpcodeStr, Intrinsic IntOp> {
898 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
899 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
900 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
901 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
902}
903
904// ....then also with element size of 8 bits:
905multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
906 string OpcodeStr, Intrinsic IntOp>
907 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
908 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
909 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
910}
911
912
913// Neon 2-register vector intrinsics,
914// element sizes of 8, 16 and 32 bits:
915multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
916 bits<5> op11_7, bit op4, string OpcodeStr,
917 Intrinsic IntOp> {
918 // 64-bit vector types.
919 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
920 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
921 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
922 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
923 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
924 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
925
926 // 128-bit vector types.
927 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
928 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
929 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
930 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
931 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
932 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
933}
934
935
936// Neon Pairwise long 2-register intrinsics,
937// element sizes of 8, 16 and 32 bits:
938multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
939 bits<5> op11_7, bit op4,
940 string OpcodeStr, Intrinsic IntOp> {
941 // 64-bit vector types.
942 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
943 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
944 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
945 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
946 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
947 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
948
949 // 128-bit vector types.
950 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
951 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
952 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
953 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
954 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
955 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
956}
957
958
959// Neon Pairwise long 2-register accumulate intrinsics,
960// element sizes of 8, 16 and 32 bits:
961multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
962 bits<5> op11_7, bit op4,
963 string OpcodeStr, Intrinsic IntOp> {
964 // 64-bit vector types.
965 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
966 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
967 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
968 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
969 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
970 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
971
972 // 128-bit vector types.
973 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
974 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
975 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
976 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
977 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
978 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
979}
980
981
982// Neon 2-register vector shift by immediate,
983// element sizes of 8, 16, 32 and 64 bits:
984multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
985 string OpcodeStr, SDNode OpNode> {
986 // 64-bit vector types.
987 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
988 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
989 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
990 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
991 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
992 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
993 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
994 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
995
996 // 128-bit vector types.
997 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
998 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
999 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
1000 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
1001 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
1002 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
1003 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
1004 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
1005}
1006
1007
1008// Neon Shift-Accumulate vector operations,
1009// element sizes of 8, 16, 32 and 64 bits:
1010multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1011 string OpcodeStr, SDNode ShOp> {
1012 // 64-bit vector types.
1013 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1014 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1015 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1016 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1017 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1018 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1019 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1020 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1021
1022 // 128-bit vector types.
1023 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1024 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1025 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1026 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1027 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1028 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1029 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1030 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1031}
1032
1033
1034// Neon Shift-Insert vector operations,
1035// element sizes of 8, 16, 32 and 64 bits:
1036multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1037 string OpcodeStr, SDNode ShOp> {
1038 // 64-bit vector types.
1039 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1040 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1041 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1042 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1043 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1044 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1045 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1046 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1047
1048 // 128-bit vector types.
1049 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1050 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1051 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1052 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1053 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1054 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1055 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1056 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1057}
1058
1059//===----------------------------------------------------------------------===//
1060// Instruction Definitions.
1061//===----------------------------------------------------------------------===//
1062
1063// Vector Add Operations.
1064
1065// VADD : Vector Add (integer and floating-point)
1066defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1067def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1068def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1069// VADDL : Vector Add Long (Q = D + D)
1070defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1071defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1072// VADDW : Vector Add Wide (Q = Q + D)
1073defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1074defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1075// VHADD : Vector Halving Add
1076defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1077defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1078// VRHADD : Vector Rounding Halving Add
1079defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1080defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1081// VQADD : Vector Saturating Add
1082defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1083defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1084// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1085defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1086// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1087defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1088
1089// Vector Multiply Operations.
1090
1091// VMUL : Vector Multiply (integer, polynomial and floating-point)
1092defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1093def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1094 int_arm_neon_vmulp, 1>;
1095def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1096 int_arm_neon_vmulp, 1>;
1097def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1098def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1099// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1100defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1101// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1102defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1103// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1104defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1105defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1106def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1107 int_arm_neon_vmullp, 1>;
1108// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1109defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1110
1111// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1112
1113// VMLA : Vector Multiply Accumulate (integer and floating-point)
1114defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1115def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1116def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1117// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1118defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1119defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1120// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1121defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1122// VMLS : Vector Multiply Subtract (integer and floating-point)
1123defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1124def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1125def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1126// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1127defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1128defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1129// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1130defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1131
1132// Vector Subtract Operations.
1133
1134// VSUB : Vector Subtract (integer and floating-point)
1135defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1136def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1137def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1138// VSUBL : Vector Subtract Long (Q = D - D)
1139defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1140defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1141// VSUBW : Vector Subtract Wide (Q = Q - D)
1142defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1143defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1144// VHSUB : Vector Halving Subtract
1145defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1146defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1147// VQSUB : Vector Saturing Subtract
1148defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1149defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1150// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1151defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1152// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1153defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1154
1155// Vector Comparisons.
1156
1157// VCEQ : Vector Compare Equal
1158defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1159def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1160def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1161// VCGE : Vector Compare Greater Than or Equal
1162defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1163defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1164def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1165def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1166// VCGT : Vector Compare Greater Than
1167defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1168defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1169def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1170def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1171// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1172def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1173 int_arm_neon_vacged, 0>;
1174def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1175 int_arm_neon_vacgeq, 0>;
1176// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1177def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1178 int_arm_neon_vacgtd, 0>;
1179def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1180 int_arm_neon_vacgtq, 0>;
1181// VTST : Vector Test Bits
1182defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1183
1184// Vector Bitwise Operations.
1185
1186// VAND : Vector Bitwise AND
1187def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1188def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1189
1190// VEOR : Vector Bitwise Exclusive OR
1191def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1192def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1193
1194// VORR : Vector Bitwise OR
1195def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1196def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1197
1198// VBIC : Vector Bitwise Bit Clear (AND NOT)
1199def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001200 (ins DPR:$src1, DPR:$src2), NoItinerary,
1201 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001202 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1203def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001204 (ins QPR:$src1, QPR:$src2), NoItinerary,
1205 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001206 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1207
1208// VORN : Vector Bitwise OR NOT
1209def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001210 (ins DPR:$src1, DPR:$src2), NoItinerary,
1211 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001212 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1213def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001214 (ins QPR:$src1, QPR:$src2), NoItinerary,
1215 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001216 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1217
1218// VMVN : Vector Bitwise NOT
1219def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001220 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1221 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001222 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1223def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001224 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1225 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001226 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1227def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1228def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1229
1230// VBSL : Vector Bitwise Select
1231def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001232 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001233 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1234 [(set DPR:$dst,
1235 (v2i32 (or (and DPR:$src2, DPR:$src1),
1236 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1237def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001238 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001239 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1240 [(set QPR:$dst,
1241 (v4i32 (or (and QPR:$src2, QPR:$src1),
1242 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1243
1244// VBIF : Vector Bitwise Insert if False
1245// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1246// VBIT : Vector Bitwise Insert if True
1247// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1248// These are not yet implemented. The TwoAddress pass will not go looking
1249// for equivalent operations with different register constraints; it just
1250// inserts copies.
1251
1252// Vector Absolute Differences.
1253
1254// VABD : Vector Absolute Difference
1255defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1256defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1257def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001258 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001259def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001260 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001261
1262// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1263defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1264defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1265
1266// VABA : Vector Absolute Difference and Accumulate
1267defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1268defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1269
1270// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1271defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1272defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1273
1274// Vector Maximum and Minimum.
1275
1276// VMAX : Vector Maximum
1277defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1278defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1279def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001280 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001281def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001282 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001283
1284// VMIN : Vector Minimum
1285defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1286defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1287def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001288 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001289def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001290 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001291
1292// Vector Pairwise Operations.
1293
1294// VPADD : Vector Pairwise Add
1295def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001296 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001297def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001298 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001299def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001300 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001301def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001302 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001303
1304// VPADDL : Vector Pairwise Add Long
1305defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1306 int_arm_neon_vpaddls>;
1307defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1308 int_arm_neon_vpaddlu>;
1309
1310// VPADAL : Vector Pairwise Add and Accumulate Long
1311defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1312 int_arm_neon_vpadals>;
1313defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1314 int_arm_neon_vpadalu>;
1315
1316// VPMAX : Vector Pairwise Maximum
1317def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1318 int_arm_neon_vpmaxs, 0>;
1319def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1320 int_arm_neon_vpmaxs, 0>;
1321def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1322 int_arm_neon_vpmaxs, 0>;
1323def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1324 int_arm_neon_vpmaxu, 0>;
1325def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1326 int_arm_neon_vpmaxu, 0>;
1327def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1328 int_arm_neon_vpmaxu, 0>;
1329def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001330 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001331
1332// VPMIN : Vector Pairwise Minimum
1333def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1334 int_arm_neon_vpmins, 0>;
1335def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1336 int_arm_neon_vpmins, 0>;
1337def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1338 int_arm_neon_vpmins, 0>;
1339def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1340 int_arm_neon_vpminu, 0>;
1341def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1342 int_arm_neon_vpminu, 0>;
1343def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1344 int_arm_neon_vpminu, 0>;
1345def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001346 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001347
1348// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1349
1350// VRECPE : Vector Reciprocal Estimate
1351def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1352 v2i32, v2i32, int_arm_neon_vrecpe>;
1353def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1354 v4i32, v4i32, int_arm_neon_vrecpe>;
1355def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001356 v2f32, v2f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001357def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001358 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001359
1360// VRECPS : Vector Reciprocal Step
1361def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1362 int_arm_neon_vrecps, 1>;
1363def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1364 int_arm_neon_vrecps, 1>;
1365
1366// VRSQRTE : Vector Reciprocal Square Root Estimate
1367def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1368 v2i32, v2i32, int_arm_neon_vrsqrte>;
1369def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1370 v4i32, v4i32, int_arm_neon_vrsqrte>;
1371def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001372 v2f32, v2f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001373def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001374 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001375
1376// VRSQRTS : Vector Reciprocal Square Root Step
1377def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1378 int_arm_neon_vrsqrts, 1>;
1379def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1380 int_arm_neon_vrsqrts, 1>;
1381
1382// Vector Shifts.
1383
1384// VSHL : Vector Shift
1385defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1386defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1387// VSHL : Vector Shift Left (Immediate)
1388defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1389// VSHR : Vector Shift Right (Immediate)
1390defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1391defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1392
1393// VSHLL : Vector Shift Left Long
1394def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1395 v8i16, v8i8, NEONvshlls>;
1396def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1397 v4i32, v4i16, NEONvshlls>;
1398def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1399 v2i64, v2i32, NEONvshlls>;
1400def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1401 v8i16, v8i8, NEONvshllu>;
1402def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1403 v4i32, v4i16, NEONvshllu>;
1404def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1405 v2i64, v2i32, NEONvshllu>;
1406
1407// VSHLL : Vector Shift Left Long (with maximum shift count)
1408def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1409 v8i16, v8i8, NEONvshlli>;
1410def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1411 v4i32, v4i16, NEONvshlli>;
1412def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1413 v2i64, v2i32, NEONvshlli>;
1414
1415// VSHRN : Vector Shift Right and Narrow
1416def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1417 v8i8, v8i16, NEONvshrn>;
1418def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1419 v4i16, v4i32, NEONvshrn>;
1420def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1421 v2i32, v2i64, NEONvshrn>;
1422
1423// VRSHL : Vector Rounding Shift
1424defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1425defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1426// VRSHR : Vector Rounding Shift Right
1427defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1428defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1429
1430// VRSHRN : Vector Rounding Shift Right and Narrow
1431def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1432 v8i8, v8i16, NEONvrshrn>;
1433def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1434 v4i16, v4i32, NEONvrshrn>;
1435def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1436 v2i32, v2i64, NEONvrshrn>;
1437
1438// VQSHL : Vector Saturating Shift
1439defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1440defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1441// VQSHL : Vector Saturating Shift Left (Immediate)
1442defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1443defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1444// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1445defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1446
1447// VQSHRN : Vector Saturating Shift Right and Narrow
1448def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1449 v8i8, v8i16, NEONvqshrns>;
1450def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1451 v4i16, v4i32, NEONvqshrns>;
1452def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1453 v2i32, v2i64, NEONvqshrns>;
1454def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1455 v8i8, v8i16, NEONvqshrnu>;
1456def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1457 v4i16, v4i32, NEONvqshrnu>;
1458def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1459 v2i32, v2i64, NEONvqshrnu>;
1460
1461// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1462def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1463 v8i8, v8i16, NEONvqshrnsu>;
1464def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1465 v4i16, v4i32, NEONvqshrnsu>;
1466def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1467 v2i32, v2i64, NEONvqshrnsu>;
1468
1469// VQRSHL : Vector Saturating Rounding Shift
1470defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1471 int_arm_neon_vqrshifts, 0>;
1472defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1473 int_arm_neon_vqrshiftu, 0>;
1474
1475// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1476def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1477 v8i8, v8i16, NEONvqrshrns>;
1478def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1479 v4i16, v4i32, NEONvqrshrns>;
1480def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1481 v2i32, v2i64, NEONvqrshrns>;
1482def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1483 v8i8, v8i16, NEONvqrshrnu>;
1484def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1485 v4i16, v4i32, NEONvqrshrnu>;
1486def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1487 v2i32, v2i64, NEONvqrshrnu>;
1488
1489// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1490def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1491 v8i8, v8i16, NEONvqrshrnsu>;
1492def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1493 v4i16, v4i32, NEONvqrshrnsu>;
1494def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1495 v2i32, v2i64, NEONvqrshrnsu>;
1496
1497// VSRA : Vector Shift Right and Accumulate
1498defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1499defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1500// VRSRA : Vector Rounding Shift Right and Accumulate
1501defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1502defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1503
1504// VSLI : Vector Shift Left and Insert
1505defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1506// VSRI : Vector Shift Right and Insert
1507defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1508
1509// Vector Absolute and Saturating Absolute.
1510
1511// VABS : Vector Absolute Value
1512defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1513 int_arm_neon_vabs>;
1514def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001515 v2f32, v2f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001516def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001517 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001518
1519// VQABS : Vector Saturating Absolute Value
1520defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1521 int_arm_neon_vqabs>;
1522
1523// Vector Negate.
1524
1525def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1526def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1527
1528class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1529 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001530 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001531 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1532 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1533class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1534 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001535 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001536 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1537 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1538
1539// VNEG : Vector Negate
1540def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1541def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1542def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1543def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1544def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1545def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1546
1547// VNEG : Vector Negate (floating-point)
1548def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001549 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1550 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001551 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1552def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001553 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1554 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001555 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1556
1557def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1558def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1559def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1560def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1561def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1562def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1563
1564// VQNEG : Vector Saturating Negate
1565defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1566 int_arm_neon_vqneg>;
1567
1568// Vector Bit Counting Operations.
1569
1570// VCLS : Vector Count Leading Sign Bits
1571defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1572 int_arm_neon_vcls>;
1573// VCLZ : Vector Count Leading Zeros
1574defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1575 int_arm_neon_vclz>;
1576// VCNT : Vector Count One Bits
1577def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1578 v8i8, v8i8, int_arm_neon_vcnt>;
1579def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1580 v16i8, v16i8, int_arm_neon_vcnt>;
1581
1582// Vector Move Operations.
1583
1584// VMOV : Vector Move (Register)
1585
1586def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001587 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001588def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001589 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001590
1591// VMOV : Vector Move (Immediate)
1592
1593// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1594def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1595 return ARM::getVMOVImm(N, 1, *CurDAG);
1596}]>;
1597def vmovImm8 : PatLeaf<(build_vector), [{
1598 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1599}], VMOV_get_imm8>;
1600
1601// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1602def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1603 return ARM::getVMOVImm(N, 2, *CurDAG);
1604}]>;
1605def vmovImm16 : PatLeaf<(build_vector), [{
1606 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1607}], VMOV_get_imm16>;
1608
1609// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1610def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1611 return ARM::getVMOVImm(N, 4, *CurDAG);
1612}]>;
1613def vmovImm32 : PatLeaf<(build_vector), [{
1614 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1615}], VMOV_get_imm32>;
1616
1617// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1618def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1619 return ARM::getVMOVImm(N, 8, *CurDAG);
1620}]>;
1621def vmovImm64 : PatLeaf<(build_vector), [{
1622 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1623}], VMOV_get_imm64>;
1624
1625// Note: Some of the cmode bits in the following VMOV instructions need to
1626// be encoded based on the immed values.
1627
1628def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001629 (ins i8imm:$SIMM), NoItinerary,
1630 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001631 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1632def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001633 (ins i8imm:$SIMM), NoItinerary,
1634 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001635 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1636
1637def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001638 (ins i16imm:$SIMM), NoItinerary,
1639 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001640 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1641def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001642 (ins i16imm:$SIMM), NoItinerary,
1643 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001644 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1645
1646def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001647 (ins i32imm:$SIMM), NoItinerary,
1648 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001649 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1650def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001651 (ins i32imm:$SIMM), NoItinerary,
1652 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001653 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1654
1655def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001656 (ins i64imm:$SIMM), NoItinerary,
1657 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001658 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1659def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001660 (ins i64imm:$SIMM), NoItinerary,
1661 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001662 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1663
1664// VMOV : Vector Get Lane (move scalar to ARM core register)
1665
1666def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001667 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1668 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001669 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1670 imm:$lane))]>;
1671def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001672 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1673 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001674 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1675 imm:$lane))]>;
1676def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001677 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1678 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001679 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1680 imm:$lane))]>;
1681def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001682 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1683 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001684 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1685 imm:$lane))]>;
1686def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001687 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1688 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001689 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1690 imm:$lane))]>;
1691// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1692def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1693 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001694 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001695 (SubReg_i8_lane imm:$lane))>;
1696def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1697 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001698 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001699 (SubReg_i16_lane imm:$lane))>;
1700def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1701 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001702 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001703 (SubReg_i8_lane imm:$lane))>;
1704def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1705 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001706 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001707 (SubReg_i16_lane imm:$lane))>;
1708def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1709 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001710 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001711 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001712def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
1713 (EXTRACT_SUBREG QPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001714//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001715// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001716def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001717 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001718
1719
1720// VMOV : Vector Set Lane (move ARM core register to scalar)
1721
1722let Constraints = "$src1 = $dst" in {
1723def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001724 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1725 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001726 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1727 GPR:$src2, imm:$lane))]>;
1728def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001729 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1730 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001731 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1732 GPR:$src2, imm:$lane))]>;
1733def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001734 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1735 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001736 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1737 GPR:$src2, imm:$lane))]>;
1738}
1739def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1740 (v16i8 (INSERT_SUBREG QPR:$src1,
1741 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001742 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001743 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001744 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001745def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1746 (v8i16 (INSERT_SUBREG QPR:$src1,
1747 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001748 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001749 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001750 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001751def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1752 (v4i32 (INSERT_SUBREG QPR:$src1,
1753 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001754 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001755 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001756 (DSubReg_i32_reg imm:$lane)))>;
1757
1758def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
1759 (INSERT_SUBREG QPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001760
1761//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001762// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001763def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001764 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001765
1766// VDUP : Vector Duplicate (from ARM core register to all elements)
1767
Bob Wilsone60fee02009-06-22 23:27:02 +00001768class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1769 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001770 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001771 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001772class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1773 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001774 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001775 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001776
1777def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1778def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1779def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1780def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1781def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1782def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1783
1784def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001785 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001786 [(set DPR:$dst, (v2f32 (NEONvdup
1787 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001788def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001789 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001790 [(set QPR:$dst, (v4f32 (NEONvdup
1791 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001792
1793// VDUP : Vector Duplicate Lane (from scalar to all elements)
1794
Bob Wilsone60fee02009-06-22 23:27:02 +00001795class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1796 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001797 (outs DPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1798 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00001799 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001800
Bob Wilsone60fee02009-06-22 23:27:02 +00001801class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1802 ValueType ResTy, ValueType OpTy>
1803 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001804 (outs QPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1805 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00001806 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001807
1808def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1809def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1810def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1811def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1812def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1813def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1814def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1815def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1816
Bob Wilson206f6c42009-08-14 05:08:32 +00001817def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
1818 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
1819 (DSubReg_i8_reg imm:$lane))),
1820 (SubReg_i8_lane imm:$lane)))>;
1821def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
1822 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
1823 (DSubReg_i16_reg imm:$lane))),
1824 (SubReg_i16_lane imm:$lane)))>;
1825def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
1826 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
1827 (DSubReg_i32_reg imm:$lane))),
1828 (SubReg_i32_lane imm:$lane)))>;
1829def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
1830 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
1831 (DSubReg_i32_reg imm:$lane))),
1832 (SubReg_i32_lane imm:$lane)))>;
1833
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001834def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1835 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001836 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001837 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001838
1839def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1840 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001841 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001842 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001843
Bob Wilsone60fee02009-06-22 23:27:02 +00001844// VMOVN : Vector Narrowing Move
1845defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1846 int_arm_neon_vmovn>;
1847// VQMOVN : Vector Saturating Narrowing Move
1848defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1849 int_arm_neon_vqmovns>;
1850defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1851 int_arm_neon_vqmovnu>;
1852defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1853 int_arm_neon_vqmovnsu>;
1854// VMOVL : Vector Lengthening Move
1855defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1856defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1857
1858// Vector Conversions.
1859
1860// VCVT : Vector Convert Between Floating-Point and Integers
1861def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1862 v2i32, v2f32, fp_to_sint>;
1863def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1864 v2i32, v2f32, fp_to_uint>;
1865def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1866 v2f32, v2i32, sint_to_fp>;
1867def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1868 v2f32, v2i32, uint_to_fp>;
1869
1870def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1871 v4i32, v4f32, fp_to_sint>;
1872def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1873 v4i32, v4f32, fp_to_uint>;
1874def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1875 v4f32, v4i32, sint_to_fp>;
1876def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1877 v4f32, v4i32, uint_to_fp>;
1878
1879// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1880// Note: Some of the opcode bits in the following VCVT instructions need to
1881// be encoded based on the immed values.
1882def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1883 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1884def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1885 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1886def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1887 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1888def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1889 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1890
1891def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1892 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1893def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1894 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1895def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1896 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1897def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1898 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1899
Bob Wilson08479272009-08-12 22:31:50 +00001900// Vector Reverse.
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001901
1902// VREV64 : Vector Reverse elements within 64-bit doublewords
1903
1904class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1905 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001906 (ins DPR:$src), NoItinerary,
1907 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001908 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001909class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1910 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001911 (ins QPR:$src), NoItinerary,
1912 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001913 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001914
1915def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1916def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1917def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1918def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1919
1920def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1921def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1922def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1923def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1924
1925// VREV32 : Vector Reverse elements within 32-bit words
1926
1927class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1928 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001929 (ins DPR:$src), NoItinerary,
1930 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001931 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001932class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1933 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001934 (ins QPR:$src), NoItinerary,
1935 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001936 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001937
1938def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1939def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1940
1941def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1942def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1943
1944// VREV16 : Vector Reverse elements within 16-bit halfwords
1945
1946class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1947 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001948 (ins DPR:$src), NoItinerary,
1949 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001950 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001951class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1952 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001953 (ins QPR:$src), NoItinerary,
1954 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001955 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001956
1957def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1958def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1959
Bob Wilson3ac39132009-08-19 17:03:43 +00001960// Other Vector Shuffles.
1961
1962// VEXT : Vector Extract
1963
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00001964class VEXTd<string OpcodeStr, ValueType Ty>
1965 : N3V<0,1,0b11,0b0000,0,0, (outs DPR:$dst),
1966 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NoItinerary,
1967 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
1968 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
1969 (Ty DPR:$rhs), imm:$index)))]>;
1970
1971class VEXTq<string OpcodeStr, ValueType Ty>
1972 : N3V<0,1,0b11,0b0000,1,0, (outs QPR:$dst),
1973 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NoItinerary,
1974 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
1975 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
1976 (Ty QPR:$rhs), imm:$index)))]>;
1977
1978def VEXTd8 : VEXTd<"vext.8", v8i8>;
1979def VEXTd16 : VEXTd<"vext.16", v4i16>;
1980def VEXTd32 : VEXTd<"vext.32", v2i32>;
1981def VEXTdf : VEXTd<"vext.32", v2f32>;
1982
1983def VEXTq8 : VEXTq<"vext.8", v16i8>;
1984def VEXTq16 : VEXTq<"vext.16", v8i16>;
1985def VEXTq32 : VEXTq<"vext.32", v4i32>;
1986def VEXTqf : VEXTq<"vext.32", v4f32>;
Bob Wilson3ac39132009-08-19 17:03:43 +00001987
Bob Wilson3b169332009-08-08 05:53:00 +00001988// VTRN : Vector Transpose
1989
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001990def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
1991def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
1992def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001993
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001994def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
1995def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
1996def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001997
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001998// VUZP : Vector Unzip (Deinterleave)
1999
2000def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
2001def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
2002def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
2003
2004def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
2005def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
2006def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
2007
2008// VZIP : Vector Zip (Interleave)
2009
2010def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
2011def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
2012def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
2013
2014def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
2015def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
2016def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002017
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002018// Vector Table Lookup and Table Extension.
2019
2020// VTBL : Vector Table Lookup
2021def VTBL1
2022 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
2023 (ins DPR:$tbl1, DPR:$src), NoItinerary,
2024 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
2025 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
2026def VTBL2
2027 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
2028 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2029 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2030 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2031 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2032def VTBL3
2033 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
2034 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2035 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2036 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2037 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2038def VTBL4
2039 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
2040 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2041 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2042 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2043 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2044
2045// VTBX : Vector Table Extension
2046def VTBX1
2047 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
2048 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NoItinerary,
2049 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2050 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2051 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
2052def VTBX2
2053 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
2054 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2055 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2056 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2057 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2058def VTBX3
2059 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
2060 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2061 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2062 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2063 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2064def VTBX4
2065 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
2066 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2067 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2068 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2069 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2070
Bob Wilsone60fee02009-06-22 23:27:02 +00002071//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00002072// NEON instructions for single-precision FP math
2073//===----------------------------------------------------------------------===//
2074
2075// These need separate instructions because they must use DPR_VFP2 register
2076// class which have SPR sub-registers.
2077
2078// Vector Add Operations used for single-precision FP
2079let neverHasSideEffects = 1 in
2080def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2081def : N3VDsPat<fadd, VADDfd_sfp>;
2082
David Goodwin4b358db2009-08-10 22:17:39 +00002083// Vector Sub Operations used for single-precision FP
2084let neverHasSideEffects = 1 in
2085def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2086def : N3VDsPat<fsub, VSUBfd_sfp>;
2087
Evan Cheng46961d82009-08-07 19:30:41 +00002088// Vector Multiply Operations used for single-precision FP
2089let neverHasSideEffects = 1 in
2090def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2091def : N3VDsPat<fmul, VMULfd_sfp>;
2092
2093// Vector Multiply-Accumulate/Subtract used for single-precision FP
2094let neverHasSideEffects = 1 in
2095def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002096def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002097
2098let neverHasSideEffects = 1 in
2099def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002100def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002101
David Goodwin4b358db2009-08-10 22:17:39 +00002102// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002103let neverHasSideEffects = 1 in
2104def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002105 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002106def : N2VDIntsPat<fabs, VABSfd_sfp>;
2107
David Goodwin4b358db2009-08-10 22:17:39 +00002108// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002109let neverHasSideEffects = 1 in
2110def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin4b358db2009-08-10 22:17:39 +00002111 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2112 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002113def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2114
David Goodwin4b358db2009-08-10 22:17:39 +00002115// Vector Convert between single-precision FP and integer
2116let neverHasSideEffects = 1 in
2117def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2118 v2i32, v2f32, fp_to_sint>;
2119def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2120
2121let neverHasSideEffects = 1 in
2122def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2123 v2i32, v2f32, fp_to_uint>;
2124def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2125
2126let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002127def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2128 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002129def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2130
2131let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002132def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2133 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002134def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2135
Evan Cheng46961d82009-08-07 19:30:41 +00002136//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002137// Non-Instruction Patterns
2138//===----------------------------------------------------------------------===//
2139
2140// bit_convert
2141def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2142def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2143def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2144def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2145def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2146def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2147def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2148def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2149def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2150def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2151def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2152def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2153def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2154def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2155def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2156def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2157def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2158def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2159def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2160def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2161def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2162def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2163def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2164def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2165def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2166def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2167def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2168def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2169def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2170def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2171
2172def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2173def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2174def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2175def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2176def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2177def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2178def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2179def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2180def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2181def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2182def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2183def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2184def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2185def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2186def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2187def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2188def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2189def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2190def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2191def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2192def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2193def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2194def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2195def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2196def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2197def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2198def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2199def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2200def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2201def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;