blob: 8dc2ffe365d7060478d24615957e915cc2d9216b [file] [log] [blame]
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos50c047d2004-01-04 23:09:24 +000010// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000019// A op= C
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000020//
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000021// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000027//
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000028//===----------------------------------------------------------------------===//
29
30#define DEBUG_TYPE "twoaddrinstr"
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000031#include "llvm/CodeGen/Passes.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000032#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
34#include "llvm/CodeGen/MachineInstr.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000035#include "llvm/CodeGen/SSARegMap.h"
36#include "llvm/Target/MRegisterInfo.h"
37#include "llvm/Target/TargetInstrInfo.h"
38#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000039#include "Support/Debug.h"
40#include "Support/Statistic.h"
Tanya Lattner5a596092004-02-05 05:04:39 +000041#include <iostream>
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000042using namespace llvm;
43
44namespace {
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000045 Statistic<> numTwoAddressInstrs("twoaddressinstruction",
46 "Number of two-address instructions");
47 Statistic<> numInstrsAdded("twoaddressinstruction",
48 "Number of instructions added");
49
Chris Lattner163c1e72004-01-31 21:14:04 +000050 struct TwoAddressInstructionPass : public MachineFunctionPass
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000051 {
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000052 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
53
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000054 /// runOnMachineFunction - pass entry point
55 bool runOnMachineFunction(MachineFunction&);
56 };
57
58 RegisterPass<TwoAddressInstructionPass> X(
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000059 "twoaddressinstruction", "Two-Address instruction pass");
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000060};
61
Alkis Evlogimenos4c080862003-12-18 22:40:24 +000062const PassInfo *llvm::TwoAddressInstructionPassID = X.getPassInfo();
63
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000064void TwoAddressInstructionPass::getAnalysisUsage(AnalysisUsage &AU) const
65{
66 AU.addPreserved<LiveVariables>();
67 AU.addRequired<LiveVariables>();
68 AU.addPreservedID(PHIEliminationID);
69 AU.addRequiredID(PHIEliminationID);
70 MachineFunctionPass::getAnalysisUsage(AU);
71}
72
73/// runOnMachineFunction - Reduce two-address instructions to two
Chris Lattner163c1e72004-01-31 21:14:04 +000074/// operands.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000075///
Chris Lattner163c1e72004-01-31 21:14:04 +000076bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) {
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000077 DEBUG(std::cerr << "Machine Function\n");
Chris Lattner163c1e72004-01-31 21:14:04 +000078 const TargetMachine &TM = MF.getTarget();
79 const MRegisterInfo &MRI = *TM.getRegisterInfo();
Chris Lattner163c1e72004-01-31 21:14:04 +000080 const TargetInstrInfo &TII = TM.getInstrInfo();
Chris Lattner6b507672004-01-31 21:21:43 +000081 LiveVariables &LV = getAnalysis<LiveVariables>();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000082
Chris Lattner163c1e72004-01-31 21:14:04 +000083 bool MadeChange = false;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000084
Chris Lattner163c1e72004-01-31 21:14:04 +000085 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000086 mbbi != mbbe; ++mbbi) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000087 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
88 mi != me; ++mi) {
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000089 unsigned opcode = mi->getOpcode();
Chris Lattner163c1e72004-01-31 21:14:04 +000090
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000091 // ignore if it is not a two-address instruction
Chris Lattner163c1e72004-01-31 21:14:04 +000092 if (!TII.isTwoAddrInstr(opcode))
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000093 continue;
94
95 ++numTwoAddressInstrs;
96
Chris Lattner163c1e72004-01-31 21:14:04 +000097 DEBUG(std::cerr << "\tinstruction: "; mi->print(std::cerr, TM));
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000098
Chris Lattner6b507672004-01-31 21:21:43 +000099 assert(mi->getOperand(1).isRegister() &&
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000100 mi->getOperand(1).getReg() &&
Chris Lattner6b507672004-01-31 21:21:43 +0000101 mi->getOperand(1).isUse() &&
102 "two address instruction invalid");
103
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000104 // if the two operands are the same we just remove the use
105 // and mark the def as def&use
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000106 if (mi->getOperand(0).getReg() ==
107 mi->getOperand(1).getReg()) {
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000108 }
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000109 else {
110 MadeChange = true;
111
112 // rewrite:
113 // a = b op c
114 // to:
115 // a = b
116 // a = a op c
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000117 unsigned regA = mi->getOperand(0).getReg();
118 unsigned regB = mi->getOperand(1).getReg();
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000119
120 assert(MRegisterInfo::isVirtualRegister(regA) &&
121 MRegisterInfo::isVirtualRegister(regB) &&
122 "cannot update physical register live information");
123
124 // first make sure we do not have a use of a in the
125 // instruction (a = b + a for example) because our
126 // transformation will not work. This should never occur
127 // because we are in SSA form.
128 for (unsigned i = 1; i != mi->getNumOperands(); ++i)
129 assert(!mi->getOperand(i).isRegister() ||
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000130 mi->getOperand(i).getReg() != regA);
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000131
132 const TargetRegisterClass* rc =
133 MF.getSSARegMap()->getRegClass(regA);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000134 unsigned Added = MRI.copyRegToReg(*mbbi, mi, regA, regB, rc);
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000135 numInstrsAdded += Added;
136
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000137 MachineBasicBlock::iterator prevMi = mi;
138 --prevMi;
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000139 DEBUG(std::cerr << "\t\tadded instruction: ";
140 prevMi->print(std::cerr, TM));
141
142 // update live variables for regA
143 assert(Added == 1 &&
144 "Cannot handle multi-instruction copies yet!");
145 LiveVariables::VarInfo& varInfo = LV.getVarInfo(regA);
146 varInfo.DefInst = prevMi;
147
148 // update live variables for regB
149 if (LV.removeVirtualRegisterKilled(regB, &*mbbi, mi))
150 LV.addVirtualRegisterKilled(regB, &*mbbi, prevMi);
151
152 if (LV.removeVirtualRegisterDead(regB, &*mbbi, mi))
153 LV.addVirtualRegisterDead(regB, &*mbbi, prevMi);
154
155 // replace all occurences of regB with regA
156 for (unsigned i = 1, e = mi->getNumOperands(); i != e; ++i) {
157 if (mi->getOperand(i).isRegister() &&
158 mi->getOperand(i).getReg() == regB)
159 mi->SetMachineOperandReg(i, regA);
160 }
161 }
162
163 assert(mi->getOperand(0).isDef());
164 mi->getOperand(0).setUse();
165 mi->RemoveOperand(1);
166
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000167 DEBUG(std::cerr << "\t\tmodified original to: ";
Chris Lattner163c1e72004-01-31 21:14:04 +0000168 mi->print(std::cerr, TM));
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000169 }
170 }
171
Chris Lattner163c1e72004-01-31 21:14:04 +0000172 return MadeChange;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000173}