blob: 6a96696b24d44f42bd8b95e60e231461ef217573 [file] [log] [blame]
Chris Lattner33ccf7e2003-08-03 17:24:10 +00001//===- InstrInfoEmitter.cpp - Generate a Instruction Set Desc. ------------===//
Misha Brukman3da94ae2005-04-22 00:00:37 +00002//
John Criswell01d45822003-10-20 20:20:30 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner30609102007-12-29 20:37:13 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman3da94ae2005-04-22 00:00:37 +00007//
John Criswell01d45822003-10-20 20:20:30 +00008//===----------------------------------------------------------------------===//
Chris Lattner33ccf7e2003-08-03 17:24:10 +00009//
10// This tablegen backend is responsible for emitting a description of the target
11// instruction set for the code generator.
12//
13//===----------------------------------------------------------------------===//
14
15#include "InstrInfoEmitter.h"
Chris Lattner803a5f62004-08-01 04:04:35 +000016#include "CodeGenTarget.h"
Chris Lattner33ccf7e2003-08-03 17:24:10 +000017#include "Record.h"
Chris Lattner23132b12009-08-24 03:52:50 +000018#include "llvm/ADT/StringExtras.h"
Jeff Cohencb366d92005-11-01 18:04:06 +000019#include <algorithm>
Chris Lattner2082ebe2004-08-01 03:55:39 +000020using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000021
Chris Lattner5fbe2752008-01-06 01:21:51 +000022static void PrintDefList(const std::vector<Record*> &Uses,
Daniel Dunbar1a551802009-07-03 00:10:29 +000023 unsigned Num, raw_ostream &OS) {
Chris Lattnera3ac88d2005-08-18 21:36:47 +000024 OS << "static const unsigned ImplicitList" << Num << "[] = { ";
25 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
26 OS << getQualifiedName(Uses[i]) << ", ";
Chris Lattnera3ae6142003-08-03 21:57:51 +000027 OS << "0 };\n";
28}
29
Evan Chengb89be612008-10-17 21:00:09 +000030static void PrintBarriers(std::vector<Record*> &Barriers,
Daniel Dunbar1a551802009-07-03 00:10:29 +000031 unsigned Num, raw_ostream &OS) {
Evan Chengb89be612008-10-17 21:00:09 +000032 OS << "static const TargetRegisterClass* Barriers" << Num << "[] = { ";
33 for (unsigned i = 0, e = Barriers.size(); i != e; ++i)
34 OS << "&" << getQualifiedName(Barriers[i]) << "RegClass, ";
35 OS << "NULL };\n";
36}
37
Chris Lattneref8339b2008-01-06 01:20:13 +000038//===----------------------------------------------------------------------===//
39// Instruction Itinerary Information.
40//===----------------------------------------------------------------------===//
41
Chris Lattneref8339b2008-01-06 01:20:13 +000042void InstrInfoEmitter::GatherItinClasses() {
43 std::vector<Record*> DefList =
44 Records.getAllDerivedDefinitions("InstrItinClass");
Chris Lattnere14d2e22010-03-19 01:07:44 +000045 std::sort(DefList.begin(), DefList.end(), LessRecord());
Owen Andersonbea6f612011-06-27 21:06:21 +000046
Chris Lattneref8339b2008-01-06 01:20:13 +000047 for (unsigned i = 0, N = DefList.size(); i < N; i++)
48 ItinClassMap[DefList[i]->getName()] = i;
Owen Andersonbea6f612011-06-27 21:06:21 +000049}
Chris Lattneref8339b2008-01-06 01:20:13 +000050
51unsigned InstrInfoEmitter::getItinClassNumber(const Record *InstRec) {
52 return ItinClassMap[InstRec->getValueAsDef("Itinerary")->getName()];
53}
54
55//===----------------------------------------------------------------------===//
56// Operand Info Emission.
57//===----------------------------------------------------------------------===//
58
Chris Lattnera0cca4a2006-11-06 23:49:51 +000059std::vector<std::string>
60InstrInfoEmitter::GetOperandInfo(const CodeGenInstruction &Inst) {
61 std::vector<std::string> Result;
Owen Andersonbea6f612011-06-27 21:06:21 +000062
Chris Lattnerc240bb02010-11-01 04:03:32 +000063 for (unsigned i = 0, e = Inst.Operands.size(); i != e; ++i) {
Chris Lattnerf1968392006-11-10 02:01:40 +000064 // Handle aggregate operands and normal operands the same way by expanding
65 // either case into a list of operands for this op.
Chris Lattnerc240bb02010-11-01 04:03:32 +000066 std::vector<CGIOperandList::OperandInfo> OperandList;
Chris Lattnera0cca4a2006-11-06 23:49:51 +000067
Chris Lattnerf1968392006-11-10 02:01:40 +000068 // This might be a multiple operand thing. Targets like X86 have
69 // registers in their multi-operand operands. It may also be an anonymous
70 // operand, which has a single operand, but no declared class for the
71 // operand.
Chris Lattnerc240bb02010-11-01 04:03:32 +000072 DagInit *MIOI = Inst.Operands[i].MIOperandInfo;
Owen Andersonbea6f612011-06-27 21:06:21 +000073
Chris Lattnerf1968392006-11-10 02:01:40 +000074 if (!MIOI || MIOI->getNumArgs() == 0) {
75 // Single, anonymous, operand.
Chris Lattnerc240bb02010-11-01 04:03:32 +000076 OperandList.push_back(Inst.Operands[i]);
Chris Lattner65303d62005-11-19 07:05:57 +000077 } else {
Chris Lattnerc240bb02010-11-01 04:03:32 +000078 for (unsigned j = 0, e = Inst.Operands[i].MINumOperands; j != e; ++j) {
79 OperandList.push_back(Inst.Operands[i]);
Chris Lattnera0cca4a2006-11-06 23:49:51 +000080
Chris Lattnerf1968392006-11-10 02:01:40 +000081 Record *OpR = dynamic_cast<DefInit*>(MIOI->getArg(j))->getDef();
82 OperandList.back().Rec = OpR;
Chris Lattner65303d62005-11-19 07:05:57 +000083 }
Chris Lattnerd5aa3e22005-08-19 18:46:26 +000084 }
Chris Lattnerf1968392006-11-10 02:01:40 +000085
86 for (unsigned j = 0, e = OperandList.size(); j != e; ++j) {
87 Record *OpR = OperandList[j].Rec;
88 std::string Res;
Owen Andersonbea6f612011-06-27 21:06:21 +000089
90 if (OpR->isSubClassOf("RegisterOperand"))
91 OpR = OpR->getValueAsDef("RegClass");
Chris Lattnerf1968392006-11-10 02:01:40 +000092 if (OpR->isSubClassOf("RegisterClass"))
93 Res += getQualifiedName(OpR) + "RegClassID, ";
Chris Lattnercb778a82009-07-29 21:10:12 +000094 else if (OpR->isSubClassOf("PointerLikeRegClass"))
95 Res += utostr(OpR->getValueAsInt("RegClassKind")) + ", ";
Chris Lattnerf1968392006-11-10 02:01:40 +000096 else
Dan Gohmana606d952010-06-18 18:13:55 +000097 // -1 means the operand does not have a fixed register class.
98 Res += "-1, ";
Owen Andersonbea6f612011-06-27 21:06:21 +000099
Chris Lattnerf1968392006-11-10 02:01:40 +0000100 // Fill in applicable flags.
101 Res += "0";
Owen Andersonbea6f612011-06-27 21:06:21 +0000102
Chris Lattnerf1968392006-11-10 02:01:40 +0000103 // Ptr value whose register class is resolved via callback.
Chris Lattnera938ac62009-07-29 20:43:05 +0000104 if (OpR->isSubClassOf("PointerLikeRegClass"))
Chris Lattner0ff23962008-01-07 06:42:05 +0000105 Res += "|(1<<TOI::LookupPtrRegClass)";
Chris Lattnerf1968392006-11-10 02:01:40 +0000106
107 // Predicate operands. Check to see if the original unexpanded operand
108 // was of type PredicateOperand.
Chris Lattnerc240bb02010-11-01 04:03:32 +0000109 if (Inst.Operands[i].Rec->isSubClassOf("PredicateOperand"))
Chris Lattner0ff23962008-01-07 06:42:05 +0000110 Res += "|(1<<TOI::Predicate)";
Owen Andersonbea6f612011-06-27 21:06:21 +0000111
Evan Cheng88cc0922007-07-10 18:05:01 +0000112 // Optional def operands. Check to see if the original unexpanded operand
113 // was of type OptionalDefOperand.
Chris Lattnerc240bb02010-11-01 04:03:32 +0000114 if (Inst.Operands[i].Rec->isSubClassOf("OptionalDefOperand"))
Chris Lattner0ff23962008-01-07 06:42:05 +0000115 Res += "|(1<<TOI::OptionalDef)";
Evan Cheng88cc0922007-07-10 18:05:01 +0000116
Chris Lattnerf1968392006-11-10 02:01:40 +0000117 // Fill in constraint info.
Chris Lattnera7d479c2010-02-10 01:45:28 +0000118 Res += ", ";
Owen Andersonbea6f612011-06-27 21:06:21 +0000119
Chris Lattnerc240bb02010-11-01 04:03:32 +0000120 const CGIOperandList::ConstraintInfo &Constraint =
121 Inst.Operands[i].Constraints[j];
Chris Lattnera7d479c2010-02-10 01:45:28 +0000122 if (Constraint.isNone())
123 Res += "0";
124 else if (Constraint.isEarlyClobber())
125 Res += "(1 << TOI::EARLY_CLOBBER)";
126 else {
127 assert(Constraint.isTied());
128 Res += "((" + utostr(Constraint.getTiedOperand()) +
129 " << 16) | (1 << TOI::TIED_TO))";
130 }
Owen Andersonbea6f612011-06-27 21:06:21 +0000131
Chris Lattnerf1968392006-11-10 02:01:40 +0000132 Result.push_back(Res);
133 }
Chris Lattnerd5aa3e22005-08-19 18:46:26 +0000134 }
Evan Chenge2ba8972006-11-01 00:27:05 +0000135
Chris Lattnerd5aa3e22005-08-19 18:46:26 +0000136 return Result;
137}
138
Owen Andersonbea6f612011-06-27 21:06:21 +0000139void InstrInfoEmitter::EmitOperandInfo(raw_ostream &OS,
Chris Lattneref8339b2008-01-06 01:20:13 +0000140 OperandInfoMapTy &OperandInfoIDs) {
141 // ID #0 is for no operand info.
142 unsigned OperandListNum = 0;
143 OperandInfoIDs[std::vector<std::string>()] = ++OperandListNum;
Owen Andersonbea6f612011-06-27 21:06:21 +0000144
Chris Lattneref8339b2008-01-06 01:20:13 +0000145 OS << "\n";
146 const CodeGenTarget &Target = CDP.getTargetInfo();
147 for (CodeGenTarget::inst_iterator II = Target.inst_begin(),
148 E = Target.inst_end(); II != E; ++II) {
Chris Lattner6a91b182010-03-19 01:00:55 +0000149 std::vector<std::string> OperandInfo = GetOperandInfo(**II);
Chris Lattneref8339b2008-01-06 01:20:13 +0000150 unsigned &N = OperandInfoIDs[OperandInfo];
151 if (N != 0) continue;
Owen Andersonbea6f612011-06-27 21:06:21 +0000152
Chris Lattneref8339b2008-01-06 01:20:13 +0000153 N = ++OperandListNum;
154 OS << "static const TargetOperandInfo OperandInfo" << N << "[] = { ";
155 for (unsigned i = 0, e = OperandInfo.size(); i != e; ++i)
156 OS << "{ " << OperandInfo[i] << " }, ";
157 OS << "};\n";
158 }
159}
160
Evan Chengb89be612008-10-17 21:00:09 +0000161void InstrInfoEmitter::DetectRegisterClassBarriers(std::vector<Record*> &Defs,
162 const std::vector<CodeGenRegisterClass> &RCs,
163 std::vector<Record*> &Barriers) {
164 std::set<Record*> DefSet;
165 unsigned NumDefs = Defs.size();
166 for (unsigned i = 0; i < NumDefs; ++i)
167 DefSet.insert(Defs[i]);
168
169 for (unsigned i = 0, e = RCs.size(); i != e; ++i) {
170 const CodeGenRegisterClass &RC = RCs[i];
Jakob Stoklund Olesenae1920b2011-06-15 04:50:36 +0000171 ArrayRef<Record*> Order = RC.getOrder();
172 if (Order.size() > NumDefs)
Evan Chengb89be612008-10-17 21:00:09 +0000173 continue; // Can't possibly clobber this RC.
174
175 bool Clobber = true;
Jakob Stoklund Olesenae1920b2011-06-15 04:50:36 +0000176 for (unsigned j = 0; j < Order.size(); ++j) {
177 Record *Reg = Order[j];
Evan Chengb89be612008-10-17 21:00:09 +0000178 if (!DefSet.count(Reg)) {
179 Clobber = false;
180 break;
181 }
182 }
183 if (Clobber)
184 Barriers.push_back(RC.TheDef);
185 }
186}
187
Chris Lattneref8339b2008-01-06 01:20:13 +0000188//===----------------------------------------------------------------------===//
189// Main Output.
190//===----------------------------------------------------------------------===//
Chris Lattnera3ae6142003-08-03 21:57:51 +0000191
192// run - Emit the main instruction description records for the target...
Daniel Dunbar1a551802009-07-03 00:10:29 +0000193void InstrInfoEmitter::run(raw_ostream &OS) {
Jim Laskeyb5a0c0e2005-10-31 17:16:46 +0000194 GatherItinClasses();
195
Chris Lattnerbc017232003-08-06 04:32:07 +0000196 EmitSourceFileHeader("Target Instruction Descriptors", OS);
Chris Lattner2c384132004-08-17 03:08:28 +0000197 OS << "namespace llvm {\n\n";
198
Dan Gohmanee4fa192008-04-03 00:02:49 +0000199 CodeGenTarget &Target = CDP.getTargetInfo();
Chris Lattner7884b752003-08-07 05:39:09 +0000200 const std::string &TargetName = Target.getName();
201 Record *InstrInfo = Target.getInstructionSet();
Evan Chengb89be612008-10-17 21:00:09 +0000202 const std::vector<CodeGenRegisterClass> &RCs = Target.getRegisterClasses();
Chris Lattnera3ae6142003-08-03 21:57:51 +0000203
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000204 // Keep track of all of the def lists we have emitted already.
205 std::map<std::vector<Record*>, unsigned> EmittedLists;
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000206 unsigned ListNumber = 0;
Evan Chengb89be612008-10-17 21:00:09 +0000207 std::map<std::vector<Record*>, unsigned> EmittedBarriers;
208 unsigned BarrierNumber = 0;
209 std::map<Record*, unsigned> BarriersMap;
Owen Andersonbea6f612011-06-27 21:06:21 +0000210
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000211 // Emit all of the instruction's implicit uses and defs.
Chris Lattnerec352402004-08-01 05:04:00 +0000212 for (CodeGenTarget::inst_iterator II = Target.inst_begin(),
213 E = Target.inst_end(); II != E; ++II) {
Chris Lattner6a91b182010-03-19 01:00:55 +0000214 Record *Inst = (*II)->TheDef;
Chris Lattner366080c2005-10-28 22:59:53 +0000215 std::vector<Record*> Uses = Inst->getValueAsListOfDefs("Uses");
216 if (!Uses.empty()) {
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000217 unsigned &IL = EmittedLists[Uses];
Chris Lattner5fbe2752008-01-06 01:21:51 +0000218 if (!IL) PrintDefList(Uses, IL = ++ListNumber, OS);
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000219 }
Chris Lattner366080c2005-10-28 22:59:53 +0000220 std::vector<Record*> Defs = Inst->getValueAsListOfDefs("Defs");
221 if (!Defs.empty()) {
Evan Chengb89be612008-10-17 21:00:09 +0000222 std::vector<Record*> RCBarriers;
223 DetectRegisterClassBarriers(Defs, RCs, RCBarriers);
224 if (!RCBarriers.empty()) {
225 unsigned &IB = EmittedBarriers[RCBarriers];
226 if (!IB) PrintBarriers(RCBarriers, IB = ++BarrierNumber, OS);
227 BarriersMap.insert(std::make_pair(Inst, IB));
228 }
229
Chris Lattner366080c2005-10-28 22:59:53 +0000230 unsigned &IL = EmittedLists[Defs];
Chris Lattner5fbe2752008-01-06 01:21:51 +0000231 if (!IL) PrintDefList(Defs, IL = ++ListNumber, OS);
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000232 }
Chris Lattnera3ae6142003-08-03 21:57:51 +0000233 }
234
Chris Lattneref8339b2008-01-06 01:20:13 +0000235 OperandInfoMapTy OperandInfoIDs;
Owen Andersonbea6f612011-06-27 21:06:21 +0000236
Chris Lattner0e384b62005-08-19 16:57:28 +0000237 // Emit all of the operand info records.
Chris Lattneref8339b2008-01-06 01:20:13 +0000238 EmitOperandInfo(OS, OperandInfoIDs);
Owen Andersonbea6f612011-06-27 21:06:21 +0000239
Chris Lattner749c6f62008-01-07 07:27:27 +0000240 // Emit all of the TargetInstrDesc records in their ENUM ordering.
Chris Lattner0e384b62005-08-19 16:57:28 +0000241 //
Chris Lattner749c6f62008-01-07 07:27:27 +0000242 OS << "\nstatic const TargetInstrDesc " << TargetName
Chris Lattnera3ae6142003-08-03 21:57:51 +0000243 << "Insts[] = {\n";
Chris Lattnerf6502782010-03-19 00:34:35 +0000244 const std::vector<const CodeGenInstruction*> &NumberedInstructions =
245 Target.getInstructionsByEnumValue();
Chris Lattnera3ae6142003-08-03 21:57:51 +0000246
Chris Lattnerf52e2612006-01-27 01:44:09 +0000247 for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i)
248 emitRecord(*NumberedInstructions[i], i, InstrInfo, EmittedLists,
Evan Chengb89be612008-10-17 21:00:09 +0000249 BarriersMap, OperandInfoIDs, OS);
Chris Lattnera3ae6142003-08-03 21:57:51 +0000250 OS << "};\n";
Chris Lattner2c384132004-08-17 03:08:28 +0000251 OS << "} // End llvm namespace \n";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000252}
253
Chris Lattnerec352402004-08-01 05:04:00 +0000254void InstrInfoEmitter::emitRecord(const CodeGenInstruction &Inst, unsigned Num,
Chris Lattnera3ac88d2005-08-18 21:36:47 +0000255 Record *InstrInfo,
Chris Lattner366080c2005-10-28 22:59:53 +0000256 std::map<std::vector<Record*>, unsigned> &EmittedLists,
Evan Chengb89be612008-10-17 21:00:09 +0000257 std::map<Record*, unsigned> &BarriersMap,
Chris Lattneref8339b2008-01-06 01:20:13 +0000258 const OperandInfoMapTy &OpInfo,
Daniel Dunbar1a551802009-07-03 00:10:29 +0000259 raw_ostream &OS) {
Chris Lattnera529a372008-01-06 01:53:37 +0000260 int MinOperands = 0;
Chris Lattnerc240bb02010-11-01 04:03:32 +0000261 if (!Inst.Operands.size() == 0)
Chris Lattnerd98958f2005-08-19 00:59:49 +0000262 // Each logical operand can be multiple MI operands.
Chris Lattnerc240bb02010-11-01 04:03:32 +0000263 MinOperands = Inst.Operands.back().MIOperandNo +
264 Inst.Operands.back().MINumOperands;
Dan Gohmand35121a2008-05-29 19:57:41 +0000265
Evan Chengfb1aab02006-11-17 01:46:27 +0000266 OS << " { ";
Evan Chengb5910822007-08-02 00:20:17 +0000267 OS << Num << ",\t" << MinOperands << ",\t"
Chris Lattnerc240bb02010-11-01 04:03:32 +0000268 << Inst.Operands.NumDefs << ",\t" << getItinClassNumber(Inst.TheDef)
Chris Lattner47641892008-01-07 05:06:49 +0000269 << ",\t\"" << Inst.TheDef->getName() << "\", 0";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000270
271 // Emit all of the target indepedent flags...
Bill Wendling8370d382008-05-28 22:54:52 +0000272 if (Inst.isReturn) OS << "|(1<<TID::Return)";
273 if (Inst.isBranch) OS << "|(1<<TID::Branch)";
274 if (Inst.isIndirectBranch) OS << "|(1<<TID::IndirectBranch)";
Bill Wendling73739d02010-08-08 01:49:35 +0000275 if (Inst.isCompare) OS << "|(1<<TID::Compare)";
Evan Chengc4af4632010-11-17 20:13:28 +0000276 if (Inst.isMoveImm) OS << "|(1<<TID::MoveImm)";
Evan Cheng0f040a22011-03-15 05:09:26 +0000277 if (Inst.isBitcast) OS << "|(1<<TID::Bitcast)";
Bill Wendling8370d382008-05-28 22:54:52 +0000278 if (Inst.isBarrier) OS << "|(1<<TID::Barrier)";
279 if (Inst.hasDelaySlot) OS << "|(1<<TID::DelaySlot)";
280 if (Inst.isCall) OS << "|(1<<TID::Call)";
Dan Gohman15511cf2008-12-03 18:15:48 +0000281 if (Inst.canFoldAsLoad) OS << "|(1<<TID::FoldableAsLoad)";
Bill Wendling8370d382008-05-28 22:54:52 +0000282 if (Inst.mayLoad) OS << "|(1<<TID::MayLoad)";
283 if (Inst.mayStore) OS << "|(1<<TID::MayStore)";
284 if (Inst.isPredicable) OS << "|(1<<TID::Predicable)";
Chris Lattner0ff23962008-01-07 06:42:05 +0000285 if (Inst.isConvertibleToThreeAddress) OS << "|(1<<TID::ConvertibleTo3Addr)";
Bill Wendling8370d382008-05-28 22:54:52 +0000286 if (Inst.isCommutable) OS << "|(1<<TID::Commutable)";
287 if (Inst.isTerminator) OS << "|(1<<TID::Terminator)";
Chris Lattner0ff23962008-01-07 06:42:05 +0000288 if (Inst.isReMaterializable) OS << "|(1<<TID::Rematerializable)";
289 if (Inst.isNotDuplicable) OS << "|(1<<TID::NotDuplicable)";
Chris Lattnerc240bb02010-11-01 04:03:32 +0000290 if (Inst.Operands.hasOptionalDef) OS << "|(1<<TID::HasOptionalDef)";
Dan Gohman533297b2009-10-29 18:10:34 +0000291 if (Inst.usesCustomInserter) OS << "|(1<<TID::UsesCustomInserter)";
Chris Lattnerc240bb02010-11-01 04:03:32 +0000292 if (Inst.Operands.isVariadic)OS << "|(1<<TID::Variadic)";
Bill Wendling8370d382008-05-28 22:54:52 +0000293 if (Inst.hasSideEffects) OS << "|(1<<TID::UnmodeledSideEffects)";
294 if (Inst.isAsCheapAsAMove) OS << "|(1<<TID::CheapAsAMove)";
Evan Cheng799d6972009-10-01 08:21:18 +0000295 if (Inst.hasExtraSrcRegAllocReq) OS << "|(1<<TID::ExtraSrcRegAllocReq)";
296 if (Inst.hasExtraDefRegAllocReq) OS << "|(1<<TID::ExtraDefRegAllocReq)";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000297
298 // Emit all of the target-specific flags...
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000299 BitsInit *TSF = Inst.TheDef->getValueAsBitsInit("TSFlags");
300 if (!TSF) throw "no TSFlags?";
301 uint64_t Value = 0;
302 for (unsigned i = 0, e = TSF->getNumBits(); i != e; ++i) {
303 if (BitInit *Bit = dynamic_cast<BitInit*>(TSF->getBit(i)))
304 Value |= uint64_t(Bit->getValue()) << i;
305 else
306 throw "Invalid TSFlags bit in " + Inst.TheDef->getName();
307 }
308 OS << ", 0x";
309 OS.write_hex(Value);
Eric Christopher622dffd2010-06-09 16:16:48 +0000310 OS << "ULL, ";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000311
312 // Emit the implicit uses and defs lists...
Chris Lattner366080c2005-10-28 22:59:53 +0000313 std::vector<Record*> UseList = Inst.TheDef->getValueAsListOfDefs("Uses");
314 if (UseList.empty())
Jim Laskeycd4317e2006-07-21 21:15:20 +0000315 OS << "NULL, ";
Misha Brukman3da94ae2005-04-22 00:00:37 +0000316 else
Chris Lattner366080c2005-10-28 22:59:53 +0000317 OS << "ImplicitList" << EmittedLists[UseList] << ", ";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000318
Chris Lattner366080c2005-10-28 22:59:53 +0000319 std::vector<Record*> DefList = Inst.TheDef->getValueAsListOfDefs("Defs");
320 if (DefList.empty())
Jim Laskeycd4317e2006-07-21 21:15:20 +0000321 OS << "NULL, ";
Misha Brukman3da94ae2005-04-22 00:00:37 +0000322 else
Chris Lattner366080c2005-10-28 22:59:53 +0000323 OS << "ImplicitList" << EmittedLists[DefList] << ", ";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000324
Evan Chengb89be612008-10-17 21:00:09 +0000325 std::map<Record*, unsigned>::iterator BI = BarriersMap.find(Inst.TheDef);
326 if (BI == BarriersMap.end())
327 OS << "NULL, ";
328 else
329 OS << "Barriers" << BI->second << ", ";
330
Chris Lattner0e384b62005-08-19 16:57:28 +0000331 // Emit the operand info.
Chris Lattnera0cca4a2006-11-06 23:49:51 +0000332 std::vector<std::string> OperandInfo = GetOperandInfo(Inst);
Chris Lattnerd5aa3e22005-08-19 18:46:26 +0000333 if (OperandInfo.empty())
334 OS << "0";
Chris Lattner0e384b62005-08-19 16:57:28 +0000335 else
Chris Lattneref8339b2008-01-06 01:20:13 +0000336 OS << "OperandInfo" << OpInfo.find(OperandInfo)->second;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000337
Chris Lattnerec352402004-08-01 05:04:00 +0000338 OS << " }, // Inst #" << Num << " = " << Inst.TheDef->getName() << "\n";
Chris Lattnera3ae6142003-08-03 21:57:51 +0000339}