blob: 2acee58ac41ce5b903fcefc61190176a69fb7980 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000048
Evan Chenga8e29892007-01-19 07:51:42 +000049// Node definitions.
50def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000051def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
52
Bill Wendlingc69107c2007-11-13 09:19:02 +000053def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000054 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000055def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000056 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000057
58def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000060def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
61 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000062def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
64
Chris Lattner48be23c2008-01-15 22:02:54 +000065def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000066 [SDNPHasChain, SDNPOptInFlag]>;
67
68def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
69 [SDNPInFlag]>;
70def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
71 [SDNPInFlag]>;
72
73def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
74 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
75
76def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
77 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000078def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
79 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
82 [SDNPOutFlag]>;
83
David Goodwinc0309b42009-06-29 15:33:01 +000084def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
85 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000086
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
88
89def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
90def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
91def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000092
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000093def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000094def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000095
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000096//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000097// ARM Instruction Predicate Definitions.
98//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000099def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
100def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
101def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000102def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000103def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
104def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
105def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
106def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000107def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
108def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000109def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000110def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000111def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000112def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000113def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
114def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000115def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000116def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000118//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000119// ARM Flag Definitions.
120
121class RegConstraint<string C> {
122 string Constraints = C;
123}
124
125//===----------------------------------------------------------------------===//
126// ARM specific transformation functions and pattern fragments.
127//
128
Evan Chenga8e29892007-01-19 07:51:42 +0000129// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
130// so_imm_neg def below.
131def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000133}]>;
134
135// so_imm_not_XFORM - Return a so_imm value packed into the format described for
136// so_imm_not def below.
137def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000139}]>;
140
141// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
142def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000143 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000144 return v == 8 || v == 16 || v == 24;
145}]>;
146
147/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
148def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000149 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000150}]>;
151
152/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
153def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000154 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000155}]>;
156
157def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000158 PatLeaf<(imm), [{
159 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
160 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Chenga2515702007-03-19 07:09:02 +0000162def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000163 PatLeaf<(imm), [{
164 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
165 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000166
167// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
168def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000169 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000170}]>;
171
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000172/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
173/// e.g., 0xf000ffff
174def bf_inv_mask_imm : Operand<i32>,
175 PatLeaf<(imm), [{
176 uint32_t v = (uint32_t)N->getZExtValue();
177 if (v == 0xffffffff)
178 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000179 // there can be 1's on either or both "outsides", all the "inside"
180 // bits must be 0's
181 unsigned int lsb = 0, msb = 31;
182 while (v & (1 << msb)) --msb;
183 while (v & (1 << lsb)) ++lsb;
184 for (unsigned int i = lsb; i <= msb; ++i) {
185 if (v & (1 << i))
186 return 0;
187 }
188 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000189}] > {
190 let PrintMethod = "printBitfieldInvMaskImmOperand";
191}
192
Evan Cheng37f25d92008-08-28 23:39:26 +0000193class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
194class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000195
196//===----------------------------------------------------------------------===//
197// Operand Definitions.
198//
199
200// Branch target.
201def brtarget : Operand<OtherVT>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203// A list of registers separated by comma. Used by load/store multiple.
204def reglist : Operand<i32> {
205 let PrintMethod = "printRegisterList";
206}
207
208// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
209def cpinst_operand : Operand<i32> {
210 let PrintMethod = "printCPInstOperand";
211}
212
213def jtblock_operand : Operand<i32> {
214 let PrintMethod = "printJTBlockOperand";
215}
Evan Cheng66ac5312009-07-25 00:33:29 +0000216def jt2block_operand : Operand<i32> {
217 let PrintMethod = "printJT2BlockOperand";
218}
Evan Chenga8e29892007-01-19 07:51:42 +0000219
220// Local PC labels.
221def pclabel : Operand<i32> {
222 let PrintMethod = "printPCLabel";
223}
224
225// shifter_operand operands: so_reg and so_imm.
226def so_reg : Operand<i32>, // reg reg imm
227 ComplexPattern<i32, 3, "SelectShifterOperandReg",
228 [shl,srl,sra,rotr]> {
229 let PrintMethod = "printSORegOperand";
230 let MIOperandInfo = (ops GPR, GPR, i32imm);
231}
232
233// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
234// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
235// represented in the imm field in the same 12-bit form that they are encoded
236// into so_imm instructions: the 8-bit immediate is the least significant bits
237// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
238def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000239 PatLeaf<(imm), [{
240 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
241 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000242 let PrintMethod = "printSOImmOperand";
243}
244
Evan Chengc70d1842007-03-20 08:11:30 +0000245// Break so_imm's up into two pieces. This handles immediates with up to 16
246// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
247// get the first/second pieces.
248def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000249 PatLeaf<(imm), [{
250 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
251 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000252 let PrintMethod = "printSOImm2PartOperand";
253}
254
255def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000256 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000258}]>;
259
260def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000261 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000263}]>;
264
Evan Chenga8e29892007-01-19 07:51:42 +0000265
266// Define ARM specific addressing modes.
267
268// addrmode2 := reg +/- reg shop imm
269// addrmode2 := reg +/- imm12
270//
271def addrmode2 : Operand<i32>,
272 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
273 let PrintMethod = "printAddrMode2Operand";
274 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
275}
276
277def am2offset : Operand<i32>,
278 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
279 let PrintMethod = "printAddrMode2OffsetOperand";
280 let MIOperandInfo = (ops GPR, i32imm);
281}
282
283// addrmode3 := reg +/- reg
284// addrmode3 := reg +/- imm8
285//
286def addrmode3 : Operand<i32>,
287 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
288 let PrintMethod = "printAddrMode3Operand";
289 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
290}
291
292def am3offset : Operand<i32>,
293 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
294 let PrintMethod = "printAddrMode3OffsetOperand";
295 let MIOperandInfo = (ops GPR, i32imm);
296}
297
298// addrmode4 := reg, <mode|W>
299//
300def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000301 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000302 let PrintMethod = "printAddrMode4Operand";
303 let MIOperandInfo = (ops GPR, i32imm);
304}
305
306// addrmode5 := reg +/- imm8*4
307//
308def addrmode5 : Operand<i32>,
309 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
310 let PrintMethod = "printAddrMode5Operand";
311 let MIOperandInfo = (ops GPR, i32imm);
312}
313
Bob Wilson8b024a52009-07-01 23:16:05 +0000314// addrmode6 := reg with optional writeback
315//
316def addrmode6 : Operand<i32>,
317 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
318 let PrintMethod = "printAddrMode6Operand";
319 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
320}
321
Evan Chenga8e29892007-01-19 07:51:42 +0000322// addrmodepc := pc + reg
323//
324def addrmodepc : Operand<i32>,
325 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
326 let PrintMethod = "printAddrModePCOperand";
327 let MIOperandInfo = (ops GPR, i32imm);
328}
329
Bob Wilson4f38b382009-08-21 21:58:55 +0000330def nohash_imm : Operand<i32> {
331 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000332}
333
Evan Chenga8e29892007-01-19 07:51:42 +0000334//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000335
Evan Cheng37f25d92008-08-28 23:39:26 +0000336include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000337
338//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000339// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000340//
341
Evan Cheng3924f782008-08-29 07:36:24 +0000342/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000343/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000344multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
345 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000346 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000347 IIC_iALUi, opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000348 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
349 let Inst{25} = 1;
350 }
Evan Chengedda31c2008-11-05 18:35:52 +0000351 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000352 IIC_iALUr, opc, " $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000353 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000354 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000355 let isCommutable = Commutable;
356 }
Evan Chengedda31c2008-11-05 18:35:52 +0000357 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000358 IIC_iALUsr, opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000359 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
360 let Inst{25} = 0;
361 }
Evan Chenga8e29892007-01-19 07:51:42 +0000362}
363
Evan Cheng1e249e32009-06-25 20:59:23 +0000364/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000365/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000366let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000367multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
368 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000369 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000370 IIC_iALUi, opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000371 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
372 let Inst{25} = 1;
373 }
Evan Chengedda31c2008-11-05 18:35:52 +0000374 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000375 IIC_iALUr, opc, "s $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000376 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
377 let isCommutable = Commutable;
Evan Chengbc8a9452009-07-07 23:40:25 +0000378 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000379 }
Evan Chengedda31c2008-11-05 18:35:52 +0000380 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000381 IIC_iALUsr, opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000382 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
383 let Inst{25} = 0;
384 }
Evan Cheng071a2792007-09-11 19:55:27 +0000385}
Evan Chengc85e8322007-07-05 07:13:32 +0000386}
387
388/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000389/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000390/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000391let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000392multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
393 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000394 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng44bec522007-05-15 01:29:07 +0000395 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000396 [(opnode GPR:$a, so_imm:$b)]> {
397 let Inst{25} = 1;
398 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000399 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng44bec522007-05-15 01:29:07 +0000400 opc, " $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000401 [(opnode GPR:$a, GPR:$b)]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000402 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000403 let isCommutable = Commutable;
404 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000405 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng44bec522007-05-15 01:29:07 +0000406 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000407 [(opnode GPR:$a, so_reg:$b)]> {
408 let Inst{25} = 0;
409 }
Evan Cheng071a2792007-09-11 19:55:27 +0000410}
Evan Chenga8e29892007-01-19 07:51:42 +0000411}
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
414/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000415/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
416multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000417 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
418 IIC_iUNAr, opc, " $dst, $src",
419 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000420 Requires<[IsARM, HasV6]> {
421 let Inst{19-16} = 0b1111;
422 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000423 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
424 IIC_iUNAsi, opc, " $dst, $src, ror $rot",
425 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000426 Requires<[IsARM, HasV6]> {
427 let Inst{19-16} = 0b1111;
428 }
Evan Chenga8e29892007-01-19 07:51:42 +0000429}
430
431/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
432/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000433multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
434 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
David Goodwin5d598aa2009-08-19 18:00:44 +0000435 IIC_iALUr, opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000436 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
437 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000438 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
David Goodwin5d598aa2009-08-19 18:00:44 +0000439 IIC_iALUsi, opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000440 [(set GPR:$dst, (opnode GPR:$LHS,
441 (rotr GPR:$RHS, rot_imm:$rot)))]>,
442 Requires<[IsARM, HasV6]>;
443}
444
Evan Cheng62674222009-06-25 23:34:10 +0000445/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
446let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000447multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
448 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000449 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000450 DPFrm, IIC_iALUi, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000451 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000452 Requires<[IsARM, CarryDefIsUnused]> {
453 let Inst{25} = 1;
454 }
Evan Cheng62674222009-06-25 23:34:10 +0000455 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000456 DPFrm, IIC_iALUr, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000457 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000458 Requires<[IsARM, CarryDefIsUnused]> {
459 let isCommutable = Commutable;
Evan Chengbc8a9452009-07-07 23:40:25 +0000460 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000461 }
Evan Cheng62674222009-06-25 23:34:10 +0000462 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000463 DPSoRegFrm, IIC_iALUsr, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000464 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000465 Requires<[IsARM, CarryDefIsUnused]> {
466 let Inst{25} = 0;
467 }
Evan Cheng62674222009-06-25 23:34:10 +0000468 // Carry setting variants
469 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000470 DPFrm, IIC_iALUi, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000471 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
472 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000473 let Defs = [CPSR];
474 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000475 }
Evan Cheng62674222009-06-25 23:34:10 +0000476 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000477 DPFrm, IIC_iALUr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000478 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
479 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000480 let Defs = [CPSR];
481 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000482 }
Evan Cheng62674222009-06-25 23:34:10 +0000483 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000484 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000485 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
486 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000487 let Defs = [CPSR];
488 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000489 }
Evan Cheng071a2792007-09-11 19:55:27 +0000490}
Evan Chengc85e8322007-07-05 07:13:32 +0000491}
492
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000493//===----------------------------------------------------------------------===//
494// Instructions
495//===----------------------------------------------------------------------===//
496
Evan Chenga8e29892007-01-19 07:51:42 +0000497//===----------------------------------------------------------------------===//
498// Miscellaneous Instructions.
499//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000500
Evan Chenga8e29892007-01-19 07:51:42 +0000501/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
502/// the function. The first operand is the ID# for this instruction, the second
503/// is the index into the MachineConstantPool that this is, the third is the
504/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000505let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000506def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000507PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000508 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000509 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000510
Evan Cheng071a2792007-09-11 19:55:27 +0000511let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000512def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000513PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000514 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000515 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000516
Evan Chenga8e29892007-01-19 07:51:42 +0000517def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000518PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000519 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000520 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000521}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000522
Evan Chenga8e29892007-01-19 07:51:42 +0000523def DWARF_LOC :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000524PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000525 ".loc $file, $line, $col",
526 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000527
Evan Cheng12c3a532008-11-06 17:48:05 +0000528
529// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000530let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000531def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000532 Pseudo, IIC_iALUr, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000533 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000534
Evan Cheng325474e2008-01-07 23:56:57 +0000535let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000536let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000537def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000538 Pseudo, IIC_iLoadr, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000539 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000540
Evan Chengd87293c2008-11-06 08:47:38 +0000541def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000542 Pseudo, IIC_iLoadr, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000543 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
544
Evan Chengd87293c2008-11-06 08:47:38 +0000545def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000546 Pseudo, IIC_iLoadr, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000547 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
548
Evan Chengd87293c2008-11-06 08:47:38 +0000549def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000550 Pseudo, IIC_iLoadr, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000551 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
552
Evan Chengd87293c2008-11-06 08:47:38 +0000553def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000554 Pseudo, IIC_iLoadr, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000555 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
556}
Chris Lattner13c63102008-01-06 05:55:01 +0000557let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000558def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000559 Pseudo, IIC_iStorer, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000560 [(store GPR:$src, addrmodepc:$addr)]>;
561
Evan Chengd87293c2008-11-06 08:47:38 +0000562def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000563 Pseudo, IIC_iStorer, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000564 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
565
Evan Chengd87293c2008-11-06 08:47:38 +0000566def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000567 Pseudo, IIC_iStorer, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000568 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
569}
Evan Cheng12c3a532008-11-06 17:48:05 +0000570} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000571
Evan Chenge07715c2009-06-23 05:25:29 +0000572
573// LEApcrel - Load a pc-relative address into a register without offending the
574// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000575def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000576 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000577 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
578 "${:private}PCRELL${:uid}+8))\n"),
579 !strconcat("${:private}PCRELL${:uid}:\n\t",
580 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000581 []>;
582
Evan Cheng023dd3f2009-06-24 23:14:45 +0000583def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000584 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000585 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000586 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000587 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000588 "${:private}PCRELL${:uid}+8))\n"),
589 !strconcat("${:private}PCRELL${:uid}:\n\t",
590 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000591 []> {
592 let Inst{25} = 1;
593}
Evan Chenge07715c2009-06-23 05:25:29 +0000594
Evan Chenga8e29892007-01-19 07:51:42 +0000595//===----------------------------------------------------------------------===//
596// Control Flow Instructions.
597//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000598
Evan Chenga8e29892007-01-19 07:51:42 +0000599let isReturn = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000600 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
601 "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000602 let Inst{7-4} = 0b0001;
603 let Inst{19-8} = 0b111111111111;
604 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000605}
Rafael Espindola27185192006-09-29 21:20:16 +0000606
Evan Chenga8e29892007-01-19 07:51:42 +0000607// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000608// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
609// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000610// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Chengd75223d2009-07-09 22:57:41 +0000611let isReturn = 1, isTerminator = 1, mayLoad = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000612 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000613 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000614 LdStMulFrm, IIC_Br, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000615 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000616
Bob Wilson54fc1242009-06-22 21:01:46 +0000617// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000618let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000619 Defs = [R0, R1, R2, R3, R12, LR,
620 D0, D1, D2, D3, D4, D5, D6, D7,
621 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng0531d042009-07-29 20:10:36 +0000622 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000623 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000624 IIC_Br, "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000625 [(ARMcall tglobaladdr:$func)]>,
626 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000627
Evan Cheng12c3a532008-11-06 17:48:05 +0000628 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000629 IIC_Br, "bl", " ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000630 [(ARMcall_pred tglobaladdr:$func)]>,
631 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000632
Evan Chenga8e29892007-01-19 07:51:42 +0000633 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000634 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000635 IIC_Br, "blx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000636 [(ARMcall GPR:$func)]>,
637 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000638 let Inst{7-4} = 0b0011;
639 let Inst{19-8} = 0b111111111111;
640 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000641 }
642
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000643 // ARMv4T
644 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000645 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000646 [(ARMcall_nolink GPR:$func)]>,
647 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000648 let Inst{7-4} = 0b0001;
649 let Inst{19-8} = 0b111111111111;
650 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000651 }
652}
653
654// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000655let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000656 Defs = [R0, R1, R2, R3, R9, R12, LR,
657 D0, D1, D2, D3, D4, D5, D6, D7,
658 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng0531d042009-07-29 20:10:36 +0000659 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000660 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000661 IIC_Br, "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000662 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000663
664 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000665 IIC_Br, "bl", " ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000666 [(ARMcall_pred tglobaladdr:$func)]>,
667 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000668
669 // ARMv5T and above
670 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000671 IIC_Br, "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000672 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
673 let Inst{7-4} = 0b0011;
674 let Inst{19-8} = 0b111111111111;
675 let Inst{27-20} = 0b00010010;
676 }
677
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000678 // ARMv4T
679 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000680 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000681 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
682 let Inst{7-4} = 0b0001;
683 let Inst{19-8} = 0b111111111111;
684 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000685 }
Rafael Espindola35574632006-07-18 17:00:30 +0000686}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000687
David Goodwin1a8f36e2009-08-12 18:31:53 +0000688let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000689 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000690 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000691 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000692 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
693 "b $target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000694
Owen Anderson20ab2902007-11-12 07:39:39 +0000695 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000696 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000697 IIC_Br, "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000698 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
699 let Inst{20} = 0; // S Bit
700 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000701 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000702 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000703 def BR_JTm : JTI<(outs),
704 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000705 IIC_Br, "ldr pc, $target \n$jt",
706 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
707 imm:$id)]> {
Evan Cheng4df60f52008-11-07 09:06:08 +0000708 let Inst{20} = 1; // L bit
709 let Inst{21} = 0; // W bit
710 let Inst{22} = 0; // B bit
711 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000712 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000713 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000714 def BR_JTadd : JTI<(outs),
715 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000716 IIC_Br, "add pc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000717 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
718 imm:$id)]> {
719 let Inst{20} = 0; // S bit
720 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000721 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000722 }
723 } // isNotDuplicable = 1, isIndirectBranch = 1
724 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000725
Evan Chengc85e8322007-07-05 07:13:32 +0000726 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
727 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000728 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000729 IIC_Br, "b", " $target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000730 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000731}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000732
Evan Chenga8e29892007-01-19 07:51:42 +0000733//===----------------------------------------------------------------------===//
734// Load / store Instructions.
735//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000736
Evan Chenga8e29892007-01-19 07:51:42 +0000737// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000738let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000739def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng44bec522007-05-15 01:29:07 +0000740 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000741 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000742
Evan Chengfa775d02007-03-19 07:20:03 +0000743// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000744let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000745def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng44bec522007-05-15 01:29:07 +0000746 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000747
Evan Chenga8e29892007-01-19 07:51:42 +0000748// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000749def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
750 IIC_iLoadr, "ldr", "h $dst, $addr",
751 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000752
David Goodwin5d598aa2009-08-19 18:00:44 +0000753def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
754 IIC_iLoadr, "ldr", "b $dst, $addr",
755 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000756
Evan Chenga8e29892007-01-19 07:51:42 +0000757// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000758def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
759 IIC_iLoadr, "ldr", "sh $dst, $addr",
760 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000761
David Goodwin5d598aa2009-08-19 18:00:44 +0000762def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
763 IIC_iLoadr, "ldr", "sb $dst, $addr",
764 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000765
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000766let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000767// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000768def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000769 IIC_iLoadr, "ldr", "d $dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000770 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000771
Evan Chenga8e29892007-01-19 07:51:42 +0000772// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000773def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000774 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000775 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000776
Evan Chengd87293c2008-11-06 08:47:38 +0000777def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000778 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000779 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000780
Evan Chengd87293c2008-11-06 08:47:38 +0000781def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000782 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000783 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000784
Evan Chengd87293c2008-11-06 08:47:38 +0000785def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000786 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000787 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000788
Evan Chengd87293c2008-11-06 08:47:38 +0000789def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000790 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000791 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000792
Evan Chengd87293c2008-11-06 08:47:38 +0000793def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000794 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000795 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000796
Evan Chengd87293c2008-11-06 08:47:38 +0000797def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000798 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000799 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000800
Evan Chengd87293c2008-11-06 08:47:38 +0000801def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000802 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng148cad82008-11-13 07:34:59 +0000803 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000804
Evan Chengd87293c2008-11-06 08:47:38 +0000805def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000806 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000807 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000808
Evan Chengd87293c2008-11-06 08:47:38 +0000809def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000810 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng31926a72009-07-02 01:30:04 +0000811 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000812}
Evan Chenga8e29892007-01-19 07:51:42 +0000813
814// Store
David Goodwin5d598aa2009-08-19 18:00:44 +0000815def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng44bec522007-05-15 01:29:07 +0000816 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000817 [(store GPR:$src, addrmode2:$addr)]>;
818
819// Stores with truncate
David Goodwin5d598aa2009-08-19 18:00:44 +0000820def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Evan Chengfd488ed2007-05-29 23:32:06 +0000821 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000822 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
823
David Goodwin5d598aa2009-08-19 18:00:44 +0000824def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Chengfd488ed2007-05-29 23:32:06 +0000825 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000826 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
827
828// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000829let mayStore = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000830def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000831 StMiscFrm, IIC_iStorer,
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000832 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000833
834// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000835def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000836 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000837 StFrm, IIC_iStoreru,
Evan Cheng44bec522007-05-15 01:29:07 +0000838 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000839 [(set GPR:$base_wb,
840 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
841
Evan Chengd87293c2008-11-06 08:47:38 +0000842def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000843 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000844 StFrm, IIC_iStoreru,
Evan Cheng44bec522007-05-15 01:29:07 +0000845 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000846 [(set GPR:$base_wb,
847 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
848
Evan Chengd87293c2008-11-06 08:47:38 +0000849def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000850 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000851 StMiscFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000852 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000853 [(set GPR:$base_wb,
854 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
855
Evan Chengd87293c2008-11-06 08:47:38 +0000856def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000857 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000858 StMiscFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000859 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000860 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
861 GPR:$base, am3offset:$offset))]>;
862
Evan Chengd87293c2008-11-06 08:47:38 +0000863def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000864 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000865 StFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000866 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000867 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
868 GPR:$base, am2offset:$offset))]>;
869
Evan Chengd87293c2008-11-06 08:47:38 +0000870def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000871 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000872 StFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000873 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000874 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
875 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000876
877//===----------------------------------------------------------------------===//
878// Load / store multiple Instructions.
879//
880
Evan Cheng64d80e32007-07-19 01:14:50 +0000881// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000882let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000883def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000884 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000885 LdStMulFrm, IIC_iLoadm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000886 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000887
Chris Lattner2e48a702008-01-06 08:36:04 +0000888let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000889def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000890 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000891 LdStMulFrm, IIC_iStorem, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000892 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000893
894//===----------------------------------------------------------------------===//
895// Move Instructions.
896//
897
Evan Chengcd799b92009-06-12 20:46:18 +0000898let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000899def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Chengedda31c2008-11-05 18:35:52 +0000900 "mov", " $dst, $src", []>, UnaryDP;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000901def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +0000902 DPSoRegFrm, IIC_iMOVsr,
Evan Chengedda31c2008-11-05 18:35:52 +0000903 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000904
Evan Chengb3379fb2009-02-05 08:42:55 +0000905let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000906def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Chengedda31c2008-11-05 18:35:52 +0000907 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000908
David Goodwin5d598aa2009-08-19 18:00:44 +0000909def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng64d80e32007-07-19 01:14:50 +0000910 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000911 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000912
913// These aren't really mov instructions, but we have to define them this way
914// due to flag operands.
915
Evan Cheng071a2792007-09-11 19:55:27 +0000916let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000917def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin5d598aa2009-08-19 18:00:44 +0000918 IIC_iMOVsi, "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000919 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000920def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin5d598aa2009-08-19 18:00:44 +0000921 IIC_iMOVsi, "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000922 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000923}
Evan Chenga8e29892007-01-19 07:51:42 +0000924
Evan Chenga8e29892007-01-19 07:51:42 +0000925//===----------------------------------------------------------------------===//
926// Extend Instructions.
927//
928
929// Sign extenders
930
Evan Cheng97f48c32008-11-06 22:15:19 +0000931defm SXTB : AI_unary_rrot<0b01101010,
932 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
933defm SXTH : AI_unary_rrot<0b01101011,
934 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000935
Evan Cheng97f48c32008-11-06 22:15:19 +0000936defm SXTAB : AI_bin_rrot<0b01101010,
937 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
938defm SXTAH : AI_bin_rrot<0b01101011,
939 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000940
941// TODO: SXT(A){B|H}16
942
943// Zero extenders
944
945let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000946defm UXTB : AI_unary_rrot<0b01101110,
947 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
948defm UXTH : AI_unary_rrot<0b01101111,
949 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
950defm UXTB16 : AI_unary_rrot<0b01101100,
951 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000952
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000953def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000954 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000955def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000956 (UXTB16r_rot GPR:$Src, 8)>;
957
Evan Cheng97f48c32008-11-06 22:15:19 +0000958defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000959 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000960defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000961 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000962}
963
Evan Chenga8e29892007-01-19 07:51:42 +0000964// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
965//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000966
Evan Chenga8e29892007-01-19 07:51:42 +0000967// TODO: UXT(A){B|H}16
968
969//===----------------------------------------------------------------------===//
970// Arithmetic Instructions.
971//
972
Jim Grosbach26421962008-10-14 20:36:24 +0000973defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +0000974 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +0000975defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000976 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000977
Evan Chengc85e8322007-07-05 07:13:32 +0000978// ADD and SUB with 's' bit set.
Evan Cheng1e249e32009-06-25 20:59:23 +0000979defm ADDS : AI1_bin_s_irs<0b0100, "add",
980 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
981defm SUBS : AI1_bin_s_irs<0b0010, "sub",
982 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000983
Evan Cheng62674222009-06-25 23:34:10 +0000984defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +0000985 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +0000986defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
987 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000988
Evan Chengc85e8322007-07-05 07:13:32 +0000989// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000990def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000991 IIC_iALUi, "rsb", " $dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +0000992 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
993
Evan Chengedda31c2008-11-05 18:35:52 +0000994def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000995 IIC_iALUsr, "rsb", " $dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +0000996 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000997
998// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000999let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001000def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001001 IIC_iALUi, "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +00001002 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +00001003def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001004 IIC_iALUsr, "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +00001005 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
1006}
Evan Chengc85e8322007-07-05 07:13:32 +00001007
Evan Cheng62674222009-06-25 23:34:10 +00001008let Uses = [CPSR] in {
1009def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001010 DPFrm, IIC_iALUi, "rsc", " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001011 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
1012 Requires<[IsARM, CarryDefIsUnused]>;
1013def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001014 DPSoRegFrm, IIC_iALUsr, "rsc", " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001015 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1016 Requires<[IsARM, CarryDefIsUnused]>;
1017}
1018
1019// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001020let Defs = [CPSR], Uses = [CPSR] in {
1021def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001022 DPFrm, IIC_iALUi, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001023 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
1024 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng1e249e32009-06-25 20:59:23 +00001025def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001026 DPSoRegFrm, IIC_iALUsr, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001027 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1028 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001029}
Evan Cheng2c614c52007-06-06 10:17:05 +00001030
Evan Chenga8e29892007-01-19 07:51:42 +00001031// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1032def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1033 (SUBri GPR:$src, so_imm_neg:$imm)>;
1034
1035//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1036// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1037//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1038// (SBCri GPR:$src, so_imm_neg:$imm)>;
1039
1040// Note: These are implemented in C++ code, because they have to generate
1041// ADD/SUBrs instructions, which use a complex pattern that a xform function
1042// cannot produce.
1043// (mul X, 2^n+1) -> (add (X << n), X)
1044// (mul X, 2^n-1) -> (rsb X, (X << n))
1045
1046
1047//===----------------------------------------------------------------------===//
1048// Bitwise Instructions.
1049//
1050
Jim Grosbach26421962008-10-14 20:36:24 +00001051defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001052 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001053defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001054 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001055defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001056 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001057defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001058 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001059
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001060def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001061 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001062 "bfc", " $dst, $imm", "$src = $dst",
1063 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1064 Requires<[IsARM, HasV6T2]> {
1065 let Inst{27-21} = 0b0111110;
1066 let Inst{6-0} = 0b0011111;
1067}
1068
David Goodwin5d598aa2009-08-19 18:00:44 +00001069def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Chengedda31c2008-11-05 18:35:52 +00001070 "mvn", " $dst, $src",
1071 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1072def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001073 IIC_iMOVsr, "mvn", " $dst, $src",
Evan Chengedda31c2008-11-05 18:35:52 +00001074 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +00001075let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001076def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1077 IIC_iMOVi, "mvn", " $dst, $imm",
Evan Chengedda31c2008-11-05 18:35:52 +00001078 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001079
1080def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1081 (BICri GPR:$src, so_imm_not:$imm)>;
1082
1083//===----------------------------------------------------------------------===//
1084// Multiply Instructions.
1085//
1086
Evan Cheng8de898a2009-06-26 00:19:44 +00001087let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001088def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1089 IIC_iMUL32, "mul", " $dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001090 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001091
Evan Chengfbc9d412008-11-06 01:21:28 +00001092def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001093 IIC_iMAC32, "mla", " $dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001094 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001095
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001096def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001097 IIC_iMAC32, "mls", " $dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001098 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1099 Requires<[IsARM, HasV6T2]>;
1100
Evan Chenga8e29892007-01-19 07:51:42 +00001101// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001102let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001103let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001104def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001105 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001106 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001107
Evan Chengfbc9d412008-11-06 01:21:28 +00001108def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001109 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001110 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001111}
Evan Chenga8e29892007-01-19 07:51:42 +00001112
1113// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001114def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001115 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001116 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001117
Evan Chengfbc9d412008-11-06 01:21:28 +00001118def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001119 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001120 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001121
Evan Chengfbc9d412008-11-06 01:21:28 +00001122def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001123 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001124 "umaal", " $ldst, $hdst, $a, $b", []>,
1125 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001126} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001127
1128// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001129def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001130 IIC_iMUL32, "smmul", " $dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001131 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001132 Requires<[IsARM, HasV6]> {
1133 let Inst{7-4} = 0b0001;
1134 let Inst{15-12} = 0b1111;
1135}
Evan Cheng13ab0202007-07-10 18:08:01 +00001136
Evan Chengfbc9d412008-11-06 01:21:28 +00001137def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001138 IIC_iMAC32, "smmla", " $dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001139 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001140 Requires<[IsARM, HasV6]> {
1141 let Inst{7-4} = 0b0001;
1142}
Evan Chenga8e29892007-01-19 07:51:42 +00001143
1144
Evan Chengfbc9d412008-11-06 01:21:28 +00001145def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001146 IIC_iMAC32, "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001147 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001148 Requires<[IsARM, HasV6]> {
1149 let Inst{7-4} = 0b1101;
1150}
Evan Chenga8e29892007-01-19 07:51:42 +00001151
Raul Herbster37fb5b12007-08-30 23:25:47 +00001152multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001153 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001154 IIC_iMUL32, !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001155 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1156 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001157 Requires<[IsARM, HasV5TE]> {
1158 let Inst{5} = 0;
1159 let Inst{6} = 0;
1160 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001161
Evan Chengeb4f52e2008-11-06 03:35:07 +00001162 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001163 IIC_iMUL32, !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001164 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001165 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001166 Requires<[IsARM, HasV5TE]> {
1167 let Inst{5} = 0;
1168 let Inst{6} = 1;
1169 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001170
Evan Chengeb4f52e2008-11-06 03:35:07 +00001171 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001172 IIC_iMUL32, !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001173 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001174 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001175 Requires<[IsARM, HasV5TE]> {
1176 let Inst{5} = 1;
1177 let Inst{6} = 0;
1178 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001179
Evan Chengeb4f52e2008-11-06 03:35:07 +00001180 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001181 IIC_iMUL32, !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001182 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1183 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001184 Requires<[IsARM, HasV5TE]> {
1185 let Inst{5} = 1;
1186 let Inst{6} = 1;
1187 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001188
Evan Chengeb4f52e2008-11-06 03:35:07 +00001189 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001190 IIC_iMUL16, !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001191 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001192 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001193 Requires<[IsARM, HasV5TE]> {
1194 let Inst{5} = 1;
1195 let Inst{6} = 0;
1196 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001197
Evan Chengeb4f52e2008-11-06 03:35:07 +00001198 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001199 IIC_iMUL16, !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001200 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001201 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001202 Requires<[IsARM, HasV5TE]> {
1203 let Inst{5} = 1;
1204 let Inst{6} = 1;
1205 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001206}
1207
Raul Herbster37fb5b12007-08-30 23:25:47 +00001208
1209multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001210 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001211 IIC_iMAC16, !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001212 [(set GPR:$dst, (add GPR:$acc,
1213 (opnode (sext_inreg GPR:$a, i16),
1214 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001215 Requires<[IsARM, HasV5TE]> {
1216 let Inst{5} = 0;
1217 let Inst{6} = 0;
1218 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001219
Evan Chengeb4f52e2008-11-06 03:35:07 +00001220 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001221 IIC_iMAC16, !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001222 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001223 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001224 Requires<[IsARM, HasV5TE]> {
1225 let Inst{5} = 0;
1226 let Inst{6} = 1;
1227 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001228
Evan Chengeb4f52e2008-11-06 03:35:07 +00001229 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001230 IIC_iMAC16, !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001231 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001232 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001233 Requires<[IsARM, HasV5TE]> {
1234 let Inst{5} = 1;
1235 let Inst{6} = 0;
1236 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001237
Evan Chengeb4f52e2008-11-06 03:35:07 +00001238 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001239 IIC_iMAC16, !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001240 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1241 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001242 Requires<[IsARM, HasV5TE]> {
1243 let Inst{5} = 1;
1244 let Inst{6} = 1;
1245 }
Evan Chenga8e29892007-01-19 07:51:42 +00001246
Evan Chengeb4f52e2008-11-06 03:35:07 +00001247 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001248 IIC_iMAC16, !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001249 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001250 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001251 Requires<[IsARM, HasV5TE]> {
1252 let Inst{5} = 0;
1253 let Inst{6} = 0;
1254 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001255
Evan Chengeb4f52e2008-11-06 03:35:07 +00001256 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001257 IIC_iMAC16, !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001258 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001259 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001260 Requires<[IsARM, HasV5TE]> {
1261 let Inst{5} = 0;
1262 let Inst{6} = 1;
1263 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001264}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001265
Raul Herbster37fb5b12007-08-30 23:25:47 +00001266defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1267defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001268
Evan Chenga8e29892007-01-19 07:51:42 +00001269// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1270// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001271
Evan Chenga8e29892007-01-19 07:51:42 +00001272//===----------------------------------------------------------------------===//
1273// Misc. Arithmetic Instructions.
1274//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001275
David Goodwin5d598aa2009-08-19 18:00:44 +00001276def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001277 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001278 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1279 let Inst{7-4} = 0b0001;
1280 let Inst{11-8} = 0b1111;
1281 let Inst{19-16} = 0b1111;
1282}
Rafael Espindola199dd672006-10-17 13:13:23 +00001283
David Goodwin5d598aa2009-08-19 18:00:44 +00001284def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001285 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001286 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1287 let Inst{7-4} = 0b0011;
1288 let Inst{11-8} = 0b1111;
1289 let Inst{19-16} = 0b1111;
1290}
Rafael Espindola199dd672006-10-17 13:13:23 +00001291
David Goodwin5d598aa2009-08-19 18:00:44 +00001292def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001293 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001294 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001295 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1296 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1297 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1298 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001299 Requires<[IsARM, HasV6]> {
1300 let Inst{7-4} = 0b1011;
1301 let Inst{11-8} = 0b1111;
1302 let Inst{19-16} = 0b1111;
1303}
Rafael Espindola27185192006-09-29 21:20:16 +00001304
David Goodwin5d598aa2009-08-19 18:00:44 +00001305def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001306 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001307 [(set GPR:$dst,
1308 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001309 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1310 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001311 Requires<[IsARM, HasV6]> {
1312 let Inst{7-4} = 0b1011;
1313 let Inst{11-8} = 0b1111;
1314 let Inst{19-16} = 0b1111;
1315}
Rafael Espindola27185192006-09-29 21:20:16 +00001316
Evan Cheng8b59db32008-11-07 01:41:35 +00001317def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1318 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin5d598aa2009-08-19 18:00:44 +00001319 IIC_iALUsi, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001320 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1321 (and (shl GPR:$src2, (i32 imm:$shamt)),
1322 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001323 Requires<[IsARM, HasV6]> {
1324 let Inst{6-4} = 0b001;
1325}
Rafael Espindola27185192006-09-29 21:20:16 +00001326
Evan Chenga8e29892007-01-19 07:51:42 +00001327// Alternate cases for PKHBT where identities eliminate some nodes.
1328def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1329 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1330def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1331 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001332
Rafael Espindolaa2845842006-10-05 16:48:49 +00001333
Evan Cheng8b59db32008-11-07 01:41:35 +00001334def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1335 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin5d598aa2009-08-19 18:00:44 +00001336 IIC_iALUsi, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001337 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1338 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001339 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1340 let Inst{6-4} = 0b101;
1341}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001342
Evan Chenga8e29892007-01-19 07:51:42 +00001343// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1344// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001345def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001346 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1347def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1348 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1349 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001350
Evan Chenga8e29892007-01-19 07:51:42 +00001351//===----------------------------------------------------------------------===//
1352// Comparison Instructions...
1353//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001354
Jim Grosbach26421962008-10-14 20:36:24 +00001355defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001356 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001357defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001358 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001359
Evan Chenga8e29892007-01-19 07:51:42 +00001360// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001361defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001362 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001363defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001364 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001365
David Goodwinc0309b42009-06-29 15:33:01 +00001366defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1367 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1368defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1369 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001370
1371def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1372 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001373
David Goodwinc0309b42009-06-29 15:33:01 +00001374def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001375 (CMNri GPR:$src, so_imm_neg:$imm)>;
1376
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001377
Evan Chenga8e29892007-01-19 07:51:42 +00001378// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001379// FIXME: should be able to write a pattern for ARMcmov, but can't use
1380// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001381def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001382 IIC_iCMOVr, "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001383 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001384 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001385
Evan Chengd87293c2008-11-06 08:47:38 +00001386def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001387 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Chengedda31c2008-11-05 18:35:52 +00001388 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001389 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001390 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001391
Evan Chengd87293c2008-11-06 08:47:38 +00001392def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001393 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Chengedda31c2008-11-05 18:35:52 +00001394 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001395 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001396 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001397
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001398
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001399//===----------------------------------------------------------------------===//
1400// TLS Instructions
1401//
1402
1403// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001404let isCall = 1,
1405 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001406 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Chengdcc50a42007-05-18 01:53:54 +00001407 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001408 [(set R0, ARMthread_pointer)]>;
1409}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001410
Evan Chenga8e29892007-01-19 07:51:42 +00001411//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001412// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00001413// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00001414// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001415// Since by its nature we may be coming from some other function to get
1416// here, and we're using the stack frame for the containing function to
1417// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001418// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001419// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001420// except for our own input by listing the relevant registers in Defs. By
1421// doing so, we also cause the prologue/epilogue code to actively preserve
1422// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001423let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00001424 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1425 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00001426 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00001427 D31 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001428 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001429 AddrModeNone, SizeSpecial, IndexModeNone,
1430 Pseudo, NoItinerary,
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001431 "str sp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbach378756c2009-08-12 15:21:13 +00001432 "add r12, pc, #8\n\t"
1433 "str r12, [$src, #+4]\n\t"
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001434 "mov r0, #0\n\t"
1435 "add pc, pc, #0\n\t"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00001436 "mov r0, #1 @ eh_setjmp end", "",
Jim Grosbachf9570122009-05-14 00:46:35 +00001437 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001438}
1439
1440//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001441// Non-Instruction Patterns
1442//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001443
Evan Chenga8e29892007-01-19 07:51:42 +00001444// ConstantPool, GlobalAddress, and JumpTable
1445def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1446def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1447def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001448 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001449
Evan Chenga8e29892007-01-19 07:51:42 +00001450// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001451
Evan Chenga8e29892007-01-19 07:51:42 +00001452// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001453let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001454def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00001455 Pseudo, IIC_iMOVi,
Evan Cheng44bec522007-05-15 01:29:07 +00001456 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001457 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001458
Evan Chenga8e29892007-01-19 07:51:42 +00001459def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001460 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1461 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001462def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001463 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1464 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001465
Evan Chenga8e29892007-01-19 07:51:42 +00001466// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001467
Rafael Espindola24357862006-10-19 17:05:03 +00001468
Evan Chenga8e29892007-01-19 07:51:42 +00001469// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001470def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001471 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001472def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001473 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001474
Evan Chenga8e29892007-01-19 07:51:42 +00001475// zextload i1 -> zextload i8
1476def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001477
Evan Chenga8e29892007-01-19 07:51:42 +00001478// extload -> zextload
1479def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1480def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1481def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001482
Evan Cheng83b5cf02008-11-05 23:22:34 +00001483def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1484def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1485
Evan Cheng34b12d22007-01-19 20:27:35 +00001486// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001487def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1488 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001489 (SMULBB GPR:$a, GPR:$b)>;
1490def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1491 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001492def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1493 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001494 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001495def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001496 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001497def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1498 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001499 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001500def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001501 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001502def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1503 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001504 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001505def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001506 (SMULWB GPR:$a, GPR:$b)>;
1507
1508def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001509 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1510 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001511 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1512def : ARMV5TEPat<(add GPR:$acc,
1513 (mul sext_16_node:$a, sext_16_node:$b)),
1514 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1515def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001516 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1517 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001518 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1519def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001520 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001521 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1522def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001523 (mul (sra GPR:$a, (i32 16)),
1524 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001525 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1526def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001527 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001528 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1529def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001530 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1531 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001532 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1533def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001534 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001535 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1536
Evan Chenga8e29892007-01-19 07:51:42 +00001537//===----------------------------------------------------------------------===//
1538// Thumb Support
1539//
1540
1541include "ARMInstrThumb.td"
1542
1543//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001544// Thumb2 Support
1545//
1546
1547include "ARMInstrThumb2.td"
1548
1549//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001550// Floating Point Support
1551//
1552
1553include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001554
1555//===----------------------------------------------------------------------===//
1556// Advanced SIMD (NEON) Support
1557//
1558
1559include "ARMInstrNEON.td"