blob: 37d7fccbd7666fac1c219b72346d187ae7f7e87d [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbache7b52522010-04-14 22:28:31 +000062static cl::opt<bool>
63EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000088 if (ElemTy != MVT::i32) {
89 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
90 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
93 }
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000096 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000097 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000098 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000100 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
102 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000104 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
105 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000106 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
107 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
108 setTruncStoreAction(VT.getSimpleVT(),
109 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000111 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112
113 // Promote all bit-wise operations.
114 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000116 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 }
Bob Wilson16330762009-09-16 00:17:28 +0000125
126 // Neon does not support vector divide/remainder operations.
127 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000133}
134
Owen Andersone50ed302009-08-10 22:56:29 +0000135void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000136 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000138}
139
Owen Andersone50ed302009-08-10 22:56:29 +0000140void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
146 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000147 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000148
Chris Lattner80ec2792009-08-02 00:34:36 +0000149 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000150}
151
Evan Chenga8e29892007-01-19 07:51:42 +0000152ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000153 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000154 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000155 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000156 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000157
Evan Chengb1df8f22007-04-27 08:15:43 +0000158 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Uses VFP for Thumb libfuncs if available.
160 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
161 // Single-precision floating-point arithmetic.
162 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
163 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
164 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
165 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Double-precision floating-point arithmetic.
168 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
169 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
170 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
171 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Single-precision comparisons.
174 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
175 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
176 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
177 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
178 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
179 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
180 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
181 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Double-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
194 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
195 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
196 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
197 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
198 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
199 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
200 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Floating-point to integer conversions.
212 // i64 conversions are done via library routines even when generating VFP
213 // instructions, so use the same ones.
214 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
215 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
216 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
217 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Conversions between floating types.
220 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
221 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
222
223 // Integer to floating-point conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000226 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
227 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
229 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
230 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
231 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
232 }
Evan Chenga8e29892007-01-19 07:51:42 +0000233 }
234
Bob Wilson2f954612009-05-22 17:38:41 +0000235 // These libcalls are not available in 32-bit.
236 setLibcallName(RTLIB::SHL_I128, 0);
237 setLibcallName(RTLIB::SRL_I128, 0);
238 setLibcallName(RTLIB::SRA_I128, 0);
239
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000240 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000241 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000242 // RTABI chapter 4.1.2, Table 2
243 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
244 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
245 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
246 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
247 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
248 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
251
252 // Double-precision floating-point comparison helper functions
253 // RTABI chapter 4.1.2, Table 3
254 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
255 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
256 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
257 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
258 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
259 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
260 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
261 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
262 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
263 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
264 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
265 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
266 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
267 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
268 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
269 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
270 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
278
279 // Single-precision floating-point arithmetic helper functions
280 // RTABI chapter 4.1.2, Table 4
281 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
282 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
283 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
284 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
285 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
286 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
289
290 // Single-precision floating-point comparison helper functions
291 // RTABI chapter 4.1.2, Table 5
292 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
293 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
294 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
295 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
296 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
297 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
298 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
299 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
300 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
301 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
302 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
303 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
304 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
305 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
306 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
307 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
308 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
316
317 // Floating-point to integer conversions.
318 // RTABI chapter 4.1.2, Table 6
319 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
320 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
321 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
322 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
323 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
324 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
325 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
326 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
327 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
335
336 // Conversions between floating types.
337 // RTABI chapter 4.1.2, Table 7
338 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
339 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
340 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000341 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000342
343 // Integer to floating-point conversions.
344 // RTABI chapter 4.1.2, Table 8
345 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
346 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
347 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
348 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
349 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
350 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
351 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
352 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
353 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361
362 // Long long helper functions
363 // RTABI chapter 4.2, Table 9
364 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
365 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
366 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
367 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
368 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
369 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
370 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
371 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
376
377 // Integer division functions
378 // RTABI chapter 4.3.1
379 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
380 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
382 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
383 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
385 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000390 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000391 }
392
David Goodwinf1daf7d2009-07-08 23:10:31 +0000393 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000397 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000399 if (!Subtarget->isFPOnlySP())
400 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000403 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000404
405 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 addDRTypeForNEON(MVT::v2f32);
407 addDRTypeForNEON(MVT::v8i8);
408 addDRTypeForNEON(MVT::v4i16);
409 addDRTypeForNEON(MVT::v2i32);
410 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 addQRTypeForNEON(MVT::v4f32);
413 addQRTypeForNEON(MVT::v2f64);
414 addQRTypeForNEON(MVT::v16i8);
415 addQRTypeForNEON(MVT::v8i16);
416 addQRTypeForNEON(MVT::v4i32);
417 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000418
Bob Wilson74dc72e2009-09-15 23:55:57 +0000419 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
420 // neither Neon nor VFP support any arithmetic operations on it.
421 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
422 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
423 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
424 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
425 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
426 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
427 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
428 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
429 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
430 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
432 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
435 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
438 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
441 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
442 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
443 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
445
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000446 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
447
Bob Wilson642b3292009-09-16 00:32:15 +0000448 // Neon does not support some operations on v1i64 and v2i64 types.
449 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000450 // Custom handling for some quad-vector types to detect VMULL.
451 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
452 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
453 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000454 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
455 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
456
Bob Wilson5bafff32009-06-22 23:27:02 +0000457 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
458 setTargetDAGCombine(ISD::SHL);
459 setTargetDAGCombine(ISD::SRL);
460 setTargetDAGCombine(ISD::SRA);
461 setTargetDAGCombine(ISD::SIGN_EXTEND);
462 setTargetDAGCombine(ISD::ZERO_EXTEND);
463 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000464 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000465 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000466 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 }
468
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000469 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000470
471 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000473
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000474 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000478 if (!Subtarget->isThumb1Only()) {
479 for (unsigned im = (unsigned)ISD::PRE_INC;
480 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setIndexedLoadAction(im, MVT::i1, Legal);
482 setIndexedLoadAction(im, MVT::i8, Legal);
483 setIndexedLoadAction(im, MVT::i16, Legal);
484 setIndexedLoadAction(im, MVT::i32, Legal);
485 setIndexedStoreAction(im, MVT::i1, Legal);
486 setIndexedStoreAction(im, MVT::i8, Legal);
487 setIndexedStoreAction(im, MVT::i16, Legal);
488 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000489 }
Evan Chenga8e29892007-01-19 07:51:42 +0000490 }
491
492 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000493 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::MUL, MVT::i64, Expand);
495 setOperationAction(ISD::MULHU, MVT::i32, Expand);
496 setOperationAction(ISD::MULHS, MVT::i32, Expand);
497 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
498 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000499 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::MUL, MVT::i64, Expand);
501 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000502 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000504 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000505 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000506 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000507 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::SRL, MVT::i64, Custom);
509 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000510
511 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000513 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000515 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000517
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000518 // Only ARMv6 has BSWAP.
519 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000521
Evan Chenga8e29892007-01-19 07:51:42 +0000522 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000523 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000524 // v7M has a hardware divider
525 setOperationAction(ISD::SDIV, MVT::i32, Expand);
526 setOperationAction(ISD::UDIV, MVT::i32, Expand);
527 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::SREM, MVT::i32, Expand);
529 setOperationAction(ISD::UREM, MVT::i32, Expand);
530 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
531 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
534 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
535 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
536 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000537 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000538
Evan Chengfb3611d2010-05-11 07:26:32 +0000539 setOperationAction(ISD::TRAP, MVT::Other, Legal);
540
Evan Chenga8e29892007-01-19 07:51:42 +0000541 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::VASTART, MVT::Other, Custom);
543 setOperationAction(ISD::VAARG, MVT::Other, Expand);
544 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
545 setOperationAction(ISD::VAEND, MVT::Other, Expand);
546 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
547 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000548 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
549 // FIXME: Shouldn't need this, since no register is used, but the legalizer
550 // doesn't yet know how to not do that for SjLj.
551 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000552 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000553 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
554 // the default expansion.
555 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000556 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000557 // membarrier needs custom lowering; the rest are legal and handled
558 // normally.
559 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
560 } else {
561 // Set them all for expansion, which will force libcalls.
562 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
563 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
564 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000566 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
567 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000569 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
570 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000587 // Since the libcalls include locking, fold in the fences
588 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000589 }
590 // 64-bit versions are always libcalls (for now)
591 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000592 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000593 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Evan Cheng416941d2010-11-04 05:19:35 +0000600 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000601
Eli Friedmana2c6f452010-06-26 04:36:50 +0000602 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
603 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000606 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000608
Nate Begemand1fb5832010-08-03 21:31:55 +0000609 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000610 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
611 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000612 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000613 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
614 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000615
616 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000618 if (Subtarget->isTargetDarwin()) {
619 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
620 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000621 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000622 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000623
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::SETCC, MVT::i32, Expand);
625 setOperationAction(ISD::SETCC, MVT::f32, Expand);
626 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000627 setOperationAction(ISD::SELECT, MVT::i32, Custom);
628 setOperationAction(ISD::SELECT, MVT::f32, Custom);
629 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
631 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
632 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
635 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
636 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
637 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
638 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000639
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000640 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::FSIN, MVT::f64, Expand);
642 setOperationAction(ISD::FSIN, MVT::f32, Expand);
643 setOperationAction(ISD::FCOS, MVT::f32, Expand);
644 setOperationAction(ISD::FCOS, MVT::f64, Expand);
645 setOperationAction(ISD::FREM, MVT::f64, Expand);
646 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000647 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000650 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FPOW, MVT::f64, Expand);
652 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000653
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000654 // Various VFP goodness
655 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000656 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
657 if (Subtarget->hasVFP2()) {
658 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
659 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
660 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
661 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
662 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000663 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000664 if (!Subtarget->hasFP16()) {
665 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
666 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 }
Evan Cheng110cf482008-04-01 01:50:16 +0000668 }
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000670 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000671 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000672 setTargetDAGCombine(ISD::ADD);
673 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000674 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000675
Owen Anderson080c0922010-11-05 19:27:46 +0000676 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000677 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000678 if (Subtarget->hasNEON())
679 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000680
Evan Chenga8e29892007-01-19 07:51:42 +0000681 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000682
Evan Chengf7d87ee2010-05-21 00:43:17 +0000683 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
684 setSchedulingPreference(Sched::RegPressure);
685 else
686 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000687
688 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000689
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000690 // On ARM arguments smaller than 4 bytes are extended, so all arguments
691 // are at least 4 bytes aligned.
692 setMinStackArgumentAlignment(4);
693
Evan Chengfff606d2010-09-24 19:07:23 +0000694 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000695}
696
Evan Cheng4f6b4672010-07-21 06:09:07 +0000697std::pair<const TargetRegisterClass*, uint8_t>
698ARMTargetLowering::findRepresentativeClass(EVT VT) const{
699 const TargetRegisterClass *RRC = 0;
700 uint8_t Cost = 1;
701 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000702 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000703 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000704 // Use DPR as representative register class for all floating point
705 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
706 // the cost is 1 for both f32 and f64.
707 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000708 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000709 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000710 break;
711 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
712 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000713 RRC = ARM::DPRRegisterClass;
714 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000715 break;
716 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000717 RRC = ARM::DPRRegisterClass;
718 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000719 break;
720 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000721 RRC = ARM::DPRRegisterClass;
722 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000723 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000724 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000725 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000726}
727
Evan Chenga8e29892007-01-19 07:51:42 +0000728const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
729 switch (Opcode) {
730 default: return 0;
731 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000732 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
733 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000734 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000735 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
736 case ARMISD::tCALL: return "ARMISD::tCALL";
737 case ARMISD::BRCOND: return "ARMISD::BRCOND";
738 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000739 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000740 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
741 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
742 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000743 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000744 case ARMISD::CMPFP: return "ARMISD::CMPFP";
745 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000746 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000747 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
748 case ARMISD::CMOV: return "ARMISD::CMOV";
749 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000750
Jim Grosbach3482c802010-01-18 19:58:49 +0000751 case ARMISD::RBIT: return "ARMISD::RBIT";
752
Bob Wilson76a312b2010-03-19 22:51:32 +0000753 case ARMISD::FTOSI: return "ARMISD::FTOSI";
754 case ARMISD::FTOUI: return "ARMISD::FTOUI";
755 case ARMISD::SITOF: return "ARMISD::SITOF";
756 case ARMISD::UITOF: return "ARMISD::UITOF";
757
Evan Chenga8e29892007-01-19 07:51:42 +0000758 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
759 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
760 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000761
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000762 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
763 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000764
Evan Chengc5942082009-10-28 06:55:03 +0000765 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
766 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000767 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000768
Dale Johannesen51e28e62010-06-03 21:09:53 +0000769 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000770
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000771 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000772
Evan Cheng86198642009-08-07 00:34:42 +0000773 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
774
Jim Grosbach3728e962009-12-10 00:11:09 +0000775 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000776 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000777
Evan Chengdfed19f2010-11-03 06:34:55 +0000778 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
779
Bob Wilson5bafff32009-06-22 23:27:02 +0000780 case ARMISD::VCEQ: return "ARMISD::VCEQ";
781 case ARMISD::VCGE: return "ARMISD::VCGE";
782 case ARMISD::VCGEU: return "ARMISD::VCGEU";
783 case ARMISD::VCGT: return "ARMISD::VCGT";
784 case ARMISD::VCGTU: return "ARMISD::VCGTU";
785 case ARMISD::VTST: return "ARMISD::VTST";
786
787 case ARMISD::VSHL: return "ARMISD::VSHL";
788 case ARMISD::VSHRs: return "ARMISD::VSHRs";
789 case ARMISD::VSHRu: return "ARMISD::VSHRu";
790 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
791 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
792 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
793 case ARMISD::VSHRN: return "ARMISD::VSHRN";
794 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
795 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
796 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
797 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
798 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
799 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
800 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
801 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
802 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
803 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
804 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
805 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
806 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
807 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000808 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000809 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000810 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000811 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000812 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000813 case ARMISD::VREV64: return "ARMISD::VREV64";
814 case ARMISD::VREV32: return "ARMISD::VREV32";
815 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000816 case ARMISD::VZIP: return "ARMISD::VZIP";
817 case ARMISD::VUZP: return "ARMISD::VUZP";
818 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000819 case ARMISD::VMULLs: return "ARMISD::VMULLs";
820 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000821 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000822 case ARMISD::FMAX: return "ARMISD::FMAX";
823 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000824 case ARMISD::BFI: return "ARMISD::BFI";
Owen Andersond9668172010-11-03 22:44:51 +0000825 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
Evan Chenga8e29892007-01-19 07:51:42 +0000826 }
827}
828
Evan Cheng06b666c2010-05-15 02:18:07 +0000829/// getRegClassFor - Return the register class that should be used for the
830/// specified value type.
831TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
832 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
833 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
834 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000835 if (Subtarget->hasNEON()) {
836 if (VT == MVT::v4i64)
837 return ARM::QQPRRegisterClass;
838 else if (VT == MVT::v8i64)
839 return ARM::QQQQPRRegisterClass;
840 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000841 return TargetLowering::getRegClassFor(VT);
842}
843
Eric Christopherab695882010-07-21 22:26:11 +0000844// Create a fast isel object.
845FastISel *
846ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
847 return ARM::createFastISel(funcInfo);
848}
849
Bill Wendlingb4202b82009-07-01 18:50:55 +0000850/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000851unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000852 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000853}
854
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000855/// getMaximalGlobalOffset - Returns the maximal possible offset which can
856/// be used for loads / stores from the global.
857unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
858 return (Subtarget->isThumb1Only() ? 127 : 4095);
859}
860
Evan Cheng1cc39842010-05-20 23:26:43 +0000861Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000862 unsigned NumVals = N->getNumValues();
863 if (!NumVals)
864 return Sched::RegPressure;
865
866 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000867 EVT VT = N->getValueType(i);
Evan Chengd7e473c2010-10-29 18:07:31 +0000868 if (VT == MVT::Flag || VT == MVT::Other)
869 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000870 if (VT.isFloatingPoint() || VT.isVector())
871 return Sched::Latency;
872 }
Evan Chengc10f5432010-05-28 23:25:23 +0000873
874 if (!N->isMachineOpcode())
875 return Sched::RegPressure;
876
877 // Load are scheduled for latency even if there instruction itinerary
878 // is not available.
879 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
880 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000881
882 if (TID.getNumDefs() == 0)
883 return Sched::RegPressure;
884 if (!Itins->isEmpty() &&
885 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000886 return Sched::Latency;
887
Evan Cheng1cc39842010-05-20 23:26:43 +0000888 return Sched::RegPressure;
889}
890
Evan Cheng31446872010-07-23 22:39:59 +0000891unsigned
892ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
893 MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000894 const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo();
895
Evan Cheng31446872010-07-23 22:39:59 +0000896 switch (RC->getID()) {
897 default:
898 return 0;
899 case ARM::tGPRRegClassID:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000900 return TFI->hasFP(MF) ? 4 : 5;
Evan Chengac096802010-08-10 19:30:19 +0000901 case ARM::GPRRegClassID: {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000902 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
Evan Chengac096802010-08-10 19:30:19 +0000903 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
904 }
Evan Cheng31446872010-07-23 22:39:59 +0000905 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
906 case ARM::DPRRegClassID:
907 return 32 - 10;
908 }
909}
910
Evan Chenga8e29892007-01-19 07:51:42 +0000911//===----------------------------------------------------------------------===//
912// Lowering Code
913//===----------------------------------------------------------------------===//
914
Evan Chenga8e29892007-01-19 07:51:42 +0000915/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
916static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
917 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000918 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000919 case ISD::SETNE: return ARMCC::NE;
920 case ISD::SETEQ: return ARMCC::EQ;
921 case ISD::SETGT: return ARMCC::GT;
922 case ISD::SETGE: return ARMCC::GE;
923 case ISD::SETLT: return ARMCC::LT;
924 case ISD::SETLE: return ARMCC::LE;
925 case ISD::SETUGT: return ARMCC::HI;
926 case ISD::SETUGE: return ARMCC::HS;
927 case ISD::SETULT: return ARMCC::LO;
928 case ISD::SETULE: return ARMCC::LS;
929 }
930}
931
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000932/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
933static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000934 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000935 CondCode2 = ARMCC::AL;
936 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000937 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000938 case ISD::SETEQ:
939 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
940 case ISD::SETGT:
941 case ISD::SETOGT: CondCode = ARMCC::GT; break;
942 case ISD::SETGE:
943 case ISD::SETOGE: CondCode = ARMCC::GE; break;
944 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000945 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000946 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
947 case ISD::SETO: CondCode = ARMCC::VC; break;
948 case ISD::SETUO: CondCode = ARMCC::VS; break;
949 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
950 case ISD::SETUGT: CondCode = ARMCC::HI; break;
951 case ISD::SETUGE: CondCode = ARMCC::PL; break;
952 case ISD::SETLT:
953 case ISD::SETULT: CondCode = ARMCC::LT; break;
954 case ISD::SETLE:
955 case ISD::SETULE: CondCode = ARMCC::LE; break;
956 case ISD::SETNE:
957 case ISD::SETUNE: CondCode = ARMCC::NE; break;
958 }
Evan Chenga8e29892007-01-19 07:51:42 +0000959}
960
Bob Wilson1f595bb2009-04-17 19:07:39 +0000961//===----------------------------------------------------------------------===//
962// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000963//===----------------------------------------------------------------------===//
964
965#include "ARMGenCallingConv.inc"
966
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000967/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
968/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000969CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000970 bool Return,
971 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000972 switch (CC) {
973 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000974 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000975 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000976 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000977 if (!Subtarget->isAAPCS_ABI())
978 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
979 // For AAPCS ABI targets, just use VFP variant of the calling convention.
980 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
981 }
982 // Fallthrough
983 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000984 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000985 if (!Subtarget->isAAPCS_ABI())
986 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
987 else if (Subtarget->hasVFP2() &&
988 FloatABIType == FloatABI::Hard && !isVarArg)
989 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
990 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
991 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000992 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +0000993 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000994 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000995 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000996 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +0000997 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000998 }
999}
1000
Dan Gohman98ca4f22009-08-05 01:29:28 +00001001/// LowerCallResult - Lower the result values of a call into the
1002/// appropriate copies out of appropriate physical registers.
1003SDValue
1004ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001005 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001006 const SmallVectorImpl<ISD::InputArg> &Ins,
1007 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001008 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001009
Bob Wilson1f595bb2009-04-17 19:07:39 +00001010 // Assign locations to each value returned by this call.
1011 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001012 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001013 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001014 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001015 CCAssignFnForNode(CallConv, /* Return*/ true,
1016 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001017
1018 // Copy all of the result registers out of their specified physreg.
1019 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1020 CCValAssign VA = RVLocs[i];
1021
Bob Wilson80915242009-04-25 00:33:20 +00001022 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001023 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001024 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001026 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001027 Chain = Lo.getValue(1);
1028 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001029 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001031 InFlag);
1032 Chain = Hi.getValue(1);
1033 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001034 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001035
Owen Anderson825b72b2009-08-11 20:47:22 +00001036 if (VA.getLocVT() == MVT::v2f64) {
1037 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1038 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1039 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001040
1041 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001042 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001043 Chain = Lo.getValue(1);
1044 InFlag = Lo.getValue(2);
1045 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001047 Chain = Hi.getValue(1);
1048 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001049 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1051 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001052 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001053 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001054 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1055 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001056 Chain = Val.getValue(1);
1057 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001058 }
Bob Wilson80915242009-04-25 00:33:20 +00001059
1060 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001061 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001062 case CCValAssign::Full: break;
1063 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001064 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001065 break;
1066 }
1067
Dan Gohman98ca4f22009-08-05 01:29:28 +00001068 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001069 }
1070
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001072}
1073
1074/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1075/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001076/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001077/// a byval function parameter.
1078/// Sometimes what we are copying is the end of a larger object, the part that
1079/// does not fit in registers.
1080static SDValue
1081CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1082 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1083 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001086 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001087 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088}
1089
Bob Wilsondee46d72009-04-17 20:35:10 +00001090/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001091SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001092ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1093 SDValue StackPtr, SDValue Arg,
1094 DebugLoc dl, SelectionDAG &DAG,
1095 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001096 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001097 unsigned LocMemOffset = VA.getLocMemOffset();
1098 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1099 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001100 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001101 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001102
Bob Wilson1f595bb2009-04-17 19:07:39 +00001103 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001104 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001105 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001106}
1107
Dan Gohman98ca4f22009-08-05 01:29:28 +00001108void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001109 SDValue Chain, SDValue &Arg,
1110 RegsToPassVector &RegsToPass,
1111 CCValAssign &VA, CCValAssign &NextVA,
1112 SDValue &StackPtr,
1113 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001114 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001115
Jim Grosbache5165492009-11-09 00:11:35 +00001116 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001117 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001118 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1119
1120 if (NextVA.isRegLoc())
1121 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1122 else {
1123 assert(NextVA.isMemLoc());
1124 if (StackPtr.getNode() == 0)
1125 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1126
Dan Gohman98ca4f22009-08-05 01:29:28 +00001127 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1128 dl, DAG, NextVA,
1129 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001130 }
1131}
1132
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001134/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1135/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001136SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001137ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001138 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001139 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001140 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001141 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001142 const SmallVectorImpl<ISD::InputArg> &Ins,
1143 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001144 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001145 MachineFunction &MF = DAG.getMachineFunction();
1146 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1147 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001148 // Temporarily disable tail calls so things don't break.
1149 if (!EnableARMTailCalls)
1150 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001151 if (isTailCall) {
1152 // Check if it's really possible to do a tail call.
1153 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1154 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001155 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001156 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1157 // detected sibcalls.
1158 if (isTailCall) {
1159 ++NumTailCalls;
1160 IsSibCall = true;
1161 }
1162 }
Evan Chenga8e29892007-01-19 07:51:42 +00001163
Bob Wilson1f595bb2009-04-17 19:07:39 +00001164 // Analyze operands of the call, assigning locations to each operand.
1165 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001166 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1167 *DAG.getContext());
1168 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001169 CCAssignFnForNode(CallConv, /* Return*/ false,
1170 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001171
Bob Wilson1f595bb2009-04-17 19:07:39 +00001172 // Get a count of how many bytes are to be pushed on the stack.
1173 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001174
Dale Johannesen51e28e62010-06-03 21:09:53 +00001175 // For tail calls, memory operands are available in our caller's stack.
1176 if (IsSibCall)
1177 NumBytes = 0;
1178
Evan Chenga8e29892007-01-19 07:51:42 +00001179 // Adjust the stack pointer for the new arguments...
1180 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001181 if (!IsSibCall)
1182 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001183
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001184 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001185
Bob Wilson5bafff32009-06-22 23:27:02 +00001186 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001188
Bob Wilson1f595bb2009-04-17 19:07:39 +00001189 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001190 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001191 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1192 i != e;
1193 ++i, ++realArgIdx) {
1194 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001195 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001196 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001197
Bob Wilson1f595bb2009-04-17 19:07:39 +00001198 // Promote the value if needed.
1199 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001200 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001201 case CCValAssign::Full: break;
1202 case CCValAssign::SExt:
1203 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1204 break;
1205 case CCValAssign::ZExt:
1206 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1207 break;
1208 case CCValAssign::AExt:
1209 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1210 break;
1211 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001212 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001213 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001214 }
1215
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001216 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001217 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001218 if (VA.getLocVT() == MVT::v2f64) {
1219 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1220 DAG.getConstant(0, MVT::i32));
1221 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1222 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001223
Dan Gohman98ca4f22009-08-05 01:29:28 +00001224 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001225 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1226
1227 VA = ArgLocs[++i]; // skip ahead to next loc
1228 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001230 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1231 } else {
1232 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001233
Dan Gohman98ca4f22009-08-05 01:29:28 +00001234 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1235 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001236 }
1237 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001238 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001239 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001240 }
1241 } else if (VA.isRegLoc()) {
1242 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001243 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001244 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001245
Dan Gohman98ca4f22009-08-05 01:29:28 +00001246 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1247 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001248 }
Evan Chenga8e29892007-01-19 07:51:42 +00001249 }
1250
1251 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001252 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001253 &MemOpChains[0], MemOpChains.size());
1254
1255 // Build a sequence of copy-to-reg nodes chained together with token chain
1256 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001257 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001258 // Tail call byval lowering might overwrite argument registers so in case of
1259 // tail call optimization the copies to registers are lowered later.
1260 if (!isTailCall)
1261 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1262 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1263 RegsToPass[i].second, InFlag);
1264 InFlag = Chain.getValue(1);
1265 }
Evan Chenga8e29892007-01-19 07:51:42 +00001266
Dale Johannesen51e28e62010-06-03 21:09:53 +00001267 // For tail calls lower the arguments to the 'real' stack slot.
1268 if (isTailCall) {
1269 // Force all the incoming stack arguments to be loaded from the stack
1270 // before any new outgoing arguments are stored to the stack, because the
1271 // outgoing stack slots may alias the incoming argument stack slots, and
1272 // the alias isn't otherwise explicit. This is slightly more conservative
1273 // than necessary, because it means that each store effectively depends
1274 // on every argument instead of just those arguments it would clobber.
1275
1276 // Do not flag preceeding copytoreg stuff together with the following stuff.
1277 InFlag = SDValue();
1278 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1279 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1280 RegsToPass[i].second, InFlag);
1281 InFlag = Chain.getValue(1);
1282 }
1283 InFlag =SDValue();
1284 }
1285
Bill Wendling056292f2008-09-16 21:48:12 +00001286 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1287 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1288 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001289 bool isDirect = false;
1290 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001291 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001292 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001293
1294 if (EnableARMLongCalls) {
1295 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1296 && "long-calls with non-static relocation model!");
1297 // Handle a global address or an external symbol. If it's not one of
1298 // those, the target's already in a register, so we don't need to do
1299 // anything extra.
1300 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001301 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001302 // Create a constant pool entry for the callee address
1303 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1304 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1305 ARMPCLabelIndex,
1306 ARMCP::CPValue, 0);
1307 // Get the address of the callee into a register
1308 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1309 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1310 Callee = DAG.getLoad(getPointerTy(), dl,
1311 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001312 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001313 false, false, 0);
1314 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1315 const char *Sym = S->getSymbol();
1316
1317 // Create a constant pool entry for the callee address
1318 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1319 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1320 Sym, ARMPCLabelIndex, 0);
1321 // Get the address of the callee into a register
1322 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1323 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1324 Callee = DAG.getLoad(getPointerTy(), dl,
1325 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001326 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001327 false, false, 0);
1328 }
1329 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001330 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001331 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001332 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001333 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001334 getTargetMachine().getRelocationModel() != Reloc::Static;
1335 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001336 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001337 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001338 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001339 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001340 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001341 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001342 ARMPCLabelIndex,
1343 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001344 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001345 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001346 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001347 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001348 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001349 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001350 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001351 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001352 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001353 } else {
1354 // On ELF targets for PIC code, direct calls should go through the PLT
1355 unsigned OpFlags = 0;
1356 if (Subtarget->isTargetELF() &&
1357 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1358 OpFlags = ARMII::MO_PLT;
1359 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1360 }
Bill Wendling056292f2008-09-16 21:48:12 +00001361 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001362 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001363 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001364 getTargetMachine().getRelocationModel() != Reloc::Static;
1365 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001366 // tBX takes a register source operand.
1367 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001368 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001369 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001370 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001371 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001372 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001373 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001374 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001375 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001376 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001377 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001378 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001379 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001380 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001381 } else {
1382 unsigned OpFlags = 0;
1383 // On ELF targets for PIC code, direct calls should go through the PLT
1384 if (Subtarget->isTargetELF() &&
1385 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1386 OpFlags = ARMII::MO_PLT;
1387 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1388 }
Evan Chenga8e29892007-01-19 07:51:42 +00001389 }
1390
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001391 // FIXME: handle tail calls differently.
1392 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001393 if (Subtarget->isThumb()) {
1394 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001395 CallOpc = ARMISD::CALL_NOLINK;
1396 else
1397 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1398 } else {
1399 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001400 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1401 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001402 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001403
Dan Gohman475871a2008-07-27 21:46:04 +00001404 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001405 Ops.push_back(Chain);
1406 Ops.push_back(Callee);
1407
1408 // Add argument registers to the end of the list so that they are known live
1409 // into the call.
1410 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1411 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1412 RegsToPass[i].second.getValueType()));
1413
Gabor Greifba36cb52008-08-28 21:40:38 +00001414 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001415 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001416
1417 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001418 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001419 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001420
Duncan Sands4bdcb612008-07-02 17:40:58 +00001421 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001422 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001423 InFlag = Chain.getValue(1);
1424
Chris Lattnere563bbc2008-10-11 22:08:30 +00001425 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1426 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001427 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001428 InFlag = Chain.getValue(1);
1429
Bob Wilson1f595bb2009-04-17 19:07:39 +00001430 // Handle result values, copying them out of physregs into vregs that we
1431 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001432 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1433 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001434}
1435
Dale Johannesen51e28e62010-06-03 21:09:53 +00001436/// MatchingStackOffset - Return true if the given stack call argument is
1437/// already available in the same position (relatively) of the caller's
1438/// incoming argument stack.
1439static
1440bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1441 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1442 const ARMInstrInfo *TII) {
1443 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1444 int FI = INT_MAX;
1445 if (Arg.getOpcode() == ISD::CopyFromReg) {
1446 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1447 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1448 return false;
1449 MachineInstr *Def = MRI->getVRegDef(VR);
1450 if (!Def)
1451 return false;
1452 if (!Flags.isByVal()) {
1453 if (!TII->isLoadFromStackSlot(Def, FI))
1454 return false;
1455 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001456 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001457 }
1458 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1459 if (Flags.isByVal())
1460 // ByVal argument is passed in as a pointer but it's now being
1461 // dereferenced. e.g.
1462 // define @foo(%struct.X* %A) {
1463 // tail call @bar(%struct.X* byval %A)
1464 // }
1465 return false;
1466 SDValue Ptr = Ld->getBasePtr();
1467 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1468 if (!FINode)
1469 return false;
1470 FI = FINode->getIndex();
1471 } else
1472 return false;
1473
1474 assert(FI != INT_MAX);
1475 if (!MFI->isFixedObjectIndex(FI))
1476 return false;
1477 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1478}
1479
1480/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1481/// for tail call optimization. Targets which want to do tail call
1482/// optimization should implement this function.
1483bool
1484ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1485 CallingConv::ID CalleeCC,
1486 bool isVarArg,
1487 bool isCalleeStructRet,
1488 bool isCallerStructRet,
1489 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001490 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001491 const SmallVectorImpl<ISD::InputArg> &Ins,
1492 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001493 const Function *CallerF = DAG.getMachineFunction().getFunction();
1494 CallingConv::ID CallerCC = CallerF->getCallingConv();
1495 bool CCMatch = CallerCC == CalleeCC;
1496
1497 // Look for obvious safe cases to perform tail call optimization that do not
1498 // require ABI changes. This is what gcc calls sibcall.
1499
Jim Grosbach7616b642010-06-16 23:45:49 +00001500 // Do not sibcall optimize vararg calls unless the call site is not passing
1501 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001502 if (isVarArg && !Outs.empty())
1503 return false;
1504
1505 // Also avoid sibcall optimization if either caller or callee uses struct
1506 // return semantics.
1507 if (isCalleeStructRet || isCallerStructRet)
1508 return false;
1509
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001510 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001511 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001512 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1513 // LR. This means if we need to reload LR, it takes an extra instructions,
1514 // which outweighs the value of the tail call; but here we don't know yet
1515 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001516 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001517 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001518 if (Subtarget->isThumb1Only())
1519 return false;
1520
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001521 // For the moment, we can only do this to functions defined in this
1522 // compilation, or to indirect calls. A Thumb B to an ARM function,
1523 // or vice versa, is not easily fixed up in the linker unlike BL.
1524 // (We could do this by loading the address of the callee into a register;
1525 // that is an extra instruction over the direct call and burns a register
1526 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001527
1528 // It might be safe to remove this restriction on non-Darwin.
1529
1530 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1531 // but we need to make sure there are enough registers; the only valid
1532 // registers are the 4 used for parameters. We don't currently do this
1533 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001534 if (isa<ExternalSymbolSDNode>(Callee))
1535 return false;
1536
1537 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001538 const GlobalValue *GV = G->getGlobal();
1539 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001540 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001541 }
1542
Dale Johannesen51e28e62010-06-03 21:09:53 +00001543 // If the calling conventions do not match, then we'd better make sure the
1544 // results are returned in the same way as what the caller expects.
1545 if (!CCMatch) {
1546 SmallVector<CCValAssign, 16> RVLocs1;
1547 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1548 RVLocs1, *DAG.getContext());
1549 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1550
1551 SmallVector<CCValAssign, 16> RVLocs2;
1552 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1553 RVLocs2, *DAG.getContext());
1554 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1555
1556 if (RVLocs1.size() != RVLocs2.size())
1557 return false;
1558 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1559 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1560 return false;
1561 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1562 return false;
1563 if (RVLocs1[i].isRegLoc()) {
1564 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1565 return false;
1566 } else {
1567 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1568 return false;
1569 }
1570 }
1571 }
1572
1573 // If the callee takes no arguments then go on to check the results of the
1574 // call.
1575 if (!Outs.empty()) {
1576 // Check if stack adjustment is needed. For now, do not do this if any
1577 // argument is passed on the stack.
1578 SmallVector<CCValAssign, 16> ArgLocs;
1579 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1580 ArgLocs, *DAG.getContext());
1581 CCInfo.AnalyzeCallOperands(Outs,
1582 CCAssignFnForNode(CalleeCC, false, isVarArg));
1583 if (CCInfo.getNextStackOffset()) {
1584 MachineFunction &MF = DAG.getMachineFunction();
1585
1586 // Check if the arguments are already laid out in the right way as
1587 // the caller's fixed stack objects.
1588 MachineFrameInfo *MFI = MF.getFrameInfo();
1589 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1590 const ARMInstrInfo *TII =
1591 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001592 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1593 i != e;
1594 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001595 CCValAssign &VA = ArgLocs[i];
1596 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001597 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001598 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001599 if (VA.getLocInfo() == CCValAssign::Indirect)
1600 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001601 if (VA.needsCustom()) {
1602 // f64 and vector types are split into multiple registers or
1603 // register/stack-slot combinations. The types will not match
1604 // the registers; give up on memory f64 refs until we figure
1605 // out what to do about this.
1606 if (!VA.isRegLoc())
1607 return false;
1608 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001609 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001610 if (RegVT == MVT::v2f64) {
1611 if (!ArgLocs[++i].isRegLoc())
1612 return false;
1613 if (!ArgLocs[++i].isRegLoc())
1614 return false;
1615 }
1616 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001617 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1618 MFI, MRI, TII))
1619 return false;
1620 }
1621 }
1622 }
1623 }
1624
1625 return true;
1626}
1627
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628SDValue
1629ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001630 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001632 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001633 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001634
Bob Wilsondee46d72009-04-17 20:35:10 +00001635 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001636 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001637
Bob Wilsondee46d72009-04-17 20:35:10 +00001638 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1640 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001641
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001643 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1644 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001645
1646 // If this is the first return lowered for this function, add
1647 // the regs to the liveout set for the function.
1648 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1649 for (unsigned i = 0; i != RVLocs.size(); ++i)
1650 if (RVLocs[i].isRegLoc())
1651 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001652 }
1653
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654 SDValue Flag;
1655
1656 // Copy the result values into the output registers.
1657 for (unsigned i = 0, realRVLocIdx = 0;
1658 i != RVLocs.size();
1659 ++i, ++realRVLocIdx) {
1660 CCValAssign &VA = RVLocs[i];
1661 assert(VA.isRegLoc() && "Can only return in registers!");
1662
Dan Gohmanc9403652010-07-07 15:54:55 +00001663 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664
1665 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001666 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001667 case CCValAssign::Full: break;
1668 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001669 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001670 break;
1671 }
1672
Bob Wilson1f595bb2009-04-17 19:07:39 +00001673 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001675 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1677 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001678 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001680
1681 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1682 Flag = Chain.getValue(1);
1683 VA = RVLocs[++i]; // skip ahead to next loc
1684 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1685 HalfGPRs.getValue(1), Flag);
1686 Flag = Chain.getValue(1);
1687 VA = RVLocs[++i]; // skip ahead to next loc
1688
1689 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1691 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001692 }
1693 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1694 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001695 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001697 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001698 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001699 VA = RVLocs[++i]; // skip ahead to next loc
1700 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1701 Flag);
1702 } else
1703 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1704
Bob Wilsondee46d72009-04-17 20:35:10 +00001705 // Guarantee that all emitted copies are
1706 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001707 Flag = Chain.getValue(1);
1708 }
1709
1710 SDValue result;
1711 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001713 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001715
1716 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001717}
1718
Bob Wilsonb62d2572009-11-03 00:02:05 +00001719// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1720// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1721// one of the above mentioned nodes. It has to be wrapped because otherwise
1722// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1723// be used to form addressing mode. These wrapped nodes will be selected
1724// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001725static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001726 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001727 // FIXME there is no actual debug info here
1728 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001729 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001731 if (CP->isMachineConstantPoolEntry())
1732 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1733 CP->getAlignment());
1734 else
1735 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1736 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001737 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001738}
1739
Jim Grosbache1102ca2010-07-19 17:20:38 +00001740unsigned ARMTargetLowering::getJumpTableEncoding() const {
1741 return MachineJumpTableInfo::EK_Inline;
1742}
1743
Dan Gohmand858e902010-04-17 15:26:15 +00001744SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1745 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001746 MachineFunction &MF = DAG.getMachineFunction();
1747 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1748 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001749 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001750 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001751 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001752 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1753 SDValue CPAddr;
1754 if (RelocM == Reloc::Static) {
1755 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1756 } else {
1757 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001758 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001759 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1760 ARMCP::CPBlockAddress,
1761 PCAdj);
1762 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1763 }
1764 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1765 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001766 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001767 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001768 if (RelocM == Reloc::Static)
1769 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001770 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001771 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001772}
1773
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001774// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001775SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001776ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001777 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001778 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001779 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001780 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001781 MachineFunction &MF = DAG.getMachineFunction();
1782 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1783 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001784 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001785 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001786 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001787 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001788 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001789 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001790 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001791 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001792 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001793
Evan Chenge7e0d622009-11-06 22:24:13 +00001794 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001795 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001796
1797 // call __tls_get_addr.
1798 ArgListTy Args;
1799 ArgListEntry Entry;
1800 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001801 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001802 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001803 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001804 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001805 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1806 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001807 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001808 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001809 return CallResult.first;
1810}
1811
1812// Lower ISD::GlobalTLSAddress using the "initial exec" or
1813// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001814SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001815ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001816 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001817 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001818 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001819 SDValue Offset;
1820 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001821 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001822 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001823 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001824
Chris Lattner4fb63d02009-07-15 04:12:33 +00001825 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001826 MachineFunction &MF = DAG.getMachineFunction();
1827 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1828 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1829 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001830 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1831 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001832 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001833 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001834 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001836 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001837 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001838 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001839 Chain = Offset.getValue(1);
1840
Evan Chenge7e0d622009-11-06 22:24:13 +00001841 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001842 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001843
Evan Cheng9eda6892009-10-31 03:39:36 +00001844 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001845 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001846 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001847 } else {
1848 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001849 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001850 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001852 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001853 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001854 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001855 }
1856
1857 // The address of the thread local variable is the add of the thread
1858 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001859 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001860}
1861
Dan Gohman475871a2008-07-27 21:46:04 +00001862SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001863ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001864 // TODO: implement the "local dynamic" model
1865 assert(Subtarget->isTargetELF() &&
1866 "TLS not implemented for non-ELF targets");
1867 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1868 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1869 // otherwise use the "Local Exec" TLS Model
1870 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1871 return LowerToTLSGeneralDynamicModel(GA, DAG);
1872 else
1873 return LowerToTLSExecModels(GA, DAG);
1874}
1875
Dan Gohman475871a2008-07-27 21:46:04 +00001876SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001877 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001878 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001879 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001880 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001881 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1882 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001883 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001884 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001885 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001886 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001888 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001889 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001890 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001891 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001892 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001893 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001894 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001895 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001896 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001897 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001898 return Result;
1899 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001900 // If we have T2 ops, we can materialize the address directly via movt/movw
1901 // pair. This is always cheaper.
1902 if (Subtarget->useMovt()) {
1903 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001904 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001905 } else {
1906 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1907 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1908 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001909 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001910 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001911 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001912 }
1913}
1914
Dan Gohman475871a2008-07-27 21:46:04 +00001915SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001916 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001917 MachineFunction &MF = DAG.getMachineFunction();
1918 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1919 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001920 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001921 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001922 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001923 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001924 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001925 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001926 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001927 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001928 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001929 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1930 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001931 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001932 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001933 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001935
Evan Cheng9eda6892009-10-31 03:39:36 +00001936 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001937 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001938 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001939 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001940
1941 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001942 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001943 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001944 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001945
Evan Cheng63476a82009-09-03 07:04:02 +00001946 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001947 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001948 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001949
1950 return Result;
1951}
1952
Dan Gohman475871a2008-07-27 21:46:04 +00001953SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001954 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001955 assert(Subtarget->isTargetELF() &&
1956 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001957 MachineFunction &MF = DAG.getMachineFunction();
1958 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1959 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001960 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001961 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001962 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001963 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1964 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001965 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001966 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001968 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001969 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001970 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001971 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001972 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001973}
1974
Jim Grosbach0e0da732009-05-12 23:59:14 +00001975SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00001976ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
1977 const {
1978 DebugLoc dl = Op.getDebugLoc();
1979 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
1980 Op.getOperand(0), Op.getOperand(1));
1981}
1982
1983SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001984ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1985 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001986 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001987 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1988 Op.getOperand(1), Val);
1989}
1990
1991SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001992ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1993 DebugLoc dl = Op.getDebugLoc();
1994 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1995 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1996}
1997
1998SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001999ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002000 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002001 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002002 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002003 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002004 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002005 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002006 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002007 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2008 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002009 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002010 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002011 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2012 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002013 EVT PtrVT = getPointerTy();
2014 DebugLoc dl = Op.getDebugLoc();
2015 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2016 SDValue CPAddr;
2017 unsigned PCAdj = (RelocM != Reloc::PIC_)
2018 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002019 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002020 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2021 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002022 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002024 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002025 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002026 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002027 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002028
2029 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002030 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002031 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2032 }
2033 return Result;
2034 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002035 }
2036}
2037
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002038static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002039 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002040 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002041 if (!Subtarget->hasDataBarrier()) {
2042 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2043 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2044 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002045 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002046 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002047 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002048 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002049 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002050
2051 SDValue Op5 = Op.getOperand(5);
2052 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2053 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2054 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2055 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2056
2057 ARM_MB::MemBOpt DMBOpt;
2058 if (isDeviceBarrier)
2059 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2060 else
2061 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2062 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2063 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002064}
2065
Evan Chengdfed19f2010-11-03 06:34:55 +00002066static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2067 const ARMSubtarget *Subtarget) {
2068 // ARM pre v5TE and Thumb1 does not have preload instructions.
2069 if (!(Subtarget->isThumb2() ||
2070 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2071 // Just preserve the chain.
2072 return Op.getOperand(0);
2073
2074 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002075 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2076 if (!isRead &&
2077 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2078 // ARMv7 with MP extension has PLDW.
2079 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002080
2081 if (Subtarget->isThumb())
2082 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002083 isRead = ~isRead & 1;
2084 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002085
Evan Cheng416941d2010-11-04 05:19:35 +00002086 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002087 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002088 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2089 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002090}
2091
Dan Gohman1e93df62010-04-17 14:41:14 +00002092static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2093 MachineFunction &MF = DAG.getMachineFunction();
2094 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2095
Evan Chenga8e29892007-01-19 07:51:42 +00002096 // vastart just stores the address of the VarArgsFrameIndex slot into the
2097 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002098 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002099 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002100 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002101 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002102 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2103 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002104}
2105
Dan Gohman475871a2008-07-27 21:46:04 +00002106SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002107ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2108 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002109 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002110 MachineFunction &MF = DAG.getMachineFunction();
2111 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2112
2113 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002114 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002115 RC = ARM::tGPRRegisterClass;
2116 else
2117 RC = ARM::GPRRegisterClass;
2118
2119 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002120 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002122
2123 SDValue ArgValue2;
2124 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002125 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002126 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002127
2128 // Create load node to retrieve arguments from the stack.
2129 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002130 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002131 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002132 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002133 } else {
2134 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002136 }
2137
Jim Grosbache5165492009-11-09 00:11:35 +00002138 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002139}
2140
2141SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002143 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 const SmallVectorImpl<ISD::InputArg>
2145 &Ins,
2146 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002147 SmallVectorImpl<SDValue> &InVals)
2148 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002149
Bob Wilson1f595bb2009-04-17 19:07:39 +00002150 MachineFunction &MF = DAG.getMachineFunction();
2151 MachineFrameInfo *MFI = MF.getFrameInfo();
2152
Bob Wilson1f595bb2009-04-17 19:07:39 +00002153 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2154
2155 // Assign locations to all of the incoming arguments.
2156 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2158 *DAG.getContext());
2159 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002160 CCAssignFnForNode(CallConv, /* Return*/ false,
2161 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002162
2163 SmallVector<SDValue, 16> ArgValues;
2164
2165 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2166 CCValAssign &VA = ArgLocs[i];
2167
Bob Wilsondee46d72009-04-17 20:35:10 +00002168 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002169 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002170 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002171
Bob Wilson5bafff32009-06-22 23:27:02 +00002172 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002173 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002174 // f64 and vector types are split up into multiple registers or
2175 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002177 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002178 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002179 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002180 SDValue ArgValue2;
2181 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002182 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002183 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2184 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002185 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002186 false, false, 0);
2187 } else {
2188 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2189 Chain, DAG, dl);
2190 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002191 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2192 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002193 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002194 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2196 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002197 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002198
Bob Wilson5bafff32009-06-22 23:27:02 +00002199 } else {
2200 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002201
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002203 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002204 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002205 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002206 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002207 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002209 RC = (AFI->isThumb1OnlyFunction() ?
2210 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002211 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002212 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002213
2214 // Transform the arguments in physical registers into virtual ones.
2215 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002216 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002217 }
2218
2219 // If this is an 8 or 16-bit value, it is really passed promoted
2220 // to 32 bits. Insert an assert[sz]ext to capture this, then
2221 // truncate to the right size.
2222 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002223 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002224 case CCValAssign::Full: break;
2225 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002226 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002227 break;
2228 case CCValAssign::SExt:
2229 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2230 DAG.getValueType(VA.getValVT()));
2231 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2232 break;
2233 case CCValAssign::ZExt:
2234 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2235 DAG.getValueType(VA.getValVT()));
2236 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2237 break;
2238 }
2239
Dan Gohman98ca4f22009-08-05 01:29:28 +00002240 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002241
2242 } else { // VA.isRegLoc()
2243
2244 // sanity check
2245 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002247
2248 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002249 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002250
Bob Wilsondee46d72009-04-17 20:35:10 +00002251 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002252 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002253 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002254 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002255 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002256 }
2257 }
2258
2259 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002260 if (isVarArg) {
2261 static const unsigned GPRArgRegs[] = {
2262 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2263 };
2264
Bob Wilsondee46d72009-04-17 20:35:10 +00002265 unsigned NumGPRs = CCInfo.getFirstUnallocated
2266 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002267
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002268 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2269 unsigned VARegSize = (4 - NumGPRs) * 4;
2270 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002271 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002272 if (VARegSaveSize) {
2273 // If this function is vararg, store any remaining integer argument regs
2274 // to their spots on the stack so that they may be loaded by deferencing
2275 // the result of va_next.
2276 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002277 AFI->setVarArgsFrameIndex(
2278 MFI->CreateFixedObject(VARegSaveSize,
2279 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002280 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002281 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2282 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002283
Dan Gohman475871a2008-07-27 21:46:04 +00002284 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002285 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002286 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002287 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002288 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002289 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002290 RC = ARM::GPRRegisterClass;
2291
Bob Wilson998e1252009-04-20 18:36:57 +00002292 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002293 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002294 SDValue Store =
2295 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002296 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2297 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002298 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002299 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002300 DAG.getConstant(4, getPointerTy()));
2301 }
2302 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002303 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002304 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002305 } else
2306 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002307 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002308 }
2309
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002311}
2312
2313/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002314static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002315 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002316 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002317 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002318 // Maybe this has already been legalized into the constant pool?
2319 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002320 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002321 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002322 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002323 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002324 }
2325 }
2326 return false;
2327}
2328
Evan Chenga8e29892007-01-19 07:51:42 +00002329/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2330/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002331SDValue
2332ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002333 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002334 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002335 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002336 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002337 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002338 // Constant does not fit, try adjusting it by one?
2339 switch (CC) {
2340 default: break;
2341 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002342 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002343 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002344 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002345 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002346 }
2347 break;
2348 case ISD::SETULT:
2349 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002350 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002351 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002352 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002353 }
2354 break;
2355 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002356 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002357 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002358 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002359 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002360 }
2361 break;
2362 case ISD::SETULE:
2363 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002364 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002365 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002367 }
2368 break;
2369 }
2370 }
2371 }
2372
2373 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002374 ARMISD::NodeType CompareType;
2375 switch (CondCode) {
2376 default:
2377 CompareType = ARMISD::CMP;
2378 break;
2379 case ARMCC::EQ:
2380 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002381 // Uses only Z Flag
2382 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002383 break;
2384 }
Evan Cheng218977b2010-07-13 19:27:42 +00002385 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002386 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002387}
2388
2389/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002390SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002391ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002392 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002393 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002394 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002395 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002396 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2398 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002399}
2400
Bill Wendlingde2b1512010-08-11 08:43:16 +00002401SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2402 SDValue Cond = Op.getOperand(0);
2403 SDValue SelectTrue = Op.getOperand(1);
2404 SDValue SelectFalse = Op.getOperand(2);
2405 DebugLoc dl = Op.getDebugLoc();
2406
2407 // Convert:
2408 //
2409 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2410 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2411 //
2412 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2413 const ConstantSDNode *CMOVTrue =
2414 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2415 const ConstantSDNode *CMOVFalse =
2416 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2417
2418 if (CMOVTrue && CMOVFalse) {
2419 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2420 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2421
2422 SDValue True;
2423 SDValue False;
2424 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2425 True = SelectTrue;
2426 False = SelectFalse;
2427 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2428 True = SelectFalse;
2429 False = SelectTrue;
2430 }
2431
2432 if (True.getNode() && False.getNode()) {
2433 EVT VT = Cond.getValueType();
2434 SDValue ARMcc = Cond.getOperand(2);
2435 SDValue CCR = Cond.getOperand(3);
2436 SDValue Cmp = Cond.getOperand(4);
2437 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2438 }
2439 }
2440 }
2441
2442 return DAG.getSelectCC(dl, Cond,
2443 DAG.getConstant(0, Cond.getValueType()),
2444 SelectTrue, SelectFalse, ISD::SETNE);
2445}
2446
Dan Gohmand858e902010-04-17 15:26:15 +00002447SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002448 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002449 SDValue LHS = Op.getOperand(0);
2450 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002451 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002452 SDValue TrueVal = Op.getOperand(2);
2453 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002454 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002455
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002457 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002459 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2460 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002461 }
2462
2463 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002464 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002465
Evan Cheng218977b2010-07-13 19:27:42 +00002466 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2467 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002468 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002469 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002470 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002471 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002472 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002473 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002474 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002475 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002476 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002477 }
2478 return Result;
2479}
2480
Evan Cheng218977b2010-07-13 19:27:42 +00002481/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2482/// to morph to an integer compare sequence.
2483static bool canChangeToInt(SDValue Op, bool &SeenZero,
2484 const ARMSubtarget *Subtarget) {
2485 SDNode *N = Op.getNode();
2486 if (!N->hasOneUse())
2487 // Otherwise it requires moving the value from fp to integer registers.
2488 return false;
2489 if (!N->getNumValues())
2490 return false;
2491 EVT VT = Op.getValueType();
2492 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2493 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2494 // vmrs are very slow, e.g. cortex-a8.
2495 return false;
2496
2497 if (isFloatingPointZero(Op)) {
2498 SeenZero = true;
2499 return true;
2500 }
2501 return ISD::isNormalLoad(N);
2502}
2503
2504static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2505 if (isFloatingPointZero(Op))
2506 return DAG.getConstant(0, MVT::i32);
2507
2508 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2509 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002510 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002511 Ld->isVolatile(), Ld->isNonTemporal(),
2512 Ld->getAlignment());
2513
2514 llvm_unreachable("Unknown VFP cmp argument!");
2515}
2516
2517static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2518 SDValue &RetVal1, SDValue &RetVal2) {
2519 if (isFloatingPointZero(Op)) {
2520 RetVal1 = DAG.getConstant(0, MVT::i32);
2521 RetVal2 = DAG.getConstant(0, MVT::i32);
2522 return;
2523 }
2524
2525 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2526 SDValue Ptr = Ld->getBasePtr();
2527 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2528 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002529 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002530 Ld->isVolatile(), Ld->isNonTemporal(),
2531 Ld->getAlignment());
2532
2533 EVT PtrType = Ptr.getValueType();
2534 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2535 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2536 PtrType, Ptr, DAG.getConstant(4, PtrType));
2537 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2538 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002539 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002540 Ld->isVolatile(), Ld->isNonTemporal(),
2541 NewAlign);
2542 return;
2543 }
2544
2545 llvm_unreachable("Unknown VFP cmp argument!");
2546}
2547
2548/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2549/// f32 and even f64 comparisons to integer ones.
2550SDValue
2551ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2552 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002553 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002554 SDValue LHS = Op.getOperand(2);
2555 SDValue RHS = Op.getOperand(3);
2556 SDValue Dest = Op.getOperand(4);
2557 DebugLoc dl = Op.getDebugLoc();
2558
2559 bool SeenZero = false;
2560 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2561 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002562 // If one of the operand is zero, it's safe to ignore the NaN case since
2563 // we only care about equality comparisons.
2564 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002565 // If unsafe fp math optimization is enabled and there are no othter uses of
2566 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2567 // to an integer comparison.
2568 if (CC == ISD::SETOEQ)
2569 CC = ISD::SETEQ;
2570 else if (CC == ISD::SETUNE)
2571 CC = ISD::SETNE;
2572
2573 SDValue ARMcc;
2574 if (LHS.getValueType() == MVT::f32) {
2575 LHS = bitcastf32Toi32(LHS, DAG);
2576 RHS = bitcastf32Toi32(RHS, DAG);
2577 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2578 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2579 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2580 Chain, Dest, ARMcc, CCR, Cmp);
2581 }
2582
2583 SDValue LHS1, LHS2;
2584 SDValue RHS1, RHS2;
2585 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2586 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2587 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2588 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2589 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2590 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2591 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2592 }
2593
2594 return SDValue();
2595}
2596
2597SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2598 SDValue Chain = Op.getOperand(0);
2599 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2600 SDValue LHS = Op.getOperand(2);
2601 SDValue RHS = Op.getOperand(3);
2602 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002603 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002604
Owen Anderson825b72b2009-08-11 20:47:22 +00002605 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002606 SDValue ARMcc;
2607 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002608 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002609 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002610 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002611 }
2612
Owen Anderson825b72b2009-08-11 20:47:22 +00002613 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002614
2615 if (UnsafeFPMath &&
2616 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2617 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2618 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2619 if (Result.getNode())
2620 return Result;
2621 }
2622
Evan Chenga8e29892007-01-19 07:51:42 +00002623 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002624 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002625
Evan Cheng218977b2010-07-13 19:27:42 +00002626 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2627 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002628 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2629 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002630 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002631 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002632 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002633 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2634 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002635 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002636 }
2637 return Res;
2638}
2639
Dan Gohmand858e902010-04-17 15:26:15 +00002640SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002641 SDValue Chain = Op.getOperand(0);
2642 SDValue Table = Op.getOperand(1);
2643 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002644 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002645
Owen Andersone50ed302009-08-10 22:56:29 +00002646 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002647 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2648 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002649 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002650 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002651 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002652 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2653 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002654 if (Subtarget->isThumb2()) {
2655 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2656 // which does another jump to the destination. This also makes it easier
2657 // to translate it to TBB / TBH later.
2658 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002659 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002660 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002661 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002662 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002663 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002664 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002665 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002666 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002667 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002668 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002669 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002670 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002671 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002672 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002673 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002674 }
Evan Chenga8e29892007-01-19 07:51:42 +00002675}
2676
Bob Wilson76a312b2010-03-19 22:51:32 +00002677static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2678 DebugLoc dl = Op.getDebugLoc();
2679 unsigned Opc;
2680
2681 switch (Op.getOpcode()) {
2682 default:
2683 assert(0 && "Invalid opcode!");
2684 case ISD::FP_TO_SINT:
2685 Opc = ARMISD::FTOSI;
2686 break;
2687 case ISD::FP_TO_UINT:
2688 Opc = ARMISD::FTOUI;
2689 break;
2690 }
2691 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002692 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002693}
2694
2695static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2696 EVT VT = Op.getValueType();
2697 DebugLoc dl = Op.getDebugLoc();
2698 unsigned Opc;
2699
2700 switch (Op.getOpcode()) {
2701 default:
2702 assert(0 && "Invalid opcode!");
2703 case ISD::SINT_TO_FP:
2704 Opc = ARMISD::SITOF;
2705 break;
2706 case ISD::UINT_TO_FP:
2707 Opc = ARMISD::UITOF;
2708 break;
2709 }
2710
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002711 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002712 return DAG.getNode(Opc, dl, VT, Op);
2713}
2714
Evan Cheng515fe3a2010-07-08 02:08:50 +00002715SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002716 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002717 SDValue Tmp0 = Op.getOperand(0);
2718 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002719 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002720 EVT VT = Op.getValueType();
2721 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002722 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002723 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002724 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002725 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002726 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002727 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002728}
2729
Evan Cheng2457f2c2010-05-22 01:47:14 +00002730SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2731 MachineFunction &MF = DAG.getMachineFunction();
2732 MachineFrameInfo *MFI = MF.getFrameInfo();
2733 MFI->setReturnAddressIsTaken(true);
2734
2735 EVT VT = Op.getValueType();
2736 DebugLoc dl = Op.getDebugLoc();
2737 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2738 if (Depth) {
2739 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2740 SDValue Offset = DAG.getConstant(4, MVT::i32);
2741 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2742 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002743 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002744 }
2745
2746 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002747 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002748 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2749}
2750
Dan Gohmand858e902010-04-17 15:26:15 +00002751SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002752 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2753 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002754
Owen Andersone50ed302009-08-10 22:56:29 +00002755 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002756 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2757 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002758 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002759 ? ARM::R7 : ARM::R11;
2760 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2761 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002762 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2763 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002764 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002765 return FrameAddr;
2766}
2767
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002768/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002769/// expand a bit convert where either the source or destination type is i64 to
2770/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2771/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2772/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002773static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002774 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2775 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002776 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002777
Bob Wilson9f3f0612010-04-17 05:30:19 +00002778 // This function is only supposed to be called for i64 types, either as the
2779 // source or destination of the bit convert.
2780 EVT SrcVT = Op.getValueType();
2781 EVT DstVT = N->getValueType(0);
2782 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002783 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002784
Bob Wilson9f3f0612010-04-17 05:30:19 +00002785 // Turn i64->f64 into VMOVDRR.
2786 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002787 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2788 DAG.getConstant(0, MVT::i32));
2789 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2790 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002791 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00002792 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002793 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002794
Jim Grosbache5165492009-11-09 00:11:35 +00002795 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002796 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2797 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2798 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2799 // Merge the pieces into a single i64 value.
2800 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2801 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002802
Bob Wilson9f3f0612010-04-17 05:30:19 +00002803 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002804}
2805
Bob Wilson5bafff32009-06-22 23:27:02 +00002806/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002807/// Zero vectors are used to represent vector negation and in those cases
2808/// will be implemented with the NEON VNEG instruction. However, VNEG does
2809/// not support i64 elements, so sometimes the zero vectors will need to be
2810/// explicitly constructed. Regardless, use a canonical VMOV to create the
2811/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002812static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002813 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002814 // The canonical modified immediate encoding of a zero vector is....0!
2815 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2816 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2817 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002818 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002819}
2820
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002821/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2822/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002823SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2824 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002825 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2826 EVT VT = Op.getValueType();
2827 unsigned VTBits = VT.getSizeInBits();
2828 DebugLoc dl = Op.getDebugLoc();
2829 SDValue ShOpLo = Op.getOperand(0);
2830 SDValue ShOpHi = Op.getOperand(1);
2831 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002832 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002833 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002834
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002835 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2836
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002837 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2838 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2839 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2840 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2841 DAG.getConstant(VTBits, MVT::i32));
2842 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2843 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002844 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002845
2846 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2847 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002848 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002849 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002850 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002851 CCR, Cmp);
2852
2853 SDValue Ops[2] = { Lo, Hi };
2854 return DAG.getMergeValues(Ops, 2, dl);
2855}
2856
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002857/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2858/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002859SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2860 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002861 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2862 EVT VT = Op.getValueType();
2863 unsigned VTBits = VT.getSizeInBits();
2864 DebugLoc dl = Op.getDebugLoc();
2865 SDValue ShOpLo = Op.getOperand(0);
2866 SDValue ShOpHi = Op.getOperand(1);
2867 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002868 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002869
2870 assert(Op.getOpcode() == ISD::SHL_PARTS);
2871 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2872 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2873 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2874 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2875 DAG.getConstant(VTBits, MVT::i32));
2876 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2877 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2878
2879 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2880 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2881 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002882 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002883 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002884 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002885 CCR, Cmp);
2886
2887 SDValue Ops[2] = { Lo, Hi };
2888 return DAG.getMergeValues(Ops, 2, dl);
2889}
2890
Jim Grosbach4725ca72010-09-08 03:54:02 +00002891SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002892 SelectionDAG &DAG) const {
2893 // The rounding mode is in bits 23:22 of the FPSCR.
2894 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2895 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2896 // so that the shift + and get folded into a bitfield extract.
2897 DebugLoc dl = Op.getDebugLoc();
2898 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2899 DAG.getConstant(Intrinsic::arm_get_fpscr,
2900 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002901 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002902 DAG.getConstant(1U << 22, MVT::i32));
2903 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2904 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002905 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002906 DAG.getConstant(3, MVT::i32));
2907}
2908
Jim Grosbach3482c802010-01-18 19:58:49 +00002909static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2910 const ARMSubtarget *ST) {
2911 EVT VT = N->getValueType(0);
2912 DebugLoc dl = N->getDebugLoc();
2913
2914 if (!ST->hasV6T2Ops())
2915 return SDValue();
2916
2917 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2918 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2919}
2920
Bob Wilson5bafff32009-06-22 23:27:02 +00002921static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2922 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002923 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002924 DebugLoc dl = N->getDebugLoc();
2925
Bob Wilsond5448bb2010-11-18 21:16:28 +00002926 if (!VT.isVector())
2927 return SDValue();
2928
Bob Wilson5bafff32009-06-22 23:27:02 +00002929 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00002930 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002931
Bob Wilsond5448bb2010-11-18 21:16:28 +00002932 // Left shifts translate directly to the vshiftu intrinsic.
2933 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00002934 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00002935 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
2936 N->getOperand(0), N->getOperand(1));
2937
2938 assert((N->getOpcode() == ISD::SRA ||
2939 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2940
2941 // NEON uses the same intrinsics for both left and right shifts. For
2942 // right shifts, the shift amounts are negative, so negate the vector of
2943 // shift amounts.
2944 EVT ShiftVT = N->getOperand(1).getValueType();
2945 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2946 getZeroVector(ShiftVT, DAG, dl),
2947 N->getOperand(1));
2948 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2949 Intrinsic::arm_neon_vshifts :
2950 Intrinsic::arm_neon_vshiftu);
2951 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
2952 DAG.getConstant(vshiftInt, MVT::i32),
2953 N->getOperand(0), NegatedCount);
2954}
2955
2956static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
2957 const ARMSubtarget *ST) {
2958 EVT VT = N->getValueType(0);
2959 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002960
Eli Friedmance392eb2009-08-22 03:13:10 +00002961 // We can get here for a node like i32 = ISD::SHL i32, i64
2962 if (VT != MVT::i64)
2963 return SDValue();
2964
2965 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002966 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002967
Chris Lattner27a6c732007-11-24 07:07:01 +00002968 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2969 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002970 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002971 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002972
Chris Lattner27a6c732007-11-24 07:07:01 +00002973 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002974 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002975
Chris Lattner27a6c732007-11-24 07:07:01 +00002976 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002977 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002978 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002979 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002980 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002981
Chris Lattner27a6c732007-11-24 07:07:01 +00002982 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2983 // captures the result into a carry flag.
2984 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002985 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002986
Chris Lattner27a6c732007-11-24 07:07:01 +00002987 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002988 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002989
Chris Lattner27a6c732007-11-24 07:07:01 +00002990 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002991 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002992}
2993
Bob Wilson5bafff32009-06-22 23:27:02 +00002994static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2995 SDValue TmpOp0, TmpOp1;
2996 bool Invert = false;
2997 bool Swap = false;
2998 unsigned Opc = 0;
2999
3000 SDValue Op0 = Op.getOperand(0);
3001 SDValue Op1 = Op.getOperand(1);
3002 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003003 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003004 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3005 DebugLoc dl = Op.getDebugLoc();
3006
3007 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3008 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003009 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003010 case ISD::SETUNE:
3011 case ISD::SETNE: Invert = true; // Fallthrough
3012 case ISD::SETOEQ:
3013 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3014 case ISD::SETOLT:
3015 case ISD::SETLT: Swap = true; // Fallthrough
3016 case ISD::SETOGT:
3017 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3018 case ISD::SETOLE:
3019 case ISD::SETLE: Swap = true; // Fallthrough
3020 case ISD::SETOGE:
3021 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3022 case ISD::SETUGE: Swap = true; // Fallthrough
3023 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3024 case ISD::SETUGT: Swap = true; // Fallthrough
3025 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3026 case ISD::SETUEQ: Invert = true; // Fallthrough
3027 case ISD::SETONE:
3028 // Expand this to (OLT | OGT).
3029 TmpOp0 = Op0;
3030 TmpOp1 = Op1;
3031 Opc = ISD::OR;
3032 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3033 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3034 break;
3035 case ISD::SETUO: Invert = true; // Fallthrough
3036 case ISD::SETO:
3037 // Expand this to (OLT | OGE).
3038 TmpOp0 = Op0;
3039 TmpOp1 = Op1;
3040 Opc = ISD::OR;
3041 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3042 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3043 break;
3044 }
3045 } else {
3046 // Integer comparisons.
3047 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003048 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003049 case ISD::SETNE: Invert = true;
3050 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3051 case ISD::SETLT: Swap = true;
3052 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3053 case ISD::SETLE: Swap = true;
3054 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3055 case ISD::SETULT: Swap = true;
3056 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3057 case ISD::SETULE: Swap = true;
3058 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3059 }
3060
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003061 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003062 if (Opc == ARMISD::VCEQ) {
3063
3064 SDValue AndOp;
3065 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3066 AndOp = Op0;
3067 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3068 AndOp = Op1;
3069
3070 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003071 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003072 AndOp = AndOp.getOperand(0);
3073
3074 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3075 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003076 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3077 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003078 Invert = !Invert;
3079 }
3080 }
3081 }
3082
3083 if (Swap)
3084 std::swap(Op0, Op1);
3085
Owen Andersonc24cb352010-11-08 23:21:22 +00003086 // If one of the operands is a constant vector zero, attempt to fold the
3087 // comparison to a specialized compare-against-zero form.
3088 SDValue SingleOp;
3089 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3090 SingleOp = Op0;
3091 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3092 if (Opc == ARMISD::VCGE)
3093 Opc = ARMISD::VCLEZ;
3094 else if (Opc == ARMISD::VCGT)
3095 Opc = ARMISD::VCLTZ;
3096 SingleOp = Op1;
3097 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003098
Owen Andersonc24cb352010-11-08 23:21:22 +00003099 SDValue Result;
3100 if (SingleOp.getNode()) {
3101 switch (Opc) {
3102 case ARMISD::VCEQ:
3103 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3104 case ARMISD::VCGE:
3105 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3106 case ARMISD::VCLEZ:
3107 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3108 case ARMISD::VCGT:
3109 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3110 case ARMISD::VCLTZ:
3111 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3112 default:
3113 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3114 }
3115 } else {
3116 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3117 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003118
3119 if (Invert)
3120 Result = DAG.getNOT(dl, Result, VT);
3121
3122 return Result;
3123}
3124
Bob Wilsond3c42842010-06-14 22:19:57 +00003125/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3126/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003127/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003128static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3129 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003130 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003131 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003132
Bob Wilson827b2102010-06-15 19:05:35 +00003133 // SplatBitSize is set to the smallest size that splats the vector, so a
3134 // zero vector will always have SplatBitSize == 8. However, NEON modified
3135 // immediate instructions others than VMOV do not support the 8-bit encoding
3136 // of a zero vector, and the default encoding of zero is supposed to be the
3137 // 32-bit version.
3138 if (SplatBits == 0)
3139 SplatBitSize = 32;
3140
Bob Wilson5bafff32009-06-22 23:27:02 +00003141 switch (SplatBitSize) {
3142 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003143 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003144 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003145 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003146 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003147 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003148 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003149 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003150 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003151
3152 case 16:
3153 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003154 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003155 if ((SplatBits & ~0xff) == 0) {
3156 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003157 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003158 Imm = SplatBits;
3159 break;
3160 }
3161 if ((SplatBits & ~0xff00) == 0) {
3162 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003163 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003164 Imm = SplatBits >> 8;
3165 break;
3166 }
3167 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003168
3169 case 32:
3170 // NEON's 32-bit VMOV supports splat values where:
3171 // * only one byte is nonzero, or
3172 // * the least significant byte is 0xff and the second byte is nonzero, or
3173 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003174 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003175 if ((SplatBits & ~0xff) == 0) {
3176 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003177 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003178 Imm = SplatBits;
3179 break;
3180 }
3181 if ((SplatBits & ~0xff00) == 0) {
3182 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003183 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003184 Imm = SplatBits >> 8;
3185 break;
3186 }
3187 if ((SplatBits & ~0xff0000) == 0) {
3188 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003189 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003190 Imm = SplatBits >> 16;
3191 break;
3192 }
3193 if ((SplatBits & ~0xff000000) == 0) {
3194 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003195 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003196 Imm = SplatBits >> 24;
3197 break;
3198 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003199
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003200 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3201 if (type == OtherModImm) return SDValue();
3202
Bob Wilson5bafff32009-06-22 23:27:02 +00003203 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003204 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3205 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003206 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003207 Imm = SplatBits >> 8;
3208 SplatBits |= 0xff;
3209 break;
3210 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003211
3212 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003213 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3214 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003215 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003216 Imm = SplatBits >> 16;
3217 SplatBits |= 0xffff;
3218 break;
3219 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003220
3221 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3222 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3223 // VMOV.I32. A (very) minor optimization would be to replicate the value
3224 // and fall through here to test for a valid 64-bit splat. But, then the
3225 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003226 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003227
3228 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003229 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003230 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003231 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003232 uint64_t BitMask = 0xff;
3233 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003234 unsigned ImmMask = 1;
3235 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003236 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003237 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003238 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003239 Imm |= ImmMask;
3240 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003241 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003242 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003243 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003244 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003245 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003246 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003247 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003248 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003249 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003250 break;
3251 }
3252
Bob Wilson1a913ed2010-06-11 21:34:50 +00003253 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003254 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003255 return SDValue();
3256 }
3257
Bob Wilsoncba270d2010-07-13 21:16:48 +00003258 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3259 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003260}
3261
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003262static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3263 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003264 unsigned NumElts = VT.getVectorNumElements();
3265 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003266
3267 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3268 if (M[0] < 0)
3269 return false;
3270
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003271 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003272
3273 // If this is a VEXT shuffle, the immediate value is the index of the first
3274 // element. The other shuffle indices must be the successive elements after
3275 // the first one.
3276 unsigned ExpectedElt = Imm;
3277 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003278 // Increment the expected index. If it wraps around, it may still be
3279 // a VEXT but the source vectors must be swapped.
3280 ExpectedElt += 1;
3281 if (ExpectedElt == NumElts * 2) {
3282 ExpectedElt = 0;
3283 ReverseVEXT = true;
3284 }
3285
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003286 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003287 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003288 return false;
3289 }
3290
3291 // Adjust the index value if the source operands will be swapped.
3292 if (ReverseVEXT)
3293 Imm -= NumElts;
3294
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003295 return true;
3296}
3297
Bob Wilson8bb9e482009-07-26 00:39:34 +00003298/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3299/// instruction with the specified blocksize. (The order of the elements
3300/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003301static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3302 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003303 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3304 "Only possible block sizes for VREV are: 16, 32, 64");
3305
Bob Wilson8bb9e482009-07-26 00:39:34 +00003306 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003307 if (EltSz == 64)
3308 return false;
3309
3310 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003311 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003312 // If the first shuffle index is UNDEF, be optimistic.
3313 if (M[0] < 0)
3314 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003315
3316 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3317 return false;
3318
3319 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003320 if (M[i] < 0) continue; // ignore UNDEF indices
3321 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003322 return false;
3323 }
3324
3325 return true;
3326}
3327
Bob Wilsonc692cb72009-08-21 20:54:19 +00003328static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3329 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003330 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3331 if (EltSz == 64)
3332 return false;
3333
Bob Wilsonc692cb72009-08-21 20:54:19 +00003334 unsigned NumElts = VT.getVectorNumElements();
3335 WhichResult = (M[0] == 0 ? 0 : 1);
3336 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003337 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3338 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003339 return false;
3340 }
3341 return true;
3342}
3343
Bob Wilson324f4f12009-12-03 06:40:55 +00003344/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3345/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3346/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3347static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3348 unsigned &WhichResult) {
3349 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3350 if (EltSz == 64)
3351 return false;
3352
3353 unsigned NumElts = VT.getVectorNumElements();
3354 WhichResult = (M[0] == 0 ? 0 : 1);
3355 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003356 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3357 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003358 return false;
3359 }
3360 return true;
3361}
3362
Bob Wilsonc692cb72009-08-21 20:54:19 +00003363static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3364 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003365 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3366 if (EltSz == 64)
3367 return false;
3368
Bob Wilsonc692cb72009-08-21 20:54:19 +00003369 unsigned NumElts = VT.getVectorNumElements();
3370 WhichResult = (M[0] == 0 ? 0 : 1);
3371 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003372 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003373 if ((unsigned) M[i] != 2 * i + WhichResult)
3374 return false;
3375 }
3376
3377 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003378 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003379 return false;
3380
3381 return true;
3382}
3383
Bob Wilson324f4f12009-12-03 06:40:55 +00003384/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3385/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3386/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3387static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3388 unsigned &WhichResult) {
3389 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3390 if (EltSz == 64)
3391 return false;
3392
3393 unsigned Half = VT.getVectorNumElements() / 2;
3394 WhichResult = (M[0] == 0 ? 0 : 1);
3395 for (unsigned j = 0; j != 2; ++j) {
3396 unsigned Idx = WhichResult;
3397 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003398 int MIdx = M[i + j * Half];
3399 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003400 return false;
3401 Idx += 2;
3402 }
3403 }
3404
3405 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3406 if (VT.is64BitVector() && EltSz == 32)
3407 return false;
3408
3409 return true;
3410}
3411
Bob Wilsonc692cb72009-08-21 20:54:19 +00003412static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3413 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003414 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3415 if (EltSz == 64)
3416 return false;
3417
Bob Wilsonc692cb72009-08-21 20:54:19 +00003418 unsigned NumElts = VT.getVectorNumElements();
3419 WhichResult = (M[0] == 0 ? 0 : 1);
3420 unsigned Idx = WhichResult * NumElts / 2;
3421 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003422 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3423 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003424 return false;
3425 Idx += 1;
3426 }
3427
3428 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003429 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003430 return false;
3431
3432 return true;
3433}
3434
Bob Wilson324f4f12009-12-03 06:40:55 +00003435/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3436/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3437/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3438static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3439 unsigned &WhichResult) {
3440 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3441 if (EltSz == 64)
3442 return false;
3443
3444 unsigned NumElts = VT.getVectorNumElements();
3445 WhichResult = (M[0] == 0 ? 0 : 1);
3446 unsigned Idx = WhichResult * NumElts / 2;
3447 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003448 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3449 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003450 return false;
3451 Idx += 1;
3452 }
3453
3454 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3455 if (VT.is64BitVector() && EltSz == 32)
3456 return false;
3457
3458 return true;
3459}
3460
Dale Johannesenf630c712010-07-29 20:10:08 +00003461// If N is an integer constant that can be moved into a register in one
3462// instruction, return an SDValue of such a constant (will become a MOV
3463// instruction). Otherwise return null.
3464static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3465 const ARMSubtarget *ST, DebugLoc dl) {
3466 uint64_t Val;
3467 if (!isa<ConstantSDNode>(N))
3468 return SDValue();
3469 Val = cast<ConstantSDNode>(N)->getZExtValue();
3470
3471 if (ST->isThumb1Only()) {
3472 if (Val <= 255 || ~Val <= 255)
3473 return DAG.getConstant(Val, MVT::i32);
3474 } else {
3475 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3476 return DAG.getConstant(Val, MVT::i32);
3477 }
3478 return SDValue();
3479}
3480
Bob Wilson5bafff32009-06-22 23:27:02 +00003481// If this is a case we can't handle, return null and let the default
3482// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003483static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003484 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003485 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003486 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003487 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003488
3489 APInt SplatBits, SplatUndef;
3490 unsigned SplatBitSize;
3491 bool HasAnyUndefs;
3492 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003493 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003494 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003495 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003496 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003497 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003498 DAG, VmovVT, VT.is128BitVector(),
3499 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003500 if (Val.getNode()) {
3501 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003502 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003503 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003504
3505 // Try an immediate VMVN.
3506 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3507 ((1LL << SplatBitSize) - 1));
3508 Val = isNEONModifiedImm(NegatedImm,
3509 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003510 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003511 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003512 if (Val.getNode()) {
3513 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003514 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003515 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003516 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003517 }
3518
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003519 // Scan through the operands to see if only one value is used.
3520 unsigned NumElts = VT.getVectorNumElements();
3521 bool isOnlyLowElement = true;
3522 bool usesOnlyOneValue = true;
3523 bool isConstant = true;
3524 SDValue Value;
3525 for (unsigned i = 0; i < NumElts; ++i) {
3526 SDValue V = Op.getOperand(i);
3527 if (V.getOpcode() == ISD::UNDEF)
3528 continue;
3529 if (i > 0)
3530 isOnlyLowElement = false;
3531 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3532 isConstant = false;
3533
3534 if (!Value.getNode())
3535 Value = V;
3536 else if (V != Value)
3537 usesOnlyOneValue = false;
3538 }
3539
3540 if (!Value.getNode())
3541 return DAG.getUNDEF(VT);
3542
3543 if (isOnlyLowElement)
3544 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3545
Dale Johannesenf630c712010-07-29 20:10:08 +00003546 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3547
Dale Johannesen575cd142010-10-19 20:00:17 +00003548 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3549 // i32 and try again.
3550 if (usesOnlyOneValue && EltSize <= 32) {
3551 if (!isConstant)
3552 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3553 if (VT.getVectorElementType().isFloatingPoint()) {
3554 SmallVector<SDValue, 8> Ops;
3555 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003556 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003557 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003558 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3559 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003560 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3561 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003562 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003563 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003564 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3565 if (Val.getNode())
3566 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003567 }
3568
3569 // If all elements are constants and the case above didn't get hit, fall back
3570 // to the default expansion, which will generate a load from the constant
3571 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003572 if (isConstant)
3573 return SDValue();
3574
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003575 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003576 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3577 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003578 if (EltSize >= 32) {
3579 // Do the expansion with floating-point types, since that is what the VFP
3580 // registers are defined to use, and since i64 is not legal.
3581 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3582 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003583 SmallVector<SDValue, 8> Ops;
3584 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003585 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003586 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003587 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003588 }
3589
3590 return SDValue();
3591}
3592
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003593/// isShuffleMaskLegal - Targets can use this to indicate that they only
3594/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3595/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3596/// are assumed to be legal.
3597bool
3598ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3599 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003600 if (VT.getVectorNumElements() == 4 &&
3601 (VT.is128BitVector() || VT.is64BitVector())) {
3602 unsigned PFIndexes[4];
3603 for (unsigned i = 0; i != 4; ++i) {
3604 if (M[i] < 0)
3605 PFIndexes[i] = 8;
3606 else
3607 PFIndexes[i] = M[i];
3608 }
3609
3610 // Compute the index in the perfect shuffle table.
3611 unsigned PFTableIndex =
3612 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3613 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3614 unsigned Cost = (PFEntry >> 30);
3615
3616 if (Cost <= 4)
3617 return true;
3618 }
3619
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003620 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003621 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003622
Bob Wilson53dd2452010-06-07 23:53:38 +00003623 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3624 return (EltSize >= 32 ||
3625 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003626 isVREVMask(M, VT, 64) ||
3627 isVREVMask(M, VT, 32) ||
3628 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003629 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3630 isVTRNMask(M, VT, WhichResult) ||
3631 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003632 isVZIPMask(M, VT, WhichResult) ||
3633 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3634 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3635 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003636}
3637
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003638/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3639/// the specified operations to build the shuffle.
3640static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3641 SDValue RHS, SelectionDAG &DAG,
3642 DebugLoc dl) {
3643 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3644 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3645 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3646
3647 enum {
3648 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3649 OP_VREV,
3650 OP_VDUP0,
3651 OP_VDUP1,
3652 OP_VDUP2,
3653 OP_VDUP3,
3654 OP_VEXT1,
3655 OP_VEXT2,
3656 OP_VEXT3,
3657 OP_VUZPL, // VUZP, left result
3658 OP_VUZPR, // VUZP, right result
3659 OP_VZIPL, // VZIP, left result
3660 OP_VZIPR, // VZIP, right result
3661 OP_VTRNL, // VTRN, left result
3662 OP_VTRNR // VTRN, right result
3663 };
3664
3665 if (OpNum == OP_COPY) {
3666 if (LHSID == (1*9+2)*9+3) return LHS;
3667 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3668 return RHS;
3669 }
3670
3671 SDValue OpLHS, OpRHS;
3672 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3673 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3674 EVT VT = OpLHS.getValueType();
3675
3676 switch (OpNum) {
3677 default: llvm_unreachable("Unknown shuffle opcode!");
3678 case OP_VREV:
3679 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3680 case OP_VDUP0:
3681 case OP_VDUP1:
3682 case OP_VDUP2:
3683 case OP_VDUP3:
3684 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003685 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003686 case OP_VEXT1:
3687 case OP_VEXT2:
3688 case OP_VEXT3:
3689 return DAG.getNode(ARMISD::VEXT, dl, VT,
3690 OpLHS, OpRHS,
3691 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3692 case OP_VUZPL:
3693 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003694 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003695 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3696 case OP_VZIPL:
3697 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003698 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003699 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3700 case OP_VTRNL:
3701 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003702 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3703 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003704 }
3705}
3706
Bob Wilson5bafff32009-06-22 23:27:02 +00003707static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003708 SDValue V1 = Op.getOperand(0);
3709 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003710 DebugLoc dl = Op.getDebugLoc();
3711 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003712 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003713 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003714
Bob Wilson28865062009-08-13 02:13:04 +00003715 // Convert shuffles that are directly supported on NEON to target-specific
3716 // DAG nodes, instead of keeping them as shuffles and matching them again
3717 // during code selection. This is more efficient and avoids the possibility
3718 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003719 // FIXME: floating-point vectors should be canonicalized to integer vectors
3720 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003721 SVN->getMask(ShuffleMask);
3722
Bob Wilson53dd2452010-06-07 23:53:38 +00003723 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3724 if (EltSize <= 32) {
3725 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3726 int Lane = SVN->getSplatIndex();
3727 // If this is undef splat, generate it via "just" vdup, if possible.
3728 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003729
Bob Wilson53dd2452010-06-07 23:53:38 +00003730 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3731 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3732 }
3733 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3734 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003735 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003736
3737 bool ReverseVEXT;
3738 unsigned Imm;
3739 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3740 if (ReverseVEXT)
3741 std::swap(V1, V2);
3742 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3743 DAG.getConstant(Imm, MVT::i32));
3744 }
3745
3746 if (isVREVMask(ShuffleMask, VT, 64))
3747 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3748 if (isVREVMask(ShuffleMask, VT, 32))
3749 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3750 if (isVREVMask(ShuffleMask, VT, 16))
3751 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3752
3753 // Check for Neon shuffles that modify both input vectors in place.
3754 // If both results are used, i.e., if there are two shuffles with the same
3755 // source operands and with masks corresponding to both results of one of
3756 // these operations, DAG memoization will ensure that a single node is
3757 // used for both shuffles.
3758 unsigned WhichResult;
3759 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3760 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3761 V1, V2).getValue(WhichResult);
3762 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3763 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3764 V1, V2).getValue(WhichResult);
3765 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3766 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3767 V1, V2).getValue(WhichResult);
3768
3769 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3770 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3771 V1, V1).getValue(WhichResult);
3772 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3773 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3774 V1, V1).getValue(WhichResult);
3775 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3776 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3777 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003778 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003779
Bob Wilsonc692cb72009-08-21 20:54:19 +00003780 // If the shuffle is not directly supported and it has 4 elements, use
3781 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003782 unsigned NumElts = VT.getVectorNumElements();
3783 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003784 unsigned PFIndexes[4];
3785 for (unsigned i = 0; i != 4; ++i) {
3786 if (ShuffleMask[i] < 0)
3787 PFIndexes[i] = 8;
3788 else
3789 PFIndexes[i] = ShuffleMask[i];
3790 }
3791
3792 // Compute the index in the perfect shuffle table.
3793 unsigned PFTableIndex =
3794 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003795 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3796 unsigned Cost = (PFEntry >> 30);
3797
3798 if (Cost <= 4)
3799 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3800 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003801
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003802 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003803 if (EltSize >= 32) {
3804 // Do the expansion with floating-point types, since that is what the VFP
3805 // registers are defined to use, and since i64 is not legal.
3806 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3807 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003808 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
3809 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003810 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003811 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003812 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003813 Ops.push_back(DAG.getUNDEF(EltVT));
3814 else
3815 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3816 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3817 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3818 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003819 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003820 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003821 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00003822 }
3823
Bob Wilson22cac0d2009-08-14 05:16:33 +00003824 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003825}
3826
Bob Wilson5bafff32009-06-22 23:27:02 +00003827static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00003828 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00003829 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00003830 if (!isa<ConstantSDNode>(Lane))
3831 return SDValue();
3832
3833 SDValue Vec = Op.getOperand(0);
3834 if (Op.getValueType() == MVT::i32 &&
3835 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
3836 DebugLoc dl = Op.getDebugLoc();
3837 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
3838 }
3839
3840 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00003841}
3842
Bob Wilsona6d65862009-08-03 20:36:38 +00003843static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3844 // The only time a CONCAT_VECTORS operation can have legal types is when
3845 // two 64-bit vectors are concatenated to a 128-bit vector.
3846 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3847 "unexpected CONCAT_VECTORS");
3848 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003850 SDValue Op0 = Op.getOperand(0);
3851 SDValue Op1 = Op.getOperand(1);
3852 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003854 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003855 DAG.getIntPtrConstant(0));
3856 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003858 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003859 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003860 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003861}
3862
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003863/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3864/// an extending load, return the unextended value.
3865static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3866 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3867 return N->getOperand(0);
3868 LoadSDNode *LD = cast<LoadSDNode>(N);
3869 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003870 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003871 LD->isNonTemporal(), LD->getAlignment());
3872}
3873
3874static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3875 // Multiplications are only custom-lowered for 128-bit vectors so that
3876 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3877 EVT VT = Op.getValueType();
3878 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3879 SDNode *N0 = Op.getOperand(0).getNode();
3880 SDNode *N1 = Op.getOperand(1).getNode();
3881 unsigned NewOpc = 0;
3882 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3883 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3884 NewOpc = ARMISD::VMULLs;
3885 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3886 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3887 NewOpc = ARMISD::VMULLu;
Duncan Sandscdfad362010-11-03 12:17:33 +00003888 } else if (VT == MVT::v2i64) {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003889 // Fall through to expand this. It is not legal.
3890 return SDValue();
3891 } else {
3892 // Other vector multiplications are legal.
3893 return Op;
3894 }
3895
3896 // Legalize to a VMULL instruction.
3897 DebugLoc DL = Op.getDebugLoc();
3898 SDValue Op0 = SkipExtension(N0, DAG);
3899 SDValue Op1 = SkipExtension(N1, DAG);
3900
3901 assert(Op0.getValueType().is64BitVector() &&
3902 Op1.getValueType().is64BitVector() &&
3903 "unexpected types for extended operands to VMULL");
3904 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3905}
3906
Dan Gohmand858e902010-04-17 15:26:15 +00003907SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003908 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003909 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003910 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003911 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003912 case ISD::GlobalAddress:
3913 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3914 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003915 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003916 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003917 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3918 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003919 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003920 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003921 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00003922 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003923 case ISD::SINT_TO_FP:
3924 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3925 case ISD::FP_TO_SINT:
3926 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003927 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003928 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003929 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003930 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003931 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003932 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00003933 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003934 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3935 Subtarget);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003936 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003937 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003938 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003939 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003940 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003941 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003942 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003943 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003944 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003945 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003946 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003947 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003948 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003949 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003950 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003951 }
Dan Gohman475871a2008-07-27 21:46:04 +00003952 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003953}
3954
Duncan Sands1607f052008-12-01 11:39:25 +00003955/// ReplaceNodeResults - Replace the results of node with an illegal result
3956/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003957void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3958 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003959 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003960 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003961 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003962 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003963 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003964 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003965 case ISD::BITCAST:
3966 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003967 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003968 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003969 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00003970 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003971 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003972 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003973 if (Res.getNode())
3974 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003975}
Chris Lattner27a6c732007-11-24 07:07:01 +00003976
Evan Chenga8e29892007-01-19 07:51:42 +00003977//===----------------------------------------------------------------------===//
3978// ARM Scheduler Hooks
3979//===----------------------------------------------------------------------===//
3980
3981MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003982ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3983 MachineBasicBlock *BB,
3984 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003985 unsigned dest = MI->getOperand(0).getReg();
3986 unsigned ptr = MI->getOperand(1).getReg();
3987 unsigned oldval = MI->getOperand(2).getReg();
3988 unsigned newval = MI->getOperand(3).getReg();
3989 unsigned scratch = BB->getParent()->getRegInfo()
3990 .createVirtualRegister(ARM::GPRRegisterClass);
3991 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3992 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003993 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003994
3995 unsigned ldrOpc, strOpc;
3996 switch (Size) {
3997 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003998 case 1:
3999 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
4000 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
4001 break;
4002 case 2:
4003 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4004 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4005 break;
4006 case 4:
4007 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4008 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4009 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004010 }
4011
4012 MachineFunction *MF = BB->getParent();
4013 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4014 MachineFunction::iterator It = BB;
4015 ++It; // insert the new blocks after the current block
4016
4017 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4018 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4019 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4020 MF->insert(It, loop1MBB);
4021 MF->insert(It, loop2MBB);
4022 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004023
4024 // Transfer the remainder of BB and its successor edges to exitMBB.
4025 exitMBB->splice(exitMBB->begin(), BB,
4026 llvm::next(MachineBasicBlock::iterator(MI)),
4027 BB->end());
4028 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004029
4030 // thisMBB:
4031 // ...
4032 // fallthrough --> loop1MBB
4033 BB->addSuccessor(loop1MBB);
4034
4035 // loop1MBB:
4036 // ldrex dest, [ptr]
4037 // cmp dest, oldval
4038 // bne exitMBB
4039 BB = loop1MBB;
4040 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004041 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004042 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004043 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4044 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004045 BB->addSuccessor(loop2MBB);
4046 BB->addSuccessor(exitMBB);
4047
4048 // loop2MBB:
4049 // strex scratch, newval, [ptr]
4050 // cmp scratch, #0
4051 // bne loop1MBB
4052 BB = loop2MBB;
4053 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4054 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004055 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004056 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004057 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4058 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004059 BB->addSuccessor(loop1MBB);
4060 BB->addSuccessor(exitMBB);
4061
4062 // exitMBB:
4063 // ...
4064 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004065
Dan Gohman14152b42010-07-06 20:24:04 +00004066 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004067
Jim Grosbach5278eb82009-12-11 01:42:04 +00004068 return BB;
4069}
4070
4071MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004072ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4073 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004074 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4075 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4076
4077 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004078 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004079 MachineFunction::iterator It = BB;
4080 ++It;
4081
4082 unsigned dest = MI->getOperand(0).getReg();
4083 unsigned ptr = MI->getOperand(1).getReg();
4084 unsigned incr = MI->getOperand(2).getReg();
4085 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004086
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004087 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004088 unsigned ldrOpc, strOpc;
4089 switch (Size) {
4090 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004091 case 1:
4092 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004093 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004094 break;
4095 case 2:
4096 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4097 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4098 break;
4099 case 4:
4100 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4101 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4102 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004103 }
4104
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004105 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4106 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4107 MF->insert(It, loopMBB);
4108 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004109
4110 // Transfer the remainder of BB and its successor edges to exitMBB.
4111 exitMBB->splice(exitMBB->begin(), BB,
4112 llvm::next(MachineBasicBlock::iterator(MI)),
4113 BB->end());
4114 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004115
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004116 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004117 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4118 unsigned scratch2 = (!BinOpcode) ? incr :
4119 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4120
4121 // thisMBB:
4122 // ...
4123 // fallthrough --> loopMBB
4124 BB->addSuccessor(loopMBB);
4125
4126 // loopMBB:
4127 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004128 // <binop> scratch2, dest, incr
4129 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004130 // cmp scratch, #0
4131 // bne- loopMBB
4132 // fallthrough --> exitMBB
4133 BB = loopMBB;
4134 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004135 if (BinOpcode) {
4136 // operand order needs to go the other way for NAND
4137 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4138 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4139 addReg(incr).addReg(dest)).addReg(0);
4140 else
4141 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4142 addReg(dest).addReg(incr)).addReg(0);
4143 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004144
4145 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4146 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004147 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004148 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004149 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4150 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004151
4152 BB->addSuccessor(loopMBB);
4153 BB->addSuccessor(exitMBB);
4154
4155 // exitMBB:
4156 // ...
4157 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004158
Dan Gohman14152b42010-07-06 20:24:04 +00004159 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004160
Jim Grosbachc3c23542009-12-14 04:22:04 +00004161 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004162}
4163
Evan Cheng218977b2010-07-13 19:27:42 +00004164static
4165MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4166 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4167 E = MBB->succ_end(); I != E; ++I)
4168 if (*I != Succ)
4169 return *I;
4170 llvm_unreachable("Expecting a BB with two successors!");
4171}
4172
Jim Grosbache801dc42009-12-12 01:40:06 +00004173MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004174ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004175 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004176 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004177 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004178 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004179 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004180 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004181 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004182 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004183
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004184 case ARM::ATOMIC_LOAD_ADD_I8:
4185 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4186 case ARM::ATOMIC_LOAD_ADD_I16:
4187 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4188 case ARM::ATOMIC_LOAD_ADD_I32:
4189 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004190
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004191 case ARM::ATOMIC_LOAD_AND_I8:
4192 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4193 case ARM::ATOMIC_LOAD_AND_I16:
4194 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4195 case ARM::ATOMIC_LOAD_AND_I32:
4196 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004197
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004198 case ARM::ATOMIC_LOAD_OR_I8:
4199 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4200 case ARM::ATOMIC_LOAD_OR_I16:
4201 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4202 case ARM::ATOMIC_LOAD_OR_I32:
4203 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004204
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004205 case ARM::ATOMIC_LOAD_XOR_I8:
4206 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4207 case ARM::ATOMIC_LOAD_XOR_I16:
4208 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4209 case ARM::ATOMIC_LOAD_XOR_I32:
4210 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004211
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004212 case ARM::ATOMIC_LOAD_NAND_I8:
4213 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4214 case ARM::ATOMIC_LOAD_NAND_I16:
4215 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4216 case ARM::ATOMIC_LOAD_NAND_I32:
4217 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004218
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004219 case ARM::ATOMIC_LOAD_SUB_I8:
4220 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4221 case ARM::ATOMIC_LOAD_SUB_I16:
4222 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4223 case ARM::ATOMIC_LOAD_SUB_I32:
4224 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004225
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004226 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4227 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4228 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004229
4230 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4231 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4232 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004233
Evan Cheng007ea272009-08-12 05:17:19 +00004234 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004235 // To "insert" a SELECT_CC instruction, we actually have to insert the
4236 // diamond control-flow pattern. The incoming instruction knows the
4237 // destination vreg to set, the condition code register to branch on, the
4238 // true/false values to select between, and a branch opcode to use.
4239 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004240 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004241 ++It;
4242
4243 // thisMBB:
4244 // ...
4245 // TrueVal = ...
4246 // cmpTY ccX, r1, r2
4247 // bCC copy1MBB
4248 // fallthrough --> copy0MBB
4249 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004250 MachineFunction *F = BB->getParent();
4251 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4252 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004253 F->insert(It, copy0MBB);
4254 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004255
4256 // Transfer the remainder of BB and its successor edges to sinkMBB.
4257 sinkMBB->splice(sinkMBB->begin(), BB,
4258 llvm::next(MachineBasicBlock::iterator(MI)),
4259 BB->end());
4260 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4261
Dan Gohman258c58c2010-07-06 15:49:48 +00004262 BB->addSuccessor(copy0MBB);
4263 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004264
Dan Gohman14152b42010-07-06 20:24:04 +00004265 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4266 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4267
Evan Chenga8e29892007-01-19 07:51:42 +00004268 // copy0MBB:
4269 // %FalseValue = ...
4270 // # fallthrough to sinkMBB
4271 BB = copy0MBB;
4272
4273 // Update machine-CFG edges
4274 BB->addSuccessor(sinkMBB);
4275
4276 // sinkMBB:
4277 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4278 // ...
4279 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004280 BuildMI(*BB, BB->begin(), dl,
4281 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004282 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4283 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4284
Dan Gohman14152b42010-07-06 20:24:04 +00004285 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004286 return BB;
4287 }
Evan Cheng86198642009-08-07 00:34:42 +00004288
Evan Cheng218977b2010-07-13 19:27:42 +00004289 case ARM::BCCi64:
4290 case ARM::BCCZi64: {
4291 // Compare both parts that make up the double comparison separately for
4292 // equality.
4293 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4294
4295 unsigned LHS1 = MI->getOperand(1).getReg();
4296 unsigned LHS2 = MI->getOperand(2).getReg();
4297 if (RHSisZero) {
4298 AddDefaultPred(BuildMI(BB, dl,
4299 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4300 .addReg(LHS1).addImm(0));
4301 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4302 .addReg(LHS2).addImm(0)
4303 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4304 } else {
4305 unsigned RHS1 = MI->getOperand(3).getReg();
4306 unsigned RHS2 = MI->getOperand(4).getReg();
4307 AddDefaultPred(BuildMI(BB, dl,
4308 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4309 .addReg(LHS1).addReg(RHS1));
4310 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4311 .addReg(LHS2).addReg(RHS2)
4312 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4313 }
4314
4315 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4316 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4317 if (MI->getOperand(0).getImm() == ARMCC::NE)
4318 std::swap(destMBB, exitMBB);
4319
4320 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4321 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4322 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4323 .addMBB(exitMBB);
4324
4325 MI->eraseFromParent(); // The pseudo instruction is gone now.
4326 return BB;
4327 }
Evan Chenga8e29892007-01-19 07:51:42 +00004328 }
4329}
4330
4331//===----------------------------------------------------------------------===//
4332// ARM Optimization Hooks
4333//===----------------------------------------------------------------------===//
4334
Chris Lattnerd1980a52009-03-12 06:52:53 +00004335static
4336SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4337 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004338 SelectionDAG &DAG = DCI.DAG;
4339 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004340 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004341 unsigned Opc = N->getOpcode();
4342 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4343 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4344 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4345 ISD::CondCode CC = ISD::SETCC_INVALID;
4346
4347 if (isSlctCC) {
4348 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4349 } else {
4350 SDValue CCOp = Slct.getOperand(0);
4351 if (CCOp.getOpcode() == ISD::SETCC)
4352 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4353 }
4354
4355 bool DoXform = false;
4356 bool InvCC = false;
4357 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4358 "Bad input!");
4359
4360 if (LHS.getOpcode() == ISD::Constant &&
4361 cast<ConstantSDNode>(LHS)->isNullValue()) {
4362 DoXform = true;
4363 } else if (CC != ISD::SETCC_INVALID &&
4364 RHS.getOpcode() == ISD::Constant &&
4365 cast<ConstantSDNode>(RHS)->isNullValue()) {
4366 std::swap(LHS, RHS);
4367 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004368 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004369 Op0.getOperand(0).getValueType();
4370 bool isInt = OpVT.isInteger();
4371 CC = ISD::getSetCCInverse(CC, isInt);
4372
4373 if (!TLI.isCondCodeLegal(CC, OpVT))
4374 return SDValue(); // Inverse operator isn't legal.
4375
4376 DoXform = true;
4377 InvCC = true;
4378 }
4379
4380 if (DoXform) {
4381 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4382 if (isSlctCC)
4383 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4384 Slct.getOperand(0), Slct.getOperand(1), CC);
4385 SDValue CCOp = Slct.getOperand(0);
4386 if (InvCC)
4387 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4388 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4389 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4390 CCOp, OtherOp, Result);
4391 }
4392 return SDValue();
4393}
4394
Bob Wilson3d5792a2010-07-29 20:34:14 +00004395/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4396/// operands N0 and N1. This is a helper for PerformADDCombine that is
4397/// called with the default operands, and if that fails, with commuted
4398/// operands.
4399static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4400 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004401 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4402 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4403 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4404 if (Result.getNode()) return Result;
4405 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004406 return SDValue();
4407}
4408
Bob Wilson3d5792a2010-07-29 20:34:14 +00004409/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4410///
4411static SDValue PerformADDCombine(SDNode *N,
4412 TargetLowering::DAGCombinerInfo &DCI) {
4413 SDValue N0 = N->getOperand(0);
4414 SDValue N1 = N->getOperand(1);
4415
4416 // First try with the default operand order.
4417 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4418 if (Result.getNode())
4419 return Result;
4420
4421 // If that didn't work, try again with the operands commuted.
4422 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4423}
4424
Chris Lattnerd1980a52009-03-12 06:52:53 +00004425/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004426///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004427static SDValue PerformSUBCombine(SDNode *N,
4428 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004429 SDValue N0 = N->getOperand(0);
4430 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004431
Chris Lattnerd1980a52009-03-12 06:52:53 +00004432 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4433 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4434 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4435 if (Result.getNode()) return Result;
4436 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004437
Chris Lattnerd1980a52009-03-12 06:52:53 +00004438 return SDValue();
4439}
4440
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004441static SDValue PerformMULCombine(SDNode *N,
4442 TargetLowering::DAGCombinerInfo &DCI,
4443 const ARMSubtarget *Subtarget) {
4444 SelectionDAG &DAG = DCI.DAG;
4445
4446 if (Subtarget->isThumb1Only())
4447 return SDValue();
4448
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004449 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4450 return SDValue();
4451
4452 EVT VT = N->getValueType(0);
4453 if (VT != MVT::i32)
4454 return SDValue();
4455
4456 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4457 if (!C)
4458 return SDValue();
4459
4460 uint64_t MulAmt = C->getZExtValue();
4461 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4462 ShiftAmt = ShiftAmt & (32 - 1);
4463 SDValue V = N->getOperand(0);
4464 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004465
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004466 SDValue Res;
4467 MulAmt >>= ShiftAmt;
4468 if (isPowerOf2_32(MulAmt - 1)) {
4469 // (mul x, 2^N + 1) => (add (shl x, N), x)
4470 Res = DAG.getNode(ISD::ADD, DL, VT,
4471 V, DAG.getNode(ISD::SHL, DL, VT,
4472 V, DAG.getConstant(Log2_32(MulAmt-1),
4473 MVT::i32)));
4474 } else if (isPowerOf2_32(MulAmt + 1)) {
4475 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4476 Res = DAG.getNode(ISD::SUB, DL, VT,
4477 DAG.getNode(ISD::SHL, DL, VT,
4478 V, DAG.getConstant(Log2_32(MulAmt+1),
4479 MVT::i32)),
4480 V);
4481 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004482 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004483
4484 if (ShiftAmt != 0)
4485 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4486 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004487
4488 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004489 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004490 return SDValue();
4491}
4492
Owen Anderson080c0922010-11-05 19:27:46 +00004493static SDValue PerformANDCombine(SDNode *N,
4494 TargetLowering::DAGCombinerInfo &DCI) {
4495 // Attempt to use immediate-form VBIC
4496 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4497 DebugLoc dl = N->getDebugLoc();
4498 EVT VT = N->getValueType(0);
4499 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004500
Owen Anderson080c0922010-11-05 19:27:46 +00004501 APInt SplatBits, SplatUndef;
4502 unsigned SplatBitSize;
4503 bool HasAnyUndefs;
4504 if (BVN &&
4505 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4506 if (SplatBitSize <= 64) {
4507 EVT VbicVT;
4508 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
4509 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004510 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004511 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00004512 if (Val.getNode()) {
4513 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004514 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00004515 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004516 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00004517 }
4518 }
4519 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004520
Owen Anderson080c0922010-11-05 19:27:46 +00004521 return SDValue();
4522}
4523
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004524/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4525static SDValue PerformORCombine(SDNode *N,
4526 TargetLowering::DAGCombinerInfo &DCI,
4527 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00004528 // Attempt to use immediate-form VORR
4529 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4530 DebugLoc dl = N->getDebugLoc();
4531 EVT VT = N->getValueType(0);
4532 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004533
Owen Anderson60f48702010-11-03 23:15:26 +00004534 APInt SplatBits, SplatUndef;
4535 unsigned SplatBitSize;
4536 bool HasAnyUndefs;
4537 if (BVN && Subtarget->hasNEON() &&
4538 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4539 if (SplatBitSize <= 64) {
4540 EVT VorrVT;
4541 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
4542 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004543 DAG, VorrVT, VT.is128BitVector(),
4544 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00004545 if (Val.getNode()) {
4546 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004547 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00004548 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004549 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00004550 }
4551 }
4552 }
4553
Jim Grosbach54238562010-07-17 03:30:54 +00004554 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4555 // reasonable.
4556
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004557 // BFI is only available on V6T2+
4558 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4559 return SDValue();
4560
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004561 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004562 DebugLoc DL = N->getDebugLoc();
4563 // 1) or (and A, mask), val => ARMbfi A, val, mask
4564 // iff (val & mask) == val
4565 //
4566 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4567 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4568 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4569 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4570 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4571 // (i.e., copy a bitfield value into another bitfield of the same width)
4572 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004573 return SDValue();
4574
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004575 if (VT != MVT::i32)
4576 return SDValue();
4577
Jim Grosbach54238562010-07-17 03:30:54 +00004578
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004579 // The value and the mask need to be constants so we can verify this is
4580 // actually a bitfield set. If the mask is 0xffff, we can do better
4581 // via a movt instruction, so don't use BFI in that case.
4582 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4583 if (!C)
4584 return SDValue();
4585 unsigned Mask = C->getZExtValue();
4586 if (Mask == 0xffff)
4587 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004588 SDValue Res;
4589 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4590 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4591 unsigned Val = C->getZExtValue();
4592 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4593 return SDValue();
4594 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004595
Jim Grosbach54238562010-07-17 03:30:54 +00004596 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4597 DAG.getConstant(Val, MVT::i32),
4598 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004599
Jim Grosbach54238562010-07-17 03:30:54 +00004600 // Do not add new nodes to DAG combiner worklist.
4601 DCI.CombineTo(N, Res, false);
4602 } else if (N1.getOpcode() == ISD::AND) {
4603 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4604 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4605 if (!C)
4606 return SDValue();
4607 unsigned Mask2 = C->getZExtValue();
4608
4609 if (ARM::isBitFieldInvertedMask(Mask) &&
4610 ARM::isBitFieldInvertedMask(~Mask2) &&
4611 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4612 // The pack halfword instruction works better for masks that fit it,
4613 // so use that when it's available.
4614 if (Subtarget->hasT2ExtractPack() &&
4615 (Mask == 0xffff || Mask == 0xffff0000))
4616 return SDValue();
4617 // 2a
4618 unsigned lsb = CountTrailingZeros_32(Mask2);
4619 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4620 DAG.getConstant(lsb, MVT::i32));
4621 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4622 DAG.getConstant(Mask, MVT::i32));
4623 // Do not add new nodes to DAG combiner worklist.
4624 DCI.CombineTo(N, Res, false);
4625 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4626 ARM::isBitFieldInvertedMask(Mask2) &&
4627 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4628 // The pack halfword instruction works better for masks that fit it,
4629 // so use that when it's available.
4630 if (Subtarget->hasT2ExtractPack() &&
4631 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4632 return SDValue();
4633 // 2b
4634 unsigned lsb = CountTrailingZeros_32(Mask);
4635 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4636 DAG.getConstant(lsb, MVT::i32));
4637 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4638 DAG.getConstant(Mask2, MVT::i32));
4639 // Do not add new nodes to DAG combiner worklist.
4640 DCI.CombineTo(N, Res, false);
4641 }
4642 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004643
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004644 return SDValue();
4645}
4646
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004647/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4648/// ARMISD::VMOVRRD.
4649static SDValue PerformVMOVRRDCombine(SDNode *N,
4650 TargetLowering::DAGCombinerInfo &DCI) {
4651 // vmovrrd(vmovdrr x, y) -> x,y
4652 SDValue InDouble = N->getOperand(0);
4653 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4654 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4655 return SDValue();
4656}
4657
4658/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4659/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4660static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4661 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4662 SDValue Op0 = N->getOperand(0);
4663 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004664 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004665 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004666 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004667 Op1 = Op1.getOperand(0);
4668 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4669 Op0.getNode() == Op1.getNode() &&
4670 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004671 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004672 N->getValueType(0), Op0.getOperand(0));
4673 return SDValue();
4674}
4675
Bob Wilson75f02882010-09-17 22:59:05 +00004676/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4677/// ISD::BUILD_VECTOR.
4678static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4679 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4680 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4681 // into a pair of GPRs, which is fine when the value is used as a scalar,
4682 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004683 if (N->getNumOperands() == 2)
4684 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004685
4686 return SDValue();
4687}
4688
Bob Wilsonf20700c2010-10-27 20:38:28 +00004689/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
4690/// ISD::VECTOR_SHUFFLE.
4691static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
4692 // The LLVM shufflevector instruction does not require the shuffle mask
4693 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
4694 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
4695 // operands do not match the mask length, they are extended by concatenating
4696 // them with undef vectors. That is probably the right thing for other
4697 // targets, but for NEON it is better to concatenate two double-register
4698 // size vector operands into a single quad-register size vector. Do that
4699 // transformation here:
4700 // shuffle(concat(v1, undef), concat(v2, undef)) ->
4701 // shuffle(concat(v1, v2), undef)
4702 SDValue Op0 = N->getOperand(0);
4703 SDValue Op1 = N->getOperand(1);
4704 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
4705 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
4706 Op0.getNumOperands() != 2 ||
4707 Op1.getNumOperands() != 2)
4708 return SDValue();
4709 SDValue Concat0Op1 = Op0.getOperand(1);
4710 SDValue Concat1Op1 = Op1.getOperand(1);
4711 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
4712 Concat1Op1.getOpcode() != ISD::UNDEF)
4713 return SDValue();
4714 // Skip the transformation if any of the types are illegal.
4715 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4716 EVT VT = N->getValueType(0);
4717 if (!TLI.isTypeLegal(VT) ||
4718 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
4719 !TLI.isTypeLegal(Concat1Op1.getValueType()))
4720 return SDValue();
4721
4722 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
4723 Op0.getOperand(0), Op1.getOperand(0));
4724 // Translate the shuffle mask.
4725 SmallVector<int, 16> NewMask;
4726 unsigned NumElts = VT.getVectorNumElements();
4727 unsigned HalfElts = NumElts/2;
4728 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
4729 for (unsigned n = 0; n < NumElts; ++n) {
4730 int MaskElt = SVN->getMaskElt(n);
4731 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004732 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00004733 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004734 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00004735 NewElt = HalfElts + MaskElt - NumElts;
4736 NewMask.push_back(NewElt);
4737 }
4738 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
4739 DAG.getUNDEF(VT), NewMask.data());
4740}
4741
Bob Wilson9e82bf12010-07-14 01:22:12 +00004742/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4743/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004744static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004745 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4746 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004747 SDValue Op = N->getOperand(0);
4748 EVT VT = N->getValueType(0);
4749
4750 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004751 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004752 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004753 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004754 return SDValue();
4755
4756 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4757 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4758 // The canonical VMOV for a zero vector uses a 32-bit element size.
4759 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4760 unsigned EltBits;
4761 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4762 EltSize = 8;
4763 if (EltSize > VT.getVectorElementType().getSizeInBits())
4764 return SDValue();
4765
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004766 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004767}
4768
Bob Wilson5bafff32009-06-22 23:27:02 +00004769/// getVShiftImm - Check if this is a valid build_vector for the immediate
4770/// operand of a vector shift operation, where all the elements of the
4771/// build_vector must have the same constant integer value.
4772static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4773 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004774 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00004775 Op = Op.getOperand(0);
4776 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4777 APInt SplatBits, SplatUndef;
4778 unsigned SplatBitSize;
4779 bool HasAnyUndefs;
4780 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4781 HasAnyUndefs, ElementBits) ||
4782 SplatBitSize > ElementBits)
4783 return false;
4784 Cnt = SplatBits.getSExtValue();
4785 return true;
4786}
4787
4788/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4789/// operand of a vector shift left operation. That value must be in the range:
4790/// 0 <= Value < ElementBits for a left shift; or
4791/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004792static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004793 assert(VT.isVector() && "vector shift count is not a vector type");
4794 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4795 if (! getVShiftImm(Op, ElementBits, Cnt))
4796 return false;
4797 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4798}
4799
4800/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4801/// operand of a vector shift right operation. For a shift opcode, the value
4802/// is positive, but for an intrinsic the value count must be negative. The
4803/// absolute value must be in the range:
4804/// 1 <= |Value| <= ElementBits for a right shift; or
4805/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004806static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004807 int64_t &Cnt) {
4808 assert(VT.isVector() && "vector shift count is not a vector type");
4809 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4810 if (! getVShiftImm(Op, ElementBits, Cnt))
4811 return false;
4812 if (isIntrinsic)
4813 Cnt = -Cnt;
4814 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4815}
4816
4817/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4818static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4819 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4820 switch (IntNo) {
4821 default:
4822 // Don't do anything for most intrinsics.
4823 break;
4824
4825 // Vector shifts: check for immediate versions and lower them.
4826 // Note: This is done during DAG combining instead of DAG legalizing because
4827 // the build_vectors for 64-bit vector element shift counts are generally
4828 // not legal, and it is hard to see their values after they get legalized to
4829 // loads from a constant pool.
4830 case Intrinsic::arm_neon_vshifts:
4831 case Intrinsic::arm_neon_vshiftu:
4832 case Intrinsic::arm_neon_vshiftls:
4833 case Intrinsic::arm_neon_vshiftlu:
4834 case Intrinsic::arm_neon_vshiftn:
4835 case Intrinsic::arm_neon_vrshifts:
4836 case Intrinsic::arm_neon_vrshiftu:
4837 case Intrinsic::arm_neon_vrshiftn:
4838 case Intrinsic::arm_neon_vqshifts:
4839 case Intrinsic::arm_neon_vqshiftu:
4840 case Intrinsic::arm_neon_vqshiftsu:
4841 case Intrinsic::arm_neon_vqshiftns:
4842 case Intrinsic::arm_neon_vqshiftnu:
4843 case Intrinsic::arm_neon_vqshiftnsu:
4844 case Intrinsic::arm_neon_vqrshiftns:
4845 case Intrinsic::arm_neon_vqrshiftnu:
4846 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004847 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004848 int64_t Cnt;
4849 unsigned VShiftOpc = 0;
4850
4851 switch (IntNo) {
4852 case Intrinsic::arm_neon_vshifts:
4853 case Intrinsic::arm_neon_vshiftu:
4854 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4855 VShiftOpc = ARMISD::VSHL;
4856 break;
4857 }
4858 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4859 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4860 ARMISD::VSHRs : ARMISD::VSHRu);
4861 break;
4862 }
4863 return SDValue();
4864
4865 case Intrinsic::arm_neon_vshiftls:
4866 case Intrinsic::arm_neon_vshiftlu:
4867 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4868 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004869 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004870
4871 case Intrinsic::arm_neon_vrshifts:
4872 case Intrinsic::arm_neon_vrshiftu:
4873 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4874 break;
4875 return SDValue();
4876
4877 case Intrinsic::arm_neon_vqshifts:
4878 case Intrinsic::arm_neon_vqshiftu:
4879 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4880 break;
4881 return SDValue();
4882
4883 case Intrinsic::arm_neon_vqshiftsu:
4884 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4885 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004886 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004887
4888 case Intrinsic::arm_neon_vshiftn:
4889 case Intrinsic::arm_neon_vrshiftn:
4890 case Intrinsic::arm_neon_vqshiftns:
4891 case Intrinsic::arm_neon_vqshiftnu:
4892 case Intrinsic::arm_neon_vqshiftnsu:
4893 case Intrinsic::arm_neon_vqrshiftns:
4894 case Intrinsic::arm_neon_vqrshiftnu:
4895 case Intrinsic::arm_neon_vqrshiftnsu:
4896 // Narrowing shifts require an immediate right shift.
4897 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4898 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004899 llvm_unreachable("invalid shift count for narrowing vector shift "
4900 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004901
4902 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004903 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004904 }
4905
4906 switch (IntNo) {
4907 case Intrinsic::arm_neon_vshifts:
4908 case Intrinsic::arm_neon_vshiftu:
4909 // Opcode already set above.
4910 break;
4911 case Intrinsic::arm_neon_vshiftls:
4912 case Intrinsic::arm_neon_vshiftlu:
4913 if (Cnt == VT.getVectorElementType().getSizeInBits())
4914 VShiftOpc = ARMISD::VSHLLi;
4915 else
4916 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4917 ARMISD::VSHLLs : ARMISD::VSHLLu);
4918 break;
4919 case Intrinsic::arm_neon_vshiftn:
4920 VShiftOpc = ARMISD::VSHRN; break;
4921 case Intrinsic::arm_neon_vrshifts:
4922 VShiftOpc = ARMISD::VRSHRs; break;
4923 case Intrinsic::arm_neon_vrshiftu:
4924 VShiftOpc = ARMISD::VRSHRu; break;
4925 case Intrinsic::arm_neon_vrshiftn:
4926 VShiftOpc = ARMISD::VRSHRN; break;
4927 case Intrinsic::arm_neon_vqshifts:
4928 VShiftOpc = ARMISD::VQSHLs; break;
4929 case Intrinsic::arm_neon_vqshiftu:
4930 VShiftOpc = ARMISD::VQSHLu; break;
4931 case Intrinsic::arm_neon_vqshiftsu:
4932 VShiftOpc = ARMISD::VQSHLsu; break;
4933 case Intrinsic::arm_neon_vqshiftns:
4934 VShiftOpc = ARMISD::VQSHRNs; break;
4935 case Intrinsic::arm_neon_vqshiftnu:
4936 VShiftOpc = ARMISD::VQSHRNu; break;
4937 case Intrinsic::arm_neon_vqshiftnsu:
4938 VShiftOpc = ARMISD::VQSHRNsu; break;
4939 case Intrinsic::arm_neon_vqrshiftns:
4940 VShiftOpc = ARMISD::VQRSHRNs; break;
4941 case Intrinsic::arm_neon_vqrshiftnu:
4942 VShiftOpc = ARMISD::VQRSHRNu; break;
4943 case Intrinsic::arm_neon_vqrshiftnsu:
4944 VShiftOpc = ARMISD::VQRSHRNsu; break;
4945 }
4946
4947 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004948 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004949 }
4950
4951 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004952 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004953 int64_t Cnt;
4954 unsigned VShiftOpc = 0;
4955
4956 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4957 VShiftOpc = ARMISD::VSLI;
4958 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4959 VShiftOpc = ARMISD::VSRI;
4960 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004961 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004962 }
4963
4964 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4965 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004966 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004967 }
4968
4969 case Intrinsic::arm_neon_vqrshifts:
4970 case Intrinsic::arm_neon_vqrshiftu:
4971 // No immediate versions of these to check for.
4972 break;
4973 }
4974
4975 return SDValue();
4976}
4977
4978/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4979/// lowers them. As with the vector shift intrinsics, this is done during DAG
4980/// combining instead of DAG legalizing because the build_vectors for 64-bit
4981/// vector element shift counts are generally not legal, and it is hard to see
4982/// their values after they get legalized to loads from a constant pool.
4983static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4984 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004985 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004986
4987 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00004988 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4989 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00004990 return SDValue();
4991
4992 assert(ST->hasNEON() && "unexpected vector shift");
4993 int64_t Cnt;
4994
4995 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004996 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004997
4998 case ISD::SHL:
4999 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
5000 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005002 break;
5003
5004 case ISD::SRA:
5005 case ISD::SRL:
5006 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
5007 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
5008 ARMISD::VSHRs : ARMISD::VSHRu);
5009 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005011 }
5012 }
5013 return SDValue();
5014}
5015
5016/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
5017/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
5018static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
5019 const ARMSubtarget *ST) {
5020 SDValue N0 = N->getOperand(0);
5021
5022 // Check for sign- and zero-extensions of vector extract operations of 8-
5023 // and 16-bit vector elements. NEON supports these directly. They are
5024 // handled during DAG combining because type legalization will promote them
5025 // to 32-bit types and it is messy to recognize the operations after that.
5026 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5027 SDValue Vec = N0.getOperand(0);
5028 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005029 EVT VT = N->getValueType(0);
5030 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005031 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5032
Owen Anderson825b72b2009-08-11 20:47:22 +00005033 if (VT == MVT::i32 &&
5034 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00005035 TLI.isTypeLegal(Vec.getValueType()) &&
5036 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005037
5038 unsigned Opc = 0;
5039 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005040 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005041 case ISD::SIGN_EXTEND:
5042 Opc = ARMISD::VGETLANEs;
5043 break;
5044 case ISD::ZERO_EXTEND:
5045 case ISD::ANY_EXTEND:
5046 Opc = ARMISD::VGETLANEu;
5047 break;
5048 }
5049 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
5050 }
5051 }
5052
5053 return SDValue();
5054}
5055
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005056/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
5057/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
5058static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
5059 const ARMSubtarget *ST) {
5060 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00005061 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005062 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
5063 // a NaN; only do the transformation when it matches that behavior.
5064
5065 // For now only do this when using NEON for FP operations; if using VFP, it
5066 // is not obvious that the benefit outweighs the cost of switching to the
5067 // NEON pipeline.
5068 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
5069 N->getValueType(0) != MVT::f32)
5070 return SDValue();
5071
5072 SDValue CondLHS = N->getOperand(0);
5073 SDValue CondRHS = N->getOperand(1);
5074 SDValue LHS = N->getOperand(2);
5075 SDValue RHS = N->getOperand(3);
5076 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
5077
5078 unsigned Opcode = 0;
5079 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00005080 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005081 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00005082 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005083 IsReversed = true ; // x CC y ? y : x
5084 } else {
5085 return SDValue();
5086 }
5087
Bob Wilsone742bb52010-02-24 22:15:53 +00005088 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005089 switch (CC) {
5090 default: break;
5091 case ISD::SETOLT:
5092 case ISD::SETOLE:
5093 case ISD::SETLT:
5094 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005095 case ISD::SETULT:
5096 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005097 // If LHS is NaN, an ordered comparison will be false and the result will
5098 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
5099 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5100 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
5101 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5102 break;
5103 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
5104 // will return -0, so vmin can only be used for unsafe math or if one of
5105 // the operands is known to be nonzero.
5106 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
5107 !UnsafeFPMath &&
5108 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5109 break;
5110 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005111 break;
5112
5113 case ISD::SETOGT:
5114 case ISD::SETOGE:
5115 case ISD::SETGT:
5116 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005117 case ISD::SETUGT:
5118 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005119 // If LHS is NaN, an ordered comparison will be false and the result will
5120 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
5121 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5122 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
5123 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5124 break;
5125 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
5126 // will return +0, so vmax can only be used for unsafe math or if one of
5127 // the operands is known to be nonzero.
5128 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
5129 !UnsafeFPMath &&
5130 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5131 break;
5132 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005133 break;
5134 }
5135
5136 if (!Opcode)
5137 return SDValue();
5138 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5139}
5140
Dan Gohman475871a2008-07-27 21:46:04 +00005141SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005142 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005143 switch (N->getOpcode()) {
5144 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005145 case ISD::ADD: return PerformADDCombine(N, DCI);
5146 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005147 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005148 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00005149 case ISD::AND: return PerformANDCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00005150 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005151 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
5152 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005153 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00005154 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005155 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005156 case ISD::SHL:
5157 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005158 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005159 case ISD::SIGN_EXTEND:
5160 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005161 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5162 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005163 }
Dan Gohman475871a2008-07-27 21:46:04 +00005164 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005165}
5166
Bill Wendlingaf566342009-08-15 21:21:19 +00005167bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005168 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005169 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005170
5171 switch (VT.getSimpleVT().SimpleTy) {
5172 default:
5173 return false;
5174 case MVT::i8:
5175 case MVT::i16:
5176 case MVT::i32:
5177 return true;
5178 // FIXME: VLD1 etc with standard alignment is legal.
5179 }
5180}
5181
Evan Chenge6c835f2009-08-14 20:09:37 +00005182static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5183 if (V < 0)
5184 return false;
5185
5186 unsigned Scale = 1;
5187 switch (VT.getSimpleVT().SimpleTy) {
5188 default: return false;
5189 case MVT::i1:
5190 case MVT::i8:
5191 // Scale == 1;
5192 break;
5193 case MVT::i16:
5194 // Scale == 2;
5195 Scale = 2;
5196 break;
5197 case MVT::i32:
5198 // Scale == 4;
5199 Scale = 4;
5200 break;
5201 }
5202
5203 if ((V & (Scale - 1)) != 0)
5204 return false;
5205 V /= Scale;
5206 return V == (V & ((1LL << 5) - 1));
5207}
5208
5209static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5210 const ARMSubtarget *Subtarget) {
5211 bool isNeg = false;
5212 if (V < 0) {
5213 isNeg = true;
5214 V = - V;
5215 }
5216
5217 switch (VT.getSimpleVT().SimpleTy) {
5218 default: return false;
5219 case MVT::i1:
5220 case MVT::i8:
5221 case MVT::i16:
5222 case MVT::i32:
5223 // + imm12 or - imm8
5224 if (isNeg)
5225 return V == (V & ((1LL << 8) - 1));
5226 return V == (V & ((1LL << 12) - 1));
5227 case MVT::f32:
5228 case MVT::f64:
5229 // Same as ARM mode. FIXME: NEON?
5230 if (!Subtarget->hasVFP2())
5231 return false;
5232 if ((V & 3) != 0)
5233 return false;
5234 V >>= 2;
5235 return V == (V & ((1LL << 8) - 1));
5236 }
5237}
5238
Evan Chengb01fad62007-03-12 23:30:29 +00005239/// isLegalAddressImmediate - Return true if the integer value can be used
5240/// as the offset of the target addressing mode for load / store of the
5241/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005242static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005243 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005244 if (V == 0)
5245 return true;
5246
Evan Cheng65011532009-03-09 19:15:00 +00005247 if (!VT.isSimple())
5248 return false;
5249
Evan Chenge6c835f2009-08-14 20:09:37 +00005250 if (Subtarget->isThumb1Only())
5251 return isLegalT1AddressImmediate(V, VT);
5252 else if (Subtarget->isThumb2())
5253 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005254
Evan Chenge6c835f2009-08-14 20:09:37 +00005255 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005256 if (V < 0)
5257 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005259 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 case MVT::i1:
5261 case MVT::i8:
5262 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005263 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005264 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005266 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005267 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 case MVT::f32:
5269 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005270 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005271 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005272 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005273 return false;
5274 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005275 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005276 }
Evan Chenga8e29892007-01-19 07:51:42 +00005277}
5278
Evan Chenge6c835f2009-08-14 20:09:37 +00005279bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5280 EVT VT) const {
5281 int Scale = AM.Scale;
5282 if (Scale < 0)
5283 return false;
5284
5285 switch (VT.getSimpleVT().SimpleTy) {
5286 default: return false;
5287 case MVT::i1:
5288 case MVT::i8:
5289 case MVT::i16:
5290 case MVT::i32:
5291 if (Scale == 1)
5292 return true;
5293 // r + r << imm
5294 Scale = Scale & ~1;
5295 return Scale == 2 || Scale == 4 || Scale == 8;
5296 case MVT::i64:
5297 // r + r
5298 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5299 return true;
5300 return false;
5301 case MVT::isVoid:
5302 // Note, we allow "void" uses (basically, uses that aren't loads or
5303 // stores), because arm allows folding a scale into many arithmetic
5304 // operations. This should be made more precise and revisited later.
5305
5306 // Allow r << imm, but the imm has to be a multiple of two.
5307 if (Scale & 1) return false;
5308 return isPowerOf2_32(Scale);
5309 }
5310}
5311
Chris Lattner37caf8c2007-04-09 23:33:39 +00005312/// isLegalAddressingMode - Return true if the addressing mode represented
5313/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005314bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005315 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005316 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005317 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005318 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005319
Chris Lattner37caf8c2007-04-09 23:33:39 +00005320 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005321 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005322 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005323
Chris Lattner37caf8c2007-04-09 23:33:39 +00005324 switch (AM.Scale) {
5325 case 0: // no scale reg, must be "r+i" or "r", or "i".
5326 break;
5327 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005328 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005329 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005330 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005331 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005332 // ARM doesn't support any R+R*scale+imm addr modes.
5333 if (AM.BaseOffs)
5334 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005335
Bob Wilson2c7dab12009-04-08 17:55:28 +00005336 if (!VT.isSimple())
5337 return false;
5338
Evan Chenge6c835f2009-08-14 20:09:37 +00005339 if (Subtarget->isThumb2())
5340 return isLegalT2ScaledAddressingMode(AM, VT);
5341
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005342 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005343 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005344 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005345 case MVT::i1:
5346 case MVT::i8:
5347 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005348 if (Scale < 0) Scale = -Scale;
5349 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005350 return true;
5351 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005352 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005353 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005354 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005355 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005356 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005357 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005358 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005359
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005361 // Note, we allow "void" uses (basically, uses that aren't loads or
5362 // stores), because arm allows folding a scale into many arithmetic
5363 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005364
Chris Lattner37caf8c2007-04-09 23:33:39 +00005365 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005366 if (Scale & 1) return false;
5367 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005368 }
5369 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005370 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005371 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005372}
5373
Evan Cheng77e47512009-11-11 19:05:52 +00005374/// isLegalICmpImmediate - Return true if the specified immediate is legal
5375/// icmp immediate, that is the target has icmp instructions which can compare
5376/// a register against the immediate without having to materialize the
5377/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005378bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005379 if (!Subtarget->isThumb())
5380 return ARM_AM::getSOImmVal(Imm) != -1;
5381 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005382 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005383 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005384}
5385
Owen Andersone50ed302009-08-10 22:56:29 +00005386static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005387 bool isSEXTLoad, SDValue &Base,
5388 SDValue &Offset, bool &isInc,
5389 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005390 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5391 return false;
5392
Owen Anderson825b72b2009-08-11 20:47:22 +00005393 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005394 // AddressingMode 3
5395 Base = Ptr->getOperand(0);
5396 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005397 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005398 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005399 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005400 isInc = false;
5401 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5402 return true;
5403 }
5404 }
5405 isInc = (Ptr->getOpcode() == ISD::ADD);
5406 Offset = Ptr->getOperand(1);
5407 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005409 // AddressingMode 2
5410 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005411 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005412 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005413 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005414 isInc = false;
5415 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5416 Base = Ptr->getOperand(0);
5417 return true;
5418 }
5419 }
5420
5421 if (Ptr->getOpcode() == ISD::ADD) {
5422 isInc = true;
5423 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5424 if (ShOpcVal != ARM_AM::no_shift) {
5425 Base = Ptr->getOperand(1);
5426 Offset = Ptr->getOperand(0);
5427 } else {
5428 Base = Ptr->getOperand(0);
5429 Offset = Ptr->getOperand(1);
5430 }
5431 return true;
5432 }
5433
5434 isInc = (Ptr->getOpcode() == ISD::ADD);
5435 Base = Ptr->getOperand(0);
5436 Offset = Ptr->getOperand(1);
5437 return true;
5438 }
5439
Jim Grosbache5165492009-11-09 00:11:35 +00005440 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005441 return false;
5442}
5443
Owen Andersone50ed302009-08-10 22:56:29 +00005444static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005445 bool isSEXTLoad, SDValue &Base,
5446 SDValue &Offset, bool &isInc,
5447 SelectionDAG &DAG) {
5448 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5449 return false;
5450
5451 Base = Ptr->getOperand(0);
5452 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5453 int RHSC = (int)RHS->getZExtValue();
5454 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5455 assert(Ptr->getOpcode() == ISD::ADD);
5456 isInc = false;
5457 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5458 return true;
5459 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5460 isInc = Ptr->getOpcode() == ISD::ADD;
5461 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5462 return true;
5463 }
5464 }
5465
5466 return false;
5467}
5468
Evan Chenga8e29892007-01-19 07:51:42 +00005469/// getPreIndexedAddressParts - returns true by value, base pointer and
5470/// offset pointer and addressing mode by reference if the node's address
5471/// can be legally represented as pre-indexed load / store address.
5472bool
Dan Gohman475871a2008-07-27 21:46:04 +00005473ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5474 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005475 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005476 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005477 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005478 return false;
5479
Owen Andersone50ed302009-08-10 22:56:29 +00005480 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005481 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005482 bool isSEXTLoad = false;
5483 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5484 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005485 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005486 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5487 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5488 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005489 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005490 } else
5491 return false;
5492
5493 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005494 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005495 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005496 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5497 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005498 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005499 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005500 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005501 if (!isLegal)
5502 return false;
5503
5504 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5505 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005506}
5507
5508/// getPostIndexedAddressParts - returns true by value, base pointer and
5509/// offset pointer and addressing mode by reference if this node can be
5510/// combined with a load / store to form a post-indexed load / store.
5511bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005512 SDValue &Base,
5513 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005514 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005515 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005516 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005517 return false;
5518
Owen Andersone50ed302009-08-10 22:56:29 +00005519 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005520 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005521 bool isSEXTLoad = false;
5522 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005523 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005524 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005525 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5526 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005527 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005528 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005529 } else
5530 return false;
5531
5532 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005533 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005534 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005535 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005536 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005537 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005538 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5539 isInc, DAG);
5540 if (!isLegal)
5541 return false;
5542
Evan Cheng28dad2a2010-05-18 21:31:17 +00005543 if (Ptr != Base) {
5544 // Swap base ptr and offset to catch more post-index load / store when
5545 // it's legal. In Thumb2 mode, offset must be an immediate.
5546 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5547 !Subtarget->isThumb2())
5548 std::swap(Base, Offset);
5549
5550 // Post-indexed load / store update the base pointer.
5551 if (Ptr != Base)
5552 return false;
5553 }
5554
Evan Chenge88d5ce2009-07-02 07:28:31 +00005555 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5556 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005557}
5558
Dan Gohman475871a2008-07-27 21:46:04 +00005559void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005560 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005561 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005562 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005563 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005564 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005565 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005566 switch (Op.getOpcode()) {
5567 default: break;
5568 case ARMISD::CMOV: {
5569 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005570 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005571 if (KnownZero == 0 && KnownOne == 0) return;
5572
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005573 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005574 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5575 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005576 KnownZero &= KnownZeroRHS;
5577 KnownOne &= KnownOneRHS;
5578 return;
5579 }
5580 }
5581}
5582
5583//===----------------------------------------------------------------------===//
5584// ARM Inline Assembly Support
5585//===----------------------------------------------------------------------===//
5586
5587/// getConstraintType - Given a constraint letter, return the type of
5588/// constraint it is for this target.
5589ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005590ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5591 if (Constraint.size() == 1) {
5592 switch (Constraint[0]) {
5593 default: break;
5594 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005595 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005596 }
Evan Chenga8e29892007-01-19 07:51:42 +00005597 }
Chris Lattner4234f572007-03-25 02:14:49 +00005598 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005599}
5600
John Thompson44ab89e2010-10-29 17:29:13 +00005601/// Examine constraint type and operand type and determine a weight value.
5602/// This object must already have been set up with the operand type
5603/// and the current alternative constraint selected.
5604TargetLowering::ConstraintWeight
5605ARMTargetLowering::getSingleConstraintMatchWeight(
5606 AsmOperandInfo &info, const char *constraint) const {
5607 ConstraintWeight weight = CW_Invalid;
5608 Value *CallOperandVal = info.CallOperandVal;
5609 // If we don't have a value, we can't do a match,
5610 // but allow it at the lowest weight.
5611 if (CallOperandVal == NULL)
5612 return CW_Default;
5613 const Type *type = CallOperandVal->getType();
5614 // Look at the constraint type.
5615 switch (*constraint) {
5616 default:
5617 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5618 break;
5619 case 'l':
5620 if (type->isIntegerTy()) {
5621 if (Subtarget->isThumb())
5622 weight = CW_SpecificReg;
5623 else
5624 weight = CW_Register;
5625 }
5626 break;
5627 case 'w':
5628 if (type->isFloatingPointTy())
5629 weight = CW_Register;
5630 break;
5631 }
5632 return weight;
5633}
5634
Bob Wilson2dc4f542009-03-20 22:42:55 +00005635std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005636ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005637 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005638 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005639 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005640 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005641 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005642 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005643 return std::make_pair(0U, ARM::tGPRRegisterClass);
5644 else
5645 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005646 case 'r':
5647 return std::make_pair(0U, ARM::GPRRegisterClass);
5648 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005650 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005651 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005652 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005653 if (VT.getSizeInBits() == 128)
5654 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005655 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005656 }
5657 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005658 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005659 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005660
Evan Chenga8e29892007-01-19 07:51:42 +00005661 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5662}
5663
5664std::vector<unsigned> ARMTargetLowering::
5665getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005666 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005667 if (Constraint.size() != 1)
5668 return std::vector<unsigned>();
5669
5670 switch (Constraint[0]) { // GCC ARM Constraint Letters
5671 default: break;
5672 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005673 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5674 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5675 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005676 case 'r':
5677 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5678 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5679 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5680 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005681 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005683 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5684 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5685 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5686 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5687 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5688 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5689 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5690 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005691 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005692 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5693 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5694 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5695 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005696 if (VT.getSizeInBits() == 128)
5697 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5698 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005699 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005700 }
5701
5702 return std::vector<unsigned>();
5703}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005704
5705/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5706/// vector. If it is invalid, don't add anything to Ops.
5707void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5708 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005709 std::vector<SDValue>&Ops,
5710 SelectionDAG &DAG) const {
5711 SDValue Result(0, 0);
5712
5713 switch (Constraint) {
5714 default: break;
5715 case 'I': case 'J': case 'K': case 'L':
5716 case 'M': case 'N': case 'O':
5717 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5718 if (!C)
5719 return;
5720
5721 int64_t CVal64 = C->getSExtValue();
5722 int CVal = (int) CVal64;
5723 // None of these constraints allow values larger than 32 bits. Check
5724 // that the value fits in an int.
5725 if (CVal != CVal64)
5726 return;
5727
5728 switch (Constraint) {
5729 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005730 if (Subtarget->isThumb1Only()) {
5731 // This must be a constant between 0 and 255, for ADD
5732 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005733 if (CVal >= 0 && CVal <= 255)
5734 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005735 } else if (Subtarget->isThumb2()) {
5736 // A constant that can be used as an immediate value in a
5737 // data-processing instruction.
5738 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5739 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005740 } else {
5741 // A constant that can be used as an immediate value in a
5742 // data-processing instruction.
5743 if (ARM_AM::getSOImmVal(CVal) != -1)
5744 break;
5745 }
5746 return;
5747
5748 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005749 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005750 // This must be a constant between -255 and -1, for negated ADD
5751 // immediates. This can be used in GCC with an "n" modifier that
5752 // prints the negated value, for use with SUB instructions. It is
5753 // not useful otherwise but is implemented for compatibility.
5754 if (CVal >= -255 && CVal <= -1)
5755 break;
5756 } else {
5757 // This must be a constant between -4095 and 4095. It is not clear
5758 // what this constraint is intended for. Implemented for
5759 // compatibility with GCC.
5760 if (CVal >= -4095 && CVal <= 4095)
5761 break;
5762 }
5763 return;
5764
5765 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005766 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005767 // A 32-bit value where only one byte has a nonzero value. Exclude
5768 // zero to match GCC. This constraint is used by GCC internally for
5769 // constants that can be loaded with a move/shift combination.
5770 // It is not useful otherwise but is implemented for compatibility.
5771 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5772 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005773 } else if (Subtarget->isThumb2()) {
5774 // A constant whose bitwise inverse can be used as an immediate
5775 // value in a data-processing instruction. This can be used in GCC
5776 // with a "B" modifier that prints the inverted value, for use with
5777 // BIC and MVN instructions. It is not useful otherwise but is
5778 // implemented for compatibility.
5779 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5780 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005781 } else {
5782 // A constant whose bitwise inverse can be used as an immediate
5783 // value in a data-processing instruction. This can be used in GCC
5784 // with a "B" modifier that prints the inverted value, for use with
5785 // BIC and MVN instructions. It is not useful otherwise but is
5786 // implemented for compatibility.
5787 if (ARM_AM::getSOImmVal(~CVal) != -1)
5788 break;
5789 }
5790 return;
5791
5792 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005793 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005794 // This must be a constant between -7 and 7,
5795 // for 3-operand ADD/SUB immediate instructions.
5796 if (CVal >= -7 && CVal < 7)
5797 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005798 } else if (Subtarget->isThumb2()) {
5799 // A constant whose negation can be used as an immediate value in a
5800 // data-processing instruction. This can be used in GCC with an "n"
5801 // modifier that prints the negated value, for use with SUB
5802 // instructions. It is not useful otherwise but is implemented for
5803 // compatibility.
5804 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5805 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005806 } else {
5807 // A constant whose negation can be used as an immediate value in a
5808 // data-processing instruction. This can be used in GCC with an "n"
5809 // modifier that prints the negated value, for use with SUB
5810 // instructions. It is not useful otherwise but is implemented for
5811 // compatibility.
5812 if (ARM_AM::getSOImmVal(-CVal) != -1)
5813 break;
5814 }
5815 return;
5816
5817 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005818 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005819 // This must be a multiple of 4 between 0 and 1020, for
5820 // ADD sp + immediate.
5821 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5822 break;
5823 } else {
5824 // A power of two or a constant between 0 and 32. This is used in
5825 // GCC for the shift amount on shifted register operands, but it is
5826 // useful in general for any shift amounts.
5827 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5828 break;
5829 }
5830 return;
5831
5832 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005833 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005834 // This must be a constant between 0 and 31, for shift amounts.
5835 if (CVal >= 0 && CVal <= 31)
5836 break;
5837 }
5838 return;
5839
5840 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005841 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005842 // This must be a multiple of 4 between -508 and 508, for
5843 // ADD/SUB sp = sp + immediate.
5844 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5845 break;
5846 }
5847 return;
5848 }
5849 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5850 break;
5851 }
5852
5853 if (Result.getNode()) {
5854 Ops.push_back(Result);
5855 return;
5856 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005857 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005858}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005859
5860bool
5861ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5862 // The ARM target isn't yet aware of offsets.
5863 return false;
5864}
Evan Cheng39382422009-10-28 01:44:26 +00005865
5866int ARM::getVFPf32Imm(const APFloat &FPImm) {
5867 APInt Imm = FPImm.bitcastToAPInt();
5868 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5869 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5870 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5871
5872 // We can handle 4 bits of mantissa.
5873 // mantissa = (16+UInt(e:f:g:h))/16.
5874 if (Mantissa & 0x7ffff)
5875 return -1;
5876 Mantissa >>= 19;
5877 if ((Mantissa & 0xf) != Mantissa)
5878 return -1;
5879
5880 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5881 if (Exp < -3 || Exp > 4)
5882 return -1;
5883 Exp = ((Exp+3) & 0x7) ^ 4;
5884
5885 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5886}
5887
5888int ARM::getVFPf64Imm(const APFloat &FPImm) {
5889 APInt Imm = FPImm.bitcastToAPInt();
5890 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5891 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5892 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5893
5894 // We can handle 4 bits of mantissa.
5895 // mantissa = (16+UInt(e:f:g:h))/16.
5896 if (Mantissa & 0xffffffffffffLL)
5897 return -1;
5898 Mantissa >>= 48;
5899 if ((Mantissa & 0xf) != Mantissa)
5900 return -1;
5901
5902 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5903 if (Exp < -3 || Exp > 4)
5904 return -1;
5905 Exp = ((Exp+3) & 0x7) ^ 4;
5906
5907 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5908}
5909
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005910bool ARM::isBitFieldInvertedMask(unsigned v) {
5911 if (v == 0xffffffff)
5912 return 0;
5913 // there can be 1's on either or both "outsides", all the "inside"
5914 // bits must be 0's
5915 unsigned int lsb = 0, msb = 31;
5916 while (v & (1 << msb)) --msb;
5917 while (v & (1 << lsb)) ++lsb;
5918 for (unsigned int i = lsb; i <= msb; ++i) {
5919 if (v & (1 << i))
5920 return 0;
5921 }
5922 return 1;
5923}
5924
Evan Cheng39382422009-10-28 01:44:26 +00005925/// isFPImmLegal - Returns true if the target can instruction select the
5926/// specified FP immediate natively. If false, the legalizer will
5927/// materialize the FP immediate as a load from a constant pool.
5928bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5929 if (!Subtarget->hasVFP3())
5930 return false;
5931 if (VT == MVT::f32)
5932 return ARM::getVFPf32Imm(Imm) != -1;
5933 if (VT == MVT::f64)
5934 return ARM::getVFPf64Imm(Imm) != -1;
5935 return false;
5936}
Bob Wilson65ffec42010-09-21 17:56:22 +00005937
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005938/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00005939/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5940/// specified in the intrinsic calls.
5941bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5942 const CallInst &I,
5943 unsigned Intrinsic) const {
5944 switch (Intrinsic) {
5945 case Intrinsic::arm_neon_vld1:
5946 case Intrinsic::arm_neon_vld2:
5947 case Intrinsic::arm_neon_vld3:
5948 case Intrinsic::arm_neon_vld4:
5949 case Intrinsic::arm_neon_vld2lane:
5950 case Intrinsic::arm_neon_vld3lane:
5951 case Intrinsic::arm_neon_vld4lane: {
5952 Info.opc = ISD::INTRINSIC_W_CHAIN;
5953 // Conservatively set memVT to the entire set of vectors loaded.
5954 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5955 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5956 Info.ptrVal = I.getArgOperand(0);
5957 Info.offset = 0;
5958 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5959 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5960 Info.vol = false; // volatile loads with NEON intrinsics not supported
5961 Info.readMem = true;
5962 Info.writeMem = false;
5963 return true;
5964 }
5965 case Intrinsic::arm_neon_vst1:
5966 case Intrinsic::arm_neon_vst2:
5967 case Intrinsic::arm_neon_vst3:
5968 case Intrinsic::arm_neon_vst4:
5969 case Intrinsic::arm_neon_vst2lane:
5970 case Intrinsic::arm_neon_vst3lane:
5971 case Intrinsic::arm_neon_vst4lane: {
5972 Info.opc = ISD::INTRINSIC_VOID;
5973 // Conservatively set memVT to the entire set of vectors stored.
5974 unsigned NumElts = 0;
5975 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5976 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5977 if (!ArgTy->isVectorTy())
5978 break;
5979 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5980 }
5981 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5982 Info.ptrVal = I.getArgOperand(0);
5983 Info.offset = 0;
5984 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5985 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5986 Info.vol = false; // volatile stores with NEON intrinsics not supported
5987 Info.readMem = false;
5988 Info.writeMem = true;
5989 return true;
5990 }
5991 default:
5992 break;
5993 }
5994
5995 return false;
5996}